blob: 5b7d306a1947c7f57e2f099ac6f6f8a02c040d9d [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Ville Syrjälä46f16e62016-10-31 22:37:22 +020059static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030060{
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
62 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030067
68 /* WaEnableChickenDCPR:skl,bxt,kbl */
69 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
72 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030073 /* WaFbcWakeMemOn:skl,bxt,kbl */
74 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
78 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
79 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030081}
82
Ville Syrjälä46f16e62016-10-31 22:37:22 +020083static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020084{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020085 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020086
Nick Hoatha7546152015-06-29 14:07:32 +010087 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
Imre Deak32608ca2015-03-11 11:10:27 +020091 /*
92 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020093 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020094 */
Imre Deak32608ca2015-03-11 11:10:27 +020095 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020096 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +020097
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
102 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
103 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
104 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200105}
106
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200107static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200108{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200109 u32 tmp;
110
111 tmp = I915_READ(CLKCFG);
112
113 switch (tmp & CLKCFG_FSB_MASK) {
114 case CLKCFG_FSB_533:
115 dev_priv->fsb_freq = 533; /* 133*4 */
116 break;
117 case CLKCFG_FSB_800:
118 dev_priv->fsb_freq = 800; /* 200*4 */
119 break;
120 case CLKCFG_FSB_667:
121 dev_priv->fsb_freq = 667; /* 167*4 */
122 break;
123 case CLKCFG_FSB_400:
124 dev_priv->fsb_freq = 400; /* 100*4 */
125 break;
126 }
127
128 switch (tmp & CLKCFG_MEM_MASK) {
129 case CLKCFG_MEM_533:
130 dev_priv->mem_freq = 533;
131 break;
132 case CLKCFG_MEM_667:
133 dev_priv->mem_freq = 667;
134 break;
135 case CLKCFG_MEM_800:
136 dev_priv->mem_freq = 800;
137 break;
138 }
139
140 /* detect pineview DDR3 setting */
141 tmp = I915_READ(CSHRDDR3CTL);
142 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
143}
144
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200145static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200146{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200147 u16 ddrpll, csipll;
148
149 ddrpll = I915_READ16(DDRMPLL1);
150 csipll = I915_READ16(CSIPLL0);
151
152 switch (ddrpll & 0xff) {
153 case 0xc:
154 dev_priv->mem_freq = 800;
155 break;
156 case 0x10:
157 dev_priv->mem_freq = 1066;
158 break;
159 case 0x14:
160 dev_priv->mem_freq = 1333;
161 break;
162 case 0x18:
163 dev_priv->mem_freq = 1600;
164 break;
165 default:
166 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
167 ddrpll & 0xff);
168 dev_priv->mem_freq = 0;
169 break;
170 }
171
Daniel Vetter20e4d402012-08-08 23:35:39 +0200172 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200173
174 switch (csipll & 0x3ff) {
175 case 0x00c:
176 dev_priv->fsb_freq = 3200;
177 break;
178 case 0x00e:
179 dev_priv->fsb_freq = 3733;
180 break;
181 case 0x010:
182 dev_priv->fsb_freq = 4266;
183 break;
184 case 0x012:
185 dev_priv->fsb_freq = 4800;
186 break;
187 case 0x014:
188 dev_priv->fsb_freq = 5333;
189 break;
190 case 0x016:
191 dev_priv->fsb_freq = 5866;
192 break;
193 case 0x018:
194 dev_priv->fsb_freq = 6400;
195 break;
196 default:
197 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
198 csipll & 0x3ff);
199 dev_priv->fsb_freq = 0;
200 break;
201 }
202
203 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200204 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200205 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200206 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200207 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200208 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200209 }
210}
211
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300212static const struct cxsr_latency cxsr_latency_table[] = {
213 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
214 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
215 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
216 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
217 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
218
219 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
220 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
221 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
222 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
223 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
224
225 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
226 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
227 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
228 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
229 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
230
231 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
232 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
233 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
234 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
235 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
236
237 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
238 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
239 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
240 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
241 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
242
243 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
244 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
245 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
246 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
247 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
248};
249
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100250static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
251 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300252 int fsb,
253 int mem)
254{
255 const struct cxsr_latency *latency;
256 int i;
257
258 if (fsb == 0 || mem == 0)
259 return NULL;
260
261 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
262 latency = &cxsr_latency_table[i];
263 if (is_desktop == latency->is_desktop &&
264 is_ddr3 == latency->is_ddr3 &&
265 fsb == latency->fsb_freq && mem == latency->mem_freq)
266 return latency;
267 }
268
269 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
270
271 return NULL;
272}
273
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200274static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
275{
276 u32 val;
277
278 mutex_lock(&dev_priv->rps.hw_lock);
279
280 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
281 if (enable)
282 val &= ~FORCE_DDR_HIGH_FREQ;
283 else
284 val |= FORCE_DDR_HIGH_FREQ;
285 val &= ~FORCE_DDR_LOW_FREQ;
286 val |= FORCE_DDR_FREQ_REQ_ACK;
287 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
288
289 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
290 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
291 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
292
293 mutex_unlock(&dev_priv->rps.hw_lock);
294}
295
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200296static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
303 if (enable)
304 val |= DSP_MAXFIFO_PM5_ENABLE;
305 else
306 val &= ~DSP_MAXFIFO_PM5_ENABLE;
307 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
308
309 mutex_unlock(&dev_priv->rps.hw_lock);
310}
311
Ville Syrjäläf4998962015-03-10 17:02:21 +0200312#define FW_WM(value, plane) \
313 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
314
Imre Deak5209b1f2014-07-01 12:36:17 +0300315void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300316{
Imre Deak5209b1f2014-07-01 12:36:17 +0300317 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300318
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100319 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300320 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300321 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300322 dev_priv->wm.vlv.cxsr = enable;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +0100323 } else if (IS_G4X(dev_priv) || IS_CRESTLINE(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300324 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300325 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200326 } else if (IS_PINEVIEW(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300327 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
328 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
329 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300330 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100331 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300332 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
333 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
334 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300335 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100336 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300337 /*
338 * FIXME can't find a bit like this for 915G, and
339 * and yet it does have the related watermark in
340 * FW_BLC_SELF. What's going on?
341 */
Imre Deak5209b1f2014-07-01 12:36:17 +0300342 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
343 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
344 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300345 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300346 } else {
347 return;
348 }
349
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +0000350 DRM_DEBUG_KMS("memory self-refresh is %s\n", enableddisabled(enable));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300351}
352
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200353
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300354/*
355 * Latency for FIFO fetches is dependent on several factors:
356 * - memory configuration (speed, channels)
357 * - chipset
358 * - current MCH state
359 * It can be fairly high in some situations, so here we assume a fairly
360 * pessimal value. It's a tradeoff between extra memory fetches (if we
361 * set this value too high, the FIFO will fetch frequently to stay full)
362 * and power consumption (set it too low to save power and we might see
363 * FIFO underruns and display "flicker").
364 *
365 * A value of 5us seems to be a good balance; safe for very low end
366 * platforms but not overly aggressive on lower latency configs.
367 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100368static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300369
Ville Syrjäläb5004722015-03-05 21:19:47 +0200370#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
371 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
372
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200373static int vlv_get_fifo_size(struct drm_i915_private *dev_priv,
Ville Syrjäläb5004722015-03-05 21:19:47 +0200374 enum pipe pipe, int plane)
375{
Ville Syrjäläb5004722015-03-05 21:19:47 +0200376 int sprite0_start, sprite1_start, size;
377
378 switch (pipe) {
379 uint32_t dsparb, dsparb2, dsparb3;
380 case PIPE_A:
381 dsparb = I915_READ(DSPARB);
382 dsparb2 = I915_READ(DSPARB2);
383 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
384 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
385 break;
386 case PIPE_B:
387 dsparb = I915_READ(DSPARB);
388 dsparb2 = I915_READ(DSPARB2);
389 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
390 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
391 break;
392 case PIPE_C:
393 dsparb2 = I915_READ(DSPARB2);
394 dsparb3 = I915_READ(DSPARB3);
395 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
396 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
397 break;
398 default:
399 return 0;
400 }
401
402 switch (plane) {
403 case 0:
404 size = sprite0_start;
405 break;
406 case 1:
407 size = sprite1_start - sprite0_start;
408 break;
409 case 2:
410 size = 512 - 1 - sprite1_start;
411 break;
412 default:
413 return 0;
414 }
415
416 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
417 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
418 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
419 size);
420
421 return size;
422}
423
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200424static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300425{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300426 uint32_t dsparb = I915_READ(DSPARB);
427 int size;
428
429 size = dsparb & 0x7f;
430 if (plane)
431 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
432
433 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
434 plane ? "B" : "A", size);
435
436 return size;
437}
438
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200439static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300440{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300441 uint32_t dsparb = I915_READ(DSPARB);
442 int size;
443
444 size = dsparb & 0x1ff;
445 if (plane)
446 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
447 size >>= 1; /* Convert to cachelines */
448
449 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
450 plane ? "B" : "A", size);
451
452 return size;
453}
454
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200455static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300456{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300457 uint32_t dsparb = I915_READ(DSPARB);
458 int size;
459
460 size = dsparb & 0x7f;
461 size >>= 2; /* Convert to cachelines */
462
463 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
464 plane ? "B" : "A",
465 size);
466
467 return size;
468}
469
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300470/* Pineview has different values for various configs */
471static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300472 .fifo_size = PINEVIEW_DISPLAY_FIFO,
473 .max_wm = PINEVIEW_MAX_WM,
474 .default_wm = PINEVIEW_DFT_WM,
475 .guard_size = PINEVIEW_GUARD_WM,
476 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300477};
478static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300479 .fifo_size = PINEVIEW_DISPLAY_FIFO,
480 .max_wm = PINEVIEW_MAX_WM,
481 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
482 .guard_size = PINEVIEW_GUARD_WM,
483 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300484};
485static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300486 .fifo_size = PINEVIEW_CURSOR_FIFO,
487 .max_wm = PINEVIEW_CURSOR_MAX_WM,
488 .default_wm = PINEVIEW_CURSOR_DFT_WM,
489 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
490 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300491};
492static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300493 .fifo_size = PINEVIEW_CURSOR_FIFO,
494 .max_wm = PINEVIEW_CURSOR_MAX_WM,
495 .default_wm = PINEVIEW_CURSOR_DFT_WM,
496 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
497 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300498};
499static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300500 .fifo_size = G4X_FIFO_SIZE,
501 .max_wm = G4X_MAX_WM,
502 .default_wm = G4X_MAX_WM,
503 .guard_size = 2,
504 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300505};
506static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300507 .fifo_size = I965_CURSOR_FIFO,
508 .max_wm = I965_CURSOR_MAX_WM,
509 .default_wm = I965_CURSOR_DFT_WM,
510 .guard_size = 2,
511 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300512};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300513static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300514 .fifo_size = I965_CURSOR_FIFO,
515 .max_wm = I965_CURSOR_MAX_WM,
516 .default_wm = I965_CURSOR_DFT_WM,
517 .guard_size = 2,
518 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300519};
520static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300521 .fifo_size = I945_FIFO_SIZE,
522 .max_wm = I915_MAX_WM,
523 .default_wm = 1,
524 .guard_size = 2,
525 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300526};
527static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300528 .fifo_size = I915_FIFO_SIZE,
529 .max_wm = I915_MAX_WM,
530 .default_wm = 1,
531 .guard_size = 2,
532 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300533};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300534static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300535 .fifo_size = I855GM_FIFO_SIZE,
536 .max_wm = I915_MAX_WM,
537 .default_wm = 1,
538 .guard_size = 2,
539 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300540};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300541static const struct intel_watermark_params i830_bc_wm_info = {
542 .fifo_size = I855GM_FIFO_SIZE,
543 .max_wm = I915_MAX_WM/2,
544 .default_wm = 1,
545 .guard_size = 2,
546 .cacheline_size = I830_FIFO_LINE_SIZE,
547};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200548static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300549 .fifo_size = I830_FIFO_SIZE,
550 .max_wm = I915_MAX_WM,
551 .default_wm = 1,
552 .guard_size = 2,
553 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300554};
555
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556/**
557 * intel_calculate_wm - calculate watermark level
558 * @clock_in_khz: pixel clock
559 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200560 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300561 * @latency_ns: memory latency for the platform
562 *
563 * Calculate the watermark level (the level at which the display plane will
564 * start fetching from memory again). Each chip has a different display
565 * FIFO size and allocation, so the caller needs to figure that out and pass
566 * in the correct intel_watermark_params structure.
567 *
568 * As the pixel clock runs, the FIFO will be drained at a rate that depends
569 * on the pixel size. When it reaches the watermark level, it'll start
570 * fetching FIFO line sized based chunks from memory until the FIFO fills
571 * past the watermark point. If the FIFO drains completely, a FIFO underrun
572 * will occur, and a display engine hang could result.
573 */
574static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
575 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200576 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300577 unsigned long latency_ns)
578{
579 long entries_required, wm_size;
580
581 /*
582 * Note: we need to make sure we don't overflow for various clock &
583 * latency values.
584 * clocks go from a few thousand to several hundred thousand.
585 * latency is usually a few thousand
586 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200587 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300588 1000;
589 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
590
591 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
592
593 wm_size = fifo_size - (entries_required + wm->guard_size);
594
595 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
596
597 /* Don't promote wm_size to unsigned... */
598 if (wm_size > (long)wm->max_wm)
599 wm_size = wm->max_wm;
600 if (wm_size <= 0)
601 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300602
603 /*
604 * Bspec seems to indicate that the value shouldn't be lower than
605 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
606 * Lets go for 8 which is the burst size since certain platforms
607 * already use a hardcoded 8 (which is what the spec says should be
608 * done).
609 */
610 if (wm_size <= 8)
611 wm_size = 8;
612
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300613 return wm_size;
614}
615
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200616static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300617{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200618 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300619
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200620 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200621 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300622 if (enabled)
623 return NULL;
624 enabled = crtc;
625 }
626 }
627
628 return enabled;
629}
630
Ville Syrjälä432081b2016-10-31 22:37:03 +0200631static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300632{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200633 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200634 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300635 const struct cxsr_latency *latency;
636 u32 reg;
637 unsigned long wm;
638
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100639 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
640 dev_priv->is_ddr3,
641 dev_priv->fsb_freq,
642 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300643 if (!latency) {
644 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300645 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300646 return;
647 }
648
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200649 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300650 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200651 const struct drm_display_mode *adjusted_mode =
652 &crtc->config->base.adjusted_mode;
653 const struct drm_framebuffer *fb =
654 crtc->base.primary->state->fb;
655 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300656 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300657
658 /* Display SR */
659 wm = intel_calculate_wm(clock, &pineview_display_wm,
660 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200661 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300662 reg = I915_READ(DSPFW1);
663 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200664 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300665 I915_WRITE(DSPFW1, reg);
666 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
667
668 /* cursor SR */
669 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
670 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200671 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300672 reg = I915_READ(DSPFW3);
673 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200674 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300675 I915_WRITE(DSPFW3, reg);
676
677 /* Display HPLL off SR */
678 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
679 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200680 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300681 reg = I915_READ(DSPFW3);
682 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200683 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300684 I915_WRITE(DSPFW3, reg);
685
686 /* cursor HPLL off SR */
687 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
688 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200689 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300690 reg = I915_READ(DSPFW3);
691 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200692 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300693 I915_WRITE(DSPFW3, reg);
694 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
695
Imre Deak5209b1f2014-07-01 12:36:17 +0300696 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300697 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300698 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300699 }
700}
701
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200702static bool g4x_compute_wm0(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300703 int plane,
704 const struct intel_watermark_params *display,
705 int display_latency_ns,
706 const struct intel_watermark_params *cursor,
707 int cursor_latency_ns,
708 int *plane_wm,
709 int *cursor_wm)
710{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200711 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300712 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200713 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200714 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300715 int line_time_us, line_count;
716 int entries, tlb_miss;
717
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200718 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200719 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300720 *cursor_wm = cursor->guard_size;
721 *plane_wm = display->guard_size;
722 return false;
723 }
724
Ville Syrjäläefc26112016-10-31 22:37:04 +0200725 adjusted_mode = &crtc->config->base.adjusted_mode;
726 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100727 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800728 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200729 hdisplay = crtc->config->pipe_src_w;
730 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300731
732 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200733 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300734 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
735 if (tlb_miss > 0)
736 entries += tlb_miss;
737 entries = DIV_ROUND_UP(entries, display->cacheline_size);
738 *plane_wm = entries + display->guard_size;
739 if (*plane_wm > (int)display->max_wm)
740 *plane_wm = display->max_wm;
741
742 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200743 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300744 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200745 entries = line_count * crtc->base.cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300746 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
747 if (tlb_miss > 0)
748 entries += tlb_miss;
749 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
750 *cursor_wm = entries + cursor->guard_size;
751 if (*cursor_wm > (int)cursor->max_wm)
752 *cursor_wm = (int)cursor->max_wm;
753
754 return true;
755}
756
757/*
758 * Check the wm result.
759 *
760 * If any calculated watermark values is larger than the maximum value that
761 * can be programmed into the associated watermark register, that watermark
762 * must be disabled.
763 */
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200764static bool g4x_check_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300765 int display_wm, int cursor_wm,
766 const struct intel_watermark_params *display,
767 const struct intel_watermark_params *cursor)
768{
769 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
770 display_wm, cursor_wm);
771
772 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100773 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300774 display_wm, display->max_wm);
775 return false;
776 }
777
778 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100779 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300780 cursor_wm, cursor->max_wm);
781 return false;
782 }
783
784 if (!(display_wm || cursor_wm)) {
785 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
786 return false;
787 }
788
789 return true;
790}
791
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200792static bool g4x_compute_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300793 int plane,
794 int latency_ns,
795 const struct intel_watermark_params *display,
796 const struct intel_watermark_params *cursor,
797 int *display_wm, int *cursor_wm)
798{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200799 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300800 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200801 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200802 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300803 unsigned long line_time_us;
804 int line_count, line_size;
805 int small, large;
806 int entries;
807
808 if (!latency_ns) {
809 *display_wm = *cursor_wm = 0;
810 return false;
811 }
812
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200813 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200814 adjusted_mode = &crtc->config->base.adjusted_mode;
815 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100816 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800817 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200818 hdisplay = crtc->config->pipe_src_w;
819 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300820
Ville Syrjälä922044c2014-02-14 14:18:57 +0200821 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300822 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200823 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300824
825 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200826 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300827 large = line_count * line_size;
828
829 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
830 *display_wm = entries + display->guard_size;
831
832 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläefc26112016-10-31 22:37:04 +0200833 entries = line_count * cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300834 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
835 *cursor_wm = entries + cursor->guard_size;
836
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200837 return g4x_check_srwm(dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300838 *display_wm, *cursor_wm,
839 display, cursor);
840}
841
Ville Syrjälä15665972015-03-10 16:16:28 +0200842#define FW_WM_VLV(value, plane) \
843 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
844
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200845static void vlv_write_wm_values(struct intel_crtc *crtc,
846 const struct vlv_wm_values *wm)
847{
848 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
849 enum pipe pipe = crtc->pipe;
850
851 I915_WRITE(VLV_DDL(pipe),
852 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
853 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
854 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
855 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
856
Ville Syrjäläae801522015-03-05 21:19:49 +0200857 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200858 FW_WM(wm->sr.plane, SR) |
859 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
860 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
861 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200862 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200863 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
864 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
865 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200866 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200867 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200868
869 if (IS_CHERRYVIEW(dev_priv)) {
870 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200871 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
872 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200873 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200874 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
875 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200876 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200877 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
878 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200879 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200880 FW_WM(wm->sr.plane >> 9, SR_HI) |
881 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
882 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
883 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
884 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
885 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
886 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
887 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
888 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
889 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200890 } else {
891 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200892 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
893 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200894 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200895 FW_WM(wm->sr.plane >> 9, SR_HI) |
896 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
897 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
898 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
899 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
900 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
901 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200902 }
903
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300904 /* zero (unused) WM1 watermarks */
905 I915_WRITE(DSPFW4, 0);
906 I915_WRITE(DSPFW5, 0);
907 I915_WRITE(DSPFW6, 0);
908 I915_WRITE(DSPHOWM1, 0);
909
Ville Syrjäläae801522015-03-05 21:19:49 +0200910 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200911}
912
Ville Syrjälä15665972015-03-10 16:16:28 +0200913#undef FW_WM_VLV
914
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300915enum vlv_wm_level {
916 VLV_WM_LEVEL_PM2,
917 VLV_WM_LEVEL_PM5,
918 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300919};
920
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300921/* latency must be in 0.1us units. */
922static unsigned int vlv_wm_method2(unsigned int pixel_rate,
923 unsigned int pipe_htotal,
924 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200925 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300926 unsigned int latency)
927{
928 unsigned int ret;
929
930 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200931 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300932 ret = DIV_ROUND_UP(ret, 64);
933
934 return ret;
935}
936
Ville Syrjäläbb726512016-10-31 22:37:24 +0200937static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300938{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300939 /* all latencies in usec */
940 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
941
Ville Syrjälä58590c12015-09-08 21:05:12 +0300942 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
943
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300944 if (IS_CHERRYVIEW(dev_priv)) {
945 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
946 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300947
948 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300949 }
950}
951
952static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
953 struct intel_crtc *crtc,
954 const struct intel_plane_state *state,
955 int level)
956{
957 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläac484962016-01-20 21:05:26 +0200958 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300959
960 if (dev_priv->wm.pri_latency[level] == 0)
961 return USHRT_MAX;
962
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300963 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300964 return 0;
965
Ville Syrjäläac484962016-01-20 21:05:26 +0200966 cpp = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300967 clock = crtc->config->base.adjusted_mode.crtc_clock;
968 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
969 width = crtc->config->pipe_src_w;
970 if (WARN_ON(htotal == 0))
971 htotal = 1;
972
973 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
974 /*
975 * FIXME the formula gives values that are
976 * too big for the cursor FIFO, and hence we
977 * would never be able to use cursors. For
978 * now just hardcode the watermark.
979 */
980 wm = 63;
981 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +0200982 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300983 dev_priv->wm.pri_latency[level] * 10);
984 }
985
986 return min_t(int, wm, USHRT_MAX);
987}
988
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +0300989static void vlv_compute_fifo(struct intel_crtc *crtc)
990{
991 struct drm_device *dev = crtc->base.dev;
992 struct vlv_wm_state *wm_state = &crtc->wm_state;
993 struct intel_plane *plane;
994 unsigned int total_rate = 0;
995 const int fifo_size = 512 - 1;
996 int fifo_extra, fifo_left = fifo_size;
997
998 for_each_intel_plane_on_crtc(dev, crtc, plane) {
999 struct intel_plane_state *state =
1000 to_intel_plane_state(plane->base.state);
1001
1002 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1003 continue;
1004
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001005 if (state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001006 wm_state->num_active_planes++;
1007 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1008 }
1009 }
1010
1011 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1012 struct intel_plane_state *state =
1013 to_intel_plane_state(plane->base.state);
1014 unsigned int rate;
1015
1016 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1017 plane->wm.fifo_size = 63;
1018 continue;
1019 }
1020
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001021 if (!state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001022 plane->wm.fifo_size = 0;
1023 continue;
1024 }
1025
1026 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1027 plane->wm.fifo_size = fifo_size * rate / total_rate;
1028 fifo_left -= plane->wm.fifo_size;
1029 }
1030
1031 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1032
1033 /* spread the remainder evenly */
1034 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1035 int plane_extra;
1036
1037 if (fifo_left == 0)
1038 break;
1039
1040 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1041 continue;
1042
1043 /* give it all to the first plane if none are active */
1044 if (plane->wm.fifo_size == 0 &&
1045 wm_state->num_active_planes)
1046 continue;
1047
1048 plane_extra = min(fifo_extra, fifo_left);
1049 plane->wm.fifo_size += plane_extra;
1050 fifo_left -= plane_extra;
1051 }
1052
1053 WARN_ON(fifo_left != 0);
1054}
1055
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001056static void vlv_invert_wms(struct intel_crtc *crtc)
1057{
1058 struct vlv_wm_state *wm_state = &crtc->wm_state;
1059 int level;
1060
1061 for (level = 0; level < wm_state->num_levels; level++) {
1062 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001063 const int sr_fifo_size =
1064 INTEL_INFO(to_i915(dev))->num_pipes * 512 - 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001065 struct intel_plane *plane;
1066
1067 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1068 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1069
1070 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1071 switch (plane->base.type) {
1072 int sprite;
1073 case DRM_PLANE_TYPE_CURSOR:
1074 wm_state->wm[level].cursor = plane->wm.fifo_size -
1075 wm_state->wm[level].cursor;
1076 break;
1077 case DRM_PLANE_TYPE_PRIMARY:
1078 wm_state->wm[level].primary = plane->wm.fifo_size -
1079 wm_state->wm[level].primary;
1080 break;
1081 case DRM_PLANE_TYPE_OVERLAY:
1082 sprite = plane->plane;
1083 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1084 wm_state->wm[level].sprite[sprite];
1085 break;
1086 }
1087 }
1088 }
1089}
1090
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001091static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001092{
1093 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001094 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001095 struct vlv_wm_state *wm_state = &crtc->wm_state;
1096 struct intel_plane *plane;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001097 int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001098 int level;
1099
1100 memset(wm_state, 0, sizeof(*wm_state));
1101
Ville Syrjälä852eb002015-06-24 22:00:07 +03001102 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001103 wm_state->num_levels = dev_priv->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001104
1105 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001106
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001107 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001108
1109 if (wm_state->num_active_planes != 1)
1110 wm_state->cxsr = false;
1111
1112 if (wm_state->cxsr) {
1113 for (level = 0; level < wm_state->num_levels; level++) {
1114 wm_state->sr[level].plane = sr_fifo_size;
1115 wm_state->sr[level].cursor = 63;
1116 }
1117 }
1118
1119 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1120 struct intel_plane_state *state =
1121 to_intel_plane_state(plane->base.state);
1122
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001123 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001124 continue;
1125
1126 /* normal watermarks */
1127 for (level = 0; level < wm_state->num_levels; level++) {
1128 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1129 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1130
1131 /* hack */
1132 if (WARN_ON(level == 0 && wm > max_wm))
1133 wm = max_wm;
1134
1135 if (wm > plane->wm.fifo_size)
1136 break;
1137
1138 switch (plane->base.type) {
1139 int sprite;
1140 case DRM_PLANE_TYPE_CURSOR:
1141 wm_state->wm[level].cursor = wm;
1142 break;
1143 case DRM_PLANE_TYPE_PRIMARY:
1144 wm_state->wm[level].primary = wm;
1145 break;
1146 case DRM_PLANE_TYPE_OVERLAY:
1147 sprite = plane->plane;
1148 wm_state->wm[level].sprite[sprite] = wm;
1149 break;
1150 }
1151 }
1152
1153 wm_state->num_levels = level;
1154
1155 if (!wm_state->cxsr)
1156 continue;
1157
1158 /* maxfifo watermarks */
1159 switch (plane->base.type) {
1160 int sprite, level;
1161 case DRM_PLANE_TYPE_CURSOR:
1162 for (level = 0; level < wm_state->num_levels; level++)
1163 wm_state->sr[level].cursor =
Thomas Daniel5a37ed02015-10-23 14:55:38 +01001164 wm_state->wm[level].cursor;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001165 break;
1166 case DRM_PLANE_TYPE_PRIMARY:
1167 for (level = 0; level < wm_state->num_levels; level++)
1168 wm_state->sr[level].plane =
1169 min(wm_state->sr[level].plane,
1170 wm_state->wm[level].primary);
1171 break;
1172 case DRM_PLANE_TYPE_OVERLAY:
1173 sprite = plane->plane;
1174 for (level = 0; level < wm_state->num_levels; level++)
1175 wm_state->sr[level].plane =
1176 min(wm_state->sr[level].plane,
1177 wm_state->wm[level].sprite[sprite]);
1178 break;
1179 }
1180 }
1181
1182 /* clear any (partially) filled invalid levels */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001183 for (level = wm_state->num_levels; level < dev_priv->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001184 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1185 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1186 }
1187
1188 vlv_invert_wms(crtc);
1189}
1190
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001191#define VLV_FIFO(plane, value) \
1192 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1193
1194static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1195{
1196 struct drm_device *dev = crtc->base.dev;
1197 struct drm_i915_private *dev_priv = to_i915(dev);
1198 struct intel_plane *plane;
1199 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1200
1201 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1202 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1203 WARN_ON(plane->wm.fifo_size != 63);
1204 continue;
1205 }
1206
1207 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1208 sprite0_start = plane->wm.fifo_size;
1209 else if (plane->plane == 0)
1210 sprite1_start = sprite0_start + plane->wm.fifo_size;
1211 else
1212 fifo_size = sprite1_start + plane->wm.fifo_size;
1213 }
1214
1215 WARN_ON(fifo_size != 512 - 1);
1216
1217 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1218 pipe_name(crtc->pipe), sprite0_start,
1219 sprite1_start, fifo_size);
1220
1221 switch (crtc->pipe) {
1222 uint32_t dsparb, dsparb2, dsparb3;
1223 case PIPE_A:
1224 dsparb = I915_READ(DSPARB);
1225 dsparb2 = I915_READ(DSPARB2);
1226
1227 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1228 VLV_FIFO(SPRITEB, 0xff));
1229 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1230 VLV_FIFO(SPRITEB, sprite1_start));
1231
1232 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1233 VLV_FIFO(SPRITEB_HI, 0x1));
1234 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1235 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1236
1237 I915_WRITE(DSPARB, dsparb);
1238 I915_WRITE(DSPARB2, dsparb2);
1239 break;
1240 case PIPE_B:
1241 dsparb = I915_READ(DSPARB);
1242 dsparb2 = I915_READ(DSPARB2);
1243
1244 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1245 VLV_FIFO(SPRITED, 0xff));
1246 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1247 VLV_FIFO(SPRITED, sprite1_start));
1248
1249 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1250 VLV_FIFO(SPRITED_HI, 0xff));
1251 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1252 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1253
1254 I915_WRITE(DSPARB, dsparb);
1255 I915_WRITE(DSPARB2, dsparb2);
1256 break;
1257 case PIPE_C:
1258 dsparb3 = I915_READ(DSPARB3);
1259 dsparb2 = I915_READ(DSPARB2);
1260
1261 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1262 VLV_FIFO(SPRITEF, 0xff));
1263 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1264 VLV_FIFO(SPRITEF, sprite1_start));
1265
1266 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1267 VLV_FIFO(SPRITEF_HI, 0xff));
1268 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1269 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1270
1271 I915_WRITE(DSPARB3, dsparb3);
1272 I915_WRITE(DSPARB2, dsparb2);
1273 break;
1274 default:
1275 break;
1276 }
1277}
1278
1279#undef VLV_FIFO
1280
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001281static void vlv_merge_wm(struct drm_device *dev,
1282 struct vlv_wm_values *wm)
1283{
1284 struct intel_crtc *crtc;
1285 int num_active_crtcs = 0;
1286
Ville Syrjälä58590c12015-09-08 21:05:12 +03001287 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001288 wm->cxsr = true;
1289
1290 for_each_intel_crtc(dev, crtc) {
1291 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1292
1293 if (!crtc->active)
1294 continue;
1295
1296 if (!wm_state->cxsr)
1297 wm->cxsr = false;
1298
1299 num_active_crtcs++;
1300 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1301 }
1302
1303 if (num_active_crtcs != 1)
1304 wm->cxsr = false;
1305
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001306 if (num_active_crtcs > 1)
1307 wm->level = VLV_WM_LEVEL_PM2;
1308
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001309 for_each_intel_crtc(dev, crtc) {
1310 struct vlv_wm_state *wm_state = &crtc->wm_state;
1311 enum pipe pipe = crtc->pipe;
1312
1313 if (!crtc->active)
1314 continue;
1315
1316 wm->pipe[pipe] = wm_state->wm[wm->level];
1317 if (wm->cxsr)
1318 wm->sr = wm_state->sr[wm->level];
1319
1320 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1321 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1322 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1323 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1324 }
1325}
1326
Ville Syrjälä432081b2016-10-31 22:37:03 +02001327static void vlv_update_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001328{
Ville Syrjälä432081b2016-10-31 22:37:03 +02001329 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001330 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001331 enum pipe pipe = crtc->pipe;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001332 struct vlv_wm_values wm = {};
1333
Ville Syrjälä432081b2016-10-31 22:37:03 +02001334 vlv_compute_wm(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001335 vlv_merge_wm(dev, &wm);
1336
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001337 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1338 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001339 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001340 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001341 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001342
1343 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1344 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1345 chv_set_memory_dvfs(dev_priv, false);
1346
1347 if (wm.level < VLV_WM_LEVEL_PM5 &&
1348 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1349 chv_set_memory_pm5(dev_priv, false);
1350
Ville Syrjälä852eb002015-06-24 22:00:07 +03001351 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001352 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001353
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001354 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001355 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001356
Ville Syrjälä432081b2016-10-31 22:37:03 +02001357 vlv_write_wm_values(crtc, &wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001358
1359 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1360 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1361 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1362 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1363 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1364
Ville Syrjälä852eb002015-06-24 22:00:07 +03001365 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001366 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001367
1368 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1369 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1370 chv_set_memory_pm5(dev_priv, true);
1371
1372 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1373 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1374 chv_set_memory_dvfs(dev_priv, true);
1375
1376 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001377}
1378
Ville Syrjäläae801522015-03-05 21:19:49 +02001379#define single_plane_enabled(mask) is_power_of_2(mask)
1380
Ville Syrjälä432081b2016-10-31 22:37:03 +02001381static void g4x_update_wm(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001382{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001383 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001384 static const int sr_latency_ns = 12000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001385 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1386 int plane_sr, cursor_sr;
1387 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001388 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001389
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001390 if (g4x_compute_wm0(dev_priv, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001391 &g4x_wm_info, pessimal_latency_ns,
1392 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001393 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001394 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001395
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001396 if (g4x_compute_wm0(dev_priv, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001397 &g4x_wm_info, pessimal_latency_ns,
1398 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001399 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001400 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001401
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001402 if (single_plane_enabled(enabled) &&
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001403 g4x_compute_srwm(dev_priv, ffs(enabled) - 1,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001404 sr_latency_ns,
1405 &g4x_wm_info,
1406 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001407 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001408 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001409 } else {
Imre Deak98584252014-06-13 14:54:20 +03001410 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001411 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001412 plane_sr = cursor_sr = 0;
1413 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001414
Ville Syrjäläa5043452014-06-28 02:04:18 +03001415 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1416 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001417 planea_wm, cursora_wm,
1418 planeb_wm, cursorb_wm,
1419 plane_sr, cursor_sr);
1420
1421 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001422 FW_WM(plane_sr, SR) |
1423 FW_WM(cursorb_wm, CURSORB) |
1424 FW_WM(planeb_wm, PLANEB) |
1425 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001426 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001427 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001428 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001429 /* HPLL off in SR has some issues on G4x... disable it */
1430 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001431 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001432 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001433
1434 if (cxsr_enabled)
1435 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001436}
1437
Ville Syrjälä432081b2016-10-31 22:37:03 +02001438static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001439{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001440 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001441 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001442 int srwm = 1;
1443 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001444 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001445
1446 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001447 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001448 if (crtc) {
1449 /* self-refresh has much higher latency */
1450 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001451 const struct drm_display_mode *adjusted_mode =
1452 &crtc->config->base.adjusted_mode;
1453 const struct drm_framebuffer *fb =
1454 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001455 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001456 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001457 int hdisplay = crtc->config->pipe_src_w;
1458 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001459 unsigned long line_time_us;
1460 int entries;
1461
Ville Syrjälä922044c2014-02-14 14:18:57 +02001462 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001463
1464 /* Use ns/us then divide to preserve precision */
1465 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001466 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001467 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1468 srwm = I965_FIFO_SIZE - entries;
1469 if (srwm < 0)
1470 srwm = 1;
1471 srwm &= 0x1ff;
1472 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1473 entries, srwm);
1474
1475 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläefc26112016-10-31 22:37:04 +02001476 cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001477 entries = DIV_ROUND_UP(entries,
1478 i965_cursor_wm_info.cacheline_size);
1479 cursor_sr = i965_cursor_wm_info.fifo_size -
1480 (entries + i965_cursor_wm_info.guard_size);
1481
1482 if (cursor_sr > i965_cursor_wm_info.max_wm)
1483 cursor_sr = i965_cursor_wm_info.max_wm;
1484
1485 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1486 "cursor %d\n", srwm, cursor_sr);
1487
Imre Deak98584252014-06-13 14:54:20 +03001488 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001489 } else {
Imre Deak98584252014-06-13 14:54:20 +03001490 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001491 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001492 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001493 }
1494
1495 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1496 srwm);
1497
1498 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001499 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1500 FW_WM(8, CURSORB) |
1501 FW_WM(8, PLANEB) |
1502 FW_WM(8, PLANEA));
1503 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1504 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001505 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001506 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001507
1508 if (cxsr_enabled)
1509 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001510}
1511
Ville Syrjäläf4998962015-03-10 17:02:21 +02001512#undef FW_WM
1513
Ville Syrjälä432081b2016-10-31 22:37:03 +02001514static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001515{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001516 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001517 const struct intel_watermark_params *wm_info;
1518 uint32_t fwater_lo;
1519 uint32_t fwater_hi;
1520 int cwm, srwm = 1;
1521 int fifo_size;
1522 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001523 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001524
Ville Syrjäläa9097be2016-10-31 22:37:20 +02001525 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001526 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001527 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001528 wm_info = &i915_wm_info;
1529 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001530 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001531
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001532 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001533 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001534 if (intel_crtc_active(crtc)) {
1535 const struct drm_display_mode *adjusted_mode =
1536 &crtc->config->base.adjusted_mode;
1537 const struct drm_framebuffer *fb =
1538 crtc->base.primary->state->fb;
1539 int cpp;
1540
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001541 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001542 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001543 else
1544 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001545
Damien Lespiau241bfc32013-09-25 16:45:37 +01001546 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001547 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001548 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001549 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001550 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001551 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001552 if (planea_wm > (long)wm_info->max_wm)
1553 planea_wm = wm_info->max_wm;
1554 }
1555
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001556 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001557 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001558
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001559 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001560 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001561 if (intel_crtc_active(crtc)) {
1562 const struct drm_display_mode *adjusted_mode =
1563 &crtc->config->base.adjusted_mode;
1564 const struct drm_framebuffer *fb =
1565 crtc->base.primary->state->fb;
1566 int cpp;
1567
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001568 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001569 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001570 else
1571 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001572
Damien Lespiau241bfc32013-09-25 16:45:37 +01001573 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001574 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001575 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001576 if (enabled == NULL)
1577 enabled = crtc;
1578 else
1579 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001580 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001581 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001582 if (planeb_wm > (long)wm_info->max_wm)
1583 planeb_wm = wm_info->max_wm;
1584 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001585
1586 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1587
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001588 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001589 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001590
Ville Syrjäläefc26112016-10-31 22:37:04 +02001591 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001592
1593 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001594 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001595 enabled = NULL;
1596 }
1597
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001598 /*
1599 * Overlay gets an aggressive default since video jitter is bad.
1600 */
1601 cwm = 2;
1602
1603 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001604 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001605
1606 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02001607 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001608 /* self-refresh has much higher latency */
1609 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001610 const struct drm_display_mode *adjusted_mode =
1611 &enabled->config->base.adjusted_mode;
1612 const struct drm_framebuffer *fb =
1613 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001614 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001615 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001616 int hdisplay = enabled->config->pipe_src_w;
1617 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001618 unsigned long line_time_us;
1619 int entries;
1620
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001621 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001622 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001623 else
1624 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001625
Ville Syrjälä922044c2014-02-14 14:18:57 +02001626 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001627
1628 /* Use ns/us then divide to preserve precision */
1629 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001630 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001631 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1632 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1633 srwm = wm_info->fifo_size - entries;
1634 if (srwm < 0)
1635 srwm = 1;
1636
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001637 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001638 I915_WRITE(FW_BLC_SELF,
1639 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001640 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001641 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1642 }
1643
1644 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1645 planea_wm, planeb_wm, cwm, srwm);
1646
1647 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1648 fwater_hi = (cwm & 0x1f);
1649
1650 /* Set request length to 8 cachelines per fetch */
1651 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1652 fwater_hi = fwater_hi | (1 << 8);
1653
1654 I915_WRITE(FW_BLC, fwater_lo);
1655 I915_WRITE(FW_BLC2, fwater_hi);
1656
Imre Deak5209b1f2014-07-01 12:36:17 +03001657 if (enabled)
1658 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001659}
1660
Ville Syrjälä432081b2016-10-31 22:37:03 +02001661static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001662{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001663 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001664 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001665 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001666 uint32_t fwater_lo;
1667 int planea_wm;
1668
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001669 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001670 if (crtc == NULL)
1671 return;
1672
Ville Syrjäläefc26112016-10-31 22:37:04 +02001673 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001674 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001675 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001676 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001677 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001678 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1679 fwater_lo |= (3<<8) | planea_wm;
1680
1681 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1682
1683 I915_WRITE(FW_BLC, fwater_lo);
1684}
1685
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001686uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001687{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001688 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001689
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001690 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001691
1692 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1693 * adjust the pixel_rate here. */
1694
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001695 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001696 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001697 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001698
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001699 pipe_w = pipe_config->pipe_src_w;
1700 pipe_h = pipe_config->pipe_src_h;
1701
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001702 pfit_w = (pfit_size >> 16) & 0xFFFF;
1703 pfit_h = pfit_size & 0xFFFF;
1704 if (pipe_w < pfit_w)
1705 pipe_w = pfit_w;
1706 if (pipe_h < pfit_h)
1707 pipe_h = pfit_h;
1708
Matt Roper15126882015-12-03 11:37:40 -08001709 if (WARN_ON(!pfit_w || !pfit_h))
1710 return pixel_rate;
1711
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001712 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1713 pfit_w * pfit_h);
1714 }
1715
1716 return pixel_rate;
1717}
1718
Ville Syrjälä37126462013-08-01 16:18:55 +03001719/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001720static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001721{
1722 uint64_t ret;
1723
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001724 if (WARN(latency == 0, "Latency value missing\n"))
1725 return UINT_MAX;
1726
Ville Syrjäläac484962016-01-20 21:05:26 +02001727 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001728 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1729
1730 return ret;
1731}
1732
Ville Syrjälä37126462013-08-01 16:18:55 +03001733/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001734static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001735 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001736 uint32_t latency)
1737{
1738 uint32_t ret;
1739
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001740 if (WARN(latency == 0, "Latency value missing\n"))
1741 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001742 if (WARN_ON(!pipe_htotal))
1743 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001744
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001745 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001746 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001747 ret = DIV_ROUND_UP(ret, 64) + 2;
1748 return ret;
1749}
1750
Ville Syrjälä23297042013-07-05 11:57:17 +03001751static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001752 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001753{
Matt Roper15126882015-12-03 11:37:40 -08001754 /*
1755 * Neither of these should be possible since this function shouldn't be
1756 * called if the CRTC is off or the plane is invisible. But let's be
1757 * extra paranoid to avoid a potential divide-by-zero if we screw up
1758 * elsewhere in the driver.
1759 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001760 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001761 return 0;
1762 if (WARN_ON(!horiz_pixels))
1763 return 0;
1764
Ville Syrjäläac484962016-01-20 21:05:26 +02001765 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001766}
1767
Imre Deak820c1982013-12-17 14:46:36 +02001768struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001769 uint16_t pri;
1770 uint16_t spr;
1771 uint16_t cur;
1772 uint16_t fbc;
1773};
1774
Ville Syrjälä37126462013-08-01 16:18:55 +03001775/*
1776 * For both WM_PIPE and WM_LP.
1777 * mem_value must be in 0.1us units.
1778 */
Matt Roper7221fc32015-09-24 15:53:08 -07001779static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001780 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001781 uint32_t mem_value,
1782 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001783{
Ville Syrjäläac484962016-01-20 21:05:26 +02001784 int cpp = pstate->base.fb ?
1785 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001786 uint32_t method1, method2;
1787
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001788 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001789 return 0;
1790
Ville Syrjäläac484962016-01-20 21:05:26 +02001791 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001792
1793 if (!is_lp)
1794 return method1;
1795
Matt Roper7221fc32015-09-24 15:53:08 -07001796 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1797 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001798 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001799 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001800
1801 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001802}
1803
Ville Syrjälä37126462013-08-01 16:18:55 +03001804/*
1805 * For both WM_PIPE and WM_LP.
1806 * mem_value must be in 0.1us units.
1807 */
Matt Roper7221fc32015-09-24 15:53:08 -07001808static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001809 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001810 uint32_t mem_value)
1811{
Ville Syrjäläac484962016-01-20 21:05:26 +02001812 int cpp = pstate->base.fb ?
1813 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001814 uint32_t method1, method2;
1815
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001816 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001817 return 0;
1818
Ville Syrjäläac484962016-01-20 21:05:26 +02001819 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001820 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1821 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001822 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001823 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001824 return min(method1, method2);
1825}
1826
Ville Syrjälä37126462013-08-01 16:18:55 +03001827/*
1828 * For both WM_PIPE and WM_LP.
1829 * mem_value must be in 0.1us units.
1830 */
Matt Roper7221fc32015-09-24 15:53:08 -07001831static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001832 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001833 uint32_t mem_value)
1834{
Matt Roperb2435692016-02-02 22:06:51 -08001835 /*
1836 * We treat the cursor plane as always-on for the purposes of watermark
1837 * calculation. Until we have two-stage watermark programming merged,
1838 * this is necessary to avoid flickering.
1839 */
1840 int cpp = 4;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001841 int width = pstate->base.visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001842
Matt Roperb2435692016-02-02 22:06:51 -08001843 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001844 return 0;
1845
Matt Roper7221fc32015-09-24 15:53:08 -07001846 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1847 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001848 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001849}
1850
Paulo Zanonicca32e92013-05-31 11:45:06 -03001851/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001852static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001853 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001854 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001855{
Ville Syrjäläac484962016-01-20 21:05:26 +02001856 int cpp = pstate->base.fb ?
1857 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001858
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001859 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001860 return 0;
1861
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001862 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001863}
1864
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001865static unsigned int
1866ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001867{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001868 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07001869 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001870 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001871 return 768;
1872 else
1873 return 512;
1874}
1875
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001876static unsigned int
1877ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
1878 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001879{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001880 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001881 /* BDW primary/sprite plane watermarks */
1882 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001883 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001884 /* IVB/HSW primary/sprite plane watermarks */
1885 return level == 0 ? 127 : 1023;
1886 else if (!is_sprite)
1887 /* ILK/SNB primary plane watermarks */
1888 return level == 0 ? 127 : 511;
1889 else
1890 /* ILK/SNB sprite plane watermarks */
1891 return level == 0 ? 63 : 255;
1892}
1893
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001894static unsigned int
1895ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001896{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001897 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001898 return level == 0 ? 63 : 255;
1899 else
1900 return level == 0 ? 31 : 63;
1901}
1902
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001903static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001904{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001905 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001906 return 31;
1907 else
1908 return 15;
1909}
1910
Ville Syrjälä158ae642013-08-07 13:28:19 +03001911/* Calculate the maximum primary/sprite plane watermark */
1912static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1913 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001914 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001915 enum intel_ddb_partitioning ddb_partitioning,
1916 bool is_sprite)
1917{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001918 struct drm_i915_private *dev_priv = to_i915(dev);
1919 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001920
1921 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001922 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001923 return 0;
1924
1925 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001926 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001927 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03001928
1929 /*
1930 * For some reason the non self refresh
1931 * FIFO size is only half of the self
1932 * refresh FIFO size on ILK/SNB.
1933 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001934 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001935 fifo_size /= 2;
1936 }
1937
Ville Syrjälä240264f2013-08-07 13:29:12 +03001938 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001939 /* level 0 is always calculated with 1:1 split */
1940 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1941 if (is_sprite)
1942 fifo_size *= 5;
1943 fifo_size /= 6;
1944 } else {
1945 fifo_size /= 2;
1946 }
1947 }
1948
1949 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001950 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001951}
1952
1953/* Calculate the maximum cursor plane watermark */
1954static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001955 int level,
1956 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001957{
1958 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001959 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001960 return 64;
1961
1962 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001963 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001964}
1965
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001966static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001967 int level,
1968 const struct intel_wm_config *config,
1969 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001970 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001971{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001972 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1973 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1974 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001975 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001976}
1977
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001978static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001979 int level,
1980 struct ilk_wm_maximums *max)
1981{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001982 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
1983 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
1984 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
1985 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001986}
1987
Ville Syrjäläd9395652013-10-09 19:18:10 +03001988static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001989 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001990 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001991{
1992 bool ret;
1993
1994 /* already determined to be invalid? */
1995 if (!result->enable)
1996 return false;
1997
1998 result->enable = result->pri_val <= max->pri &&
1999 result->spr_val <= max->spr &&
2000 result->cur_val <= max->cur;
2001
2002 ret = result->enable;
2003
2004 /*
2005 * HACK until we can pre-compute everything,
2006 * and thus fail gracefully if LP0 watermarks
2007 * are exceeded...
2008 */
2009 if (level == 0 && !result->enable) {
2010 if (result->pri_val > max->pri)
2011 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2012 level, result->pri_val, max->pri);
2013 if (result->spr_val > max->spr)
2014 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2015 level, result->spr_val, max->spr);
2016 if (result->cur_val > max->cur)
2017 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2018 level, result->cur_val, max->cur);
2019
2020 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2021 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2022 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2023 result->enable = true;
2024 }
2025
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002026 return ret;
2027}
2028
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002029static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002030 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002031 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002032 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002033 struct intel_plane_state *pristate,
2034 struct intel_plane_state *sprstate,
2035 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002036 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002037{
2038 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2039 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2040 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2041
2042 /* WM1+ latency values stored in 0.5us units */
2043 if (level > 0) {
2044 pri_latency *= 5;
2045 spr_latency *= 5;
2046 cur_latency *= 5;
2047 }
2048
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002049 if (pristate) {
2050 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2051 pri_latency, level);
2052 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2053 }
2054
2055 if (sprstate)
2056 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2057
2058 if (curstate)
2059 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2060
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002061 result->enable = true;
2062}
2063
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002064static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002065hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002066{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002067 const struct intel_atomic_state *intel_state =
2068 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002069 const struct drm_display_mode *adjusted_mode =
2070 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002071 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002072
Matt Roperee91a152015-12-03 11:37:39 -08002073 if (!cstate->base.active)
2074 return 0;
2075 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2076 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002077 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002078 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002079
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002080 /* The WM are computed with base on how long it takes to fill a single
2081 * row at the given clock rate, multiplied by 8.
2082 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002083 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2084 adjusted_mode->crtc_clock);
2085 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002086 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002087
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002088 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2089 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002090}
2091
Ville Syrjäläbb726512016-10-31 22:37:24 +02002092static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2093 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002094{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002095 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002096 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002097 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002098 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002099
2100 /* read the first set of memory latencies[0:3] */
2101 val = 0; /* data0 to be programmed to 0 for first set */
2102 mutex_lock(&dev_priv->rps.hw_lock);
2103 ret = sandybridge_pcode_read(dev_priv,
2104 GEN9_PCODE_READ_MEM_LATENCY,
2105 &val);
2106 mutex_unlock(&dev_priv->rps.hw_lock);
2107
2108 if (ret) {
2109 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2110 return;
2111 }
2112
2113 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2114 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2115 GEN9_MEM_LATENCY_LEVEL_MASK;
2116 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2117 GEN9_MEM_LATENCY_LEVEL_MASK;
2118 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2119 GEN9_MEM_LATENCY_LEVEL_MASK;
2120
2121 /* read the second set of memory latencies[4:7] */
2122 val = 1; /* data0 to be programmed to 1 for second set */
2123 mutex_lock(&dev_priv->rps.hw_lock);
2124 ret = sandybridge_pcode_read(dev_priv,
2125 GEN9_PCODE_READ_MEM_LATENCY,
2126 &val);
2127 mutex_unlock(&dev_priv->rps.hw_lock);
2128 if (ret) {
2129 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2130 return;
2131 }
2132
2133 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2134 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2135 GEN9_MEM_LATENCY_LEVEL_MASK;
2136 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2137 GEN9_MEM_LATENCY_LEVEL_MASK;
2138 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2139 GEN9_MEM_LATENCY_LEVEL_MASK;
2140
Vandana Kannan367294b2014-11-04 17:06:46 +00002141 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002142 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2143 * need to be disabled. We make sure to sanitize the values out
2144 * of the punit to satisfy this requirement.
2145 */
2146 for (level = 1; level <= max_level; level++) {
2147 if (wm[level] == 0) {
2148 for (i = level + 1; i <= max_level; i++)
2149 wm[i] = 0;
2150 break;
2151 }
2152 }
2153
2154 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002155 * WaWmMemoryReadLatency:skl
2156 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002157 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002158 * to add 2us to the various latency levels we retrieve from the
2159 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002160 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002161 if (wm[0] == 0) {
2162 wm[0] += 2;
2163 for (level = 1; level <= max_level; level++) {
2164 if (wm[level] == 0)
2165 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002166 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002167 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002168 }
2169
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002170 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002171 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2172
2173 wm[0] = (sskpd >> 56) & 0xFF;
2174 if (wm[0] == 0)
2175 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002176 wm[1] = (sskpd >> 4) & 0xFF;
2177 wm[2] = (sskpd >> 12) & 0xFF;
2178 wm[3] = (sskpd >> 20) & 0x1FF;
2179 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002180 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002181 uint32_t sskpd = I915_READ(MCH_SSKPD);
2182
2183 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2184 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2185 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2186 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002187 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002188 uint32_t mltr = I915_READ(MLTR_ILK);
2189
2190 /* ILK primary LP0 latency is 700 ns */
2191 wm[0] = 7;
2192 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2193 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002194 }
2195}
2196
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002197static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2198 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002199{
2200 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002201 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002202 wm[0] = 13;
2203}
2204
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002205static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2206 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002207{
2208 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002209 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002210 wm[0] = 13;
2211
2212 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002213 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002214 wm[3] *= 2;
2215}
2216
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002217int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002218{
2219 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002220 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002221 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002222 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002223 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002224 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002225 return 3;
2226 else
2227 return 2;
2228}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002229
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002230static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002231 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002232 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002233{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002234 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002235
2236 for (level = 0; level <= max_level; level++) {
2237 unsigned int latency = wm[level];
2238
2239 if (latency == 0) {
2240 DRM_ERROR("%s WM%d latency not provided\n",
2241 name, level);
2242 continue;
2243 }
2244
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002245 /*
2246 * - latencies are in us on gen9.
2247 * - before then, WM1+ latency values are in 0.5us units
2248 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002249 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002250 latency *= 10;
2251 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002252 latency *= 5;
2253
2254 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2255 name, level, wm[level],
2256 latency / 10, latency % 10);
2257 }
2258}
2259
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002260static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2261 uint16_t wm[5], uint16_t min)
2262{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002263 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002264
2265 if (wm[0] >= min)
2266 return false;
2267
2268 wm[0] = max(wm[0], min);
2269 for (level = 1; level <= max_level; level++)
2270 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2271
2272 return true;
2273}
2274
Ville Syrjäläbb726512016-10-31 22:37:24 +02002275static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002276{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002277 bool changed;
2278
2279 /*
2280 * The BIOS provided WM memory latency values are often
2281 * inadequate for high resolution displays. Adjust them.
2282 */
2283 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2284 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2285 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2286
2287 if (!changed)
2288 return;
2289
2290 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002291 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2292 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2293 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002294}
2295
Ville Syrjäläbb726512016-10-31 22:37:24 +02002296static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002297{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002298 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002299
2300 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2301 sizeof(dev_priv->wm.pri_latency));
2302 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2303 sizeof(dev_priv->wm.pri_latency));
2304
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002305 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002306 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002307
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002308 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2309 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2310 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002311
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002312 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02002313 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002314}
2315
Ville Syrjäläbb726512016-10-31 22:37:24 +02002316static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002317{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002318 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002319 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002320}
2321
Matt Ropered4a6a72016-02-23 17:20:13 -08002322static bool ilk_validate_pipe_wm(struct drm_device *dev,
2323 struct intel_pipe_wm *pipe_wm)
2324{
2325 /* LP0 watermark maximums depend on this pipe alone */
2326 const struct intel_wm_config config = {
2327 .num_pipes_active = 1,
2328 .sprites_enabled = pipe_wm->sprites_enabled,
2329 .sprites_scaled = pipe_wm->sprites_scaled,
2330 };
2331 struct ilk_wm_maximums max;
2332
2333 /* LP0 watermarks always use 1/2 DDB partitioning */
2334 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2335
2336 /* At least LP0 must be valid */
2337 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2338 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2339 return false;
2340 }
2341
2342 return true;
2343}
2344
Matt Roper261a27d2015-10-08 15:28:25 -07002345/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002346static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002347{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002348 struct drm_atomic_state *state = cstate->base.state;
2349 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002350 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002351 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002352 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002353 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002354 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002355 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002356 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002357 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002358 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002359
Matt Ropere8f1f022016-05-12 07:05:55 -07002360 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002361
Matt Roper43d59ed2015-09-24 15:53:07 -07002362 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002363 struct intel_plane_state *ps;
2364
2365 ps = intel_atomic_get_existing_plane_state(state,
2366 intel_plane);
2367 if (!ps)
2368 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002369
2370 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002371 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002372 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002373 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002374 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002375 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002376 }
2377
Matt Ropered4a6a72016-02-23 17:20:13 -08002378 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002379 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002380 pipe_wm->sprites_enabled = sprstate->base.visible;
2381 pipe_wm->sprites_scaled = sprstate->base.visible &&
2382 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2383 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002384 }
2385
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002386 usable_level = max_level;
2387
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002388 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002389 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002390 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002391
2392 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002393 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002394 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002395
Matt Roper86c8bbb2015-09-24 15:53:16 -07002396 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002397 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2398
2399 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2400 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002401
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002402 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002403 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002404
Matt Ropered4a6a72016-02-23 17:20:13 -08002405 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002406 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002407
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002408 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002409
2410 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002411 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002412
Matt Roper86c8bbb2015-09-24 15:53:16 -07002413 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002414 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002415
2416 /*
2417 * Disable any watermark level that exceeds the
2418 * register maximums since such watermarks are
2419 * always invalid.
2420 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002421 if (level > usable_level)
2422 continue;
2423
2424 if (ilk_validate_wm_level(level, &max, wm))
2425 pipe_wm->wm[level] = *wm;
2426 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002427 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002428 }
2429
Matt Roper86c8bbb2015-09-24 15:53:16 -07002430 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002431}
2432
2433/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002434 * Build a set of 'intermediate' watermark values that satisfy both the old
2435 * state and the new state. These can be programmed to the hardware
2436 * immediately.
2437 */
2438static int ilk_compute_intermediate_wm(struct drm_device *dev,
2439 struct intel_crtc *intel_crtc,
2440 struct intel_crtc_state *newstate)
2441{
Matt Ropere8f1f022016-05-12 07:05:55 -07002442 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002443 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002444 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002445
2446 /*
2447 * Start with the final, target watermarks, then combine with the
2448 * currently active watermarks to get values that are safe both before
2449 * and after the vblank.
2450 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002451 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002452 a->pipe_enabled |= b->pipe_enabled;
2453 a->sprites_enabled |= b->sprites_enabled;
2454 a->sprites_scaled |= b->sprites_scaled;
2455
2456 for (level = 0; level <= max_level; level++) {
2457 struct intel_wm_level *a_wm = &a->wm[level];
2458 const struct intel_wm_level *b_wm = &b->wm[level];
2459
2460 a_wm->enable &= b_wm->enable;
2461 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2462 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2463 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2464 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2465 }
2466
2467 /*
2468 * We need to make sure that these merged watermark values are
2469 * actually a valid configuration themselves. If they're not,
2470 * there's no safe way to transition from the old state to
2471 * the new state, so we need to fail the atomic transaction.
2472 */
2473 if (!ilk_validate_pipe_wm(dev, a))
2474 return -EINVAL;
2475
2476 /*
2477 * If our intermediate WM are identical to the final WM, then we can
2478 * omit the post-vblank programming; only update if it's different.
2479 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002480 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002481 newstate->wm.need_postvbl_update = false;
2482
2483 return 0;
2484}
2485
2486/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002487 * Merge the watermarks from all active pipes for a specific level.
2488 */
2489static void ilk_merge_wm_level(struct drm_device *dev,
2490 int level,
2491 struct intel_wm_level *ret_wm)
2492{
2493 const struct intel_crtc *intel_crtc;
2494
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002495 ret_wm->enable = true;
2496
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002497 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002498 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002499 const struct intel_wm_level *wm = &active->wm[level];
2500
2501 if (!active->pipe_enabled)
2502 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002503
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002504 /*
2505 * The watermark values may have been used in the past,
2506 * so we must maintain them in the registers for some
2507 * time even if the level is now disabled.
2508 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002509 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002510 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002511
2512 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2513 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2514 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2515 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2516 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002517}
2518
2519/*
2520 * Merge all low power watermarks for all active pipes.
2521 */
2522static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002523 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002524 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002525 struct intel_pipe_wm *merged)
2526{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002527 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002528 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002529 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002530
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002531 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002532 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002533 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002534 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002535
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002536 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002537 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002538
2539 /* merge each WM1+ level */
2540 for (level = 1; level <= max_level; level++) {
2541 struct intel_wm_level *wm = &merged->wm[level];
2542
2543 ilk_merge_wm_level(dev, level, wm);
2544
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002545 if (level > last_enabled_level)
2546 wm->enable = false;
2547 else if (!ilk_validate_wm_level(level, max, wm))
2548 /* make sure all following levels get disabled */
2549 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002550
2551 /*
2552 * The spec says it is preferred to disable
2553 * FBC WMs instead of disabling a WM level.
2554 */
2555 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002556 if (wm->enable)
2557 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002558 wm->fbc_val = 0;
2559 }
2560 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002561
2562 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2563 /*
2564 * FIXME this is racy. FBC might get enabled later.
2565 * What we should check here is whether FBC can be
2566 * enabled sometime later.
2567 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002568 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002569 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002570 for (level = 2; level <= max_level; level++) {
2571 struct intel_wm_level *wm = &merged->wm[level];
2572
2573 wm->enable = false;
2574 }
2575 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002576}
2577
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002578static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2579{
2580 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2581 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2582}
2583
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002584/* The value we need to program into the WM_LPx latency field */
2585static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2586{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002587 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002588
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002589 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002590 return 2 * level;
2591 else
2592 return dev_priv->wm.pri_latency[level];
2593}
2594
Imre Deak820c1982013-12-17 14:46:36 +02002595static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002596 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002597 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002598 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002599{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002600 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002601 struct intel_crtc *intel_crtc;
2602 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002603
Ville Syrjälä0362c782013-10-09 19:17:57 +03002604 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002605 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002606
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002607 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002608 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002609 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002610
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002611 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002612
Ville Syrjälä0362c782013-10-09 19:17:57 +03002613 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002614
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002615 /*
2616 * Maintain the watermark values even if the level is
2617 * disabled. Doing otherwise could cause underruns.
2618 */
2619 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002620 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002621 (r->pri_val << WM1_LP_SR_SHIFT) |
2622 r->cur_val;
2623
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002624 if (r->enable)
2625 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2626
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002627 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002628 results->wm_lp[wm_lp - 1] |=
2629 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2630 else
2631 results->wm_lp[wm_lp - 1] |=
2632 r->fbc_val << WM1_LP_FBC_SHIFT;
2633
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002634 /*
2635 * Always set WM1S_LP_EN when spr_val != 0, even if the
2636 * level is disabled. Doing otherwise could cause underruns.
2637 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002638 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002639 WARN_ON(wm_lp != 1);
2640 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2641 } else
2642 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002643 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002644
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002645 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002646 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002647 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002648 const struct intel_wm_level *r =
2649 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002650
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002651 if (WARN_ON(!r->enable))
2652 continue;
2653
Matt Ropered4a6a72016-02-23 17:20:13 -08002654 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002655
2656 results->wm_pipe[pipe] =
2657 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2658 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2659 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002660 }
2661}
2662
Paulo Zanoni861f3382013-05-31 10:19:21 -03002663/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2664 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002665static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002666 struct intel_pipe_wm *r1,
2667 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002668{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002669 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002670 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002671
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002672 for (level = 1; level <= max_level; level++) {
2673 if (r1->wm[level].enable)
2674 level1 = level;
2675 if (r2->wm[level].enable)
2676 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002677 }
2678
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002679 if (level1 == level2) {
2680 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002681 return r2;
2682 else
2683 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002684 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002685 return r1;
2686 } else {
2687 return r2;
2688 }
2689}
2690
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002691/* dirty bits used to track which watermarks need changes */
2692#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2693#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2694#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2695#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2696#define WM_DIRTY_FBC (1 << 24)
2697#define WM_DIRTY_DDB (1 << 25)
2698
Damien Lespiau055e3932014-08-18 13:49:10 +01002699static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002700 const struct ilk_wm_values *old,
2701 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002702{
2703 unsigned int dirty = 0;
2704 enum pipe pipe;
2705 int wm_lp;
2706
Damien Lespiau055e3932014-08-18 13:49:10 +01002707 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002708 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2709 dirty |= WM_DIRTY_LINETIME(pipe);
2710 /* Must disable LP1+ watermarks too */
2711 dirty |= WM_DIRTY_LP_ALL;
2712 }
2713
2714 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2715 dirty |= WM_DIRTY_PIPE(pipe);
2716 /* Must disable LP1+ watermarks too */
2717 dirty |= WM_DIRTY_LP_ALL;
2718 }
2719 }
2720
2721 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2722 dirty |= WM_DIRTY_FBC;
2723 /* Must disable LP1+ watermarks too */
2724 dirty |= WM_DIRTY_LP_ALL;
2725 }
2726
2727 if (old->partitioning != new->partitioning) {
2728 dirty |= WM_DIRTY_DDB;
2729 /* Must disable LP1+ watermarks too */
2730 dirty |= WM_DIRTY_LP_ALL;
2731 }
2732
2733 /* LP1+ watermarks already deemed dirty, no need to continue */
2734 if (dirty & WM_DIRTY_LP_ALL)
2735 return dirty;
2736
2737 /* Find the lowest numbered LP1+ watermark in need of an update... */
2738 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2739 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2740 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2741 break;
2742 }
2743
2744 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2745 for (; wm_lp <= 3; wm_lp++)
2746 dirty |= WM_DIRTY_LP(wm_lp);
2747
2748 return dirty;
2749}
2750
Ville Syrjälä8553c182013-12-05 15:51:39 +02002751static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2752 unsigned int dirty)
2753{
Imre Deak820c1982013-12-17 14:46:36 +02002754 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002755 bool changed = false;
2756
2757 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2758 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2759 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2760 changed = true;
2761 }
2762 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2763 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2764 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2765 changed = true;
2766 }
2767 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2768 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2769 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2770 changed = true;
2771 }
2772
2773 /*
2774 * Don't touch WM1S_LP_EN here.
2775 * Doing so could cause underruns.
2776 */
2777
2778 return changed;
2779}
2780
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002781/*
2782 * The spec says we shouldn't write when we don't need, because every write
2783 * causes WMs to be re-evaluated, expending some power.
2784 */
Imre Deak820c1982013-12-17 14:46:36 +02002785static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2786 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002787{
Imre Deak820c1982013-12-17 14:46:36 +02002788 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002789 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002790 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002791
Damien Lespiau055e3932014-08-18 13:49:10 +01002792 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002793 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002794 return;
2795
Ville Syrjälä8553c182013-12-05 15:51:39 +02002796 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002797
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002798 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002799 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002800 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002801 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002802 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002803 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2804
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002805 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002806 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002807 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002808 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002809 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002810 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2811
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002812 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002813 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002814 val = I915_READ(WM_MISC);
2815 if (results->partitioning == INTEL_DDB_PART_1_2)
2816 val &= ~WM_MISC_DATA_PARTITION_5_6;
2817 else
2818 val |= WM_MISC_DATA_PARTITION_5_6;
2819 I915_WRITE(WM_MISC, val);
2820 } else {
2821 val = I915_READ(DISP_ARB_CTL2);
2822 if (results->partitioning == INTEL_DDB_PART_1_2)
2823 val &= ~DISP_DATA_PARTITION_5_6;
2824 else
2825 val |= DISP_DATA_PARTITION_5_6;
2826 I915_WRITE(DISP_ARB_CTL2, val);
2827 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002828 }
2829
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002830 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002831 val = I915_READ(DISP_ARB_CTL);
2832 if (results->enable_fbc_wm)
2833 val &= ~DISP_FBC_WM_DIS;
2834 else
2835 val |= DISP_FBC_WM_DIS;
2836 I915_WRITE(DISP_ARB_CTL, val);
2837 }
2838
Imre Deak954911e2013-12-17 14:46:34 +02002839 if (dirty & WM_DIRTY_LP(1) &&
2840 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2841 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2842
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002843 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002844 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2845 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2846 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2847 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2848 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002849
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002850 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002851 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002852 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002853 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002854 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002855 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002856
2857 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002858}
2859
Matt Ropered4a6a72016-02-23 17:20:13 -08002860bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002861{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002862 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002863
2864 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2865}
2866
Lyude656d1b82016-08-17 15:55:54 -04002867#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002868
Matt Roper024c9042015-09-24 15:53:11 -07002869/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002870 * FIXME: We still don't have the proper code detect if we need to apply the WA,
2871 * so assume we'll always need it in order to avoid underruns.
2872 */
2873static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
2874{
2875 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2876
2877 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) ||
2878 IS_KABYLAKE(dev_priv))
2879 return true;
2880
2881 return false;
2882}
2883
Paulo Zanoni56feca92016-09-22 18:00:28 -03002884static bool
2885intel_has_sagv(struct drm_i915_private *dev_priv)
2886{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002887 if (IS_KABYLAKE(dev_priv))
2888 return true;
2889
2890 if (IS_SKYLAKE(dev_priv) &&
2891 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2892 return true;
2893
2894 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03002895}
2896
Lyude656d1b82016-08-17 15:55:54 -04002897/*
2898 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2899 * depending on power and performance requirements. The display engine access
2900 * to system memory is blocked during the adjustment time. Because of the
2901 * blocking time, having this enabled can cause full system hangs and/or pipe
2902 * underruns if we don't meet all of the following requirements:
2903 *
2904 * - <= 1 pipe enabled
2905 * - All planes can enable watermarks for latencies >= SAGV engine block time
2906 * - We're not using an interlaced display configuration
2907 */
2908int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002909intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002910{
2911 int ret;
2912
Paulo Zanoni56feca92016-09-22 18:00:28 -03002913 if (!intel_has_sagv(dev_priv))
2914 return 0;
2915
2916 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04002917 return 0;
2918
2919 DRM_DEBUG_KMS("Enabling the SAGV\n");
2920 mutex_lock(&dev_priv->rps.hw_lock);
2921
2922 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2923 GEN9_SAGV_ENABLE);
2924
2925 /* We don't need to wait for the SAGV when enabling */
2926 mutex_unlock(&dev_priv->rps.hw_lock);
2927
2928 /*
2929 * Some skl systems, pre-release machines in particular,
2930 * don't actually have an SAGV.
2931 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002932 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002933 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002934 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002935 return 0;
2936 } else if (ret < 0) {
2937 DRM_ERROR("Failed to enable the SAGV\n");
2938 return ret;
2939 }
2940
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002941 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04002942 return 0;
2943}
2944
2945static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002946intel_do_sagv_disable(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002947{
2948 int ret;
2949 uint32_t temp = GEN9_SAGV_DISABLE;
2950
2951 ret = sandybridge_pcode_read(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2952 &temp);
2953 if (ret)
2954 return ret;
2955 else
2956 return temp & GEN9_SAGV_IS_DISABLED;
2957}
2958
2959int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002960intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002961{
2962 int ret, result;
2963
Paulo Zanoni56feca92016-09-22 18:00:28 -03002964 if (!intel_has_sagv(dev_priv))
2965 return 0;
2966
2967 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04002968 return 0;
2969
2970 DRM_DEBUG_KMS("Disabling the SAGV\n");
2971 mutex_lock(&dev_priv->rps.hw_lock);
2972
2973 /* bspec says to keep retrying for at least 1 ms */
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002974 ret = wait_for(result = intel_do_sagv_disable(dev_priv), 1);
Lyude656d1b82016-08-17 15:55:54 -04002975 mutex_unlock(&dev_priv->rps.hw_lock);
2976
2977 if (ret == -ETIMEDOUT) {
2978 DRM_ERROR("Request to disable SAGV timed out\n");
2979 return -ETIMEDOUT;
2980 }
2981
2982 /*
2983 * Some skl systems, pre-release machines in particular,
2984 * don't actually have an SAGV.
2985 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002986 if (IS_SKYLAKE(dev_priv) && result == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002987 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002988 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002989 return 0;
2990 } else if (result < 0) {
2991 DRM_ERROR("Failed to disable the SAGV\n");
2992 return result;
2993 }
2994
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002995 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04002996 return 0;
2997}
2998
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002999bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003000{
3001 struct drm_device *dev = state->dev;
3002 struct drm_i915_private *dev_priv = to_i915(dev);
3003 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003004 struct intel_crtc *crtc;
3005 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003006 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003007 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003008 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003009
Paulo Zanoni56feca92016-09-22 18:00:28 -03003010 if (!intel_has_sagv(dev_priv))
3011 return false;
3012
Lyude656d1b82016-08-17 15:55:54 -04003013 /*
3014 * SKL workaround: bspec recommends we disable the SAGV when we have
3015 * more then one pipe enabled
3016 *
3017 * If there are no active CRTCs, no additional checks need be performed
3018 */
3019 if (hweight32(intel_state->active_crtcs) == 0)
3020 return true;
3021 else if (hweight32(intel_state->active_crtcs) > 1)
3022 return false;
3023
3024 /* Since we're now guaranteed to only have one active CRTC... */
3025 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003026 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003027 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003028
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003029 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003030 return false;
3031
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003032 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003033 struct skl_plane_wm *wm =
3034 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003035
Lyude656d1b82016-08-17 15:55:54 -04003036 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003037 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003038 continue;
3039
3040 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003041 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003042 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003043 { }
3044
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003045 latency = dev_priv->wm.skl_latency[level];
3046
3047 if (skl_needs_memory_bw_wa(intel_state) &&
3048 plane->base.state->fb->modifier[0] ==
3049 I915_FORMAT_MOD_X_TILED)
3050 latency += 15;
3051
Lyude656d1b82016-08-17 15:55:54 -04003052 /*
3053 * If any of the planes on this pipe don't enable wm levels
3054 * that incur memory latencies higher then 30µs we can't enable
3055 * the SAGV
3056 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003057 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003058 return false;
3059 }
3060
3061 return true;
3062}
3063
Damien Lespiaub9cec072014-11-04 17:06:43 +00003064static void
3065skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003066 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003067 struct skl_ddb_entry *alloc, /* out */
3068 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003069{
Matt Roperc107acf2016-05-12 07:06:01 -07003070 struct drm_atomic_state *state = cstate->base.state;
3071 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3072 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003073 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003074 unsigned int pipe_size, ddb_size;
3075 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003076
Matt Ropera6d3460e2016-05-12 07:06:04 -07003077 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003078 alloc->start = 0;
3079 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003080 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003081 return;
3082 }
3083
Matt Ropera6d3460e2016-05-12 07:06:04 -07003084 if (intel_state->active_pipe_changes)
3085 *num_active = hweight32(intel_state->active_crtcs);
3086 else
3087 *num_active = hweight32(dev_priv->active_crtcs);
3088
Deepak M6f3fff62016-09-15 15:01:10 +05303089 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3090 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003091
3092 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3093
Matt Roperc107acf2016-05-12 07:06:01 -07003094 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003095 * If the state doesn't change the active CRTC's, then there's
3096 * no need to recalculate; the existing pipe allocation limits
3097 * should remain unchanged. Note that we're safe from racing
3098 * commits since any racing commit that changes the active CRTC
3099 * list would need to grab _all_ crtc locks, including the one
3100 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003101 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003102 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003103 /*
3104 * alloc may be cleared by clear_intel_crtc_state,
3105 * copy from old state to be sure
3106 */
3107 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003108 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003109 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003110
3111 nth_active_pipe = hweight32(intel_state->active_crtcs &
3112 (drm_crtc_mask(for_crtc) - 1));
3113 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3114 alloc->start = nth_active_pipe * ddb_size / *num_active;
3115 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003116}
3117
Matt Roperc107acf2016-05-12 07:06:01 -07003118static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003119{
Matt Roperc107acf2016-05-12 07:06:01 -07003120 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003121 return 32;
3122
3123 return 8;
3124}
3125
Damien Lespiaua269c582014-11-04 17:06:49 +00003126static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3127{
3128 entry->start = reg & 0x3ff;
3129 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003130 if (entry->end)
3131 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003132}
3133
Damien Lespiau08db6652014-11-04 17:06:52 +00003134void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3135 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003136{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003137 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003138
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003139 memset(ddb, 0, sizeof(*ddb));
3140
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003141 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003142 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003143 enum plane_id plane_id;
3144 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003145
3146 power_domain = POWER_DOMAIN_PIPE(pipe);
3147 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003148 continue;
3149
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003150 for_each_plane_id_on_crtc(crtc, plane_id) {
3151 u32 val;
Damien Lespiaua269c582014-11-04 17:06:49 +00003152
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003153 if (plane_id != PLANE_CURSOR)
3154 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3155 else
3156 val = I915_READ(CUR_BUF_CFG(pipe));
3157
3158 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3159 }
Imre Deak4d800032016-02-17 16:31:29 +02003160
3161 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003162 }
3163}
3164
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003165/*
3166 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3167 * The bspec defines downscale amount as:
3168 *
3169 * """
3170 * Horizontal down scale amount = maximum[1, Horizontal source size /
3171 * Horizontal destination size]
3172 * Vertical down scale amount = maximum[1, Vertical source size /
3173 * Vertical destination size]
3174 * Total down scale amount = Horizontal down scale amount *
3175 * Vertical down scale amount
3176 * """
3177 *
3178 * Return value is provided in 16.16 fixed point form to retain fractional part.
3179 * Caller should take care of dividing & rounding off the value.
3180 */
3181static uint32_t
3182skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3183{
3184 uint32_t downscale_h, downscale_w;
3185 uint32_t src_w, src_h, dst_w, dst_h;
3186
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003187 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003188 return DRM_PLANE_HELPER_NO_SCALING;
3189
3190 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003191 src_w = drm_rect_width(&pstate->base.src);
3192 src_h = drm_rect_height(&pstate->base.src);
3193 dst_w = drm_rect_width(&pstate->base.dst);
3194 dst_h = drm_rect_height(&pstate->base.dst);
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003195 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003196 swap(dst_w, dst_h);
3197
3198 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3199 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3200
3201 /* Provide result in 16.16 fixed point */
3202 return (uint64_t)downscale_w * downscale_h >> 16;
3203}
3204
Damien Lespiaub9cec072014-11-04 17:06:43 +00003205static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003206skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3207 const struct drm_plane_state *pstate,
3208 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003209{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003210 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07003211 struct drm_framebuffer *fb = pstate->fb;
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003212 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003213 uint32_t width = 0, height = 0;
Matt Ropera1de91e2016-05-12 07:05:57 -07003214 unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888;
3215
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003216 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003217 return 0;
3218 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3219 return 0;
3220 if (y && format != DRM_FORMAT_NV12)
3221 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003222
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003223 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3224 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003225
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003226 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003227 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003228
3229 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003230 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003231 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003232 data_rate = width * height *
Matt Ropera1de91e2016-05-12 07:05:57 -07003233 drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003234 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003235 data_rate = (width / 2) * (height / 2) *
Matt Ropera1de91e2016-05-12 07:05:57 -07003236 drm_format_plane_cpp(format, 1);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003237 } else {
3238 /* for packed formats */
3239 data_rate = width * height * drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003240 }
3241
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003242 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3243
3244 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003245}
3246
3247/*
3248 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3249 * a 8192x4096@32bpp framebuffer:
3250 * 3 * 4096 * 8192 * 4 < 2^32
3251 */
3252static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003253skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3254 unsigned *plane_data_rate,
3255 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003256{
Matt Roper9c74d822016-05-12 07:05:58 -07003257 struct drm_crtc_state *cstate = &intel_cstate->base;
3258 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003259 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003260 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003261 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003262
3263 if (WARN_ON(!state))
3264 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003265
Matt Ropera1de91e2016-05-12 07:05:57 -07003266 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003267 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003268 enum plane_id plane_id = to_intel_plane(plane)->id;
3269 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07003270
Matt Ropera6d3460e2016-05-12 07:06:04 -07003271 /* packed/uv */
3272 rate = skl_plane_relative_data_rate(intel_cstate,
3273 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003274 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003275
3276 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003277
Matt Ropera6d3460e2016-05-12 07:06:04 -07003278 /* y-plane */
3279 rate = skl_plane_relative_data_rate(intel_cstate,
3280 pstate, 1);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003281 plane_y_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003282
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003283 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003284 }
3285
3286 return total_data_rate;
3287}
3288
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003289static uint16_t
3290skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3291 const int y)
3292{
3293 struct drm_framebuffer *fb = pstate->fb;
3294 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3295 uint32_t src_w, src_h;
3296 uint32_t min_scanlines = 8;
3297 uint8_t plane_bpp;
3298
3299 if (WARN_ON(!fb))
3300 return 0;
3301
3302 /* For packed formats, no y-plane, return 0 */
3303 if (y && fb->pixel_format != DRM_FORMAT_NV12)
3304 return 0;
3305
3306 /* For Non Y-tile return 8-blocks */
3307 if (fb->modifier[0] != I915_FORMAT_MOD_Y_TILED &&
3308 fb->modifier[0] != I915_FORMAT_MOD_Yf_TILED)
3309 return 8;
3310
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003311 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3312 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003313
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003314 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003315 swap(src_w, src_h);
3316
3317 /* Halve UV plane width and height for NV12 */
3318 if (fb->pixel_format == DRM_FORMAT_NV12 && !y) {
3319 src_w /= 2;
3320 src_h /= 2;
3321 }
3322
3323 if (fb->pixel_format == DRM_FORMAT_NV12 && !y)
3324 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1);
3325 else
3326 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0);
3327
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003328 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003329 switch (plane_bpp) {
3330 case 1:
3331 min_scanlines = 32;
3332 break;
3333 case 2:
3334 min_scanlines = 16;
3335 break;
3336 case 4:
3337 min_scanlines = 8;
3338 break;
3339 case 8:
3340 min_scanlines = 4;
3341 break;
3342 default:
3343 WARN(1, "Unsupported pixel depth %u for rotation",
3344 plane_bpp);
3345 min_scanlines = 32;
3346 }
3347 }
3348
3349 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3350}
3351
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003352static void
3353skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3354 uint16_t *minimum, uint16_t *y_minimum)
3355{
3356 const struct drm_plane_state *pstate;
3357 struct drm_plane *plane;
3358
3359 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003360 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003361
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003362 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003363 continue;
3364
3365 if (!pstate->visible)
3366 continue;
3367
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003368 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
3369 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003370 }
3371
3372 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3373}
3374
Matt Roperc107acf2016-05-12 07:06:01 -07003375static int
Matt Roper024c9042015-09-24 15:53:11 -07003376skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003377 struct skl_ddb_allocation *ddb /* out */)
3378{
Matt Roperc107acf2016-05-12 07:06:01 -07003379 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003380 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003381 struct drm_device *dev = crtc->dev;
3382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3383 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003384 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003385 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02003386 uint16_t minimum[I915_MAX_PLANES] = {};
3387 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003388 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003389 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07003390 int num_active;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003391 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3392 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003393
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003394 /* Clear the partitioning for disabled planes. */
3395 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3396 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3397
Matt Ropera6d3460e2016-05-12 07:06:04 -07003398 if (WARN_ON(!state))
3399 return 0;
3400
Matt Roperc107acf2016-05-12 07:06:01 -07003401 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003402 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003403 return 0;
3404 }
3405
Matt Ropera6d3460e2016-05-12 07:06:04 -07003406 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003407 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003408 if (alloc_size == 0) {
3409 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003410 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003411 }
3412
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003413 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003414
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003415 /*
3416 * 1. Allocate the mininum required blocks for each active plane
3417 * and allocate the cursor, it doesn't require extra allocation
3418 * proportional to the data rate.
3419 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003420
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003421 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
3422 alloc_size -= minimum[plane_id];
3423 alloc_size -= y_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003424 }
3425
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003426 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3427 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3428
Damien Lespiaub9cec072014-11-04 17:06:43 +00003429 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003430 * 2. Distribute the remaining space in proportion to the amount of
3431 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003432 *
3433 * FIXME: we may not allocate every single block here.
3434 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003435 total_data_rate = skl_get_total_relative_data_rate(cstate,
3436 plane_data_rate,
3437 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003438 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003439 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003440
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003441 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003442 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003443 unsigned int data_rate, y_data_rate;
3444 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003445
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003446 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003447 continue;
3448
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003449 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003450
3451 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003452 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003453 * promote the expression to 64 bits to avoid overflowing, the
3454 * result is < available as data_rate / total_data_rate < 1
3455 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003456 plane_blocks = minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003457 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3458 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003459
Matt Roperc107acf2016-05-12 07:06:01 -07003460 /* Leave disabled planes at (0,0) */
3461 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003462 ddb->plane[pipe][plane_id].start = start;
3463 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003464 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003465
3466 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003467
3468 /*
3469 * allocation for y_plane part of planar format:
3470 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003471 y_data_rate = plane_y_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003472
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003473 y_plane_blocks = y_minimum[plane_id];
Matt Ropera1de91e2016-05-12 07:05:57 -07003474 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3475 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003476
Matt Roperc107acf2016-05-12 07:06:01 -07003477 if (y_data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003478 ddb->y_plane[pipe][plane_id].start = start;
3479 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003480 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003481
Matt Ropera1de91e2016-05-12 07:05:57 -07003482 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003483 }
3484
Matt Roperc107acf2016-05-12 07:06:01 -07003485 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003486}
3487
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003488/*
3489 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003490 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003491 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3492 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3493*/
Ville Syrjäläac484962016-01-20 21:05:26 +02003494static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003495{
3496 uint32_t wm_intermediate_val, ret;
3497
3498 if (latency == 0)
3499 return UINT_MAX;
3500
Ville Syrjäläac484962016-01-20 21:05:26 +02003501 wm_intermediate_val = latency * pixel_rate * cpp / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003502 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3503
3504 return ret;
3505}
3506
3507static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003508 uint32_t latency, uint32_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003509{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003510 uint32_t ret;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003511 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003512
3513 if (latency == 0)
3514 return UINT_MAX;
3515
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003516 wm_intermediate_val = latency * pixel_rate;
3517 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003518 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003519
3520 return ret;
3521}
3522
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003523static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3524 struct intel_plane_state *pstate)
3525{
3526 uint64_t adjusted_pixel_rate;
3527 uint64_t downscale_amount;
3528 uint64_t pixel_rate;
3529
3530 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003531 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003532 return 0;
3533
3534 /*
3535 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3536 * with additional adjustments for plane-specific scaling.
3537 */
Paulo Zanonicfd7e3a2016-10-07 17:28:57 -03003538 adjusted_pixel_rate = ilk_pipe_pixel_rate(cstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003539 downscale_amount = skl_plane_downscale_amount(pstate);
3540
3541 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3542 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3543
3544 return pixel_rate;
3545}
3546
Matt Roper55994c22016-05-12 07:06:08 -07003547static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3548 struct intel_crtc_state *cstate,
3549 struct intel_plane_state *intel_pstate,
3550 uint16_t ddb_allocation,
3551 int level,
3552 uint16_t *out_blocks, /* out */
3553 uint8_t *out_lines, /* out */
3554 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003555{
Matt Roper33815fa2016-05-12 07:06:05 -07003556 struct drm_plane_state *pstate = &intel_pstate->base;
3557 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003558 uint32_t latency = dev_priv->wm.skl_latency[level];
3559 uint32_t method1, method2;
3560 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3561 uint32_t res_blocks, res_lines;
3562 uint32_t selected_result;
Ville Syrjäläac484962016-01-20 21:05:26 +02003563 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003564 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003565 uint32_t plane_pixel_rate;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003566 uint32_t y_tile_minimum, y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003567 struct intel_atomic_state *state =
3568 to_intel_atomic_state(cstate->base.state);
3569 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003570
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003571 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003572 *enabled = false;
3573 return 0;
3574 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003575
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003576 if (apply_memory_bw_wa && fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
3577 latency += 15;
3578
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003579 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3580 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003581
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003582 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003583 swap(width, height);
3584
Ville Syrjäläac484962016-01-20 21:05:26 +02003585 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003586 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3587
Dave Airlie61d0a042016-10-25 16:35:20 +10003588 if (drm_rotation_90_or_270(pstate->rotation)) {
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003589 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
3590 drm_format_plane_cpp(fb->pixel_format, 1) :
3591 drm_format_plane_cpp(fb->pixel_format, 0);
3592
3593 switch (cpp) {
3594 case 1:
3595 y_min_scanlines = 16;
3596 break;
3597 case 2:
3598 y_min_scanlines = 8;
3599 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003600 case 4:
3601 y_min_scanlines = 4;
3602 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003603 default:
3604 MISSING_CASE(cpp);
3605 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003606 }
3607 } else {
3608 y_min_scanlines = 4;
3609 }
3610
Paulo Zanoni2ef32de2016-11-08 18:22:11 -02003611 if (apply_memory_bw_wa)
3612 y_min_scanlines *= 2;
3613
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003614 plane_bytes_per_line = width * cpp;
3615 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3616 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3617 plane_blocks_per_line =
3618 DIV_ROUND_UP(plane_bytes_per_line * y_min_scanlines, 512);
3619 plane_blocks_per_line /= y_min_scanlines;
3620 } else if (fb->modifier[0] == DRM_FORMAT_MOD_NONE) {
3621 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512)
3622 + 1;
3623 } else {
3624 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3625 }
3626
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003627 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3628 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003629 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003630 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003631 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003632
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003633 y_tile_minimum = plane_blocks_per_line * y_min_scanlines;
3634
Matt Roper024c9042015-09-24 15:53:11 -07003635 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3636 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003637 selected_result = max(method2, y_tile_minimum);
3638 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003639 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3640 (plane_bytes_per_line / 512 < 1))
3641 selected_result = method2;
3642 else if ((ddb_allocation / plane_blocks_per_line) >= 1)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003643 selected_result = min(method1, method2);
3644 else
3645 selected_result = method1;
3646 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003647
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003648 res_blocks = selected_result + 1;
3649 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003650
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003651 if (level >= 1 && level <= 7) {
Matt Roper024c9042015-09-24 15:53:11 -07003652 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003653 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3654 res_blocks += y_tile_minimum;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003655 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003656 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003657 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003658 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003659 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003660
Matt Roper55994c22016-05-12 07:06:08 -07003661 if (res_blocks >= ddb_allocation || res_lines > 31) {
3662 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003663
3664 /*
3665 * If there are no valid level 0 watermarks, then we can't
3666 * support this display configuration.
3667 */
3668 if (level) {
3669 return 0;
3670 } else {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003671 struct drm_plane *plane = pstate->plane;
Matt Roper6b6bada2016-05-12 07:06:10 -07003672
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003673 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3674 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
3675 plane->base.id, plane->name,
3676 res_blocks, ddb_allocation, res_lines);
Matt Roper6b6bada2016-05-12 07:06:10 -07003677 return -EINVAL;
3678 }
Matt Roper55994c22016-05-12 07:06:08 -07003679 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003680
3681 *out_blocks = res_blocks;
3682 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003683 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003684
Matt Roper55994c22016-05-12 07:06:08 -07003685 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003686}
3687
Matt Roperf4a96752016-05-12 07:06:06 -07003688static int
3689skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3690 struct skl_ddb_allocation *ddb,
3691 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003692 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003693 int level,
3694 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003695{
Matt Roperf4a96752016-05-12 07:06:06 -07003696 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003697 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003698 struct drm_plane *plane = &intel_plane->base;
3699 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003700 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003701 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003702 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003703
3704 if (state)
3705 intel_pstate =
3706 intel_atomic_get_existing_plane_state(state,
3707 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003708
Matt Roperf4a96752016-05-12 07:06:06 -07003709 /*
Lyudea62163e2016-10-04 14:28:20 -04003710 * Note: If we start supporting multiple pending atomic commits against
3711 * the same planes/CRTC's in the future, plane->state will no longer be
3712 * the correct pre-state to use for the calculations here and we'll
3713 * need to change where we get the 'unchanged' plane data from.
3714 *
3715 * For now this is fine because we only allow one queued commit against
3716 * a CRTC. Even if the plane isn't modified by this transaction and we
3717 * don't have a plane lock, we still have the CRTC's lock, so we know
3718 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003719 */
Lyudea62163e2016-10-04 14:28:20 -04003720 if (!intel_pstate)
3721 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003722
Lyudea62163e2016-10-04 14:28:20 -04003723 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003724
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003725 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][intel_plane->id]);
Matt Roperf4a96752016-05-12 07:06:06 -07003726
Lyudea62163e2016-10-04 14:28:20 -04003727 ret = skl_compute_plane_wm(dev_priv,
3728 cstate,
3729 intel_pstate,
3730 ddb_blocks,
3731 level,
3732 &result->plane_res_b,
3733 &result->plane_res_l,
3734 &result->plane_en);
3735 if (ret)
3736 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07003737
3738 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003739}
3740
Damien Lespiau407b50f2014-11-04 17:06:57 +00003741static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003742skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003743{
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003744 uint32_t pixel_rate;
3745
Matt Roper024c9042015-09-24 15:53:11 -07003746 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003747 return 0;
3748
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003749 pixel_rate = ilk_pipe_pixel_rate(cstate);
3750
3751 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003752 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003753
Matt Roper024c9042015-09-24 15:53:11 -07003754 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003755 pixel_rate);
Damien Lespiau407b50f2014-11-04 17:06:57 +00003756}
3757
Matt Roper024c9042015-09-24 15:53:11 -07003758static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003759 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003760{
Matt Roper024c9042015-09-24 15:53:11 -07003761 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003762 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003763
3764 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04003765 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003766}
3767
Matt Roper55994c22016-05-12 07:06:08 -07003768static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3769 struct skl_ddb_allocation *ddb,
3770 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003771{
Matt Roper024c9042015-09-24 15:53:11 -07003772 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003773 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04003774 struct intel_plane *intel_plane;
3775 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003776 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07003777 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003778
Lyudea62163e2016-10-04 14:28:20 -04003779 /*
3780 * We'll only calculate watermarks for planes that are actually
3781 * enabled, so make sure all other planes are set as disabled.
3782 */
3783 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
3784
3785 for_each_intel_plane_mask(&dev_priv->drm,
3786 intel_plane,
3787 cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003788 wm = &pipe_wm->planes[intel_plane->id];
Lyudea62163e2016-10-04 14:28:20 -04003789
3790 for (level = 0; level <= max_level; level++) {
3791 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3792 intel_plane, level,
3793 &wm->wm[level]);
3794 if (ret)
3795 return ret;
3796 }
3797 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003798 }
Matt Roper024c9042015-09-24 15:53:11 -07003799 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003800
Matt Roper55994c22016-05-12 07:06:08 -07003801 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003802}
3803
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003804static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3805 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003806 const struct skl_ddb_entry *entry)
3807{
3808 if (entry->end)
3809 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3810 else
3811 I915_WRITE(reg, 0);
3812}
3813
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003814static void skl_write_wm_level(struct drm_i915_private *dev_priv,
3815 i915_reg_t reg,
3816 const struct skl_wm_level *level)
3817{
3818 uint32_t val = 0;
3819
3820 if (level->plane_en) {
3821 val |= PLANE_WM_EN;
3822 val |= level->plane_res_b;
3823 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
3824 }
3825
3826 I915_WRITE(reg, val);
3827}
3828
Ville Syrjäläd9348de2016-11-22 22:21:53 +02003829static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
3830 const struct skl_plane_wm *wm,
3831 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003832 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04003833{
3834 struct drm_crtc *crtc = &intel_crtc->base;
3835 struct drm_device *dev = crtc->dev;
3836 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003837 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003838 enum pipe pipe = intel_crtc->pipe;
3839
3840 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003841 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003842 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003843 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003844 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003845 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003846
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003847 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
3848 &ddb->plane[pipe][plane_id]);
3849 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane_id),
3850 &ddb->y_plane[pipe][plane_id]);
Lyude62e0fb82016-08-22 12:50:08 -04003851}
3852
Ville Syrjäläd9348de2016-11-22 22:21:53 +02003853static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
3854 const struct skl_plane_wm *wm,
3855 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04003856{
3857 struct drm_crtc *crtc = &intel_crtc->base;
3858 struct drm_device *dev = crtc->dev;
3859 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003860 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003861 enum pipe pipe = intel_crtc->pipe;
3862
3863 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003864 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
3865 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003866 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003867 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003868
3869 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003870 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04003871}
3872
cpaul@redhat.com45ece232016-10-14 17:31:56 -04003873bool skl_wm_level_equals(const struct skl_wm_level *l1,
3874 const struct skl_wm_level *l2)
3875{
3876 if (l1->plane_en != l2->plane_en)
3877 return false;
3878
3879 /* If both planes aren't enabled, the rest shouldn't matter */
3880 if (!l1->plane_en)
3881 return true;
3882
3883 return (l1->plane_res_l == l2->plane_res_l &&
3884 l1->plane_res_b == l2->plane_res_b);
3885}
3886
Lyude27082492016-08-24 07:48:10 +02003887static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3888 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003889{
Lyude27082492016-08-24 07:48:10 +02003890 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003891}
3892
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01003893bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
3894 const struct skl_ddb_entry *ddb,
3895 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003896{
Lyudece0ba282016-09-15 10:46:35 -04003897 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003898
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01003899 for (i = 0; i < I915_MAX_PIPES; i++)
3900 if (i != ignore && entries[i] &&
3901 skl_ddb_entries_overlap(ddb, entries[i]))
Lyude27082492016-08-24 07:48:10 +02003902 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003903
Lyude27082492016-08-24 07:48:10 +02003904 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003905}
3906
Matt Roper55994c22016-05-12 07:06:08 -07003907static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003908 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07003909 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003910 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07003911 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003912{
Matt Roperf4a96752016-05-12 07:06:06 -07003913 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003914 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003915
Matt Roper55994c22016-05-12 07:06:08 -07003916 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3917 if (ret)
3918 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003919
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003920 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003921 *changed = false;
3922 else
3923 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003924
Matt Roper55994c22016-05-12 07:06:08 -07003925 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003926}
3927
Matt Roper9b613022016-06-27 16:42:44 -07003928static uint32_t
3929pipes_modified(struct drm_atomic_state *state)
3930{
3931 struct drm_crtc *crtc;
3932 struct drm_crtc_state *cstate;
3933 uint32_t i, ret = 0;
3934
3935 for_each_crtc_in_state(state, crtc, cstate, i)
3936 ret |= drm_crtc_mask(crtc);
3937
3938 return ret;
3939}
3940
Jani Nikulabb7791b2016-10-04 12:29:17 +03003941static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003942skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
3943{
3944 struct drm_atomic_state *state = cstate->base.state;
3945 struct drm_device *dev = state->dev;
3946 struct drm_crtc *crtc = cstate->base.crtc;
3947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3948 struct drm_i915_private *dev_priv = to_i915(dev);
3949 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3950 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
3951 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3952 struct drm_plane_state *plane_state;
3953 struct drm_plane *plane;
3954 enum pipe pipe = intel_crtc->pipe;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003955
3956 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
3957
Maarten Lankhorst220b0962016-10-26 15:41:30 +02003958 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003959 enum plane_id plane_id = to_intel_plane(plane)->id;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003960
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003961 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
3962 &new_ddb->plane[pipe][plane_id]) &&
3963 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
3964 &new_ddb->y_plane[pipe][plane_id]))
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003965 continue;
3966
3967 plane_state = drm_atomic_get_plane_state(state, plane);
3968 if (IS_ERR(plane_state))
3969 return PTR_ERR(plane_state);
3970 }
3971
3972 return 0;
3973}
3974
Matt Roper98d39492016-05-12 07:06:03 -07003975static int
3976skl_compute_ddb(struct drm_atomic_state *state)
3977{
3978 struct drm_device *dev = state->dev;
3979 struct drm_i915_private *dev_priv = to_i915(dev);
3980 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3981 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07003982 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07003983 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07003984 int ret;
3985
3986 /*
3987 * If this is our first atomic update following hardware readout,
3988 * we can't trust the DDB that the BIOS programmed for us. Let's
3989 * pretend that all pipes switched active status so that we'll
3990 * ensure a full DDB recompute.
3991 */
Matt Roper1b54a882016-06-17 13:42:18 -07003992 if (dev_priv->wm.distrust_bios_wm) {
3993 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
3994 state->acquire_ctx);
3995 if (ret)
3996 return ret;
3997
Matt Roper98d39492016-05-12 07:06:03 -07003998 intel_state->active_pipe_changes = ~0;
3999
Matt Roper1b54a882016-06-17 13:42:18 -07004000 /*
4001 * We usually only initialize intel_state->active_crtcs if we
4002 * we're doing a modeset; make sure this field is always
4003 * initialized during the sanitization process that happens
4004 * on the first commit too.
4005 */
4006 if (!intel_state->modeset)
4007 intel_state->active_crtcs = dev_priv->active_crtcs;
4008 }
4009
Matt Roper98d39492016-05-12 07:06:03 -07004010 /*
4011 * If the modeset changes which CRTC's are active, we need to
4012 * recompute the DDB allocation for *all* active pipes, even
4013 * those that weren't otherwise being modified in any way by this
4014 * atomic commit. Due to the shrinking of the per-pipe allocations
4015 * when new active CRTC's are added, it's possible for a pipe that
4016 * we were already using and aren't changing at all here to suddenly
4017 * become invalid if its DDB needs exceeds its new allocation.
4018 *
4019 * Note that if we wind up doing a full DDB recompute, we can't let
4020 * any other display updates race with this transaction, so we need
4021 * to grab the lock on *all* CRTC's.
4022 */
Matt Roper734fa012016-05-12 15:11:40 -07004023 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004024 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004025 intel_state->wm_results.dirty_pipes = ~0;
4026 }
Matt Roper98d39492016-05-12 07:06:03 -07004027
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004028 /*
4029 * We're not recomputing for the pipes not included in the commit, so
4030 * make sure we start with the current state.
4031 */
4032 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4033
Matt Roper98d39492016-05-12 07:06:03 -07004034 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4035 struct intel_crtc_state *cstate;
4036
4037 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4038 if (IS_ERR(cstate))
4039 return PTR_ERR(cstate);
4040
Matt Roper734fa012016-05-12 15:11:40 -07004041 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004042 if (ret)
4043 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004044
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004045 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004046 if (ret)
4047 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004048 }
4049
4050 return 0;
4051}
4052
Matt Roper2722efb2016-08-17 15:55:55 -04004053static void
4054skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4055 struct skl_wm_values *src,
4056 enum pipe pipe)
4057{
Matt Roper2722efb2016-08-17 15:55:55 -04004058 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4059 sizeof(dst->ddb.y_plane[pipe]));
4060 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4061 sizeof(dst->ddb.plane[pipe]));
4062}
4063
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004064static void
4065skl_print_wm_changes(const struct drm_atomic_state *state)
4066{
4067 const struct drm_device *dev = state->dev;
4068 const struct drm_i915_private *dev_priv = to_i915(dev);
4069 const struct intel_atomic_state *intel_state =
4070 to_intel_atomic_state(state);
4071 const struct drm_crtc *crtc;
4072 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004073 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004074 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4075 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004076 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004077
4078 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004079 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4080 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004081
Maarten Lankhorst75704982016-11-01 12:04:10 +01004082 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004083 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004084 const struct skl_ddb_entry *old, *new;
4085
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004086 old = &old_ddb->plane[pipe][plane_id];
4087 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004088
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004089 if (skl_ddb_entry_equal(old, new))
4090 continue;
4091
Maarten Lankhorst75704982016-11-01 12:04:10 +01004092 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4093 intel_plane->base.base.id,
4094 intel_plane->base.name,
4095 old->start, old->end,
4096 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004097 }
4098 }
4099}
4100
Matt Roper98d39492016-05-12 07:06:03 -07004101static int
4102skl_compute_wm(struct drm_atomic_state *state)
4103{
4104 struct drm_crtc *crtc;
4105 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004106 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4107 struct skl_wm_values *results = &intel_state->wm_results;
4108 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004109 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004110 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004111
4112 /*
4113 * If this transaction isn't actually touching any CRTC's, don't
4114 * bother with watermark calculation. Note that if we pass this
4115 * test, we're guaranteed to hold at least one CRTC state mutex,
4116 * which means we can safely use values like dev_priv->active_crtcs
4117 * since any racing commits that want to update them would need to
4118 * hold _all_ CRTC state mutexes.
4119 */
4120 for_each_crtc_in_state(state, crtc, cstate, i)
4121 changed = true;
4122 if (!changed)
4123 return 0;
4124
Matt Roper734fa012016-05-12 15:11:40 -07004125 /* Clear all dirty flags */
4126 results->dirty_pipes = 0;
4127
Matt Roper98d39492016-05-12 07:06:03 -07004128 ret = skl_compute_ddb(state);
4129 if (ret)
4130 return ret;
4131
Matt Roper734fa012016-05-12 15:11:40 -07004132 /*
4133 * Calculate WM's for all pipes that are part of this transaction.
4134 * Note that the DDB allocation above may have added more CRTC's that
4135 * weren't otherwise being modified (and set bits in dirty_pipes) if
4136 * pipe allocations had to change.
4137 *
4138 * FIXME: Now that we're doing this in the atomic check phase, we
4139 * should allow skl_update_pipe_wm() to return failure in cases where
4140 * no suitable watermark values can be found.
4141 */
4142 for_each_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004143 struct intel_crtc_state *intel_cstate =
4144 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004145 const struct skl_pipe_wm *old_pipe_wm =
4146 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004147
4148 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004149 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4150 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004151 if (ret)
4152 return ret;
4153
4154 if (changed)
4155 results->dirty_pipes |= drm_crtc_mask(crtc);
4156
4157 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4158 /* This pipe's WM's did not change */
4159 continue;
4160
4161 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004162 }
4163
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004164 skl_print_wm_changes(state);
4165
Matt Roper98d39492016-05-12 07:06:03 -07004166 return 0;
4167}
4168
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004169static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
4170 struct intel_crtc_state *cstate)
4171{
4172 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
4173 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4174 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004175 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004176 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004177 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004178
4179 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
4180 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004181
4182 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004183
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004184 for_each_plane_id_on_crtc(crtc, plane_id) {
4185 if (plane_id != PLANE_CURSOR)
4186 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
4187 ddb, plane_id);
4188 else
4189 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
4190 ddb);
4191 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004192}
4193
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004194static void skl_initial_wm(struct intel_atomic_state *state,
4195 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004196{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004197 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02004198 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004199 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004200 struct skl_wm_values *results = &state->wm_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004201 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02004202 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004203
Ville Syrjälä432081b2016-10-31 22:37:03 +02004204 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004205 return;
4206
Matt Roper734fa012016-05-12 15:11:40 -07004207 mutex_lock(&dev_priv->wm.wm_mutex);
4208
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004209 if (cstate->base.active_changed)
4210 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02004211
4212 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004213
4214 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004215}
4216
Ville Syrjäläd8905652016-01-14 14:53:35 +02004217static void ilk_compute_wm_config(struct drm_device *dev,
4218 struct intel_wm_config *config)
4219{
4220 struct intel_crtc *crtc;
4221
4222 /* Compute the currently _active_ config */
4223 for_each_intel_crtc(dev, crtc) {
4224 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4225
4226 if (!wm->pipe_enabled)
4227 continue;
4228
4229 config->sprites_enabled |= wm->sprites_enabled;
4230 config->sprites_scaled |= wm->sprites_scaled;
4231 config->num_pipes_active++;
4232 }
4233}
4234
Matt Ropered4a6a72016-02-23 17:20:13 -08004235static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004236{
Chris Wilson91c8a322016-07-05 10:40:23 +01004237 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004238 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004239 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004240 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004241 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004242 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004243
Ville Syrjäläd8905652016-01-14 14:53:35 +02004244 ilk_compute_wm_config(dev, &config);
4245
4246 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4247 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004248
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004249 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004250 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004251 config.num_pipes_active == 1 && config.sprites_enabled) {
4252 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4253 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004254
Imre Deak820c1982013-12-17 14:46:36 +02004255 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004256 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004257 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004258 }
4259
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004260 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004261 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004262
Imre Deak820c1982013-12-17 14:46:36 +02004263 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004264
Imre Deak820c1982013-12-17 14:46:36 +02004265 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004266}
4267
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004268static void ilk_initial_watermarks(struct intel_atomic_state *state,
4269 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004270{
Matt Ropered4a6a72016-02-23 17:20:13 -08004271 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4272 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004273
Matt Ropered4a6a72016-02-23 17:20:13 -08004274 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004275 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004276 ilk_program_watermarks(dev_priv);
4277 mutex_unlock(&dev_priv->wm.wm_mutex);
4278}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004279
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004280static void ilk_optimize_watermarks(struct intel_atomic_state *state,
4281 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08004282{
4283 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4284 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4285
4286 mutex_lock(&dev_priv->wm.wm_mutex);
4287 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004288 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004289 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004290 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004291 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004292}
4293
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004294static inline void skl_wm_level_from_reg_val(uint32_t val,
4295 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004296{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004297 level->plane_en = val & PLANE_WM_EN;
4298 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4299 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4300 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004301}
4302
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004303void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4304 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004305{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004306 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00004308 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004309 int level, max_level;
4310 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004311 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004312
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004313 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004314
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004315 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4316 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004317
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004318 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004319 if (plane_id != PLANE_CURSOR)
4320 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004321 else
4322 val = I915_READ(CUR_WM(pipe, level));
4323
4324 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4325 }
4326
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004327 if (plane_id != PLANE_CURSOR)
4328 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004329 else
4330 val = I915_READ(CUR_WM_TRANS(pipe));
4331
4332 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4333 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004334
Matt Roper3ef00282015-03-09 10:19:24 -07004335 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004336 return;
4337
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004338 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004339}
4340
4341void skl_wm_get_hw_state(struct drm_device *dev)
4342{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004343 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004344 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004345 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004346 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004347 struct intel_crtc *intel_crtc;
4348 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004349
Damien Lespiaua269c582014-11-04 17:06:49 +00004350 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004351 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4352 intel_crtc = to_intel_crtc(crtc);
4353 cstate = to_intel_crtc_state(crtc->state);
4354
4355 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4356
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004357 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004358 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004359 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004360
Matt Roper279e99d2016-05-12 07:06:02 -07004361 if (dev_priv->active_crtcs) {
4362 /* Fully recompute DDB on first atomic commit */
4363 dev_priv->wm.distrust_bios_wm = true;
4364 } else {
4365 /* Easy/common case; just sanitize DDB now if everything off */
4366 memset(ddb, 0, sizeof(*ddb));
4367 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004368}
4369
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004370static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4371{
4372 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004373 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004374 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004376 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004377 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004378 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004379 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004380 [PIPE_A] = WM0_PIPEA_ILK,
4381 [PIPE_B] = WM0_PIPEB_ILK,
4382 [PIPE_C] = WM0_PIPEC_IVB,
4383 };
4384
4385 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004386 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004387 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004388
Ville Syrjälä15606532016-05-13 17:55:17 +03004389 memset(active, 0, sizeof(*active));
4390
Matt Roper3ef00282015-03-09 10:19:24 -07004391 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004392
4393 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004394 u32 tmp = hw->wm_pipe[pipe];
4395
4396 /*
4397 * For active pipes LP0 watermark is marked as
4398 * enabled, and LP1+ watermaks as disabled since
4399 * we can't really reverse compute them in case
4400 * multiple pipes are active.
4401 */
4402 active->wm[0].enable = true;
4403 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4404 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4405 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4406 active->linetime = hw->wm_linetime[pipe];
4407 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004408 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004409
4410 /*
4411 * For inactive pipes, all watermark levels
4412 * should be marked as enabled but zeroed,
4413 * which is what we'd compute them to.
4414 */
4415 for (level = 0; level <= max_level; level++)
4416 active->wm[level].enable = true;
4417 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004418
4419 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004420}
4421
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004422#define _FW_WM(value, plane) \
4423 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4424#define _FW_WM_VLV(value, plane) \
4425 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4426
4427static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4428 struct vlv_wm_values *wm)
4429{
4430 enum pipe pipe;
4431 uint32_t tmp;
4432
4433 for_each_pipe(dev_priv, pipe) {
4434 tmp = I915_READ(VLV_DDL(pipe));
4435
4436 wm->ddl[pipe].primary =
4437 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4438 wm->ddl[pipe].cursor =
4439 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4440 wm->ddl[pipe].sprite[0] =
4441 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4442 wm->ddl[pipe].sprite[1] =
4443 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4444 }
4445
4446 tmp = I915_READ(DSPFW1);
4447 wm->sr.plane = _FW_WM(tmp, SR);
4448 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
4449 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
4450 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
4451
4452 tmp = I915_READ(DSPFW2);
4453 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
4454 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
4455 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
4456
4457 tmp = I915_READ(DSPFW3);
4458 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4459
4460 if (IS_CHERRYVIEW(dev_priv)) {
4461 tmp = I915_READ(DSPFW7_CHV);
4462 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4463 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4464
4465 tmp = I915_READ(DSPFW8_CHV);
4466 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
4467 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
4468
4469 tmp = I915_READ(DSPFW9_CHV);
4470 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
4471 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
4472
4473 tmp = I915_READ(DSPHOWM);
4474 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4475 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4476 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4477 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
4478 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4479 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4480 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4481 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4482 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4483 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4484 } else {
4485 tmp = I915_READ(DSPFW7);
4486 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4487 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4488
4489 tmp = I915_READ(DSPHOWM);
4490 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4491 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4492 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4493 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4494 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4495 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4496 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4497 }
4498}
4499
4500#undef _FW_WM
4501#undef _FW_WM_VLV
4502
4503void vlv_wm_get_hw_state(struct drm_device *dev)
4504{
4505 struct drm_i915_private *dev_priv = to_i915(dev);
4506 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4507 struct intel_plane *plane;
4508 enum pipe pipe;
4509 u32 val;
4510
4511 vlv_read_wm_values(dev_priv, wm);
4512
4513 for_each_intel_plane(dev, plane) {
4514 switch (plane->base.type) {
4515 int sprite;
4516 case DRM_PLANE_TYPE_CURSOR:
4517 plane->wm.fifo_size = 63;
4518 break;
4519 case DRM_PLANE_TYPE_PRIMARY:
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02004520 plane->wm.fifo_size = vlv_get_fifo_size(dev_priv, plane->pipe, 0);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004521 break;
4522 case DRM_PLANE_TYPE_OVERLAY:
4523 sprite = plane->plane;
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02004524 plane->wm.fifo_size = vlv_get_fifo_size(dev_priv, plane->pipe, sprite + 1);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004525 break;
4526 }
4527 }
4528
4529 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4530 wm->level = VLV_WM_LEVEL_PM2;
4531
4532 if (IS_CHERRYVIEW(dev_priv)) {
4533 mutex_lock(&dev_priv->rps.hw_lock);
4534
4535 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4536 if (val & DSP_MAXFIFO_PM5_ENABLE)
4537 wm->level = VLV_WM_LEVEL_PM5;
4538
Ville Syrjälä58590c12015-09-08 21:05:12 +03004539 /*
4540 * If DDR DVFS is disabled in the BIOS, Punit
4541 * will never ack the request. So if that happens
4542 * assume we don't have to enable/disable DDR DVFS
4543 * dynamically. To test that just set the REQ_ACK
4544 * bit to poke the Punit, but don't change the
4545 * HIGH/LOW bits so that we don't actually change
4546 * the current state.
4547 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004548 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004549 val |= FORCE_DDR_FREQ_REQ_ACK;
4550 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4551
4552 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4553 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4554 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4555 "assuming DDR DVFS is disabled\n");
4556 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4557 } else {
4558 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4559 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4560 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4561 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004562
4563 mutex_unlock(&dev_priv->rps.hw_lock);
4564 }
4565
4566 for_each_pipe(dev_priv, pipe)
4567 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4568 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4569 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4570
4571 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4572 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4573}
4574
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004575void ilk_wm_get_hw_state(struct drm_device *dev)
4576{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004577 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004578 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004579 struct drm_crtc *crtc;
4580
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004581 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004582 ilk_pipe_wm_get_hw_state(crtc);
4583
4584 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4585 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4586 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4587
4588 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004589 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004590 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4591 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4592 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004593
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004594 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004595 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4596 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004597 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004598 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4599 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004600
4601 hw->enable_fbc_wm =
4602 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4603}
4604
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004605/**
4606 * intel_update_watermarks - update FIFO watermark values based on current modes
4607 *
4608 * Calculate watermark values for the various WM regs based on current mode
4609 * and plane configuration.
4610 *
4611 * There are several cases to deal with here:
4612 * - normal (i.e. non-self-refresh)
4613 * - self-refresh (SR) mode
4614 * - lines are large relative to FIFO size (buffer can hold up to 2)
4615 * - lines are small relative to FIFO size (buffer can hold more than 2
4616 * lines), so need to account for TLB latency
4617 *
4618 * The normal calculation is:
4619 * watermark = dotclock * bytes per pixel * latency
4620 * where latency is platform & configuration dependent (we assume pessimal
4621 * values here).
4622 *
4623 * The SR calculation is:
4624 * watermark = (trunc(latency/line time)+1) * surface width *
4625 * bytes per pixel
4626 * where
4627 * line time = htotal / dotclock
4628 * surface width = hdisplay for normal plane and 64 for cursor
4629 * and latency is assumed to be high, as above.
4630 *
4631 * The final value programmed to the register should always be rounded up,
4632 * and include an extra 2 entries to account for clock crossings.
4633 *
4634 * We don't use the sprite, so we can ignore that. And on Crestline we have
4635 * to set the non-SR watermarks to 8.
4636 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004637void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004638{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004639 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004640
4641 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004642 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004643}
4644
Jani Nikulae2828912016-01-18 09:19:47 +02004645/*
Daniel Vetter92703882012-08-09 16:46:01 +02004646 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004647 */
4648DEFINE_SPINLOCK(mchdev_lock);
4649
4650/* Global for IPS driver to get at the current i915 device. Protected by
4651 * mchdev_lock. */
4652static struct drm_i915_private *i915_mch_dev;
4653
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004654bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004655{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004656 u16 rgvswctl;
4657
Daniel Vetter92703882012-08-09 16:46:01 +02004658 assert_spin_locked(&mchdev_lock);
4659
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004660 rgvswctl = I915_READ16(MEMSWCTL);
4661 if (rgvswctl & MEMCTL_CMD_STS) {
4662 DRM_DEBUG("gpu busy, RCS change rejected\n");
4663 return false; /* still busy with another command */
4664 }
4665
4666 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4667 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4668 I915_WRITE16(MEMSWCTL, rgvswctl);
4669 POSTING_READ16(MEMSWCTL);
4670
4671 rgvswctl |= MEMCTL_CMD_STS;
4672 I915_WRITE16(MEMSWCTL, rgvswctl);
4673
4674 return true;
4675}
4676
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004677static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004678{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004679 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004680 u8 fmax, fmin, fstart, vstart;
4681
Daniel Vetter92703882012-08-09 16:46:01 +02004682 spin_lock_irq(&mchdev_lock);
4683
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004684 rgvmodectl = I915_READ(MEMMODECTL);
4685
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004686 /* Enable temp reporting */
4687 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4688 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4689
4690 /* 100ms RC evaluation intervals */
4691 I915_WRITE(RCUPEI, 100000);
4692 I915_WRITE(RCDNEI, 100000);
4693
4694 /* Set max/min thresholds to 90ms and 80ms respectively */
4695 I915_WRITE(RCBMAXAVG, 90000);
4696 I915_WRITE(RCBMINAVG, 80000);
4697
4698 I915_WRITE(MEMIHYST, 1);
4699
4700 /* Set up min, max, and cur for interrupt handling */
4701 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4702 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4703 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4704 MEMMODE_FSTART_SHIFT;
4705
Ville Syrjälä616847e2015-09-18 20:03:19 +03004706 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004707 PXVFREQ_PX_SHIFT;
4708
Daniel Vetter20e4d402012-08-08 23:35:39 +02004709 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4710 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004711
Daniel Vetter20e4d402012-08-08 23:35:39 +02004712 dev_priv->ips.max_delay = fstart;
4713 dev_priv->ips.min_delay = fmin;
4714 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004715
4716 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4717 fmax, fmin, fstart);
4718
4719 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4720
4721 /*
4722 * Interrupts will be enabled in ironlake_irq_postinstall
4723 */
4724
4725 I915_WRITE(VIDSTART, vstart);
4726 POSTING_READ(VIDSTART);
4727
4728 rgvmodectl |= MEMMODE_SWMODE_EN;
4729 I915_WRITE(MEMMODECTL, rgvmodectl);
4730
Daniel Vetter92703882012-08-09 16:46:01 +02004731 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004732 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004733 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004734
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004735 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004736
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004737 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4738 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004739 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004740 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004741 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004742
4743 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004744}
4745
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004746static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004747{
Daniel Vetter92703882012-08-09 16:46:01 +02004748 u16 rgvswctl;
4749
4750 spin_lock_irq(&mchdev_lock);
4751
4752 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004753
4754 /* Ack interrupts, disable EFC interrupt */
4755 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4756 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4757 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4758 I915_WRITE(DEIIR, DE_PCU_EVENT);
4759 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4760
4761 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004762 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004763 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004764 rgvswctl |= MEMCTL_CMD_STS;
4765 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004766 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004767
Daniel Vetter92703882012-08-09 16:46:01 +02004768 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004769}
4770
Daniel Vetteracbe9472012-07-26 11:50:05 +02004771/* There's a funny hw issue where the hw returns all 0 when reading from
4772 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4773 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4774 * all limits and the gpu stuck at whatever frequency it is at atm).
4775 */
Akash Goel74ef1172015-03-06 11:07:19 +05304776static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004777{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004778 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004779
Daniel Vetter20b46e52012-07-26 11:16:14 +02004780 /* Only set the down limit when we've reached the lowest level to avoid
4781 * getting more interrupts, otherwise leave this clear. This prevents a
4782 * race in the hw when coming out of rc6: There's a tiny window where
4783 * the hw runs at the minimal clock before selecting the desired
4784 * frequency, if the down threshold expires in that window we will not
4785 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004786 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304787 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4788 if (val <= dev_priv->rps.min_freq_softlimit)
4789 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4790 } else {
4791 limits = dev_priv->rps.max_freq_softlimit << 24;
4792 if (val <= dev_priv->rps.min_freq_softlimit)
4793 limits |= dev_priv->rps.min_freq_softlimit << 16;
4794 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004795
4796 return limits;
4797}
4798
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004799static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4800{
4801 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304802 u32 threshold_up = 0, threshold_down = 0; /* in % */
4803 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004804
4805 new_power = dev_priv->rps.power;
4806 switch (dev_priv->rps.power) {
4807 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004808 if (val > dev_priv->rps.efficient_freq + 1 &&
4809 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004810 new_power = BETWEEN;
4811 break;
4812
4813 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004814 if (val <= dev_priv->rps.efficient_freq &&
4815 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004816 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004817 else if (val >= dev_priv->rps.rp0_freq &&
4818 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004819 new_power = HIGH_POWER;
4820 break;
4821
4822 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004823 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4824 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004825 new_power = BETWEEN;
4826 break;
4827 }
4828 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004829 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004830 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004831 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004832 new_power = HIGH_POWER;
4833 if (new_power == dev_priv->rps.power)
4834 return;
4835
4836 /* Note the units here are not exactly 1us, but 1280ns. */
4837 switch (new_power) {
4838 case LOW_POWER:
4839 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304840 ei_up = 16000;
4841 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004842
4843 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304844 ei_down = 32000;
4845 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004846 break;
4847
4848 case BETWEEN:
4849 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304850 ei_up = 13000;
4851 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004852
4853 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304854 ei_down = 32000;
4855 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004856 break;
4857
4858 case HIGH_POWER:
4859 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304860 ei_up = 10000;
4861 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004862
4863 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304864 ei_down = 32000;
4865 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004866 break;
4867 }
4868
Akash Goel8a586432015-03-06 11:07:18 +05304869 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004870 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304871 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004872 GT_INTERVAL_FROM_US(dev_priv,
4873 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304874
4875 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004876 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304877 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004878 GT_INTERVAL_FROM_US(dev_priv,
4879 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304880
Chris Wilsona72b5622016-07-02 15:35:59 +01004881 I915_WRITE(GEN6_RP_CONTROL,
4882 GEN6_RP_MEDIA_TURBO |
4883 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4884 GEN6_RP_MEDIA_IS_GFX |
4885 GEN6_RP_ENABLE |
4886 GEN6_RP_UP_BUSY_AVG |
4887 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304888
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004889 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004890 dev_priv->rps.up_threshold = threshold_up;
4891 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004892 dev_priv->rps.last_adj = 0;
4893}
4894
Chris Wilson2876ce72014-03-28 08:03:34 +00004895static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4896{
4897 u32 mask = 0;
4898
4899 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004900 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004901 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004902 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004903
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004904 mask &= dev_priv->pm_rps_events;
4905
Imre Deak59d02a12014-12-19 19:33:26 +02004906 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004907}
4908
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004909/* gen6_set_rps is called to update the frequency request, but should also be
4910 * called when the range (min_delay and max_delay) is modified so that we can
4911 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004912static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004913{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304914 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004915 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304916 return;
4917
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004918 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004919 WARN_ON(val > dev_priv->rps.max_freq);
4920 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004921
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004922 /* min/max delay may still have been modified so be sure to
4923 * write the limits value.
4924 */
4925 if (val != dev_priv->rps.cur_freq) {
4926 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004927
Chris Wilsondc979972016-05-10 14:10:04 +01004928 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304929 I915_WRITE(GEN6_RPNSWREQ,
4930 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004931 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004932 I915_WRITE(GEN6_RPNSWREQ,
4933 HSW_FREQUENCY(val));
4934 else
4935 I915_WRITE(GEN6_RPNSWREQ,
4936 GEN6_FREQUENCY(val) |
4937 GEN6_OFFSET(0) |
4938 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004939 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004940
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004941 /* Make sure we continue to get interrupts
4942 * until we hit the minimum or maximum frequencies.
4943 */
Akash Goel74ef1172015-03-06 11:07:19 +05304944 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004945 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004946
Ben Widawskyd5570a72012-09-07 19:43:41 -07004947 POSTING_READ(GEN6_RPNSWREQ);
4948
Ben Widawskyb39fb292014-03-19 18:31:11 -07004949 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004950 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004951}
4952
Chris Wilsondc979972016-05-10 14:10:04 +01004953static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004954{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004955 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004956 WARN_ON(val > dev_priv->rps.max_freq);
4957 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004958
Chris Wilsondc979972016-05-10 14:10:04 +01004959 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004960 "Odd GPU freq value\n"))
4961 val &= ~1;
4962
Deepak Scd25dd52015-07-10 18:31:40 +05304963 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4964
Chris Wilson8fb55192015-04-07 16:20:28 +01004965 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004966 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004967 if (!IS_CHERRYVIEW(dev_priv))
4968 gen6_set_rps_thresholds(dev_priv, val);
4969 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004970
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004971 dev_priv->rps.cur_freq = val;
4972 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
4973}
4974
Deepak Sa7f6e232015-05-09 18:04:44 +05304975/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05304976 *
4977 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05304978 * 1. Forcewake Media well.
4979 * 2. Request idle freq.
4980 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05304981*/
4982static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
4983{
Chris Wilsonaed242f2015-03-18 09:48:21 +00004984 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05304985
Chris Wilsonaed242f2015-03-18 09:48:21 +00004986 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05304987 return;
4988
Deepak Sa7f6e232015-05-09 18:04:44 +05304989 /* Wake up the media well, as that takes a lot less
4990 * power than the Render well. */
4991 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01004992 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05304993 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05304994}
4995
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004996void gen6_rps_busy(struct drm_i915_private *dev_priv)
4997{
4998 mutex_lock(&dev_priv->rps.hw_lock);
4999 if (dev_priv->rps.enabled) {
5000 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
5001 gen6_rps_reset_ei(dev_priv);
5002 I915_WRITE(GEN6_PMINTRMSK,
5003 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005004
Chris Wilsonc33d2472016-07-04 08:08:36 +01005005 gen6_enable_rps_interrupts(dev_priv);
5006
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005007 /* Ensure we start at the user's desired frequency */
5008 intel_set_rps(dev_priv,
5009 clamp(dev_priv->rps.cur_freq,
5010 dev_priv->rps.min_freq_softlimit,
5011 dev_priv->rps.max_freq_softlimit));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005012 }
5013 mutex_unlock(&dev_priv->rps.hw_lock);
5014}
5015
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005016void gen6_rps_idle(struct drm_i915_private *dev_priv)
5017{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005018 /* Flush our bottom-half so that it does not race with us
5019 * setting the idle frequency and so that it is bounded by
5020 * our rpm wakeref. And then disable the interrupts to stop any
5021 * futher RPS reclocking whilst we are asleep.
5022 */
5023 gen6_disable_rps_interrupts(dev_priv);
5024
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005025 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005026 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005027 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305028 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005029 else
Chris Wilsondc979972016-05-10 14:10:04 +01005030 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005031 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005032 I915_WRITE(GEN6_PMINTRMSK,
5033 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005034 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005035 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005036
Chris Wilson8d3afd72015-05-21 21:01:47 +01005037 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005038 while (!list_empty(&dev_priv->rps.clients))
5039 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005040 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005041}
5042
Chris Wilson1854d5c2015-04-07 16:20:32 +01005043void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005044 struct intel_rps_client *rps,
5045 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005046{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005047 /* This is intentionally racy! We peek at the state here, then
5048 * validate inside the RPS worker.
5049 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005050 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005051 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005052 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005053 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005054
Chris Wilsone61b9952015-04-27 13:41:24 +01005055 /* Force a RPS boost (and don't count it against the client) if
5056 * the GPU is severely congested.
5057 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005058 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005059 rps = NULL;
5060
Chris Wilson8d3afd72015-05-21 21:01:47 +01005061 spin_lock(&dev_priv->rps.client_lock);
5062 if (rps == NULL || list_empty(&rps->link)) {
5063 spin_lock_irq(&dev_priv->irq_lock);
5064 if (dev_priv->rps.interrupts_enabled) {
5065 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005066 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005067 }
5068 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005069
Chris Wilson2e1b8732015-04-27 13:41:22 +01005070 if (rps != NULL) {
5071 list_add(&rps->link, &dev_priv->rps.clients);
5072 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005073 } else
5074 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005075 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005076 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005077}
5078
Chris Wilsondc979972016-05-10 14:10:04 +01005079void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005080{
Chris Wilsondc979972016-05-10 14:10:04 +01005081 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5082 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005083 else
Chris Wilsondc979972016-05-10 14:10:04 +01005084 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005085}
5086
Chris Wilsondc979972016-05-10 14:10:04 +01005087static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005088{
Zhe Wang20e49362014-11-04 17:07:05 +00005089 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005090 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005091}
5092
Chris Wilsondc979972016-05-10 14:10:04 +01005093static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305094{
Akash Goel2030d682016-04-23 00:05:45 +05305095 I915_WRITE(GEN6_RP_CONTROL, 0);
5096}
5097
Chris Wilsondc979972016-05-10 14:10:04 +01005098static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005099{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005100 I915_WRITE(GEN6_RC_CONTROL, 0);
5101 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305102 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005103}
5104
Chris Wilsondc979972016-05-10 14:10:04 +01005105static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305106{
Deepak S38807742014-05-23 21:00:15 +05305107 I915_WRITE(GEN6_RC_CONTROL, 0);
5108}
5109
Chris Wilsondc979972016-05-10 14:10:04 +01005110static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005111{
Deepak S98a2e5f2014-08-18 10:35:27 -07005112 /* we're doing forcewake before Disabling RC6,
5113 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005114 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005115
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005116 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005117
Mika Kuoppala59bad942015-01-16 11:34:40 +02005118 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005119}
5120
Chris Wilsondc979972016-05-10 14:10:04 +01005121static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005122{
Chris Wilsondc979972016-05-10 14:10:04 +01005123 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005124 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5125 mode = GEN6_RC_CTL_RC6_ENABLE;
5126 else
5127 mode = 0;
5128 }
Chris Wilsondc979972016-05-10 14:10:04 +01005129 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005130 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5131 "RC6 %s RC6p %s RC6pp %s\n",
5132 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5133 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5134 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005135
5136 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005137 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5138 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005139}
5140
Chris Wilsondc979972016-05-10 14:10:04 +01005141static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305142{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005143 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305144 bool enable_rc6 = true;
5145 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005146 u32 rc_ctl;
5147 int rc_sw_target;
5148
5149 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5150 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5151 RC_SW_TARGET_STATE_SHIFT;
5152 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5153 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5154 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5155 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5156 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305157
5158 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005159 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305160 enable_rc6 = false;
5161 }
5162
5163 /*
5164 * The exact context size is not known for BXT, so assume a page size
5165 * for this check.
5166 */
5167 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005168 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5169 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5170 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005171 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305172 enable_rc6 = false;
5173 }
5174
5175 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5176 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5177 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5178 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005179 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305180 enable_rc6 = false;
5181 }
5182
Imre Deakfc619842016-06-29 19:13:55 +03005183 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5184 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5185 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5186 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5187 enable_rc6 = false;
5188 }
5189
5190 if (!I915_READ(GEN6_GFXPAUSE)) {
5191 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5192 enable_rc6 = false;
5193 }
5194
5195 if (!I915_READ(GEN8_MISC_CTRL0)) {
5196 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305197 enable_rc6 = false;
5198 }
5199
5200 return enable_rc6;
5201}
5202
Chris Wilsondc979972016-05-10 14:10:04 +01005203int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005204{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005205 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005206 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005207 return 0;
5208
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305209 if (!enable_rc6)
5210 return 0;
5211
Chris Wilsondc979972016-05-10 14:10:04 +01005212 if (IS_BROXTON(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305213 DRM_INFO("RC6 disabled by BIOS\n");
5214 return 0;
5215 }
5216
Daniel Vetter456470e2012-08-08 23:35:40 +02005217 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005218 if (enable_rc6 >= 0) {
5219 int mask;
5220
Chris Wilsondc979972016-05-10 14:10:04 +01005221 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005222 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5223 INTEL_RC6pp_ENABLE;
5224 else
5225 mask = INTEL_RC6_ENABLE;
5226
5227 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005228 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5229 "(requested %d, valid %d)\n",
5230 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005231
5232 return enable_rc6 & mask;
5233 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005234
Chris Wilsondc979972016-05-10 14:10:04 +01005235 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005236 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005237
5238 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005239}
5240
Chris Wilsondc979972016-05-10 14:10:04 +01005241static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005242{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005243 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005244
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005245 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Chris Wilsondc979972016-05-10 14:10:04 +01005246 if (IS_BROXTON(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005247 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005248 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5249 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5250 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5251 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005252 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005253 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5254 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5255 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5256 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005257 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005258 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005259
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005260 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005261 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5262 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005263 u32 ddcc_status = 0;
5264
5265 if (sandybridge_pcode_read(dev_priv,
5266 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5267 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005268 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005269 clamp_t(u8,
5270 ((ddcc_status >> 8) & 0xff),
5271 dev_priv->rps.min_freq,
5272 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005273 }
5274
Chris Wilsondc979972016-05-10 14:10:04 +01005275 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305276 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005277 * the natural hardware unit for SKL
5278 */
Akash Goelc5e06882015-06-29 14:50:19 +05305279 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5280 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5281 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5282 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5283 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5284 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005285}
5286
Chris Wilson3a45b052016-07-13 09:10:32 +01005287static void reset_rps(struct drm_i915_private *dev_priv,
5288 void (*set)(struct drm_i915_private *, u8))
5289{
5290 u8 freq = dev_priv->rps.cur_freq;
5291
5292 /* force a reset */
5293 dev_priv->rps.power = -1;
5294 dev_priv->rps.cur_freq = -1;
5295
5296 set(dev_priv, freq);
5297}
5298
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005299/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005300static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005301{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005302 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5303
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305304 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005305 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305306 /*
5307 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5308 * clear out the Control register just to avoid inconsitency
5309 * with debugfs interface, which will show Turbo as enabled
5310 * only and that is not expected by the User after adding the
5311 * WaGsvDisableTurbo. Apart from this there is no problem even
5312 * if the Turbo is left enabled in the Control register, as the
5313 * Up/Down interrupts would remain masked.
5314 */
Chris Wilsondc979972016-05-10 14:10:04 +01005315 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305316 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5317 return;
5318 }
5319
Akash Goel0beb0592015-03-06 11:07:20 +05305320 /* Program defaults and thresholds for RPS*/
5321 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5322 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005323
Akash Goel0beb0592015-03-06 11:07:20 +05305324 /* 1 second timeout*/
5325 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5326 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5327
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005328 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005329
Akash Goel0beb0592015-03-06 11:07:20 +05305330 /* Leaning on the below call to gen6_set_rps to program/setup the
5331 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5332 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005333 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005334
5335 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5336}
5337
Chris Wilsondc979972016-05-10 14:10:04 +01005338static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005339{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005340 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305341 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005342 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005343
5344 /* 1a: Software RC state - RC0 */
5345 I915_WRITE(GEN6_RC_STATE, 0);
5346
5347 /* 1b: Get forcewake during program sequence. Although the driver
5348 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005349 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005350
5351 /* 2a: Disable RC states. */
5352 I915_WRITE(GEN6_RC_CONTROL, 0);
5353
5354 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305355
5356 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005357 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305358 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5359 else
5360 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005361 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5362 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305363 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005364 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305365
Dave Gordon1a3d1892016-05-13 15:36:30 +01005366 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305367 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5368
Zhe Wang20e49362014-11-04 17:07:05 +00005369 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005370
Zhe Wang38c23522015-01-20 12:23:04 +00005371 /* 2c: Program Coarse Power Gating Policies. */
5372 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5373 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5374
Zhe Wang20e49362014-11-04 17:07:05 +00005375 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005376 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005377 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005378 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Jani Nikula4ff40a42016-09-26 15:07:51 +03005379 /* WaRsUseTimeoutMode:bxt */
Jani Nikula9fc736e2016-09-16 16:59:46 +03005380 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305381 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305382 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5383 GEN7_RC_CTL_TO_MODE |
5384 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305385 } else {
5386 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305387 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5388 GEN6_RC_CTL_EI_MODE(1) |
5389 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305390 }
Zhe Wang20e49362014-11-04 17:07:05 +00005391
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305392 /*
5393 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305394 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305395 */
Chris Wilsondc979972016-05-10 14:10:04 +01005396 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305397 I915_WRITE(GEN9_PG_ENABLE, 0);
5398 else
5399 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5400 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005401
Mika Kuoppala59bad942015-01-16 11:34:40 +02005402 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005403}
5404
Chris Wilsondc979972016-05-10 14:10:04 +01005405static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005406{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005407 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305408 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005409 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005410
5411 /* 1a: Software RC state - RC0 */
5412 I915_WRITE(GEN6_RC_STATE, 0);
5413
5414 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5415 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005416 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005417
5418 /* 2a: Disable RC states. */
5419 I915_WRITE(GEN6_RC_CONTROL, 0);
5420
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005421 /* 2b: Program RC6 thresholds.*/
5422 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5423 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5424 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305425 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005426 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005427 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005428 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005429 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5430 else
5431 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005432
5433 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005434 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005435 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005436 intel_print_rc6_info(dev_priv, rc6_mask);
5437 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005438 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5439 GEN7_RC_CTL_TO_MODE |
5440 rc6_mask);
5441 else
5442 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5443 GEN6_RC_CTL_EI_MODE(1) |
5444 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005445
5446 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005447 I915_WRITE(GEN6_RPNSWREQ,
5448 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5449 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5450 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005451 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5452 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005453
Daniel Vetter7526ed72014-09-29 15:07:19 +02005454 /* Docs recommend 900MHz, and 300 MHz respectively */
5455 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5456 dev_priv->rps.max_freq_softlimit << 24 |
5457 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005458
Daniel Vetter7526ed72014-09-29 15:07:19 +02005459 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5460 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5461 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5462 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005463
Daniel Vetter7526ed72014-09-29 15:07:19 +02005464 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005465
5466 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005467 I915_WRITE(GEN6_RP_CONTROL,
5468 GEN6_RP_MEDIA_TURBO |
5469 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5470 GEN6_RP_MEDIA_IS_GFX |
5471 GEN6_RP_ENABLE |
5472 GEN6_RP_UP_BUSY_AVG |
5473 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005474
Daniel Vetter7526ed72014-09-29 15:07:19 +02005475 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005476
Chris Wilson3a45b052016-07-13 09:10:32 +01005477 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005478
Mika Kuoppala59bad942015-01-16 11:34:40 +02005479 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005480}
5481
Chris Wilsondc979972016-05-10 14:10:04 +01005482static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005483{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005484 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305485 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005486 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005487 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005488 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005489 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005490
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005491 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005492
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005493 /* Here begins a magic sequence of register writes to enable
5494 * auto-downclocking.
5495 *
5496 * Perhaps there might be some value in exposing these to
5497 * userspace...
5498 */
5499 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005500
5501 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005502 gtfifodbg = I915_READ(GTFIFODBG);
5503 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005504 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5505 I915_WRITE(GTFIFODBG, gtfifodbg);
5506 }
5507
Mika Kuoppala59bad942015-01-16 11:34:40 +02005508 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005509
5510 /* disable the counters and set deterministic thresholds */
5511 I915_WRITE(GEN6_RC_CONTROL, 0);
5512
5513 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5514 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5515 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5516 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5517 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5518
Akash Goel3b3f1652016-10-13 22:44:48 +05305519 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005520 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005521
5522 I915_WRITE(GEN6_RC_SLEEP, 0);
5523 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005524 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005525 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5526 else
5527 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005528 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005529 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5530
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005531 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005532 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005533 if (rc6_mode & INTEL_RC6_ENABLE)
5534 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5535
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005536 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005537 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005538 if (rc6_mode & INTEL_RC6p_ENABLE)
5539 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005540
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005541 if (rc6_mode & INTEL_RC6pp_ENABLE)
5542 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5543 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005544
Chris Wilsondc979972016-05-10 14:10:04 +01005545 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005546
5547 I915_WRITE(GEN6_RC_CONTROL,
5548 rc6_mask |
5549 GEN6_RC_CTL_EI_MODE(1) |
5550 GEN6_RC_CTL_HW_ENABLE);
5551
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005552 /* Power down if completely idle for over 50ms */
5553 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005554 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005555
Chris Wilson3a45b052016-07-13 09:10:32 +01005556 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005557
Ben Widawsky31643d52012-09-26 10:34:01 -07005558 rc6vids = 0;
5559 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005560 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005561 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005562 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005563 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5564 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5565 rc6vids &= 0xffff00;
5566 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5567 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5568 if (ret)
5569 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5570 }
5571
Mika Kuoppala59bad942015-01-16 11:34:40 +02005572 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005573}
5574
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005575static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005576{
5577 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005578 unsigned int gpu_freq;
5579 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305580 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005581 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005582 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005583
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005584 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005585
Ben Widawskyeda79642013-10-07 17:15:48 -03005586 policy = cpufreq_cpu_get(0);
5587 if (policy) {
5588 max_ia_freq = policy->cpuinfo.max_freq;
5589 cpufreq_cpu_put(policy);
5590 } else {
5591 /*
5592 * Default to measured freq if none found, PCU will ensure we
5593 * don't go over
5594 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005595 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005596 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005597
5598 /* Convert from kHz to MHz */
5599 max_ia_freq /= 1000;
5600
Ben Widawsky153b4b952013-10-22 22:05:09 -07005601 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005602 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5603 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005604
Chris Wilsondc979972016-05-10 14:10:04 +01005605 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305606 /* Convert GT frequency to 50 HZ units */
5607 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5608 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5609 } else {
5610 min_gpu_freq = dev_priv->rps.min_freq;
5611 max_gpu_freq = dev_priv->rps.max_freq;
5612 }
5613
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005614 /*
5615 * For each potential GPU frequency, load a ring frequency we'd like
5616 * to use for memory access. We do this by specifying the IA frequency
5617 * the PCU should use as a reference to determine the ring frequency.
5618 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305619 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5620 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005621 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005622
Chris Wilsondc979972016-05-10 14:10:04 +01005623 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305624 /*
5625 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5626 * No floor required for ring frequency on SKL.
5627 */
5628 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005629 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005630 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5631 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005632 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005633 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005634 ring_freq = max(min_ring_freq, ring_freq);
5635 /* leave ia_freq as the default, chosen by cpufreq */
5636 } else {
5637 /* On older processors, there is no separate ring
5638 * clock domain, so in order to boost the bandwidth
5639 * of the ring, we need to upclock the CPU (ia_freq).
5640 *
5641 * For GPU frequencies less than 750MHz,
5642 * just use the lowest ring freq.
5643 */
5644 if (gpu_freq < min_freq)
5645 ia_freq = 800;
5646 else
5647 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5648 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5649 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005650
Ben Widawsky42c05262012-09-26 10:34:00 -07005651 sandybridge_pcode_write(dev_priv,
5652 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005653 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5654 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5655 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005656 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005657}
5658
Ville Syrjälä03af2042014-06-28 02:03:53 +03005659static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305660{
5661 u32 val, rp0;
5662
Jani Nikula5b5929c2015-10-07 11:17:46 +03005663 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305664
Imre Deak43b67992016-08-31 19:13:02 +03005665 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005666 case 8:
5667 /* (2 * 4) config */
5668 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5669 break;
5670 case 12:
5671 /* (2 * 6) config */
5672 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5673 break;
5674 case 16:
5675 /* (2 * 8) config */
5676 default:
5677 /* Setting (2 * 8) Min RP0 for any other combination */
5678 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5679 break;
Deepak S095acd52015-01-17 11:05:59 +05305680 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005681
5682 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5683
Deepak S2b6b3a02014-05-27 15:59:30 +05305684 return rp0;
5685}
5686
5687static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5688{
5689 u32 val, rpe;
5690
5691 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5692 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5693
5694 return rpe;
5695}
5696
Deepak S7707df42014-07-12 18:46:14 +05305697static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5698{
5699 u32 val, rp1;
5700
Jani Nikula5b5929c2015-10-07 11:17:46 +03005701 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5702 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5703
Deepak S7707df42014-07-12 18:46:14 +05305704 return rp1;
5705}
5706
Deepak Sf8f2b002014-07-10 13:16:21 +05305707static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5708{
5709 u32 val, rp1;
5710
5711 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5712
5713 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5714
5715 return rp1;
5716}
5717
Ville Syrjälä03af2042014-06-28 02:03:53 +03005718static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005719{
5720 u32 val, rp0;
5721
Jani Nikula64936252013-05-22 15:36:20 +03005722 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005723
5724 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5725 /* Clamp to max */
5726 rp0 = min_t(u32, rp0, 0xea);
5727
5728 return rp0;
5729}
5730
5731static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5732{
5733 u32 val, rpe;
5734
Jani Nikula64936252013-05-22 15:36:20 +03005735 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005736 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005737 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005738 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5739
5740 return rpe;
5741}
5742
Ville Syrjälä03af2042014-06-28 02:03:53 +03005743static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005744{
Imre Deak36146032014-12-04 18:39:35 +02005745 u32 val;
5746
5747 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5748 /*
5749 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5750 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5751 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5752 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5753 * to make sure it matches what Punit accepts.
5754 */
5755 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005756}
5757
Imre Deakae484342014-03-31 15:10:44 +03005758/* Check that the pctx buffer wasn't move under us. */
5759static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5760{
5761 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5762
5763 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5764 dev_priv->vlv_pctx->stolen->start);
5765}
5766
Deepak S38807742014-05-23 21:00:15 +05305767
5768/* Check that the pcbr address is not empty. */
5769static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5770{
5771 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5772
5773 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5774}
5775
Chris Wilsondc979972016-05-10 14:10:04 +01005776static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305777{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005778 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005779 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305780 u32 pcbr;
5781 int pctx_size = 32*1024;
5782
Deepak S38807742014-05-23 21:00:15 +05305783 pcbr = I915_READ(VLV_PCBR);
5784 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005785 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305786 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005787 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305788
5789 pctx_paddr = (paddr & (~4095));
5790 I915_WRITE(VLV_PCBR, pctx_paddr);
5791 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005792
5793 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305794}
5795
Chris Wilsondc979972016-05-10 14:10:04 +01005796static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005797{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005798 struct drm_i915_gem_object *pctx;
5799 unsigned long pctx_paddr;
5800 u32 pcbr;
5801 int pctx_size = 24*1024;
5802
5803 pcbr = I915_READ(VLV_PCBR);
5804 if (pcbr) {
5805 /* BIOS set it up already, grab the pre-alloc'd space */
5806 int pcbr_offset;
5807
5808 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Chris Wilson91c8a322016-07-05 10:40:23 +01005809 pctx = i915_gem_object_create_stolen_for_preallocated(&dev_priv->drm,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005810 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005811 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005812 pctx_size);
5813 goto out;
5814 }
5815
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005816 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5817
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005818 /*
5819 * From the Gunit register HAS:
5820 * The Gfx driver is expected to program this register and ensure
5821 * proper allocation within Gfx stolen memory. For example, this
5822 * register should be programmed such than the PCBR range does not
5823 * overlap with other ranges, such as the frame buffer, protected
5824 * memory, or any other relevant ranges.
5825 */
Chris Wilson91c8a322016-07-05 10:40:23 +01005826 pctx = i915_gem_object_create_stolen(&dev_priv->drm, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005827 if (!pctx) {
5828 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005829 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005830 }
5831
5832 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5833 I915_WRITE(VLV_PCBR, pctx_paddr);
5834
5835out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005836 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005837 dev_priv->vlv_pctx = pctx;
5838}
5839
Chris Wilsondc979972016-05-10 14:10:04 +01005840static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005841{
Imre Deakae484342014-03-31 15:10:44 +03005842 if (WARN_ON(!dev_priv->vlv_pctx))
5843 return;
5844
Chris Wilsonf0cd5182016-10-28 13:58:43 +01005845 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005846 dev_priv->vlv_pctx = NULL;
5847}
5848
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005849static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5850{
5851 dev_priv->rps.gpll_ref_freq =
5852 vlv_get_cck_clock(dev_priv, "GPLL ref",
5853 CCK_GPLL_CLOCK_CONTROL,
5854 dev_priv->czclk_freq);
5855
5856 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5857 dev_priv->rps.gpll_ref_freq);
5858}
5859
Chris Wilsondc979972016-05-10 14:10:04 +01005860static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005861{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005862 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005863
Chris Wilsondc979972016-05-10 14:10:04 +01005864 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005865
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005866 vlv_init_gpll_ref_freq(dev_priv);
5867
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005868 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5869 switch ((val >> 6) & 3) {
5870 case 0:
5871 case 1:
5872 dev_priv->mem_freq = 800;
5873 break;
5874 case 2:
5875 dev_priv->mem_freq = 1066;
5876 break;
5877 case 3:
5878 dev_priv->mem_freq = 1333;
5879 break;
5880 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005881 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005882
Imre Deak4e805192014-04-14 20:24:41 +03005883 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5884 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5885 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005886 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005887 dev_priv->rps.max_freq);
5888
5889 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5890 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005891 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005892 dev_priv->rps.efficient_freq);
5893
Deepak Sf8f2b002014-07-10 13:16:21 +05305894 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5895 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005896 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305897 dev_priv->rps.rp1_freq);
5898
Imre Deak4e805192014-04-14 20:24:41 +03005899 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5900 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005901 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005902 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03005903}
5904
Chris Wilsondc979972016-05-10 14:10:04 +01005905static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305906{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005907 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305908
Chris Wilsondc979972016-05-10 14:10:04 +01005909 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305910
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005911 vlv_init_gpll_ref_freq(dev_priv);
5912
Ville Syrjäläa5805162015-05-26 20:42:30 +03005913 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005914 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005915 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005916
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005917 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005918 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005919 dev_priv->mem_freq = 2000;
5920 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005921 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005922 dev_priv->mem_freq = 1600;
5923 break;
5924 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005925 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005926
Deepak S2b6b3a02014-05-27 15:59:30 +05305927 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5928 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5929 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005930 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305931 dev_priv->rps.max_freq);
5932
5933 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5934 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005935 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305936 dev_priv->rps.efficient_freq);
5937
Deepak S7707df42014-07-12 18:46:14 +05305938 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5939 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005940 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305941 dev_priv->rps.rp1_freq);
5942
Deepak S5b7c91b2015-05-09 18:15:46 +05305943 /* PUnit validated range is only [RPe, RP0] */
5944 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305945 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005946 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305947 dev_priv->rps.min_freq);
5948
Ville Syrjälä1c147622014-08-18 14:42:43 +03005949 WARN_ONCE((dev_priv->rps.max_freq |
5950 dev_priv->rps.efficient_freq |
5951 dev_priv->rps.rp1_freq |
5952 dev_priv->rps.min_freq) & 1,
5953 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05305954}
5955
Chris Wilsondc979972016-05-10 14:10:04 +01005956static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005957{
Chris Wilsondc979972016-05-10 14:10:04 +01005958 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005959}
5960
Chris Wilsondc979972016-05-10 14:10:04 +01005961static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305962{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005963 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305964 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05305965 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05305966
5967 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5968
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005969 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
5970 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05305971 if (gtfifodbg) {
5972 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5973 gtfifodbg);
5974 I915_WRITE(GTFIFODBG, gtfifodbg);
5975 }
5976
5977 cherryview_check_pctx(dev_priv);
5978
5979 /* 1a & 1b: Get forcewake during program sequence. Although the driver
5980 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005981 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305982
Ville Syrjälä160614a2015-01-19 13:50:47 +02005983 /* Disable RC states. */
5984 I915_WRITE(GEN6_RC_CONTROL, 0);
5985
Deepak S38807742014-05-23 21:00:15 +05305986 /* 2a: Program RC6 thresholds.*/
5987 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5988 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5989 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
5990
Akash Goel3b3f1652016-10-13 22:44:48 +05305991 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005992 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05305993 I915_WRITE(GEN6_RC_SLEEP, 0);
5994
Deepak Sf4f71c72015-03-28 15:23:35 +05305995 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
5996 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05305997
5998 /* allows RC6 residency counter to work */
5999 I915_WRITE(VLV_COUNTER_CONTROL,
6000 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6001 VLV_MEDIA_RC6_COUNT_EN |
6002 VLV_RENDER_RC6_COUNT_EN));
6003
6004 /* For now we assume BIOS is allocating and populating the PCBR */
6005 pcbr = I915_READ(VLV_PCBR);
6006
Deepak S38807742014-05-23 21:00:15 +05306007 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006008 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6009 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006010 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306011
6012 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6013
Deepak S2b6b3a02014-05-27 15:59:30 +05306014 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006015 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306016 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6017 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6018 I915_WRITE(GEN6_RP_UP_EI, 66000);
6019 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6020
6021 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6022
6023 /* 5: Enable RPS */
6024 I915_WRITE(GEN6_RP_CONTROL,
6025 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006026 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306027 GEN6_RP_ENABLE |
6028 GEN6_RP_UP_BUSY_AVG |
6029 GEN6_RP_DOWN_IDLE_AVG);
6030
Deepak S3ef62342015-04-29 08:36:24 +05306031 /* Setting Fixed Bias */
6032 val = VLV_OVERRIDE_EN |
6033 VLV_SOC_TDP_EN |
6034 CHV_BIAS_CPU_50_SOC_50;
6035 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6036
Deepak S2b6b3a02014-05-27 15:59:30 +05306037 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6038
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006039 /* RPS code assumes GPLL is used */
6040 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6041
Jani Nikula742f4912015-09-03 11:16:09 +03006042 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306043 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6044
Chris Wilson3a45b052016-07-13 09:10:32 +01006045 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306046
Mika Kuoppala59bad942015-01-16 11:34:40 +02006047 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306048}
6049
Chris Wilsondc979972016-05-10 14:10:04 +01006050static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006051{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006052 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306053 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006054 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006055
6056 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6057
Imre Deakae484342014-03-31 15:10:44 +03006058 valleyview_check_pctx(dev_priv);
6059
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006060 gtfifodbg = I915_READ(GTFIFODBG);
6061 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006062 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6063 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006064 I915_WRITE(GTFIFODBG, gtfifodbg);
6065 }
6066
Deepak Sc8d9a592013-11-23 14:55:42 +05306067 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006068 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006069
Ville Syrjälä160614a2015-01-19 13:50:47 +02006070 /* Disable RC states. */
6071 I915_WRITE(GEN6_RC_CONTROL, 0);
6072
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006073 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006074 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6075 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6076 I915_WRITE(GEN6_RP_UP_EI, 66000);
6077 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6078
6079 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6080
6081 I915_WRITE(GEN6_RP_CONTROL,
6082 GEN6_RP_MEDIA_TURBO |
6083 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6084 GEN6_RP_MEDIA_IS_GFX |
6085 GEN6_RP_ENABLE |
6086 GEN6_RP_UP_BUSY_AVG |
6087 GEN6_RP_DOWN_IDLE_CONT);
6088
6089 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6090 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6091 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6092
Akash Goel3b3f1652016-10-13 22:44:48 +05306093 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006094 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006095
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08006096 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006097
6098 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006099 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04006100 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6101 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006102 VLV_MEDIA_RC6_COUNT_EN |
6103 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006104
Chris Wilsondc979972016-05-10 14:10:04 +01006105 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006106 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006107
Chris Wilsondc979972016-05-10 14:10:04 +01006108 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006109
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006110 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006111
Deepak S3ef62342015-04-29 08:36:24 +05306112 /* Setting Fixed Bias */
6113 val = VLV_OVERRIDE_EN |
6114 VLV_SOC_TDP_EN |
6115 VLV_BIAS_CPU_125_SOC_875;
6116 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6117
Jani Nikula64936252013-05-22 15:36:20 +03006118 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006119
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006120 /* RPS code assumes GPLL is used */
6121 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6122
Jani Nikula742f4912015-09-03 11:16:09 +03006123 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006124 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6125
Chris Wilson3a45b052016-07-13 09:10:32 +01006126 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006127
Mika Kuoppala59bad942015-01-16 11:34:40 +02006128 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006129}
6130
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006131static unsigned long intel_pxfreq(u32 vidfreq)
6132{
6133 unsigned long freq;
6134 int div = (vidfreq & 0x3f0000) >> 16;
6135 int post = (vidfreq & 0x3000) >> 12;
6136 int pre = (vidfreq & 0x7);
6137
6138 if (!pre)
6139 return 0;
6140
6141 freq = ((div * 133333) / ((1<<post) * pre));
6142
6143 return freq;
6144}
6145
Daniel Vettereb48eb02012-04-26 23:28:12 +02006146static const struct cparams {
6147 u16 i;
6148 u16 t;
6149 u16 m;
6150 u16 c;
6151} cparams[] = {
6152 { 1, 1333, 301, 28664 },
6153 { 1, 1066, 294, 24460 },
6154 { 1, 800, 294, 25192 },
6155 { 0, 1333, 276, 27605 },
6156 { 0, 1066, 276, 27605 },
6157 { 0, 800, 231, 23784 },
6158};
6159
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006160static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006161{
6162 u64 total_count, diff, ret;
6163 u32 count1, count2, count3, m = 0, c = 0;
6164 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6165 int i;
6166
Daniel Vetter02d71952012-08-09 16:44:54 +02006167 assert_spin_locked(&mchdev_lock);
6168
Daniel Vetter20e4d402012-08-08 23:35:39 +02006169 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006170
6171 /* Prevent division-by-zero if we are asking too fast.
6172 * Also, we don't get interesting results if we are polling
6173 * faster than once in 10ms, so just return the saved value
6174 * in such cases.
6175 */
6176 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006177 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006178
6179 count1 = I915_READ(DMIEC);
6180 count2 = I915_READ(DDREC);
6181 count3 = I915_READ(CSIEC);
6182
6183 total_count = count1 + count2 + count3;
6184
6185 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006186 if (total_count < dev_priv->ips.last_count1) {
6187 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006188 diff += total_count;
6189 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006190 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006191 }
6192
6193 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006194 if (cparams[i].i == dev_priv->ips.c_m &&
6195 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006196 m = cparams[i].m;
6197 c = cparams[i].c;
6198 break;
6199 }
6200 }
6201
6202 diff = div_u64(diff, diff1);
6203 ret = ((m * diff) + c);
6204 ret = div_u64(ret, 10);
6205
Daniel Vetter20e4d402012-08-08 23:35:39 +02006206 dev_priv->ips.last_count1 = total_count;
6207 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006208
Daniel Vetter20e4d402012-08-08 23:35:39 +02006209 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006210
6211 return ret;
6212}
6213
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006214unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6215{
6216 unsigned long val;
6217
Chris Wilsondc979972016-05-10 14:10:04 +01006218 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006219 return 0;
6220
6221 spin_lock_irq(&mchdev_lock);
6222
6223 val = __i915_chipset_val(dev_priv);
6224
6225 spin_unlock_irq(&mchdev_lock);
6226
6227 return val;
6228}
6229
Daniel Vettereb48eb02012-04-26 23:28:12 +02006230unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6231{
6232 unsigned long m, x, b;
6233 u32 tsfs;
6234
6235 tsfs = I915_READ(TSFS);
6236
6237 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6238 x = I915_READ8(TR1);
6239
6240 b = tsfs & TSFS_INTR_MASK;
6241
6242 return ((m * x) / 127) - b;
6243}
6244
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006245static int _pxvid_to_vd(u8 pxvid)
6246{
6247 if (pxvid == 0)
6248 return 0;
6249
6250 if (pxvid >= 8 && pxvid < 31)
6251 pxvid = 31;
6252
6253 return (pxvid + 2) * 125;
6254}
6255
6256static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006257{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006258 const int vd = _pxvid_to_vd(pxvid);
6259 const int vm = vd - 1125;
6260
Chris Wilsondc979972016-05-10 14:10:04 +01006261 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006262 return vm > 0 ? vm : 0;
6263
6264 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006265}
6266
Daniel Vetter02d71952012-08-09 16:44:54 +02006267static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006268{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006269 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006270 u32 count;
6271
Daniel Vetter02d71952012-08-09 16:44:54 +02006272 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006273
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006274 now = ktime_get_raw_ns();
6275 diffms = now - dev_priv->ips.last_time2;
6276 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006277
6278 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006279 if (!diffms)
6280 return;
6281
6282 count = I915_READ(GFXEC);
6283
Daniel Vetter20e4d402012-08-08 23:35:39 +02006284 if (count < dev_priv->ips.last_count2) {
6285 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006286 diff += count;
6287 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006288 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006289 }
6290
Daniel Vetter20e4d402012-08-08 23:35:39 +02006291 dev_priv->ips.last_count2 = count;
6292 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006293
6294 /* More magic constants... */
6295 diff = diff * 1181;
6296 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006297 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006298}
6299
Daniel Vetter02d71952012-08-09 16:44:54 +02006300void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6301{
Chris Wilsondc979972016-05-10 14:10:04 +01006302 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006303 return;
6304
Daniel Vetter92703882012-08-09 16:46:01 +02006305 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006306
6307 __i915_update_gfx_val(dev_priv);
6308
Daniel Vetter92703882012-08-09 16:46:01 +02006309 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006310}
6311
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006312static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006313{
6314 unsigned long t, corr, state1, corr2, state2;
6315 u32 pxvid, ext_v;
6316
Daniel Vetter02d71952012-08-09 16:44:54 +02006317 assert_spin_locked(&mchdev_lock);
6318
Ville Syrjälä616847e2015-09-18 20:03:19 +03006319 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006320 pxvid = (pxvid >> 24) & 0x7f;
6321 ext_v = pvid_to_extvid(dev_priv, pxvid);
6322
6323 state1 = ext_v;
6324
6325 t = i915_mch_val(dev_priv);
6326
6327 /* Revel in the empirically derived constants */
6328
6329 /* Correction factor in 1/100000 units */
6330 if (t > 80)
6331 corr = ((t * 2349) + 135940);
6332 else if (t >= 50)
6333 corr = ((t * 964) + 29317);
6334 else /* < 50 */
6335 corr = ((t * 301) + 1004);
6336
6337 corr = corr * ((150142 * state1) / 10000 - 78642);
6338 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006339 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006340
6341 state2 = (corr2 * state1) / 10000;
6342 state2 /= 100; /* convert to mW */
6343
Daniel Vetter02d71952012-08-09 16:44:54 +02006344 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006345
Daniel Vetter20e4d402012-08-08 23:35:39 +02006346 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006347}
6348
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006349unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6350{
6351 unsigned long val;
6352
Chris Wilsondc979972016-05-10 14:10:04 +01006353 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006354 return 0;
6355
6356 spin_lock_irq(&mchdev_lock);
6357
6358 val = __i915_gfx_val(dev_priv);
6359
6360 spin_unlock_irq(&mchdev_lock);
6361
6362 return val;
6363}
6364
Daniel Vettereb48eb02012-04-26 23:28:12 +02006365/**
6366 * i915_read_mch_val - return value for IPS use
6367 *
6368 * Calculate and return a value for the IPS driver to use when deciding whether
6369 * we have thermal and power headroom to increase CPU or GPU power budget.
6370 */
6371unsigned long i915_read_mch_val(void)
6372{
6373 struct drm_i915_private *dev_priv;
6374 unsigned long chipset_val, graphics_val, ret = 0;
6375
Daniel Vetter92703882012-08-09 16:46:01 +02006376 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006377 if (!i915_mch_dev)
6378 goto out_unlock;
6379 dev_priv = i915_mch_dev;
6380
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006381 chipset_val = __i915_chipset_val(dev_priv);
6382 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006383
6384 ret = chipset_val + graphics_val;
6385
6386out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006387 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006388
6389 return ret;
6390}
6391EXPORT_SYMBOL_GPL(i915_read_mch_val);
6392
6393/**
6394 * i915_gpu_raise - raise GPU frequency limit
6395 *
6396 * Raise the limit; IPS indicates we have thermal headroom.
6397 */
6398bool i915_gpu_raise(void)
6399{
6400 struct drm_i915_private *dev_priv;
6401 bool ret = true;
6402
Daniel Vetter92703882012-08-09 16:46:01 +02006403 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006404 if (!i915_mch_dev) {
6405 ret = false;
6406 goto out_unlock;
6407 }
6408 dev_priv = i915_mch_dev;
6409
Daniel Vetter20e4d402012-08-08 23:35:39 +02006410 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6411 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006412
6413out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006414 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006415
6416 return ret;
6417}
6418EXPORT_SYMBOL_GPL(i915_gpu_raise);
6419
6420/**
6421 * i915_gpu_lower - lower GPU frequency limit
6422 *
6423 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6424 * frequency maximum.
6425 */
6426bool i915_gpu_lower(void)
6427{
6428 struct drm_i915_private *dev_priv;
6429 bool ret = true;
6430
Daniel Vetter92703882012-08-09 16:46:01 +02006431 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006432 if (!i915_mch_dev) {
6433 ret = false;
6434 goto out_unlock;
6435 }
6436 dev_priv = i915_mch_dev;
6437
Daniel Vetter20e4d402012-08-08 23:35:39 +02006438 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6439 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006440
6441out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006442 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006443
6444 return ret;
6445}
6446EXPORT_SYMBOL_GPL(i915_gpu_lower);
6447
6448/**
6449 * i915_gpu_busy - indicate GPU business to IPS
6450 *
6451 * Tell the IPS driver whether or not the GPU is busy.
6452 */
6453bool i915_gpu_busy(void)
6454{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006455 bool ret = false;
6456
Daniel Vetter92703882012-08-09 16:46:01 +02006457 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006458 if (i915_mch_dev)
6459 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006460 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006461
6462 return ret;
6463}
6464EXPORT_SYMBOL_GPL(i915_gpu_busy);
6465
6466/**
6467 * i915_gpu_turbo_disable - disable graphics turbo
6468 *
6469 * Disable graphics turbo by resetting the max frequency and setting the
6470 * current frequency to the default.
6471 */
6472bool i915_gpu_turbo_disable(void)
6473{
6474 struct drm_i915_private *dev_priv;
6475 bool ret = true;
6476
Daniel Vetter92703882012-08-09 16:46:01 +02006477 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006478 if (!i915_mch_dev) {
6479 ret = false;
6480 goto out_unlock;
6481 }
6482 dev_priv = i915_mch_dev;
6483
Daniel Vetter20e4d402012-08-08 23:35:39 +02006484 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006485
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006486 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006487 ret = false;
6488
6489out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006490 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006491
6492 return ret;
6493}
6494EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6495
6496/**
6497 * Tells the intel_ips driver that the i915 driver is now loaded, if
6498 * IPS got loaded first.
6499 *
6500 * This awkward dance is so that neither module has to depend on the
6501 * other in order for IPS to do the appropriate communication of
6502 * GPU turbo limits to i915.
6503 */
6504static void
6505ips_ping_for_i915_load(void)
6506{
6507 void (*link)(void);
6508
6509 link = symbol_get(ips_link_to_i915_driver);
6510 if (link) {
6511 link();
6512 symbol_put(ips_link_to_i915_driver);
6513 }
6514}
6515
6516void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6517{
Daniel Vetter02d71952012-08-09 16:44:54 +02006518 /* We only register the i915 ips part with intel-ips once everything is
6519 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006520 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006521 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006522 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006523
6524 ips_ping_for_i915_load();
6525}
6526
6527void intel_gpu_ips_teardown(void)
6528{
Daniel Vetter92703882012-08-09 16:46:01 +02006529 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006530 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006531 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006532}
Deepak S76c3552f2014-01-30 23:08:16 +05306533
Chris Wilsondc979972016-05-10 14:10:04 +01006534static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006535{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006536 u32 lcfuse;
6537 u8 pxw[16];
6538 int i;
6539
6540 /* Disable to program */
6541 I915_WRITE(ECR, 0);
6542 POSTING_READ(ECR);
6543
6544 /* Program energy weights for various events */
6545 I915_WRITE(SDEW, 0x15040d00);
6546 I915_WRITE(CSIEW0, 0x007f0000);
6547 I915_WRITE(CSIEW1, 0x1e220004);
6548 I915_WRITE(CSIEW2, 0x04000004);
6549
6550 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006551 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006552 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006553 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006554
6555 /* Program P-state weights to account for frequency power adjustment */
6556 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006557 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006558 unsigned long freq = intel_pxfreq(pxvidfreq);
6559 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6560 PXVFREQ_PX_SHIFT;
6561 unsigned long val;
6562
6563 val = vid * vid;
6564 val *= (freq / 1000);
6565 val *= 255;
6566 val /= (127*127*900);
6567 if (val > 0xff)
6568 DRM_ERROR("bad pxval: %ld\n", val);
6569 pxw[i] = val;
6570 }
6571 /* Render standby states get 0 weight */
6572 pxw[14] = 0;
6573 pxw[15] = 0;
6574
6575 for (i = 0; i < 4; i++) {
6576 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6577 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006578 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006579 }
6580
6581 /* Adjust magic regs to magic values (more experimental results) */
6582 I915_WRITE(OGW0, 0);
6583 I915_WRITE(OGW1, 0);
6584 I915_WRITE(EG0, 0x00007f00);
6585 I915_WRITE(EG1, 0x0000000e);
6586 I915_WRITE(EG2, 0x000e0000);
6587 I915_WRITE(EG3, 0x68000300);
6588 I915_WRITE(EG4, 0x42000000);
6589 I915_WRITE(EG5, 0x00140031);
6590 I915_WRITE(EG6, 0);
6591 I915_WRITE(EG7, 0);
6592
6593 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006594 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006595
6596 /* Enable PMON + select events */
6597 I915_WRITE(ECR, 0x80000019);
6598
6599 lcfuse = I915_READ(LCFUSE02);
6600
Daniel Vetter20e4d402012-08-08 23:35:39 +02006601 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006602}
6603
Chris Wilsondc979972016-05-10 14:10:04 +01006604void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006605{
Imre Deakb268c692015-12-15 20:10:31 +02006606 /*
6607 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6608 * requirement.
6609 */
6610 if (!i915.enable_rc6) {
6611 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6612 intel_runtime_pm_get(dev_priv);
6613 }
Imre Deake6069ca2014-04-18 16:01:02 +03006614
Chris Wilsonb5163db2016-08-10 13:58:24 +01006615 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006616 mutex_lock(&dev_priv->rps.hw_lock);
6617
6618 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006619 if (IS_CHERRYVIEW(dev_priv))
6620 cherryview_init_gt_powersave(dev_priv);
6621 else if (IS_VALLEYVIEW(dev_priv))
6622 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006623 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006624 gen6_init_rps_frequencies(dev_priv);
6625
6626 /* Derive initial user preferences/limits from the hardware limits */
6627 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6628 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6629
6630 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6631 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6632
6633 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6634 dev_priv->rps.min_freq_softlimit =
6635 max_t(int,
6636 dev_priv->rps.efficient_freq,
6637 intel_freq_opcode(dev_priv, 450));
6638
Chris Wilson99ac9612016-07-13 09:10:34 +01006639 /* After setting max-softlimit, find the overclock max freq */
6640 if (IS_GEN6(dev_priv) ||
6641 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6642 u32 params = 0;
6643
6644 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6645 if (params & BIT(31)) { /* OC supported */
6646 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6647 (dev_priv->rps.max_freq & 0xff) * 50,
6648 (params & 0xff) * 50);
6649 dev_priv->rps.max_freq = params & 0xff;
6650 }
6651 }
6652
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006653 /* Finally allow us to boost to max by default */
6654 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6655
Chris Wilson773ea9a2016-07-13 09:10:33 +01006656 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006657 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006658
6659 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006660}
6661
Chris Wilsondc979972016-05-10 14:10:04 +01006662void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006663{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006664 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006665 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006666
6667 if (!i915.enable_rc6)
6668 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006669}
6670
Chris Wilson54b4f682016-07-21 21:16:19 +01006671/**
6672 * intel_suspend_gt_powersave - suspend PM work and helper threads
6673 * @dev_priv: i915 device
6674 *
6675 * We don't want to disable RC6 or other features here, we just want
6676 * to make sure any work we've queued has finished and won't bother
6677 * us while we're suspended.
6678 */
6679void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6680{
6681 if (INTEL_GEN(dev_priv) < 6)
6682 return;
6683
6684 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6685 intel_runtime_pm_put(dev_priv);
6686
6687 /* gen6_rps_idle() will be called later to disable interrupts */
6688}
6689
Chris Wilsonb7137e02016-07-13 09:10:37 +01006690void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6691{
6692 dev_priv->rps.enabled = true; /* force disabling */
6693 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006694
6695 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006696}
6697
Chris Wilsondc979972016-05-10 14:10:04 +01006698void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006699{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006700 if (!READ_ONCE(dev_priv->rps.enabled))
6701 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006702
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006703 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006704
Chris Wilsonb7137e02016-07-13 09:10:37 +01006705 if (INTEL_GEN(dev_priv) >= 9) {
6706 gen9_disable_rc6(dev_priv);
6707 gen9_disable_rps(dev_priv);
6708 } else if (IS_CHERRYVIEW(dev_priv)) {
6709 cherryview_disable_rps(dev_priv);
6710 } else if (IS_VALLEYVIEW(dev_priv)) {
6711 valleyview_disable_rps(dev_priv);
6712 } else if (INTEL_GEN(dev_priv) >= 6) {
6713 gen6_disable_rps(dev_priv);
6714 } else if (IS_IRONLAKE_M(dev_priv)) {
6715 ironlake_disable_drps(dev_priv);
6716 }
6717
6718 dev_priv->rps.enabled = false;
6719 mutex_unlock(&dev_priv->rps.hw_lock);
6720}
6721
6722void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6723{
Chris Wilson54b4f682016-07-21 21:16:19 +01006724 /* We shouldn't be disabling as we submit, so this should be less
6725 * racy than it appears!
6726 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006727 if (READ_ONCE(dev_priv->rps.enabled))
6728 return;
6729
6730 /* Powersaving is controlled by the host when inside a VM */
6731 if (intel_vgpu_active(dev_priv))
6732 return;
6733
6734 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006735
Chris Wilsondc979972016-05-10 14:10:04 +01006736 if (IS_CHERRYVIEW(dev_priv)) {
6737 cherryview_enable_rps(dev_priv);
6738 } else if (IS_VALLEYVIEW(dev_priv)) {
6739 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006740 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006741 gen9_enable_rc6(dev_priv);
6742 gen9_enable_rps(dev_priv);
6743 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006744 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006745 } else if (IS_BROADWELL(dev_priv)) {
6746 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006747 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006748 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006749 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006750 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006751 } else if (IS_IRONLAKE_M(dev_priv)) {
6752 ironlake_enable_drps(dev_priv);
6753 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006754 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006755
6756 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6757 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6758
6759 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6760 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6761
Chris Wilson54b4f682016-07-21 21:16:19 +01006762 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006763 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006764}
Imre Deakc6df39b2014-04-14 20:24:29 +03006765
Chris Wilson54b4f682016-07-21 21:16:19 +01006766static void __intel_autoenable_gt_powersave(struct work_struct *work)
6767{
6768 struct drm_i915_private *dev_priv =
6769 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6770 struct intel_engine_cs *rcs;
6771 struct drm_i915_gem_request *req;
6772
6773 if (READ_ONCE(dev_priv->rps.enabled))
6774 goto out;
6775
Akash Goel3b3f1652016-10-13 22:44:48 +05306776 rcs = dev_priv->engine[RCS];
Chris Wilson54b4f682016-07-21 21:16:19 +01006777 if (rcs->last_context)
6778 goto out;
6779
6780 if (!rcs->init_context)
6781 goto out;
6782
6783 mutex_lock(&dev_priv->drm.struct_mutex);
6784
6785 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6786 if (IS_ERR(req))
6787 goto unlock;
6788
6789 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6790 rcs->init_context(req);
6791
6792 /* Mark the device busy, calling intel_enable_gt_powersave() */
6793 i915_add_request_no_flush(req);
6794
6795unlock:
6796 mutex_unlock(&dev_priv->drm.struct_mutex);
6797out:
6798 intel_runtime_pm_put(dev_priv);
6799}
6800
6801void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6802{
6803 if (READ_ONCE(dev_priv->rps.enabled))
6804 return;
6805
6806 if (IS_IRONLAKE_M(dev_priv)) {
6807 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006808 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006809 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6810 /*
6811 * PCU communication is slow and this doesn't need to be
6812 * done at any specific time, so do this out of our fast path
6813 * to make resume and init faster.
6814 *
6815 * We depend on the HW RC6 power context save/restore
6816 * mechanism when entering D3 through runtime PM suspend. So
6817 * disable RPM until RPS/RC6 is properly setup. We can only
6818 * get here via the driver load/system resume/runtime resume
6819 * paths, so the _noresume version is enough (and in case of
6820 * runtime resume it's necessary).
6821 */
6822 if (queue_delayed_work(dev_priv->wq,
6823 &dev_priv->rps.autoenable_work,
6824 round_jiffies_up_relative(HZ)))
6825 intel_runtime_pm_get_noresume(dev_priv);
6826 }
6827}
6828
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006829static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006830{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006831 /*
6832 * On Ibex Peak and Cougar Point, we need to disable clock
6833 * gating for the panel power sequencer or it will fail to
6834 * start up when no ports are active.
6835 */
6836 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6837}
6838
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006839static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006840{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006841 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006842
Damien Lespiau055e3932014-08-18 13:49:10 +01006843 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006844 I915_WRITE(DSPCNTR(pipe),
6845 I915_READ(DSPCNTR(pipe)) |
6846 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006847
6848 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6849 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006850 }
6851}
6852
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006853static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä017636c2013-12-05 15:51:37 +02006854{
Ville Syrjälä017636c2013-12-05 15:51:37 +02006855 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6856 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6857 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6858
6859 /*
6860 * Don't touch WM1S_LP_EN here.
6861 * Doing so could cause underruns.
6862 */
6863}
6864
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006865static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006866{
Damien Lespiau231e54f2012-10-19 17:55:41 +01006867 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006868
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006869 /*
6870 * Required for FBC
6871 * WaFbcDisableDpfcClockGating:ilk
6872 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006873 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6874 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6875 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006876
6877 I915_WRITE(PCH_3DCGDIS0,
6878 MARIUNIT_CLOCK_GATE_DISABLE |
6879 SVSMUNIT_CLOCK_GATE_DISABLE);
6880 I915_WRITE(PCH_3DCGDIS1,
6881 VFMUNIT_CLOCK_GATE_DISABLE);
6882
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006883 /*
6884 * According to the spec the following bits should be set in
6885 * order to enable memory self-refresh
6886 * The bit 22/21 of 0x42004
6887 * The bit 5 of 0x42020
6888 * The bit 15 of 0x45000
6889 */
6890 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6891 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6892 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006893 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006894 I915_WRITE(DISP_ARB_CTL,
6895 (I915_READ(DISP_ARB_CTL) |
6896 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006897
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006898 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006899
6900 /*
6901 * Based on the document from hardware guys the following bits
6902 * should be set unconditionally in order to enable FBC.
6903 * The bit 22 of 0x42000
6904 * The bit 22 of 0x42004
6905 * The bit 7,8,9 of 0x42020.
6906 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006907 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006908 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006909 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6910 I915_READ(ILK_DISPLAY_CHICKEN1) |
6911 ILK_FBCQ_DIS);
6912 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6913 I915_READ(ILK_DISPLAY_CHICKEN2) |
6914 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006915 }
6916
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006917 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6918
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006919 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6920 I915_READ(ILK_DISPLAY_CHICKEN2) |
6921 ILK_ELPIN_409_SELECT);
6922 I915_WRITE(_3D_CHICKEN2,
6923 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6924 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006925
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006926 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006927 I915_WRITE(CACHE_MODE_0,
6928 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006929
Akash Goel4e046322014-04-04 17:14:38 +05306930 /* WaDisable_RenderCache_OperationalFlush:ilk */
6931 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6932
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006933 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006934
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006935 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006936}
6937
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006938static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006939{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006940 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006941 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006942
6943 /*
6944 * On Ibex Peak and Cougar Point, we need to disable clock
6945 * gating for the panel power sequencer or it will fail to
6946 * start up when no ports are active.
6947 */
Jesse Barnescd664072013-10-02 10:34:19 -07006948 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6949 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6950 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006951 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6952 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006953 /* The below fixes the weird display corruption, a few pixels shifted
6954 * downward, on (only) LVDS of some HP laptops with IVY.
6955 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006956 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006957 val = I915_READ(TRANS_CHICKEN2(pipe));
6958 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6959 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006960 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006961 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006962 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6963 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6964 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006965 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6966 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006967 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006968 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006969 I915_WRITE(TRANS_CHICKEN1(pipe),
6970 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6971 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006972}
6973
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006974static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006975{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006976 uint32_t tmp;
6977
6978 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02006979 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
6980 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
6981 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006982}
6983
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006984static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006985{
Damien Lespiau231e54f2012-10-19 17:55:41 +01006986 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006987
Damien Lespiau231e54f2012-10-19 17:55:41 +01006988 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006989
6990 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6991 I915_READ(ILK_DISPLAY_CHICKEN2) |
6992 ILK_ELPIN_409_SELECT);
6993
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006994 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01006995 I915_WRITE(_3D_CHICKEN,
6996 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
6997
Akash Goel4e046322014-04-04 17:14:38 +05306998 /* WaDisable_RenderCache_OperationalFlush:snb */
6999 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7000
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007001 /*
7002 * BSpec recoomends 8x4 when MSAA is used,
7003 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007004 *
7005 * Note that PS/WM thread counts depend on the WIZ hashing
7006 * disable bit, which we don't touch here, but it's good
7007 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007008 */
7009 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007010 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007011
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007012 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007013
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007014 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007015 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007016
7017 I915_WRITE(GEN6_UCGCTL1,
7018 I915_READ(GEN6_UCGCTL1) |
7019 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7020 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7021
7022 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7023 * gating disable must be set. Failure to set it results in
7024 * flickering pixels due to Z write ordering failures after
7025 * some amount of runtime in the Mesa "fire" demo, and Unigine
7026 * Sanctuary and Tropics, and apparently anything else with
7027 * alpha test or pixel discard.
7028 *
7029 * According to the spec, bit 11 (RCCUNIT) must also be set,
7030 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007031 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007032 * WaDisableRCCUnitClockGating:snb
7033 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007034 */
7035 I915_WRITE(GEN6_UCGCTL2,
7036 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7037 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7038
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007039 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007040 I915_WRITE(_3D_CHICKEN3,
7041 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007042
7043 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007044 * Bspec says:
7045 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7046 * 3DSTATE_SF number of SF output attributes is more than 16."
7047 */
7048 I915_WRITE(_3D_CHICKEN3,
7049 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7050
7051 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007052 * According to the spec the following bits should be
7053 * set in order to enable memory self-refresh and fbc:
7054 * The bit21 and bit22 of 0x42000
7055 * The bit21 and bit22 of 0x42004
7056 * The bit5 and bit7 of 0x42020
7057 * The bit14 of 0x70180
7058 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007059 *
7060 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007061 */
7062 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7063 I915_READ(ILK_DISPLAY_CHICKEN1) |
7064 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7065 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7066 I915_READ(ILK_DISPLAY_CHICKEN2) |
7067 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007068 I915_WRITE(ILK_DSPCLK_GATE_D,
7069 I915_READ(ILK_DSPCLK_GATE_D) |
7070 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7071 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007072
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007073 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007074
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007075 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007076
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007077 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007078}
7079
7080static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7081{
7082 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7083
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007084 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007085 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007086 *
7087 * This actually overrides the dispatch
7088 * mode for all thread types.
7089 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007090 reg &= ~GEN7_FF_SCHED_MASK;
7091 reg |= GEN7_FF_TS_SCHED_HW;
7092 reg |= GEN7_FF_VS_SCHED_HW;
7093 reg |= GEN7_FF_DS_SCHED_HW;
7094
7095 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7096}
7097
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007098static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007099{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007100 /*
7101 * TODO: this bit should only be enabled when really needed, then
7102 * disabled when not needed anymore in order to save power.
7103 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007104 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007105 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7106 I915_READ(SOUTH_DSPCLK_GATE_D) |
7107 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007108
7109 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007110 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7111 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007112 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007113}
7114
Ville Syrjälä712bf362016-10-31 22:37:23 +02007115static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007116{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007117 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007118 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7119
7120 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7121 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7122 }
7123}
7124
Imre Deak450174f2016-05-03 15:54:21 +03007125static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7126 int general_prio_credits,
7127 int high_prio_credits)
7128{
7129 u32 misccpctl;
7130
7131 /* WaTempDisableDOPClkGating:bdw */
7132 misccpctl = I915_READ(GEN7_MISCCPCTL);
7133 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7134
7135 I915_WRITE(GEN8_L3SQCREG1,
7136 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7137 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7138
7139 /*
7140 * Wait at least 100 clocks before re-enabling clock gating.
7141 * See the definition of L3SQCREG1 in BSpec.
7142 */
7143 POSTING_READ(GEN8_L3SQCREG1);
7144 udelay(1);
7145 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7146}
7147
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007148static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007149{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007150 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007151
7152 /* WaDisableSDEUnitClockGating:kbl */
7153 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7154 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7155 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007156
7157 /* WaDisableGamClockGating:kbl */
7158 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7159 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7160 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007161
7162 /* WaFbcNukeOnHostModify:kbl */
7163 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7164 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007165}
7166
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007167static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007168{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007169 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007170
7171 /* WAC6entrylatency:skl */
7172 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7173 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007174
7175 /* WaFbcNukeOnHostModify:skl */
7176 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7177 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007178}
7179
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007180static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007181{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007182 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007183
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007184 ilk_init_lp_watermarks(dev_priv);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007185
Ben Widawskyab57fff2013-12-12 15:28:04 -08007186 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007187 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007188
Ben Widawskyab57fff2013-12-12 15:28:04 -08007189 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007190 I915_WRITE(CHICKEN_PAR1_1,
7191 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7192
Ben Widawskyab57fff2013-12-12 15:28:04 -08007193 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007194 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007195 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007196 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007197 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007198 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007199
Ben Widawskyab57fff2013-12-12 15:28:04 -08007200 /* WaVSRefCountFullforceMissDisable:bdw */
7201 /* WaDSRefCountFullforceMissDisable:bdw */
7202 I915_WRITE(GEN7_FF_THREAD_MODE,
7203 I915_READ(GEN7_FF_THREAD_MODE) &
7204 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007205
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007206 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7207 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007208
7209 /* WaDisableSDEUnitClockGating:bdw */
7210 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7211 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007212
Imre Deak450174f2016-05-03 15:54:21 +03007213 /* WaProgramL3SqcReg1Default:bdw */
7214 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007215
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007216 /*
7217 * WaGttCachingOffByDefault:bdw
7218 * GTT cache may not work with big pages, so if those
7219 * are ever enabled GTT cache may need to be disabled.
7220 */
7221 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7222
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007223 /* WaKVMNotificationOnConfigChange:bdw */
7224 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7225 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7226
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007227 lpt_init_clock_gating(dev_priv);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007228}
7229
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007230static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007231{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007232 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007233
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007234 /* L3 caching of data atomics doesn't work -- disable it. */
7235 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7236 I915_WRITE(HSW_ROW_CHICKEN3,
7237 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7238
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007239 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007240 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7241 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7242 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7243
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007244 /* WaVSRefCountFullforceMissDisable:hsw */
7245 I915_WRITE(GEN7_FF_THREAD_MODE,
7246 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007247
Akash Goel4e046322014-04-04 17:14:38 +05307248 /* WaDisable_RenderCache_OperationalFlush:hsw */
7249 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7250
Chia-I Wufe27c602014-01-28 13:29:33 +08007251 /* enable HiZ Raw Stall Optimization */
7252 I915_WRITE(CACHE_MODE_0_GEN7,
7253 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7254
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007255 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007256 I915_WRITE(CACHE_MODE_1,
7257 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007258
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007259 /*
7260 * BSpec recommends 8x4 when MSAA is used,
7261 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007262 *
7263 * Note that PS/WM thread counts depend on the WIZ hashing
7264 * disable bit, which we don't touch here, but it's good
7265 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007266 */
7267 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007268 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007269
Kenneth Graunke94411592014-12-31 16:23:00 -08007270 /* WaSampleCChickenBitEnable:hsw */
7271 I915_WRITE(HALF_SLICE_CHICKEN3,
7272 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7273
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007274 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007275 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7276
Paulo Zanoni90a88642013-05-03 17:23:45 -03007277 /* WaRsPkgCStateDisplayPMReq:hsw */
7278 I915_WRITE(CHICKEN_PAR1_1,
7279 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007280
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007281 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007282}
7283
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007284static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007285{
Ben Widawsky20848222012-05-04 18:58:59 -07007286 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007287
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007288 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007289
Damien Lespiau231e54f2012-10-19 17:55:41 +01007290 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007291
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007292 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007293 I915_WRITE(_3D_CHICKEN3,
7294 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7295
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007296 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007297 I915_WRITE(IVB_CHICKEN3,
7298 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7299 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7300
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007301 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007302 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007303 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7304 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007305
Akash Goel4e046322014-04-04 17:14:38 +05307306 /* WaDisable_RenderCache_OperationalFlush:ivb */
7307 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7308
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007309 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007310 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7311 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7312
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007313 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007314 I915_WRITE(GEN7_L3CNTLREG1,
7315 GEN7_WA_FOR_GEN7_L3_CONTROL);
7316 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007317 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007318 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007319 I915_WRITE(GEN7_ROW_CHICKEN2,
7320 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007321 else {
7322 /* must write both registers */
7323 I915_WRITE(GEN7_ROW_CHICKEN2,
7324 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007325 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7326 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007327 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007328
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007329 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007330 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7331 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7332
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007333 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007334 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007335 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007336 */
7337 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007338 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007339
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007340 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007341 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7342 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7343 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7344
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007345 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007346
7347 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007348
Chris Wilson22721342014-03-04 09:41:43 +00007349 if (0) { /* causes HiZ corruption on ivb:gt1 */
7350 /* enable HiZ Raw Stall Optimization */
7351 I915_WRITE(CACHE_MODE_0_GEN7,
7352 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7353 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007354
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007355 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007356 I915_WRITE(CACHE_MODE_1,
7357 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007358
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007359 /*
7360 * BSpec recommends 8x4 when MSAA is used,
7361 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007362 *
7363 * Note that PS/WM thread counts depend on the WIZ hashing
7364 * disable bit, which we don't touch here, but it's good
7365 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007366 */
7367 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007368 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007369
Ben Widawsky20848222012-05-04 18:58:59 -07007370 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7371 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7372 snpcr |= GEN6_MBC_SNPCR_MED;
7373 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007374
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007375 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007376 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007377
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007378 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007379}
7380
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007381static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007382{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007383 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007384 I915_WRITE(_3D_CHICKEN3,
7385 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7386
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007387 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007388 I915_WRITE(IVB_CHICKEN3,
7389 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7390 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7391
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007392 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007393 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007394 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007395 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7396 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007397
Akash Goel4e046322014-04-04 17:14:38 +05307398 /* WaDisable_RenderCache_OperationalFlush:vlv */
7399 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7400
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007401 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007402 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7403 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7404
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007405 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007406 I915_WRITE(GEN7_ROW_CHICKEN2,
7407 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7408
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007409 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007410 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7411 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7412 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7413
Ville Syrjälä46680e02014-01-22 21:33:01 +02007414 gen7_setup_fixed_func_scheduler(dev_priv);
7415
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007416 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007417 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007418 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007419 */
7420 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007421 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007422
Akash Goelc98f5062014-03-24 23:00:07 +05307423 /* WaDisableL3Bank2xClockGate:vlv
7424 * Disabling L3 clock gating- MMIO 940c[25] = 1
7425 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7426 I915_WRITE(GEN7_UCGCTL4,
7427 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007428
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007429 /*
7430 * BSpec says this must be set, even though
7431 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7432 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007433 I915_WRITE(CACHE_MODE_1,
7434 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007435
7436 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007437 * BSpec recommends 8x4 when MSAA is used,
7438 * however in practice 16x4 seems fastest.
7439 *
7440 * Note that PS/WM thread counts depend on the WIZ hashing
7441 * disable bit, which we don't touch here, but it's good
7442 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7443 */
7444 I915_WRITE(GEN7_GT_MODE,
7445 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7446
7447 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007448 * WaIncreaseL3CreditsForVLVB0:vlv
7449 * This is the hardware default actually.
7450 */
7451 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7452
7453 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007454 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007455 * Disable clock gating on th GCFG unit to prevent a delay
7456 * in the reporting of vblank events.
7457 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007458 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007459}
7460
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007461static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007462{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007463 /* WaVSRefCountFullforceMissDisable:chv */
7464 /* WaDSRefCountFullforceMissDisable:chv */
7465 I915_WRITE(GEN7_FF_THREAD_MODE,
7466 I915_READ(GEN7_FF_THREAD_MODE) &
7467 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007468
7469 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7470 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7471 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007472
7473 /* WaDisableCSUnitClockGating:chv */
7474 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7475 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007476
7477 /* WaDisableSDEUnitClockGating:chv */
7478 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7479 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007480
7481 /*
Imre Deak450174f2016-05-03 15:54:21 +03007482 * WaProgramL3SqcReg1Default:chv
7483 * See gfxspecs/Related Documents/Performance Guide/
7484 * LSQC Setting Recommendations.
7485 */
7486 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7487
7488 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007489 * GTT cache may not work with big pages, so if those
7490 * are ever enabled GTT cache may need to be disabled.
7491 */
7492 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007493}
7494
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007495static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007496{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007497 uint32_t dspclk_gate;
7498
7499 I915_WRITE(RENCLK_GATE_D1, 0);
7500 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7501 GS_UNIT_CLOCK_GATE_DISABLE |
7502 CL_UNIT_CLOCK_GATE_DISABLE);
7503 I915_WRITE(RAMCLK_GATE_D, 0);
7504 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7505 OVRUNIT_CLOCK_GATE_DISABLE |
7506 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007507 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007508 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7509 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007510
7511 /* WaDisableRenderCachePipelinedFlush */
7512 I915_WRITE(CACHE_MODE_0,
7513 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007514
Akash Goel4e046322014-04-04 17:14:38 +05307515 /* WaDisable_RenderCache_OperationalFlush:g4x */
7516 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7517
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007518 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007519}
7520
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007521static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007522{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007523 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7524 I915_WRITE(RENCLK_GATE_D2, 0);
7525 I915_WRITE(DSPCLK_GATE_D, 0);
7526 I915_WRITE(RAMCLK_GATE_D, 0);
7527 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007528 I915_WRITE(MI_ARB_STATE,
7529 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307530
7531 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7532 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007533}
7534
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007535static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007536{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007537 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7538 I965_RCC_CLOCK_GATE_DISABLE |
7539 I965_RCPB_CLOCK_GATE_DISABLE |
7540 I965_ISC_CLOCK_GATE_DISABLE |
7541 I965_FBC_CLOCK_GATE_DISABLE);
7542 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007543 I915_WRITE(MI_ARB_STATE,
7544 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307545
7546 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7547 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007548}
7549
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007550static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007551{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007552 u32 dstate = I915_READ(D_STATE);
7553
7554 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7555 DSTATE_DOT_CLOCK_GATING;
7556 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007557
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007558 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01007559 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007560
7561 /* IIR "flip pending" means done if this bit is set */
7562 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007563
7564 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007565 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007566
7567 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7568 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007569
7570 I915_WRITE(MI_ARB_STATE,
7571 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007572}
7573
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007574static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007575{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007576 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007577
7578 /* interrupts should cause a wake up from C3 */
7579 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7580 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007581
7582 I915_WRITE(MEM_MODE,
7583 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007584}
7585
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007586static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007587{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007588 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007589
7590 I915_WRITE(MEM_MODE,
7591 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7592 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007593}
7594
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007595void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007596{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007597 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007598}
7599
Ville Syrjälä712bf362016-10-31 22:37:23 +02007600void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007601{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007602 if (HAS_PCH_LPT(dev_priv))
7603 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007604}
7605
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007606static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007607{
7608 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7609}
7610
7611/**
7612 * intel_init_clock_gating_hooks - setup the clock gating hooks
7613 * @dev_priv: device private
7614 *
7615 * Setup the hooks that configure which clocks of a given platform can be
7616 * gated and also apply various GT and display specific workarounds for these
7617 * platforms. Note that some GT specific workarounds are applied separately
7618 * when GPU contexts or batchbuffers start their execution.
7619 */
7620void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7621{
7622 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007623 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007624 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007625 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007626 else if (IS_BROXTON(dev_priv))
7627 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7628 else if (IS_BROADWELL(dev_priv))
7629 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7630 else if (IS_CHERRYVIEW(dev_priv))
7631 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7632 else if (IS_HASWELL(dev_priv))
7633 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7634 else if (IS_IVYBRIDGE(dev_priv))
7635 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7636 else if (IS_VALLEYVIEW(dev_priv))
7637 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7638 else if (IS_GEN6(dev_priv))
7639 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7640 else if (IS_GEN5(dev_priv))
7641 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7642 else if (IS_G4X(dev_priv))
7643 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7644 else if (IS_CRESTLINE(dev_priv))
7645 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7646 else if (IS_BROADWATER(dev_priv))
7647 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7648 else if (IS_GEN3(dev_priv))
7649 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7650 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7651 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7652 else if (IS_GEN2(dev_priv))
7653 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7654 else {
7655 MISSING_CASE(INTEL_DEVID(dev_priv));
7656 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7657 }
7658}
7659
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007660/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007661void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007662{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007663 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007664
Daniel Vetterc921aba2012-04-26 23:28:17 +02007665 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007666 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007667 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007668 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007669 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02007670
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007671 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007672 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007673 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01007674 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01007675 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007676 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007677 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007678 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007679
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007680 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007681 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007682 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007683 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007684 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007685 dev_priv->display.compute_intermediate_wm =
7686 ilk_compute_intermediate_wm;
7687 dev_priv->display.initial_watermarks =
7688 ilk_initial_watermarks;
7689 dev_priv->display.optimize_watermarks =
7690 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007691 } else {
7692 DRM_DEBUG_KMS("Failed to read display plane latency. "
7693 "Disable CxSR\n");
7694 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007695 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007696 vlv_setup_wm_latency(dev_priv);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007697 dev_priv->display.update_wm = vlv_update_wm;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007698 } else if (IS_VALLEYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007699 vlv_setup_wm_latency(dev_priv);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007700 dev_priv->display.update_wm = vlv_update_wm;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007701 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007702 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007703 dev_priv->is_ddr3,
7704 dev_priv->fsb_freq,
7705 dev_priv->mem_freq)) {
7706 DRM_INFO("failed to find known CxSR latency "
7707 "(found ddr%s fsb freq %d, mem freq %d), "
7708 "disabling CxSR\n",
7709 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7710 dev_priv->fsb_freq, dev_priv->mem_freq);
7711 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007712 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007713 dev_priv->display.update_wm = NULL;
7714 } else
7715 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007716 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007717 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007718 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007719 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007720 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007721 dev_priv->display.update_wm = i9xx_update_wm;
7722 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007723 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007724 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007725 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007726 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007727 } else {
7728 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007729 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007730 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007731 } else {
7732 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007733 }
7734}
7735
Lyude87660502016-08-17 15:55:53 -04007736static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7737{
7738 uint32_t flags =
7739 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7740
7741 switch (flags) {
7742 case GEN6_PCODE_SUCCESS:
7743 return 0;
7744 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7745 case GEN6_PCODE_ILLEGAL_CMD:
7746 return -ENXIO;
7747 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01007748 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04007749 return -EOVERFLOW;
7750 case GEN6_PCODE_TIMEOUT:
7751 return -ETIMEDOUT;
7752 default:
7753 MISSING_CASE(flags)
7754 return 0;
7755 }
7756}
7757
7758static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7759{
7760 uint32_t flags =
7761 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7762
7763 switch (flags) {
7764 case GEN6_PCODE_SUCCESS:
7765 return 0;
7766 case GEN6_PCODE_ILLEGAL_CMD:
7767 return -ENXIO;
7768 case GEN7_PCODE_TIMEOUT:
7769 return -ETIMEDOUT;
7770 case GEN7_PCODE_ILLEGAL_DATA:
7771 return -EINVAL;
7772 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7773 return -EOVERFLOW;
7774 default:
7775 MISSING_CASE(flags);
7776 return 0;
7777 }
7778}
7779
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007780int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007781{
Lyude87660502016-08-17 15:55:53 -04007782 int status;
7783
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007784 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007785
Chris Wilson3f5582d2016-06-30 15:32:45 +01007786 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7787 * use te fw I915_READ variants to reduce the amount of work
7788 * required when reading/writing.
7789 */
7790
7791 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007792 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7793 return -EAGAIN;
7794 }
7795
Chris Wilson3f5582d2016-06-30 15:32:45 +01007796 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7797 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7798 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007799
Chris Wilson3f5582d2016-06-30 15:32:45 +01007800 if (intel_wait_for_register_fw(dev_priv,
7801 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7802 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007803 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7804 return -ETIMEDOUT;
7805 }
7806
Chris Wilson3f5582d2016-06-30 15:32:45 +01007807 *val = I915_READ_FW(GEN6_PCODE_DATA);
7808 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007809
Lyude87660502016-08-17 15:55:53 -04007810 if (INTEL_GEN(dev_priv) > 6)
7811 status = gen7_check_mailbox_status(dev_priv);
7812 else
7813 status = gen6_check_mailbox_status(dev_priv);
7814
7815 if (status) {
7816 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7817 status);
7818 return status;
7819 }
7820
Ben Widawsky42c05262012-09-26 10:34:00 -07007821 return 0;
7822}
7823
Chris Wilson3f5582d2016-06-30 15:32:45 +01007824int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04007825 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007826{
Lyude87660502016-08-17 15:55:53 -04007827 int status;
7828
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007829 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007830
Chris Wilson3f5582d2016-06-30 15:32:45 +01007831 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7832 * use te fw I915_READ variants to reduce the amount of work
7833 * required when reading/writing.
7834 */
7835
7836 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007837 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7838 return -EAGAIN;
7839 }
7840
Chris Wilson3f5582d2016-06-30 15:32:45 +01007841 I915_WRITE_FW(GEN6_PCODE_DATA, val);
7842 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007843
Chris Wilson3f5582d2016-06-30 15:32:45 +01007844 if (intel_wait_for_register_fw(dev_priv,
7845 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7846 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007847 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7848 return -ETIMEDOUT;
7849 }
7850
Chris Wilson3f5582d2016-06-30 15:32:45 +01007851 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007852
Lyude87660502016-08-17 15:55:53 -04007853 if (INTEL_GEN(dev_priv) > 6)
7854 status = gen7_check_mailbox_status(dev_priv);
7855 else
7856 status = gen6_check_mailbox_status(dev_priv);
7857
7858 if (status) {
7859 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
7860 status);
7861 return status;
7862 }
7863
Ben Widawsky42c05262012-09-26 10:34:00 -07007864 return 0;
7865}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007866
Ville Syrjälädd06f882014-11-10 22:55:12 +02007867static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7868{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007869 /*
7870 * N = val - 0xb7
7871 * Slow = Fast = GPLL ref * N
7872 */
7873 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007874}
7875
Fengguang Wub55dd642014-07-12 11:21:39 +02007876static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007877{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007878 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007879}
7880
Fengguang Wub55dd642014-07-12 11:21:39 +02007881static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307882{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007883 /*
7884 * N = val / 2
7885 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
7886 */
7887 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307888}
7889
Fengguang Wub55dd642014-07-12 11:21:39 +02007890static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307891{
Ville Syrjälä1c147622014-08-18 14:42:43 +03007892 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007893 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307894}
7895
Ville Syrjälä616bc822015-01-23 21:04:25 +02007896int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7897{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007898 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007899 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7900 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007901 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007902 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007903 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007904 return byt_gpu_freq(dev_priv, val);
7905 else
7906 return val * GT_FREQUENCY_MULTIPLIER;
7907}
7908
Ville Syrjälä616bc822015-01-23 21:04:25 +02007909int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7910{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007911 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007912 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7913 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007914 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007915 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007916 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007917 return byt_freq_opcode(dev_priv, val);
7918 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007919 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05307920}
7921
Chris Wilson6ad790c2015-04-07 16:20:31 +01007922struct request_boost {
7923 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007924 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007925};
7926
7927static void __intel_rps_boost_work(struct work_struct *work)
7928{
7929 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007930 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007931
Chris Wilsonf69a02c2016-07-01 17:23:16 +01007932 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01007933 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007934
Chris Wilsone8a261e2016-07-20 13:31:49 +01007935 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007936 kfree(boost);
7937}
7938
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007939void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007940{
7941 struct request_boost *boost;
7942
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007943 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007944 return;
7945
Chris Wilsonf69a02c2016-07-01 17:23:16 +01007946 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01007947 return;
7948
Chris Wilson6ad790c2015-04-07 16:20:31 +01007949 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
7950 if (boost == NULL)
7951 return;
7952
Chris Wilsone8a261e2016-07-20 13:31:49 +01007953 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007954
7955 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007956 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007957}
7958
Daniel Vetterf742a552013-12-06 10:17:53 +01007959void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007960{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007961 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01007962
Daniel Vetterf742a552013-12-06 10:17:53 +01007963 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01007964 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01007965
Chris Wilson54b4f682016-07-21 21:16:19 +01007966 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
7967 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01007968 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007969
Paulo Zanoni33688d92014-03-07 20:08:19 -03007970 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02007971 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01007972}