blob: c07f3b2b097289feef1b5b5bf7cbaf47a9339318 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Ville Syrjälä46f16e62016-10-31 22:37:22 +020059static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030060{
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
62 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030067
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +020068 /* WaEnableChickenDCPR:skl,bxt,kbl,glk */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030069 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
72 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +020073 /* WaFbcWakeMemOn:skl,bxt,kbl,glk */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030074 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
78 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
79 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030081}
82
Ville Syrjälä46f16e62016-10-31 22:37:22 +020083static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020084{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020085 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020086
Nick Hoatha7546152015-06-29 14:07:32 +010087 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
Imre Deak32608ca2015-03-11 11:10:27 +020091 /*
92 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020093 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020094 */
Imre Deak32608ca2015-03-11 11:10:27 +020095 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020096 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +020097
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200102 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
103 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200104}
105
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200106static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
107{
108 gen9_init_clock_gating(dev_priv);
109
110 /*
111 * WaDisablePWMClockGating:glk
112 * Backlight PWM may stop in the asserted state, causing backlight
113 * to stay fully on.
114 */
115 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
116 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200117
118 /* WaDDIIOTimeout:glk */
119 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
120 u32 val = I915_READ(CHICKEN_MISC_2);
121 val &= ~(GLK_CL0_PWR_DOWN |
122 GLK_CL1_PWR_DOWN |
123 GLK_CL2_PWR_DOWN);
124 I915_WRITE(CHICKEN_MISC_2, val);
125 }
126
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200127}
128
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200129static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200130{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200131 u32 tmp;
132
133 tmp = I915_READ(CLKCFG);
134
135 switch (tmp & CLKCFG_FSB_MASK) {
136 case CLKCFG_FSB_533:
137 dev_priv->fsb_freq = 533; /* 133*4 */
138 break;
139 case CLKCFG_FSB_800:
140 dev_priv->fsb_freq = 800; /* 200*4 */
141 break;
142 case CLKCFG_FSB_667:
143 dev_priv->fsb_freq = 667; /* 167*4 */
144 break;
145 case CLKCFG_FSB_400:
146 dev_priv->fsb_freq = 400; /* 100*4 */
147 break;
148 }
149
150 switch (tmp & CLKCFG_MEM_MASK) {
151 case CLKCFG_MEM_533:
152 dev_priv->mem_freq = 533;
153 break;
154 case CLKCFG_MEM_667:
155 dev_priv->mem_freq = 667;
156 break;
157 case CLKCFG_MEM_800:
158 dev_priv->mem_freq = 800;
159 break;
160 }
161
162 /* detect pineview DDR3 setting */
163 tmp = I915_READ(CSHRDDR3CTL);
164 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
165}
166
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200167static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200168{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200169 u16 ddrpll, csipll;
170
171 ddrpll = I915_READ16(DDRMPLL1);
172 csipll = I915_READ16(CSIPLL0);
173
174 switch (ddrpll & 0xff) {
175 case 0xc:
176 dev_priv->mem_freq = 800;
177 break;
178 case 0x10:
179 dev_priv->mem_freq = 1066;
180 break;
181 case 0x14:
182 dev_priv->mem_freq = 1333;
183 break;
184 case 0x18:
185 dev_priv->mem_freq = 1600;
186 break;
187 default:
188 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
189 ddrpll & 0xff);
190 dev_priv->mem_freq = 0;
191 break;
192 }
193
Daniel Vetter20e4d402012-08-08 23:35:39 +0200194 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200195
196 switch (csipll & 0x3ff) {
197 case 0x00c:
198 dev_priv->fsb_freq = 3200;
199 break;
200 case 0x00e:
201 dev_priv->fsb_freq = 3733;
202 break;
203 case 0x010:
204 dev_priv->fsb_freq = 4266;
205 break;
206 case 0x012:
207 dev_priv->fsb_freq = 4800;
208 break;
209 case 0x014:
210 dev_priv->fsb_freq = 5333;
211 break;
212 case 0x016:
213 dev_priv->fsb_freq = 5866;
214 break;
215 case 0x018:
216 dev_priv->fsb_freq = 6400;
217 break;
218 default:
219 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
220 csipll & 0x3ff);
221 dev_priv->fsb_freq = 0;
222 break;
223 }
224
225 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200226 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200227 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200228 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200229 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200230 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200231 }
232}
233
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300234static const struct cxsr_latency cxsr_latency_table[] = {
235 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
236 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
237 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
238 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
239 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
240
241 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
242 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
243 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
244 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
245 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
246
247 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
248 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
249 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
250 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
251 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
252
253 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
254 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
255 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
256 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
257 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
258
259 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
260 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
261 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
262 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
263 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
264
265 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
266 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
267 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
268 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
269 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
270};
271
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100272static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
273 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300274 int fsb,
275 int mem)
276{
277 const struct cxsr_latency *latency;
278 int i;
279
280 if (fsb == 0 || mem == 0)
281 return NULL;
282
283 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
284 latency = &cxsr_latency_table[i];
285 if (is_desktop == latency->is_desktop &&
286 is_ddr3 == latency->is_ddr3 &&
287 fsb == latency->fsb_freq && mem == latency->mem_freq)
288 return latency;
289 }
290
291 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
292
293 return NULL;
294}
295
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200296static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
303 if (enable)
304 val &= ~FORCE_DDR_HIGH_FREQ;
305 else
306 val |= FORCE_DDR_HIGH_FREQ;
307 val &= ~FORCE_DDR_LOW_FREQ;
308 val |= FORCE_DDR_FREQ_REQ_ACK;
309 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
310
311 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
312 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
313 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
314
315 mutex_unlock(&dev_priv->rps.hw_lock);
316}
317
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200318static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
319{
320 u32 val;
321
322 mutex_lock(&dev_priv->rps.hw_lock);
323
324 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
325 if (enable)
326 val |= DSP_MAXFIFO_PM5_ENABLE;
327 else
328 val &= ~DSP_MAXFIFO_PM5_ENABLE;
329 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
330
331 mutex_unlock(&dev_priv->rps.hw_lock);
332}
333
Ville Syrjäläf4998962015-03-10 17:02:21 +0200334#define FW_WM(value, plane) \
335 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
336
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200337static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300338{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200339 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300340 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300341
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100342 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200343 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300344 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300345 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200346 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200347 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300348 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300349 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200350 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200351 val = I915_READ(DSPFW3);
352 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
353 if (enable)
354 val |= PINEVIEW_SELF_REFRESH_EN;
355 else
356 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300357 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300358 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100359 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200360 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300361 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
362 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
363 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300364 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100365 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300366 /*
367 * FIXME can't find a bit like this for 915G, and
368 * and yet it does have the related watermark in
369 * FW_BLC_SELF. What's going on?
370 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200371 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300372 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
373 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
374 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300375 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300376 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200377 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300378 }
379
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200380 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
381
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200382 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
383 enableddisabled(enable),
384 enableddisabled(was_enabled));
385
386 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300387}
388
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300389/**
390 * intel_set_memory_cxsr - Configure CxSR state
391 * @dev_priv: i915 device
392 * @enable: Allow vs. disallow CxSR
393 *
394 * Allow or disallow the system to enter a special CxSR
395 * (C-state self refresh) state. What typically happens in CxSR mode
396 * is that several display FIFOs may get combined into a single larger
397 * FIFO for a particular plane (so called max FIFO mode) to allow the
398 * system to defer memory fetches longer, and the memory will enter
399 * self refresh.
400 *
401 * Note that enabling CxSR does not guarantee that the system enter
402 * this special mode, nor does it guarantee that the system stays
403 * in that mode once entered. So this just allows/disallows the system
404 * to autonomously utilize the CxSR mode. Other factors such as core
405 * C-states will affect when/if the system actually enters/exits the
406 * CxSR mode.
407 *
408 * Note that on VLV/CHV this actually only controls the max FIFO mode,
409 * and the system is free to enter/exit memory self refresh at any time
410 * even when the use of CxSR has been disallowed.
411 *
412 * While the system is actually in the CxSR/max FIFO mode, some plane
413 * control registers will not get latched on vblank. Thus in order to
414 * guarantee the system will respond to changes in the plane registers
415 * we must always disallow CxSR prior to making changes to those registers.
416 * Unfortunately the system will re-evaluate the CxSR conditions at
417 * frame start which happens after vblank start (which is when the plane
418 * registers would get latched), so we can't proceed with the plane update
419 * during the same frame where we disallowed CxSR.
420 *
421 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
422 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
423 * the hardware w.r.t. HPLL SR when writing to plane registers.
424 * Disallowing just CxSR is sufficient.
425 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200426bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200427{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200428 bool ret;
429
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200430 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200431 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200432 dev_priv->wm.vlv.cxsr = enable;
433 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200434
435 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200436}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200437
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300438/*
439 * Latency for FIFO fetches is dependent on several factors:
440 * - memory configuration (speed, channels)
441 * - chipset
442 * - current MCH state
443 * It can be fairly high in some situations, so here we assume a fairly
444 * pessimal value. It's a tradeoff between extra memory fetches (if we
445 * set this value too high, the FIFO will fetch frequently to stay full)
446 * and power consumption (set it too low to save power and we might see
447 * FIFO underruns and display "flicker").
448 *
449 * A value of 5us seems to be a good balance; safe for very low end
450 * platforms but not overly aggressive on lower latency configs.
451 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100452static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300453
Ville Syrjäläb5004722015-03-05 21:19:47 +0200454#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
455 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
456
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200457static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200458{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200459 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200460 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200461 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200462 enum pipe pipe = crtc->pipe;
463 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200464
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200465 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200466 uint32_t dsparb, dsparb2, dsparb3;
467 case PIPE_A:
468 dsparb = I915_READ(DSPARB);
469 dsparb2 = I915_READ(DSPARB2);
470 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
471 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
472 break;
473 case PIPE_B:
474 dsparb = I915_READ(DSPARB);
475 dsparb2 = I915_READ(DSPARB2);
476 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
477 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
478 break;
479 case PIPE_C:
480 dsparb2 = I915_READ(DSPARB2);
481 dsparb3 = I915_READ(DSPARB3);
482 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
483 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
484 break;
485 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200486 MISSING_CASE(pipe);
487 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200488 }
489
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200490 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
491 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
492 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
493 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200494}
495
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200496static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300497{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300498 uint32_t dsparb = I915_READ(DSPARB);
499 int size;
500
501 size = dsparb & 0x7f;
502 if (plane)
503 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
504
505 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
506 plane ? "B" : "A", size);
507
508 return size;
509}
510
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200511static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300512{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300513 uint32_t dsparb = I915_READ(DSPARB);
514 int size;
515
516 size = dsparb & 0x1ff;
517 if (plane)
518 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
519 size >>= 1; /* Convert to cachelines */
520
521 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
522 plane ? "B" : "A", size);
523
524 return size;
525}
526
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200527static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300528{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300529 uint32_t dsparb = I915_READ(DSPARB);
530 int size;
531
532 size = dsparb & 0x7f;
533 size >>= 2; /* Convert to cachelines */
534
535 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
536 plane ? "B" : "A",
537 size);
538
539 return size;
540}
541
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300542/* Pineview has different values for various configs */
543static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300544 .fifo_size = PINEVIEW_DISPLAY_FIFO,
545 .max_wm = PINEVIEW_MAX_WM,
546 .default_wm = PINEVIEW_DFT_WM,
547 .guard_size = PINEVIEW_GUARD_WM,
548 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300549};
550static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300551 .fifo_size = PINEVIEW_DISPLAY_FIFO,
552 .max_wm = PINEVIEW_MAX_WM,
553 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
554 .guard_size = PINEVIEW_GUARD_WM,
555 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556};
557static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300558 .fifo_size = PINEVIEW_CURSOR_FIFO,
559 .max_wm = PINEVIEW_CURSOR_MAX_WM,
560 .default_wm = PINEVIEW_CURSOR_DFT_WM,
561 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
562 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300563};
564static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300565 .fifo_size = PINEVIEW_CURSOR_FIFO,
566 .max_wm = PINEVIEW_CURSOR_MAX_WM,
567 .default_wm = PINEVIEW_CURSOR_DFT_WM,
568 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
569 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300570};
571static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300572 .fifo_size = G4X_FIFO_SIZE,
573 .max_wm = G4X_MAX_WM,
574 .default_wm = G4X_MAX_WM,
575 .guard_size = 2,
576 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300577};
578static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300579 .fifo_size = I965_CURSOR_FIFO,
580 .max_wm = I965_CURSOR_MAX_WM,
581 .default_wm = I965_CURSOR_DFT_WM,
582 .guard_size = 2,
583 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300584};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300585static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300586 .fifo_size = I965_CURSOR_FIFO,
587 .max_wm = I965_CURSOR_MAX_WM,
588 .default_wm = I965_CURSOR_DFT_WM,
589 .guard_size = 2,
590 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300591};
592static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300593 .fifo_size = I945_FIFO_SIZE,
594 .max_wm = I915_MAX_WM,
595 .default_wm = 1,
596 .guard_size = 2,
597 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300598};
599static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300600 .fifo_size = I915_FIFO_SIZE,
601 .max_wm = I915_MAX_WM,
602 .default_wm = 1,
603 .guard_size = 2,
604 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300605};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300606static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300607 .fifo_size = I855GM_FIFO_SIZE,
608 .max_wm = I915_MAX_WM,
609 .default_wm = 1,
610 .guard_size = 2,
611 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300612};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300613static const struct intel_watermark_params i830_bc_wm_info = {
614 .fifo_size = I855GM_FIFO_SIZE,
615 .max_wm = I915_MAX_WM/2,
616 .default_wm = 1,
617 .guard_size = 2,
618 .cacheline_size = I830_FIFO_LINE_SIZE,
619};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200620static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300621 .fifo_size = I830_FIFO_SIZE,
622 .max_wm = I915_MAX_WM,
623 .default_wm = 1,
624 .guard_size = 2,
625 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300626};
627
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300628/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300629 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
630 * @pixel_rate: Pipe pixel rate in kHz
631 * @cpp: Plane bytes per pixel
632 * @latency: Memory wakeup latency in 0.1us units
633 *
634 * Compute the watermark using the method 1 or "small buffer"
635 * formula. The caller may additonally add extra cachelines
636 * to account for TLB misses and clock crossings.
637 *
638 * This method is concerned with the short term drain rate
639 * of the FIFO, ie. it does not account for blanking periods
640 * which would effectively reduce the average drain rate across
641 * a longer period. The name "small" refers to the fact the
642 * FIFO is relatively small compared to the amount of data
643 * fetched.
644 *
645 * The FIFO level vs. time graph might look something like:
646 *
647 * |\ |\
648 * | \ | \
649 * __---__---__ (- plane active, _ blanking)
650 * -> time
651 *
652 * or perhaps like this:
653 *
654 * |\|\ |\|\
655 * __----__----__ (- plane active, _ blanking)
656 * -> time
657 *
658 * Returns:
659 * The watermark in bytes
660 */
661static unsigned int intel_wm_method1(unsigned int pixel_rate,
662 unsigned int cpp,
663 unsigned int latency)
664{
665 uint64_t ret;
666
667 ret = (uint64_t) pixel_rate * cpp * latency;
668 ret = DIV_ROUND_UP_ULL(ret, 10000);
669
670 return ret;
671}
672
673/**
674 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
675 * @pixel_rate: Pipe pixel rate in kHz
676 * @htotal: Pipe horizontal total
677 * @width: Plane width in pixels
678 * @cpp: Plane bytes per pixel
679 * @latency: Memory wakeup latency in 0.1us units
680 *
681 * Compute the watermark using the method 2 or "large buffer"
682 * formula. The caller may additonally add extra cachelines
683 * to account for TLB misses and clock crossings.
684 *
685 * This method is concerned with the long term drain rate
686 * of the FIFO, ie. it does account for blanking periods
687 * which effectively reduce the average drain rate across
688 * a longer period. The name "large" refers to the fact the
689 * FIFO is relatively large compared to the amount of data
690 * fetched.
691 *
692 * The FIFO level vs. time graph might look something like:
693 *
694 * |\___ |\___
695 * | \___ | \___
696 * | \ | \
697 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
698 * -> time
699 *
700 * Returns:
701 * The watermark in bytes
702 */
703static unsigned int intel_wm_method2(unsigned int pixel_rate,
704 unsigned int htotal,
705 unsigned int width,
706 unsigned int cpp,
707 unsigned int latency)
708{
709 unsigned int ret;
710
711 /*
712 * FIXME remove once all users are computing
713 * watermarks in the correct place.
714 */
715 if (WARN_ON_ONCE(htotal == 0))
716 htotal = 1;
717
718 ret = (latency * pixel_rate) / (htotal * 10000);
719 ret = (ret + 1) * width * cpp;
720
721 return ret;
722}
723
724/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300725 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300726 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300727 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200728 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300729 * @latency_ns: memory latency for the platform
730 *
731 * Calculate the watermark level (the level at which the display plane will
732 * start fetching from memory again). Each chip has a different display
733 * FIFO size and allocation, so the caller needs to figure that out and pass
734 * in the correct intel_watermark_params structure.
735 *
736 * As the pixel clock runs, the FIFO will be drained at a rate that depends
737 * on the pixel size. When it reaches the watermark level, it'll start
738 * fetching FIFO line sized based chunks from memory until the FIFO fills
739 * past the watermark point. If the FIFO drains completely, a FIFO underrun
740 * will occur, and a display engine hang could result.
741 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300742static unsigned int intel_calculate_wm(int pixel_rate,
743 const struct intel_watermark_params *wm,
744 int fifo_size, int cpp,
745 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300746{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300747 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300748
749 /*
750 * Note: we need to make sure we don't overflow for various clock &
751 * latency values.
752 * clocks go from a few thousand to several hundred thousand.
753 * latency is usually a few thousand
754 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300755 entries = intel_wm_method1(pixel_rate, cpp,
756 latency_ns / 100);
757 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
758 wm->guard_size;
759 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300760
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300761 wm_size = fifo_size - entries;
762 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300763
764 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300765 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300766 wm_size = wm->max_wm;
767 if (wm_size <= 0)
768 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300769
770 /*
771 * Bspec seems to indicate that the value shouldn't be lower than
772 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
773 * Lets go for 8 which is the burst size since certain platforms
774 * already use a hardcoded 8 (which is what the spec says should be
775 * done).
776 */
777 if (wm_size <= 8)
778 wm_size = 8;
779
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300780 return wm_size;
781}
782
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300783static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
784{
785 return dev_priv->wm.max_level + 1;
786}
787
Ville Syrjälä24304d812017-03-14 17:10:49 +0200788static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
789 const struct intel_plane_state *plane_state)
790{
791 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
792
793 /* FIXME check the 'enable' instead */
794 if (!crtc_state->base.active)
795 return false;
796
797 /*
798 * Treat cursor with fb as always visible since cursor updates
799 * can happen faster than the vrefresh rate, and the current
800 * watermark code doesn't handle that correctly. Cursor updates
801 * which set/clear the fb or change the cursor size are going
802 * to get throttled by intel_legacy_cursor_update() to work
803 * around this problem with the watermark code.
804 */
805 if (plane->id == PLANE_CURSOR)
806 return plane_state->base.fb != NULL;
807 else
808 return plane_state->base.visible;
809}
810
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200811static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300812{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200813 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300814
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200815 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200816 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300817 if (enabled)
818 return NULL;
819 enabled = crtc;
820 }
821 }
822
823 return enabled;
824}
825
Ville Syrjälä432081b2016-10-31 22:37:03 +0200826static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300827{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200828 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200829 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300830 const struct cxsr_latency *latency;
831 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300832 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300833
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100834 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
835 dev_priv->is_ddr3,
836 dev_priv->fsb_freq,
837 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300838 if (!latency) {
839 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300840 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300841 return;
842 }
843
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200844 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300845 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200846 const struct drm_display_mode *adjusted_mode =
847 &crtc->config->base.adjusted_mode;
848 const struct drm_framebuffer *fb =
849 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200850 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300851 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300852
853 /* Display SR */
854 wm = intel_calculate_wm(clock, &pineview_display_wm,
855 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200856 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300857 reg = I915_READ(DSPFW1);
858 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200859 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300860 I915_WRITE(DSPFW1, reg);
861 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
862
863 /* cursor SR */
864 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
865 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300866 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300867 reg = I915_READ(DSPFW3);
868 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200869 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300870 I915_WRITE(DSPFW3, reg);
871
872 /* Display HPLL off SR */
873 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
874 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200875 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300876 reg = I915_READ(DSPFW3);
877 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200878 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300879 I915_WRITE(DSPFW3, reg);
880
881 /* cursor HPLL off SR */
882 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
883 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300884 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300885 reg = I915_READ(DSPFW3);
886 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200887 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300888 I915_WRITE(DSPFW3, reg);
889 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
890
Imre Deak5209b1f2014-07-01 12:36:17 +0300891 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300892 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300893 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300894 }
895}
896
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300897/*
898 * Documentation says:
899 * "If the line size is small, the TLB fetches can get in the way of the
900 * data fetches, causing some lag in the pixel data return which is not
901 * accounted for in the above formulas. The following adjustment only
902 * needs to be applied if eight whole lines fit in the buffer at once.
903 * The WM is adjusted upwards by the difference between the FIFO size
904 * and the size of 8 whole lines. This adjustment is always performed
905 * in the actual pixel depth regardless of whether FBC is enabled or not."
906 */
907static int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
908{
909 int tlb_miss = fifo_size * 64 - width * cpp * 8;
910
911 return max(0, tlb_miss);
912}
913
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200914static bool g4x_compute_wm0(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300915 int plane,
916 const struct intel_watermark_params *display,
917 int display_latency_ns,
918 const struct intel_watermark_params *cursor,
919 int cursor_latency_ns,
920 int *plane_wm,
921 int *cursor_wm)
922{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200923 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300924 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200925 const struct drm_framebuffer *fb;
Ville Syrjälä624a0ac2017-04-21 21:14:25 +0300926 int htotal, plane_width, cursor_width, clock, cpp;
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300927 int entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300928
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200929 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200930 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300931 *cursor_wm = cursor->guard_size;
932 *plane_wm = display->guard_size;
933 return false;
934 }
935
Ville Syrjäläefc26112016-10-31 22:37:04 +0200936 adjusted_mode = &crtc->config->base.adjusted_mode;
937 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100938 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800939 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä624a0ac2017-04-21 21:14:25 +0300940 plane_width = crtc->config->pipe_src_w;
941 cursor_width = crtc->base.cursor->state->crtc_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200942 cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300943
944 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300945 entries = intel_wm_method1(clock, cpp, display_latency_ns / 100);
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300946 entries += g4x_tlb_miss_wa(display->fifo_size, plane_width, cpp);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300947 entries = DIV_ROUND_UP(entries, display->cacheline_size);
948 *plane_wm = entries + display->guard_size;
949 if (*plane_wm > (int)display->max_wm)
950 *plane_wm = display->max_wm;
951
952 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300953 entries = intel_wm_method2(clock, htotal, cursor_width, 4,
954 cursor_latency_ns / 100);
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300955 entries += g4x_tlb_miss_wa(cursor->fifo_size, cursor_width, 4);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300956 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
957 *cursor_wm = entries + cursor->guard_size;
958 if (*cursor_wm > (int)cursor->max_wm)
959 *cursor_wm = (int)cursor->max_wm;
960
961 return true;
962}
963
964/*
965 * Check the wm result.
966 *
967 * If any calculated watermark values is larger than the maximum value that
968 * can be programmed into the associated watermark register, that watermark
969 * must be disabled.
970 */
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200971static bool g4x_check_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300972 int display_wm, int cursor_wm,
973 const struct intel_watermark_params *display,
974 const struct intel_watermark_params *cursor)
975{
976 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
977 display_wm, cursor_wm);
978
979 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100980 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300981 display_wm, display->max_wm);
982 return false;
983 }
984
985 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100986 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300987 cursor_wm, cursor->max_wm);
988 return false;
989 }
990
991 if (!(display_wm || cursor_wm)) {
992 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
993 return false;
994 }
995
996 return true;
997}
998
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200999static bool g4x_compute_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001000 int plane,
1001 int latency_ns,
1002 const struct intel_watermark_params *display,
1003 const struct intel_watermark_params *cursor,
1004 int *display_wm, int *cursor_wm)
1005{
Ville Syrjäläefc26112016-10-31 22:37:04 +02001006 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001007 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001008 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +02001009 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001010 int small, large;
1011 int entries;
1012
1013 if (!latency_ns) {
1014 *display_wm = *cursor_wm = 0;
1015 return false;
1016 }
1017
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001018 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001019 adjusted_mode = &crtc->config->base.adjusted_mode;
1020 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001021 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001022 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001023 hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02001024 cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001025
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001026 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001027 small = intel_wm_method1(clock, cpp, latency_ns / 100);
1028 large = intel_wm_method2(clock, htotal, hdisplay, cpp,
1029 latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001030 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1031 *display_wm = entries + display->guard_size;
1032
1033 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001034 entries = intel_wm_method2(clock, htotal,
1035 crtc->base.cursor->state->crtc_w, 4,
1036 latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001037 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1038 *cursor_wm = entries + cursor->guard_size;
1039
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001040 return g4x_check_srwm(dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001041 *display_wm, *cursor_wm,
1042 display, cursor);
1043}
1044
Ville Syrjälä15665972015-03-10 16:16:28 +02001045#define FW_WM_VLV(value, plane) \
1046 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
1047
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001048static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001049 const struct vlv_wm_values *wm)
1050{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001051 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001052
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001053 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +02001054 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
1055
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001056 I915_WRITE(VLV_DDL(pipe),
1057 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
1058 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
1059 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
1060 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
1061 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001062
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +02001063 /*
1064 * Zero the (unused) WM1 watermarks, and also clear all the
1065 * high order bits so that there are no out of bounds values
1066 * present in the registers during the reprogramming.
1067 */
1068 I915_WRITE(DSPHOWM, 0);
1069 I915_WRITE(DSPHOWM1, 0);
1070 I915_WRITE(DSPFW4, 0);
1071 I915_WRITE(DSPFW5, 0);
1072 I915_WRITE(DSPFW6, 0);
1073
Ville Syrjäläae801522015-03-05 21:19:49 +02001074 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +02001075 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001076 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
1077 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
1078 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +02001079 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001080 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
1081 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
1082 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +02001083 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +02001084 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +02001085
1086 if (IS_CHERRYVIEW(dev_priv)) {
1087 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001088 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1089 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001090 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001091 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1092 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001093 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001094 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1095 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001096 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001097 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001098 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1099 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1100 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1101 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1102 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1103 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1104 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1105 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1106 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001107 } else {
1108 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001109 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1110 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001111 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001112 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001113 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1114 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1115 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1116 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1117 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1118 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001119 }
1120
1121 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001122}
1123
Ville Syrjälä15665972015-03-10 16:16:28 +02001124#undef FW_WM_VLV
1125
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001126/* latency must be in 0.1us units. */
1127static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001128 unsigned int htotal,
1129 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001130 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001131 unsigned int latency)
1132{
1133 unsigned int ret;
1134
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001135 ret = intel_wm_method2(pixel_rate, htotal,
1136 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001137 ret = DIV_ROUND_UP(ret, 64);
1138
1139 return ret;
1140}
1141
Ville Syrjäläbb726512016-10-31 22:37:24 +02001142static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001143{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001144 /* all latencies in usec */
1145 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1146
Ville Syrjälä58590c12015-09-08 21:05:12 +03001147 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1148
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001149 if (IS_CHERRYVIEW(dev_priv)) {
1150 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1151 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001152
1153 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001154 }
1155}
1156
Ville Syrjäläe339d672016-11-28 19:37:17 +02001157static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1158 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001159 int level)
1160{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001161 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001162 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001163 const struct drm_display_mode *adjusted_mode =
1164 &crtc_state->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001165 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001166
1167 if (dev_priv->wm.pri_latency[level] == 0)
1168 return USHRT_MAX;
1169
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001170 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001171 return 0;
1172
Daniel Vetteref426c12017-01-04 11:41:10 +01001173 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001174 clock = adjusted_mode->crtc_clock;
1175 htotal = adjusted_mode->crtc_htotal;
1176 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001177
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001178 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001179 /*
1180 * FIXME the formula gives values that are
1181 * too big for the cursor FIFO, and hence we
1182 * would never be able to use cursors. For
1183 * now just hardcode the watermark.
1184 */
1185 wm = 63;
1186 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001187 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001188 dev_priv->wm.pri_latency[level] * 10);
1189 }
1190
1191 return min_t(int, wm, USHRT_MAX);
1192}
1193
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001194static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1195{
1196 return (active_planes & (BIT(PLANE_SPRITE0) |
1197 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1198}
1199
Ville Syrjälä5012e602017-03-02 19:14:56 +02001200static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001201{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001202 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001203 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001204 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001205 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001206 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1207 int num_active_planes = hweight32(active_planes);
1208 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001209 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001210 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001211 unsigned int total_rate;
1212 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001213
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001214 /*
1215 * When enabling sprite0 after sprite1 has already been enabled
1216 * we tend to get an underrun unless sprite0 already has some
1217 * FIFO space allcoated. Hence we always allocate at least one
1218 * cacheline for sprite0 whenever sprite1 is enabled.
1219 *
1220 * All other plane enable sequences appear immune to this problem.
1221 */
1222 if (vlv_need_sprite0_fifo_workaround(active_planes))
1223 sprite0_fifo_extra = 1;
1224
Ville Syrjälä5012e602017-03-02 19:14:56 +02001225 total_rate = raw->plane[PLANE_PRIMARY] +
1226 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001227 raw->plane[PLANE_SPRITE1] +
1228 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001229
Ville Syrjälä5012e602017-03-02 19:14:56 +02001230 if (total_rate > fifo_size)
1231 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001232
Ville Syrjälä5012e602017-03-02 19:14:56 +02001233 if (total_rate == 0)
1234 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001235
Ville Syrjälä5012e602017-03-02 19:14:56 +02001236 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001237 unsigned int rate;
1238
Ville Syrjälä5012e602017-03-02 19:14:56 +02001239 if ((active_planes & BIT(plane_id)) == 0) {
1240 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001241 continue;
1242 }
1243
Ville Syrjälä5012e602017-03-02 19:14:56 +02001244 rate = raw->plane[plane_id];
1245 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1246 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001247 }
1248
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001249 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1250 fifo_left -= sprite0_fifo_extra;
1251
Ville Syrjälä5012e602017-03-02 19:14:56 +02001252 fifo_state->plane[PLANE_CURSOR] = 63;
1253
1254 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001255
1256 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001257 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001258 int plane_extra;
1259
1260 if (fifo_left == 0)
1261 break;
1262
Ville Syrjälä5012e602017-03-02 19:14:56 +02001263 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001264 continue;
1265
1266 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001267 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001268 fifo_left -= plane_extra;
1269 }
1270
Ville Syrjälä5012e602017-03-02 19:14:56 +02001271 WARN_ON(active_planes != 0 && fifo_left != 0);
1272
1273 /* give it all to the first plane if none are active */
1274 if (active_planes == 0) {
1275 WARN_ON(fifo_left != fifo_size);
1276 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1277 }
1278
1279 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001280}
1281
Ville Syrjäläff32c542017-03-02 19:14:57 +02001282/* mark all levels starting from 'level' as invalid */
1283static void vlv_invalidate_wms(struct intel_crtc *crtc,
1284 struct vlv_wm_state *wm_state, int level)
1285{
1286 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1287
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001288 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001289 enum plane_id plane_id;
1290
1291 for_each_plane_id_on_crtc(crtc, plane_id)
1292 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1293
1294 wm_state->sr[level].cursor = USHRT_MAX;
1295 wm_state->sr[level].plane = USHRT_MAX;
1296 }
1297}
1298
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001299static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1300{
1301 if (wm > fifo_size)
1302 return USHRT_MAX;
1303 else
1304 return fifo_size - wm;
1305}
1306
Ville Syrjäläff32c542017-03-02 19:14:57 +02001307/*
1308 * Starting from 'level' set all higher
1309 * levels to 'value' in the "raw" watermarks.
1310 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001311static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001312 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001313{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001314 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001315 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001316 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001317
Ville Syrjäläff32c542017-03-02 19:14:57 +02001318 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001319 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001320
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001321 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001322 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001323 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001324
1325 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001326}
1327
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001328static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1329 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001330{
1331 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1332 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001333 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001334 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001335 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001336
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001337 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001338 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1339 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001340 }
1341
1342 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001343 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001344 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1345 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1346
Ville Syrjäläff32c542017-03-02 19:14:57 +02001347 if (wm > max_wm)
1348 break;
1349
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001350 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001351 raw->plane[plane_id] = wm;
1352 }
1353
1354 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001355 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001356
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001357out:
1358 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001359 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001360 plane->base.name,
1361 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1362 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1363 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1364
1365 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001366}
1367
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001368static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1369 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001370{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001371 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001372 &crtc_state->wm.vlv.raw[level];
1373 const struct vlv_fifo_state *fifo_state =
1374 &crtc_state->wm.vlv.fifo_state;
1375
1376 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1377}
1378
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001379static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001380{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001381 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1382 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1383 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1384 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001385}
1386
1387static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001388{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001389 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001390 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001391 struct intel_atomic_state *state =
1392 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001393 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001394 const struct vlv_fifo_state *fifo_state =
1395 &crtc_state->wm.vlv.fifo_state;
1396 int num_active_planes = hweight32(crtc_state->active_planes &
1397 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001398 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001399 struct intel_plane_state *plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001400 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001401 enum plane_id plane_id;
1402 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001403 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001404
Ville Syrjäläff32c542017-03-02 19:14:57 +02001405 for_each_intel_plane_in_state(state, plane, plane_state, i) {
1406 const struct intel_plane_state *old_plane_state =
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001407 to_intel_plane_state(plane->base.state);
1408
Ville Syrjäläff32c542017-03-02 19:14:57 +02001409 if (plane_state->base.crtc != &crtc->base &&
1410 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001411 continue;
1412
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001413 if (vlv_raw_plane_wm_compute(crtc_state, plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001414 dirty |= BIT(plane->id);
1415 }
1416
1417 /*
1418 * DSPARB registers may have been reset due to the
1419 * power well being turned off. Make sure we restore
1420 * them to a consistent state even if no primary/sprite
1421 * planes are initially active.
1422 */
1423 if (needs_modeset)
1424 crtc_state->fifo_changed = true;
1425
1426 if (!dirty)
1427 return 0;
1428
1429 /* cursor changes don't warrant a FIFO recompute */
1430 if (dirty & ~BIT(PLANE_CURSOR)) {
1431 const struct intel_crtc_state *old_crtc_state =
1432 to_intel_crtc_state(crtc->base.state);
1433 const struct vlv_fifo_state *old_fifo_state =
1434 &old_crtc_state->wm.vlv.fifo_state;
1435
1436 ret = vlv_compute_fifo(crtc_state);
1437 if (ret)
1438 return ret;
1439
1440 if (needs_modeset ||
1441 memcmp(old_fifo_state, fifo_state,
1442 sizeof(*fifo_state)) != 0)
1443 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001444 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001445
Ville Syrjäläff32c542017-03-02 19:14:57 +02001446 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001447 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001448 /*
1449 * Note that enabling cxsr with no primary/sprite planes
1450 * enabled can wedge the pipe. Hence we only allow cxsr
1451 * with exactly one enabled primary/sprite plane.
1452 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001453 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001454
Ville Syrjälä5012e602017-03-02 19:14:56 +02001455 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001456 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001457 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001458
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001459 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001460 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001461
Ville Syrjäläff32c542017-03-02 19:14:57 +02001462 for_each_plane_id_on_crtc(crtc, plane_id) {
1463 wm_state->wm[level].plane[plane_id] =
1464 vlv_invert_wm_value(raw->plane[plane_id],
1465 fifo_state->plane[plane_id]);
1466 }
1467
1468 wm_state->sr[level].plane =
1469 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001470 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001471 raw->plane[PLANE_SPRITE1]),
1472 sr_fifo_size);
1473
1474 wm_state->sr[level].cursor =
1475 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1476 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001477 }
1478
Ville Syrjäläff32c542017-03-02 19:14:57 +02001479 if (level == 0)
1480 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001481
Ville Syrjäläff32c542017-03-02 19:14:57 +02001482 /* limit to only levels we can actually handle */
1483 wm_state->num_levels = level;
1484
1485 /* invalidate the higher levels */
1486 vlv_invalidate_wms(crtc, wm_state, level);
1487
1488 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001489}
1490
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001491#define VLV_FIFO(plane, value) \
1492 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1493
Ville Syrjäläff32c542017-03-02 19:14:57 +02001494static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1495 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001496{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001497 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001498 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001499 const struct vlv_fifo_state *fifo_state =
1500 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001501 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001502
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001503 if (!crtc_state->fifo_changed)
1504 return;
1505
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001506 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1507 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1508 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001509
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001510 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1511 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001512
Ville Syrjäläc137d662017-03-02 19:15:06 +02001513 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1514
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001515 /*
1516 * uncore.lock serves a double purpose here. It allows us to
1517 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1518 * it protects the DSPARB registers from getting clobbered by
1519 * parallel updates from multiple pipes.
1520 *
1521 * intel_pipe_update_start() has already disabled interrupts
1522 * for us, so a plain spin_lock() is sufficient here.
1523 */
1524 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001525
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001526 switch (crtc->pipe) {
1527 uint32_t dsparb, dsparb2, dsparb3;
1528 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001529 dsparb = I915_READ_FW(DSPARB);
1530 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001531
1532 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1533 VLV_FIFO(SPRITEB, 0xff));
1534 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1535 VLV_FIFO(SPRITEB, sprite1_start));
1536
1537 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1538 VLV_FIFO(SPRITEB_HI, 0x1));
1539 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1540 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1541
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001542 I915_WRITE_FW(DSPARB, dsparb);
1543 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001544 break;
1545 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001546 dsparb = I915_READ_FW(DSPARB);
1547 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001548
1549 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1550 VLV_FIFO(SPRITED, 0xff));
1551 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1552 VLV_FIFO(SPRITED, sprite1_start));
1553
1554 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1555 VLV_FIFO(SPRITED_HI, 0xff));
1556 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1557 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1558
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001559 I915_WRITE_FW(DSPARB, dsparb);
1560 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001561 break;
1562 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001563 dsparb3 = I915_READ_FW(DSPARB3);
1564 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001565
1566 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1567 VLV_FIFO(SPRITEF, 0xff));
1568 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1569 VLV_FIFO(SPRITEF, sprite1_start));
1570
1571 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1572 VLV_FIFO(SPRITEF_HI, 0xff));
1573 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1574 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1575
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001576 I915_WRITE_FW(DSPARB3, dsparb3);
1577 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001578 break;
1579 default:
1580 break;
1581 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001582
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001583 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001584
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001585 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001586}
1587
1588#undef VLV_FIFO
1589
Ville Syrjälä4841da52017-03-02 19:14:59 +02001590static int vlv_compute_intermediate_wm(struct drm_device *dev,
1591 struct intel_crtc *crtc,
1592 struct intel_crtc_state *crtc_state)
1593{
1594 struct vlv_wm_state *intermediate = &crtc_state->wm.vlv.intermediate;
1595 const struct vlv_wm_state *optimal = &crtc_state->wm.vlv.optimal;
1596 const struct vlv_wm_state *active = &crtc->wm.active.vlv;
1597 int level;
1598
1599 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001600 intermediate->cxsr = optimal->cxsr && active->cxsr &&
1601 !crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02001602
1603 for (level = 0; level < intermediate->num_levels; level++) {
1604 enum plane_id plane_id;
1605
1606 for_each_plane_id_on_crtc(crtc, plane_id) {
1607 intermediate->wm[level].plane[plane_id] =
1608 min(optimal->wm[level].plane[plane_id],
1609 active->wm[level].plane[plane_id]);
1610 }
1611
1612 intermediate->sr[level].plane = min(optimal->sr[level].plane,
1613 active->sr[level].plane);
1614 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
1615 active->sr[level].cursor);
1616 }
1617
1618 vlv_invalidate_wms(crtc, intermediate, level);
1619
1620 /*
1621 * If our intermediate WM are identical to the final WM, then we can
1622 * omit the post-vblank programming; only update if it's different.
1623 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001624 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
1625 crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02001626
1627 return 0;
1628}
1629
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001630static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001631 struct vlv_wm_values *wm)
1632{
1633 struct intel_crtc *crtc;
1634 int num_active_crtcs = 0;
1635
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001636 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001637 wm->cxsr = true;
1638
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001639 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02001640 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001641
1642 if (!crtc->active)
1643 continue;
1644
1645 if (!wm_state->cxsr)
1646 wm->cxsr = false;
1647
1648 num_active_crtcs++;
1649 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1650 }
1651
1652 if (num_active_crtcs != 1)
1653 wm->cxsr = false;
1654
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001655 if (num_active_crtcs > 1)
1656 wm->level = VLV_WM_LEVEL_PM2;
1657
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001658 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02001659 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001660 enum pipe pipe = crtc->pipe;
1661
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001662 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001663 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001664 wm->sr = wm_state->sr[wm->level];
1665
Ville Syrjälä1b313892016-11-28 19:37:08 +02001666 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
1667 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
1668 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
1669 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001670 }
1671}
1672
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001673static bool is_disabling(int old, int new, int threshold)
1674{
1675 return old >= threshold && new < threshold;
1676}
1677
1678static bool is_enabling(int old, int new, int threshold)
1679{
1680 return old < threshold && new >= threshold;
1681}
1682
Ville Syrjäläff32c542017-03-02 19:14:57 +02001683static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001684{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001685 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
1686 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001687
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001688 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001689
Ville Syrjäläff32c542017-03-02 19:14:57 +02001690 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001691 return;
1692
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001693 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001694 chv_set_memory_dvfs(dev_priv, false);
1695
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001696 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001697 chv_set_memory_pm5(dev_priv, false);
1698
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001699 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001700 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001701
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001702 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001703
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001704 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001705 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001706
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001707 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001708 chv_set_memory_pm5(dev_priv, true);
1709
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001710 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001711 chv_set_memory_dvfs(dev_priv, true);
1712
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001713 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001714}
1715
Ville Syrjäläff32c542017-03-02 19:14:57 +02001716static void vlv_initial_watermarks(struct intel_atomic_state *state,
1717 struct intel_crtc_state *crtc_state)
1718{
1719 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1720 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1721
1722 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02001723 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
1724 vlv_program_watermarks(dev_priv);
1725 mutex_unlock(&dev_priv->wm.wm_mutex);
1726}
1727
1728static void vlv_optimize_watermarks(struct intel_atomic_state *state,
1729 struct intel_crtc_state *crtc_state)
1730{
1731 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1733
1734 if (!crtc_state->wm.need_postvbl_update)
1735 return;
1736
1737 mutex_lock(&dev_priv->wm.wm_mutex);
1738 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001739 vlv_program_watermarks(dev_priv);
1740 mutex_unlock(&dev_priv->wm.wm_mutex);
1741}
1742
Ville Syrjäläae801522015-03-05 21:19:49 +02001743#define single_plane_enabled(mask) is_power_of_2(mask)
1744
Ville Syrjälä432081b2016-10-31 22:37:03 +02001745static void g4x_update_wm(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001746{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001747 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001748 static const int sr_latency_ns = 12000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001749 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1750 int plane_sr, cursor_sr;
1751 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001752 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001753
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001754 if (g4x_compute_wm0(dev_priv, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001755 &g4x_wm_info, pessimal_latency_ns,
1756 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001757 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001758 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001759
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001760 if (g4x_compute_wm0(dev_priv, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001761 &g4x_wm_info, pessimal_latency_ns,
1762 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001763 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001764 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001765
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001766 if (single_plane_enabled(enabled) &&
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001767 g4x_compute_srwm(dev_priv, ffs(enabled) - 1,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001768 sr_latency_ns,
1769 &g4x_wm_info,
1770 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001771 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001772 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001773 } else {
Imre Deak98584252014-06-13 14:54:20 +03001774 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001775 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001776 plane_sr = cursor_sr = 0;
1777 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001778
Ville Syrjäläa5043452014-06-28 02:04:18 +03001779 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1780 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001781 planea_wm, cursora_wm,
1782 planeb_wm, cursorb_wm,
1783 plane_sr, cursor_sr);
1784
1785 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001786 FW_WM(plane_sr, SR) |
1787 FW_WM(cursorb_wm, CURSORB) |
1788 FW_WM(planeb_wm, PLANEB) |
1789 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001790 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001791 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001792 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001793 /* HPLL off in SR has some issues on G4x... disable it */
1794 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001795 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001796 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001797
1798 if (cxsr_enabled)
1799 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001800}
1801
Ville Syrjälä432081b2016-10-31 22:37:03 +02001802static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001803{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001804 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001805 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001806 int srwm = 1;
1807 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001808 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001809
1810 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001811 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001812 if (crtc) {
1813 /* self-refresh has much higher latency */
1814 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001815 const struct drm_display_mode *adjusted_mode =
1816 &crtc->config->base.adjusted_mode;
1817 const struct drm_framebuffer *fb =
1818 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001819 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001820 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001821 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02001822 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001823 int entries;
1824
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001825 entries = intel_wm_method2(clock, htotal,
1826 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001827 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1828 srwm = I965_FIFO_SIZE - entries;
1829 if (srwm < 0)
1830 srwm = 1;
1831 srwm &= 0x1ff;
1832 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1833 entries, srwm);
1834
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001835 entries = intel_wm_method2(clock, htotal,
1836 crtc->base.cursor->state->crtc_w, 4,
1837 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001838 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001839 i965_cursor_wm_info.cacheline_size) +
1840 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001841
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001842 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001843 if (cursor_sr > i965_cursor_wm_info.max_wm)
1844 cursor_sr = i965_cursor_wm_info.max_wm;
1845
1846 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1847 "cursor %d\n", srwm, cursor_sr);
1848
Imre Deak98584252014-06-13 14:54:20 +03001849 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001850 } else {
Imre Deak98584252014-06-13 14:54:20 +03001851 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001852 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001853 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001854 }
1855
1856 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1857 srwm);
1858
1859 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001860 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1861 FW_WM(8, CURSORB) |
1862 FW_WM(8, PLANEB) |
1863 FW_WM(8, PLANEA));
1864 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1865 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001866 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001867 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001868
1869 if (cxsr_enabled)
1870 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001871}
1872
Ville Syrjäläf4998962015-03-10 17:02:21 +02001873#undef FW_WM
1874
Ville Syrjälä432081b2016-10-31 22:37:03 +02001875static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001876{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001877 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001878 const struct intel_watermark_params *wm_info;
1879 uint32_t fwater_lo;
1880 uint32_t fwater_hi;
1881 int cwm, srwm = 1;
1882 int fifo_size;
1883 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001884 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001885
Ville Syrjäläa9097be2016-10-31 22:37:20 +02001886 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001887 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001888 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001889 wm_info = &i915_wm_info;
1890 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001891 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001892
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001893 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001894 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001895 if (intel_crtc_active(crtc)) {
1896 const struct drm_display_mode *adjusted_mode =
1897 &crtc->config->base.adjusted_mode;
1898 const struct drm_framebuffer *fb =
1899 crtc->base.primary->state->fb;
1900 int cpp;
1901
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001902 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001903 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001904 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001905 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001906
Damien Lespiau241bfc32013-09-25 16:45:37 +01001907 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001908 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001909 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001910 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001911 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001912 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001913 if (planea_wm > (long)wm_info->max_wm)
1914 planea_wm = wm_info->max_wm;
1915 }
1916
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001917 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001918 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001919
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001920 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001921 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001922 if (intel_crtc_active(crtc)) {
1923 const struct drm_display_mode *adjusted_mode =
1924 &crtc->config->base.adjusted_mode;
1925 const struct drm_framebuffer *fb =
1926 crtc->base.primary->state->fb;
1927 int cpp;
1928
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001929 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001930 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001931 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001932 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001933
Damien Lespiau241bfc32013-09-25 16:45:37 +01001934 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001935 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001936 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001937 if (enabled == NULL)
1938 enabled = crtc;
1939 else
1940 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001941 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001942 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001943 if (planeb_wm > (long)wm_info->max_wm)
1944 planeb_wm = wm_info->max_wm;
1945 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001946
1947 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1948
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001949 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001950 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001951
Ville Syrjäläefc26112016-10-31 22:37:04 +02001952 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001953
1954 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001955 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001956 enabled = NULL;
1957 }
1958
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001959 /*
1960 * Overlay gets an aggressive default since video jitter is bad.
1961 */
1962 cwm = 2;
1963
1964 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001965 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001966
1967 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02001968 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001969 /* self-refresh has much higher latency */
1970 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001971 const struct drm_display_mode *adjusted_mode =
1972 &enabled->config->base.adjusted_mode;
1973 const struct drm_framebuffer *fb =
1974 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001975 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001976 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001977 int hdisplay = enabled->config->pipe_src_w;
1978 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001979 int entries;
1980
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001981 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001982 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001983 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001984 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001985
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001986 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
1987 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001988 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1989 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1990 srwm = wm_info->fifo_size - entries;
1991 if (srwm < 0)
1992 srwm = 1;
1993
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001994 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001995 I915_WRITE(FW_BLC_SELF,
1996 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001997 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001998 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1999 }
2000
2001 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2002 planea_wm, planeb_wm, cwm, srwm);
2003
2004 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2005 fwater_hi = (cwm & 0x1f);
2006
2007 /* Set request length to 8 cachelines per fetch */
2008 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2009 fwater_hi = fwater_hi | (1 << 8);
2010
2011 I915_WRITE(FW_BLC, fwater_lo);
2012 I915_WRITE(FW_BLC2, fwater_hi);
2013
Imre Deak5209b1f2014-07-01 12:36:17 +03002014 if (enabled)
2015 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002016}
2017
Ville Syrjälä432081b2016-10-31 22:37:03 +02002018static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002019{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002020 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002021 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002022 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002023 uint32_t fwater_lo;
2024 int planea_wm;
2025
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002026 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002027 if (crtc == NULL)
2028 return;
2029
Ville Syrjäläefc26112016-10-31 22:37:04 +02002030 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002031 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002032 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02002033 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01002034 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002035 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2036 fwater_lo |= (3<<8) | planea_wm;
2037
2038 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2039
2040 I915_WRITE(FW_BLC, fwater_lo);
2041}
2042
Ville Syrjälä37126462013-08-01 16:18:55 +03002043/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002044static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2045 unsigned int cpp,
2046 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002047{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002048 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002049
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002050 ret = intel_wm_method1(pixel_rate, cpp, latency);
2051 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002052
2053 return ret;
2054}
2055
Ville Syrjälä37126462013-08-01 16:18:55 +03002056/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002057static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2058 unsigned int htotal,
2059 unsigned int width,
2060 unsigned int cpp,
2061 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002062{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002063 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002064
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002065 ret = intel_wm_method2(pixel_rate, htotal,
2066 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002067 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002068
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002069 return ret;
2070}
2071
Ville Syrjälä23297042013-07-05 11:57:17 +03002072static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02002073 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002074{
Matt Roper15126882015-12-03 11:37:40 -08002075 /*
2076 * Neither of these should be possible since this function shouldn't be
2077 * called if the CRTC is off or the plane is invisible. But let's be
2078 * extra paranoid to avoid a potential divide-by-zero if we screw up
2079 * elsewhere in the driver.
2080 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002081 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002082 return 0;
2083 if (WARN_ON(!horiz_pixels))
2084 return 0;
2085
Ville Syrjäläac484962016-01-20 21:05:26 +02002086 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002087}
2088
Imre Deak820c1982013-12-17 14:46:36 +02002089struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002090 uint16_t pri;
2091 uint16_t spr;
2092 uint16_t cur;
2093 uint16_t fbc;
2094};
2095
Ville Syrjälä37126462013-08-01 16:18:55 +03002096/*
2097 * For both WM_PIPE and WM_LP.
2098 * mem_value must be in 0.1us units.
2099 */
Matt Roper7221fc32015-09-24 15:53:08 -07002100static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002101 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002102 uint32_t mem_value,
2103 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002104{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002105 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002106 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002107
Ville Syrjälä24304d812017-03-14 17:10:49 +02002108 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002109 return 0;
2110
Ville Syrjälä353c8592016-12-14 23:30:57 +02002111 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002112
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002113 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002114
2115 if (!is_lp)
2116 return method1;
2117
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002118 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002119 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002120 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002121 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002122
2123 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002124}
2125
Ville Syrjälä37126462013-08-01 16:18:55 +03002126/*
2127 * For both WM_PIPE and WM_LP.
2128 * mem_value must be in 0.1us units.
2129 */
Matt Roper7221fc32015-09-24 15:53:08 -07002130static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002131 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002132 uint32_t mem_value)
2133{
2134 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002135 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002136
Ville Syrjälä24304d812017-03-14 17:10:49 +02002137 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002138 return 0;
2139
Ville Syrjälä353c8592016-12-14 23:30:57 +02002140 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002141
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002142 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2143 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002144 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002145 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002146 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002147 return min(method1, method2);
2148}
2149
Ville Syrjälä37126462013-08-01 16:18:55 +03002150/*
2151 * For both WM_PIPE and WM_LP.
2152 * mem_value must be in 0.1us units.
2153 */
Matt Roper7221fc32015-09-24 15:53:08 -07002154static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002155 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002156 uint32_t mem_value)
2157{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002158 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002159
Ville Syrjälä24304d812017-03-14 17:10:49 +02002160 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002161 return 0;
2162
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002163 cpp = pstate->base.fb->format->cpp[0];
2164
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002165 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002166 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002167 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002168}
2169
Paulo Zanonicca32e92013-05-31 11:45:06 -03002170/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002171static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002172 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002173 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002174{
Ville Syrjälä83054942016-11-18 21:53:00 +02002175 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002176
Ville Syrjälä24304d812017-03-14 17:10:49 +02002177 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002178 return 0;
2179
Ville Syrjälä353c8592016-12-14 23:30:57 +02002180 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002181
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002182 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002183}
2184
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002185static unsigned int
2186ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002187{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002188 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002189 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002190 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002191 return 768;
2192 else
2193 return 512;
2194}
2195
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002196static unsigned int
2197ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2198 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002199{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002200 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002201 /* BDW primary/sprite plane watermarks */
2202 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002203 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002204 /* IVB/HSW primary/sprite plane watermarks */
2205 return level == 0 ? 127 : 1023;
2206 else if (!is_sprite)
2207 /* ILK/SNB primary plane watermarks */
2208 return level == 0 ? 127 : 511;
2209 else
2210 /* ILK/SNB sprite plane watermarks */
2211 return level == 0 ? 63 : 255;
2212}
2213
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002214static unsigned int
2215ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002216{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002217 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002218 return level == 0 ? 63 : 255;
2219 else
2220 return level == 0 ? 31 : 63;
2221}
2222
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002223static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002224{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002225 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002226 return 31;
2227 else
2228 return 15;
2229}
2230
Ville Syrjälä158ae642013-08-07 13:28:19 +03002231/* Calculate the maximum primary/sprite plane watermark */
2232static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2233 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002234 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002235 enum intel_ddb_partitioning ddb_partitioning,
2236 bool is_sprite)
2237{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002238 struct drm_i915_private *dev_priv = to_i915(dev);
2239 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002240
2241 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002242 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002243 return 0;
2244
2245 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002246 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002247 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002248
2249 /*
2250 * For some reason the non self refresh
2251 * FIFO size is only half of the self
2252 * refresh FIFO size on ILK/SNB.
2253 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002254 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002255 fifo_size /= 2;
2256 }
2257
Ville Syrjälä240264f2013-08-07 13:29:12 +03002258 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002259 /* level 0 is always calculated with 1:1 split */
2260 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2261 if (is_sprite)
2262 fifo_size *= 5;
2263 fifo_size /= 6;
2264 } else {
2265 fifo_size /= 2;
2266 }
2267 }
2268
2269 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002270 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002271}
2272
2273/* Calculate the maximum cursor plane watermark */
2274static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002275 int level,
2276 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002277{
2278 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002279 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002280 return 64;
2281
2282 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002283 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002284}
2285
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002286static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002287 int level,
2288 const struct intel_wm_config *config,
2289 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002290 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002291{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002292 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2293 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2294 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002295 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002296}
2297
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002298static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002299 int level,
2300 struct ilk_wm_maximums *max)
2301{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002302 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2303 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2304 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2305 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002306}
2307
Ville Syrjäläd9395652013-10-09 19:18:10 +03002308static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002309 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002310 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002311{
2312 bool ret;
2313
2314 /* already determined to be invalid? */
2315 if (!result->enable)
2316 return false;
2317
2318 result->enable = result->pri_val <= max->pri &&
2319 result->spr_val <= max->spr &&
2320 result->cur_val <= max->cur;
2321
2322 ret = result->enable;
2323
2324 /*
2325 * HACK until we can pre-compute everything,
2326 * and thus fail gracefully if LP0 watermarks
2327 * are exceeded...
2328 */
2329 if (level == 0 && !result->enable) {
2330 if (result->pri_val > max->pri)
2331 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2332 level, result->pri_val, max->pri);
2333 if (result->spr_val > max->spr)
2334 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2335 level, result->spr_val, max->spr);
2336 if (result->cur_val > max->cur)
2337 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2338 level, result->cur_val, max->cur);
2339
2340 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2341 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2342 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2343 result->enable = true;
2344 }
2345
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002346 return ret;
2347}
2348
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002349static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002350 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002351 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002352 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002353 struct intel_plane_state *pristate,
2354 struct intel_plane_state *sprstate,
2355 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002356 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002357{
2358 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2359 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2360 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2361
2362 /* WM1+ latency values stored in 0.5us units */
2363 if (level > 0) {
2364 pri_latency *= 5;
2365 spr_latency *= 5;
2366 cur_latency *= 5;
2367 }
2368
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002369 if (pristate) {
2370 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2371 pri_latency, level);
2372 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2373 }
2374
2375 if (sprstate)
2376 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2377
2378 if (curstate)
2379 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2380
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002381 result->enable = true;
2382}
2383
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002384static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002385hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002386{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002387 const struct intel_atomic_state *intel_state =
2388 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002389 const struct drm_display_mode *adjusted_mode =
2390 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002391 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002392
Matt Roperee91a152015-12-03 11:37:39 -08002393 if (!cstate->base.active)
2394 return 0;
2395 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2396 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002397 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002398 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002399
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002400 /* The WM are computed with base on how long it takes to fill a single
2401 * row at the given clock rate, multiplied by 8.
2402 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002403 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2404 adjusted_mode->crtc_clock);
2405 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002406 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002407
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002408 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2409 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002410}
2411
Ville Syrjäläbb726512016-10-31 22:37:24 +02002412static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2413 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002414{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002415 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002416 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002417 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002418 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002419
2420 /* read the first set of memory latencies[0:3] */
2421 val = 0; /* data0 to be programmed to 0 for first set */
2422 mutex_lock(&dev_priv->rps.hw_lock);
2423 ret = sandybridge_pcode_read(dev_priv,
2424 GEN9_PCODE_READ_MEM_LATENCY,
2425 &val);
2426 mutex_unlock(&dev_priv->rps.hw_lock);
2427
2428 if (ret) {
2429 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2430 return;
2431 }
2432
2433 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2434 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2435 GEN9_MEM_LATENCY_LEVEL_MASK;
2436 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2437 GEN9_MEM_LATENCY_LEVEL_MASK;
2438 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2439 GEN9_MEM_LATENCY_LEVEL_MASK;
2440
2441 /* read the second set of memory latencies[4:7] */
2442 val = 1; /* data0 to be programmed to 1 for second set */
2443 mutex_lock(&dev_priv->rps.hw_lock);
2444 ret = sandybridge_pcode_read(dev_priv,
2445 GEN9_PCODE_READ_MEM_LATENCY,
2446 &val);
2447 mutex_unlock(&dev_priv->rps.hw_lock);
2448 if (ret) {
2449 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2450 return;
2451 }
2452
2453 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2454 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2455 GEN9_MEM_LATENCY_LEVEL_MASK;
2456 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2457 GEN9_MEM_LATENCY_LEVEL_MASK;
2458 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2459 GEN9_MEM_LATENCY_LEVEL_MASK;
2460
Vandana Kannan367294b2014-11-04 17:06:46 +00002461 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002462 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2463 * need to be disabled. We make sure to sanitize the values out
2464 * of the punit to satisfy this requirement.
2465 */
2466 for (level = 1; level <= max_level; level++) {
2467 if (wm[level] == 0) {
2468 for (i = level + 1; i <= max_level; i++)
2469 wm[i] = 0;
2470 break;
2471 }
2472 }
2473
2474 /*
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02002475 * WaWmMemoryReadLatency:skl,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002476 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002477 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002478 * to add 2us to the various latency levels we retrieve from the
2479 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002480 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002481 if (wm[0] == 0) {
2482 wm[0] += 2;
2483 for (level = 1; level <= max_level; level++) {
2484 if (wm[level] == 0)
2485 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002486 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002487 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002488 }
2489
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002490 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002491 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2492
2493 wm[0] = (sskpd >> 56) & 0xFF;
2494 if (wm[0] == 0)
2495 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002496 wm[1] = (sskpd >> 4) & 0xFF;
2497 wm[2] = (sskpd >> 12) & 0xFF;
2498 wm[3] = (sskpd >> 20) & 0x1FF;
2499 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002500 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002501 uint32_t sskpd = I915_READ(MCH_SSKPD);
2502
2503 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2504 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2505 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2506 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002507 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002508 uint32_t mltr = I915_READ(MLTR_ILK);
2509
2510 /* ILK primary LP0 latency is 700 ns */
2511 wm[0] = 7;
2512 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2513 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002514 }
2515}
2516
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002517static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2518 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002519{
2520 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002521 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002522 wm[0] = 13;
2523}
2524
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002525static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2526 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002527{
2528 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002529 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002530 wm[0] = 13;
2531
2532 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002533 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002534 wm[3] *= 2;
2535}
2536
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002537int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002538{
2539 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002540 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002541 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002542 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002543 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002544 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002545 return 3;
2546 else
2547 return 2;
2548}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002549
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002550static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002551 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002552 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002553{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002554 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002555
2556 for (level = 0; level <= max_level; level++) {
2557 unsigned int latency = wm[level];
2558
2559 if (latency == 0) {
2560 DRM_ERROR("%s WM%d latency not provided\n",
2561 name, level);
2562 continue;
2563 }
2564
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002565 /*
2566 * - latencies are in us on gen9.
2567 * - before then, WM1+ latency values are in 0.5us units
2568 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002569 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002570 latency *= 10;
2571 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002572 latency *= 5;
2573
2574 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2575 name, level, wm[level],
2576 latency / 10, latency % 10);
2577 }
2578}
2579
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002580static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2581 uint16_t wm[5], uint16_t min)
2582{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002583 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002584
2585 if (wm[0] >= min)
2586 return false;
2587
2588 wm[0] = max(wm[0], min);
2589 for (level = 1; level <= max_level; level++)
2590 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2591
2592 return true;
2593}
2594
Ville Syrjäläbb726512016-10-31 22:37:24 +02002595static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002596{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002597 bool changed;
2598
2599 /*
2600 * The BIOS provided WM memory latency values are often
2601 * inadequate for high resolution displays. Adjust them.
2602 */
2603 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2604 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2605 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2606
2607 if (!changed)
2608 return;
2609
2610 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002611 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2612 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2613 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002614}
2615
Ville Syrjäläbb726512016-10-31 22:37:24 +02002616static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002617{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002618 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002619
2620 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2621 sizeof(dev_priv->wm.pri_latency));
2622 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2623 sizeof(dev_priv->wm.pri_latency));
2624
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002625 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002626 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002627
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002628 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2629 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2630 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002631
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002632 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02002633 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002634}
2635
Ville Syrjäläbb726512016-10-31 22:37:24 +02002636static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002637{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002638 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002639 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002640}
2641
Matt Ropered4a6a72016-02-23 17:20:13 -08002642static bool ilk_validate_pipe_wm(struct drm_device *dev,
2643 struct intel_pipe_wm *pipe_wm)
2644{
2645 /* LP0 watermark maximums depend on this pipe alone */
2646 const struct intel_wm_config config = {
2647 .num_pipes_active = 1,
2648 .sprites_enabled = pipe_wm->sprites_enabled,
2649 .sprites_scaled = pipe_wm->sprites_scaled,
2650 };
2651 struct ilk_wm_maximums max;
2652
2653 /* LP0 watermarks always use 1/2 DDB partitioning */
2654 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2655
2656 /* At least LP0 must be valid */
2657 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2658 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2659 return false;
2660 }
2661
2662 return true;
2663}
2664
Matt Roper261a27d2015-10-08 15:28:25 -07002665/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002666static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002667{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002668 struct drm_atomic_state *state = cstate->base.state;
2669 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002670 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002671 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002672 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002673 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002674 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002675 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002676 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002677 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002678 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002679
Matt Ropere8f1f022016-05-12 07:05:55 -07002680 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002681
Matt Roper43d59ed2015-09-24 15:53:07 -07002682 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002683 struct intel_plane_state *ps;
2684
2685 ps = intel_atomic_get_existing_plane_state(state,
2686 intel_plane);
2687 if (!ps)
2688 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002689
2690 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002691 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002692 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002693 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002694 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002695 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002696 }
2697
Matt Ropered4a6a72016-02-23 17:20:13 -08002698 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002699 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002700 pipe_wm->sprites_enabled = sprstate->base.visible;
2701 pipe_wm->sprites_scaled = sprstate->base.visible &&
2702 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2703 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002704 }
2705
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002706 usable_level = max_level;
2707
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002708 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002709 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002710 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002711
2712 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002713 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002714 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002715
Matt Roper86c8bbb2015-09-24 15:53:16 -07002716 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002717 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2718
2719 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2720 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002721
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002722 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002723 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002724
Matt Ropered4a6a72016-02-23 17:20:13 -08002725 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002726 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002727
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002728 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002729
2730 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002731 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002732
Matt Roper86c8bbb2015-09-24 15:53:16 -07002733 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002734 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002735
2736 /*
2737 * Disable any watermark level that exceeds the
2738 * register maximums since such watermarks are
2739 * always invalid.
2740 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002741 if (level > usable_level)
2742 continue;
2743
2744 if (ilk_validate_wm_level(level, &max, wm))
2745 pipe_wm->wm[level] = *wm;
2746 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002747 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002748 }
2749
Matt Roper86c8bbb2015-09-24 15:53:16 -07002750 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002751}
2752
2753/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002754 * Build a set of 'intermediate' watermark values that satisfy both the old
2755 * state and the new state. These can be programmed to the hardware
2756 * immediately.
2757 */
2758static int ilk_compute_intermediate_wm(struct drm_device *dev,
2759 struct intel_crtc *intel_crtc,
2760 struct intel_crtc_state *newstate)
2761{
Matt Ropere8f1f022016-05-12 07:05:55 -07002762 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002763 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002764 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002765
2766 /*
2767 * Start with the final, target watermarks, then combine with the
2768 * currently active watermarks to get values that are safe both before
2769 * and after the vblank.
2770 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002771 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002772 a->pipe_enabled |= b->pipe_enabled;
2773 a->sprites_enabled |= b->sprites_enabled;
2774 a->sprites_scaled |= b->sprites_scaled;
2775
2776 for (level = 0; level <= max_level; level++) {
2777 struct intel_wm_level *a_wm = &a->wm[level];
2778 const struct intel_wm_level *b_wm = &b->wm[level];
2779
2780 a_wm->enable &= b_wm->enable;
2781 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2782 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2783 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2784 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2785 }
2786
2787 /*
2788 * We need to make sure that these merged watermark values are
2789 * actually a valid configuration themselves. If they're not,
2790 * there's no safe way to transition from the old state to
2791 * the new state, so we need to fail the atomic transaction.
2792 */
2793 if (!ilk_validate_pipe_wm(dev, a))
2794 return -EINVAL;
2795
2796 /*
2797 * If our intermediate WM are identical to the final WM, then we can
2798 * omit the post-vblank programming; only update if it's different.
2799 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002800 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
2801 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08002802
2803 return 0;
2804}
2805
2806/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002807 * Merge the watermarks from all active pipes for a specific level.
2808 */
2809static void ilk_merge_wm_level(struct drm_device *dev,
2810 int level,
2811 struct intel_wm_level *ret_wm)
2812{
2813 const struct intel_crtc *intel_crtc;
2814
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002815 ret_wm->enable = true;
2816
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002817 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002818 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002819 const struct intel_wm_level *wm = &active->wm[level];
2820
2821 if (!active->pipe_enabled)
2822 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002823
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002824 /*
2825 * The watermark values may have been used in the past,
2826 * so we must maintain them in the registers for some
2827 * time even if the level is now disabled.
2828 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002829 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002830 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002831
2832 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2833 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2834 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2835 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2836 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002837}
2838
2839/*
2840 * Merge all low power watermarks for all active pipes.
2841 */
2842static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002843 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002844 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002845 struct intel_pipe_wm *merged)
2846{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002847 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002848 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002849 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002850
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002851 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002852 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002853 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002854 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002855
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002856 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002857 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002858
2859 /* merge each WM1+ level */
2860 for (level = 1; level <= max_level; level++) {
2861 struct intel_wm_level *wm = &merged->wm[level];
2862
2863 ilk_merge_wm_level(dev, level, wm);
2864
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002865 if (level > last_enabled_level)
2866 wm->enable = false;
2867 else if (!ilk_validate_wm_level(level, max, wm))
2868 /* make sure all following levels get disabled */
2869 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002870
2871 /*
2872 * The spec says it is preferred to disable
2873 * FBC WMs instead of disabling a WM level.
2874 */
2875 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002876 if (wm->enable)
2877 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002878 wm->fbc_val = 0;
2879 }
2880 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002881
2882 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2883 /*
2884 * FIXME this is racy. FBC might get enabled later.
2885 * What we should check here is whether FBC can be
2886 * enabled sometime later.
2887 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002888 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002889 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002890 for (level = 2; level <= max_level; level++) {
2891 struct intel_wm_level *wm = &merged->wm[level];
2892
2893 wm->enable = false;
2894 }
2895 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002896}
2897
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002898static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2899{
2900 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2901 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2902}
2903
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002904/* The value we need to program into the WM_LPx latency field */
2905static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2906{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002907 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002908
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002909 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002910 return 2 * level;
2911 else
2912 return dev_priv->wm.pri_latency[level];
2913}
2914
Imre Deak820c1982013-12-17 14:46:36 +02002915static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002916 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002917 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002918 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002919{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002920 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002921 struct intel_crtc *intel_crtc;
2922 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002923
Ville Syrjälä0362c782013-10-09 19:17:57 +03002924 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002925 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002926
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002927 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002928 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002929 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002930
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002931 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002932
Ville Syrjälä0362c782013-10-09 19:17:57 +03002933 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002934
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002935 /*
2936 * Maintain the watermark values even if the level is
2937 * disabled. Doing otherwise could cause underruns.
2938 */
2939 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002940 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002941 (r->pri_val << WM1_LP_SR_SHIFT) |
2942 r->cur_val;
2943
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002944 if (r->enable)
2945 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2946
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002947 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002948 results->wm_lp[wm_lp - 1] |=
2949 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2950 else
2951 results->wm_lp[wm_lp - 1] |=
2952 r->fbc_val << WM1_LP_FBC_SHIFT;
2953
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002954 /*
2955 * Always set WM1S_LP_EN when spr_val != 0, even if the
2956 * level is disabled. Doing otherwise could cause underruns.
2957 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002958 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002959 WARN_ON(wm_lp != 1);
2960 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2961 } else
2962 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002963 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002964
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002965 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002966 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002967 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002968 const struct intel_wm_level *r =
2969 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002970
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002971 if (WARN_ON(!r->enable))
2972 continue;
2973
Matt Ropered4a6a72016-02-23 17:20:13 -08002974 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002975
2976 results->wm_pipe[pipe] =
2977 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2978 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2979 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002980 }
2981}
2982
Paulo Zanoni861f3382013-05-31 10:19:21 -03002983/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2984 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002985static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002986 struct intel_pipe_wm *r1,
2987 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002988{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002989 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002990 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002991
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002992 for (level = 1; level <= max_level; level++) {
2993 if (r1->wm[level].enable)
2994 level1 = level;
2995 if (r2->wm[level].enable)
2996 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002997 }
2998
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002999 if (level1 == level2) {
3000 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003001 return r2;
3002 else
3003 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003004 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003005 return r1;
3006 } else {
3007 return r2;
3008 }
3009}
3010
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003011/* dirty bits used to track which watermarks need changes */
3012#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3013#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3014#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3015#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3016#define WM_DIRTY_FBC (1 << 24)
3017#define WM_DIRTY_DDB (1 << 25)
3018
Damien Lespiau055e3932014-08-18 13:49:10 +01003019static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003020 const struct ilk_wm_values *old,
3021 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003022{
3023 unsigned int dirty = 0;
3024 enum pipe pipe;
3025 int wm_lp;
3026
Damien Lespiau055e3932014-08-18 13:49:10 +01003027 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003028 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3029 dirty |= WM_DIRTY_LINETIME(pipe);
3030 /* Must disable LP1+ watermarks too */
3031 dirty |= WM_DIRTY_LP_ALL;
3032 }
3033
3034 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3035 dirty |= WM_DIRTY_PIPE(pipe);
3036 /* Must disable LP1+ watermarks too */
3037 dirty |= WM_DIRTY_LP_ALL;
3038 }
3039 }
3040
3041 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3042 dirty |= WM_DIRTY_FBC;
3043 /* Must disable LP1+ watermarks too */
3044 dirty |= WM_DIRTY_LP_ALL;
3045 }
3046
3047 if (old->partitioning != new->partitioning) {
3048 dirty |= WM_DIRTY_DDB;
3049 /* Must disable LP1+ watermarks too */
3050 dirty |= WM_DIRTY_LP_ALL;
3051 }
3052
3053 /* LP1+ watermarks already deemed dirty, no need to continue */
3054 if (dirty & WM_DIRTY_LP_ALL)
3055 return dirty;
3056
3057 /* Find the lowest numbered LP1+ watermark in need of an update... */
3058 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3059 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3060 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3061 break;
3062 }
3063
3064 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3065 for (; wm_lp <= 3; wm_lp++)
3066 dirty |= WM_DIRTY_LP(wm_lp);
3067
3068 return dirty;
3069}
3070
Ville Syrjälä8553c182013-12-05 15:51:39 +02003071static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3072 unsigned int dirty)
3073{
Imre Deak820c1982013-12-17 14:46:36 +02003074 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003075 bool changed = false;
3076
3077 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3078 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3079 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3080 changed = true;
3081 }
3082 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3083 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3084 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3085 changed = true;
3086 }
3087 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3088 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3089 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3090 changed = true;
3091 }
3092
3093 /*
3094 * Don't touch WM1S_LP_EN here.
3095 * Doing so could cause underruns.
3096 */
3097
3098 return changed;
3099}
3100
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003101/*
3102 * The spec says we shouldn't write when we don't need, because every write
3103 * causes WMs to be re-evaluated, expending some power.
3104 */
Imre Deak820c1982013-12-17 14:46:36 +02003105static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3106 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003107{
Imre Deak820c1982013-12-17 14:46:36 +02003108 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003109 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003110 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003111
Damien Lespiau055e3932014-08-18 13:49:10 +01003112 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003113 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003114 return;
3115
Ville Syrjälä8553c182013-12-05 15:51:39 +02003116 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003117
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003118 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003119 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003120 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003121 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003122 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003123 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3124
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003125 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003126 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003127 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003128 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003129 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003130 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3131
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003132 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003133 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003134 val = I915_READ(WM_MISC);
3135 if (results->partitioning == INTEL_DDB_PART_1_2)
3136 val &= ~WM_MISC_DATA_PARTITION_5_6;
3137 else
3138 val |= WM_MISC_DATA_PARTITION_5_6;
3139 I915_WRITE(WM_MISC, val);
3140 } else {
3141 val = I915_READ(DISP_ARB_CTL2);
3142 if (results->partitioning == INTEL_DDB_PART_1_2)
3143 val &= ~DISP_DATA_PARTITION_5_6;
3144 else
3145 val |= DISP_DATA_PARTITION_5_6;
3146 I915_WRITE(DISP_ARB_CTL2, val);
3147 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003148 }
3149
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003150 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003151 val = I915_READ(DISP_ARB_CTL);
3152 if (results->enable_fbc_wm)
3153 val &= ~DISP_FBC_WM_DIS;
3154 else
3155 val |= DISP_FBC_WM_DIS;
3156 I915_WRITE(DISP_ARB_CTL, val);
3157 }
3158
Imre Deak954911e2013-12-17 14:46:34 +02003159 if (dirty & WM_DIRTY_LP(1) &&
3160 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3161 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3162
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003163 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003164 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3165 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3166 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3167 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3168 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003169
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003170 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003171 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003172 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003173 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003174 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003175 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003176
3177 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003178}
3179
Matt Ropered4a6a72016-02-23 17:20:13 -08003180bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003181{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003182 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003183
3184 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3185}
3186
Lyude656d1b82016-08-17 15:55:54 -04003187#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003188
Matt Roper024c9042015-09-24 15:53:11 -07003189/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003190 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3191 * so assume we'll always need it in order to avoid underruns.
3192 */
3193static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3194{
3195 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3196
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003197 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003198 return true;
3199
3200 return false;
3201}
3202
Paulo Zanoni56feca92016-09-22 18:00:28 -03003203static bool
3204intel_has_sagv(struct drm_i915_private *dev_priv)
3205{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003206 if (IS_KABYLAKE(dev_priv))
3207 return true;
3208
3209 if (IS_SKYLAKE(dev_priv) &&
3210 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
3211 return true;
3212
3213 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003214}
3215
Lyude656d1b82016-08-17 15:55:54 -04003216/*
3217 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3218 * depending on power and performance requirements. The display engine access
3219 * to system memory is blocked during the adjustment time. Because of the
3220 * blocking time, having this enabled can cause full system hangs and/or pipe
3221 * underruns if we don't meet all of the following requirements:
3222 *
3223 * - <= 1 pipe enabled
3224 * - All planes can enable watermarks for latencies >= SAGV engine block time
3225 * - We're not using an interlaced display configuration
3226 */
3227int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003228intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003229{
3230 int ret;
3231
Paulo Zanoni56feca92016-09-22 18:00:28 -03003232 if (!intel_has_sagv(dev_priv))
3233 return 0;
3234
3235 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003236 return 0;
3237
3238 DRM_DEBUG_KMS("Enabling the SAGV\n");
3239 mutex_lock(&dev_priv->rps.hw_lock);
3240
3241 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3242 GEN9_SAGV_ENABLE);
3243
3244 /* We don't need to wait for the SAGV when enabling */
3245 mutex_unlock(&dev_priv->rps.hw_lock);
3246
3247 /*
3248 * Some skl systems, pre-release machines in particular,
3249 * don't actually have an SAGV.
3250 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003251 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003252 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003253 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003254 return 0;
3255 } else if (ret < 0) {
3256 DRM_ERROR("Failed to enable the SAGV\n");
3257 return ret;
3258 }
3259
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003260 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003261 return 0;
3262}
3263
Lyude656d1b82016-08-17 15:55:54 -04003264int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003265intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003266{
Imre Deakb3b8e992016-12-05 18:27:38 +02003267 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003268
Paulo Zanoni56feca92016-09-22 18:00:28 -03003269 if (!intel_has_sagv(dev_priv))
3270 return 0;
3271
3272 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003273 return 0;
3274
3275 DRM_DEBUG_KMS("Disabling the SAGV\n");
3276 mutex_lock(&dev_priv->rps.hw_lock);
3277
3278 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003279 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3280 GEN9_SAGV_DISABLE,
3281 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3282 1);
Lyude656d1b82016-08-17 15:55:54 -04003283 mutex_unlock(&dev_priv->rps.hw_lock);
3284
Lyude656d1b82016-08-17 15:55:54 -04003285 /*
3286 * Some skl systems, pre-release machines in particular,
3287 * don't actually have an SAGV.
3288 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003289 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003290 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003291 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003292 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003293 } else if (ret < 0) {
3294 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3295 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003296 }
3297
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003298 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003299 return 0;
3300}
3301
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003302bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003303{
3304 struct drm_device *dev = state->dev;
3305 struct drm_i915_private *dev_priv = to_i915(dev);
3306 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003307 struct intel_crtc *crtc;
3308 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003309 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003310 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003311 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003312
Paulo Zanoni56feca92016-09-22 18:00:28 -03003313 if (!intel_has_sagv(dev_priv))
3314 return false;
3315
Lyude656d1b82016-08-17 15:55:54 -04003316 /*
3317 * SKL workaround: bspec recommends we disable the SAGV when we have
3318 * more then one pipe enabled
3319 *
3320 * If there are no active CRTCs, no additional checks need be performed
3321 */
3322 if (hweight32(intel_state->active_crtcs) == 0)
3323 return true;
3324 else if (hweight32(intel_state->active_crtcs) > 1)
3325 return false;
3326
3327 /* Since we're now guaranteed to only have one active CRTC... */
3328 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003329 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003330 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003331
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003332 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003333 return false;
3334
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003335 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003336 struct skl_plane_wm *wm =
3337 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003338
Lyude656d1b82016-08-17 15:55:54 -04003339 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003340 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003341 continue;
3342
3343 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003344 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003345 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003346 { }
3347
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003348 latency = dev_priv->wm.skl_latency[level];
3349
3350 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003351 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003352 I915_FORMAT_MOD_X_TILED)
3353 latency += 15;
3354
Lyude656d1b82016-08-17 15:55:54 -04003355 /*
3356 * If any of the planes on this pipe don't enable wm levels
3357 * that incur memory latencies higher then 30µs we can't enable
3358 * the SAGV
3359 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003360 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003361 return false;
3362 }
3363
3364 return true;
3365}
3366
Damien Lespiaub9cec072014-11-04 17:06:43 +00003367static void
3368skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003369 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003370 struct skl_ddb_entry *alloc, /* out */
3371 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003372{
Matt Roperc107acf2016-05-12 07:06:01 -07003373 struct drm_atomic_state *state = cstate->base.state;
3374 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3375 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003376 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003377 unsigned int pipe_size, ddb_size;
3378 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003379
Matt Ropera6d3460e2016-05-12 07:06:04 -07003380 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003381 alloc->start = 0;
3382 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003383 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003384 return;
3385 }
3386
Matt Ropera6d3460e2016-05-12 07:06:04 -07003387 if (intel_state->active_pipe_changes)
3388 *num_active = hweight32(intel_state->active_crtcs);
3389 else
3390 *num_active = hweight32(dev_priv->active_crtcs);
3391
Deepak M6f3fff62016-09-15 15:01:10 +05303392 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3393 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003394
3395 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3396
Matt Roperc107acf2016-05-12 07:06:01 -07003397 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003398 * If the state doesn't change the active CRTC's, then there's
3399 * no need to recalculate; the existing pipe allocation limits
3400 * should remain unchanged. Note that we're safe from racing
3401 * commits since any racing commit that changes the active CRTC
3402 * list would need to grab _all_ crtc locks, including the one
3403 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003404 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003405 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003406 /*
3407 * alloc may be cleared by clear_intel_crtc_state,
3408 * copy from old state to be sure
3409 */
3410 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003411 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003412 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003413
3414 nth_active_pipe = hweight32(intel_state->active_crtcs &
3415 (drm_crtc_mask(for_crtc) - 1));
3416 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3417 alloc->start = nth_active_pipe * ddb_size / *num_active;
3418 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003419}
3420
Matt Roperc107acf2016-05-12 07:06:01 -07003421static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003422{
Matt Roperc107acf2016-05-12 07:06:01 -07003423 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003424 return 32;
3425
3426 return 8;
3427}
3428
Damien Lespiaua269c582014-11-04 17:06:49 +00003429static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3430{
3431 entry->start = reg & 0x3ff;
3432 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003433 if (entry->end)
3434 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003435}
3436
Damien Lespiau08db6652014-11-04 17:06:52 +00003437void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3438 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003439{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003440 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003441
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003442 memset(ddb, 0, sizeof(*ddb));
3443
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003444 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003445 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003446 enum plane_id plane_id;
3447 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003448
3449 power_domain = POWER_DOMAIN_PIPE(pipe);
3450 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003451 continue;
3452
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003453 for_each_plane_id_on_crtc(crtc, plane_id) {
3454 u32 val;
Damien Lespiaua269c582014-11-04 17:06:49 +00003455
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003456 if (plane_id != PLANE_CURSOR)
3457 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3458 else
3459 val = I915_READ(CUR_BUF_CFG(pipe));
3460
3461 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3462 }
Imre Deak4d800032016-02-17 16:31:29 +02003463
3464 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003465 }
3466}
3467
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003468/*
3469 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3470 * The bspec defines downscale amount as:
3471 *
3472 * """
3473 * Horizontal down scale amount = maximum[1, Horizontal source size /
3474 * Horizontal destination size]
3475 * Vertical down scale amount = maximum[1, Vertical source size /
3476 * Vertical destination size]
3477 * Total down scale amount = Horizontal down scale amount *
3478 * Vertical down scale amount
3479 * """
3480 *
3481 * Return value is provided in 16.16 fixed point form to retain fractional part.
3482 * Caller should take care of dividing & rounding off the value.
3483 */
3484static uint32_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003485skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
3486 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003487{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003488 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003489 uint32_t downscale_h, downscale_w;
3490 uint32_t src_w, src_h, dst_w, dst_h;
3491
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003492 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003493 return DRM_PLANE_HELPER_NO_SCALING;
3494
3495 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003496 if (plane->id == PLANE_CURSOR) {
3497 src_w = pstate->base.src_w;
3498 src_h = pstate->base.src_h;
3499 dst_w = pstate->base.crtc_w;
3500 dst_h = pstate->base.crtc_h;
3501 } else {
3502 src_w = drm_rect_width(&pstate->base.src);
3503 src_h = drm_rect_height(&pstate->base.src);
3504 dst_w = drm_rect_width(&pstate->base.dst);
3505 dst_h = drm_rect_height(&pstate->base.dst);
3506 }
3507
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003508 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003509 swap(dst_w, dst_h);
3510
3511 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3512 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3513
3514 /* Provide result in 16.16 fixed point */
3515 return (uint64_t)downscale_w * downscale_h >> 16;
3516}
3517
Damien Lespiaub9cec072014-11-04 17:06:43 +00003518static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003519skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3520 const struct drm_plane_state *pstate,
3521 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003522{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003523 struct intel_plane *plane = to_intel_plane(pstate->plane);
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003524 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003525 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003526 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003527 struct drm_framebuffer *fb;
3528 u32 format;
Matt Ropera1de91e2016-05-12 07:05:57 -07003529
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003530 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003531 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003532
3533 fb = pstate->fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003534 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02003535
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003536 if (plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07003537 return 0;
3538 if (y && format != DRM_FORMAT_NV12)
3539 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003540
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003541 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3542 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003543
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003544 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003545 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003546
3547 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003548 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003549 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003550 data_rate = width * height *
Ville Syrjälä353c8592016-12-14 23:30:57 +02003551 fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003552 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003553 data_rate = (width / 2) * (height / 2) *
Ville Syrjälä353c8592016-12-14 23:30:57 +02003554 fb->format->cpp[1];
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003555 } else {
3556 /* for packed formats */
Ville Syrjälä353c8592016-12-14 23:30:57 +02003557 data_rate = width * height * fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003558 }
3559
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003560 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003561
3562 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003563}
3564
3565/*
3566 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3567 * a 8192x4096@32bpp framebuffer:
3568 * 3 * 4096 * 8192 * 4 < 2^32
3569 */
3570static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003571skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3572 unsigned *plane_data_rate,
3573 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003574{
Matt Roper9c74d822016-05-12 07:05:58 -07003575 struct drm_crtc_state *cstate = &intel_cstate->base;
3576 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003577 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003578 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003579 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003580
3581 if (WARN_ON(!state))
3582 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003583
Matt Ropera1de91e2016-05-12 07:05:57 -07003584 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003585 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003586 enum plane_id plane_id = to_intel_plane(plane)->id;
3587 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07003588
Matt Ropera6d3460e2016-05-12 07:06:04 -07003589 /* packed/uv */
3590 rate = skl_plane_relative_data_rate(intel_cstate,
3591 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003592 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003593
3594 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003595
Matt Ropera6d3460e2016-05-12 07:06:04 -07003596 /* y-plane */
3597 rate = skl_plane_relative_data_rate(intel_cstate,
3598 pstate, 1);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003599 plane_y_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003600
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003601 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003602 }
3603
3604 return total_data_rate;
3605}
3606
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003607static uint16_t
3608skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3609 const int y)
3610{
3611 struct drm_framebuffer *fb = pstate->fb;
3612 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3613 uint32_t src_w, src_h;
3614 uint32_t min_scanlines = 8;
3615 uint8_t plane_bpp;
3616
3617 if (WARN_ON(!fb))
3618 return 0;
3619
3620 /* For packed formats, no y-plane, return 0 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003621 if (y && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003622 return 0;
3623
3624 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003625 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
3626 fb->modifier != I915_FORMAT_MOD_Yf_TILED)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003627 return 8;
3628
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003629 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3630 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003631
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003632 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003633 swap(src_w, src_h);
3634
3635 /* Halve UV plane width and height for NV12 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003636 if (fb->format->format == DRM_FORMAT_NV12 && !y) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003637 src_w /= 2;
3638 src_h /= 2;
3639 }
3640
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003641 if (fb->format->format == DRM_FORMAT_NV12 && !y)
Ville Syrjälä353c8592016-12-14 23:30:57 +02003642 plane_bpp = fb->format->cpp[1];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003643 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02003644 plane_bpp = fb->format->cpp[0];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003645
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003646 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003647 switch (plane_bpp) {
3648 case 1:
3649 min_scanlines = 32;
3650 break;
3651 case 2:
3652 min_scanlines = 16;
3653 break;
3654 case 4:
3655 min_scanlines = 8;
3656 break;
3657 case 8:
3658 min_scanlines = 4;
3659 break;
3660 default:
3661 WARN(1, "Unsupported pixel depth %u for rotation",
3662 plane_bpp);
3663 min_scanlines = 32;
3664 }
3665 }
3666
3667 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3668}
3669
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003670static void
3671skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3672 uint16_t *minimum, uint16_t *y_minimum)
3673{
3674 const struct drm_plane_state *pstate;
3675 struct drm_plane *plane;
3676
3677 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003678 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003679
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003680 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003681 continue;
3682
3683 if (!pstate->visible)
3684 continue;
3685
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003686 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
3687 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003688 }
3689
3690 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3691}
3692
Matt Roperc107acf2016-05-12 07:06:01 -07003693static int
Matt Roper024c9042015-09-24 15:53:11 -07003694skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003695 struct skl_ddb_allocation *ddb /* out */)
3696{
Matt Roperc107acf2016-05-12 07:06:01 -07003697 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003698 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003699 struct drm_device *dev = crtc->dev;
3700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3701 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003702 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003703 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02003704 uint16_t minimum[I915_MAX_PLANES] = {};
3705 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003706 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003707 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07003708 int num_active;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003709 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3710 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003711
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003712 /* Clear the partitioning for disabled planes. */
3713 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3714 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3715
Matt Ropera6d3460e2016-05-12 07:06:04 -07003716 if (WARN_ON(!state))
3717 return 0;
3718
Matt Roperc107acf2016-05-12 07:06:01 -07003719 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003720 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003721 return 0;
3722 }
3723
Matt Ropera6d3460e2016-05-12 07:06:04 -07003724 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003725 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003726 if (alloc_size == 0) {
3727 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003728 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003729 }
3730
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003731 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003732
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003733 /*
3734 * 1. Allocate the mininum required blocks for each active plane
3735 * and allocate the cursor, it doesn't require extra allocation
3736 * proportional to the data rate.
3737 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003738
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003739 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
3740 alloc_size -= minimum[plane_id];
3741 alloc_size -= y_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003742 }
3743
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003744 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3745 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3746
Damien Lespiaub9cec072014-11-04 17:06:43 +00003747 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003748 * 2. Distribute the remaining space in proportion to the amount of
3749 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003750 *
3751 * FIXME: we may not allocate every single block here.
3752 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003753 total_data_rate = skl_get_total_relative_data_rate(cstate,
3754 plane_data_rate,
3755 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003756 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003757 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003758
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003759 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003760 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003761 unsigned int data_rate, y_data_rate;
3762 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003763
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003764 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003765 continue;
3766
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003767 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003768
3769 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003770 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003771 * promote the expression to 64 bits to avoid overflowing, the
3772 * result is < available as data_rate / total_data_rate < 1
3773 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003774 plane_blocks = minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003775 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3776 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003777
Matt Roperc107acf2016-05-12 07:06:01 -07003778 /* Leave disabled planes at (0,0) */
3779 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003780 ddb->plane[pipe][plane_id].start = start;
3781 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003782 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003783
3784 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003785
3786 /*
3787 * allocation for y_plane part of planar format:
3788 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003789 y_data_rate = plane_y_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003790
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003791 y_plane_blocks = y_minimum[plane_id];
Matt Ropera1de91e2016-05-12 07:05:57 -07003792 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3793 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003794
Matt Roperc107acf2016-05-12 07:06:01 -07003795 if (y_data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003796 ddb->y_plane[pipe][plane_id].start = start;
3797 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003798 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003799
Matt Ropera1de91e2016-05-12 07:05:57 -07003800 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003801 }
3802
Matt Roperc107acf2016-05-12 07:06:01 -07003803 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003804}
3805
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003806/*
3807 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003808 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003809 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3810 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3811*/
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303812static uint_fixed_16_16_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp,
3813 uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003814{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303815 uint32_t wm_intermediate_val;
3816 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003817
3818 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303819 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003820
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303821 wm_intermediate_val = latency * pixel_rate * cpp;
3822 ret = fixed_16_16_div_round_up_u64(wm_intermediate_val, 1000 * 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003823 return ret;
3824}
3825
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303826static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
3827 uint32_t pipe_htotal,
3828 uint32_t latency,
3829 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003830{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003831 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303832 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003833
3834 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303835 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003836
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003837 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303838 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
3839 pipe_htotal * 1000);
3840 ret = mul_u32_fixed_16_16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003841 return ret;
3842}
3843
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003844static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3845 struct intel_plane_state *pstate)
3846{
3847 uint64_t adjusted_pixel_rate;
3848 uint64_t downscale_amount;
3849 uint64_t pixel_rate;
3850
3851 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003852 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003853 return 0;
3854
3855 /*
3856 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3857 * with additional adjustments for plane-specific scaling.
3858 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02003859 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003860 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003861
3862 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3863 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3864
3865 return pixel_rate;
3866}
3867
Matt Roper55994c22016-05-12 07:06:08 -07003868static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3869 struct intel_crtc_state *cstate,
3870 struct intel_plane_state *intel_pstate,
3871 uint16_t ddb_allocation,
3872 int level,
3873 uint16_t *out_blocks, /* out */
3874 uint8_t *out_lines, /* out */
3875 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003876{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003877 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
Matt Roper33815fa2016-05-12 07:06:05 -07003878 struct drm_plane_state *pstate = &intel_pstate->base;
3879 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003880 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303881 uint_fixed_16_16_t method1, method2;
3882 uint_fixed_16_16_t plane_blocks_per_line;
3883 uint_fixed_16_16_t selected_result;
3884 uint32_t interm_pbpl;
3885 uint32_t plane_bytes_per_line;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003886 uint32_t res_blocks, res_lines;
Ville Syrjäläac484962016-01-20 21:05:26 +02003887 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003888 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003889 uint32_t plane_pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303890 uint_fixed_16_16_t y_tile_minimum;
3891 uint32_t y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003892 struct intel_atomic_state *state =
3893 to_intel_atomic_state(cstate->base.state);
3894 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303895 bool y_tiled, x_tiled;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003896
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003897 if (latency == 0 ||
3898 !intel_wm_plane_visible(cstate, intel_pstate)) {
Matt Roper55994c22016-05-12 07:06:08 -07003899 *enabled = false;
3900 return 0;
3901 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003902
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303903 y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
3904 fb->modifier == I915_FORMAT_MOD_Yf_TILED;
3905 x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
3906
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05303907 /* Display WA #1141: kbl. */
3908 if (IS_KABYLAKE(dev_priv) && dev_priv->ipc_enabled)
3909 latency += 4;
3910
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303911 if (apply_memory_bw_wa && x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003912 latency += 15;
3913
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003914 if (plane->id == PLANE_CURSOR) {
3915 width = intel_pstate->base.crtc_w;
3916 height = intel_pstate->base.crtc_h;
3917 } else {
3918 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3919 height = drm_rect_height(&intel_pstate->base.src) >> 16;
3920 }
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003921
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003922 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003923 swap(width, height);
3924
Ville Syrjälä353c8592016-12-14 23:30:57 +02003925 cpp = fb->format->cpp[0];
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003926 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3927
Dave Airlie61d0a042016-10-25 16:35:20 +10003928 if (drm_rotation_90_or_270(pstate->rotation)) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003929 int cpp = (fb->format->format == DRM_FORMAT_NV12) ?
Ville Syrjälä353c8592016-12-14 23:30:57 +02003930 fb->format->cpp[1] :
3931 fb->format->cpp[0];
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003932
3933 switch (cpp) {
3934 case 1:
3935 y_min_scanlines = 16;
3936 break;
3937 case 2:
3938 y_min_scanlines = 8;
3939 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003940 case 4:
3941 y_min_scanlines = 4;
3942 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003943 default:
3944 MISSING_CASE(cpp);
3945 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003946 }
3947 } else {
3948 y_min_scanlines = 4;
3949 }
3950
Paulo Zanoni2ef32de2016-11-08 18:22:11 -02003951 if (apply_memory_bw_wa)
3952 y_min_scanlines *= 2;
3953
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003954 plane_bytes_per_line = width * cpp;
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303955 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303956 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line *
3957 y_min_scanlines, 512);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003958 plane_blocks_per_line =
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303959 fixed_16_16_div_round_up(interm_pbpl, y_min_scanlines);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303960 } else if (x_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303961 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512);
3962 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303963 } else {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303964 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512) + 1;
3965 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003966 }
3967
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003968 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3969 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003970 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003971 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003972 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003973
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303974 y_tile_minimum = mul_u32_fixed_16_16(y_min_scanlines,
3975 plane_blocks_per_line);
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003976
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303977 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303978 selected_result = max_fixed_16_16(method2, y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003979 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003980 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3981 (plane_bytes_per_line / 512 < 1))
3982 selected_result = method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303983 else if ((ddb_allocation /
3984 fixed_16_16_to_u32_round_up(plane_blocks_per_line)) >= 1)
3985 selected_result = min_fixed_16_16(method1, method2);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003986 else
3987 selected_result = method1;
3988 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003989
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303990 res_blocks = fixed_16_16_to_u32_round_up(selected_result) + 1;
3991 res_lines = DIV_ROUND_UP(selected_result.val,
3992 plane_blocks_per_line.val);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003993
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003994 if (level >= 1 && level <= 7) {
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303995 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303996 res_blocks += fixed_16_16_to_u32_round_up(y_tile_minimum);
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003997 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003998 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003999 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004000 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004001 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004002
Matt Roper55994c22016-05-12 07:06:08 -07004003 if (res_blocks >= ddb_allocation || res_lines > 31) {
4004 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07004005
4006 /*
4007 * If there are no valid level 0 watermarks, then we can't
4008 * support this display configuration.
4009 */
4010 if (level) {
4011 return 0;
4012 } else {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004013 struct drm_plane *plane = pstate->plane;
Matt Roper6b6bada2016-05-12 07:06:10 -07004014
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004015 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
4016 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
4017 plane->base.id, plane->name,
4018 res_blocks, ddb_allocation, res_lines);
Matt Roper6b6bada2016-05-12 07:06:10 -07004019 return -EINVAL;
4020 }
Matt Roper55994c22016-05-12 07:06:08 -07004021 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00004022
4023 *out_blocks = res_blocks;
4024 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07004025 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004026
Matt Roper55994c22016-05-12 07:06:08 -07004027 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004028}
4029
Matt Roperf4a96752016-05-12 07:06:06 -07004030static int
4031skl_compute_wm_level(const struct drm_i915_private *dev_priv,
4032 struct skl_ddb_allocation *ddb,
4033 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04004034 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07004035 int level,
4036 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004037{
Matt Roperf4a96752016-05-12 07:06:06 -07004038 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004039 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04004040 struct drm_plane *plane = &intel_plane->base;
4041 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004042 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07004043 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07004044 int ret;
Lyudea62163e2016-10-04 14:28:20 -04004045
4046 if (state)
4047 intel_pstate =
4048 intel_atomic_get_existing_plane_state(state,
4049 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004050
Matt Roperf4a96752016-05-12 07:06:06 -07004051 /*
Lyudea62163e2016-10-04 14:28:20 -04004052 * Note: If we start supporting multiple pending atomic commits against
4053 * the same planes/CRTC's in the future, plane->state will no longer be
4054 * the correct pre-state to use for the calculations here and we'll
4055 * need to change where we get the 'unchanged' plane data from.
4056 *
4057 * For now this is fine because we only allow one queued commit against
4058 * a CRTC. Even if the plane isn't modified by this transaction and we
4059 * don't have a plane lock, we still have the CRTC's lock, so we know
4060 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07004061 */
Lyudea62163e2016-10-04 14:28:20 -04004062 if (!intel_pstate)
4063 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07004064
Lyudea62163e2016-10-04 14:28:20 -04004065 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07004066
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004067 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][intel_plane->id]);
Matt Roperf4a96752016-05-12 07:06:06 -07004068
Lyudea62163e2016-10-04 14:28:20 -04004069 ret = skl_compute_plane_wm(dev_priv,
4070 cstate,
4071 intel_pstate,
4072 ddb_blocks,
4073 level,
4074 &result->plane_res_b,
4075 &result->plane_res_l,
4076 &result->plane_en);
4077 if (ret)
4078 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07004079
4080 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004081}
4082
Damien Lespiau407b50f2014-11-04 17:06:57 +00004083static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07004084skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004085{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304086 struct drm_atomic_state *state = cstate->base.state;
4087 struct drm_i915_private *dev_priv = to_i915(state->dev);
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004088 uint32_t pixel_rate;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304089 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004090
Matt Roper024c9042015-09-24 15:53:11 -07004091 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004092 return 0;
4093
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004094 pixel_rate = cstate->pixel_rate;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004095
4096 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03004097 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004098
Mahesh Kumara3a89862016-12-01 21:19:34 +05304099 linetime_wm = DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal *
4100 1000, pixel_rate);
4101
4102 /* Display WA #1135: bxt. */
4103 if (IS_BROXTON(dev_priv) && dev_priv->ipc_enabled)
4104 linetime_wm = DIV_ROUND_UP(linetime_wm, 2);
4105
4106 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004107}
4108
Matt Roper024c9042015-09-24 15:53:11 -07004109static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00004110 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004111{
Matt Roper024c9042015-09-24 15:53:11 -07004112 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004113 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00004114
4115 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04004116 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004117}
4118
Matt Roper55994c22016-05-12 07:06:08 -07004119static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
4120 struct skl_ddb_allocation *ddb,
4121 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004122{
Matt Roper024c9042015-09-24 15:53:11 -07004123 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004124 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04004125 struct intel_plane *intel_plane;
4126 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004127 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07004128 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004129
Lyudea62163e2016-10-04 14:28:20 -04004130 /*
4131 * We'll only calculate watermarks for planes that are actually
4132 * enabled, so make sure all other planes are set as disabled.
4133 */
4134 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
4135
4136 for_each_intel_plane_mask(&dev_priv->drm,
4137 intel_plane,
4138 cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004139 wm = &pipe_wm->planes[intel_plane->id];
Lyudea62163e2016-10-04 14:28:20 -04004140
4141 for (level = 0; level <= max_level; level++) {
4142 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
4143 intel_plane, level,
4144 &wm->wm[level]);
4145 if (ret)
4146 return ret;
4147 }
4148 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004149 }
Matt Roper024c9042015-09-24 15:53:11 -07004150 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004151
Matt Roper55994c22016-05-12 07:06:08 -07004152 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004153}
4154
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004155static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
4156 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00004157 const struct skl_ddb_entry *entry)
4158{
4159 if (entry->end)
4160 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
4161 else
4162 I915_WRITE(reg, 0);
4163}
4164
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004165static void skl_write_wm_level(struct drm_i915_private *dev_priv,
4166 i915_reg_t reg,
4167 const struct skl_wm_level *level)
4168{
4169 uint32_t val = 0;
4170
4171 if (level->plane_en) {
4172 val |= PLANE_WM_EN;
4173 val |= level->plane_res_b;
4174 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
4175 }
4176
4177 I915_WRITE(reg, val);
4178}
4179
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004180static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
4181 const struct skl_plane_wm *wm,
4182 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004183 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04004184{
4185 struct drm_crtc *crtc = &intel_crtc->base;
4186 struct drm_device *dev = crtc->dev;
4187 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004188 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004189 enum pipe pipe = intel_crtc->pipe;
4190
4191 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004192 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004193 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004194 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004195 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004196 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004197
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004198 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4199 &ddb->plane[pipe][plane_id]);
4200 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane_id),
4201 &ddb->y_plane[pipe][plane_id]);
Lyude62e0fb82016-08-22 12:50:08 -04004202}
4203
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004204static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
4205 const struct skl_plane_wm *wm,
4206 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04004207{
4208 struct drm_crtc *crtc = &intel_crtc->base;
4209 struct drm_device *dev = crtc->dev;
4210 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004211 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004212 enum pipe pipe = intel_crtc->pipe;
4213
4214 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004215 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
4216 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004217 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004218 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004219
4220 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004221 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04004222}
4223
cpaul@redhat.com45ece232016-10-14 17:31:56 -04004224bool skl_wm_level_equals(const struct skl_wm_level *l1,
4225 const struct skl_wm_level *l2)
4226{
4227 if (l1->plane_en != l2->plane_en)
4228 return false;
4229
4230 /* If both planes aren't enabled, the rest shouldn't matter */
4231 if (!l1->plane_en)
4232 return true;
4233
4234 return (l1->plane_res_l == l2->plane_res_l &&
4235 l1->plane_res_b == l2->plane_res_b);
4236}
4237
Lyude27082492016-08-24 07:48:10 +02004238static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
4239 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004240{
Lyude27082492016-08-24 07:48:10 +02004241 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004242}
4243
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01004244bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
4245 const struct skl_ddb_entry *ddb,
4246 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004247{
Lyudece0ba282016-09-15 10:46:35 -04004248 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004249
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01004250 for (i = 0; i < I915_MAX_PIPES; i++)
4251 if (i != ignore && entries[i] &&
4252 skl_ddb_entries_overlap(ddb, entries[i]))
Lyude27082492016-08-24 07:48:10 +02004253 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004254
Lyude27082492016-08-24 07:48:10 +02004255 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004256}
4257
Matt Roper55994c22016-05-12 07:06:08 -07004258static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004259 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07004260 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004261 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07004262 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004263{
Matt Roperf4a96752016-05-12 07:06:06 -07004264 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07004265 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004266
Matt Roper55994c22016-05-12 07:06:08 -07004267 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
4268 if (ret)
4269 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004270
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004271 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07004272 *changed = false;
4273 else
4274 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004275
Matt Roper55994c22016-05-12 07:06:08 -07004276 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004277}
4278
Matt Roper9b613022016-06-27 16:42:44 -07004279static uint32_t
4280pipes_modified(struct drm_atomic_state *state)
4281{
4282 struct drm_crtc *crtc;
4283 struct drm_crtc_state *cstate;
4284 uint32_t i, ret = 0;
4285
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004286 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper9b613022016-06-27 16:42:44 -07004287 ret |= drm_crtc_mask(crtc);
4288
4289 return ret;
4290}
4291
Jani Nikulabb7791b2016-10-04 12:29:17 +03004292static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004293skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
4294{
4295 struct drm_atomic_state *state = cstate->base.state;
4296 struct drm_device *dev = state->dev;
4297 struct drm_crtc *crtc = cstate->base.crtc;
4298 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4299 struct drm_i915_private *dev_priv = to_i915(dev);
4300 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4301 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
4302 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
4303 struct drm_plane_state *plane_state;
4304 struct drm_plane *plane;
4305 enum pipe pipe = intel_crtc->pipe;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004306
4307 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
4308
Maarten Lankhorst220b0962016-10-26 15:41:30 +02004309 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004310 enum plane_id plane_id = to_intel_plane(plane)->id;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004311
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004312 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
4313 &new_ddb->plane[pipe][plane_id]) &&
4314 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
4315 &new_ddb->y_plane[pipe][plane_id]))
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004316 continue;
4317
4318 plane_state = drm_atomic_get_plane_state(state, plane);
4319 if (IS_ERR(plane_state))
4320 return PTR_ERR(plane_state);
4321 }
4322
4323 return 0;
4324}
4325
Matt Roper98d39492016-05-12 07:06:03 -07004326static int
4327skl_compute_ddb(struct drm_atomic_state *state)
4328{
4329 struct drm_device *dev = state->dev;
4330 struct drm_i915_private *dev_priv = to_i915(dev);
4331 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4332 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004333 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004334 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004335 int ret;
4336
4337 /*
4338 * If this is our first atomic update following hardware readout,
4339 * we can't trust the DDB that the BIOS programmed for us. Let's
4340 * pretend that all pipes switched active status so that we'll
4341 * ensure a full DDB recompute.
4342 */
Matt Roper1b54a882016-06-17 13:42:18 -07004343 if (dev_priv->wm.distrust_bios_wm) {
4344 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4345 state->acquire_ctx);
4346 if (ret)
4347 return ret;
4348
Matt Roper98d39492016-05-12 07:06:03 -07004349 intel_state->active_pipe_changes = ~0;
4350
Matt Roper1b54a882016-06-17 13:42:18 -07004351 /*
4352 * We usually only initialize intel_state->active_crtcs if we
4353 * we're doing a modeset; make sure this field is always
4354 * initialized during the sanitization process that happens
4355 * on the first commit too.
4356 */
4357 if (!intel_state->modeset)
4358 intel_state->active_crtcs = dev_priv->active_crtcs;
4359 }
4360
Matt Roper98d39492016-05-12 07:06:03 -07004361 /*
4362 * If the modeset changes which CRTC's are active, we need to
4363 * recompute the DDB allocation for *all* active pipes, even
4364 * those that weren't otherwise being modified in any way by this
4365 * atomic commit. Due to the shrinking of the per-pipe allocations
4366 * when new active CRTC's are added, it's possible for a pipe that
4367 * we were already using and aren't changing at all here to suddenly
4368 * become invalid if its DDB needs exceeds its new allocation.
4369 *
4370 * Note that if we wind up doing a full DDB recompute, we can't let
4371 * any other display updates race with this transaction, so we need
4372 * to grab the lock on *all* CRTC's.
4373 */
Matt Roper734fa012016-05-12 15:11:40 -07004374 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004375 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004376 intel_state->wm_results.dirty_pipes = ~0;
4377 }
Matt Roper98d39492016-05-12 07:06:03 -07004378
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004379 /*
4380 * We're not recomputing for the pipes not included in the commit, so
4381 * make sure we start with the current state.
4382 */
4383 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4384
Matt Roper98d39492016-05-12 07:06:03 -07004385 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4386 struct intel_crtc_state *cstate;
4387
4388 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4389 if (IS_ERR(cstate))
4390 return PTR_ERR(cstate);
4391
Matt Roper734fa012016-05-12 15:11:40 -07004392 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004393 if (ret)
4394 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004395
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004396 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004397 if (ret)
4398 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004399 }
4400
4401 return 0;
4402}
4403
Matt Roper2722efb2016-08-17 15:55:55 -04004404static void
4405skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4406 struct skl_wm_values *src,
4407 enum pipe pipe)
4408{
Matt Roper2722efb2016-08-17 15:55:55 -04004409 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4410 sizeof(dst->ddb.y_plane[pipe]));
4411 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4412 sizeof(dst->ddb.plane[pipe]));
4413}
4414
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004415static void
4416skl_print_wm_changes(const struct drm_atomic_state *state)
4417{
4418 const struct drm_device *dev = state->dev;
4419 const struct drm_i915_private *dev_priv = to_i915(dev);
4420 const struct intel_atomic_state *intel_state =
4421 to_intel_atomic_state(state);
4422 const struct drm_crtc *crtc;
4423 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004424 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004425 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4426 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004427 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004428
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004429 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004430 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4431 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004432
Maarten Lankhorst75704982016-11-01 12:04:10 +01004433 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004434 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004435 const struct skl_ddb_entry *old, *new;
4436
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004437 old = &old_ddb->plane[pipe][plane_id];
4438 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004439
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004440 if (skl_ddb_entry_equal(old, new))
4441 continue;
4442
Maarten Lankhorst75704982016-11-01 12:04:10 +01004443 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4444 intel_plane->base.base.id,
4445 intel_plane->base.name,
4446 old->start, old->end,
4447 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004448 }
4449 }
4450}
4451
Matt Roper98d39492016-05-12 07:06:03 -07004452static int
4453skl_compute_wm(struct drm_atomic_state *state)
4454{
4455 struct drm_crtc *crtc;
4456 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004457 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4458 struct skl_wm_values *results = &intel_state->wm_results;
4459 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004460 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004461 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004462
4463 /*
4464 * If this transaction isn't actually touching any CRTC's, don't
4465 * bother with watermark calculation. Note that if we pass this
4466 * test, we're guaranteed to hold at least one CRTC state mutex,
4467 * which means we can safely use values like dev_priv->active_crtcs
4468 * since any racing commits that want to update them would need to
4469 * hold _all_ CRTC state mutexes.
4470 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004471 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper98d39492016-05-12 07:06:03 -07004472 changed = true;
4473 if (!changed)
4474 return 0;
4475
Matt Roper734fa012016-05-12 15:11:40 -07004476 /* Clear all dirty flags */
4477 results->dirty_pipes = 0;
4478
Matt Roper98d39492016-05-12 07:06:03 -07004479 ret = skl_compute_ddb(state);
4480 if (ret)
4481 return ret;
4482
Matt Roper734fa012016-05-12 15:11:40 -07004483 /*
4484 * Calculate WM's for all pipes that are part of this transaction.
4485 * Note that the DDB allocation above may have added more CRTC's that
4486 * weren't otherwise being modified (and set bits in dirty_pipes) if
4487 * pipe allocations had to change.
4488 *
4489 * FIXME: Now that we're doing this in the atomic check phase, we
4490 * should allow skl_update_pipe_wm() to return failure in cases where
4491 * no suitable watermark values can be found.
4492 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004493 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004494 struct intel_crtc_state *intel_cstate =
4495 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004496 const struct skl_pipe_wm *old_pipe_wm =
4497 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004498
4499 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004500 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4501 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004502 if (ret)
4503 return ret;
4504
4505 if (changed)
4506 results->dirty_pipes |= drm_crtc_mask(crtc);
4507
4508 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4509 /* This pipe's WM's did not change */
4510 continue;
4511
4512 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004513 }
4514
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004515 skl_print_wm_changes(state);
4516
Matt Roper98d39492016-05-12 07:06:03 -07004517 return 0;
4518}
4519
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004520static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
4521 struct intel_crtc_state *cstate)
4522{
4523 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
4524 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4525 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004526 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004527 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004528 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004529
4530 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
4531 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004532
4533 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004534
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004535 for_each_plane_id_on_crtc(crtc, plane_id) {
4536 if (plane_id != PLANE_CURSOR)
4537 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
4538 ddb, plane_id);
4539 else
4540 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
4541 ddb);
4542 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004543}
4544
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004545static void skl_initial_wm(struct intel_atomic_state *state,
4546 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004547{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004548 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02004549 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004550 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004551 struct skl_wm_values *results = &state->wm_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004552 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02004553 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004554
Ville Syrjälä432081b2016-10-31 22:37:03 +02004555 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004556 return;
4557
Matt Roper734fa012016-05-12 15:11:40 -07004558 mutex_lock(&dev_priv->wm.wm_mutex);
4559
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004560 if (cstate->base.active_changed)
4561 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02004562
4563 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004564
4565 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004566}
4567
Ville Syrjäläd8905652016-01-14 14:53:35 +02004568static void ilk_compute_wm_config(struct drm_device *dev,
4569 struct intel_wm_config *config)
4570{
4571 struct intel_crtc *crtc;
4572
4573 /* Compute the currently _active_ config */
4574 for_each_intel_crtc(dev, crtc) {
4575 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4576
4577 if (!wm->pipe_enabled)
4578 continue;
4579
4580 config->sprites_enabled |= wm->sprites_enabled;
4581 config->sprites_scaled |= wm->sprites_scaled;
4582 config->num_pipes_active++;
4583 }
4584}
4585
Matt Ropered4a6a72016-02-23 17:20:13 -08004586static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004587{
Chris Wilson91c8a322016-07-05 10:40:23 +01004588 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004589 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004590 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004591 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004592 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004593 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004594
Ville Syrjäläd8905652016-01-14 14:53:35 +02004595 ilk_compute_wm_config(dev, &config);
4596
4597 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4598 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004599
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004600 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004601 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004602 config.num_pipes_active == 1 && config.sprites_enabled) {
4603 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4604 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004605
Imre Deak820c1982013-12-17 14:46:36 +02004606 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004607 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004608 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004609 }
4610
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004611 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004612 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004613
Imre Deak820c1982013-12-17 14:46:36 +02004614 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004615
Imre Deak820c1982013-12-17 14:46:36 +02004616 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004617}
4618
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004619static void ilk_initial_watermarks(struct intel_atomic_state *state,
4620 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004621{
Matt Ropered4a6a72016-02-23 17:20:13 -08004622 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4623 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004624
Matt Ropered4a6a72016-02-23 17:20:13 -08004625 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004626 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004627 ilk_program_watermarks(dev_priv);
4628 mutex_unlock(&dev_priv->wm.wm_mutex);
4629}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004630
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004631static void ilk_optimize_watermarks(struct intel_atomic_state *state,
4632 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08004633{
4634 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4635 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4636
4637 mutex_lock(&dev_priv->wm.wm_mutex);
4638 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004639 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004640 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004641 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004642 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004643}
4644
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004645static inline void skl_wm_level_from_reg_val(uint32_t val,
4646 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004647{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004648 level->plane_en = val & PLANE_WM_EN;
4649 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4650 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4651 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004652}
4653
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004654void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4655 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004656{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004657 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00004659 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004660 int level, max_level;
4661 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004662 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004663
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004664 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004665
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004666 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4667 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004668
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004669 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004670 if (plane_id != PLANE_CURSOR)
4671 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004672 else
4673 val = I915_READ(CUR_WM(pipe, level));
4674
4675 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4676 }
4677
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004678 if (plane_id != PLANE_CURSOR)
4679 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004680 else
4681 val = I915_READ(CUR_WM_TRANS(pipe));
4682
4683 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4684 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004685
Matt Roper3ef00282015-03-09 10:19:24 -07004686 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004687 return;
4688
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004689 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004690}
4691
4692void skl_wm_get_hw_state(struct drm_device *dev)
4693{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004694 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004695 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004696 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004697 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004698 struct intel_crtc *intel_crtc;
4699 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004700
Damien Lespiaua269c582014-11-04 17:06:49 +00004701 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004702 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4703 intel_crtc = to_intel_crtc(crtc);
4704 cstate = to_intel_crtc_state(crtc->state);
4705
4706 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4707
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004708 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004709 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004710 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004711
Matt Roper279e99d2016-05-12 07:06:02 -07004712 if (dev_priv->active_crtcs) {
4713 /* Fully recompute DDB on first atomic commit */
4714 dev_priv->wm.distrust_bios_wm = true;
4715 } else {
4716 /* Easy/common case; just sanitize DDB now if everything off */
4717 memset(ddb, 0, sizeof(*ddb));
4718 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004719}
4720
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004721static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4722{
4723 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004724 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004725 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004727 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004728 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004729 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004730 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004731 [PIPE_A] = WM0_PIPEA_ILK,
4732 [PIPE_B] = WM0_PIPEB_ILK,
4733 [PIPE_C] = WM0_PIPEC_IVB,
4734 };
4735
4736 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004737 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004738 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004739
Ville Syrjälä15606532016-05-13 17:55:17 +03004740 memset(active, 0, sizeof(*active));
4741
Matt Roper3ef00282015-03-09 10:19:24 -07004742 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004743
4744 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004745 u32 tmp = hw->wm_pipe[pipe];
4746
4747 /*
4748 * For active pipes LP0 watermark is marked as
4749 * enabled, and LP1+ watermaks as disabled since
4750 * we can't really reverse compute them in case
4751 * multiple pipes are active.
4752 */
4753 active->wm[0].enable = true;
4754 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4755 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4756 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4757 active->linetime = hw->wm_linetime[pipe];
4758 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004759 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004760
4761 /*
4762 * For inactive pipes, all watermark levels
4763 * should be marked as enabled but zeroed,
4764 * which is what we'd compute them to.
4765 */
4766 for (level = 0; level <= max_level; level++)
4767 active->wm[level].enable = true;
4768 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004769
4770 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004771}
4772
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004773#define _FW_WM(value, plane) \
4774 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4775#define _FW_WM_VLV(value, plane) \
4776 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4777
4778static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4779 struct vlv_wm_values *wm)
4780{
4781 enum pipe pipe;
4782 uint32_t tmp;
4783
4784 for_each_pipe(dev_priv, pipe) {
4785 tmp = I915_READ(VLV_DDL(pipe));
4786
Ville Syrjälä1b313892016-11-28 19:37:08 +02004787 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004788 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004789 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004790 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004791 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004792 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004793 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004794 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4795 }
4796
4797 tmp = I915_READ(DSPFW1);
4798 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004799 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
4800 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
4801 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004802
4803 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004804 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
4805 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
4806 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004807
4808 tmp = I915_READ(DSPFW3);
4809 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4810
4811 if (IS_CHERRYVIEW(dev_priv)) {
4812 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004813 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4814 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004815
4816 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004817 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
4818 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004819
4820 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004821 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
4822 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004823
4824 tmp = I915_READ(DSPHOWM);
4825 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004826 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4827 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4828 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
4829 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4830 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4831 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4832 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4833 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4834 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004835 } else {
4836 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004837 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4838 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004839
4840 tmp = I915_READ(DSPHOWM);
4841 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004842 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4843 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4844 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4845 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4846 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4847 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004848 }
4849}
4850
4851#undef _FW_WM
4852#undef _FW_WM_VLV
4853
4854void vlv_wm_get_hw_state(struct drm_device *dev)
4855{
4856 struct drm_i915_private *dev_priv = to_i915(dev);
4857 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02004858 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004859 u32 val;
4860
4861 vlv_read_wm_values(dev_priv, wm);
4862
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004863 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4864 wm->level = VLV_WM_LEVEL_PM2;
4865
4866 if (IS_CHERRYVIEW(dev_priv)) {
4867 mutex_lock(&dev_priv->rps.hw_lock);
4868
4869 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4870 if (val & DSP_MAXFIFO_PM5_ENABLE)
4871 wm->level = VLV_WM_LEVEL_PM5;
4872
Ville Syrjälä58590c12015-09-08 21:05:12 +03004873 /*
4874 * If DDR DVFS is disabled in the BIOS, Punit
4875 * will never ack the request. So if that happens
4876 * assume we don't have to enable/disable DDR DVFS
4877 * dynamically. To test that just set the REQ_ACK
4878 * bit to poke the Punit, but don't change the
4879 * HIGH/LOW bits so that we don't actually change
4880 * the current state.
4881 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004882 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004883 val |= FORCE_DDR_FREQ_REQ_ACK;
4884 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4885
4886 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4887 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4888 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4889 "assuming DDR DVFS is disabled\n");
4890 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4891 } else {
4892 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4893 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4894 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4895 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004896
4897 mutex_unlock(&dev_priv->rps.hw_lock);
4898 }
4899
Ville Syrjäläff32c542017-03-02 19:14:57 +02004900 for_each_intel_crtc(dev, crtc) {
4901 struct intel_crtc_state *crtc_state =
4902 to_intel_crtc_state(crtc->base.state);
4903 struct vlv_wm_state *active = &crtc->wm.active.vlv;
4904 const struct vlv_fifo_state *fifo_state =
4905 &crtc_state->wm.vlv.fifo_state;
4906 enum pipe pipe = crtc->pipe;
4907 enum plane_id plane_id;
4908 int level;
4909
4910 vlv_get_fifo_size(crtc_state);
4911
4912 active->num_levels = wm->level + 1;
4913 active->cxsr = wm->cxsr;
4914
Ville Syrjäläff32c542017-03-02 19:14:57 +02004915 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03004916 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02004917 &crtc_state->wm.vlv.raw[level];
4918
4919 active->sr[level].plane = wm->sr.plane;
4920 active->sr[level].cursor = wm->sr.cursor;
4921
4922 for_each_plane_id_on_crtc(crtc, plane_id) {
4923 active->wm[level].plane[plane_id] =
4924 wm->pipe[pipe].plane[plane_id];
4925
4926 raw->plane[plane_id] =
4927 vlv_invert_wm_value(active->wm[level].plane[plane_id],
4928 fifo_state->plane[plane_id]);
4929 }
4930 }
4931
4932 for_each_plane_id_on_crtc(crtc, plane_id)
4933 vlv_raw_plane_wm_set(crtc_state, level,
4934 plane_id, USHRT_MAX);
4935 vlv_invalidate_wms(crtc, active, level);
4936
4937 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02004938 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02004939
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004940 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02004941 pipe_name(pipe),
4942 wm->pipe[pipe].plane[PLANE_PRIMARY],
4943 wm->pipe[pipe].plane[PLANE_CURSOR],
4944 wm->pipe[pipe].plane[PLANE_SPRITE0],
4945 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02004946 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004947
4948 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4949 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4950}
4951
Ville Syrjälä602ae832017-03-02 19:15:02 +02004952void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
4953{
4954 struct intel_plane *plane;
4955 struct intel_crtc *crtc;
4956
4957 mutex_lock(&dev_priv->wm.wm_mutex);
4958
4959 for_each_intel_plane(&dev_priv->drm, plane) {
4960 struct intel_crtc *crtc =
4961 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
4962 struct intel_crtc_state *crtc_state =
4963 to_intel_crtc_state(crtc->base.state);
4964 struct intel_plane_state *plane_state =
4965 to_intel_plane_state(plane->base.state);
4966 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
4967 const struct vlv_fifo_state *fifo_state =
4968 &crtc_state->wm.vlv.fifo_state;
4969 enum plane_id plane_id = plane->id;
4970 int level;
4971
4972 if (plane_state->base.visible)
4973 continue;
4974
4975 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03004976 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02004977 &crtc_state->wm.vlv.raw[level];
4978
4979 raw->plane[plane_id] = 0;
4980
4981 wm_state->wm[level].plane[plane_id] =
4982 vlv_invert_wm_value(raw->plane[plane_id],
4983 fifo_state->plane[plane_id]);
4984 }
4985 }
4986
4987 for_each_intel_crtc(&dev_priv->drm, crtc) {
4988 struct intel_crtc_state *crtc_state =
4989 to_intel_crtc_state(crtc->base.state);
4990
4991 crtc_state->wm.vlv.intermediate =
4992 crtc_state->wm.vlv.optimal;
4993 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
4994 }
4995
4996 vlv_program_watermarks(dev_priv);
4997
4998 mutex_unlock(&dev_priv->wm.wm_mutex);
4999}
5000
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005001void ilk_wm_get_hw_state(struct drm_device *dev)
5002{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005003 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005004 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005005 struct drm_crtc *crtc;
5006
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01005007 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005008 ilk_pipe_wm_get_hw_state(crtc);
5009
5010 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
5011 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
5012 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
5013
5014 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005015 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02005016 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
5017 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
5018 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005019
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005020 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005021 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
5022 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01005023 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005024 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
5025 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005026
5027 hw->enable_fbc_wm =
5028 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
5029}
5030
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005031/**
5032 * intel_update_watermarks - update FIFO watermark values based on current modes
5033 *
5034 * Calculate watermark values for the various WM regs based on current mode
5035 * and plane configuration.
5036 *
5037 * There are several cases to deal with here:
5038 * - normal (i.e. non-self-refresh)
5039 * - self-refresh (SR) mode
5040 * - lines are large relative to FIFO size (buffer can hold up to 2)
5041 * - lines are small relative to FIFO size (buffer can hold more than 2
5042 * lines), so need to account for TLB latency
5043 *
5044 * The normal calculation is:
5045 * watermark = dotclock * bytes per pixel * latency
5046 * where latency is platform & configuration dependent (we assume pessimal
5047 * values here).
5048 *
5049 * The SR calculation is:
5050 * watermark = (trunc(latency/line time)+1) * surface width *
5051 * bytes per pixel
5052 * where
5053 * line time = htotal / dotclock
5054 * surface width = hdisplay for normal plane and 64 for cursor
5055 * and latency is assumed to be high, as above.
5056 *
5057 * The final value programmed to the register should always be rounded up,
5058 * and include an extra 2 entries to account for clock crossings.
5059 *
5060 * We don't use the sprite, so we can ignore that. And on Crestline we have
5061 * to set the non-SR watermarks to 8.
5062 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02005063void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005064{
Ville Syrjälä432081b2016-10-31 22:37:03 +02005065 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005066
5067 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005068 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005069}
5070
Jani Nikulae2828912016-01-18 09:19:47 +02005071/*
Daniel Vetter92703882012-08-09 16:46:01 +02005072 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02005073 */
5074DEFINE_SPINLOCK(mchdev_lock);
5075
5076/* Global for IPS driver to get at the current i915 device. Protected by
5077 * mchdev_lock. */
5078static struct drm_i915_private *i915_mch_dev;
5079
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005080bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005081{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005082 u16 rgvswctl;
5083
Chris Wilson67520412017-03-02 13:28:01 +00005084 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02005085
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005086 rgvswctl = I915_READ16(MEMSWCTL);
5087 if (rgvswctl & MEMCTL_CMD_STS) {
5088 DRM_DEBUG("gpu busy, RCS change rejected\n");
5089 return false; /* still busy with another command */
5090 }
5091
5092 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5093 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5094 I915_WRITE16(MEMSWCTL, rgvswctl);
5095 POSTING_READ16(MEMSWCTL);
5096
5097 rgvswctl |= MEMCTL_CMD_STS;
5098 I915_WRITE16(MEMSWCTL, rgvswctl);
5099
5100 return true;
5101}
5102
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005103static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005104{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00005105 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005106 u8 fmax, fmin, fstart, vstart;
5107
Daniel Vetter92703882012-08-09 16:46:01 +02005108 spin_lock_irq(&mchdev_lock);
5109
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00005110 rgvmodectl = I915_READ(MEMMODECTL);
5111
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005112 /* Enable temp reporting */
5113 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5114 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5115
5116 /* 100ms RC evaluation intervals */
5117 I915_WRITE(RCUPEI, 100000);
5118 I915_WRITE(RCDNEI, 100000);
5119
5120 /* Set max/min thresholds to 90ms and 80ms respectively */
5121 I915_WRITE(RCBMAXAVG, 90000);
5122 I915_WRITE(RCBMINAVG, 80000);
5123
5124 I915_WRITE(MEMIHYST, 1);
5125
5126 /* Set up min, max, and cur for interrupt handling */
5127 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5128 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5129 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5130 MEMMODE_FSTART_SHIFT;
5131
Ville Syrjälä616847e2015-09-18 20:03:19 +03005132 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005133 PXVFREQ_PX_SHIFT;
5134
Daniel Vetter20e4d402012-08-08 23:35:39 +02005135 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
5136 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005137
Daniel Vetter20e4d402012-08-08 23:35:39 +02005138 dev_priv->ips.max_delay = fstart;
5139 dev_priv->ips.min_delay = fmin;
5140 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005141
5142 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
5143 fmax, fmin, fstart);
5144
5145 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5146
5147 /*
5148 * Interrupts will be enabled in ironlake_irq_postinstall
5149 */
5150
5151 I915_WRITE(VIDSTART, vstart);
5152 POSTING_READ(VIDSTART);
5153
5154 rgvmodectl |= MEMMODE_SWMODE_EN;
5155 I915_WRITE(MEMMODECTL, rgvmodectl);
5156
Daniel Vetter92703882012-08-09 16:46:01 +02005157 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005158 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005159 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005160
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005161 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005162
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03005163 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
5164 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02005165 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03005166 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005167 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02005168
5169 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005170}
5171
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005172static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005173{
Daniel Vetter92703882012-08-09 16:46:01 +02005174 u16 rgvswctl;
5175
5176 spin_lock_irq(&mchdev_lock);
5177
5178 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005179
5180 /* Ack interrupts, disable EFC interrupt */
5181 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5182 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5183 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5184 I915_WRITE(DEIIR, DE_PCU_EVENT);
5185 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5186
5187 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005188 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005189 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005190 rgvswctl |= MEMCTL_CMD_STS;
5191 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005192 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005193
Daniel Vetter92703882012-08-09 16:46:01 +02005194 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005195}
5196
Daniel Vetteracbe9472012-07-26 11:50:05 +02005197/* There's a funny hw issue where the hw returns all 0 when reading from
5198 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
5199 * ourselves, instead of doing a rmw cycle (which might result in us clearing
5200 * all limits and the gpu stuck at whatever frequency it is at atm).
5201 */
Akash Goel74ef1172015-03-06 11:07:19 +05305202static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005203{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005204 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005205
Daniel Vetter20b46e52012-07-26 11:16:14 +02005206 /* Only set the down limit when we've reached the lowest level to avoid
5207 * getting more interrupts, otherwise leave this clear. This prevents a
5208 * race in the hw when coming out of rc6: There's a tiny window where
5209 * the hw runs at the minimal clock before selecting the desired
5210 * frequency, if the down threshold expires in that window we will not
5211 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03005212 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05305213 limits = (dev_priv->rps.max_freq_softlimit) << 23;
5214 if (val <= dev_priv->rps.min_freq_softlimit)
5215 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
5216 } else {
5217 limits = dev_priv->rps.max_freq_softlimit << 24;
5218 if (val <= dev_priv->rps.min_freq_softlimit)
5219 limits |= dev_priv->rps.min_freq_softlimit << 16;
5220 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02005221
5222 return limits;
5223}
5224
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005225static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
5226{
5227 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05305228 u32 threshold_up = 0, threshold_down = 0; /* in % */
5229 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005230
5231 new_power = dev_priv->rps.power;
5232 switch (dev_priv->rps.power) {
5233 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01005234 if (val > dev_priv->rps.efficient_freq + 1 &&
5235 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005236 new_power = BETWEEN;
5237 break;
5238
5239 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01005240 if (val <= dev_priv->rps.efficient_freq &&
5241 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005242 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01005243 else if (val >= dev_priv->rps.rp0_freq &&
5244 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005245 new_power = HIGH_POWER;
5246 break;
5247
5248 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01005249 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
5250 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005251 new_power = BETWEEN;
5252 break;
5253 }
5254 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00005255 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005256 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00005257 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005258 new_power = HIGH_POWER;
5259 if (new_power == dev_priv->rps.power)
5260 return;
5261
5262 /* Note the units here are not exactly 1us, but 1280ns. */
5263 switch (new_power) {
5264 case LOW_POWER:
5265 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05305266 ei_up = 16000;
5267 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005268
5269 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305270 ei_down = 32000;
5271 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005272 break;
5273
5274 case BETWEEN:
5275 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05305276 ei_up = 13000;
5277 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005278
5279 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305280 ei_down = 32000;
5281 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005282 break;
5283
5284 case HIGH_POWER:
5285 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05305286 ei_up = 10000;
5287 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005288
5289 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305290 ei_down = 32000;
5291 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005292 break;
5293 }
5294
Mika Kuoppala6067a272017-02-15 15:52:59 +02005295 /* When byt can survive without system hang with dynamic
5296 * sw freq adjustments, this restriction can be lifted.
5297 */
5298 if (IS_VALLEYVIEW(dev_priv))
5299 goto skip_hw_write;
5300
Akash Goel8a586432015-03-06 11:07:18 +05305301 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01005302 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05305303 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01005304 GT_INTERVAL_FROM_US(dev_priv,
5305 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05305306
5307 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01005308 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05305309 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01005310 GT_INTERVAL_FROM_US(dev_priv,
5311 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05305312
Chris Wilsona72b5622016-07-02 15:35:59 +01005313 I915_WRITE(GEN6_RP_CONTROL,
5314 GEN6_RP_MEDIA_TURBO |
5315 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5316 GEN6_RP_MEDIA_IS_GFX |
5317 GEN6_RP_ENABLE |
5318 GEN6_RP_UP_BUSY_AVG |
5319 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05305320
Mika Kuoppala6067a272017-02-15 15:52:59 +02005321skip_hw_write:
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005322 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01005323 dev_priv->rps.up_threshold = threshold_up;
5324 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005325 dev_priv->rps.last_adj = 0;
5326}
5327
Chris Wilson2876ce72014-03-28 08:03:34 +00005328static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
5329{
5330 u32 mask = 0;
5331
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005332 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Chris Wilson2876ce72014-03-28 08:03:34 +00005333 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005334 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00005335 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00005336 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00005337
Chris Wilson7b3c29f2014-07-10 20:31:19 +01005338 mask &= dev_priv->pm_rps_events;
5339
Imre Deak59d02a12014-12-19 19:33:26 +02005340 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00005341}
5342
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005343/* gen6_set_rps is called to update the frequency request, but should also be
5344 * called when the range (min_delay and max_delay) is modified so that we can
5345 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005346static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02005347{
Chris Wilsoneb64cad2014-03-27 08:24:20 +00005348 /* min/max delay may still have been modified so be sure to
5349 * write the limits value.
5350 */
5351 if (val != dev_priv->rps.cur_freq) {
5352 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005353
Chris Wilsondc979972016-05-10 14:10:04 +01005354 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05305355 I915_WRITE(GEN6_RPNSWREQ,
5356 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01005357 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00005358 I915_WRITE(GEN6_RPNSWREQ,
5359 HSW_FREQUENCY(val));
5360 else
5361 I915_WRITE(GEN6_RPNSWREQ,
5362 GEN6_FREQUENCY(val) |
5363 GEN6_OFFSET(0) |
5364 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005365 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005366
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005367 /* Make sure we continue to get interrupts
5368 * until we hit the minimum or maximum frequencies.
5369 */
Akash Goel74ef1172015-03-06 11:07:19 +05305370 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00005371 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005372
Ben Widawskyb39fb292014-03-19 18:31:11 -07005373 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02005374 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005375
5376 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005377}
5378
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005379static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005380{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005381 int err;
5382
Chris Wilsondc979972016-05-10 14:10:04 +01005383 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005384 "Odd GPU freq value\n"))
5385 val &= ~1;
5386
Deepak Scd25dd52015-07-10 18:31:40 +05305387 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
5388
Chris Wilson8fb55192015-04-07 16:20:28 +01005389 if (val != dev_priv->rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005390 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
5391 if (err)
5392 return err;
5393
Chris Wilsondb4c5e02017-02-10 15:03:46 +00005394 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01005395 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005396
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005397 dev_priv->rps.cur_freq = val;
5398 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005399
5400 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005401}
5402
Deepak Sa7f6e232015-05-09 18:04:44 +05305403/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05305404 *
5405 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05305406 * 1. Forcewake Media well.
5407 * 2. Request idle freq.
5408 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05305409*/
5410static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5411{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005412 u32 val = dev_priv->rps.idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005413 int err;
Deepak S5549d252014-06-28 11:26:11 +05305414
Chris Wilsonaed242f2015-03-18 09:48:21 +00005415 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305416 return;
5417
Chris Wilsonc9efef72017-01-02 15:28:45 +00005418 /* The punit delays the write of the frequency and voltage until it
5419 * determines the GPU is awake. During normal usage we don't want to
5420 * waste power changing the frequency if the GPU is sleeping (rc6).
5421 * However, the GPU and driver is now idle and we do not want to delay
5422 * switching to minimum voltage (reducing power whilst idle) as we do
5423 * not expect to be woken in the near future and so must flush the
5424 * change by waking the device.
5425 *
5426 * We choose to take the media powerwell (either would do to trick the
5427 * punit into committing the voltage change) as that takes a lot less
5428 * power than the render powerwell.
5429 */
Deepak Sa7f6e232015-05-09 18:04:44 +05305430 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005431 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305432 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005433
5434 if (err)
5435 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05305436}
5437
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005438void gen6_rps_busy(struct drm_i915_private *dev_priv)
5439{
5440 mutex_lock(&dev_priv->rps.hw_lock);
5441 if (dev_priv->rps.enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00005442 u8 freq;
5443
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005444 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005445 gen6_rps_reset_ei(dev_priv);
5446 I915_WRITE(GEN6_PMINTRMSK,
5447 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005448
Chris Wilsonc33d2472016-07-04 08:08:36 +01005449 gen6_enable_rps_interrupts(dev_priv);
5450
Chris Wilsonbd648182017-02-10 15:03:48 +00005451 /* Use the user's desired frequency as a guide, but for better
5452 * performance, jump directly to RPe as our starting frequency.
5453 */
5454 freq = max(dev_priv->rps.cur_freq,
5455 dev_priv->rps.efficient_freq);
5456
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005457 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00005458 clamp(freq,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005459 dev_priv->rps.min_freq_softlimit,
5460 dev_priv->rps.max_freq_softlimit)))
5461 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005462 }
5463 mutex_unlock(&dev_priv->rps.hw_lock);
5464}
5465
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005466void gen6_rps_idle(struct drm_i915_private *dev_priv)
5467{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005468 /* Flush our bottom-half so that it does not race with us
5469 * setting the idle frequency and so that it is bounded by
5470 * our rpm wakeref. And then disable the interrupts to stop any
5471 * futher RPS reclocking whilst we are asleep.
5472 */
5473 gen6_disable_rps_interrupts(dev_priv);
5474
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005475 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005476 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005477 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305478 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005479 else
Chris Wilsondc979972016-05-10 14:10:04 +01005480 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005481 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005482 I915_WRITE(GEN6_PMINTRMSK,
5483 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005484 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005485 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005486
Chris Wilson8d3afd72015-05-21 21:01:47 +01005487 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005488 while (!list_empty(&dev_priv->rps.clients))
5489 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005490 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005491}
5492
Chris Wilson1854d5c2015-04-07 16:20:32 +01005493void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005494 struct intel_rps_client *rps,
5495 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005496{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005497 /* This is intentionally racy! We peek at the state here, then
5498 * validate inside the RPS worker.
5499 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005500 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005501 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005502 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005503 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005504
Chris Wilsone61b9952015-04-27 13:41:24 +01005505 /* Force a RPS boost (and don't count it against the client) if
5506 * the GPU is severely congested.
5507 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005508 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005509 rps = NULL;
5510
Chris Wilson8d3afd72015-05-21 21:01:47 +01005511 spin_lock(&dev_priv->rps.client_lock);
5512 if (rps == NULL || list_empty(&rps->link)) {
5513 spin_lock_irq(&dev_priv->irq_lock);
5514 if (dev_priv->rps.interrupts_enabled) {
5515 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005516 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005517 }
5518 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005519
Chris Wilson2e1b8732015-04-27 13:41:22 +01005520 if (rps != NULL) {
5521 list_add(&rps->link, &dev_priv->rps.clients);
5522 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005523 } else
5524 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005525 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005526 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005527}
5528
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005529int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005530{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005531 int err;
5532
Chris Wilsoncfd1c482017-02-20 09:47:07 +00005533 lockdep_assert_held(&dev_priv->rps.hw_lock);
5534 GEM_BUG_ON(val > dev_priv->rps.max_freq);
5535 GEM_BUG_ON(val < dev_priv->rps.min_freq);
5536
Chris Wilson76e4e4b2017-02-20 09:47:08 +00005537 if (!dev_priv->rps.enabled) {
5538 dev_priv->rps.cur_freq = val;
5539 return 0;
5540 }
5541
Chris Wilsondc979972016-05-10 14:10:04 +01005542 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005543 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005544 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005545 err = gen6_set_rps(dev_priv, val);
5546
5547 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005548}
5549
Chris Wilsondc979972016-05-10 14:10:04 +01005550static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005551{
Zhe Wang20e49362014-11-04 17:07:05 +00005552 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005553 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005554}
5555
Chris Wilsondc979972016-05-10 14:10:04 +01005556static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305557{
Akash Goel2030d682016-04-23 00:05:45 +05305558 I915_WRITE(GEN6_RP_CONTROL, 0);
5559}
5560
Chris Wilsondc979972016-05-10 14:10:04 +01005561static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005562{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005563 I915_WRITE(GEN6_RC_CONTROL, 0);
5564 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305565 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005566}
5567
Chris Wilsondc979972016-05-10 14:10:04 +01005568static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305569{
Deepak S38807742014-05-23 21:00:15 +05305570 I915_WRITE(GEN6_RC_CONTROL, 0);
5571}
5572
Chris Wilsondc979972016-05-10 14:10:04 +01005573static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005574{
Deepak S98a2e5f2014-08-18 10:35:27 -07005575 /* we're doing forcewake before Disabling RC6,
5576 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005577 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005578
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005579 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005580
Mika Kuoppala59bad942015-01-16 11:34:40 +02005581 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005582}
5583
Chris Wilsondc979972016-05-10 14:10:04 +01005584static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005585{
Chris Wilsondc979972016-05-10 14:10:04 +01005586 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005587 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5588 mode = GEN6_RC_CTL_RC6_ENABLE;
5589 else
5590 mode = 0;
5591 }
Chris Wilsondc979972016-05-10 14:10:04 +01005592 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005593 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5594 "RC6 %s RC6p %s RC6pp %s\n",
5595 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5596 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5597 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005598
5599 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005600 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5601 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005602}
5603
Chris Wilsondc979972016-05-10 14:10:04 +01005604static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305605{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005606 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305607 bool enable_rc6 = true;
5608 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005609 u32 rc_ctl;
5610 int rc_sw_target;
5611
5612 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5613 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5614 RC_SW_TARGET_STATE_SHIFT;
5615 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5616 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5617 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5618 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5619 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305620
5621 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005622 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305623 enable_rc6 = false;
5624 }
5625
5626 /*
5627 * The exact context size is not known for BXT, so assume a page size
5628 * for this check.
5629 */
5630 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005631 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5632 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5633 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005634 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305635 enable_rc6 = false;
5636 }
5637
5638 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5639 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5640 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5641 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005642 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305643 enable_rc6 = false;
5644 }
5645
Imre Deakfc619842016-06-29 19:13:55 +03005646 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5647 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5648 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5649 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5650 enable_rc6 = false;
5651 }
5652
5653 if (!I915_READ(GEN6_GFXPAUSE)) {
5654 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5655 enable_rc6 = false;
5656 }
5657
5658 if (!I915_READ(GEN8_MISC_CTRL0)) {
5659 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305660 enable_rc6 = false;
5661 }
5662
5663 return enable_rc6;
5664}
5665
Chris Wilsondc979972016-05-10 14:10:04 +01005666int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005667{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005668 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005669 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005670 return 0;
5671
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305672 if (!enable_rc6)
5673 return 0;
5674
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005675 if (IS_GEN9_LP(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305676 DRM_INFO("RC6 disabled by BIOS\n");
5677 return 0;
5678 }
5679
Daniel Vetter456470e2012-08-08 23:35:40 +02005680 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005681 if (enable_rc6 >= 0) {
5682 int mask;
5683
Chris Wilsondc979972016-05-10 14:10:04 +01005684 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005685 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5686 INTEL_RC6pp_ENABLE;
5687 else
5688 mask = INTEL_RC6_ENABLE;
5689
5690 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005691 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5692 "(requested %d, valid %d)\n",
5693 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005694
5695 return enable_rc6 & mask;
5696 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005697
Chris Wilsondc979972016-05-10 14:10:04 +01005698 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005699 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005700
5701 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005702}
5703
Chris Wilsondc979972016-05-10 14:10:04 +01005704static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005705{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005706 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005707
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005708 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005709 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005710 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005711 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5712 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5713 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5714 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005715 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005716 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5717 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5718 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5719 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005720 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005721 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005722
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005723 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005724 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005725 IS_GEN9_BC(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005726 u32 ddcc_status = 0;
5727
5728 if (sandybridge_pcode_read(dev_priv,
5729 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5730 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005731 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005732 clamp_t(u8,
5733 ((ddcc_status >> 8) & 0xff),
5734 dev_priv->rps.min_freq,
5735 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005736 }
5737
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005738 if (IS_GEN9_BC(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305739 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005740 * the natural hardware unit for SKL
5741 */
Akash Goelc5e06882015-06-29 14:50:19 +05305742 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5743 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5744 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5745 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5746 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5747 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005748}
5749
Chris Wilson3a45b052016-07-13 09:10:32 +01005750static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005751 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01005752{
5753 u8 freq = dev_priv->rps.cur_freq;
5754
5755 /* force a reset */
5756 dev_priv->rps.power = -1;
5757 dev_priv->rps.cur_freq = -1;
5758
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005759 if (set(dev_priv, freq))
5760 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01005761}
5762
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005763/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005764static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005765{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005766 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5767
Akash Goel0beb0592015-03-06 11:07:20 +05305768 /* Program defaults and thresholds for RPS*/
5769 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5770 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005771
Akash Goel0beb0592015-03-06 11:07:20 +05305772 /* 1 second timeout*/
5773 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5774 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5775
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005776 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005777
Akash Goel0beb0592015-03-06 11:07:20 +05305778 /* Leaning on the below call to gen6_set_rps to program/setup the
5779 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5780 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005781 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005782
5783 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5784}
5785
Chris Wilsondc979972016-05-10 14:10:04 +01005786static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005787{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005788 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305789 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005790 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005791
5792 /* 1a: Software RC state - RC0 */
5793 I915_WRITE(GEN6_RC_STATE, 0);
5794
5795 /* 1b: Get forcewake during program sequence. Although the driver
5796 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005797 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005798
5799 /* 2a: Disable RC states. */
5800 I915_WRITE(GEN6_RC_CONTROL, 0);
5801
5802 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305803
5804 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005805 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305806 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5807 else
5808 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005809 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5810 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305811 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005812 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305813
Dave Gordon1a3d1892016-05-13 15:36:30 +01005814 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305815 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5816
Zhe Wang20e49362014-11-04 17:07:05 +00005817 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005818
Zhe Wang38c23522015-01-20 12:23:04 +00005819 /* 2c: Program Coarse Power Gating Policies. */
5820 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5821 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5822
Zhe Wang20e49362014-11-04 17:07:05 +00005823 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005824 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005825 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005826 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Chris Wilson1c044f92017-01-25 17:26:01 +00005827 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
5828 I915_WRITE(GEN6_RC_CONTROL,
5829 GEN6_RC_CTL_HW_ENABLE | GEN6_RC_CTL_EI_MODE(1) | rc6_mask);
Zhe Wang20e49362014-11-04 17:07:05 +00005830
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305831 /*
5832 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305833 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305834 */
Chris Wilsondc979972016-05-10 14:10:04 +01005835 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305836 I915_WRITE(GEN9_PG_ENABLE, 0);
5837 else
5838 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5839 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005840
Mika Kuoppala59bad942015-01-16 11:34:40 +02005841 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005842}
5843
Chris Wilsondc979972016-05-10 14:10:04 +01005844static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005845{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005846 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305847 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005848 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005849
5850 /* 1a: Software RC state - RC0 */
5851 I915_WRITE(GEN6_RC_STATE, 0);
5852
5853 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5854 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005855 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005856
5857 /* 2a: Disable RC states. */
5858 I915_WRITE(GEN6_RC_CONTROL, 0);
5859
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005860 /* 2b: Program RC6 thresholds.*/
5861 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5862 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5863 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305864 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005865 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005866 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005867 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005868 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5869 else
5870 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005871
5872 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005873 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005874 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005875 intel_print_rc6_info(dev_priv, rc6_mask);
5876 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005877 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5878 GEN7_RC_CTL_TO_MODE |
5879 rc6_mask);
5880 else
5881 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5882 GEN6_RC_CTL_EI_MODE(1) |
5883 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005884
5885 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005886 I915_WRITE(GEN6_RPNSWREQ,
5887 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5888 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5889 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005890 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5891 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005892
Daniel Vetter7526ed72014-09-29 15:07:19 +02005893 /* Docs recommend 900MHz, and 300 MHz respectively */
5894 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5895 dev_priv->rps.max_freq_softlimit << 24 |
5896 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005897
Daniel Vetter7526ed72014-09-29 15:07:19 +02005898 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5899 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5900 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5901 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005902
Daniel Vetter7526ed72014-09-29 15:07:19 +02005903 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005904
5905 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005906 I915_WRITE(GEN6_RP_CONTROL,
5907 GEN6_RP_MEDIA_TURBO |
5908 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5909 GEN6_RP_MEDIA_IS_GFX |
5910 GEN6_RP_ENABLE |
5911 GEN6_RP_UP_BUSY_AVG |
5912 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005913
Daniel Vetter7526ed72014-09-29 15:07:19 +02005914 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005915
Chris Wilson3a45b052016-07-13 09:10:32 +01005916 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005917
Mika Kuoppala59bad942015-01-16 11:34:40 +02005918 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005919}
5920
Chris Wilsondc979972016-05-10 14:10:04 +01005921static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005922{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005923 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305924 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005925 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005926 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005927 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005928 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005929
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005930 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005931
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005932 /* Here begins a magic sequence of register writes to enable
5933 * auto-downclocking.
5934 *
5935 * Perhaps there might be some value in exposing these to
5936 * userspace...
5937 */
5938 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005939
5940 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005941 gtfifodbg = I915_READ(GTFIFODBG);
5942 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005943 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5944 I915_WRITE(GTFIFODBG, gtfifodbg);
5945 }
5946
Mika Kuoppala59bad942015-01-16 11:34:40 +02005947 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005948
5949 /* disable the counters and set deterministic thresholds */
5950 I915_WRITE(GEN6_RC_CONTROL, 0);
5951
5952 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5953 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5954 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5955 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5956 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5957
Akash Goel3b3f1652016-10-13 22:44:48 +05305958 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005959 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005960
5961 I915_WRITE(GEN6_RC_SLEEP, 0);
5962 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005963 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005964 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5965 else
5966 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005967 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005968 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5969
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005970 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005971 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005972 if (rc6_mode & INTEL_RC6_ENABLE)
5973 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5974
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005975 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005976 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005977 if (rc6_mode & INTEL_RC6p_ENABLE)
5978 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005979
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005980 if (rc6_mode & INTEL_RC6pp_ENABLE)
5981 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5982 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005983
Chris Wilsondc979972016-05-10 14:10:04 +01005984 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005985
5986 I915_WRITE(GEN6_RC_CONTROL,
5987 rc6_mask |
5988 GEN6_RC_CTL_EI_MODE(1) |
5989 GEN6_RC_CTL_HW_ENABLE);
5990
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005991 /* Power down if completely idle for over 50ms */
5992 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005993 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005994
Chris Wilson3a45b052016-07-13 09:10:32 +01005995 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005996
Ben Widawsky31643d52012-09-26 10:34:01 -07005997 rc6vids = 0;
5998 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005999 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07006000 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01006001 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07006002 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
6003 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
6004 rc6vids &= 0xffff00;
6005 rc6vids |= GEN6_ENCODE_RC6_VID(450);
6006 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
6007 if (ret)
6008 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
6009 }
6010
Mika Kuoppala59bad942015-01-16 11:34:40 +02006011 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006012}
6013
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006014static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006015{
6016 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01006017 unsigned int gpu_freq;
6018 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05306019 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006020 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03006021 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006022
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006023 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02006024
Ben Widawskyeda79642013-10-07 17:15:48 -03006025 policy = cpufreq_cpu_get(0);
6026 if (policy) {
6027 max_ia_freq = policy->cpuinfo.max_freq;
6028 cpufreq_cpu_put(policy);
6029 } else {
6030 /*
6031 * Default to measured freq if none found, PCU will ensure we
6032 * don't go over
6033 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006034 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03006035 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006036
6037 /* Convert from kHz to MHz */
6038 max_ia_freq /= 1000;
6039
Ben Widawsky153b4b952013-10-22 22:05:09 -07006040 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07006041 /* convert DDR frequency from units of 266.6MHz to bandwidth */
6042 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01006043
Rodrigo Vivib976dc52017-01-23 10:32:37 -08006044 if (IS_GEN9_BC(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05306045 /* Convert GT frequency to 50 HZ units */
6046 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
6047 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
6048 } else {
6049 min_gpu_freq = dev_priv->rps.min_freq;
6050 max_gpu_freq = dev_priv->rps.max_freq;
6051 }
6052
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006053 /*
6054 * For each potential GPU frequency, load a ring frequency we'd like
6055 * to use for memory access. We do this by specifying the IA frequency
6056 * the PCU should use as a reference to determine the ring frequency.
6057 */
Akash Goel4c8c7742015-06-29 14:50:20 +05306058 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
6059 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01006060 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006061
Rodrigo Vivib976dc52017-01-23 10:32:37 -08006062 if (IS_GEN9_BC(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05306063 /*
6064 * ring_freq = 2 * GT. ring_freq is in 100MHz units
6065 * No floor required for ring frequency on SKL.
6066 */
6067 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006068 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07006069 /* max(2 * GT, DDR). NB: GT is 50MHz units */
6070 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01006071 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07006072 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01006073 ring_freq = max(min_ring_freq, ring_freq);
6074 /* leave ia_freq as the default, chosen by cpufreq */
6075 } else {
6076 /* On older processors, there is no separate ring
6077 * clock domain, so in order to boost the bandwidth
6078 * of the ring, we need to upclock the CPU (ia_freq).
6079 *
6080 * For GPU frequencies less than 750MHz,
6081 * just use the lowest ring freq.
6082 */
6083 if (gpu_freq < min_freq)
6084 ia_freq = 800;
6085 else
6086 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
6087 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
6088 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006089
Ben Widawsky42c05262012-09-26 10:34:00 -07006090 sandybridge_pcode_write(dev_priv,
6091 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01006092 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
6093 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
6094 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006095 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006096}
6097
Ville Syrjälä03af2042014-06-28 02:03:53 +03006098static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05306099{
6100 u32 val, rp0;
6101
Jani Nikula5b5929c2015-10-07 11:17:46 +03006102 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05306103
Imre Deak43b67992016-08-31 19:13:02 +03006104 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03006105 case 8:
6106 /* (2 * 4) config */
6107 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
6108 break;
6109 case 12:
6110 /* (2 * 6) config */
6111 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
6112 break;
6113 case 16:
6114 /* (2 * 8) config */
6115 default:
6116 /* Setting (2 * 8) Min RP0 for any other combination */
6117 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
6118 break;
Deepak S095acd52015-01-17 11:05:59 +05306119 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03006120
6121 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
6122
Deepak S2b6b3a02014-05-27 15:59:30 +05306123 return rp0;
6124}
6125
6126static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
6127{
6128 u32 val, rpe;
6129
6130 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
6131 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
6132
6133 return rpe;
6134}
6135
Deepak S7707df42014-07-12 18:46:14 +05306136static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
6137{
6138 u32 val, rp1;
6139
Jani Nikula5b5929c2015-10-07 11:17:46 +03006140 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
6141 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
6142
Deepak S7707df42014-07-12 18:46:14 +05306143 return rp1;
6144}
6145
Deepak S96676fe2016-08-12 18:46:41 +05306146static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
6147{
6148 u32 val, rpn;
6149
6150 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
6151 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
6152 FB_GFX_FREQ_FUSE_MASK);
6153
6154 return rpn;
6155}
6156
Deepak Sf8f2b002014-07-10 13:16:21 +05306157static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
6158{
6159 u32 val, rp1;
6160
6161 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
6162
6163 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
6164
6165 return rp1;
6166}
6167
Ville Syrjälä03af2042014-06-28 02:03:53 +03006168static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006169{
6170 u32 val, rp0;
6171
Jani Nikula64936252013-05-22 15:36:20 +03006172 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006173
6174 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
6175 /* Clamp to max */
6176 rp0 = min_t(u32, rp0, 0xea);
6177
6178 return rp0;
6179}
6180
6181static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
6182{
6183 u32 val, rpe;
6184
Jani Nikula64936252013-05-22 15:36:20 +03006185 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006186 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03006187 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006188 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
6189
6190 return rpe;
6191}
6192
Ville Syrjälä03af2042014-06-28 02:03:53 +03006193static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006194{
Imre Deak36146032014-12-04 18:39:35 +02006195 u32 val;
6196
6197 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
6198 /*
6199 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
6200 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
6201 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
6202 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
6203 * to make sure it matches what Punit accepts.
6204 */
6205 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006206}
6207
Imre Deakae484342014-03-31 15:10:44 +03006208/* Check that the pctx buffer wasn't move under us. */
6209static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
6210{
6211 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
6212
6213 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
6214 dev_priv->vlv_pctx->stolen->start);
6215}
6216
Deepak S38807742014-05-23 21:00:15 +05306217
6218/* Check that the pcbr address is not empty. */
6219static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
6220{
6221 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
6222
6223 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
6224}
6225
Chris Wilsondc979972016-05-10 14:10:04 +01006226static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306227{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02006228 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03006229 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05306230 u32 pcbr;
6231 int pctx_size = 32*1024;
6232
Deepak S38807742014-05-23 21:00:15 +05306233 pcbr = I915_READ(VLV_PCBR);
6234 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006235 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05306236 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02006237 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05306238
6239 pctx_paddr = (paddr & (~4095));
6240 I915_WRITE(VLV_PCBR, pctx_paddr);
6241 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006242
6243 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05306244}
6245
Chris Wilsondc979972016-05-10 14:10:04 +01006246static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006247{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006248 struct drm_i915_gem_object *pctx;
6249 unsigned long pctx_paddr;
6250 u32 pcbr;
6251 int pctx_size = 24*1024;
6252
6253 pcbr = I915_READ(VLV_PCBR);
6254 if (pcbr) {
6255 /* BIOS set it up already, grab the pre-alloc'd space */
6256 int pcbr_offset;
6257
6258 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00006259 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006260 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02006261 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006262 pctx_size);
6263 goto out;
6264 }
6265
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006266 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
6267
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006268 /*
6269 * From the Gunit register HAS:
6270 * The Gfx driver is expected to program this register and ensure
6271 * proper allocation within Gfx stolen memory. For example, this
6272 * register should be programmed such than the PCBR range does not
6273 * overlap with other ranges, such as the frame buffer, protected
6274 * memory, or any other relevant ranges.
6275 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00006276 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006277 if (!pctx) {
6278 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00006279 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006280 }
6281
6282 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
6283 I915_WRITE(VLV_PCBR, pctx_paddr);
6284
6285out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006286 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006287 dev_priv->vlv_pctx = pctx;
6288}
6289
Chris Wilsondc979972016-05-10 14:10:04 +01006290static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006291{
Imre Deakae484342014-03-31 15:10:44 +03006292 if (WARN_ON(!dev_priv->vlv_pctx))
6293 return;
6294
Chris Wilsonf0cd5182016-10-28 13:58:43 +01006295 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03006296 dev_priv->vlv_pctx = NULL;
6297}
6298
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006299static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
6300{
6301 dev_priv->rps.gpll_ref_freq =
6302 vlv_get_cck_clock(dev_priv, "GPLL ref",
6303 CCK_GPLL_CLOCK_CONTROL,
6304 dev_priv->czclk_freq);
6305
6306 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
6307 dev_priv->rps.gpll_ref_freq);
6308}
6309
Chris Wilsondc979972016-05-10 14:10:04 +01006310static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03006311{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006312 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03006313
Chris Wilsondc979972016-05-10 14:10:04 +01006314 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03006315
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006316 vlv_init_gpll_ref_freq(dev_priv);
6317
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006318 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6319 switch ((val >> 6) & 3) {
6320 case 0:
6321 case 1:
6322 dev_priv->mem_freq = 800;
6323 break;
6324 case 2:
6325 dev_priv->mem_freq = 1066;
6326 break;
6327 case 3:
6328 dev_priv->mem_freq = 1333;
6329 break;
6330 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02006331 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006332
Imre Deak4e805192014-04-14 20:24:41 +03006333 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
6334 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
6335 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006336 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006337 dev_priv->rps.max_freq);
6338
6339 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
6340 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006341 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006342 dev_priv->rps.efficient_freq);
6343
Deepak Sf8f2b002014-07-10 13:16:21 +05306344 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
6345 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006346 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05306347 dev_priv->rps.rp1_freq);
6348
Imre Deak4e805192014-04-14 20:24:41 +03006349 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
6350 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006351 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006352 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03006353}
6354
Chris Wilsondc979972016-05-10 14:10:04 +01006355static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306356{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006357 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05306358
Chris Wilsondc979972016-05-10 14:10:04 +01006359 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05306360
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006361 vlv_init_gpll_ref_freq(dev_priv);
6362
Ville Syrjäläa5805162015-05-26 20:42:30 +03006363 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02006364 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006365 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02006366
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006367 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006368 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006369 dev_priv->mem_freq = 2000;
6370 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006371 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006372 dev_priv->mem_freq = 1600;
6373 break;
6374 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02006375 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006376
Deepak S2b6b3a02014-05-27 15:59:30 +05306377 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
6378 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
6379 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006380 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306381 dev_priv->rps.max_freq);
6382
6383 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
6384 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006385 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306386 dev_priv->rps.efficient_freq);
6387
Deepak S7707df42014-07-12 18:46:14 +05306388 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
6389 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006390 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05306391 dev_priv->rps.rp1_freq);
6392
Deepak S96676fe2016-08-12 18:46:41 +05306393 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05306394 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006395 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306396 dev_priv->rps.min_freq);
6397
Ville Syrjälä1c147622014-08-18 14:42:43 +03006398 WARN_ONCE((dev_priv->rps.max_freq |
6399 dev_priv->rps.efficient_freq |
6400 dev_priv->rps.rp1_freq |
6401 dev_priv->rps.min_freq) & 1,
6402 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05306403}
6404
Chris Wilsondc979972016-05-10 14:10:04 +01006405static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03006406{
Chris Wilsondc979972016-05-10 14:10:04 +01006407 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03006408}
6409
Chris Wilsondc979972016-05-10 14:10:04 +01006410static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306411{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006412 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306413 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05306414 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05306415
6416 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6417
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006418 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
6419 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05306420 if (gtfifodbg) {
6421 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6422 gtfifodbg);
6423 I915_WRITE(GTFIFODBG, gtfifodbg);
6424 }
6425
6426 cherryview_check_pctx(dev_priv);
6427
6428 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6429 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006430 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306431
Ville Syrjälä160614a2015-01-19 13:50:47 +02006432 /* Disable RC states. */
6433 I915_WRITE(GEN6_RC_CONTROL, 0);
6434
Deepak S38807742014-05-23 21:00:15 +05306435 /* 2a: Program RC6 thresholds.*/
6436 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6437 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6438 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6439
Akash Goel3b3f1652016-10-13 22:44:48 +05306440 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006441 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306442 I915_WRITE(GEN6_RC_SLEEP, 0);
6443
Deepak Sf4f71c72015-03-28 15:23:35 +05306444 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6445 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306446
6447 /* allows RC6 residency counter to work */
6448 I915_WRITE(VLV_COUNTER_CONTROL,
6449 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6450 VLV_MEDIA_RC6_COUNT_EN |
6451 VLV_RENDER_RC6_COUNT_EN));
6452
6453 /* For now we assume BIOS is allocating and populating the PCBR */
6454 pcbr = I915_READ(VLV_PCBR);
6455
Deepak S38807742014-05-23 21:00:15 +05306456 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006457 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6458 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006459 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306460
6461 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6462
Deepak S2b6b3a02014-05-27 15:59:30 +05306463 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006464 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306465 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6466 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6467 I915_WRITE(GEN6_RP_UP_EI, 66000);
6468 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6469
6470 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6471
6472 /* 5: Enable RPS */
6473 I915_WRITE(GEN6_RP_CONTROL,
6474 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006475 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306476 GEN6_RP_ENABLE |
6477 GEN6_RP_UP_BUSY_AVG |
6478 GEN6_RP_DOWN_IDLE_AVG);
6479
Deepak S3ef62342015-04-29 08:36:24 +05306480 /* Setting Fixed Bias */
6481 val = VLV_OVERRIDE_EN |
6482 VLV_SOC_TDP_EN |
6483 CHV_BIAS_CPU_50_SOC_50;
6484 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6485
Deepak S2b6b3a02014-05-27 15:59:30 +05306486 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6487
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006488 /* RPS code assumes GPLL is used */
6489 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6490
Jani Nikula742f4912015-09-03 11:16:09 +03006491 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306492 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6493
Chris Wilson3a45b052016-07-13 09:10:32 +01006494 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306495
Mika Kuoppala59bad942015-01-16 11:34:40 +02006496 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306497}
6498
Chris Wilsondc979972016-05-10 14:10:04 +01006499static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006500{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006501 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306502 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006503 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006504
6505 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6506
Imre Deakae484342014-03-31 15:10:44 +03006507 valleyview_check_pctx(dev_priv);
6508
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006509 gtfifodbg = I915_READ(GTFIFODBG);
6510 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006511 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6512 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006513 I915_WRITE(GTFIFODBG, gtfifodbg);
6514 }
6515
Deepak Sc8d9a592013-11-23 14:55:42 +05306516 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006517 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006518
Ville Syrjälä160614a2015-01-19 13:50:47 +02006519 /* Disable RC states. */
6520 I915_WRITE(GEN6_RC_CONTROL, 0);
6521
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006522 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006523 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6524 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6525 I915_WRITE(GEN6_RP_UP_EI, 66000);
6526 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6527
6528 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6529
6530 I915_WRITE(GEN6_RP_CONTROL,
6531 GEN6_RP_MEDIA_TURBO |
6532 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6533 GEN6_RP_MEDIA_IS_GFX |
6534 GEN6_RP_ENABLE |
6535 GEN6_RP_UP_BUSY_AVG |
6536 GEN6_RP_DOWN_IDLE_CONT);
6537
6538 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6539 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6540 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6541
Akash Goel3b3f1652016-10-13 22:44:48 +05306542 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006543 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006544
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08006545 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006546
6547 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006548 I915_WRITE(VLV_COUNTER_CONTROL,
Mika Kuoppala6b7f6aa2017-03-15 18:12:59 +02006549 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6550 VLV_MEDIA_RC0_COUNT_EN |
Deepak S31685c22014-07-03 17:33:01 -04006551 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006552 VLV_MEDIA_RC6_COUNT_EN |
6553 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006554
Chris Wilsondc979972016-05-10 14:10:04 +01006555 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006556 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006557
Chris Wilsondc979972016-05-10 14:10:04 +01006558 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006559
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006560 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006561
Deepak S3ef62342015-04-29 08:36:24 +05306562 /* Setting Fixed Bias */
6563 val = VLV_OVERRIDE_EN |
6564 VLV_SOC_TDP_EN |
6565 VLV_BIAS_CPU_125_SOC_875;
6566 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6567
Jani Nikula64936252013-05-22 15:36:20 +03006568 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006569
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006570 /* RPS code assumes GPLL is used */
6571 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6572
Jani Nikula742f4912015-09-03 11:16:09 +03006573 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006574 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6575
Chris Wilson3a45b052016-07-13 09:10:32 +01006576 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006577
Mika Kuoppala59bad942015-01-16 11:34:40 +02006578 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006579}
6580
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006581static unsigned long intel_pxfreq(u32 vidfreq)
6582{
6583 unsigned long freq;
6584 int div = (vidfreq & 0x3f0000) >> 16;
6585 int post = (vidfreq & 0x3000) >> 12;
6586 int pre = (vidfreq & 0x7);
6587
6588 if (!pre)
6589 return 0;
6590
6591 freq = ((div * 133333) / ((1<<post) * pre));
6592
6593 return freq;
6594}
6595
Daniel Vettereb48eb02012-04-26 23:28:12 +02006596static const struct cparams {
6597 u16 i;
6598 u16 t;
6599 u16 m;
6600 u16 c;
6601} cparams[] = {
6602 { 1, 1333, 301, 28664 },
6603 { 1, 1066, 294, 24460 },
6604 { 1, 800, 294, 25192 },
6605 { 0, 1333, 276, 27605 },
6606 { 0, 1066, 276, 27605 },
6607 { 0, 800, 231, 23784 },
6608};
6609
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006610static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006611{
6612 u64 total_count, diff, ret;
6613 u32 count1, count2, count3, m = 0, c = 0;
6614 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6615 int i;
6616
Chris Wilson67520412017-03-02 13:28:01 +00006617 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006618
Daniel Vetter20e4d402012-08-08 23:35:39 +02006619 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006620
6621 /* Prevent division-by-zero if we are asking too fast.
6622 * Also, we don't get interesting results if we are polling
6623 * faster than once in 10ms, so just return the saved value
6624 * in such cases.
6625 */
6626 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006627 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006628
6629 count1 = I915_READ(DMIEC);
6630 count2 = I915_READ(DDREC);
6631 count3 = I915_READ(CSIEC);
6632
6633 total_count = count1 + count2 + count3;
6634
6635 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006636 if (total_count < dev_priv->ips.last_count1) {
6637 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006638 diff += total_count;
6639 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006640 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006641 }
6642
6643 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006644 if (cparams[i].i == dev_priv->ips.c_m &&
6645 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006646 m = cparams[i].m;
6647 c = cparams[i].c;
6648 break;
6649 }
6650 }
6651
6652 diff = div_u64(diff, diff1);
6653 ret = ((m * diff) + c);
6654 ret = div_u64(ret, 10);
6655
Daniel Vetter20e4d402012-08-08 23:35:39 +02006656 dev_priv->ips.last_count1 = total_count;
6657 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006658
Daniel Vetter20e4d402012-08-08 23:35:39 +02006659 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006660
6661 return ret;
6662}
6663
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006664unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6665{
6666 unsigned long val;
6667
Chris Wilsondc979972016-05-10 14:10:04 +01006668 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006669 return 0;
6670
6671 spin_lock_irq(&mchdev_lock);
6672
6673 val = __i915_chipset_val(dev_priv);
6674
6675 spin_unlock_irq(&mchdev_lock);
6676
6677 return val;
6678}
6679
Daniel Vettereb48eb02012-04-26 23:28:12 +02006680unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6681{
6682 unsigned long m, x, b;
6683 u32 tsfs;
6684
6685 tsfs = I915_READ(TSFS);
6686
6687 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6688 x = I915_READ8(TR1);
6689
6690 b = tsfs & TSFS_INTR_MASK;
6691
6692 return ((m * x) / 127) - b;
6693}
6694
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006695static int _pxvid_to_vd(u8 pxvid)
6696{
6697 if (pxvid == 0)
6698 return 0;
6699
6700 if (pxvid >= 8 && pxvid < 31)
6701 pxvid = 31;
6702
6703 return (pxvid + 2) * 125;
6704}
6705
6706static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006707{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006708 const int vd = _pxvid_to_vd(pxvid);
6709 const int vm = vd - 1125;
6710
Chris Wilsondc979972016-05-10 14:10:04 +01006711 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006712 return vm > 0 ? vm : 0;
6713
6714 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006715}
6716
Daniel Vetter02d71952012-08-09 16:44:54 +02006717static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006718{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006719 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006720 u32 count;
6721
Chris Wilson67520412017-03-02 13:28:01 +00006722 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006723
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006724 now = ktime_get_raw_ns();
6725 diffms = now - dev_priv->ips.last_time2;
6726 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006727
6728 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006729 if (!diffms)
6730 return;
6731
6732 count = I915_READ(GFXEC);
6733
Daniel Vetter20e4d402012-08-08 23:35:39 +02006734 if (count < dev_priv->ips.last_count2) {
6735 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006736 diff += count;
6737 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006738 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006739 }
6740
Daniel Vetter20e4d402012-08-08 23:35:39 +02006741 dev_priv->ips.last_count2 = count;
6742 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006743
6744 /* More magic constants... */
6745 diff = diff * 1181;
6746 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006747 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006748}
6749
Daniel Vetter02d71952012-08-09 16:44:54 +02006750void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6751{
Chris Wilsondc979972016-05-10 14:10:04 +01006752 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006753 return;
6754
Daniel Vetter92703882012-08-09 16:46:01 +02006755 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006756
6757 __i915_update_gfx_val(dev_priv);
6758
Daniel Vetter92703882012-08-09 16:46:01 +02006759 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006760}
6761
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006762static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006763{
6764 unsigned long t, corr, state1, corr2, state2;
6765 u32 pxvid, ext_v;
6766
Chris Wilson67520412017-03-02 13:28:01 +00006767 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006768
Ville Syrjälä616847e2015-09-18 20:03:19 +03006769 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006770 pxvid = (pxvid >> 24) & 0x7f;
6771 ext_v = pvid_to_extvid(dev_priv, pxvid);
6772
6773 state1 = ext_v;
6774
6775 t = i915_mch_val(dev_priv);
6776
6777 /* Revel in the empirically derived constants */
6778
6779 /* Correction factor in 1/100000 units */
6780 if (t > 80)
6781 corr = ((t * 2349) + 135940);
6782 else if (t >= 50)
6783 corr = ((t * 964) + 29317);
6784 else /* < 50 */
6785 corr = ((t * 301) + 1004);
6786
6787 corr = corr * ((150142 * state1) / 10000 - 78642);
6788 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006789 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006790
6791 state2 = (corr2 * state1) / 10000;
6792 state2 /= 100; /* convert to mW */
6793
Daniel Vetter02d71952012-08-09 16:44:54 +02006794 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006795
Daniel Vetter20e4d402012-08-08 23:35:39 +02006796 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006797}
6798
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006799unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6800{
6801 unsigned long val;
6802
Chris Wilsondc979972016-05-10 14:10:04 +01006803 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006804 return 0;
6805
6806 spin_lock_irq(&mchdev_lock);
6807
6808 val = __i915_gfx_val(dev_priv);
6809
6810 spin_unlock_irq(&mchdev_lock);
6811
6812 return val;
6813}
6814
Daniel Vettereb48eb02012-04-26 23:28:12 +02006815/**
6816 * i915_read_mch_val - return value for IPS use
6817 *
6818 * Calculate and return a value for the IPS driver to use when deciding whether
6819 * we have thermal and power headroom to increase CPU or GPU power budget.
6820 */
6821unsigned long i915_read_mch_val(void)
6822{
6823 struct drm_i915_private *dev_priv;
6824 unsigned long chipset_val, graphics_val, ret = 0;
6825
Daniel Vetter92703882012-08-09 16:46:01 +02006826 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006827 if (!i915_mch_dev)
6828 goto out_unlock;
6829 dev_priv = i915_mch_dev;
6830
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006831 chipset_val = __i915_chipset_val(dev_priv);
6832 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006833
6834 ret = chipset_val + graphics_val;
6835
6836out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006837 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006838
6839 return ret;
6840}
6841EXPORT_SYMBOL_GPL(i915_read_mch_val);
6842
6843/**
6844 * i915_gpu_raise - raise GPU frequency limit
6845 *
6846 * Raise the limit; IPS indicates we have thermal headroom.
6847 */
6848bool i915_gpu_raise(void)
6849{
6850 struct drm_i915_private *dev_priv;
6851 bool ret = true;
6852
Daniel Vetter92703882012-08-09 16:46:01 +02006853 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006854 if (!i915_mch_dev) {
6855 ret = false;
6856 goto out_unlock;
6857 }
6858 dev_priv = i915_mch_dev;
6859
Daniel Vetter20e4d402012-08-08 23:35:39 +02006860 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6861 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006862
6863out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006864 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006865
6866 return ret;
6867}
6868EXPORT_SYMBOL_GPL(i915_gpu_raise);
6869
6870/**
6871 * i915_gpu_lower - lower GPU frequency limit
6872 *
6873 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6874 * frequency maximum.
6875 */
6876bool i915_gpu_lower(void)
6877{
6878 struct drm_i915_private *dev_priv;
6879 bool ret = true;
6880
Daniel Vetter92703882012-08-09 16:46:01 +02006881 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006882 if (!i915_mch_dev) {
6883 ret = false;
6884 goto out_unlock;
6885 }
6886 dev_priv = i915_mch_dev;
6887
Daniel Vetter20e4d402012-08-08 23:35:39 +02006888 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6889 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006890
6891out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006892 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006893
6894 return ret;
6895}
6896EXPORT_SYMBOL_GPL(i915_gpu_lower);
6897
6898/**
6899 * i915_gpu_busy - indicate GPU business to IPS
6900 *
6901 * Tell the IPS driver whether or not the GPU is busy.
6902 */
6903bool i915_gpu_busy(void)
6904{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006905 bool ret = false;
6906
Daniel Vetter92703882012-08-09 16:46:01 +02006907 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006908 if (i915_mch_dev)
6909 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006910 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006911
6912 return ret;
6913}
6914EXPORT_SYMBOL_GPL(i915_gpu_busy);
6915
6916/**
6917 * i915_gpu_turbo_disable - disable graphics turbo
6918 *
6919 * Disable graphics turbo by resetting the max frequency and setting the
6920 * current frequency to the default.
6921 */
6922bool i915_gpu_turbo_disable(void)
6923{
6924 struct drm_i915_private *dev_priv;
6925 bool ret = true;
6926
Daniel Vetter92703882012-08-09 16:46:01 +02006927 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006928 if (!i915_mch_dev) {
6929 ret = false;
6930 goto out_unlock;
6931 }
6932 dev_priv = i915_mch_dev;
6933
Daniel Vetter20e4d402012-08-08 23:35:39 +02006934 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006935
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006936 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006937 ret = false;
6938
6939out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006940 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006941
6942 return ret;
6943}
6944EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6945
6946/**
6947 * Tells the intel_ips driver that the i915 driver is now loaded, if
6948 * IPS got loaded first.
6949 *
6950 * This awkward dance is so that neither module has to depend on the
6951 * other in order for IPS to do the appropriate communication of
6952 * GPU turbo limits to i915.
6953 */
6954static void
6955ips_ping_for_i915_load(void)
6956{
6957 void (*link)(void);
6958
6959 link = symbol_get(ips_link_to_i915_driver);
6960 if (link) {
6961 link();
6962 symbol_put(ips_link_to_i915_driver);
6963 }
6964}
6965
6966void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6967{
Daniel Vetter02d71952012-08-09 16:44:54 +02006968 /* We only register the i915 ips part with intel-ips once everything is
6969 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006970 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006971 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006972 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006973
6974 ips_ping_for_i915_load();
6975}
6976
6977void intel_gpu_ips_teardown(void)
6978{
Daniel Vetter92703882012-08-09 16:46:01 +02006979 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006980 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006981 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006982}
Deepak S76c3552f2014-01-30 23:08:16 +05306983
Chris Wilsondc979972016-05-10 14:10:04 +01006984static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006985{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006986 u32 lcfuse;
6987 u8 pxw[16];
6988 int i;
6989
6990 /* Disable to program */
6991 I915_WRITE(ECR, 0);
6992 POSTING_READ(ECR);
6993
6994 /* Program energy weights for various events */
6995 I915_WRITE(SDEW, 0x15040d00);
6996 I915_WRITE(CSIEW0, 0x007f0000);
6997 I915_WRITE(CSIEW1, 0x1e220004);
6998 I915_WRITE(CSIEW2, 0x04000004);
6999
7000 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007001 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007002 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007003 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007004
7005 /* Program P-state weights to account for frequency power adjustment */
7006 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03007007 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007008 unsigned long freq = intel_pxfreq(pxvidfreq);
7009 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
7010 PXVFREQ_PX_SHIFT;
7011 unsigned long val;
7012
7013 val = vid * vid;
7014 val *= (freq / 1000);
7015 val *= 255;
7016 val /= (127*127*900);
7017 if (val > 0xff)
7018 DRM_ERROR("bad pxval: %ld\n", val);
7019 pxw[i] = val;
7020 }
7021 /* Render standby states get 0 weight */
7022 pxw[14] = 0;
7023 pxw[15] = 0;
7024
7025 for (i = 0; i < 4; i++) {
7026 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
7027 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03007028 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007029 }
7030
7031 /* Adjust magic regs to magic values (more experimental results) */
7032 I915_WRITE(OGW0, 0);
7033 I915_WRITE(OGW1, 0);
7034 I915_WRITE(EG0, 0x00007f00);
7035 I915_WRITE(EG1, 0x0000000e);
7036 I915_WRITE(EG2, 0x000e0000);
7037 I915_WRITE(EG3, 0x68000300);
7038 I915_WRITE(EG4, 0x42000000);
7039 I915_WRITE(EG5, 0x00140031);
7040 I915_WRITE(EG6, 0);
7041 I915_WRITE(EG7, 0);
7042
7043 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007044 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007045
7046 /* Enable PMON + select events */
7047 I915_WRITE(ECR, 0x80000019);
7048
7049 lcfuse = I915_READ(LCFUSE02);
7050
Daniel Vetter20e4d402012-08-08 23:35:39 +02007051 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007052}
7053
Chris Wilsondc979972016-05-10 14:10:04 +01007054void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007055{
Imre Deakb268c692015-12-15 20:10:31 +02007056 /*
7057 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
7058 * requirement.
7059 */
7060 if (!i915.enable_rc6) {
7061 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
7062 intel_runtime_pm_get(dev_priv);
7063 }
Imre Deake6069ca2014-04-18 16:01:02 +03007064
Chris Wilsonb5163db2016-08-10 13:58:24 +01007065 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01007066 mutex_lock(&dev_priv->rps.hw_lock);
7067
7068 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01007069 if (IS_CHERRYVIEW(dev_priv))
7070 cherryview_init_gt_powersave(dev_priv);
7071 else if (IS_VALLEYVIEW(dev_priv))
7072 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01007073 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01007074 gen6_init_rps_frequencies(dev_priv);
7075
7076 /* Derive initial user preferences/limits from the hardware limits */
7077 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
7078 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
7079
7080 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
7081 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
7082
7083 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
7084 dev_priv->rps.min_freq_softlimit =
7085 max_t(int,
7086 dev_priv->rps.efficient_freq,
7087 intel_freq_opcode(dev_priv, 450));
7088
Chris Wilson99ac9612016-07-13 09:10:34 +01007089 /* After setting max-softlimit, find the overclock max freq */
7090 if (IS_GEN6(dev_priv) ||
7091 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
7092 u32 params = 0;
7093
7094 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
7095 if (params & BIT(31)) { /* OC supported */
7096 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
7097 (dev_priv->rps.max_freq & 0xff) * 50,
7098 (params & 0xff) * 50);
7099 dev_priv->rps.max_freq = params & 0xff;
7100 }
7101 }
7102
Chris Wilson29ecd78d2016-07-13 09:10:35 +01007103 /* Finally allow us to boost to max by default */
7104 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
7105
Chris Wilson773ea9a2016-07-13 09:10:33 +01007106 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01007107 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01007108
7109 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03007110}
7111
Chris Wilsondc979972016-05-10 14:10:04 +01007112void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007113{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03007114 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01007115 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02007116
7117 if (!i915.enable_rc6)
7118 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03007119}
7120
Chris Wilson54b4f682016-07-21 21:16:19 +01007121/**
7122 * intel_suspend_gt_powersave - suspend PM work and helper threads
7123 * @dev_priv: i915 device
7124 *
7125 * We don't want to disable RC6 or other features here, we just want
7126 * to make sure any work we've queued has finished and won't bother
7127 * us while we're suspended.
7128 */
7129void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
7130{
7131 if (INTEL_GEN(dev_priv) < 6)
7132 return;
7133
7134 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
7135 intel_runtime_pm_put(dev_priv);
7136
7137 /* gen6_rps_idle() will be called later to disable interrupts */
7138}
7139
Chris Wilsonb7137e02016-07-13 09:10:37 +01007140void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
7141{
7142 dev_priv->rps.enabled = true; /* force disabling */
7143 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007144
7145 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07007146}
7147
Chris Wilsondc979972016-05-10 14:10:04 +01007148void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02007149{
Chris Wilsonb7137e02016-07-13 09:10:37 +01007150 if (!READ_ONCE(dev_priv->rps.enabled))
7151 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07007152
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007153 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007154
Chris Wilsonb7137e02016-07-13 09:10:37 +01007155 if (INTEL_GEN(dev_priv) >= 9) {
7156 gen9_disable_rc6(dev_priv);
7157 gen9_disable_rps(dev_priv);
7158 } else if (IS_CHERRYVIEW(dev_priv)) {
7159 cherryview_disable_rps(dev_priv);
7160 } else if (IS_VALLEYVIEW(dev_priv)) {
7161 valleyview_disable_rps(dev_priv);
7162 } else if (INTEL_GEN(dev_priv) >= 6) {
7163 gen6_disable_rps(dev_priv);
7164 } else if (IS_IRONLAKE_M(dev_priv)) {
7165 ironlake_disable_drps(dev_priv);
7166 }
7167
7168 dev_priv->rps.enabled = false;
7169 mutex_unlock(&dev_priv->rps.hw_lock);
7170}
7171
7172void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
7173{
Chris Wilson54b4f682016-07-21 21:16:19 +01007174 /* We shouldn't be disabling as we submit, so this should be less
7175 * racy than it appears!
7176 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01007177 if (READ_ONCE(dev_priv->rps.enabled))
7178 return;
7179
7180 /* Powersaving is controlled by the host when inside a VM */
7181 if (intel_vgpu_active(dev_priv))
7182 return;
7183
7184 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02007185
Chris Wilsondc979972016-05-10 14:10:04 +01007186 if (IS_CHERRYVIEW(dev_priv)) {
7187 cherryview_enable_rps(dev_priv);
7188 } else if (IS_VALLEYVIEW(dev_priv)) {
7189 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007190 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01007191 gen9_enable_rc6(dev_priv);
7192 gen9_enable_rps(dev_priv);
Rodrigo Vivib976dc52017-01-23 10:32:37 -08007193 if (IS_GEN9_BC(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007194 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01007195 } else if (IS_BROADWELL(dev_priv)) {
7196 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007197 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007198 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01007199 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007200 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007201 } else if (IS_IRONLAKE_M(dev_priv)) {
7202 ironlake_enable_drps(dev_priv);
7203 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007204 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00007205
7206 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
7207 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
7208
7209 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
7210 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
7211
Chris Wilson54b4f682016-07-21 21:16:19 +01007212 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007213 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007214}
Imre Deakc6df39b2014-04-14 20:24:29 +03007215
Chris Wilson54b4f682016-07-21 21:16:19 +01007216static void __intel_autoenable_gt_powersave(struct work_struct *work)
7217{
7218 struct drm_i915_private *dev_priv =
7219 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
7220 struct intel_engine_cs *rcs;
7221 struct drm_i915_gem_request *req;
7222
7223 if (READ_ONCE(dev_priv->rps.enabled))
7224 goto out;
7225
Akash Goel3b3f1652016-10-13 22:44:48 +05307226 rcs = dev_priv->engine[RCS];
Chris Wilsone8a9c582016-12-18 15:37:20 +00007227 if (rcs->last_retired_context)
Chris Wilson54b4f682016-07-21 21:16:19 +01007228 goto out;
7229
7230 if (!rcs->init_context)
7231 goto out;
7232
7233 mutex_lock(&dev_priv->drm.struct_mutex);
7234
7235 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
7236 if (IS_ERR(req))
7237 goto unlock;
7238
7239 if (!i915.enable_execlists && i915_switch_context(req) == 0)
7240 rcs->init_context(req);
7241
7242 /* Mark the device busy, calling intel_enable_gt_powersave() */
Chris Wilsone642c852017-03-17 11:47:09 +00007243 i915_add_request(req);
Chris Wilson54b4f682016-07-21 21:16:19 +01007244
7245unlock:
7246 mutex_unlock(&dev_priv->drm.struct_mutex);
7247out:
7248 intel_runtime_pm_put(dev_priv);
7249}
7250
7251void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
7252{
7253 if (READ_ONCE(dev_priv->rps.enabled))
7254 return;
7255
7256 if (IS_IRONLAKE_M(dev_priv)) {
7257 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007258 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007259 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
7260 /*
7261 * PCU communication is slow and this doesn't need to be
7262 * done at any specific time, so do this out of our fast path
7263 * to make resume and init faster.
7264 *
7265 * We depend on the HW RC6 power context save/restore
7266 * mechanism when entering D3 through runtime PM suspend. So
7267 * disable RPM until RPS/RC6 is properly setup. We can only
7268 * get here via the driver load/system resume/runtime resume
7269 * paths, so the _noresume version is enough (and in case of
7270 * runtime resume it's necessary).
7271 */
7272 if (queue_delayed_work(dev_priv->wq,
7273 &dev_priv->rps.autoenable_work,
7274 round_jiffies_up_relative(HZ)))
7275 intel_runtime_pm_get_noresume(dev_priv);
7276 }
7277}
7278
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007279static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007280{
Daniel Vetter3107bd42012-10-31 22:52:31 +01007281 /*
7282 * On Ibex Peak and Cougar Point, we need to disable clock
7283 * gating for the panel power sequencer or it will fail to
7284 * start up when no ports are active.
7285 */
7286 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7287}
7288
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007289static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007290{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007291 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007292
Damien Lespiau055e3932014-08-18 13:49:10 +01007293 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007294 I915_WRITE(DSPCNTR(pipe),
7295 I915_READ(DSPCNTR(pipe)) |
7296 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007297
7298 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
7299 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007300 }
7301}
7302
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007303static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä017636c2013-12-05 15:51:37 +02007304{
Ville Syrjälä017636c2013-12-05 15:51:37 +02007305 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
7306 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
7307 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
7308
7309 /*
7310 * Don't touch WM1S_LP_EN here.
7311 * Doing so could cause underruns.
7312 */
7313}
7314
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007315static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007316{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007317 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007318
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01007319 /*
7320 * Required for FBC
7321 * WaFbcDisableDpfcClockGating:ilk
7322 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007323 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
7324 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
7325 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007326
7327 I915_WRITE(PCH_3DCGDIS0,
7328 MARIUNIT_CLOCK_GATE_DISABLE |
7329 SVSMUNIT_CLOCK_GATE_DISABLE);
7330 I915_WRITE(PCH_3DCGDIS1,
7331 VFMUNIT_CLOCK_GATE_DISABLE);
7332
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007333 /*
7334 * According to the spec the following bits should be set in
7335 * order to enable memory self-refresh
7336 * The bit 22/21 of 0x42004
7337 * The bit 5 of 0x42020
7338 * The bit 15 of 0x45000
7339 */
7340 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7341 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7342 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007343 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007344 I915_WRITE(DISP_ARB_CTL,
7345 (I915_READ(DISP_ARB_CTL) |
7346 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02007347
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007348 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007349
7350 /*
7351 * Based on the document from hardware guys the following bits
7352 * should be set unconditionally in order to enable FBC.
7353 * The bit 22 of 0x42000
7354 * The bit 22 of 0x42004
7355 * The bit 7,8,9 of 0x42020.
7356 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007357 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01007358 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007359 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7360 I915_READ(ILK_DISPLAY_CHICKEN1) |
7361 ILK_FBCQ_DIS);
7362 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7363 I915_READ(ILK_DISPLAY_CHICKEN2) |
7364 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007365 }
7366
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007367 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
7368
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007369 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7370 I915_READ(ILK_DISPLAY_CHICKEN2) |
7371 ILK_ELPIN_409_SELECT);
7372 I915_WRITE(_3D_CHICKEN2,
7373 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7374 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02007375
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007376 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02007377 I915_WRITE(CACHE_MODE_0,
7378 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01007379
Akash Goel4e046322014-04-04 17:14:38 +05307380 /* WaDisable_RenderCache_OperationalFlush:ilk */
7381 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7382
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007383 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03007384
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007385 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007386}
7387
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007388static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007389{
Daniel Vetter3107bd42012-10-31 22:52:31 +01007390 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007391 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01007392
7393 /*
7394 * On Ibex Peak and Cougar Point, we need to disable clock
7395 * gating for the panel power sequencer or it will fail to
7396 * start up when no ports are active.
7397 */
Jesse Barnescd664072013-10-02 10:34:19 -07007398 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
7399 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
7400 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007401 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
7402 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01007403 /* The below fixes the weird display corruption, a few pixels shifted
7404 * downward, on (only) LVDS of some HP laptops with IVY.
7405 */
Damien Lespiau055e3932014-08-18 13:49:10 +01007406 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007407 val = I915_READ(TRANS_CHICKEN2(pipe));
7408 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
7409 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007410 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007411 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007412 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
7413 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
7414 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007415 I915_WRITE(TRANS_CHICKEN2(pipe), val);
7416 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007417 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007418 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01007419 I915_WRITE(TRANS_CHICKEN1(pipe),
7420 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7421 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007422}
7423
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007424static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007425{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007426 uint32_t tmp;
7427
7428 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007429 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7430 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7431 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007432}
7433
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007434static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007435{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007436 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007437
Damien Lespiau231e54f2012-10-19 17:55:41 +01007438 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007439
7440 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7441 I915_READ(ILK_DISPLAY_CHICKEN2) |
7442 ILK_ELPIN_409_SELECT);
7443
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007444 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007445 I915_WRITE(_3D_CHICKEN,
7446 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7447
Akash Goel4e046322014-04-04 17:14:38 +05307448 /* WaDisable_RenderCache_OperationalFlush:snb */
7449 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7450
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007451 /*
7452 * BSpec recoomends 8x4 when MSAA is used,
7453 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007454 *
7455 * Note that PS/WM thread counts depend on the WIZ hashing
7456 * disable bit, which we don't touch here, but it's good
7457 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007458 */
7459 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007460 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007461
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007462 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007463
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007464 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007465 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007466
7467 I915_WRITE(GEN6_UCGCTL1,
7468 I915_READ(GEN6_UCGCTL1) |
7469 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7470 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7471
7472 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7473 * gating disable must be set. Failure to set it results in
7474 * flickering pixels due to Z write ordering failures after
7475 * some amount of runtime in the Mesa "fire" demo, and Unigine
7476 * Sanctuary and Tropics, and apparently anything else with
7477 * alpha test or pixel discard.
7478 *
7479 * According to the spec, bit 11 (RCCUNIT) must also be set,
7480 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007481 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007482 * WaDisableRCCUnitClockGating:snb
7483 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007484 */
7485 I915_WRITE(GEN6_UCGCTL2,
7486 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7487 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7488
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007489 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007490 I915_WRITE(_3D_CHICKEN3,
7491 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007492
7493 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007494 * Bspec says:
7495 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7496 * 3DSTATE_SF number of SF output attributes is more than 16."
7497 */
7498 I915_WRITE(_3D_CHICKEN3,
7499 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7500
7501 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007502 * According to the spec the following bits should be
7503 * set in order to enable memory self-refresh and fbc:
7504 * The bit21 and bit22 of 0x42000
7505 * The bit21 and bit22 of 0x42004
7506 * The bit5 and bit7 of 0x42020
7507 * The bit14 of 0x70180
7508 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007509 *
7510 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007511 */
7512 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7513 I915_READ(ILK_DISPLAY_CHICKEN1) |
7514 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7515 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7516 I915_READ(ILK_DISPLAY_CHICKEN2) |
7517 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007518 I915_WRITE(ILK_DSPCLK_GATE_D,
7519 I915_READ(ILK_DSPCLK_GATE_D) |
7520 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7521 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007522
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007523 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007524
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007525 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007526
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007527 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007528}
7529
7530static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7531{
7532 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7533
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007534 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007535 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007536 *
7537 * This actually overrides the dispatch
7538 * mode for all thread types.
7539 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007540 reg &= ~GEN7_FF_SCHED_MASK;
7541 reg |= GEN7_FF_TS_SCHED_HW;
7542 reg |= GEN7_FF_VS_SCHED_HW;
7543 reg |= GEN7_FF_DS_SCHED_HW;
7544
7545 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7546}
7547
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007548static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007549{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007550 /*
7551 * TODO: this bit should only be enabled when really needed, then
7552 * disabled when not needed anymore in order to save power.
7553 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007554 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007555 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7556 I915_READ(SOUTH_DSPCLK_GATE_D) |
7557 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007558
7559 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007560 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7561 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007562 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007563}
7564
Ville Syrjälä712bf362016-10-31 22:37:23 +02007565static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007566{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007567 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007568 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7569
7570 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7571 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7572 }
7573}
7574
Imre Deak450174f2016-05-03 15:54:21 +03007575static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7576 int general_prio_credits,
7577 int high_prio_credits)
7578{
7579 u32 misccpctl;
7580
7581 /* WaTempDisableDOPClkGating:bdw */
7582 misccpctl = I915_READ(GEN7_MISCCPCTL);
7583 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7584
7585 I915_WRITE(GEN8_L3SQCREG1,
7586 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7587 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7588
7589 /*
7590 * Wait at least 100 clocks before re-enabling clock gating.
7591 * See the definition of L3SQCREG1 in BSpec.
7592 */
7593 POSTING_READ(GEN8_L3SQCREG1);
7594 udelay(1);
7595 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7596}
7597
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007598static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007599{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007600 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007601
7602 /* WaDisableSDEUnitClockGating:kbl */
7603 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7604 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7605 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007606
7607 /* WaDisableGamClockGating:kbl */
7608 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7609 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7610 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007611
7612 /* WaFbcNukeOnHostModify:kbl */
7613 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7614 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007615}
7616
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007617static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007618{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007619 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007620
7621 /* WAC6entrylatency:skl */
7622 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7623 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007624
7625 /* WaFbcNukeOnHostModify:skl */
7626 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7627 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007628}
7629
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007630static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007631{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007632 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007633
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007634 ilk_init_lp_watermarks(dev_priv);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007635
Ben Widawskyab57fff2013-12-12 15:28:04 -08007636 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007637 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007638
Ben Widawskyab57fff2013-12-12 15:28:04 -08007639 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007640 I915_WRITE(CHICKEN_PAR1_1,
7641 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7642
Ben Widawskyab57fff2013-12-12 15:28:04 -08007643 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007644 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007645 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007646 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007647 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007648 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007649
Ben Widawskyab57fff2013-12-12 15:28:04 -08007650 /* WaVSRefCountFullforceMissDisable:bdw */
7651 /* WaDSRefCountFullforceMissDisable:bdw */
7652 I915_WRITE(GEN7_FF_THREAD_MODE,
7653 I915_READ(GEN7_FF_THREAD_MODE) &
7654 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007655
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007656 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7657 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007658
7659 /* WaDisableSDEUnitClockGating:bdw */
7660 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7661 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007662
Imre Deak450174f2016-05-03 15:54:21 +03007663 /* WaProgramL3SqcReg1Default:bdw */
7664 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007665
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007666 /*
7667 * WaGttCachingOffByDefault:bdw
7668 * GTT cache may not work with big pages, so if those
7669 * are ever enabled GTT cache may need to be disabled.
7670 */
7671 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7672
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007673 /* WaKVMNotificationOnConfigChange:bdw */
7674 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7675 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7676
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007677 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00007678
7679 /* WaDisableDopClockGating:bdw
7680 *
7681 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
7682 * clock gating.
7683 */
7684 I915_WRITE(GEN6_UCGCTL1,
7685 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007686}
7687
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007688static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007689{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007690 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007691
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007692 /* L3 caching of data atomics doesn't work -- disable it. */
7693 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7694 I915_WRITE(HSW_ROW_CHICKEN3,
7695 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7696
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007697 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007698 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7699 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7700 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7701
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007702 /* WaVSRefCountFullforceMissDisable:hsw */
7703 I915_WRITE(GEN7_FF_THREAD_MODE,
7704 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007705
Akash Goel4e046322014-04-04 17:14:38 +05307706 /* WaDisable_RenderCache_OperationalFlush:hsw */
7707 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7708
Chia-I Wufe27c602014-01-28 13:29:33 +08007709 /* enable HiZ Raw Stall Optimization */
7710 I915_WRITE(CACHE_MODE_0_GEN7,
7711 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7712
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007713 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007714 I915_WRITE(CACHE_MODE_1,
7715 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007716
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007717 /*
7718 * BSpec recommends 8x4 when MSAA is used,
7719 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007720 *
7721 * Note that PS/WM thread counts depend on the WIZ hashing
7722 * disable bit, which we don't touch here, but it's good
7723 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007724 */
7725 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007726 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007727
Kenneth Graunke94411592014-12-31 16:23:00 -08007728 /* WaSampleCChickenBitEnable:hsw */
7729 I915_WRITE(HALF_SLICE_CHICKEN3,
7730 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7731
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007732 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007733 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7734
Paulo Zanoni90a88642013-05-03 17:23:45 -03007735 /* WaRsPkgCStateDisplayPMReq:hsw */
7736 I915_WRITE(CHICKEN_PAR1_1,
7737 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007738
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007739 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007740}
7741
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007742static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007743{
Ben Widawsky20848222012-05-04 18:58:59 -07007744 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007745
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007746 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007747
Damien Lespiau231e54f2012-10-19 17:55:41 +01007748 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007749
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007750 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007751 I915_WRITE(_3D_CHICKEN3,
7752 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7753
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007754 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007755 I915_WRITE(IVB_CHICKEN3,
7756 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7757 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7758
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007759 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007760 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007761 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7762 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007763
Akash Goel4e046322014-04-04 17:14:38 +05307764 /* WaDisable_RenderCache_OperationalFlush:ivb */
7765 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7766
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007767 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007768 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7769 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7770
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007771 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007772 I915_WRITE(GEN7_L3CNTLREG1,
7773 GEN7_WA_FOR_GEN7_L3_CONTROL);
7774 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007775 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007776 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007777 I915_WRITE(GEN7_ROW_CHICKEN2,
7778 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007779 else {
7780 /* must write both registers */
7781 I915_WRITE(GEN7_ROW_CHICKEN2,
7782 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007783 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7784 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007785 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007786
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007787 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007788 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7789 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7790
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007791 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007792 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007793 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007794 */
7795 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007796 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007797
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007798 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007799 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7800 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7801 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7802
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007803 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007804
7805 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007806
Chris Wilson22721342014-03-04 09:41:43 +00007807 if (0) { /* causes HiZ corruption on ivb:gt1 */
7808 /* enable HiZ Raw Stall Optimization */
7809 I915_WRITE(CACHE_MODE_0_GEN7,
7810 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7811 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007812
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007813 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007814 I915_WRITE(CACHE_MODE_1,
7815 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007816
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007817 /*
7818 * BSpec recommends 8x4 when MSAA is used,
7819 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007820 *
7821 * Note that PS/WM thread counts depend on the WIZ hashing
7822 * disable bit, which we don't touch here, but it's good
7823 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007824 */
7825 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007826 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007827
Ben Widawsky20848222012-05-04 18:58:59 -07007828 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7829 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7830 snpcr |= GEN6_MBC_SNPCR_MED;
7831 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007832
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007833 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007834 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007835
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007836 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007837}
7838
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007839static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007840{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007841 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007842 I915_WRITE(_3D_CHICKEN3,
7843 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7844
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007845 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007846 I915_WRITE(IVB_CHICKEN3,
7847 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7848 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7849
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007850 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007851 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007852 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007853 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7854 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007855
Akash Goel4e046322014-04-04 17:14:38 +05307856 /* WaDisable_RenderCache_OperationalFlush:vlv */
7857 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7858
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007859 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007860 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7861 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7862
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007863 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007864 I915_WRITE(GEN7_ROW_CHICKEN2,
7865 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7866
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007867 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007868 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7869 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7870 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7871
Ville Syrjälä46680e02014-01-22 21:33:01 +02007872 gen7_setup_fixed_func_scheduler(dev_priv);
7873
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007874 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007875 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007876 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007877 */
7878 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007879 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007880
Akash Goelc98f5062014-03-24 23:00:07 +05307881 /* WaDisableL3Bank2xClockGate:vlv
7882 * Disabling L3 clock gating- MMIO 940c[25] = 1
7883 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7884 I915_WRITE(GEN7_UCGCTL4,
7885 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007886
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007887 /*
7888 * BSpec says this must be set, even though
7889 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7890 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007891 I915_WRITE(CACHE_MODE_1,
7892 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007893
7894 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007895 * BSpec recommends 8x4 when MSAA is used,
7896 * however in practice 16x4 seems fastest.
7897 *
7898 * Note that PS/WM thread counts depend on the WIZ hashing
7899 * disable bit, which we don't touch here, but it's good
7900 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7901 */
7902 I915_WRITE(GEN7_GT_MODE,
7903 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7904
7905 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007906 * WaIncreaseL3CreditsForVLVB0:vlv
7907 * This is the hardware default actually.
7908 */
7909 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7910
7911 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007912 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007913 * Disable clock gating on th GCFG unit to prevent a delay
7914 * in the reporting of vblank events.
7915 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007916 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007917}
7918
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007919static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007920{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007921 /* WaVSRefCountFullforceMissDisable:chv */
7922 /* WaDSRefCountFullforceMissDisable:chv */
7923 I915_WRITE(GEN7_FF_THREAD_MODE,
7924 I915_READ(GEN7_FF_THREAD_MODE) &
7925 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007926
7927 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7928 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7929 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007930
7931 /* WaDisableCSUnitClockGating:chv */
7932 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7933 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007934
7935 /* WaDisableSDEUnitClockGating:chv */
7936 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7937 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007938
7939 /*
Imre Deak450174f2016-05-03 15:54:21 +03007940 * WaProgramL3SqcReg1Default:chv
7941 * See gfxspecs/Related Documents/Performance Guide/
7942 * LSQC Setting Recommendations.
7943 */
7944 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7945
7946 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007947 * GTT cache may not work with big pages, so if those
7948 * are ever enabled GTT cache may need to be disabled.
7949 */
7950 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007951}
7952
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007953static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007954{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007955 uint32_t dspclk_gate;
7956
7957 I915_WRITE(RENCLK_GATE_D1, 0);
7958 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7959 GS_UNIT_CLOCK_GATE_DISABLE |
7960 CL_UNIT_CLOCK_GATE_DISABLE);
7961 I915_WRITE(RAMCLK_GATE_D, 0);
7962 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7963 OVRUNIT_CLOCK_GATE_DISABLE |
7964 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007965 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007966 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7967 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007968
7969 /* WaDisableRenderCachePipelinedFlush */
7970 I915_WRITE(CACHE_MODE_0,
7971 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007972
Akash Goel4e046322014-04-04 17:14:38 +05307973 /* WaDisable_RenderCache_OperationalFlush:g4x */
7974 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7975
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007976 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007977}
7978
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007979static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007980{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007981 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7982 I915_WRITE(RENCLK_GATE_D2, 0);
7983 I915_WRITE(DSPCLK_GATE_D, 0);
7984 I915_WRITE(RAMCLK_GATE_D, 0);
7985 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007986 I915_WRITE(MI_ARB_STATE,
7987 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307988
7989 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7990 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007991}
7992
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007993static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007994{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007995 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7996 I965_RCC_CLOCK_GATE_DISABLE |
7997 I965_RCPB_CLOCK_GATE_DISABLE |
7998 I965_ISC_CLOCK_GATE_DISABLE |
7999 I965_FBC_CLOCK_GATE_DISABLE);
8000 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03008001 I915_WRITE(MI_ARB_STATE,
8002 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05308003
8004 /* WaDisable_RenderCache_OperationalFlush:gen4 */
8005 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008006}
8007
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008008static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008009{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008010 u32 dstate = I915_READ(D_STATE);
8011
8012 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
8013 DSTATE_DOT_CLOCK_GATING;
8014 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01008015
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008016 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01008017 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02008018
8019 /* IIR "flip pending" means done if this bit is set */
8020 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02008021
8022 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02008023 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02008024
8025 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
8026 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03008027
8028 I915_WRITE(MI_ARB_STATE,
8029 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008030}
8031
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008032static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008033{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008034 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02008035
8036 /* interrupts should cause a wake up from C3 */
8037 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
8038 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03008039
8040 I915_WRITE(MEM_MODE,
8041 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008042}
8043
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008044static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008045{
Ville Syrjälä10383922014-08-15 01:21:54 +03008046 I915_WRITE(MEM_MODE,
8047 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
8048 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008049}
8050
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008051void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008052{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008053 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008054}
8055
Ville Syrjälä712bf362016-10-31 22:37:23 +02008056void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008057{
Ville Syrjälä712bf362016-10-31 22:37:23 +02008058 if (HAS_PCH_LPT(dev_priv))
8059 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03008060}
8061
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008062static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02008063{
8064 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
8065}
8066
8067/**
8068 * intel_init_clock_gating_hooks - setup the clock gating hooks
8069 * @dev_priv: device private
8070 *
8071 * Setup the hooks that configure which clocks of a given platform can be
8072 * gated and also apply various GT and display specific workarounds for these
8073 * platforms. Note that some GT specific workarounds are applied separately
8074 * when GPU contexts or batchbuffers start their execution.
8075 */
8076void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
8077{
8078 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008079 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02008080 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008081 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02008082 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02008083 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02008084 else if (IS_GEMINILAKE(dev_priv))
8085 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02008086 else if (IS_BROADWELL(dev_priv))
8087 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
8088 else if (IS_CHERRYVIEW(dev_priv))
8089 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
8090 else if (IS_HASWELL(dev_priv))
8091 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
8092 else if (IS_IVYBRIDGE(dev_priv))
8093 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
8094 else if (IS_VALLEYVIEW(dev_priv))
8095 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
8096 else if (IS_GEN6(dev_priv))
8097 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
8098 else if (IS_GEN5(dev_priv))
8099 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
8100 else if (IS_G4X(dev_priv))
8101 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02008102 else if (IS_I965GM(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02008103 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02008104 else if (IS_I965G(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02008105 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
8106 else if (IS_GEN3(dev_priv))
8107 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
8108 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
8109 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
8110 else if (IS_GEN2(dev_priv))
8111 dev_priv->display.init_clock_gating = i830_init_clock_gating;
8112 else {
8113 MISSING_CASE(INTEL_DEVID(dev_priv));
8114 dev_priv->display.init_clock_gating = nop_init_clock_gating;
8115 }
8116}
8117
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008118/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008119void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008120{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02008121 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008122
Daniel Vetterc921aba2012-04-26 23:28:17 +02008123 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008124 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02008125 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008126 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02008127 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02008128
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008129 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008130 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008131 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01008132 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01008133 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07008134 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008135 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008136 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03008137
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008138 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008139 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008140 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008141 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07008142 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08008143 dev_priv->display.compute_intermediate_wm =
8144 ilk_compute_intermediate_wm;
8145 dev_priv->display.initial_watermarks =
8146 ilk_initial_watermarks;
8147 dev_priv->display.optimize_watermarks =
8148 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02008149 } else {
8150 DRM_DEBUG_KMS("Failed to read display plane latency. "
8151 "Disable CxSR\n");
8152 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02008153 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008154 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02008155 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008156 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008157 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008158 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008159 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008160 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008161 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008162 dev_priv->is_ddr3,
8163 dev_priv->fsb_freq,
8164 dev_priv->mem_freq)) {
8165 DRM_INFO("failed to find known CxSR latency "
8166 "(found ddr%s fsb freq %d, mem freq %d), "
8167 "disabling CxSR\n",
8168 (dev_priv->is_ddr3 == 1) ? "3" : "2",
8169 dev_priv->fsb_freq, dev_priv->mem_freq);
8170 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03008171 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008172 dev_priv->display.update_wm = NULL;
8173 } else
8174 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008175 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008176 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008177 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008178 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008179 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008180 dev_priv->display.update_wm = i9xx_update_wm;
8181 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008182 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008183 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008184 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008185 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008186 } else {
8187 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008188 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008189 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008190 } else {
8191 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008192 }
8193}
8194
Lyude87660502016-08-17 15:55:53 -04008195static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
8196{
8197 uint32_t flags =
8198 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
8199
8200 switch (flags) {
8201 case GEN6_PCODE_SUCCESS:
8202 return 0;
8203 case GEN6_PCODE_UNIMPLEMENTED_CMD:
8204 case GEN6_PCODE_ILLEGAL_CMD:
8205 return -ENXIO;
8206 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01008207 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04008208 return -EOVERFLOW;
8209 case GEN6_PCODE_TIMEOUT:
8210 return -ETIMEDOUT;
8211 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00008212 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04008213 return 0;
8214 }
8215}
8216
8217static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
8218{
8219 uint32_t flags =
8220 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
8221
8222 switch (flags) {
8223 case GEN6_PCODE_SUCCESS:
8224 return 0;
8225 case GEN6_PCODE_ILLEGAL_CMD:
8226 return -ENXIO;
8227 case GEN7_PCODE_TIMEOUT:
8228 return -ETIMEDOUT;
8229 case GEN7_PCODE_ILLEGAL_DATA:
8230 return -EINVAL;
8231 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
8232 return -EOVERFLOW;
8233 default:
8234 MISSING_CASE(flags);
8235 return 0;
8236 }
8237}
8238
Tom O'Rourke151a49d2014-11-13 18:50:10 -08008239int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07008240{
Lyude87660502016-08-17 15:55:53 -04008241 int status;
8242
Jesse Barnes4fc688c2012-11-02 11:14:01 -07008243 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07008244
Chris Wilson3f5582d2016-06-30 15:32:45 +01008245 /* GEN6_PCODE_* are outside of the forcewake domain, we can
8246 * use te fw I915_READ variants to reduce the amount of work
8247 * required when reading/writing.
8248 */
8249
8250 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008251 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
8252 return -EAGAIN;
8253 }
8254
Chris Wilson3f5582d2016-06-30 15:32:45 +01008255 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
8256 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
8257 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07008258
Chris Wilsone09a3032017-04-11 11:13:39 +01008259 if (__intel_wait_for_register_fw(dev_priv,
8260 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
8261 500, 0, NULL)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008262 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
8263 return -ETIMEDOUT;
8264 }
8265
Chris Wilson3f5582d2016-06-30 15:32:45 +01008266 *val = I915_READ_FW(GEN6_PCODE_DATA);
8267 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07008268
Lyude87660502016-08-17 15:55:53 -04008269 if (INTEL_GEN(dev_priv) > 6)
8270 status = gen7_check_mailbox_status(dev_priv);
8271 else
8272 status = gen6_check_mailbox_status(dev_priv);
8273
8274 if (status) {
8275 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
8276 status);
8277 return status;
8278 }
8279
Ben Widawsky42c05262012-09-26 10:34:00 -07008280 return 0;
8281}
8282
Chris Wilson3f5582d2016-06-30 15:32:45 +01008283int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04008284 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07008285{
Lyude87660502016-08-17 15:55:53 -04008286 int status;
8287
Jesse Barnes4fc688c2012-11-02 11:14:01 -07008288 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07008289
Chris Wilson3f5582d2016-06-30 15:32:45 +01008290 /* GEN6_PCODE_* are outside of the forcewake domain, we can
8291 * use te fw I915_READ variants to reduce the amount of work
8292 * required when reading/writing.
8293 */
8294
8295 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008296 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
8297 return -EAGAIN;
8298 }
8299
Chris Wilson3f5582d2016-06-30 15:32:45 +01008300 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02008301 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01008302 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07008303
Chris Wilsone09a3032017-04-11 11:13:39 +01008304 if (__intel_wait_for_register_fw(dev_priv,
8305 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
8306 500, 0, NULL)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008307 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
8308 return -ETIMEDOUT;
8309 }
8310
Chris Wilson3f5582d2016-06-30 15:32:45 +01008311 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07008312
Lyude87660502016-08-17 15:55:53 -04008313 if (INTEL_GEN(dev_priv) > 6)
8314 status = gen7_check_mailbox_status(dev_priv);
8315 else
8316 status = gen6_check_mailbox_status(dev_priv);
8317
8318 if (status) {
8319 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
8320 status);
8321 return status;
8322 }
8323
Ben Widawsky42c05262012-09-26 10:34:00 -07008324 return 0;
8325}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07008326
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008327static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
8328 u32 request, u32 reply_mask, u32 reply,
8329 u32 *status)
8330{
8331 u32 val = request;
8332
8333 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
8334
8335 return *status || ((val & reply_mask) == reply);
8336}
8337
8338/**
8339 * skl_pcode_request - send PCODE request until acknowledgment
8340 * @dev_priv: device private
8341 * @mbox: PCODE mailbox ID the request is targeted for
8342 * @request: request ID
8343 * @reply_mask: mask used to check for request acknowledgment
8344 * @reply: value used to check for request acknowledgment
8345 * @timeout_base_ms: timeout for polling with preemption enabled
8346 *
8347 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02008348 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008349 * The request is acknowledged once the PCODE reply dword equals @reply after
8350 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02008351 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008352 * preemption disabled.
8353 *
8354 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
8355 * other error as reported by PCODE.
8356 */
8357int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
8358 u32 reply_mask, u32 reply, int timeout_base_ms)
8359{
8360 u32 status;
8361 int ret;
8362
8363 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
8364
8365#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
8366 &status)
8367
8368 /*
8369 * Prime the PCODE by doing a request first. Normally it guarantees
8370 * that a subsequent request, at most @timeout_base_ms later, succeeds.
8371 * _wait_for() doesn't guarantee when its passed condition is evaluated
8372 * first, so send the first request explicitly.
8373 */
8374 if (COND) {
8375 ret = 0;
8376 goto out;
8377 }
8378 ret = _wait_for(COND, timeout_base_ms * 1000, 10);
8379 if (!ret)
8380 goto out;
8381
8382 /*
8383 * The above can time out if the number of requests was low (2 in the
8384 * worst case) _and_ PCODE was busy for some reason even after a
8385 * (queued) request and @timeout_base_ms delay. As a workaround retry
8386 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02008387 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008388 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02008389 * requests, and for any quirks of the PCODE firmware that delays
8390 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008391 */
8392 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
8393 WARN_ON_ONCE(timeout_base_ms > 3);
8394 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02008395 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008396 preempt_enable();
8397
8398out:
8399 return ret ? ret : status;
8400#undef COND
8401}
8402
Ville Syrjälädd06f882014-11-10 22:55:12 +02008403static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
8404{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008405 /*
8406 * N = val - 0xb7
8407 * Slow = Fast = GPLL ref * N
8408 */
8409 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008410}
8411
Fengguang Wub55dd642014-07-12 11:21:39 +02008412static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008413{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008414 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008415}
8416
Fengguang Wub55dd642014-07-12 11:21:39 +02008417static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05308418{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008419 /*
8420 * N = val / 2
8421 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
8422 */
8423 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05308424}
8425
Fengguang Wub55dd642014-07-12 11:21:39 +02008426static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05308427{
Ville Syrjälä1c147622014-08-18 14:42:43 +03008428 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008429 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05308430}
8431
Ville Syrjälä616bc822015-01-23 21:04:25 +02008432int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
8433{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008434 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008435 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
8436 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008437 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008438 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008439 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008440 return byt_gpu_freq(dev_priv, val);
8441 else
8442 return val * GT_FREQUENCY_MULTIPLIER;
8443}
8444
Ville Syrjälä616bc822015-01-23 21:04:25 +02008445int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
8446{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008447 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008448 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
8449 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008450 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008451 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008452 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008453 return byt_freq_opcode(dev_priv, val);
8454 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008455 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05308456}
8457
Chris Wilson6ad790c2015-04-07 16:20:31 +01008458struct request_boost {
8459 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02008460 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008461};
8462
8463static void __intel_rps_boost_work(struct work_struct *work)
8464{
8465 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01008466 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008467
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008468 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01008469 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008470
Chris Wilsone8a261e2016-07-20 13:31:49 +01008471 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008472 kfree(boost);
8473}
8474
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008475void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008476{
8477 struct request_boost *boost;
8478
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008479 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008480 return;
8481
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008482 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01008483 return;
8484
Chris Wilson6ad790c2015-04-07 16:20:31 +01008485 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
8486 if (boost == NULL)
8487 return;
8488
Chris Wilsone8a261e2016-07-20 13:31:49 +01008489 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008490
8491 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008492 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008493}
8494
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00008495void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01008496{
Daniel Vetterf742a552013-12-06 10:17:53 +01008497 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01008498 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01008499
Chris Wilson54b4f682016-07-21 21:16:19 +01008500 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
8501 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01008502 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03008503
Paulo Zanoni33688d92014-03-07 20:08:19 -03008504 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02008505 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008506}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008507
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008508static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
8509 const i915_reg_t reg)
8510{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008511 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00008512 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008513
8514 /* The register accessed do not need forcewake. We borrow
8515 * uncore lock to prevent concurrent access to range reg.
8516 */
8517 spin_lock_irq(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008518
8519 /* vlv and chv residency counters are 40 bits in width.
8520 * With a control bit, we can choose between upper or lower
8521 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008522 *
8523 * Although we always use the counter in high-range mode elsewhere,
8524 * userspace may attempt to read the value before rc6 is initialised,
8525 * before we have set the default VLV_COUNTER_CONTROL value. So always
8526 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008527 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008528 I915_WRITE_FW(VLV_COUNTER_CONTROL,
8529 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008530 upper = I915_READ_FW(reg);
8531 do {
8532 tmp = upper;
8533
8534 I915_WRITE_FW(VLV_COUNTER_CONTROL,
8535 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
8536 lower = I915_READ_FW(reg);
8537
8538 I915_WRITE_FW(VLV_COUNTER_CONTROL,
8539 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
8540 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00008541 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008542
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008543 /* Everywhere else we always use VLV_COUNTER_CONTROL with the
8544 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
8545 * now.
8546 */
8547
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008548 spin_unlock_irq(&dev_priv->uncore.lock);
8549
8550 return lower | (u64)upper << 8;
8551}
8552
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02008553u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
8554 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008555{
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008556 u64 time_hw, units, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008557
8558 if (!intel_enable_rc6())
8559 return 0;
8560
8561 intel_runtime_pm_get(dev_priv);
8562
8563 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
8564 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02008565 units = 1000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008566 div = dev_priv->czclk_freq;
8567
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008568 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008569 } else if (IS_GEN9_LP(dev_priv)) {
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02008570 units = 1000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008571 div = 1200; /* 833.33ns */
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008572
8573 time_hw = I915_READ(reg);
8574 } else {
8575 units = 128000; /* 1.28us */
8576 div = 100000;
8577
8578 time_hw = I915_READ(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008579 }
8580
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008581 intel_runtime_pm_put(dev_priv);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008582 return DIV_ROUND_UP_ULL(time_hw * units, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008583}