blob: 7a5812eec8edd2ce2df6c0598b78b244028c76e2 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Ville Syrjälä46f16e62016-10-31 22:37:22 +020059static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030060{
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
62 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030067
68 /* WaEnableChickenDCPR:skl,bxt,kbl */
69 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
72 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030073 /* WaFbcWakeMemOn:skl,bxt,kbl */
74 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
78 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
79 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030081}
82
Ville Syrjälä46f16e62016-10-31 22:37:22 +020083static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020084{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020085 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020086
Nick Hoatha7546152015-06-29 14:07:32 +010087 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
Imre Deak32608ca2015-03-11 11:10:27 +020091 /*
92 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020093 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020094 */
Imre Deak32608ca2015-03-11 11:10:27 +020095 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020096 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +020097
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
102 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
103 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
104 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200105}
106
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200107static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200108{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200109 u32 tmp;
110
111 tmp = I915_READ(CLKCFG);
112
113 switch (tmp & CLKCFG_FSB_MASK) {
114 case CLKCFG_FSB_533:
115 dev_priv->fsb_freq = 533; /* 133*4 */
116 break;
117 case CLKCFG_FSB_800:
118 dev_priv->fsb_freq = 800; /* 200*4 */
119 break;
120 case CLKCFG_FSB_667:
121 dev_priv->fsb_freq = 667; /* 167*4 */
122 break;
123 case CLKCFG_FSB_400:
124 dev_priv->fsb_freq = 400; /* 100*4 */
125 break;
126 }
127
128 switch (tmp & CLKCFG_MEM_MASK) {
129 case CLKCFG_MEM_533:
130 dev_priv->mem_freq = 533;
131 break;
132 case CLKCFG_MEM_667:
133 dev_priv->mem_freq = 667;
134 break;
135 case CLKCFG_MEM_800:
136 dev_priv->mem_freq = 800;
137 break;
138 }
139
140 /* detect pineview DDR3 setting */
141 tmp = I915_READ(CSHRDDR3CTL);
142 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
143}
144
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200145static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200146{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200147 u16 ddrpll, csipll;
148
149 ddrpll = I915_READ16(DDRMPLL1);
150 csipll = I915_READ16(CSIPLL0);
151
152 switch (ddrpll & 0xff) {
153 case 0xc:
154 dev_priv->mem_freq = 800;
155 break;
156 case 0x10:
157 dev_priv->mem_freq = 1066;
158 break;
159 case 0x14:
160 dev_priv->mem_freq = 1333;
161 break;
162 case 0x18:
163 dev_priv->mem_freq = 1600;
164 break;
165 default:
166 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
167 ddrpll & 0xff);
168 dev_priv->mem_freq = 0;
169 break;
170 }
171
Daniel Vetter20e4d402012-08-08 23:35:39 +0200172 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200173
174 switch (csipll & 0x3ff) {
175 case 0x00c:
176 dev_priv->fsb_freq = 3200;
177 break;
178 case 0x00e:
179 dev_priv->fsb_freq = 3733;
180 break;
181 case 0x010:
182 dev_priv->fsb_freq = 4266;
183 break;
184 case 0x012:
185 dev_priv->fsb_freq = 4800;
186 break;
187 case 0x014:
188 dev_priv->fsb_freq = 5333;
189 break;
190 case 0x016:
191 dev_priv->fsb_freq = 5866;
192 break;
193 case 0x018:
194 dev_priv->fsb_freq = 6400;
195 break;
196 default:
197 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
198 csipll & 0x3ff);
199 dev_priv->fsb_freq = 0;
200 break;
201 }
202
203 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200204 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200205 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200206 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200207 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200208 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200209 }
210}
211
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300212static const struct cxsr_latency cxsr_latency_table[] = {
213 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
214 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
215 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
216 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
217 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
218
219 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
220 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
221 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
222 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
223 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
224
225 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
226 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
227 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
228 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
229 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
230
231 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
232 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
233 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
234 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
235 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
236
237 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
238 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
239 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
240 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
241 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
242
243 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
244 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
245 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
246 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
247 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
248};
249
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100250static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
251 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300252 int fsb,
253 int mem)
254{
255 const struct cxsr_latency *latency;
256 int i;
257
258 if (fsb == 0 || mem == 0)
259 return NULL;
260
261 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
262 latency = &cxsr_latency_table[i];
263 if (is_desktop == latency->is_desktop &&
264 is_ddr3 == latency->is_ddr3 &&
265 fsb == latency->fsb_freq && mem == latency->mem_freq)
266 return latency;
267 }
268
269 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
270
271 return NULL;
272}
273
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200274static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
275{
276 u32 val;
277
278 mutex_lock(&dev_priv->rps.hw_lock);
279
280 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
281 if (enable)
282 val &= ~FORCE_DDR_HIGH_FREQ;
283 else
284 val |= FORCE_DDR_HIGH_FREQ;
285 val &= ~FORCE_DDR_LOW_FREQ;
286 val |= FORCE_DDR_FREQ_REQ_ACK;
287 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
288
289 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
290 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
291 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
292
293 mutex_unlock(&dev_priv->rps.hw_lock);
294}
295
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200296static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
303 if (enable)
304 val |= DSP_MAXFIFO_PM5_ENABLE;
305 else
306 val &= ~DSP_MAXFIFO_PM5_ENABLE;
307 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
308
309 mutex_unlock(&dev_priv->rps.hw_lock);
310}
311
Ville Syrjäläf4998962015-03-10 17:02:21 +0200312#define FW_WM(value, plane) \
313 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
314
Imre Deak5209b1f2014-07-01 12:36:17 +0300315void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300316{
Imre Deak5209b1f2014-07-01 12:36:17 +0300317 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300318
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100319 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300320 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300321 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300322 dev_priv->wm.vlv.cxsr = enable;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +0100323 } else if (IS_G4X(dev_priv) || IS_CRESTLINE(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300324 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300325 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200326 } else if (IS_PINEVIEW(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300327 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
328 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
329 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300330 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100331 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300332 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
333 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
334 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300335 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100336 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300337 /*
338 * FIXME can't find a bit like this for 915G, and
339 * and yet it does have the related watermark in
340 * FW_BLC_SELF. What's going on?
341 */
Imre Deak5209b1f2014-07-01 12:36:17 +0300342 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
343 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
344 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300345 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300346 } else {
347 return;
348 }
349
350 DRM_DEBUG_KMS("memory self-refresh is %s\n",
351 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300352}
353
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200354
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300355/*
356 * Latency for FIFO fetches is dependent on several factors:
357 * - memory configuration (speed, channels)
358 * - chipset
359 * - current MCH state
360 * It can be fairly high in some situations, so here we assume a fairly
361 * pessimal value. It's a tradeoff between extra memory fetches (if we
362 * set this value too high, the FIFO will fetch frequently to stay full)
363 * and power consumption (set it too low to save power and we might see
364 * FIFO underruns and display "flicker").
365 *
366 * A value of 5us seems to be a good balance; safe for very low end
367 * platforms but not overly aggressive on lower latency configs.
368 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100369static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300370
Ville Syrjäläb5004722015-03-05 21:19:47 +0200371#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
372 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
373
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200374static int vlv_get_fifo_size(struct drm_i915_private *dev_priv,
Ville Syrjäläb5004722015-03-05 21:19:47 +0200375 enum pipe pipe, int plane)
376{
Ville Syrjäläb5004722015-03-05 21:19:47 +0200377 int sprite0_start, sprite1_start, size;
378
379 switch (pipe) {
380 uint32_t dsparb, dsparb2, dsparb3;
381 case PIPE_A:
382 dsparb = I915_READ(DSPARB);
383 dsparb2 = I915_READ(DSPARB2);
384 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
385 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
386 break;
387 case PIPE_B:
388 dsparb = I915_READ(DSPARB);
389 dsparb2 = I915_READ(DSPARB2);
390 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
391 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
392 break;
393 case PIPE_C:
394 dsparb2 = I915_READ(DSPARB2);
395 dsparb3 = I915_READ(DSPARB3);
396 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
397 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
398 break;
399 default:
400 return 0;
401 }
402
403 switch (plane) {
404 case 0:
405 size = sprite0_start;
406 break;
407 case 1:
408 size = sprite1_start - sprite0_start;
409 break;
410 case 2:
411 size = 512 - 1 - sprite1_start;
412 break;
413 default:
414 return 0;
415 }
416
417 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
418 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
419 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
420 size);
421
422 return size;
423}
424
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200425static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300426{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300427 uint32_t dsparb = I915_READ(DSPARB);
428 int size;
429
430 size = dsparb & 0x7f;
431 if (plane)
432 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
433
434 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
435 plane ? "B" : "A", size);
436
437 return size;
438}
439
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200440static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300441{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300442 uint32_t dsparb = I915_READ(DSPARB);
443 int size;
444
445 size = dsparb & 0x1ff;
446 if (plane)
447 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
448 size >>= 1; /* Convert to cachelines */
449
450 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
451 plane ? "B" : "A", size);
452
453 return size;
454}
455
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200456static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300457{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300458 uint32_t dsparb = I915_READ(DSPARB);
459 int size;
460
461 size = dsparb & 0x7f;
462 size >>= 2; /* Convert to cachelines */
463
464 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
465 plane ? "B" : "A",
466 size);
467
468 return size;
469}
470
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300471/* Pineview has different values for various configs */
472static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300473 .fifo_size = PINEVIEW_DISPLAY_FIFO,
474 .max_wm = PINEVIEW_MAX_WM,
475 .default_wm = PINEVIEW_DFT_WM,
476 .guard_size = PINEVIEW_GUARD_WM,
477 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300478};
479static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300480 .fifo_size = PINEVIEW_DISPLAY_FIFO,
481 .max_wm = PINEVIEW_MAX_WM,
482 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
483 .guard_size = PINEVIEW_GUARD_WM,
484 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300485};
486static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300487 .fifo_size = PINEVIEW_CURSOR_FIFO,
488 .max_wm = PINEVIEW_CURSOR_MAX_WM,
489 .default_wm = PINEVIEW_CURSOR_DFT_WM,
490 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
491 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300492};
493static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300494 .fifo_size = PINEVIEW_CURSOR_FIFO,
495 .max_wm = PINEVIEW_CURSOR_MAX_WM,
496 .default_wm = PINEVIEW_CURSOR_DFT_WM,
497 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
498 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300499};
500static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300501 .fifo_size = G4X_FIFO_SIZE,
502 .max_wm = G4X_MAX_WM,
503 .default_wm = G4X_MAX_WM,
504 .guard_size = 2,
505 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300506};
507static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300508 .fifo_size = I965_CURSOR_FIFO,
509 .max_wm = I965_CURSOR_MAX_WM,
510 .default_wm = I965_CURSOR_DFT_WM,
511 .guard_size = 2,
512 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300513};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300514static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300515 .fifo_size = I965_CURSOR_FIFO,
516 .max_wm = I965_CURSOR_MAX_WM,
517 .default_wm = I965_CURSOR_DFT_WM,
518 .guard_size = 2,
519 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300520};
521static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300522 .fifo_size = I945_FIFO_SIZE,
523 .max_wm = I915_MAX_WM,
524 .default_wm = 1,
525 .guard_size = 2,
526 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300527};
528static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300529 .fifo_size = I915_FIFO_SIZE,
530 .max_wm = I915_MAX_WM,
531 .default_wm = 1,
532 .guard_size = 2,
533 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300534};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300535static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300536 .fifo_size = I855GM_FIFO_SIZE,
537 .max_wm = I915_MAX_WM,
538 .default_wm = 1,
539 .guard_size = 2,
540 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300541};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300542static const struct intel_watermark_params i830_bc_wm_info = {
543 .fifo_size = I855GM_FIFO_SIZE,
544 .max_wm = I915_MAX_WM/2,
545 .default_wm = 1,
546 .guard_size = 2,
547 .cacheline_size = I830_FIFO_LINE_SIZE,
548};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200549static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300550 .fifo_size = I830_FIFO_SIZE,
551 .max_wm = I915_MAX_WM,
552 .default_wm = 1,
553 .guard_size = 2,
554 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300555};
556
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300557/**
558 * intel_calculate_wm - calculate watermark level
559 * @clock_in_khz: pixel clock
560 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200561 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300562 * @latency_ns: memory latency for the platform
563 *
564 * Calculate the watermark level (the level at which the display plane will
565 * start fetching from memory again). Each chip has a different display
566 * FIFO size and allocation, so the caller needs to figure that out and pass
567 * in the correct intel_watermark_params structure.
568 *
569 * As the pixel clock runs, the FIFO will be drained at a rate that depends
570 * on the pixel size. When it reaches the watermark level, it'll start
571 * fetching FIFO line sized based chunks from memory until the FIFO fills
572 * past the watermark point. If the FIFO drains completely, a FIFO underrun
573 * will occur, and a display engine hang could result.
574 */
575static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
576 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200577 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300578 unsigned long latency_ns)
579{
580 long entries_required, wm_size;
581
582 /*
583 * Note: we need to make sure we don't overflow for various clock &
584 * latency values.
585 * clocks go from a few thousand to several hundred thousand.
586 * latency is usually a few thousand
587 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200588 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589 1000;
590 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
591
592 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
593
594 wm_size = fifo_size - (entries_required + wm->guard_size);
595
596 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
597
598 /* Don't promote wm_size to unsigned... */
599 if (wm_size > (long)wm->max_wm)
600 wm_size = wm->max_wm;
601 if (wm_size <= 0)
602 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300603
604 /*
605 * Bspec seems to indicate that the value shouldn't be lower than
606 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
607 * Lets go for 8 which is the burst size since certain platforms
608 * already use a hardcoded 8 (which is what the spec says should be
609 * done).
610 */
611 if (wm_size <= 8)
612 wm_size = 8;
613
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300614 return wm_size;
615}
616
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200617static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300618{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200619 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300620
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200621 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200622 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300623 if (enabled)
624 return NULL;
625 enabled = crtc;
626 }
627 }
628
629 return enabled;
630}
631
Ville Syrjälä432081b2016-10-31 22:37:03 +0200632static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300633{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200634 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200635 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300636 const struct cxsr_latency *latency;
637 u32 reg;
638 unsigned long wm;
639
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100640 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
641 dev_priv->is_ddr3,
642 dev_priv->fsb_freq,
643 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300644 if (!latency) {
645 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300646 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300647 return;
648 }
649
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200650 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300651 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200652 const struct drm_display_mode *adjusted_mode =
653 &crtc->config->base.adjusted_mode;
654 const struct drm_framebuffer *fb =
655 crtc->base.primary->state->fb;
656 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300657 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300658
659 /* Display SR */
660 wm = intel_calculate_wm(clock, &pineview_display_wm,
661 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200662 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300663 reg = I915_READ(DSPFW1);
664 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200665 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300666 I915_WRITE(DSPFW1, reg);
667 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
668
669 /* cursor SR */
670 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
671 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200672 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300673 reg = I915_READ(DSPFW3);
674 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200675 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300676 I915_WRITE(DSPFW3, reg);
677
678 /* Display HPLL off SR */
679 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
680 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200681 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300682 reg = I915_READ(DSPFW3);
683 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200684 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300685 I915_WRITE(DSPFW3, reg);
686
687 /* cursor HPLL off SR */
688 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
689 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200690 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300691 reg = I915_READ(DSPFW3);
692 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200693 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300694 I915_WRITE(DSPFW3, reg);
695 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
696
Imre Deak5209b1f2014-07-01 12:36:17 +0300697 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300698 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300699 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300700 }
701}
702
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200703static bool g4x_compute_wm0(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300704 int plane,
705 const struct intel_watermark_params *display,
706 int display_latency_ns,
707 const struct intel_watermark_params *cursor,
708 int cursor_latency_ns,
709 int *plane_wm,
710 int *cursor_wm)
711{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200712 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300713 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200714 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200715 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300716 int line_time_us, line_count;
717 int entries, tlb_miss;
718
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200719 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200720 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300721 *cursor_wm = cursor->guard_size;
722 *plane_wm = display->guard_size;
723 return false;
724 }
725
Ville Syrjäläefc26112016-10-31 22:37:04 +0200726 adjusted_mode = &crtc->config->base.adjusted_mode;
727 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100728 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800729 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200730 hdisplay = crtc->config->pipe_src_w;
731 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300732
733 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200734 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300735 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
736 if (tlb_miss > 0)
737 entries += tlb_miss;
738 entries = DIV_ROUND_UP(entries, display->cacheline_size);
739 *plane_wm = entries + display->guard_size;
740 if (*plane_wm > (int)display->max_wm)
741 *plane_wm = display->max_wm;
742
743 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200744 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300745 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200746 entries = line_count * crtc->base.cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300747 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
748 if (tlb_miss > 0)
749 entries += tlb_miss;
750 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
751 *cursor_wm = entries + cursor->guard_size;
752 if (*cursor_wm > (int)cursor->max_wm)
753 *cursor_wm = (int)cursor->max_wm;
754
755 return true;
756}
757
758/*
759 * Check the wm result.
760 *
761 * If any calculated watermark values is larger than the maximum value that
762 * can be programmed into the associated watermark register, that watermark
763 * must be disabled.
764 */
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200765static bool g4x_check_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300766 int display_wm, int cursor_wm,
767 const struct intel_watermark_params *display,
768 const struct intel_watermark_params *cursor)
769{
770 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
771 display_wm, cursor_wm);
772
773 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100774 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300775 display_wm, display->max_wm);
776 return false;
777 }
778
779 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100780 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300781 cursor_wm, cursor->max_wm);
782 return false;
783 }
784
785 if (!(display_wm || cursor_wm)) {
786 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
787 return false;
788 }
789
790 return true;
791}
792
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200793static bool g4x_compute_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300794 int plane,
795 int latency_ns,
796 const struct intel_watermark_params *display,
797 const struct intel_watermark_params *cursor,
798 int *display_wm, int *cursor_wm)
799{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200800 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300801 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200802 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200803 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300804 unsigned long line_time_us;
805 int line_count, line_size;
806 int small, large;
807 int entries;
808
809 if (!latency_ns) {
810 *display_wm = *cursor_wm = 0;
811 return false;
812 }
813
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200814 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200815 adjusted_mode = &crtc->config->base.adjusted_mode;
816 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100817 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800818 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200819 hdisplay = crtc->config->pipe_src_w;
820 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300821
Ville Syrjälä922044c2014-02-14 14:18:57 +0200822 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300823 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200824 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300825
826 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200827 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300828 large = line_count * line_size;
829
830 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
831 *display_wm = entries + display->guard_size;
832
833 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläefc26112016-10-31 22:37:04 +0200834 entries = line_count * cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300835 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
836 *cursor_wm = entries + cursor->guard_size;
837
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200838 return g4x_check_srwm(dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300839 *display_wm, *cursor_wm,
840 display, cursor);
841}
842
Ville Syrjälä15665972015-03-10 16:16:28 +0200843#define FW_WM_VLV(value, plane) \
844 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
845
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200846static void vlv_write_wm_values(struct intel_crtc *crtc,
847 const struct vlv_wm_values *wm)
848{
849 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
850 enum pipe pipe = crtc->pipe;
851
852 I915_WRITE(VLV_DDL(pipe),
853 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
854 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
855 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
856 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
857
Ville Syrjäläae801522015-03-05 21:19:49 +0200858 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200859 FW_WM(wm->sr.plane, SR) |
860 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
861 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
862 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200863 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200864 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
865 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
866 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200867 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200868 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200869
870 if (IS_CHERRYVIEW(dev_priv)) {
871 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200872 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
873 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200874 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200875 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
876 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200877 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200878 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
879 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200880 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200881 FW_WM(wm->sr.plane >> 9, SR_HI) |
882 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
883 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
884 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
885 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
886 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
887 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
888 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
889 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
890 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200891 } else {
892 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200893 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
894 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200895 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200896 FW_WM(wm->sr.plane >> 9, SR_HI) |
897 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
898 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
899 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
900 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
901 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
902 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200903 }
904
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300905 /* zero (unused) WM1 watermarks */
906 I915_WRITE(DSPFW4, 0);
907 I915_WRITE(DSPFW5, 0);
908 I915_WRITE(DSPFW6, 0);
909 I915_WRITE(DSPHOWM1, 0);
910
Ville Syrjäläae801522015-03-05 21:19:49 +0200911 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200912}
913
Ville Syrjälä15665972015-03-10 16:16:28 +0200914#undef FW_WM_VLV
915
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300916enum vlv_wm_level {
917 VLV_WM_LEVEL_PM2,
918 VLV_WM_LEVEL_PM5,
919 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300920};
921
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300922/* latency must be in 0.1us units. */
923static unsigned int vlv_wm_method2(unsigned int pixel_rate,
924 unsigned int pipe_htotal,
925 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200926 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300927 unsigned int latency)
928{
929 unsigned int ret;
930
931 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200932 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300933 ret = DIV_ROUND_UP(ret, 64);
934
935 return ret;
936}
937
Ville Syrjäläbb726512016-10-31 22:37:24 +0200938static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300939{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300940 /* all latencies in usec */
941 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
942
Ville Syrjälä58590c12015-09-08 21:05:12 +0300943 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
944
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300945 if (IS_CHERRYVIEW(dev_priv)) {
946 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
947 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300948
949 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300950 }
951}
952
953static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
954 struct intel_crtc *crtc,
955 const struct intel_plane_state *state,
956 int level)
957{
958 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläac484962016-01-20 21:05:26 +0200959 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300960
961 if (dev_priv->wm.pri_latency[level] == 0)
962 return USHRT_MAX;
963
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300964 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300965 return 0;
966
Ville Syrjäläac484962016-01-20 21:05:26 +0200967 cpp = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300968 clock = crtc->config->base.adjusted_mode.crtc_clock;
969 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
970 width = crtc->config->pipe_src_w;
971 if (WARN_ON(htotal == 0))
972 htotal = 1;
973
974 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
975 /*
976 * FIXME the formula gives values that are
977 * too big for the cursor FIFO, and hence we
978 * would never be able to use cursors. For
979 * now just hardcode the watermark.
980 */
981 wm = 63;
982 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +0200983 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300984 dev_priv->wm.pri_latency[level] * 10);
985 }
986
987 return min_t(int, wm, USHRT_MAX);
988}
989
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +0300990static void vlv_compute_fifo(struct intel_crtc *crtc)
991{
992 struct drm_device *dev = crtc->base.dev;
993 struct vlv_wm_state *wm_state = &crtc->wm_state;
994 struct intel_plane *plane;
995 unsigned int total_rate = 0;
996 const int fifo_size = 512 - 1;
997 int fifo_extra, fifo_left = fifo_size;
998
999 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1000 struct intel_plane_state *state =
1001 to_intel_plane_state(plane->base.state);
1002
1003 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1004 continue;
1005
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001006 if (state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001007 wm_state->num_active_planes++;
1008 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1009 }
1010 }
1011
1012 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1013 struct intel_plane_state *state =
1014 to_intel_plane_state(plane->base.state);
1015 unsigned int rate;
1016
1017 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1018 plane->wm.fifo_size = 63;
1019 continue;
1020 }
1021
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001022 if (!state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001023 plane->wm.fifo_size = 0;
1024 continue;
1025 }
1026
1027 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1028 plane->wm.fifo_size = fifo_size * rate / total_rate;
1029 fifo_left -= plane->wm.fifo_size;
1030 }
1031
1032 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1033
1034 /* spread the remainder evenly */
1035 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1036 int plane_extra;
1037
1038 if (fifo_left == 0)
1039 break;
1040
1041 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1042 continue;
1043
1044 /* give it all to the first plane if none are active */
1045 if (plane->wm.fifo_size == 0 &&
1046 wm_state->num_active_planes)
1047 continue;
1048
1049 plane_extra = min(fifo_extra, fifo_left);
1050 plane->wm.fifo_size += plane_extra;
1051 fifo_left -= plane_extra;
1052 }
1053
1054 WARN_ON(fifo_left != 0);
1055}
1056
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001057static void vlv_invert_wms(struct intel_crtc *crtc)
1058{
1059 struct vlv_wm_state *wm_state = &crtc->wm_state;
1060 int level;
1061
1062 for (level = 0; level < wm_state->num_levels; level++) {
1063 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001064 const int sr_fifo_size =
1065 INTEL_INFO(to_i915(dev))->num_pipes * 512 - 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001066 struct intel_plane *plane;
1067
1068 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1069 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1070
1071 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1072 switch (plane->base.type) {
1073 int sprite;
1074 case DRM_PLANE_TYPE_CURSOR:
1075 wm_state->wm[level].cursor = plane->wm.fifo_size -
1076 wm_state->wm[level].cursor;
1077 break;
1078 case DRM_PLANE_TYPE_PRIMARY:
1079 wm_state->wm[level].primary = plane->wm.fifo_size -
1080 wm_state->wm[level].primary;
1081 break;
1082 case DRM_PLANE_TYPE_OVERLAY:
1083 sprite = plane->plane;
1084 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1085 wm_state->wm[level].sprite[sprite];
1086 break;
1087 }
1088 }
1089 }
1090}
1091
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001092static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001093{
1094 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001095 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001096 struct vlv_wm_state *wm_state = &crtc->wm_state;
1097 struct intel_plane *plane;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001098 int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001099 int level;
1100
1101 memset(wm_state, 0, sizeof(*wm_state));
1102
Ville Syrjälä852eb002015-06-24 22:00:07 +03001103 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001104 wm_state->num_levels = dev_priv->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001105
1106 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001107
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001108 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001109
1110 if (wm_state->num_active_planes != 1)
1111 wm_state->cxsr = false;
1112
1113 if (wm_state->cxsr) {
1114 for (level = 0; level < wm_state->num_levels; level++) {
1115 wm_state->sr[level].plane = sr_fifo_size;
1116 wm_state->sr[level].cursor = 63;
1117 }
1118 }
1119
1120 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1121 struct intel_plane_state *state =
1122 to_intel_plane_state(plane->base.state);
1123
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001124 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001125 continue;
1126
1127 /* normal watermarks */
1128 for (level = 0; level < wm_state->num_levels; level++) {
1129 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1130 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1131
1132 /* hack */
1133 if (WARN_ON(level == 0 && wm > max_wm))
1134 wm = max_wm;
1135
1136 if (wm > plane->wm.fifo_size)
1137 break;
1138
1139 switch (plane->base.type) {
1140 int sprite;
1141 case DRM_PLANE_TYPE_CURSOR:
1142 wm_state->wm[level].cursor = wm;
1143 break;
1144 case DRM_PLANE_TYPE_PRIMARY:
1145 wm_state->wm[level].primary = wm;
1146 break;
1147 case DRM_PLANE_TYPE_OVERLAY:
1148 sprite = plane->plane;
1149 wm_state->wm[level].sprite[sprite] = wm;
1150 break;
1151 }
1152 }
1153
1154 wm_state->num_levels = level;
1155
1156 if (!wm_state->cxsr)
1157 continue;
1158
1159 /* maxfifo watermarks */
1160 switch (plane->base.type) {
1161 int sprite, level;
1162 case DRM_PLANE_TYPE_CURSOR:
1163 for (level = 0; level < wm_state->num_levels; level++)
1164 wm_state->sr[level].cursor =
Thomas Daniel5a37ed02015-10-23 14:55:38 +01001165 wm_state->wm[level].cursor;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001166 break;
1167 case DRM_PLANE_TYPE_PRIMARY:
1168 for (level = 0; level < wm_state->num_levels; level++)
1169 wm_state->sr[level].plane =
1170 min(wm_state->sr[level].plane,
1171 wm_state->wm[level].primary);
1172 break;
1173 case DRM_PLANE_TYPE_OVERLAY:
1174 sprite = plane->plane;
1175 for (level = 0; level < wm_state->num_levels; level++)
1176 wm_state->sr[level].plane =
1177 min(wm_state->sr[level].plane,
1178 wm_state->wm[level].sprite[sprite]);
1179 break;
1180 }
1181 }
1182
1183 /* clear any (partially) filled invalid levels */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001184 for (level = wm_state->num_levels; level < dev_priv->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001185 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1186 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1187 }
1188
1189 vlv_invert_wms(crtc);
1190}
1191
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001192#define VLV_FIFO(plane, value) \
1193 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1194
1195static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1196{
1197 struct drm_device *dev = crtc->base.dev;
1198 struct drm_i915_private *dev_priv = to_i915(dev);
1199 struct intel_plane *plane;
1200 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1201
1202 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1203 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1204 WARN_ON(plane->wm.fifo_size != 63);
1205 continue;
1206 }
1207
1208 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1209 sprite0_start = plane->wm.fifo_size;
1210 else if (plane->plane == 0)
1211 sprite1_start = sprite0_start + plane->wm.fifo_size;
1212 else
1213 fifo_size = sprite1_start + plane->wm.fifo_size;
1214 }
1215
1216 WARN_ON(fifo_size != 512 - 1);
1217
1218 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1219 pipe_name(crtc->pipe), sprite0_start,
1220 sprite1_start, fifo_size);
1221
1222 switch (crtc->pipe) {
1223 uint32_t dsparb, dsparb2, dsparb3;
1224 case PIPE_A:
1225 dsparb = I915_READ(DSPARB);
1226 dsparb2 = I915_READ(DSPARB2);
1227
1228 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1229 VLV_FIFO(SPRITEB, 0xff));
1230 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1231 VLV_FIFO(SPRITEB, sprite1_start));
1232
1233 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1234 VLV_FIFO(SPRITEB_HI, 0x1));
1235 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1236 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1237
1238 I915_WRITE(DSPARB, dsparb);
1239 I915_WRITE(DSPARB2, dsparb2);
1240 break;
1241 case PIPE_B:
1242 dsparb = I915_READ(DSPARB);
1243 dsparb2 = I915_READ(DSPARB2);
1244
1245 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1246 VLV_FIFO(SPRITED, 0xff));
1247 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1248 VLV_FIFO(SPRITED, sprite1_start));
1249
1250 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1251 VLV_FIFO(SPRITED_HI, 0xff));
1252 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1253 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1254
1255 I915_WRITE(DSPARB, dsparb);
1256 I915_WRITE(DSPARB2, dsparb2);
1257 break;
1258 case PIPE_C:
1259 dsparb3 = I915_READ(DSPARB3);
1260 dsparb2 = I915_READ(DSPARB2);
1261
1262 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1263 VLV_FIFO(SPRITEF, 0xff));
1264 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1265 VLV_FIFO(SPRITEF, sprite1_start));
1266
1267 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1268 VLV_FIFO(SPRITEF_HI, 0xff));
1269 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1270 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1271
1272 I915_WRITE(DSPARB3, dsparb3);
1273 I915_WRITE(DSPARB2, dsparb2);
1274 break;
1275 default:
1276 break;
1277 }
1278}
1279
1280#undef VLV_FIFO
1281
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001282static void vlv_merge_wm(struct drm_device *dev,
1283 struct vlv_wm_values *wm)
1284{
1285 struct intel_crtc *crtc;
1286 int num_active_crtcs = 0;
1287
Ville Syrjälä58590c12015-09-08 21:05:12 +03001288 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001289 wm->cxsr = true;
1290
1291 for_each_intel_crtc(dev, crtc) {
1292 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1293
1294 if (!crtc->active)
1295 continue;
1296
1297 if (!wm_state->cxsr)
1298 wm->cxsr = false;
1299
1300 num_active_crtcs++;
1301 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1302 }
1303
1304 if (num_active_crtcs != 1)
1305 wm->cxsr = false;
1306
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001307 if (num_active_crtcs > 1)
1308 wm->level = VLV_WM_LEVEL_PM2;
1309
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001310 for_each_intel_crtc(dev, crtc) {
1311 struct vlv_wm_state *wm_state = &crtc->wm_state;
1312 enum pipe pipe = crtc->pipe;
1313
1314 if (!crtc->active)
1315 continue;
1316
1317 wm->pipe[pipe] = wm_state->wm[wm->level];
1318 if (wm->cxsr)
1319 wm->sr = wm_state->sr[wm->level];
1320
1321 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1322 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1323 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1324 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1325 }
1326}
1327
Ville Syrjälä432081b2016-10-31 22:37:03 +02001328static void vlv_update_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001329{
Ville Syrjälä432081b2016-10-31 22:37:03 +02001330 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001331 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001332 enum pipe pipe = crtc->pipe;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001333 struct vlv_wm_values wm = {};
1334
Ville Syrjälä432081b2016-10-31 22:37:03 +02001335 vlv_compute_wm(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001336 vlv_merge_wm(dev, &wm);
1337
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001338 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1339 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001340 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001341 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001342 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001343
1344 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1345 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1346 chv_set_memory_dvfs(dev_priv, false);
1347
1348 if (wm.level < VLV_WM_LEVEL_PM5 &&
1349 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1350 chv_set_memory_pm5(dev_priv, false);
1351
Ville Syrjälä852eb002015-06-24 22:00:07 +03001352 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001353 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001354
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001355 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001356 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001357
Ville Syrjälä432081b2016-10-31 22:37:03 +02001358 vlv_write_wm_values(crtc, &wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001359
1360 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1361 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1362 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1363 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1364 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1365
Ville Syrjälä852eb002015-06-24 22:00:07 +03001366 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001367 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001368
1369 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1370 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1371 chv_set_memory_pm5(dev_priv, true);
1372
1373 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1374 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1375 chv_set_memory_dvfs(dev_priv, true);
1376
1377 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001378}
1379
Ville Syrjäläae801522015-03-05 21:19:49 +02001380#define single_plane_enabled(mask) is_power_of_2(mask)
1381
Ville Syrjälä432081b2016-10-31 22:37:03 +02001382static void g4x_update_wm(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001383{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001384 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001385 static const int sr_latency_ns = 12000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001386 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1387 int plane_sr, cursor_sr;
1388 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001389 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001390
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001391 if (g4x_compute_wm0(dev_priv, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001392 &g4x_wm_info, pessimal_latency_ns,
1393 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001394 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001395 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001396
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001397 if (g4x_compute_wm0(dev_priv, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001398 &g4x_wm_info, pessimal_latency_ns,
1399 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001400 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001401 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001402
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001403 if (single_plane_enabled(enabled) &&
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001404 g4x_compute_srwm(dev_priv, ffs(enabled) - 1,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001405 sr_latency_ns,
1406 &g4x_wm_info,
1407 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001408 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001409 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001410 } else {
Imre Deak98584252014-06-13 14:54:20 +03001411 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001412 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001413 plane_sr = cursor_sr = 0;
1414 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001415
Ville Syrjäläa5043452014-06-28 02:04:18 +03001416 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1417 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001418 planea_wm, cursora_wm,
1419 planeb_wm, cursorb_wm,
1420 plane_sr, cursor_sr);
1421
1422 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001423 FW_WM(plane_sr, SR) |
1424 FW_WM(cursorb_wm, CURSORB) |
1425 FW_WM(planeb_wm, PLANEB) |
1426 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001427 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001428 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001429 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001430 /* HPLL off in SR has some issues on G4x... disable it */
1431 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001432 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001433 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001434
1435 if (cxsr_enabled)
1436 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001437}
1438
Ville Syrjälä432081b2016-10-31 22:37:03 +02001439static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001440{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001441 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001442 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001443 int srwm = 1;
1444 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001445 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001446
1447 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001448 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001449 if (crtc) {
1450 /* self-refresh has much higher latency */
1451 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001452 const struct drm_display_mode *adjusted_mode =
1453 &crtc->config->base.adjusted_mode;
1454 const struct drm_framebuffer *fb =
1455 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001456 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001457 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001458 int hdisplay = crtc->config->pipe_src_w;
1459 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001460 unsigned long line_time_us;
1461 int entries;
1462
Ville Syrjälä922044c2014-02-14 14:18:57 +02001463 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001464
1465 /* Use ns/us then divide to preserve precision */
1466 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001467 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001468 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1469 srwm = I965_FIFO_SIZE - entries;
1470 if (srwm < 0)
1471 srwm = 1;
1472 srwm &= 0x1ff;
1473 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1474 entries, srwm);
1475
1476 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläefc26112016-10-31 22:37:04 +02001477 cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001478 entries = DIV_ROUND_UP(entries,
1479 i965_cursor_wm_info.cacheline_size);
1480 cursor_sr = i965_cursor_wm_info.fifo_size -
1481 (entries + i965_cursor_wm_info.guard_size);
1482
1483 if (cursor_sr > i965_cursor_wm_info.max_wm)
1484 cursor_sr = i965_cursor_wm_info.max_wm;
1485
1486 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1487 "cursor %d\n", srwm, cursor_sr);
1488
Imre Deak98584252014-06-13 14:54:20 +03001489 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001490 } else {
Imre Deak98584252014-06-13 14:54:20 +03001491 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001492 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001493 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001494 }
1495
1496 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1497 srwm);
1498
1499 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001500 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1501 FW_WM(8, CURSORB) |
1502 FW_WM(8, PLANEB) |
1503 FW_WM(8, PLANEA));
1504 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1505 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001506 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001507 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001508
1509 if (cxsr_enabled)
1510 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001511}
1512
Ville Syrjäläf4998962015-03-10 17:02:21 +02001513#undef FW_WM
1514
Ville Syrjälä432081b2016-10-31 22:37:03 +02001515static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001516{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001517 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001518 const struct intel_watermark_params *wm_info;
1519 uint32_t fwater_lo;
1520 uint32_t fwater_hi;
1521 int cwm, srwm = 1;
1522 int fifo_size;
1523 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001524 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001525
Ville Syrjäläa9097be2016-10-31 22:37:20 +02001526 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001527 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001528 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001529 wm_info = &i915_wm_info;
1530 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001531 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001532
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001533 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001534 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001535 if (intel_crtc_active(crtc)) {
1536 const struct drm_display_mode *adjusted_mode =
1537 &crtc->config->base.adjusted_mode;
1538 const struct drm_framebuffer *fb =
1539 crtc->base.primary->state->fb;
1540 int cpp;
1541
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001542 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001543 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001544 else
1545 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001546
Damien Lespiau241bfc32013-09-25 16:45:37 +01001547 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001548 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001549 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001550 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001551 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001552 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001553 if (planea_wm > (long)wm_info->max_wm)
1554 planea_wm = wm_info->max_wm;
1555 }
1556
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001557 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001558 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001559
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001560 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001561 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001562 if (intel_crtc_active(crtc)) {
1563 const struct drm_display_mode *adjusted_mode =
1564 &crtc->config->base.adjusted_mode;
1565 const struct drm_framebuffer *fb =
1566 crtc->base.primary->state->fb;
1567 int cpp;
1568
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001569 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001570 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001571 else
1572 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001573
Damien Lespiau241bfc32013-09-25 16:45:37 +01001574 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001575 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001576 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001577 if (enabled == NULL)
1578 enabled = crtc;
1579 else
1580 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001581 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001582 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001583 if (planeb_wm > (long)wm_info->max_wm)
1584 planeb_wm = wm_info->max_wm;
1585 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001586
1587 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1588
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001589 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001590 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001591
Ville Syrjäläefc26112016-10-31 22:37:04 +02001592 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001593
1594 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001595 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001596 enabled = NULL;
1597 }
1598
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001599 /*
1600 * Overlay gets an aggressive default since video jitter is bad.
1601 */
1602 cwm = 2;
1603
1604 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001605 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001606
1607 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02001608 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001609 /* self-refresh has much higher latency */
1610 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001611 const struct drm_display_mode *adjusted_mode =
1612 &enabled->config->base.adjusted_mode;
1613 const struct drm_framebuffer *fb =
1614 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001615 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001616 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001617 int hdisplay = enabled->config->pipe_src_w;
1618 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001619 unsigned long line_time_us;
1620 int entries;
1621
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001622 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001623 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001624 else
1625 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001626
Ville Syrjälä922044c2014-02-14 14:18:57 +02001627 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001628
1629 /* Use ns/us then divide to preserve precision */
1630 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001631 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001632 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1633 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1634 srwm = wm_info->fifo_size - entries;
1635 if (srwm < 0)
1636 srwm = 1;
1637
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001638 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001639 I915_WRITE(FW_BLC_SELF,
1640 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001641 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001642 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1643 }
1644
1645 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1646 planea_wm, planeb_wm, cwm, srwm);
1647
1648 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1649 fwater_hi = (cwm & 0x1f);
1650
1651 /* Set request length to 8 cachelines per fetch */
1652 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1653 fwater_hi = fwater_hi | (1 << 8);
1654
1655 I915_WRITE(FW_BLC, fwater_lo);
1656 I915_WRITE(FW_BLC2, fwater_hi);
1657
Imre Deak5209b1f2014-07-01 12:36:17 +03001658 if (enabled)
1659 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001660}
1661
Ville Syrjälä432081b2016-10-31 22:37:03 +02001662static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001663{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001664 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001665 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001666 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001667 uint32_t fwater_lo;
1668 int planea_wm;
1669
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001670 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001671 if (crtc == NULL)
1672 return;
1673
Ville Syrjäläefc26112016-10-31 22:37:04 +02001674 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001675 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001676 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001677 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001678 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001679 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1680 fwater_lo |= (3<<8) | planea_wm;
1681
1682 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1683
1684 I915_WRITE(FW_BLC, fwater_lo);
1685}
1686
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001687uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001688{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001689 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001690
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001691 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001692
1693 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1694 * adjust the pixel_rate here. */
1695
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001696 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001697 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001698 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001699
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001700 pipe_w = pipe_config->pipe_src_w;
1701 pipe_h = pipe_config->pipe_src_h;
1702
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001703 pfit_w = (pfit_size >> 16) & 0xFFFF;
1704 pfit_h = pfit_size & 0xFFFF;
1705 if (pipe_w < pfit_w)
1706 pipe_w = pfit_w;
1707 if (pipe_h < pfit_h)
1708 pipe_h = pfit_h;
1709
Matt Roper15126882015-12-03 11:37:40 -08001710 if (WARN_ON(!pfit_w || !pfit_h))
1711 return pixel_rate;
1712
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001713 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1714 pfit_w * pfit_h);
1715 }
1716
1717 return pixel_rate;
1718}
1719
Ville Syrjälä37126462013-08-01 16:18:55 +03001720/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001721static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001722{
1723 uint64_t ret;
1724
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001725 if (WARN(latency == 0, "Latency value missing\n"))
1726 return UINT_MAX;
1727
Ville Syrjäläac484962016-01-20 21:05:26 +02001728 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001729 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1730
1731 return ret;
1732}
1733
Ville Syrjälä37126462013-08-01 16:18:55 +03001734/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001735static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001736 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001737 uint32_t latency)
1738{
1739 uint32_t ret;
1740
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001741 if (WARN(latency == 0, "Latency value missing\n"))
1742 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001743 if (WARN_ON(!pipe_htotal))
1744 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001745
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001746 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001747 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001748 ret = DIV_ROUND_UP(ret, 64) + 2;
1749 return ret;
1750}
1751
Ville Syrjälä23297042013-07-05 11:57:17 +03001752static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001753 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001754{
Matt Roper15126882015-12-03 11:37:40 -08001755 /*
1756 * Neither of these should be possible since this function shouldn't be
1757 * called if the CRTC is off or the plane is invisible. But let's be
1758 * extra paranoid to avoid a potential divide-by-zero if we screw up
1759 * elsewhere in the driver.
1760 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001761 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001762 return 0;
1763 if (WARN_ON(!horiz_pixels))
1764 return 0;
1765
Ville Syrjäläac484962016-01-20 21:05:26 +02001766 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001767}
1768
Imre Deak820c1982013-12-17 14:46:36 +02001769struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001770 uint16_t pri;
1771 uint16_t spr;
1772 uint16_t cur;
1773 uint16_t fbc;
1774};
1775
Ville Syrjälä37126462013-08-01 16:18:55 +03001776/*
1777 * For both WM_PIPE and WM_LP.
1778 * mem_value must be in 0.1us units.
1779 */
Matt Roper7221fc32015-09-24 15:53:08 -07001780static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001781 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001782 uint32_t mem_value,
1783 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001784{
Ville Syrjäläac484962016-01-20 21:05:26 +02001785 int cpp = pstate->base.fb ?
1786 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001787 uint32_t method1, method2;
1788
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001789 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001790 return 0;
1791
Ville Syrjäläac484962016-01-20 21:05:26 +02001792 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001793
1794 if (!is_lp)
1795 return method1;
1796
Matt Roper7221fc32015-09-24 15:53:08 -07001797 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1798 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001799 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001800 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001801
1802 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001803}
1804
Ville Syrjälä37126462013-08-01 16:18:55 +03001805/*
1806 * For both WM_PIPE and WM_LP.
1807 * mem_value must be in 0.1us units.
1808 */
Matt Roper7221fc32015-09-24 15:53:08 -07001809static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001810 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001811 uint32_t mem_value)
1812{
Ville Syrjäläac484962016-01-20 21:05:26 +02001813 int cpp = pstate->base.fb ?
1814 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001815 uint32_t method1, method2;
1816
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001817 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001818 return 0;
1819
Ville Syrjäläac484962016-01-20 21:05:26 +02001820 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001821 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1822 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001823 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001824 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001825 return min(method1, method2);
1826}
1827
Ville Syrjälä37126462013-08-01 16:18:55 +03001828/*
1829 * For both WM_PIPE and WM_LP.
1830 * mem_value must be in 0.1us units.
1831 */
Matt Roper7221fc32015-09-24 15:53:08 -07001832static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001833 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001834 uint32_t mem_value)
1835{
Matt Roperb2435692016-02-02 22:06:51 -08001836 /*
1837 * We treat the cursor plane as always-on for the purposes of watermark
1838 * calculation. Until we have two-stage watermark programming merged,
1839 * this is necessary to avoid flickering.
1840 */
1841 int cpp = 4;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001842 int width = pstate->base.visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001843
Matt Roperb2435692016-02-02 22:06:51 -08001844 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001845 return 0;
1846
Matt Roper7221fc32015-09-24 15:53:08 -07001847 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1848 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001849 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001850}
1851
Paulo Zanonicca32e92013-05-31 11:45:06 -03001852/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001853static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001854 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001855 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001856{
Ville Syrjäläac484962016-01-20 21:05:26 +02001857 int cpp = pstate->base.fb ?
1858 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001859
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001860 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001861 return 0;
1862
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001863 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001864}
1865
Ville Syrjälä158ae642013-08-07 13:28:19 +03001866static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1867{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001868 if (INTEL_INFO(dev)->gen >= 8)
1869 return 3072;
1870 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001871 return 768;
1872 else
1873 return 512;
1874}
1875
Ville Syrjälä4e975082014-03-07 18:32:11 +02001876static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1877 int level, bool is_sprite)
1878{
1879 if (INTEL_INFO(dev)->gen >= 8)
1880 /* BDW primary/sprite plane watermarks */
1881 return level == 0 ? 255 : 2047;
1882 else if (INTEL_INFO(dev)->gen >= 7)
1883 /* IVB/HSW primary/sprite plane watermarks */
1884 return level == 0 ? 127 : 1023;
1885 else if (!is_sprite)
1886 /* ILK/SNB primary plane watermarks */
1887 return level == 0 ? 127 : 511;
1888 else
1889 /* ILK/SNB sprite plane watermarks */
1890 return level == 0 ? 63 : 255;
1891}
1892
1893static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1894 int level)
1895{
1896 if (INTEL_INFO(dev)->gen >= 7)
1897 return level == 0 ? 63 : 255;
1898 else
1899 return level == 0 ? 31 : 63;
1900}
1901
1902static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1903{
1904 if (INTEL_INFO(dev)->gen >= 8)
1905 return 31;
1906 else
1907 return 15;
1908}
1909
Ville Syrjälä158ae642013-08-07 13:28:19 +03001910/* Calculate the maximum primary/sprite plane watermark */
1911static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1912 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001913 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001914 enum intel_ddb_partitioning ddb_partitioning,
1915 bool is_sprite)
1916{
1917 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001918
1919 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001920 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001921 return 0;
1922
1923 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001924 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001925 fifo_size /= INTEL_INFO(to_i915(dev))->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03001926
1927 /*
1928 * For some reason the non self refresh
1929 * FIFO size is only half of the self
1930 * refresh FIFO size on ILK/SNB.
1931 */
1932 if (INTEL_INFO(dev)->gen <= 6)
1933 fifo_size /= 2;
1934 }
1935
Ville Syrjälä240264f2013-08-07 13:29:12 +03001936 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001937 /* level 0 is always calculated with 1:1 split */
1938 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1939 if (is_sprite)
1940 fifo_size *= 5;
1941 fifo_size /= 6;
1942 } else {
1943 fifo_size /= 2;
1944 }
1945 }
1946
1947 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001948 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001949}
1950
1951/* Calculate the maximum cursor plane watermark */
1952static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001953 int level,
1954 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001955{
1956 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001957 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001958 return 64;
1959
1960 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001961 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001962}
1963
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001964static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001965 int level,
1966 const struct intel_wm_config *config,
1967 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001968 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001969{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001970 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1971 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1972 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001973 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001974}
1975
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001976static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1977 int level,
1978 struct ilk_wm_maximums *max)
1979{
1980 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1981 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1982 max->cur = ilk_cursor_wm_reg_max(dev, level);
1983 max->fbc = ilk_fbc_wm_reg_max(dev);
1984}
1985
Ville Syrjäläd9395652013-10-09 19:18:10 +03001986static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001987 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001988 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001989{
1990 bool ret;
1991
1992 /* already determined to be invalid? */
1993 if (!result->enable)
1994 return false;
1995
1996 result->enable = result->pri_val <= max->pri &&
1997 result->spr_val <= max->spr &&
1998 result->cur_val <= max->cur;
1999
2000 ret = result->enable;
2001
2002 /*
2003 * HACK until we can pre-compute everything,
2004 * and thus fail gracefully if LP0 watermarks
2005 * are exceeded...
2006 */
2007 if (level == 0 && !result->enable) {
2008 if (result->pri_val > max->pri)
2009 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2010 level, result->pri_val, max->pri);
2011 if (result->spr_val > max->spr)
2012 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2013 level, result->spr_val, max->spr);
2014 if (result->cur_val > max->cur)
2015 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2016 level, result->cur_val, max->cur);
2017
2018 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2019 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2020 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2021 result->enable = true;
2022 }
2023
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002024 return ret;
2025}
2026
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002027static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002028 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002029 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002030 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002031 struct intel_plane_state *pristate,
2032 struct intel_plane_state *sprstate,
2033 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002034 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002035{
2036 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2037 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2038 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2039
2040 /* WM1+ latency values stored in 0.5us units */
2041 if (level > 0) {
2042 pri_latency *= 5;
2043 spr_latency *= 5;
2044 cur_latency *= 5;
2045 }
2046
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002047 if (pristate) {
2048 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2049 pri_latency, level);
2050 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2051 }
2052
2053 if (sprstate)
2054 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2055
2056 if (curstate)
2057 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2058
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002059 result->enable = true;
2060}
2061
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002062static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002063hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002064{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002065 const struct intel_atomic_state *intel_state =
2066 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002067 const struct drm_display_mode *adjusted_mode =
2068 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002069 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002070
Matt Roperee91a152015-12-03 11:37:39 -08002071 if (!cstate->base.active)
2072 return 0;
2073 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2074 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002075 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002076 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002077
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002078 /* The WM are computed with base on how long it takes to fill a single
2079 * row at the given clock rate, multiplied by 8.
2080 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002081 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2082 adjusted_mode->crtc_clock);
2083 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002084 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002085
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002086 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2087 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002088}
2089
Ville Syrjäläbb726512016-10-31 22:37:24 +02002090static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2091 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002092{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002093 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002094 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002095 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002096 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002097
2098 /* read the first set of memory latencies[0:3] */
2099 val = 0; /* data0 to be programmed to 0 for first set */
2100 mutex_lock(&dev_priv->rps.hw_lock);
2101 ret = sandybridge_pcode_read(dev_priv,
2102 GEN9_PCODE_READ_MEM_LATENCY,
2103 &val);
2104 mutex_unlock(&dev_priv->rps.hw_lock);
2105
2106 if (ret) {
2107 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2108 return;
2109 }
2110
2111 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2112 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2113 GEN9_MEM_LATENCY_LEVEL_MASK;
2114 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2115 GEN9_MEM_LATENCY_LEVEL_MASK;
2116 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2117 GEN9_MEM_LATENCY_LEVEL_MASK;
2118
2119 /* read the second set of memory latencies[4:7] */
2120 val = 1; /* data0 to be programmed to 1 for second set */
2121 mutex_lock(&dev_priv->rps.hw_lock);
2122 ret = sandybridge_pcode_read(dev_priv,
2123 GEN9_PCODE_READ_MEM_LATENCY,
2124 &val);
2125 mutex_unlock(&dev_priv->rps.hw_lock);
2126 if (ret) {
2127 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2128 return;
2129 }
2130
2131 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2132 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2133 GEN9_MEM_LATENCY_LEVEL_MASK;
2134 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2135 GEN9_MEM_LATENCY_LEVEL_MASK;
2136 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2137 GEN9_MEM_LATENCY_LEVEL_MASK;
2138
Vandana Kannan367294b2014-11-04 17:06:46 +00002139 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002140 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2141 * need to be disabled. We make sure to sanitize the values out
2142 * of the punit to satisfy this requirement.
2143 */
2144 for (level = 1; level <= max_level; level++) {
2145 if (wm[level] == 0) {
2146 for (i = level + 1; i <= max_level; i++)
2147 wm[i] = 0;
2148 break;
2149 }
2150 }
2151
2152 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002153 * WaWmMemoryReadLatency:skl
2154 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002155 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002156 * to add 2us to the various latency levels we retrieve from the
2157 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002158 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002159 if (wm[0] == 0) {
2160 wm[0] += 2;
2161 for (level = 1; level <= max_level; level++) {
2162 if (wm[level] == 0)
2163 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002164 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002165 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002166 }
2167
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002168 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002169 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2170
2171 wm[0] = (sskpd >> 56) & 0xFF;
2172 if (wm[0] == 0)
2173 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002174 wm[1] = (sskpd >> 4) & 0xFF;
2175 wm[2] = (sskpd >> 12) & 0xFF;
2176 wm[3] = (sskpd >> 20) & 0x1FF;
2177 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002178 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002179 uint32_t sskpd = I915_READ(MCH_SSKPD);
2180
2181 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2182 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2183 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2184 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002185 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002186 uint32_t mltr = I915_READ(MLTR_ILK);
2187
2188 /* ILK primary LP0 latency is 700 ns */
2189 wm[0] = 7;
2190 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2191 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002192 }
2193}
2194
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002195static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2196 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002197{
2198 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002199 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002200 wm[0] = 13;
2201}
2202
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002203static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2204 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002205{
2206 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002207 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002208 wm[0] = 13;
2209
2210 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002211 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002212 wm[3] *= 2;
2213}
2214
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002215int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002216{
2217 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002218 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002219 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002220 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002221 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002222 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002223 return 3;
2224 else
2225 return 2;
2226}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002227
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002228static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002229 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002230 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002231{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002232 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002233
2234 for (level = 0; level <= max_level; level++) {
2235 unsigned int latency = wm[level];
2236
2237 if (latency == 0) {
2238 DRM_ERROR("%s WM%d latency not provided\n",
2239 name, level);
2240 continue;
2241 }
2242
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002243 /*
2244 * - latencies are in us on gen9.
2245 * - before then, WM1+ latency values are in 0.5us units
2246 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002247 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002248 latency *= 10;
2249 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002250 latency *= 5;
2251
2252 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2253 name, level, wm[level],
2254 latency / 10, latency % 10);
2255 }
2256}
2257
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002258static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2259 uint16_t wm[5], uint16_t min)
2260{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002261 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002262
2263 if (wm[0] >= min)
2264 return false;
2265
2266 wm[0] = max(wm[0], min);
2267 for (level = 1; level <= max_level; level++)
2268 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2269
2270 return true;
2271}
2272
Ville Syrjäläbb726512016-10-31 22:37:24 +02002273static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002274{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002275 bool changed;
2276
2277 /*
2278 * The BIOS provided WM memory latency values are often
2279 * inadequate for high resolution displays. Adjust them.
2280 */
2281 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2282 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2283 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2284
2285 if (!changed)
2286 return;
2287
2288 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002289 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2290 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2291 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002292}
2293
Ville Syrjäläbb726512016-10-31 22:37:24 +02002294static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002295{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002296 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002297
2298 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2299 sizeof(dev_priv->wm.pri_latency));
2300 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2301 sizeof(dev_priv->wm.pri_latency));
2302
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002303 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002304 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002305
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002306 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2307 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2308 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002309
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002310 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02002311 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002312}
2313
Ville Syrjäläbb726512016-10-31 22:37:24 +02002314static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002315{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002316 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002317 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002318}
2319
Matt Ropered4a6a72016-02-23 17:20:13 -08002320static bool ilk_validate_pipe_wm(struct drm_device *dev,
2321 struct intel_pipe_wm *pipe_wm)
2322{
2323 /* LP0 watermark maximums depend on this pipe alone */
2324 const struct intel_wm_config config = {
2325 .num_pipes_active = 1,
2326 .sprites_enabled = pipe_wm->sprites_enabled,
2327 .sprites_scaled = pipe_wm->sprites_scaled,
2328 };
2329 struct ilk_wm_maximums max;
2330
2331 /* LP0 watermarks always use 1/2 DDB partitioning */
2332 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2333
2334 /* At least LP0 must be valid */
2335 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2336 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2337 return false;
2338 }
2339
2340 return true;
2341}
2342
Matt Roper261a27d2015-10-08 15:28:25 -07002343/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002344static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002345{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002346 struct drm_atomic_state *state = cstate->base.state;
2347 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002348 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002349 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002350 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002351 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002352 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002353 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002354 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002355 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002356 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002357
Matt Ropere8f1f022016-05-12 07:05:55 -07002358 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002359
Matt Roper43d59ed2015-09-24 15:53:07 -07002360 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002361 struct intel_plane_state *ps;
2362
2363 ps = intel_atomic_get_existing_plane_state(state,
2364 intel_plane);
2365 if (!ps)
2366 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002367
2368 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002369 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002370 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002371 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002372 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002373 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002374 }
2375
Matt Ropered4a6a72016-02-23 17:20:13 -08002376 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002377 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002378 pipe_wm->sprites_enabled = sprstate->base.visible;
2379 pipe_wm->sprites_scaled = sprstate->base.visible &&
2380 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2381 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002382 }
2383
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002384 usable_level = max_level;
2385
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002386 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002387 if (INTEL_INFO(dev)->gen <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002388 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002389
2390 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002391 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002392 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002393
Matt Roper86c8bbb2015-09-24 15:53:16 -07002394 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002395 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2396
2397 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2398 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002399
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002400 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002401 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002402
Matt Ropered4a6a72016-02-23 17:20:13 -08002403 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002404 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002405
2406 ilk_compute_wm_reg_maximums(dev, 1, &max);
2407
2408 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002409 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002410
Matt Roper86c8bbb2015-09-24 15:53:16 -07002411 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002412 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002413
2414 /*
2415 * Disable any watermark level that exceeds the
2416 * register maximums since such watermarks are
2417 * always invalid.
2418 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002419 if (level > usable_level)
2420 continue;
2421
2422 if (ilk_validate_wm_level(level, &max, wm))
2423 pipe_wm->wm[level] = *wm;
2424 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002425 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002426 }
2427
Matt Roper86c8bbb2015-09-24 15:53:16 -07002428 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002429}
2430
2431/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002432 * Build a set of 'intermediate' watermark values that satisfy both the old
2433 * state and the new state. These can be programmed to the hardware
2434 * immediately.
2435 */
2436static int ilk_compute_intermediate_wm(struct drm_device *dev,
2437 struct intel_crtc *intel_crtc,
2438 struct intel_crtc_state *newstate)
2439{
Matt Ropere8f1f022016-05-12 07:05:55 -07002440 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002441 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002442 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002443
2444 /*
2445 * Start with the final, target watermarks, then combine with the
2446 * currently active watermarks to get values that are safe both before
2447 * and after the vblank.
2448 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002449 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002450 a->pipe_enabled |= b->pipe_enabled;
2451 a->sprites_enabled |= b->sprites_enabled;
2452 a->sprites_scaled |= b->sprites_scaled;
2453
2454 for (level = 0; level <= max_level; level++) {
2455 struct intel_wm_level *a_wm = &a->wm[level];
2456 const struct intel_wm_level *b_wm = &b->wm[level];
2457
2458 a_wm->enable &= b_wm->enable;
2459 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2460 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2461 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2462 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2463 }
2464
2465 /*
2466 * We need to make sure that these merged watermark values are
2467 * actually a valid configuration themselves. If they're not,
2468 * there's no safe way to transition from the old state to
2469 * the new state, so we need to fail the atomic transaction.
2470 */
2471 if (!ilk_validate_pipe_wm(dev, a))
2472 return -EINVAL;
2473
2474 /*
2475 * If our intermediate WM are identical to the final WM, then we can
2476 * omit the post-vblank programming; only update if it's different.
2477 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002478 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002479 newstate->wm.need_postvbl_update = false;
2480
2481 return 0;
2482}
2483
2484/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002485 * Merge the watermarks from all active pipes for a specific level.
2486 */
2487static void ilk_merge_wm_level(struct drm_device *dev,
2488 int level,
2489 struct intel_wm_level *ret_wm)
2490{
2491 const struct intel_crtc *intel_crtc;
2492
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002493 ret_wm->enable = true;
2494
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002495 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002496 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002497 const struct intel_wm_level *wm = &active->wm[level];
2498
2499 if (!active->pipe_enabled)
2500 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002501
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002502 /*
2503 * The watermark values may have been used in the past,
2504 * so we must maintain them in the registers for some
2505 * time even if the level is now disabled.
2506 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002507 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002508 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002509
2510 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2511 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2512 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2513 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2514 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002515}
2516
2517/*
2518 * Merge all low power watermarks for all active pipes.
2519 */
2520static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002521 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002522 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002523 struct intel_pipe_wm *merged)
2524{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002525 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002526 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002527 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002528
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002529 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002530 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002531 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002532 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002533
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002534 /* ILK: FBC WM must be disabled always */
2535 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002536
2537 /* merge each WM1+ level */
2538 for (level = 1; level <= max_level; level++) {
2539 struct intel_wm_level *wm = &merged->wm[level];
2540
2541 ilk_merge_wm_level(dev, level, wm);
2542
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002543 if (level > last_enabled_level)
2544 wm->enable = false;
2545 else if (!ilk_validate_wm_level(level, max, wm))
2546 /* make sure all following levels get disabled */
2547 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002548
2549 /*
2550 * The spec says it is preferred to disable
2551 * FBC WMs instead of disabling a WM level.
2552 */
2553 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002554 if (wm->enable)
2555 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002556 wm->fbc_val = 0;
2557 }
2558 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002559
2560 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2561 /*
2562 * FIXME this is racy. FBC might get enabled later.
2563 * What we should check here is whether FBC can be
2564 * enabled sometime later.
2565 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002566 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002567 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002568 for (level = 2; level <= max_level; level++) {
2569 struct intel_wm_level *wm = &merged->wm[level];
2570
2571 wm->enable = false;
2572 }
2573 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002574}
2575
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002576static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2577{
2578 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2579 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2580}
2581
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002582/* The value we need to program into the WM_LPx latency field */
2583static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2584{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002585 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002586
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002587 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002588 return 2 * level;
2589 else
2590 return dev_priv->wm.pri_latency[level];
2591}
2592
Imre Deak820c1982013-12-17 14:46:36 +02002593static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002594 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002595 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002596 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002597{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002598 struct intel_crtc *intel_crtc;
2599 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002600
Ville Syrjälä0362c782013-10-09 19:17:57 +03002601 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002602 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002603
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002604 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002605 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002606 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002607
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002608 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002609
Ville Syrjälä0362c782013-10-09 19:17:57 +03002610 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002611
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002612 /*
2613 * Maintain the watermark values even if the level is
2614 * disabled. Doing otherwise could cause underruns.
2615 */
2616 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002617 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002618 (r->pri_val << WM1_LP_SR_SHIFT) |
2619 r->cur_val;
2620
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002621 if (r->enable)
2622 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2623
Ville Syrjälä416f4722013-11-02 21:07:46 -07002624 if (INTEL_INFO(dev)->gen >= 8)
2625 results->wm_lp[wm_lp - 1] |=
2626 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2627 else
2628 results->wm_lp[wm_lp - 1] |=
2629 r->fbc_val << WM1_LP_FBC_SHIFT;
2630
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002631 /*
2632 * Always set WM1S_LP_EN when spr_val != 0, even if the
2633 * level is disabled. Doing otherwise could cause underruns.
2634 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002635 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2636 WARN_ON(wm_lp != 1);
2637 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2638 } else
2639 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002640 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002641
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002642 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002643 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002644 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002645 const struct intel_wm_level *r =
2646 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002647
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002648 if (WARN_ON(!r->enable))
2649 continue;
2650
Matt Ropered4a6a72016-02-23 17:20:13 -08002651 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002652
2653 results->wm_pipe[pipe] =
2654 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2655 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2656 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002657 }
2658}
2659
Paulo Zanoni861f3382013-05-31 10:19:21 -03002660/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2661 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002662static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002663 struct intel_pipe_wm *r1,
2664 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002665{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002666 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002667 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002668
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002669 for (level = 1; level <= max_level; level++) {
2670 if (r1->wm[level].enable)
2671 level1 = level;
2672 if (r2->wm[level].enable)
2673 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002674 }
2675
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002676 if (level1 == level2) {
2677 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002678 return r2;
2679 else
2680 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002681 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002682 return r1;
2683 } else {
2684 return r2;
2685 }
2686}
2687
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002688/* dirty bits used to track which watermarks need changes */
2689#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2690#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2691#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2692#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2693#define WM_DIRTY_FBC (1 << 24)
2694#define WM_DIRTY_DDB (1 << 25)
2695
Damien Lespiau055e3932014-08-18 13:49:10 +01002696static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002697 const struct ilk_wm_values *old,
2698 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002699{
2700 unsigned int dirty = 0;
2701 enum pipe pipe;
2702 int wm_lp;
2703
Damien Lespiau055e3932014-08-18 13:49:10 +01002704 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002705 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2706 dirty |= WM_DIRTY_LINETIME(pipe);
2707 /* Must disable LP1+ watermarks too */
2708 dirty |= WM_DIRTY_LP_ALL;
2709 }
2710
2711 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2712 dirty |= WM_DIRTY_PIPE(pipe);
2713 /* Must disable LP1+ watermarks too */
2714 dirty |= WM_DIRTY_LP_ALL;
2715 }
2716 }
2717
2718 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2719 dirty |= WM_DIRTY_FBC;
2720 /* Must disable LP1+ watermarks too */
2721 dirty |= WM_DIRTY_LP_ALL;
2722 }
2723
2724 if (old->partitioning != new->partitioning) {
2725 dirty |= WM_DIRTY_DDB;
2726 /* Must disable LP1+ watermarks too */
2727 dirty |= WM_DIRTY_LP_ALL;
2728 }
2729
2730 /* LP1+ watermarks already deemed dirty, no need to continue */
2731 if (dirty & WM_DIRTY_LP_ALL)
2732 return dirty;
2733
2734 /* Find the lowest numbered LP1+ watermark in need of an update... */
2735 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2736 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2737 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2738 break;
2739 }
2740
2741 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2742 for (; wm_lp <= 3; wm_lp++)
2743 dirty |= WM_DIRTY_LP(wm_lp);
2744
2745 return dirty;
2746}
2747
Ville Syrjälä8553c182013-12-05 15:51:39 +02002748static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2749 unsigned int dirty)
2750{
Imre Deak820c1982013-12-17 14:46:36 +02002751 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002752 bool changed = false;
2753
2754 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2755 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2756 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2757 changed = true;
2758 }
2759 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2760 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2761 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2762 changed = true;
2763 }
2764 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2765 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2766 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2767 changed = true;
2768 }
2769
2770 /*
2771 * Don't touch WM1S_LP_EN here.
2772 * Doing so could cause underruns.
2773 */
2774
2775 return changed;
2776}
2777
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002778/*
2779 * The spec says we shouldn't write when we don't need, because every write
2780 * causes WMs to be re-evaluated, expending some power.
2781 */
Imre Deak820c1982013-12-17 14:46:36 +02002782static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2783 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002784{
Chris Wilson91c8a322016-07-05 10:40:23 +01002785 struct drm_device *dev = &dev_priv->drm;
Imre Deak820c1982013-12-17 14:46:36 +02002786 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002787 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002788 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002789
Damien Lespiau055e3932014-08-18 13:49:10 +01002790 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002791 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002792 return;
2793
Ville Syrjälä8553c182013-12-05 15:51:39 +02002794 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002795
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002796 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002797 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002798 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002799 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002800 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002801 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2802
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002803 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002804 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002805 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002806 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002807 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002808 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2809
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002810 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002811 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002812 val = I915_READ(WM_MISC);
2813 if (results->partitioning == INTEL_DDB_PART_1_2)
2814 val &= ~WM_MISC_DATA_PARTITION_5_6;
2815 else
2816 val |= WM_MISC_DATA_PARTITION_5_6;
2817 I915_WRITE(WM_MISC, val);
2818 } else {
2819 val = I915_READ(DISP_ARB_CTL2);
2820 if (results->partitioning == INTEL_DDB_PART_1_2)
2821 val &= ~DISP_DATA_PARTITION_5_6;
2822 else
2823 val |= DISP_DATA_PARTITION_5_6;
2824 I915_WRITE(DISP_ARB_CTL2, val);
2825 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002826 }
2827
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002828 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002829 val = I915_READ(DISP_ARB_CTL);
2830 if (results->enable_fbc_wm)
2831 val &= ~DISP_FBC_WM_DIS;
2832 else
2833 val |= DISP_FBC_WM_DIS;
2834 I915_WRITE(DISP_ARB_CTL, val);
2835 }
2836
Imre Deak954911e2013-12-17 14:46:34 +02002837 if (dirty & WM_DIRTY_LP(1) &&
2838 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2839 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2840
2841 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002842 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2843 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2844 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2845 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2846 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002847
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002848 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002849 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002850 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002851 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002852 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002853 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002854
2855 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002856}
2857
Matt Ropered4a6a72016-02-23 17:20:13 -08002858bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002859{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002860 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002861
2862 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2863}
2864
Lyude656d1b82016-08-17 15:55:54 -04002865#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002866
Matt Roper024c9042015-09-24 15:53:11 -07002867/*
2868 * Return the index of a plane in the SKL DDB and wm result arrays. Primary
2869 * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and
2870 * other universal planes are in indices 1..n. Note that this may leave unused
2871 * indices between the top "sprite" plane and the cursor.
2872 */
2873static int
2874skl_wm_plane_id(const struct intel_plane *plane)
2875{
2876 switch (plane->base.type) {
2877 case DRM_PLANE_TYPE_PRIMARY:
2878 return 0;
2879 case DRM_PLANE_TYPE_CURSOR:
2880 return PLANE_CURSOR;
2881 case DRM_PLANE_TYPE_OVERLAY:
2882 return plane->plane + 1;
2883 default:
2884 MISSING_CASE(plane->base.type);
2885 return plane->plane;
2886 }
2887}
2888
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002889/*
2890 * FIXME: We still don't have the proper code detect if we need to apply the WA,
2891 * so assume we'll always need it in order to avoid underruns.
2892 */
2893static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
2894{
2895 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2896
2897 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) ||
2898 IS_KABYLAKE(dev_priv))
2899 return true;
2900
2901 return false;
2902}
2903
Paulo Zanoni56feca92016-09-22 18:00:28 -03002904static bool
2905intel_has_sagv(struct drm_i915_private *dev_priv)
2906{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002907 if (IS_KABYLAKE(dev_priv))
2908 return true;
2909
2910 if (IS_SKYLAKE(dev_priv) &&
2911 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2912 return true;
2913
2914 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03002915}
2916
Lyude656d1b82016-08-17 15:55:54 -04002917/*
2918 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2919 * depending on power and performance requirements. The display engine access
2920 * to system memory is blocked during the adjustment time. Because of the
2921 * blocking time, having this enabled can cause full system hangs and/or pipe
2922 * underruns if we don't meet all of the following requirements:
2923 *
2924 * - <= 1 pipe enabled
2925 * - All planes can enable watermarks for latencies >= SAGV engine block time
2926 * - We're not using an interlaced display configuration
2927 */
2928int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002929intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002930{
2931 int ret;
2932
Paulo Zanoni56feca92016-09-22 18:00:28 -03002933 if (!intel_has_sagv(dev_priv))
2934 return 0;
2935
2936 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04002937 return 0;
2938
2939 DRM_DEBUG_KMS("Enabling the SAGV\n");
2940 mutex_lock(&dev_priv->rps.hw_lock);
2941
2942 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2943 GEN9_SAGV_ENABLE);
2944
2945 /* We don't need to wait for the SAGV when enabling */
2946 mutex_unlock(&dev_priv->rps.hw_lock);
2947
2948 /*
2949 * Some skl systems, pre-release machines in particular,
2950 * don't actually have an SAGV.
2951 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002952 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002953 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002954 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002955 return 0;
2956 } else if (ret < 0) {
2957 DRM_ERROR("Failed to enable the SAGV\n");
2958 return ret;
2959 }
2960
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002961 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04002962 return 0;
2963}
2964
2965static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002966intel_do_sagv_disable(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002967{
2968 int ret;
2969 uint32_t temp = GEN9_SAGV_DISABLE;
2970
2971 ret = sandybridge_pcode_read(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2972 &temp);
2973 if (ret)
2974 return ret;
2975 else
2976 return temp & GEN9_SAGV_IS_DISABLED;
2977}
2978
2979int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002980intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002981{
2982 int ret, result;
2983
Paulo Zanoni56feca92016-09-22 18:00:28 -03002984 if (!intel_has_sagv(dev_priv))
2985 return 0;
2986
2987 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04002988 return 0;
2989
2990 DRM_DEBUG_KMS("Disabling the SAGV\n");
2991 mutex_lock(&dev_priv->rps.hw_lock);
2992
2993 /* bspec says to keep retrying for at least 1 ms */
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002994 ret = wait_for(result = intel_do_sagv_disable(dev_priv), 1);
Lyude656d1b82016-08-17 15:55:54 -04002995 mutex_unlock(&dev_priv->rps.hw_lock);
2996
2997 if (ret == -ETIMEDOUT) {
2998 DRM_ERROR("Request to disable SAGV timed out\n");
2999 return -ETIMEDOUT;
3000 }
3001
3002 /*
3003 * Some skl systems, pre-release machines in particular,
3004 * don't actually have an SAGV.
3005 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003006 if (IS_SKYLAKE(dev_priv) && result == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003007 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003008 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003009 return 0;
3010 } else if (result < 0) {
3011 DRM_ERROR("Failed to disable the SAGV\n");
3012 return result;
3013 }
3014
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003015 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003016 return 0;
3017}
3018
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003019bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003020{
3021 struct drm_device *dev = state->dev;
3022 struct drm_i915_private *dev_priv = to_i915(dev);
3023 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003024 struct intel_crtc *crtc;
3025 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003026 struct intel_crtc_state *cstate;
3027 struct skl_plane_wm *wm;
Lyude656d1b82016-08-17 15:55:54 -04003028 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003029 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003030
Paulo Zanoni56feca92016-09-22 18:00:28 -03003031 if (!intel_has_sagv(dev_priv))
3032 return false;
3033
Lyude656d1b82016-08-17 15:55:54 -04003034 /*
3035 * SKL workaround: bspec recommends we disable the SAGV when we have
3036 * more then one pipe enabled
3037 *
3038 * If there are no active CRTCs, no additional checks need be performed
3039 */
3040 if (hweight32(intel_state->active_crtcs) == 0)
3041 return true;
3042 else if (hweight32(intel_state->active_crtcs) > 1)
3043 return false;
3044
3045 /* Since we're now guaranteed to only have one active CRTC... */
3046 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003047 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003048 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003049
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003050 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003051 return false;
3052
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003053 for_each_intel_plane_on_crtc(dev, crtc, plane) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003054 wm = &cstate->wm.skl.optimal.planes[skl_wm_plane_id(plane)];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003055
Lyude656d1b82016-08-17 15:55:54 -04003056 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003057 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003058 continue;
3059
3060 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003061 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003062 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003063 { }
3064
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003065 latency = dev_priv->wm.skl_latency[level];
3066
3067 if (skl_needs_memory_bw_wa(intel_state) &&
3068 plane->base.state->fb->modifier[0] ==
3069 I915_FORMAT_MOD_X_TILED)
3070 latency += 15;
3071
Lyude656d1b82016-08-17 15:55:54 -04003072 /*
3073 * If any of the planes on this pipe don't enable wm levels
3074 * that incur memory latencies higher then 30µs we can't enable
3075 * the SAGV
3076 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003077 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003078 return false;
3079 }
3080
3081 return true;
3082}
3083
Damien Lespiaub9cec072014-11-04 17:06:43 +00003084static void
3085skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003086 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003087 struct skl_ddb_entry *alloc, /* out */
3088 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003089{
Matt Roperc107acf2016-05-12 07:06:01 -07003090 struct drm_atomic_state *state = cstate->base.state;
3091 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3092 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003093 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003094 unsigned int pipe_size, ddb_size;
3095 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003096
Matt Ropera6d3460e2016-05-12 07:06:04 -07003097 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003098 alloc->start = 0;
3099 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003100 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003101 return;
3102 }
3103
Matt Ropera6d3460e2016-05-12 07:06:04 -07003104 if (intel_state->active_pipe_changes)
3105 *num_active = hweight32(intel_state->active_crtcs);
3106 else
3107 *num_active = hweight32(dev_priv->active_crtcs);
3108
Deepak M6f3fff62016-09-15 15:01:10 +05303109 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3110 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003111
3112 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3113
Matt Roperc107acf2016-05-12 07:06:01 -07003114 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003115 * If the state doesn't change the active CRTC's, then there's
3116 * no need to recalculate; the existing pipe allocation limits
3117 * should remain unchanged. Note that we're safe from racing
3118 * commits since any racing commit that changes the active CRTC
3119 * list would need to grab _all_ crtc locks, including the one
3120 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003121 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003122 if (!intel_state->active_pipe_changes) {
Lyudece0ba282016-09-15 10:46:35 -04003123 *alloc = to_intel_crtc(for_crtc)->hw_ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003124 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003125 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003126
3127 nth_active_pipe = hweight32(intel_state->active_crtcs &
3128 (drm_crtc_mask(for_crtc) - 1));
3129 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3130 alloc->start = nth_active_pipe * ddb_size / *num_active;
3131 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003132}
3133
Matt Roperc107acf2016-05-12 07:06:01 -07003134static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003135{
Matt Roperc107acf2016-05-12 07:06:01 -07003136 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003137 return 32;
3138
3139 return 8;
3140}
3141
Damien Lespiaua269c582014-11-04 17:06:49 +00003142static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3143{
3144 entry->start = reg & 0x3ff;
3145 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003146 if (entry->end)
3147 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003148}
3149
Damien Lespiau08db6652014-11-04 17:06:52 +00003150void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3151 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003152{
Damien Lespiaua269c582014-11-04 17:06:49 +00003153 enum pipe pipe;
3154 int plane;
3155 u32 val;
3156
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003157 memset(ddb, 0, sizeof(*ddb));
3158
Damien Lespiaua269c582014-11-04 17:06:49 +00003159 for_each_pipe(dev_priv, pipe) {
Imre Deak4d800032016-02-17 16:31:29 +02003160 enum intel_display_power_domain power_domain;
3161
3162 power_domain = POWER_DOMAIN_PIPE(pipe);
3163 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003164 continue;
3165
Matt Roper8b364b42016-10-26 15:51:28 -07003166 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00003167 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
3168 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
3169 val);
3170 }
3171
3172 val = I915_READ(CUR_BUF_CFG(pipe));
Matt Roper4969d332015-09-24 15:53:10 -07003173 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
3174 val);
Imre Deak4d800032016-02-17 16:31:29 +02003175
3176 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003177 }
3178}
3179
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003180/*
3181 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3182 * The bspec defines downscale amount as:
3183 *
3184 * """
3185 * Horizontal down scale amount = maximum[1, Horizontal source size /
3186 * Horizontal destination size]
3187 * Vertical down scale amount = maximum[1, Vertical source size /
3188 * Vertical destination size]
3189 * Total down scale amount = Horizontal down scale amount *
3190 * Vertical down scale amount
3191 * """
3192 *
3193 * Return value is provided in 16.16 fixed point form to retain fractional part.
3194 * Caller should take care of dividing & rounding off the value.
3195 */
3196static uint32_t
3197skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3198{
3199 uint32_t downscale_h, downscale_w;
3200 uint32_t src_w, src_h, dst_w, dst_h;
3201
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003202 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003203 return DRM_PLANE_HELPER_NO_SCALING;
3204
3205 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003206 src_w = drm_rect_width(&pstate->base.src);
3207 src_h = drm_rect_height(&pstate->base.src);
3208 dst_w = drm_rect_width(&pstate->base.dst);
3209 dst_h = drm_rect_height(&pstate->base.dst);
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003210 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003211 swap(dst_w, dst_h);
3212
3213 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3214 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3215
3216 /* Provide result in 16.16 fixed point */
3217 return (uint64_t)downscale_w * downscale_h >> 16;
3218}
3219
Damien Lespiaub9cec072014-11-04 17:06:43 +00003220static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003221skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3222 const struct drm_plane_state *pstate,
3223 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003224{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003225 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07003226 struct drm_framebuffer *fb = pstate->fb;
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003227 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003228 uint32_t width = 0, height = 0;
Matt Ropera1de91e2016-05-12 07:05:57 -07003229 unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888;
3230
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003231 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003232 return 0;
3233 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3234 return 0;
3235 if (y && format != DRM_FORMAT_NV12)
3236 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003237
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003238 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3239 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003240
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003241 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003242 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003243
3244 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003245 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003246 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003247 data_rate = width * height *
Matt Ropera1de91e2016-05-12 07:05:57 -07003248 drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003249 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003250 data_rate = (width / 2) * (height / 2) *
Matt Ropera1de91e2016-05-12 07:05:57 -07003251 drm_format_plane_cpp(format, 1);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003252 } else {
3253 /* for packed formats */
3254 data_rate = width * height * drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003255 }
3256
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003257 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3258
3259 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003260}
3261
3262/*
3263 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3264 * a 8192x4096@32bpp framebuffer:
3265 * 3 * 4096 * 8192 * 4 < 2^32
3266 */
3267static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003268skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3269 unsigned *plane_data_rate,
3270 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003271{
Matt Roper9c74d822016-05-12 07:05:58 -07003272 struct drm_crtc_state *cstate = &intel_cstate->base;
3273 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003274 struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003275 const struct intel_plane *intel_plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003276 const struct drm_plane_state *pstate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003277 unsigned int rate, total_data_rate = 0;
Matt Roper9c74d822016-05-12 07:05:58 -07003278 int id;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003279
3280 if (WARN_ON(!state))
3281 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003282
Matt Ropera1de91e2016-05-12 07:05:57 -07003283 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003284 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Matt Ropera6d3460e2016-05-12 07:06:04 -07003285 id = skl_wm_plane_id(to_intel_plane(plane));
3286 intel_plane = to_intel_plane(plane);
Matt Roper024c9042015-09-24 15:53:11 -07003287
Matt Ropera6d3460e2016-05-12 07:06:04 -07003288 /* packed/uv */
3289 rate = skl_plane_relative_data_rate(intel_cstate,
3290 pstate, 0);
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003291 plane_data_rate[id] = rate;
3292
3293 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003294
Matt Ropera6d3460e2016-05-12 07:06:04 -07003295 /* y-plane */
3296 rate = skl_plane_relative_data_rate(intel_cstate,
3297 pstate, 1);
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003298 plane_y_data_rate[id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003299
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003300 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003301 }
3302
3303 return total_data_rate;
3304}
3305
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003306static uint16_t
3307skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3308 const int y)
3309{
3310 struct drm_framebuffer *fb = pstate->fb;
3311 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3312 uint32_t src_w, src_h;
3313 uint32_t min_scanlines = 8;
3314 uint8_t plane_bpp;
3315
3316 if (WARN_ON(!fb))
3317 return 0;
3318
3319 /* For packed formats, no y-plane, return 0 */
3320 if (y && fb->pixel_format != DRM_FORMAT_NV12)
3321 return 0;
3322
3323 /* For Non Y-tile return 8-blocks */
3324 if (fb->modifier[0] != I915_FORMAT_MOD_Y_TILED &&
3325 fb->modifier[0] != I915_FORMAT_MOD_Yf_TILED)
3326 return 8;
3327
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003328 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3329 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003330
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003331 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003332 swap(src_w, src_h);
3333
3334 /* Halve UV plane width and height for NV12 */
3335 if (fb->pixel_format == DRM_FORMAT_NV12 && !y) {
3336 src_w /= 2;
3337 src_h /= 2;
3338 }
3339
3340 if (fb->pixel_format == DRM_FORMAT_NV12 && !y)
3341 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1);
3342 else
3343 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0);
3344
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003345 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003346 switch (plane_bpp) {
3347 case 1:
3348 min_scanlines = 32;
3349 break;
3350 case 2:
3351 min_scanlines = 16;
3352 break;
3353 case 4:
3354 min_scanlines = 8;
3355 break;
3356 case 8:
3357 min_scanlines = 4;
3358 break;
3359 default:
3360 WARN(1, "Unsupported pixel depth %u for rotation",
3361 plane_bpp);
3362 min_scanlines = 32;
3363 }
3364 }
3365
3366 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3367}
3368
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003369static void
3370skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3371 uint16_t *minimum, uint16_t *y_minimum)
3372{
3373 const struct drm_plane_state *pstate;
3374 struct drm_plane *plane;
3375
3376 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
3377 struct intel_plane *intel_plane = to_intel_plane(plane);
3378 int id = skl_wm_plane_id(intel_plane);
3379
3380 if (id == PLANE_CURSOR)
3381 continue;
3382
3383 if (!pstate->visible)
3384 continue;
3385
3386 minimum[id] = skl_ddb_min_alloc(pstate, 0);
3387 y_minimum[id] = skl_ddb_min_alloc(pstate, 1);
3388 }
3389
3390 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3391}
3392
Matt Roperc107acf2016-05-12 07:06:01 -07003393static int
Matt Roper024c9042015-09-24 15:53:11 -07003394skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003395 struct skl_ddb_allocation *ddb /* out */)
3396{
Matt Roperc107acf2016-05-12 07:06:01 -07003397 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003398 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003399 struct drm_device *dev = crtc->dev;
3400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3401 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003402 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003403 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02003404 uint16_t minimum[I915_MAX_PLANES] = {};
3405 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003406 unsigned int total_data_rate;
Matt Roperc107acf2016-05-12 07:06:01 -07003407 int num_active;
3408 int id, i;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003409 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3410 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003411
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003412 /* Clear the partitioning for disabled planes. */
3413 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3414 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3415
Matt Ropera6d3460e2016-05-12 07:06:04 -07003416 if (WARN_ON(!state))
3417 return 0;
3418
Matt Roperc107acf2016-05-12 07:06:01 -07003419 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003420 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003421 return 0;
3422 }
3423
Matt Ropera6d3460e2016-05-12 07:06:04 -07003424 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003425 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003426 if (alloc_size == 0) {
3427 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003428 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003429 }
3430
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003431 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003432
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003433 /*
3434 * 1. Allocate the mininum required blocks for each active plane
3435 * and allocate the cursor, it doesn't require extra allocation
3436 * proportional to the data rate.
3437 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003438
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003439 for (i = 0; i < I915_MAX_PLANES; i++) {
Matt Roperc107acf2016-05-12 07:06:01 -07003440 alloc_size -= minimum[i];
3441 alloc_size -= y_minimum[i];
Damien Lespiau80958152015-02-09 13:35:10 +00003442 }
3443
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003444 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3445 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3446
Damien Lespiaub9cec072014-11-04 17:06:43 +00003447 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003448 * 2. Distribute the remaining space in proportion to the amount of
3449 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003450 *
3451 * FIXME: we may not allocate every single block here.
3452 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003453 total_data_rate = skl_get_total_relative_data_rate(cstate,
3454 plane_data_rate,
3455 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003456 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003457 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003458
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003459 start = alloc->start;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003460 for (id = 0; id < I915_MAX_PLANES; id++) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003461 unsigned int data_rate, y_data_rate;
3462 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003463
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003464 if (id == PLANE_CURSOR)
3465 continue;
3466
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003467 data_rate = plane_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003468
3469 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003470 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003471 * promote the expression to 64 bits to avoid overflowing, the
3472 * result is < available as data_rate / total_data_rate < 1
3473 */
Matt Roper024c9042015-09-24 15:53:11 -07003474 plane_blocks = minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00003475 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3476 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003477
Matt Roperc107acf2016-05-12 07:06:01 -07003478 /* Leave disabled planes at (0,0) */
3479 if (data_rate) {
3480 ddb->plane[pipe][id].start = start;
3481 ddb->plane[pipe][id].end = start + plane_blocks;
3482 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003483
3484 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003485
3486 /*
3487 * allocation for y_plane part of planar format:
3488 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003489 y_data_rate = plane_y_data_rate[id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003490
Matt Ropera1de91e2016-05-12 07:05:57 -07003491 y_plane_blocks = y_minimum[id];
3492 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3493 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003494
Matt Roperc107acf2016-05-12 07:06:01 -07003495 if (y_data_rate) {
3496 ddb->y_plane[pipe][id].start = start;
3497 ddb->y_plane[pipe][id].end = start + y_plane_blocks;
3498 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003499
Matt Ropera1de91e2016-05-12 07:05:57 -07003500 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003501 }
3502
Matt Roperc107acf2016-05-12 07:06:01 -07003503 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003504}
3505
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003506/*
3507 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003508 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003509 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3510 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3511*/
Ville Syrjäläac484962016-01-20 21:05:26 +02003512static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003513{
3514 uint32_t wm_intermediate_val, ret;
3515
3516 if (latency == 0)
3517 return UINT_MAX;
3518
Ville Syrjäläac484962016-01-20 21:05:26 +02003519 wm_intermediate_val = latency * pixel_rate * cpp / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003520 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3521
3522 return ret;
3523}
3524
3525static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003526 uint32_t latency, uint32_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003527{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003528 uint32_t ret;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003529 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003530
3531 if (latency == 0)
3532 return UINT_MAX;
3533
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003534 wm_intermediate_val = latency * pixel_rate;
3535 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003536 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003537
3538 return ret;
3539}
3540
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003541static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3542 struct intel_plane_state *pstate)
3543{
3544 uint64_t adjusted_pixel_rate;
3545 uint64_t downscale_amount;
3546 uint64_t pixel_rate;
3547
3548 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003549 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003550 return 0;
3551
3552 /*
3553 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3554 * with additional adjustments for plane-specific scaling.
3555 */
Paulo Zanonicfd7e3a2016-10-07 17:28:57 -03003556 adjusted_pixel_rate = ilk_pipe_pixel_rate(cstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003557 downscale_amount = skl_plane_downscale_amount(pstate);
3558
3559 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3560 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3561
3562 return pixel_rate;
3563}
3564
Matt Roper55994c22016-05-12 07:06:08 -07003565static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3566 struct intel_crtc_state *cstate,
3567 struct intel_plane_state *intel_pstate,
3568 uint16_t ddb_allocation,
3569 int level,
3570 uint16_t *out_blocks, /* out */
3571 uint8_t *out_lines, /* out */
3572 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003573{
Matt Roper33815fa2016-05-12 07:06:05 -07003574 struct drm_plane_state *pstate = &intel_pstate->base;
3575 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003576 uint32_t latency = dev_priv->wm.skl_latency[level];
3577 uint32_t method1, method2;
3578 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3579 uint32_t res_blocks, res_lines;
3580 uint32_t selected_result;
Ville Syrjäläac484962016-01-20 21:05:26 +02003581 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003582 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003583 uint32_t plane_pixel_rate;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003584 uint32_t y_tile_minimum, y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003585 struct intel_atomic_state *state =
3586 to_intel_atomic_state(cstate->base.state);
3587 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003588
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003589 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003590 *enabled = false;
3591 return 0;
3592 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003593
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003594 if (apply_memory_bw_wa && fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
3595 latency += 15;
3596
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003597 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3598 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003599
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003600 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003601 swap(width, height);
3602
Ville Syrjäläac484962016-01-20 21:05:26 +02003603 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003604 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3605
Dave Airlie61d0a042016-10-25 16:35:20 +10003606 if (drm_rotation_90_or_270(pstate->rotation)) {
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003607 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
3608 drm_format_plane_cpp(fb->pixel_format, 1) :
3609 drm_format_plane_cpp(fb->pixel_format, 0);
3610
3611 switch (cpp) {
3612 case 1:
3613 y_min_scanlines = 16;
3614 break;
3615 case 2:
3616 y_min_scanlines = 8;
3617 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003618 case 4:
3619 y_min_scanlines = 4;
3620 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003621 default:
3622 MISSING_CASE(cpp);
3623 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003624 }
3625 } else {
3626 y_min_scanlines = 4;
3627 }
3628
Paulo Zanoni2ef32de2016-11-08 18:22:11 -02003629 if (apply_memory_bw_wa)
3630 y_min_scanlines *= 2;
3631
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003632 plane_bytes_per_line = width * cpp;
3633 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3634 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3635 plane_blocks_per_line =
3636 DIV_ROUND_UP(plane_bytes_per_line * y_min_scanlines, 512);
3637 plane_blocks_per_line /= y_min_scanlines;
3638 } else if (fb->modifier[0] == DRM_FORMAT_MOD_NONE) {
3639 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512)
3640 + 1;
3641 } else {
3642 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3643 }
3644
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003645 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3646 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003647 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003648 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003649 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003650
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003651 y_tile_minimum = plane_blocks_per_line * y_min_scanlines;
3652
Matt Roper024c9042015-09-24 15:53:11 -07003653 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3654 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003655 selected_result = max(method2, y_tile_minimum);
3656 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003657 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3658 (plane_bytes_per_line / 512 < 1))
3659 selected_result = method2;
3660 else if ((ddb_allocation / plane_blocks_per_line) >= 1)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003661 selected_result = min(method1, method2);
3662 else
3663 selected_result = method1;
3664 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003665
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003666 res_blocks = selected_result + 1;
3667 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003668
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003669 if (level >= 1 && level <= 7) {
Matt Roper024c9042015-09-24 15:53:11 -07003670 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003671 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3672 res_blocks += y_tile_minimum;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003673 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003674 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003675 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003676 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003677 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003678
Matt Roper55994c22016-05-12 07:06:08 -07003679 if (res_blocks >= ddb_allocation || res_lines > 31) {
3680 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003681
3682 /*
3683 * If there are no valid level 0 watermarks, then we can't
3684 * support this display configuration.
3685 */
3686 if (level) {
3687 return 0;
3688 } else {
3689 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3690 DRM_DEBUG_KMS("Plane %d.%d: blocks required = %u/%u, lines required = %u/31\n",
3691 to_intel_crtc(cstate->base.crtc)->pipe,
3692 skl_wm_plane_id(to_intel_plane(pstate->plane)),
3693 res_blocks, ddb_allocation, res_lines);
3694
3695 return -EINVAL;
3696 }
Matt Roper55994c22016-05-12 07:06:08 -07003697 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003698
3699 *out_blocks = res_blocks;
3700 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003701 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003702
Matt Roper55994c22016-05-12 07:06:08 -07003703 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003704}
3705
Matt Roperf4a96752016-05-12 07:06:06 -07003706static int
3707skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3708 struct skl_ddb_allocation *ddb,
3709 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003710 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003711 int level,
3712 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003713{
Matt Roperf4a96752016-05-12 07:06:06 -07003714 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003715 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003716 struct drm_plane *plane = &intel_plane->base;
3717 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003718 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003719 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003720 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003721 int i = skl_wm_plane_id(intel_plane);
3722
3723 if (state)
3724 intel_pstate =
3725 intel_atomic_get_existing_plane_state(state,
3726 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003727
Matt Roperf4a96752016-05-12 07:06:06 -07003728 /*
Lyudea62163e2016-10-04 14:28:20 -04003729 * Note: If we start supporting multiple pending atomic commits against
3730 * the same planes/CRTC's in the future, plane->state will no longer be
3731 * the correct pre-state to use for the calculations here and we'll
3732 * need to change where we get the 'unchanged' plane data from.
3733 *
3734 * For now this is fine because we only allow one queued commit against
3735 * a CRTC. Even if the plane isn't modified by this transaction and we
3736 * don't have a plane lock, we still have the CRTC's lock, so we know
3737 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003738 */
Lyudea62163e2016-10-04 14:28:20 -04003739 if (!intel_pstate)
3740 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003741
Lyudea62163e2016-10-04 14:28:20 -04003742 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003743
Lyudea62163e2016-10-04 14:28:20 -04003744 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
Matt Roperf4a96752016-05-12 07:06:06 -07003745
Lyudea62163e2016-10-04 14:28:20 -04003746 ret = skl_compute_plane_wm(dev_priv,
3747 cstate,
3748 intel_pstate,
3749 ddb_blocks,
3750 level,
3751 &result->plane_res_b,
3752 &result->plane_res_l,
3753 &result->plane_en);
3754 if (ret)
3755 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07003756
3757 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003758}
3759
Damien Lespiau407b50f2014-11-04 17:06:57 +00003760static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003761skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003762{
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003763 uint32_t pixel_rate;
3764
Matt Roper024c9042015-09-24 15:53:11 -07003765 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003766 return 0;
3767
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003768 pixel_rate = ilk_pipe_pixel_rate(cstate);
3769
3770 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003771 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003772
Matt Roper024c9042015-09-24 15:53:11 -07003773 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003774 pixel_rate);
Damien Lespiau407b50f2014-11-04 17:06:57 +00003775}
3776
Matt Roper024c9042015-09-24 15:53:11 -07003777static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003778 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003779{
Matt Roper024c9042015-09-24 15:53:11 -07003780 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003781 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003782
3783 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04003784 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003785}
3786
Matt Roper55994c22016-05-12 07:06:08 -07003787static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3788 struct skl_ddb_allocation *ddb,
3789 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003790{
Matt Roper024c9042015-09-24 15:53:11 -07003791 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003792 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04003793 struct intel_plane *intel_plane;
3794 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003795 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07003796 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003797
Lyudea62163e2016-10-04 14:28:20 -04003798 /*
3799 * We'll only calculate watermarks for planes that are actually
3800 * enabled, so make sure all other planes are set as disabled.
3801 */
3802 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
3803
3804 for_each_intel_plane_mask(&dev_priv->drm,
3805 intel_plane,
3806 cstate->base.plane_mask) {
3807 wm = &pipe_wm->planes[skl_wm_plane_id(intel_plane)];
3808
3809 for (level = 0; level <= max_level; level++) {
3810 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3811 intel_plane, level,
3812 &wm->wm[level]);
3813 if (ret)
3814 return ret;
3815 }
3816 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003817 }
Matt Roper024c9042015-09-24 15:53:11 -07003818 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003819
Matt Roper55994c22016-05-12 07:06:08 -07003820 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003821}
3822
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003823static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3824 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003825 const struct skl_ddb_entry *entry)
3826{
3827 if (entry->end)
3828 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3829 else
3830 I915_WRITE(reg, 0);
3831}
3832
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003833static void skl_write_wm_level(struct drm_i915_private *dev_priv,
3834 i915_reg_t reg,
3835 const struct skl_wm_level *level)
3836{
3837 uint32_t val = 0;
3838
3839 if (level->plane_en) {
3840 val |= PLANE_WM_EN;
3841 val |= level->plane_res_b;
3842 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
3843 }
3844
3845 I915_WRITE(reg, val);
3846}
3847
Lyude62e0fb82016-08-22 12:50:08 -04003848void skl_write_plane_wm(struct intel_crtc *intel_crtc,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003849 const struct skl_plane_wm *wm,
3850 const struct skl_ddb_allocation *ddb,
Lyude62e0fb82016-08-22 12:50:08 -04003851 int plane)
3852{
3853 struct drm_crtc *crtc = &intel_crtc->base;
3854 struct drm_device *dev = crtc->dev;
3855 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003856 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003857 enum pipe pipe = intel_crtc->pipe;
3858
3859 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003860 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane, level),
3861 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003862 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003863 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane),
3864 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003865
3866 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003867 &ddb->plane[pipe][plane]);
Lyude27082492016-08-24 07:48:10 +02003868 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003869 &ddb->y_plane[pipe][plane]);
Lyude62e0fb82016-08-22 12:50:08 -04003870}
3871
3872void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003873 const struct skl_plane_wm *wm,
3874 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04003875{
3876 struct drm_crtc *crtc = &intel_crtc->base;
3877 struct drm_device *dev = crtc->dev;
3878 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003879 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003880 enum pipe pipe = intel_crtc->pipe;
3881
3882 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003883 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
3884 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003885 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003886 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003887
3888 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003889 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04003890}
3891
cpaul@redhat.com45ece232016-10-14 17:31:56 -04003892bool skl_wm_level_equals(const struct skl_wm_level *l1,
3893 const struct skl_wm_level *l2)
3894{
3895 if (l1->plane_en != l2->plane_en)
3896 return false;
3897
3898 /* If both planes aren't enabled, the rest shouldn't matter */
3899 if (!l1->plane_en)
3900 return true;
3901
3902 return (l1->plane_res_l == l2->plane_res_l &&
3903 l1->plane_res_b == l2->plane_res_b);
3904}
3905
Lyude27082492016-08-24 07:48:10 +02003906static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3907 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003908{
Lyude27082492016-08-24 07:48:10 +02003909 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003910}
3911
Lyude27082492016-08-24 07:48:10 +02003912bool skl_ddb_allocation_overlaps(struct drm_atomic_state *state,
Lyudece0ba282016-09-15 10:46:35 -04003913 struct intel_crtc *intel_crtc)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003914{
Lyudece0ba282016-09-15 10:46:35 -04003915 struct drm_crtc *other_crtc;
3916 struct drm_crtc_state *other_cstate;
3917 struct intel_crtc *other_intel_crtc;
3918 const struct skl_ddb_entry *ddb =
3919 &to_intel_crtc_state(intel_crtc->base.state)->wm.skl.ddb;
3920 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003921
Lyudece0ba282016-09-15 10:46:35 -04003922 for_each_crtc_in_state(state, other_crtc, other_cstate, i) {
3923 other_intel_crtc = to_intel_crtc(other_crtc);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003924
Lyudece0ba282016-09-15 10:46:35 -04003925 if (other_intel_crtc == intel_crtc)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003926 continue;
3927
Lyudece0ba282016-09-15 10:46:35 -04003928 if (skl_ddb_entries_overlap(ddb, &other_intel_crtc->hw_ddb))
Lyude27082492016-08-24 07:48:10 +02003929 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003930 }
3931
Lyude27082492016-08-24 07:48:10 +02003932 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003933}
3934
Matt Roper55994c22016-05-12 07:06:08 -07003935static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003936 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07003937 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003938 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07003939 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003940{
Matt Roperf4a96752016-05-12 07:06:06 -07003941 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003942 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003943
Matt Roper55994c22016-05-12 07:06:08 -07003944 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3945 if (ret)
3946 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003947
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003948 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003949 *changed = false;
3950 else
3951 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003952
Matt Roper55994c22016-05-12 07:06:08 -07003953 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003954}
3955
Matt Roper9b613022016-06-27 16:42:44 -07003956static uint32_t
3957pipes_modified(struct drm_atomic_state *state)
3958{
3959 struct drm_crtc *crtc;
3960 struct drm_crtc_state *cstate;
3961 uint32_t i, ret = 0;
3962
3963 for_each_crtc_in_state(state, crtc, cstate, i)
3964 ret |= drm_crtc_mask(crtc);
3965
3966 return ret;
3967}
3968
Jani Nikulabb7791b2016-10-04 12:29:17 +03003969static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003970skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
3971{
3972 struct drm_atomic_state *state = cstate->base.state;
3973 struct drm_device *dev = state->dev;
3974 struct drm_crtc *crtc = cstate->base.crtc;
3975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3976 struct drm_i915_private *dev_priv = to_i915(dev);
3977 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3978 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
3979 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3980 struct drm_plane_state *plane_state;
3981 struct drm_plane *plane;
3982 enum pipe pipe = intel_crtc->pipe;
3983 int id;
3984
3985 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
3986
Maarten Lankhorst220b0962016-10-26 15:41:30 +02003987 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003988 id = skl_wm_plane_id(to_intel_plane(plane));
3989
3990 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][id],
3991 &new_ddb->plane[pipe][id]) &&
3992 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][id],
3993 &new_ddb->y_plane[pipe][id]))
3994 continue;
3995
3996 plane_state = drm_atomic_get_plane_state(state, plane);
3997 if (IS_ERR(plane_state))
3998 return PTR_ERR(plane_state);
3999 }
4000
4001 return 0;
4002}
4003
Matt Roper98d39492016-05-12 07:06:03 -07004004static int
4005skl_compute_ddb(struct drm_atomic_state *state)
4006{
4007 struct drm_device *dev = state->dev;
4008 struct drm_i915_private *dev_priv = to_i915(dev);
4009 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4010 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004011 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004012 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004013 int ret;
4014
4015 /*
4016 * If this is our first atomic update following hardware readout,
4017 * we can't trust the DDB that the BIOS programmed for us. Let's
4018 * pretend that all pipes switched active status so that we'll
4019 * ensure a full DDB recompute.
4020 */
Matt Roper1b54a882016-06-17 13:42:18 -07004021 if (dev_priv->wm.distrust_bios_wm) {
4022 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4023 state->acquire_ctx);
4024 if (ret)
4025 return ret;
4026
Matt Roper98d39492016-05-12 07:06:03 -07004027 intel_state->active_pipe_changes = ~0;
4028
Matt Roper1b54a882016-06-17 13:42:18 -07004029 /*
4030 * We usually only initialize intel_state->active_crtcs if we
4031 * we're doing a modeset; make sure this field is always
4032 * initialized during the sanitization process that happens
4033 * on the first commit too.
4034 */
4035 if (!intel_state->modeset)
4036 intel_state->active_crtcs = dev_priv->active_crtcs;
4037 }
4038
Matt Roper98d39492016-05-12 07:06:03 -07004039 /*
4040 * If the modeset changes which CRTC's are active, we need to
4041 * recompute the DDB allocation for *all* active pipes, even
4042 * those that weren't otherwise being modified in any way by this
4043 * atomic commit. Due to the shrinking of the per-pipe allocations
4044 * when new active CRTC's are added, it's possible for a pipe that
4045 * we were already using and aren't changing at all here to suddenly
4046 * become invalid if its DDB needs exceeds its new allocation.
4047 *
4048 * Note that if we wind up doing a full DDB recompute, we can't let
4049 * any other display updates race with this transaction, so we need
4050 * to grab the lock on *all* CRTC's.
4051 */
Matt Roper734fa012016-05-12 15:11:40 -07004052 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004053 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004054 intel_state->wm_results.dirty_pipes = ~0;
4055 }
Matt Roper98d39492016-05-12 07:06:03 -07004056
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004057 /*
4058 * We're not recomputing for the pipes not included in the commit, so
4059 * make sure we start with the current state.
4060 */
4061 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4062
Matt Roper98d39492016-05-12 07:06:03 -07004063 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4064 struct intel_crtc_state *cstate;
4065
4066 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4067 if (IS_ERR(cstate))
4068 return PTR_ERR(cstate);
4069
Matt Roper734fa012016-05-12 15:11:40 -07004070 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004071 if (ret)
4072 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004073
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004074 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004075 if (ret)
4076 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004077 }
4078
4079 return 0;
4080}
4081
Matt Roper2722efb2016-08-17 15:55:55 -04004082static void
4083skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4084 struct skl_wm_values *src,
4085 enum pipe pipe)
4086{
Matt Roper2722efb2016-08-17 15:55:55 -04004087 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4088 sizeof(dst->ddb.y_plane[pipe]));
4089 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4090 sizeof(dst->ddb.plane[pipe]));
4091}
4092
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004093static void
4094skl_print_wm_changes(const struct drm_atomic_state *state)
4095{
4096 const struct drm_device *dev = state->dev;
4097 const struct drm_i915_private *dev_priv = to_i915(dev);
4098 const struct intel_atomic_state *intel_state =
4099 to_intel_atomic_state(state);
4100 const struct drm_crtc *crtc;
4101 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004102 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004103 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4104 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004105 int id;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004106 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004107
4108 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004109 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4110 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004111
Maarten Lankhorst75704982016-11-01 12:04:10 +01004112 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004113 const struct skl_ddb_entry *old, *new;
4114
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004115 id = skl_wm_plane_id(intel_plane);
4116 old = &old_ddb->plane[pipe][id];
4117 new = &new_ddb->plane[pipe][id];
4118
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004119 if (skl_ddb_entry_equal(old, new))
4120 continue;
4121
Maarten Lankhorst75704982016-11-01 12:04:10 +01004122 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4123 intel_plane->base.base.id,
4124 intel_plane->base.name,
4125 old->start, old->end,
4126 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004127 }
4128 }
4129}
4130
Matt Roper98d39492016-05-12 07:06:03 -07004131static int
4132skl_compute_wm(struct drm_atomic_state *state)
4133{
4134 struct drm_crtc *crtc;
4135 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004136 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4137 struct skl_wm_values *results = &intel_state->wm_results;
4138 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004139 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004140 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004141
4142 /*
4143 * If this transaction isn't actually touching any CRTC's, don't
4144 * bother with watermark calculation. Note that if we pass this
4145 * test, we're guaranteed to hold at least one CRTC state mutex,
4146 * which means we can safely use values like dev_priv->active_crtcs
4147 * since any racing commits that want to update them would need to
4148 * hold _all_ CRTC state mutexes.
4149 */
4150 for_each_crtc_in_state(state, crtc, cstate, i)
4151 changed = true;
4152 if (!changed)
4153 return 0;
4154
Matt Roper734fa012016-05-12 15:11:40 -07004155 /* Clear all dirty flags */
4156 results->dirty_pipes = 0;
4157
Matt Roper98d39492016-05-12 07:06:03 -07004158 ret = skl_compute_ddb(state);
4159 if (ret)
4160 return ret;
4161
Matt Roper734fa012016-05-12 15:11:40 -07004162 /*
4163 * Calculate WM's for all pipes that are part of this transaction.
4164 * Note that the DDB allocation above may have added more CRTC's that
4165 * weren't otherwise being modified (and set bits in dirty_pipes) if
4166 * pipe allocations had to change.
4167 *
4168 * FIXME: Now that we're doing this in the atomic check phase, we
4169 * should allow skl_update_pipe_wm() to return failure in cases where
4170 * no suitable watermark values can be found.
4171 */
4172 for_each_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004173 struct intel_crtc_state *intel_cstate =
4174 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004175 const struct skl_pipe_wm *old_pipe_wm =
4176 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004177
4178 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004179 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4180 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004181 if (ret)
4182 return ret;
4183
4184 if (changed)
4185 results->dirty_pipes |= drm_crtc_mask(crtc);
4186
4187 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4188 /* This pipe's WM's did not change */
4189 continue;
4190
4191 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004192 }
4193
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004194 skl_print_wm_changes(state);
4195
Matt Roper98d39492016-05-12 07:06:03 -07004196 return 0;
4197}
4198
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004199static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
4200 struct intel_crtc_state *cstate)
4201{
4202 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
4203 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4204 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
4205 enum pipe pipe = crtc->pipe;
4206
4207 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
4208}
4209
Ville Syrjälä432081b2016-10-31 22:37:03 +02004210static void skl_update_wm(struct intel_crtc *intel_crtc)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004211{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004212 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004213 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004214 struct skl_wm_values *results = &dev_priv->wm.skl_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004215 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Ville Syrjälä432081b2016-10-31 22:37:03 +02004216 struct intel_crtc_state *cstate = to_intel_crtc_state(intel_crtc->base.state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004217 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Lyude27082492016-08-24 07:48:10 +02004218 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004219
Ville Syrjälä432081b2016-10-31 22:37:03 +02004220 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004221 return;
4222
Matt Roper734fa012016-05-12 15:11:40 -07004223 mutex_lock(&dev_priv->wm.wm_mutex);
4224
Matt Roper2722efb2016-08-17 15:55:55 -04004225 /*
Lyude27082492016-08-24 07:48:10 +02004226 * If this pipe isn't active already, we're going to be enabling it
4227 * very soon. Since it's safe to update a pipe's ddb allocation while
4228 * the pipe's shut off, just do so here. Already active pipes will have
4229 * their watermarks updated once we update their planes.
Matt Roper2722efb2016-08-17 15:55:55 -04004230 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004231 if (intel_crtc->base.state->active_changed) {
Lyude27082492016-08-24 07:48:10 +02004232 int plane;
4233
Matt Roper2c4b49a2016-10-26 15:51:29 -07004234 for_each_universal_plane(dev_priv, pipe, plane)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004235 skl_write_plane_wm(intel_crtc, &pipe_wm->planes[plane],
4236 &results->ddb, plane);
Lyude27082492016-08-24 07:48:10 +02004237
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004238 skl_write_cursor_wm(intel_crtc, &pipe_wm->planes[PLANE_CURSOR],
4239 &results->ddb);
Lyude27082492016-08-24 07:48:10 +02004240 }
4241
4242 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004243
Lyudece0ba282016-09-15 10:46:35 -04004244 intel_crtc->hw_ddb = cstate->wm.skl.ddb;
4245
Matt Roper734fa012016-05-12 15:11:40 -07004246 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004247}
4248
Ville Syrjäläd8905652016-01-14 14:53:35 +02004249static void ilk_compute_wm_config(struct drm_device *dev,
4250 struct intel_wm_config *config)
4251{
4252 struct intel_crtc *crtc;
4253
4254 /* Compute the currently _active_ config */
4255 for_each_intel_crtc(dev, crtc) {
4256 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4257
4258 if (!wm->pipe_enabled)
4259 continue;
4260
4261 config->sprites_enabled |= wm->sprites_enabled;
4262 config->sprites_scaled |= wm->sprites_scaled;
4263 config->num_pipes_active++;
4264 }
4265}
4266
Matt Ropered4a6a72016-02-23 17:20:13 -08004267static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004268{
Chris Wilson91c8a322016-07-05 10:40:23 +01004269 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004270 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004271 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004272 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004273 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004274 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004275
Ville Syrjäläd8905652016-01-14 14:53:35 +02004276 ilk_compute_wm_config(dev, &config);
4277
4278 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4279 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004280
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004281 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03004282 if (INTEL_INFO(dev)->gen >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004283 config.num_pipes_active == 1 && config.sprites_enabled) {
4284 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4285 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004286
Imre Deak820c1982013-12-17 14:46:36 +02004287 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004288 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004289 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004290 }
4291
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004292 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004293 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004294
Imre Deak820c1982013-12-17 14:46:36 +02004295 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004296
Imre Deak820c1982013-12-17 14:46:36 +02004297 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004298}
4299
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004300static void ilk_initial_watermarks(struct intel_atomic_state *state,
4301 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004302{
Matt Ropered4a6a72016-02-23 17:20:13 -08004303 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4304 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004305
Matt Ropered4a6a72016-02-23 17:20:13 -08004306 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004307 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004308 ilk_program_watermarks(dev_priv);
4309 mutex_unlock(&dev_priv->wm.wm_mutex);
4310}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004311
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004312static void ilk_optimize_watermarks(struct intel_atomic_state *state,
4313 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08004314{
4315 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4316 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4317
4318 mutex_lock(&dev_priv->wm.wm_mutex);
4319 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004320 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004321 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004322 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004323 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004324}
4325
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004326static inline void skl_wm_level_from_reg_val(uint32_t val,
4327 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004328{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004329 level->plane_en = val & PLANE_WM_EN;
4330 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4331 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4332 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004333}
4334
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004335void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4336 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004337{
4338 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004339 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004340 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004341 struct intel_plane *intel_plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004342 struct skl_plane_wm *wm;
Pradeep Bhat30789992014-11-04 17:06:45 +00004343 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004344 int level, id, max_level;
4345 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004346
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004347 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004348
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004349 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
4350 id = skl_wm_plane_id(intel_plane);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004351 wm = &out->planes[id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004352
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004353 for (level = 0; level <= max_level; level++) {
4354 if (id != PLANE_CURSOR)
4355 val = I915_READ(PLANE_WM(pipe, id, level));
4356 else
4357 val = I915_READ(CUR_WM(pipe, level));
4358
4359 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4360 }
4361
4362 if (id != PLANE_CURSOR)
4363 val = I915_READ(PLANE_WM_TRANS(pipe, id));
4364 else
4365 val = I915_READ(CUR_WM_TRANS(pipe));
4366
4367 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4368 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004369
Matt Roper3ef00282015-03-09 10:19:24 -07004370 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004371 return;
4372
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004373 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004374}
4375
4376void skl_wm_get_hw_state(struct drm_device *dev)
4377{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004378 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004379 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004380 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004381 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004382 struct intel_crtc *intel_crtc;
4383 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004384
Damien Lespiaua269c582014-11-04 17:06:49 +00004385 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004386 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4387 intel_crtc = to_intel_crtc(crtc);
4388 cstate = to_intel_crtc_state(crtc->state);
4389
4390 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4391
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004392 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004393 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004394 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004395
Matt Roper279e99d2016-05-12 07:06:02 -07004396 if (dev_priv->active_crtcs) {
4397 /* Fully recompute DDB on first atomic commit */
4398 dev_priv->wm.distrust_bios_wm = true;
4399 } else {
4400 /* Easy/common case; just sanitize DDB now if everything off */
4401 memset(ddb, 0, sizeof(*ddb));
4402 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004403}
4404
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004405static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4406{
4407 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004408 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004409 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004411 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004412 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004413 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004414 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004415 [PIPE_A] = WM0_PIPEA_ILK,
4416 [PIPE_B] = WM0_PIPEB_ILK,
4417 [PIPE_C] = WM0_PIPEC_IVB,
4418 };
4419
4420 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004421 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004422 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004423
Ville Syrjälä15606532016-05-13 17:55:17 +03004424 memset(active, 0, sizeof(*active));
4425
Matt Roper3ef00282015-03-09 10:19:24 -07004426 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004427
4428 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004429 u32 tmp = hw->wm_pipe[pipe];
4430
4431 /*
4432 * For active pipes LP0 watermark is marked as
4433 * enabled, and LP1+ watermaks as disabled since
4434 * we can't really reverse compute them in case
4435 * multiple pipes are active.
4436 */
4437 active->wm[0].enable = true;
4438 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4439 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4440 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4441 active->linetime = hw->wm_linetime[pipe];
4442 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004443 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004444
4445 /*
4446 * For inactive pipes, all watermark levels
4447 * should be marked as enabled but zeroed,
4448 * which is what we'd compute them to.
4449 */
4450 for (level = 0; level <= max_level; level++)
4451 active->wm[level].enable = true;
4452 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004453
4454 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004455}
4456
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004457#define _FW_WM(value, plane) \
4458 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4459#define _FW_WM_VLV(value, plane) \
4460 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4461
4462static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4463 struct vlv_wm_values *wm)
4464{
4465 enum pipe pipe;
4466 uint32_t tmp;
4467
4468 for_each_pipe(dev_priv, pipe) {
4469 tmp = I915_READ(VLV_DDL(pipe));
4470
4471 wm->ddl[pipe].primary =
4472 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4473 wm->ddl[pipe].cursor =
4474 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4475 wm->ddl[pipe].sprite[0] =
4476 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4477 wm->ddl[pipe].sprite[1] =
4478 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4479 }
4480
4481 tmp = I915_READ(DSPFW1);
4482 wm->sr.plane = _FW_WM(tmp, SR);
4483 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
4484 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
4485 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
4486
4487 tmp = I915_READ(DSPFW2);
4488 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
4489 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
4490 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
4491
4492 tmp = I915_READ(DSPFW3);
4493 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4494
4495 if (IS_CHERRYVIEW(dev_priv)) {
4496 tmp = I915_READ(DSPFW7_CHV);
4497 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4498 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4499
4500 tmp = I915_READ(DSPFW8_CHV);
4501 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
4502 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
4503
4504 tmp = I915_READ(DSPFW9_CHV);
4505 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
4506 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
4507
4508 tmp = I915_READ(DSPHOWM);
4509 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4510 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4511 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4512 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
4513 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4514 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4515 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4516 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4517 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4518 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4519 } else {
4520 tmp = I915_READ(DSPFW7);
4521 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4522 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4523
4524 tmp = I915_READ(DSPHOWM);
4525 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4526 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4527 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4528 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4529 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4530 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4531 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4532 }
4533}
4534
4535#undef _FW_WM
4536#undef _FW_WM_VLV
4537
4538void vlv_wm_get_hw_state(struct drm_device *dev)
4539{
4540 struct drm_i915_private *dev_priv = to_i915(dev);
4541 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4542 struct intel_plane *plane;
4543 enum pipe pipe;
4544 u32 val;
4545
4546 vlv_read_wm_values(dev_priv, wm);
4547
4548 for_each_intel_plane(dev, plane) {
4549 switch (plane->base.type) {
4550 int sprite;
4551 case DRM_PLANE_TYPE_CURSOR:
4552 plane->wm.fifo_size = 63;
4553 break;
4554 case DRM_PLANE_TYPE_PRIMARY:
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02004555 plane->wm.fifo_size = vlv_get_fifo_size(dev_priv, plane->pipe, 0);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004556 break;
4557 case DRM_PLANE_TYPE_OVERLAY:
4558 sprite = plane->plane;
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02004559 plane->wm.fifo_size = vlv_get_fifo_size(dev_priv, plane->pipe, sprite + 1);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004560 break;
4561 }
4562 }
4563
4564 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4565 wm->level = VLV_WM_LEVEL_PM2;
4566
4567 if (IS_CHERRYVIEW(dev_priv)) {
4568 mutex_lock(&dev_priv->rps.hw_lock);
4569
4570 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4571 if (val & DSP_MAXFIFO_PM5_ENABLE)
4572 wm->level = VLV_WM_LEVEL_PM5;
4573
Ville Syrjälä58590c12015-09-08 21:05:12 +03004574 /*
4575 * If DDR DVFS is disabled in the BIOS, Punit
4576 * will never ack the request. So if that happens
4577 * assume we don't have to enable/disable DDR DVFS
4578 * dynamically. To test that just set the REQ_ACK
4579 * bit to poke the Punit, but don't change the
4580 * HIGH/LOW bits so that we don't actually change
4581 * the current state.
4582 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004583 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004584 val |= FORCE_DDR_FREQ_REQ_ACK;
4585 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4586
4587 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4588 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4589 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4590 "assuming DDR DVFS is disabled\n");
4591 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4592 } else {
4593 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4594 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4595 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4596 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004597
4598 mutex_unlock(&dev_priv->rps.hw_lock);
4599 }
4600
4601 for_each_pipe(dev_priv, pipe)
4602 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4603 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4604 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4605
4606 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4607 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4608}
4609
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004610void ilk_wm_get_hw_state(struct drm_device *dev)
4611{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004612 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004613 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004614 struct drm_crtc *crtc;
4615
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004616 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004617 ilk_pipe_wm_get_hw_state(crtc);
4618
4619 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4620 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4621 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4622
4623 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004624 if (INTEL_INFO(dev)->gen >= 7) {
4625 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4626 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4627 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004628
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004629 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004630 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4631 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004632 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004633 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4634 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004635
4636 hw->enable_fbc_wm =
4637 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4638}
4639
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004640/**
4641 * intel_update_watermarks - update FIFO watermark values based on current modes
4642 *
4643 * Calculate watermark values for the various WM regs based on current mode
4644 * and plane configuration.
4645 *
4646 * There are several cases to deal with here:
4647 * - normal (i.e. non-self-refresh)
4648 * - self-refresh (SR) mode
4649 * - lines are large relative to FIFO size (buffer can hold up to 2)
4650 * - lines are small relative to FIFO size (buffer can hold more than 2
4651 * lines), so need to account for TLB latency
4652 *
4653 * The normal calculation is:
4654 * watermark = dotclock * bytes per pixel * latency
4655 * where latency is platform & configuration dependent (we assume pessimal
4656 * values here).
4657 *
4658 * The SR calculation is:
4659 * watermark = (trunc(latency/line time)+1) * surface width *
4660 * bytes per pixel
4661 * where
4662 * line time = htotal / dotclock
4663 * surface width = hdisplay for normal plane and 64 for cursor
4664 * and latency is assumed to be high, as above.
4665 *
4666 * The final value programmed to the register should always be rounded up,
4667 * and include an extra 2 entries to account for clock crossings.
4668 *
4669 * We don't use the sprite, so we can ignore that. And on Crestline we have
4670 * to set the non-SR watermarks to 8.
4671 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004672void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004673{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004674 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004675
4676 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004677 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004678}
4679
Jani Nikulae2828912016-01-18 09:19:47 +02004680/*
Daniel Vetter92703882012-08-09 16:46:01 +02004681 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004682 */
4683DEFINE_SPINLOCK(mchdev_lock);
4684
4685/* Global for IPS driver to get at the current i915 device. Protected by
4686 * mchdev_lock. */
4687static struct drm_i915_private *i915_mch_dev;
4688
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004689bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004690{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004691 u16 rgvswctl;
4692
Daniel Vetter92703882012-08-09 16:46:01 +02004693 assert_spin_locked(&mchdev_lock);
4694
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004695 rgvswctl = I915_READ16(MEMSWCTL);
4696 if (rgvswctl & MEMCTL_CMD_STS) {
4697 DRM_DEBUG("gpu busy, RCS change rejected\n");
4698 return false; /* still busy with another command */
4699 }
4700
4701 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4702 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4703 I915_WRITE16(MEMSWCTL, rgvswctl);
4704 POSTING_READ16(MEMSWCTL);
4705
4706 rgvswctl |= MEMCTL_CMD_STS;
4707 I915_WRITE16(MEMSWCTL, rgvswctl);
4708
4709 return true;
4710}
4711
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004712static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004713{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004714 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004715 u8 fmax, fmin, fstart, vstart;
4716
Daniel Vetter92703882012-08-09 16:46:01 +02004717 spin_lock_irq(&mchdev_lock);
4718
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004719 rgvmodectl = I915_READ(MEMMODECTL);
4720
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004721 /* Enable temp reporting */
4722 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4723 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4724
4725 /* 100ms RC evaluation intervals */
4726 I915_WRITE(RCUPEI, 100000);
4727 I915_WRITE(RCDNEI, 100000);
4728
4729 /* Set max/min thresholds to 90ms and 80ms respectively */
4730 I915_WRITE(RCBMAXAVG, 90000);
4731 I915_WRITE(RCBMINAVG, 80000);
4732
4733 I915_WRITE(MEMIHYST, 1);
4734
4735 /* Set up min, max, and cur for interrupt handling */
4736 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4737 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4738 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4739 MEMMODE_FSTART_SHIFT;
4740
Ville Syrjälä616847e2015-09-18 20:03:19 +03004741 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004742 PXVFREQ_PX_SHIFT;
4743
Daniel Vetter20e4d402012-08-08 23:35:39 +02004744 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4745 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004746
Daniel Vetter20e4d402012-08-08 23:35:39 +02004747 dev_priv->ips.max_delay = fstart;
4748 dev_priv->ips.min_delay = fmin;
4749 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004750
4751 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4752 fmax, fmin, fstart);
4753
4754 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4755
4756 /*
4757 * Interrupts will be enabled in ironlake_irq_postinstall
4758 */
4759
4760 I915_WRITE(VIDSTART, vstart);
4761 POSTING_READ(VIDSTART);
4762
4763 rgvmodectl |= MEMMODE_SWMODE_EN;
4764 I915_WRITE(MEMMODECTL, rgvmodectl);
4765
Daniel Vetter92703882012-08-09 16:46:01 +02004766 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004767 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004768 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004769
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004770 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004771
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004772 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4773 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004774 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004775 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004776 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004777
4778 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004779}
4780
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004781static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004782{
Daniel Vetter92703882012-08-09 16:46:01 +02004783 u16 rgvswctl;
4784
4785 spin_lock_irq(&mchdev_lock);
4786
4787 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004788
4789 /* Ack interrupts, disable EFC interrupt */
4790 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4791 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4792 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4793 I915_WRITE(DEIIR, DE_PCU_EVENT);
4794 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4795
4796 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004797 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004798 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004799 rgvswctl |= MEMCTL_CMD_STS;
4800 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004801 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004802
Daniel Vetter92703882012-08-09 16:46:01 +02004803 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004804}
4805
Daniel Vetteracbe9472012-07-26 11:50:05 +02004806/* There's a funny hw issue where the hw returns all 0 when reading from
4807 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4808 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4809 * all limits and the gpu stuck at whatever frequency it is at atm).
4810 */
Akash Goel74ef1172015-03-06 11:07:19 +05304811static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004812{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004813 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004814
Daniel Vetter20b46e52012-07-26 11:16:14 +02004815 /* Only set the down limit when we've reached the lowest level to avoid
4816 * getting more interrupts, otherwise leave this clear. This prevents a
4817 * race in the hw when coming out of rc6: There's a tiny window where
4818 * the hw runs at the minimal clock before selecting the desired
4819 * frequency, if the down threshold expires in that window we will not
4820 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004821 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304822 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4823 if (val <= dev_priv->rps.min_freq_softlimit)
4824 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4825 } else {
4826 limits = dev_priv->rps.max_freq_softlimit << 24;
4827 if (val <= dev_priv->rps.min_freq_softlimit)
4828 limits |= dev_priv->rps.min_freq_softlimit << 16;
4829 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004830
4831 return limits;
4832}
4833
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004834static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4835{
4836 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304837 u32 threshold_up = 0, threshold_down = 0; /* in % */
4838 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004839
4840 new_power = dev_priv->rps.power;
4841 switch (dev_priv->rps.power) {
4842 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004843 if (val > dev_priv->rps.efficient_freq + 1 &&
4844 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004845 new_power = BETWEEN;
4846 break;
4847
4848 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004849 if (val <= dev_priv->rps.efficient_freq &&
4850 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004851 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004852 else if (val >= dev_priv->rps.rp0_freq &&
4853 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004854 new_power = HIGH_POWER;
4855 break;
4856
4857 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004858 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4859 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004860 new_power = BETWEEN;
4861 break;
4862 }
4863 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004864 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004865 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004866 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004867 new_power = HIGH_POWER;
4868 if (new_power == dev_priv->rps.power)
4869 return;
4870
4871 /* Note the units here are not exactly 1us, but 1280ns. */
4872 switch (new_power) {
4873 case LOW_POWER:
4874 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304875 ei_up = 16000;
4876 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004877
4878 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304879 ei_down = 32000;
4880 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004881 break;
4882
4883 case BETWEEN:
4884 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304885 ei_up = 13000;
4886 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004887
4888 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304889 ei_down = 32000;
4890 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004891 break;
4892
4893 case HIGH_POWER:
4894 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304895 ei_up = 10000;
4896 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004897
4898 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304899 ei_down = 32000;
4900 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004901 break;
4902 }
4903
Akash Goel8a586432015-03-06 11:07:18 +05304904 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004905 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304906 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004907 GT_INTERVAL_FROM_US(dev_priv,
4908 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304909
4910 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004911 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304912 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004913 GT_INTERVAL_FROM_US(dev_priv,
4914 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304915
Chris Wilsona72b5622016-07-02 15:35:59 +01004916 I915_WRITE(GEN6_RP_CONTROL,
4917 GEN6_RP_MEDIA_TURBO |
4918 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4919 GEN6_RP_MEDIA_IS_GFX |
4920 GEN6_RP_ENABLE |
4921 GEN6_RP_UP_BUSY_AVG |
4922 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304923
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004924 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004925 dev_priv->rps.up_threshold = threshold_up;
4926 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004927 dev_priv->rps.last_adj = 0;
4928}
4929
Chris Wilson2876ce72014-03-28 08:03:34 +00004930static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4931{
4932 u32 mask = 0;
4933
4934 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004935 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004936 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004937 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004938
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004939 mask &= dev_priv->pm_rps_events;
4940
Imre Deak59d02a12014-12-19 19:33:26 +02004941 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004942}
4943
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004944/* gen6_set_rps is called to update the frequency request, but should also be
4945 * called when the range (min_delay and max_delay) is modified so that we can
4946 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004947static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004948{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304949 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004950 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304951 return;
4952
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004953 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004954 WARN_ON(val > dev_priv->rps.max_freq);
4955 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004956
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004957 /* min/max delay may still have been modified so be sure to
4958 * write the limits value.
4959 */
4960 if (val != dev_priv->rps.cur_freq) {
4961 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004962
Chris Wilsondc979972016-05-10 14:10:04 +01004963 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304964 I915_WRITE(GEN6_RPNSWREQ,
4965 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004966 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004967 I915_WRITE(GEN6_RPNSWREQ,
4968 HSW_FREQUENCY(val));
4969 else
4970 I915_WRITE(GEN6_RPNSWREQ,
4971 GEN6_FREQUENCY(val) |
4972 GEN6_OFFSET(0) |
4973 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004974 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004975
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004976 /* Make sure we continue to get interrupts
4977 * until we hit the minimum or maximum frequencies.
4978 */
Akash Goel74ef1172015-03-06 11:07:19 +05304979 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004980 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004981
Ben Widawskyd5570a72012-09-07 19:43:41 -07004982 POSTING_READ(GEN6_RPNSWREQ);
4983
Ben Widawskyb39fb292014-03-19 18:31:11 -07004984 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004985 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004986}
4987
Chris Wilsondc979972016-05-10 14:10:04 +01004988static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004989{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004990 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004991 WARN_ON(val > dev_priv->rps.max_freq);
4992 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004993
Chris Wilsondc979972016-05-10 14:10:04 +01004994 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004995 "Odd GPU freq value\n"))
4996 val &= ~1;
4997
Deepak Scd25dd52015-07-10 18:31:40 +05304998 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4999
Chris Wilson8fb55192015-04-07 16:20:28 +01005000 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005001 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01005002 if (!IS_CHERRYVIEW(dev_priv))
5003 gen6_set_rps_thresholds(dev_priv, val);
5004 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005005
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005006 dev_priv->rps.cur_freq = val;
5007 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
5008}
5009
Deepak Sa7f6e232015-05-09 18:04:44 +05305010/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05305011 *
5012 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05305013 * 1. Forcewake Media well.
5014 * 2. Request idle freq.
5015 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05305016*/
5017static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5018{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005019 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05305020
Chris Wilsonaed242f2015-03-18 09:48:21 +00005021 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305022 return;
5023
Deepak Sa7f6e232015-05-09 18:04:44 +05305024 /* Wake up the media well, as that takes a lot less
5025 * power than the Render well. */
5026 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01005027 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305028 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05305029}
5030
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005031void gen6_rps_busy(struct drm_i915_private *dev_priv)
5032{
5033 mutex_lock(&dev_priv->rps.hw_lock);
5034 if (dev_priv->rps.enabled) {
5035 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
5036 gen6_rps_reset_ei(dev_priv);
5037 I915_WRITE(GEN6_PMINTRMSK,
5038 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005039
Chris Wilsonc33d2472016-07-04 08:08:36 +01005040 gen6_enable_rps_interrupts(dev_priv);
5041
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005042 /* Ensure we start at the user's desired frequency */
5043 intel_set_rps(dev_priv,
5044 clamp(dev_priv->rps.cur_freq,
5045 dev_priv->rps.min_freq_softlimit,
5046 dev_priv->rps.max_freq_softlimit));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005047 }
5048 mutex_unlock(&dev_priv->rps.hw_lock);
5049}
5050
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005051void gen6_rps_idle(struct drm_i915_private *dev_priv)
5052{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005053 /* Flush our bottom-half so that it does not race with us
5054 * setting the idle frequency and so that it is bounded by
5055 * our rpm wakeref. And then disable the interrupts to stop any
5056 * futher RPS reclocking whilst we are asleep.
5057 */
5058 gen6_disable_rps_interrupts(dev_priv);
5059
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005060 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005061 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005062 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305063 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005064 else
Chris Wilsondc979972016-05-10 14:10:04 +01005065 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005066 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005067 I915_WRITE(GEN6_PMINTRMSK,
5068 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005069 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005070 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005071
Chris Wilson8d3afd72015-05-21 21:01:47 +01005072 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005073 while (!list_empty(&dev_priv->rps.clients))
5074 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005075 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005076}
5077
Chris Wilson1854d5c2015-04-07 16:20:32 +01005078void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005079 struct intel_rps_client *rps,
5080 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005081{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005082 /* This is intentionally racy! We peek at the state here, then
5083 * validate inside the RPS worker.
5084 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005085 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005086 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005087 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005088 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005089
Chris Wilsone61b9952015-04-27 13:41:24 +01005090 /* Force a RPS boost (and don't count it against the client) if
5091 * the GPU is severely congested.
5092 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005093 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005094 rps = NULL;
5095
Chris Wilson8d3afd72015-05-21 21:01:47 +01005096 spin_lock(&dev_priv->rps.client_lock);
5097 if (rps == NULL || list_empty(&rps->link)) {
5098 spin_lock_irq(&dev_priv->irq_lock);
5099 if (dev_priv->rps.interrupts_enabled) {
5100 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005101 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005102 }
5103 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005104
Chris Wilson2e1b8732015-04-27 13:41:22 +01005105 if (rps != NULL) {
5106 list_add(&rps->link, &dev_priv->rps.clients);
5107 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005108 } else
5109 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005110 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005111 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005112}
5113
Chris Wilsondc979972016-05-10 14:10:04 +01005114void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005115{
Chris Wilsondc979972016-05-10 14:10:04 +01005116 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5117 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005118 else
Chris Wilsondc979972016-05-10 14:10:04 +01005119 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005120}
5121
Chris Wilsondc979972016-05-10 14:10:04 +01005122static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005123{
Zhe Wang20e49362014-11-04 17:07:05 +00005124 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005125 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005126}
5127
Chris Wilsondc979972016-05-10 14:10:04 +01005128static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305129{
Akash Goel2030d682016-04-23 00:05:45 +05305130 I915_WRITE(GEN6_RP_CONTROL, 0);
5131}
5132
Chris Wilsondc979972016-05-10 14:10:04 +01005133static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005134{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005135 I915_WRITE(GEN6_RC_CONTROL, 0);
5136 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305137 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005138}
5139
Chris Wilsondc979972016-05-10 14:10:04 +01005140static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305141{
Deepak S38807742014-05-23 21:00:15 +05305142 I915_WRITE(GEN6_RC_CONTROL, 0);
5143}
5144
Chris Wilsondc979972016-05-10 14:10:04 +01005145static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005146{
Deepak S98a2e5f2014-08-18 10:35:27 -07005147 /* we're doing forcewake before Disabling RC6,
5148 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005149 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005150
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005151 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005152
Mika Kuoppala59bad942015-01-16 11:34:40 +02005153 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005154}
5155
Chris Wilsondc979972016-05-10 14:10:04 +01005156static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005157{
Chris Wilsondc979972016-05-10 14:10:04 +01005158 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005159 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5160 mode = GEN6_RC_CTL_RC6_ENABLE;
5161 else
5162 mode = 0;
5163 }
Chris Wilsondc979972016-05-10 14:10:04 +01005164 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005165 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5166 "RC6 %s RC6p %s RC6pp %s\n",
5167 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5168 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5169 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005170
5171 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005172 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5173 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005174}
5175
Chris Wilsondc979972016-05-10 14:10:04 +01005176static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305177{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005178 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305179 bool enable_rc6 = true;
5180 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005181 u32 rc_ctl;
5182 int rc_sw_target;
5183
5184 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5185 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5186 RC_SW_TARGET_STATE_SHIFT;
5187 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5188 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5189 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5190 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5191 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305192
5193 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005194 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305195 enable_rc6 = false;
5196 }
5197
5198 /*
5199 * The exact context size is not known for BXT, so assume a page size
5200 * for this check.
5201 */
5202 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005203 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5204 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5205 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005206 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305207 enable_rc6 = false;
5208 }
5209
5210 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5211 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5212 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5213 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005214 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305215 enable_rc6 = false;
5216 }
5217
Imre Deakfc619842016-06-29 19:13:55 +03005218 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5219 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5220 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5221 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5222 enable_rc6 = false;
5223 }
5224
5225 if (!I915_READ(GEN6_GFXPAUSE)) {
5226 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5227 enable_rc6 = false;
5228 }
5229
5230 if (!I915_READ(GEN8_MISC_CTRL0)) {
5231 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305232 enable_rc6 = false;
5233 }
5234
5235 return enable_rc6;
5236}
5237
Chris Wilsondc979972016-05-10 14:10:04 +01005238int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005239{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005240 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005241 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005242 return 0;
5243
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305244 if (!enable_rc6)
5245 return 0;
5246
Chris Wilsondc979972016-05-10 14:10:04 +01005247 if (IS_BROXTON(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305248 DRM_INFO("RC6 disabled by BIOS\n");
5249 return 0;
5250 }
5251
Daniel Vetter456470e2012-08-08 23:35:40 +02005252 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005253 if (enable_rc6 >= 0) {
5254 int mask;
5255
Chris Wilsondc979972016-05-10 14:10:04 +01005256 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005257 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5258 INTEL_RC6pp_ENABLE;
5259 else
5260 mask = INTEL_RC6_ENABLE;
5261
5262 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005263 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5264 "(requested %d, valid %d)\n",
5265 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005266
5267 return enable_rc6 & mask;
5268 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005269
Chris Wilsondc979972016-05-10 14:10:04 +01005270 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005271 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005272
5273 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005274}
5275
Chris Wilsondc979972016-05-10 14:10:04 +01005276static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005277{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005278 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005279
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005280 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Chris Wilsondc979972016-05-10 14:10:04 +01005281 if (IS_BROXTON(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005282 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005283 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5284 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5285 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5286 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005287 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005288 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5289 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5290 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5291 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005292 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005293 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005294
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005295 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005296 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5297 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005298 u32 ddcc_status = 0;
5299
5300 if (sandybridge_pcode_read(dev_priv,
5301 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5302 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005303 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005304 clamp_t(u8,
5305 ((ddcc_status >> 8) & 0xff),
5306 dev_priv->rps.min_freq,
5307 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005308 }
5309
Chris Wilsondc979972016-05-10 14:10:04 +01005310 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305311 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005312 * the natural hardware unit for SKL
5313 */
Akash Goelc5e06882015-06-29 14:50:19 +05305314 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5315 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5316 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5317 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5318 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5319 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005320}
5321
Chris Wilson3a45b052016-07-13 09:10:32 +01005322static void reset_rps(struct drm_i915_private *dev_priv,
5323 void (*set)(struct drm_i915_private *, u8))
5324{
5325 u8 freq = dev_priv->rps.cur_freq;
5326
5327 /* force a reset */
5328 dev_priv->rps.power = -1;
5329 dev_priv->rps.cur_freq = -1;
5330
5331 set(dev_priv, freq);
5332}
5333
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005334/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005335static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005336{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005337 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5338
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305339 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005340 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305341 /*
5342 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5343 * clear out the Control register just to avoid inconsitency
5344 * with debugfs interface, which will show Turbo as enabled
5345 * only and that is not expected by the User after adding the
5346 * WaGsvDisableTurbo. Apart from this there is no problem even
5347 * if the Turbo is left enabled in the Control register, as the
5348 * Up/Down interrupts would remain masked.
5349 */
Chris Wilsondc979972016-05-10 14:10:04 +01005350 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305351 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5352 return;
5353 }
5354
Akash Goel0beb0592015-03-06 11:07:20 +05305355 /* Program defaults and thresholds for RPS*/
5356 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5357 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005358
Akash Goel0beb0592015-03-06 11:07:20 +05305359 /* 1 second timeout*/
5360 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5361 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5362
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005363 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005364
Akash Goel0beb0592015-03-06 11:07:20 +05305365 /* Leaning on the below call to gen6_set_rps to program/setup the
5366 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5367 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005368 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005369
5370 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5371}
5372
Chris Wilsondc979972016-05-10 14:10:04 +01005373static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005374{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005375 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305376 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005377 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005378
5379 /* 1a: Software RC state - RC0 */
5380 I915_WRITE(GEN6_RC_STATE, 0);
5381
5382 /* 1b: Get forcewake during program sequence. Although the driver
5383 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005384 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005385
5386 /* 2a: Disable RC states. */
5387 I915_WRITE(GEN6_RC_CONTROL, 0);
5388
5389 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305390
5391 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005392 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305393 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5394 else
5395 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005396 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5397 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305398 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005399 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305400
Dave Gordon1a3d1892016-05-13 15:36:30 +01005401 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305402 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5403
Zhe Wang20e49362014-11-04 17:07:05 +00005404 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005405
Zhe Wang38c23522015-01-20 12:23:04 +00005406 /* 2c: Program Coarse Power Gating Policies. */
5407 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5408 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5409
Zhe Wang20e49362014-11-04 17:07:05 +00005410 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005411 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005412 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005413 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Jani Nikula4ff40a42016-09-26 15:07:51 +03005414 /* WaRsUseTimeoutMode:bxt */
Jani Nikula9fc736e2016-09-16 16:59:46 +03005415 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305416 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305417 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5418 GEN7_RC_CTL_TO_MODE |
5419 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305420 } else {
5421 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305422 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5423 GEN6_RC_CTL_EI_MODE(1) |
5424 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305425 }
Zhe Wang20e49362014-11-04 17:07:05 +00005426
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305427 /*
5428 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305429 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305430 */
Chris Wilsondc979972016-05-10 14:10:04 +01005431 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305432 I915_WRITE(GEN9_PG_ENABLE, 0);
5433 else
5434 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5435 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005436
Mika Kuoppala59bad942015-01-16 11:34:40 +02005437 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005438}
5439
Chris Wilsondc979972016-05-10 14:10:04 +01005440static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005441{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005442 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305443 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005444 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005445
5446 /* 1a: Software RC state - RC0 */
5447 I915_WRITE(GEN6_RC_STATE, 0);
5448
5449 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5450 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005451 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005452
5453 /* 2a: Disable RC states. */
5454 I915_WRITE(GEN6_RC_CONTROL, 0);
5455
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005456 /* 2b: Program RC6 thresholds.*/
5457 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5458 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5459 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305460 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005461 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005462 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005463 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005464 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5465 else
5466 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005467
5468 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005469 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005470 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005471 intel_print_rc6_info(dev_priv, rc6_mask);
5472 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005473 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5474 GEN7_RC_CTL_TO_MODE |
5475 rc6_mask);
5476 else
5477 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5478 GEN6_RC_CTL_EI_MODE(1) |
5479 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005480
5481 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005482 I915_WRITE(GEN6_RPNSWREQ,
5483 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5484 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5485 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005486 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5487 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005488
Daniel Vetter7526ed72014-09-29 15:07:19 +02005489 /* Docs recommend 900MHz, and 300 MHz respectively */
5490 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5491 dev_priv->rps.max_freq_softlimit << 24 |
5492 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005493
Daniel Vetter7526ed72014-09-29 15:07:19 +02005494 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5495 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5496 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5497 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005498
Daniel Vetter7526ed72014-09-29 15:07:19 +02005499 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005500
5501 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005502 I915_WRITE(GEN6_RP_CONTROL,
5503 GEN6_RP_MEDIA_TURBO |
5504 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5505 GEN6_RP_MEDIA_IS_GFX |
5506 GEN6_RP_ENABLE |
5507 GEN6_RP_UP_BUSY_AVG |
5508 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005509
Daniel Vetter7526ed72014-09-29 15:07:19 +02005510 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005511
Chris Wilson3a45b052016-07-13 09:10:32 +01005512 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005513
Mika Kuoppala59bad942015-01-16 11:34:40 +02005514 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005515}
5516
Chris Wilsondc979972016-05-10 14:10:04 +01005517static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005518{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005519 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305520 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005521 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005522 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005523 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005524 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005525
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005526 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005527
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005528 /* Here begins a magic sequence of register writes to enable
5529 * auto-downclocking.
5530 *
5531 * Perhaps there might be some value in exposing these to
5532 * userspace...
5533 */
5534 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005535
5536 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005537 gtfifodbg = I915_READ(GTFIFODBG);
5538 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005539 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5540 I915_WRITE(GTFIFODBG, gtfifodbg);
5541 }
5542
Mika Kuoppala59bad942015-01-16 11:34:40 +02005543 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005544
5545 /* disable the counters and set deterministic thresholds */
5546 I915_WRITE(GEN6_RC_CONTROL, 0);
5547
5548 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5549 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5550 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5551 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5552 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5553
Akash Goel3b3f1652016-10-13 22:44:48 +05305554 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005555 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005556
5557 I915_WRITE(GEN6_RC_SLEEP, 0);
5558 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005559 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005560 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5561 else
5562 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005563 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005564 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5565
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005566 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005567 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005568 if (rc6_mode & INTEL_RC6_ENABLE)
5569 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5570
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005571 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005572 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005573 if (rc6_mode & INTEL_RC6p_ENABLE)
5574 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005575
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005576 if (rc6_mode & INTEL_RC6pp_ENABLE)
5577 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5578 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005579
Chris Wilsondc979972016-05-10 14:10:04 +01005580 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005581
5582 I915_WRITE(GEN6_RC_CONTROL,
5583 rc6_mask |
5584 GEN6_RC_CTL_EI_MODE(1) |
5585 GEN6_RC_CTL_HW_ENABLE);
5586
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005587 /* Power down if completely idle for over 50ms */
5588 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005589 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005590
Chris Wilson3a45b052016-07-13 09:10:32 +01005591 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005592
Ben Widawsky31643d52012-09-26 10:34:01 -07005593 rc6vids = 0;
5594 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005595 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005596 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005597 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005598 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5599 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5600 rc6vids &= 0xffff00;
5601 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5602 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5603 if (ret)
5604 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5605 }
5606
Mika Kuoppala59bad942015-01-16 11:34:40 +02005607 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005608}
5609
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005610static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005611{
5612 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005613 unsigned int gpu_freq;
5614 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305615 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005616 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005617 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005618
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005619 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005620
Ben Widawskyeda79642013-10-07 17:15:48 -03005621 policy = cpufreq_cpu_get(0);
5622 if (policy) {
5623 max_ia_freq = policy->cpuinfo.max_freq;
5624 cpufreq_cpu_put(policy);
5625 } else {
5626 /*
5627 * Default to measured freq if none found, PCU will ensure we
5628 * don't go over
5629 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005630 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005631 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005632
5633 /* Convert from kHz to MHz */
5634 max_ia_freq /= 1000;
5635
Ben Widawsky153b4b952013-10-22 22:05:09 -07005636 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005637 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5638 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005639
Chris Wilsondc979972016-05-10 14:10:04 +01005640 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305641 /* Convert GT frequency to 50 HZ units */
5642 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5643 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5644 } else {
5645 min_gpu_freq = dev_priv->rps.min_freq;
5646 max_gpu_freq = dev_priv->rps.max_freq;
5647 }
5648
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005649 /*
5650 * For each potential GPU frequency, load a ring frequency we'd like
5651 * to use for memory access. We do this by specifying the IA frequency
5652 * the PCU should use as a reference to determine the ring frequency.
5653 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305654 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5655 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005656 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005657
Chris Wilsondc979972016-05-10 14:10:04 +01005658 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305659 /*
5660 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5661 * No floor required for ring frequency on SKL.
5662 */
5663 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005664 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005665 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5666 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005667 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005668 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005669 ring_freq = max(min_ring_freq, ring_freq);
5670 /* leave ia_freq as the default, chosen by cpufreq */
5671 } else {
5672 /* On older processors, there is no separate ring
5673 * clock domain, so in order to boost the bandwidth
5674 * of the ring, we need to upclock the CPU (ia_freq).
5675 *
5676 * For GPU frequencies less than 750MHz,
5677 * just use the lowest ring freq.
5678 */
5679 if (gpu_freq < min_freq)
5680 ia_freq = 800;
5681 else
5682 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5683 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5684 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005685
Ben Widawsky42c05262012-09-26 10:34:00 -07005686 sandybridge_pcode_write(dev_priv,
5687 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005688 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5689 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5690 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005691 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005692}
5693
Ville Syrjälä03af2042014-06-28 02:03:53 +03005694static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305695{
5696 u32 val, rp0;
5697
Jani Nikula5b5929c2015-10-07 11:17:46 +03005698 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305699
Imre Deak43b67992016-08-31 19:13:02 +03005700 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005701 case 8:
5702 /* (2 * 4) config */
5703 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5704 break;
5705 case 12:
5706 /* (2 * 6) config */
5707 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5708 break;
5709 case 16:
5710 /* (2 * 8) config */
5711 default:
5712 /* Setting (2 * 8) Min RP0 for any other combination */
5713 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5714 break;
Deepak S095acd52015-01-17 11:05:59 +05305715 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005716
5717 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5718
Deepak S2b6b3a02014-05-27 15:59:30 +05305719 return rp0;
5720}
5721
5722static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5723{
5724 u32 val, rpe;
5725
5726 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5727 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5728
5729 return rpe;
5730}
5731
Deepak S7707df42014-07-12 18:46:14 +05305732static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5733{
5734 u32 val, rp1;
5735
Jani Nikula5b5929c2015-10-07 11:17:46 +03005736 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5737 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5738
Deepak S7707df42014-07-12 18:46:14 +05305739 return rp1;
5740}
5741
Deepak Sf8f2b002014-07-10 13:16:21 +05305742static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5743{
5744 u32 val, rp1;
5745
5746 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5747
5748 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5749
5750 return rp1;
5751}
5752
Ville Syrjälä03af2042014-06-28 02:03:53 +03005753static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005754{
5755 u32 val, rp0;
5756
Jani Nikula64936252013-05-22 15:36:20 +03005757 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005758
5759 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5760 /* Clamp to max */
5761 rp0 = min_t(u32, rp0, 0xea);
5762
5763 return rp0;
5764}
5765
5766static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5767{
5768 u32 val, rpe;
5769
Jani Nikula64936252013-05-22 15:36:20 +03005770 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005771 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005772 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005773 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5774
5775 return rpe;
5776}
5777
Ville Syrjälä03af2042014-06-28 02:03:53 +03005778static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005779{
Imre Deak36146032014-12-04 18:39:35 +02005780 u32 val;
5781
5782 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5783 /*
5784 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5785 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5786 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5787 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5788 * to make sure it matches what Punit accepts.
5789 */
5790 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005791}
5792
Imre Deakae484342014-03-31 15:10:44 +03005793/* Check that the pctx buffer wasn't move under us. */
5794static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5795{
5796 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5797
5798 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5799 dev_priv->vlv_pctx->stolen->start);
5800}
5801
Deepak S38807742014-05-23 21:00:15 +05305802
5803/* Check that the pcbr address is not empty. */
5804static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5805{
5806 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5807
5808 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5809}
5810
Chris Wilsondc979972016-05-10 14:10:04 +01005811static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305812{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005813 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005814 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305815 u32 pcbr;
5816 int pctx_size = 32*1024;
5817
Deepak S38807742014-05-23 21:00:15 +05305818 pcbr = I915_READ(VLV_PCBR);
5819 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005820 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305821 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005822 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305823
5824 pctx_paddr = (paddr & (~4095));
5825 I915_WRITE(VLV_PCBR, pctx_paddr);
5826 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005827
5828 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305829}
5830
Chris Wilsondc979972016-05-10 14:10:04 +01005831static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005832{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005833 struct drm_i915_gem_object *pctx;
5834 unsigned long pctx_paddr;
5835 u32 pcbr;
5836 int pctx_size = 24*1024;
5837
5838 pcbr = I915_READ(VLV_PCBR);
5839 if (pcbr) {
5840 /* BIOS set it up already, grab the pre-alloc'd space */
5841 int pcbr_offset;
5842
5843 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Chris Wilson91c8a322016-07-05 10:40:23 +01005844 pctx = i915_gem_object_create_stolen_for_preallocated(&dev_priv->drm,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005845 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005846 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005847 pctx_size);
5848 goto out;
5849 }
5850
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005851 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5852
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005853 /*
5854 * From the Gunit register HAS:
5855 * The Gfx driver is expected to program this register and ensure
5856 * proper allocation within Gfx stolen memory. For example, this
5857 * register should be programmed such than the PCBR range does not
5858 * overlap with other ranges, such as the frame buffer, protected
5859 * memory, or any other relevant ranges.
5860 */
Chris Wilson91c8a322016-07-05 10:40:23 +01005861 pctx = i915_gem_object_create_stolen(&dev_priv->drm, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005862 if (!pctx) {
5863 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005864 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005865 }
5866
5867 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5868 I915_WRITE(VLV_PCBR, pctx_paddr);
5869
5870out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005871 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005872 dev_priv->vlv_pctx = pctx;
5873}
5874
Chris Wilsondc979972016-05-10 14:10:04 +01005875static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005876{
Imre Deakae484342014-03-31 15:10:44 +03005877 if (WARN_ON(!dev_priv->vlv_pctx))
5878 return;
5879
Chris Wilsonf0cd5182016-10-28 13:58:43 +01005880 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005881 dev_priv->vlv_pctx = NULL;
5882}
5883
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005884static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5885{
5886 dev_priv->rps.gpll_ref_freq =
5887 vlv_get_cck_clock(dev_priv, "GPLL ref",
5888 CCK_GPLL_CLOCK_CONTROL,
5889 dev_priv->czclk_freq);
5890
5891 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5892 dev_priv->rps.gpll_ref_freq);
5893}
5894
Chris Wilsondc979972016-05-10 14:10:04 +01005895static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005896{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005897 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005898
Chris Wilsondc979972016-05-10 14:10:04 +01005899 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005900
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005901 vlv_init_gpll_ref_freq(dev_priv);
5902
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005903 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5904 switch ((val >> 6) & 3) {
5905 case 0:
5906 case 1:
5907 dev_priv->mem_freq = 800;
5908 break;
5909 case 2:
5910 dev_priv->mem_freq = 1066;
5911 break;
5912 case 3:
5913 dev_priv->mem_freq = 1333;
5914 break;
5915 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005916 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005917
Imre Deak4e805192014-04-14 20:24:41 +03005918 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5919 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5920 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005921 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005922 dev_priv->rps.max_freq);
5923
5924 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5925 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005926 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005927 dev_priv->rps.efficient_freq);
5928
Deepak Sf8f2b002014-07-10 13:16:21 +05305929 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5930 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005931 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305932 dev_priv->rps.rp1_freq);
5933
Imre Deak4e805192014-04-14 20:24:41 +03005934 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5935 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005936 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005937 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03005938}
5939
Chris Wilsondc979972016-05-10 14:10:04 +01005940static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305941{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005942 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305943
Chris Wilsondc979972016-05-10 14:10:04 +01005944 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305945
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005946 vlv_init_gpll_ref_freq(dev_priv);
5947
Ville Syrjäläa5805162015-05-26 20:42:30 +03005948 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005949 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005950 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005951
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005952 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005953 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005954 dev_priv->mem_freq = 2000;
5955 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005956 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005957 dev_priv->mem_freq = 1600;
5958 break;
5959 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005960 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005961
Deepak S2b6b3a02014-05-27 15:59:30 +05305962 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5963 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5964 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005965 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305966 dev_priv->rps.max_freq);
5967
5968 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5969 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005970 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305971 dev_priv->rps.efficient_freq);
5972
Deepak S7707df42014-07-12 18:46:14 +05305973 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5974 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005975 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305976 dev_priv->rps.rp1_freq);
5977
Deepak S5b7c91b2015-05-09 18:15:46 +05305978 /* PUnit validated range is only [RPe, RP0] */
5979 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305980 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005981 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305982 dev_priv->rps.min_freq);
5983
Ville Syrjälä1c147622014-08-18 14:42:43 +03005984 WARN_ONCE((dev_priv->rps.max_freq |
5985 dev_priv->rps.efficient_freq |
5986 dev_priv->rps.rp1_freq |
5987 dev_priv->rps.min_freq) & 1,
5988 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05305989}
5990
Chris Wilsondc979972016-05-10 14:10:04 +01005991static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005992{
Chris Wilsondc979972016-05-10 14:10:04 +01005993 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005994}
5995
Chris Wilsondc979972016-05-10 14:10:04 +01005996static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305997{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005998 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305999 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05306000 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05306001
6002 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6003
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006004 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
6005 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05306006 if (gtfifodbg) {
6007 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6008 gtfifodbg);
6009 I915_WRITE(GTFIFODBG, gtfifodbg);
6010 }
6011
6012 cherryview_check_pctx(dev_priv);
6013
6014 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6015 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006016 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306017
Ville Syrjälä160614a2015-01-19 13:50:47 +02006018 /* Disable RC states. */
6019 I915_WRITE(GEN6_RC_CONTROL, 0);
6020
Deepak S38807742014-05-23 21:00:15 +05306021 /* 2a: Program RC6 thresholds.*/
6022 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6023 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6024 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6025
Akash Goel3b3f1652016-10-13 22:44:48 +05306026 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006027 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306028 I915_WRITE(GEN6_RC_SLEEP, 0);
6029
Deepak Sf4f71c72015-03-28 15:23:35 +05306030 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6031 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306032
6033 /* allows RC6 residency counter to work */
6034 I915_WRITE(VLV_COUNTER_CONTROL,
6035 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6036 VLV_MEDIA_RC6_COUNT_EN |
6037 VLV_RENDER_RC6_COUNT_EN));
6038
6039 /* For now we assume BIOS is allocating and populating the PCBR */
6040 pcbr = I915_READ(VLV_PCBR);
6041
Deepak S38807742014-05-23 21:00:15 +05306042 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006043 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6044 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006045 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306046
6047 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6048
Deepak S2b6b3a02014-05-27 15:59:30 +05306049 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006050 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306051 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6052 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6053 I915_WRITE(GEN6_RP_UP_EI, 66000);
6054 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6055
6056 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6057
6058 /* 5: Enable RPS */
6059 I915_WRITE(GEN6_RP_CONTROL,
6060 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006061 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306062 GEN6_RP_ENABLE |
6063 GEN6_RP_UP_BUSY_AVG |
6064 GEN6_RP_DOWN_IDLE_AVG);
6065
Deepak S3ef62342015-04-29 08:36:24 +05306066 /* Setting Fixed Bias */
6067 val = VLV_OVERRIDE_EN |
6068 VLV_SOC_TDP_EN |
6069 CHV_BIAS_CPU_50_SOC_50;
6070 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6071
Deepak S2b6b3a02014-05-27 15:59:30 +05306072 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6073
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006074 /* RPS code assumes GPLL is used */
6075 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6076
Jani Nikula742f4912015-09-03 11:16:09 +03006077 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306078 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6079
Chris Wilson3a45b052016-07-13 09:10:32 +01006080 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306081
Mika Kuoppala59bad942015-01-16 11:34:40 +02006082 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306083}
6084
Chris Wilsondc979972016-05-10 14:10:04 +01006085static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006086{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006087 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306088 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006089 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006090
6091 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6092
Imre Deakae484342014-03-31 15:10:44 +03006093 valleyview_check_pctx(dev_priv);
6094
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006095 gtfifodbg = I915_READ(GTFIFODBG);
6096 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006097 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6098 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006099 I915_WRITE(GTFIFODBG, gtfifodbg);
6100 }
6101
Deepak Sc8d9a592013-11-23 14:55:42 +05306102 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006103 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006104
Ville Syrjälä160614a2015-01-19 13:50:47 +02006105 /* Disable RC states. */
6106 I915_WRITE(GEN6_RC_CONTROL, 0);
6107
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006108 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006109 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6110 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6111 I915_WRITE(GEN6_RP_UP_EI, 66000);
6112 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6113
6114 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6115
6116 I915_WRITE(GEN6_RP_CONTROL,
6117 GEN6_RP_MEDIA_TURBO |
6118 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6119 GEN6_RP_MEDIA_IS_GFX |
6120 GEN6_RP_ENABLE |
6121 GEN6_RP_UP_BUSY_AVG |
6122 GEN6_RP_DOWN_IDLE_CONT);
6123
6124 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6125 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6126 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6127
Akash Goel3b3f1652016-10-13 22:44:48 +05306128 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006129 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006130
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08006131 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006132
6133 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006134 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04006135 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6136 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006137 VLV_MEDIA_RC6_COUNT_EN |
6138 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006139
Chris Wilsondc979972016-05-10 14:10:04 +01006140 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006141 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006142
Chris Wilsondc979972016-05-10 14:10:04 +01006143 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006144
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006145 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006146
Deepak S3ef62342015-04-29 08:36:24 +05306147 /* Setting Fixed Bias */
6148 val = VLV_OVERRIDE_EN |
6149 VLV_SOC_TDP_EN |
6150 VLV_BIAS_CPU_125_SOC_875;
6151 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6152
Jani Nikula64936252013-05-22 15:36:20 +03006153 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006154
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006155 /* RPS code assumes GPLL is used */
6156 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6157
Jani Nikula742f4912015-09-03 11:16:09 +03006158 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006159 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6160
Chris Wilson3a45b052016-07-13 09:10:32 +01006161 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006162
Mika Kuoppala59bad942015-01-16 11:34:40 +02006163 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006164}
6165
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006166static unsigned long intel_pxfreq(u32 vidfreq)
6167{
6168 unsigned long freq;
6169 int div = (vidfreq & 0x3f0000) >> 16;
6170 int post = (vidfreq & 0x3000) >> 12;
6171 int pre = (vidfreq & 0x7);
6172
6173 if (!pre)
6174 return 0;
6175
6176 freq = ((div * 133333) / ((1<<post) * pre));
6177
6178 return freq;
6179}
6180
Daniel Vettereb48eb02012-04-26 23:28:12 +02006181static const struct cparams {
6182 u16 i;
6183 u16 t;
6184 u16 m;
6185 u16 c;
6186} cparams[] = {
6187 { 1, 1333, 301, 28664 },
6188 { 1, 1066, 294, 24460 },
6189 { 1, 800, 294, 25192 },
6190 { 0, 1333, 276, 27605 },
6191 { 0, 1066, 276, 27605 },
6192 { 0, 800, 231, 23784 },
6193};
6194
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006195static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006196{
6197 u64 total_count, diff, ret;
6198 u32 count1, count2, count3, m = 0, c = 0;
6199 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6200 int i;
6201
Daniel Vetter02d71952012-08-09 16:44:54 +02006202 assert_spin_locked(&mchdev_lock);
6203
Daniel Vetter20e4d402012-08-08 23:35:39 +02006204 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006205
6206 /* Prevent division-by-zero if we are asking too fast.
6207 * Also, we don't get interesting results if we are polling
6208 * faster than once in 10ms, so just return the saved value
6209 * in such cases.
6210 */
6211 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006212 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006213
6214 count1 = I915_READ(DMIEC);
6215 count2 = I915_READ(DDREC);
6216 count3 = I915_READ(CSIEC);
6217
6218 total_count = count1 + count2 + count3;
6219
6220 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006221 if (total_count < dev_priv->ips.last_count1) {
6222 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006223 diff += total_count;
6224 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006225 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006226 }
6227
6228 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006229 if (cparams[i].i == dev_priv->ips.c_m &&
6230 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006231 m = cparams[i].m;
6232 c = cparams[i].c;
6233 break;
6234 }
6235 }
6236
6237 diff = div_u64(diff, diff1);
6238 ret = ((m * diff) + c);
6239 ret = div_u64(ret, 10);
6240
Daniel Vetter20e4d402012-08-08 23:35:39 +02006241 dev_priv->ips.last_count1 = total_count;
6242 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006243
Daniel Vetter20e4d402012-08-08 23:35:39 +02006244 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006245
6246 return ret;
6247}
6248
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006249unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6250{
6251 unsigned long val;
6252
Chris Wilsondc979972016-05-10 14:10:04 +01006253 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006254 return 0;
6255
6256 spin_lock_irq(&mchdev_lock);
6257
6258 val = __i915_chipset_val(dev_priv);
6259
6260 spin_unlock_irq(&mchdev_lock);
6261
6262 return val;
6263}
6264
Daniel Vettereb48eb02012-04-26 23:28:12 +02006265unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6266{
6267 unsigned long m, x, b;
6268 u32 tsfs;
6269
6270 tsfs = I915_READ(TSFS);
6271
6272 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6273 x = I915_READ8(TR1);
6274
6275 b = tsfs & TSFS_INTR_MASK;
6276
6277 return ((m * x) / 127) - b;
6278}
6279
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006280static int _pxvid_to_vd(u8 pxvid)
6281{
6282 if (pxvid == 0)
6283 return 0;
6284
6285 if (pxvid >= 8 && pxvid < 31)
6286 pxvid = 31;
6287
6288 return (pxvid + 2) * 125;
6289}
6290
6291static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006292{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006293 const int vd = _pxvid_to_vd(pxvid);
6294 const int vm = vd - 1125;
6295
Chris Wilsondc979972016-05-10 14:10:04 +01006296 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006297 return vm > 0 ? vm : 0;
6298
6299 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006300}
6301
Daniel Vetter02d71952012-08-09 16:44:54 +02006302static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006303{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006304 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006305 u32 count;
6306
Daniel Vetter02d71952012-08-09 16:44:54 +02006307 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006308
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006309 now = ktime_get_raw_ns();
6310 diffms = now - dev_priv->ips.last_time2;
6311 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006312
6313 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006314 if (!diffms)
6315 return;
6316
6317 count = I915_READ(GFXEC);
6318
Daniel Vetter20e4d402012-08-08 23:35:39 +02006319 if (count < dev_priv->ips.last_count2) {
6320 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006321 diff += count;
6322 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006323 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006324 }
6325
Daniel Vetter20e4d402012-08-08 23:35:39 +02006326 dev_priv->ips.last_count2 = count;
6327 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006328
6329 /* More magic constants... */
6330 diff = diff * 1181;
6331 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006332 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006333}
6334
Daniel Vetter02d71952012-08-09 16:44:54 +02006335void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6336{
Chris Wilsondc979972016-05-10 14:10:04 +01006337 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006338 return;
6339
Daniel Vetter92703882012-08-09 16:46:01 +02006340 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006341
6342 __i915_update_gfx_val(dev_priv);
6343
Daniel Vetter92703882012-08-09 16:46:01 +02006344 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006345}
6346
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006347static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006348{
6349 unsigned long t, corr, state1, corr2, state2;
6350 u32 pxvid, ext_v;
6351
Daniel Vetter02d71952012-08-09 16:44:54 +02006352 assert_spin_locked(&mchdev_lock);
6353
Ville Syrjälä616847e2015-09-18 20:03:19 +03006354 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006355 pxvid = (pxvid >> 24) & 0x7f;
6356 ext_v = pvid_to_extvid(dev_priv, pxvid);
6357
6358 state1 = ext_v;
6359
6360 t = i915_mch_val(dev_priv);
6361
6362 /* Revel in the empirically derived constants */
6363
6364 /* Correction factor in 1/100000 units */
6365 if (t > 80)
6366 corr = ((t * 2349) + 135940);
6367 else if (t >= 50)
6368 corr = ((t * 964) + 29317);
6369 else /* < 50 */
6370 corr = ((t * 301) + 1004);
6371
6372 corr = corr * ((150142 * state1) / 10000 - 78642);
6373 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006374 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006375
6376 state2 = (corr2 * state1) / 10000;
6377 state2 /= 100; /* convert to mW */
6378
Daniel Vetter02d71952012-08-09 16:44:54 +02006379 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006380
Daniel Vetter20e4d402012-08-08 23:35:39 +02006381 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006382}
6383
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006384unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6385{
6386 unsigned long val;
6387
Chris Wilsondc979972016-05-10 14:10:04 +01006388 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006389 return 0;
6390
6391 spin_lock_irq(&mchdev_lock);
6392
6393 val = __i915_gfx_val(dev_priv);
6394
6395 spin_unlock_irq(&mchdev_lock);
6396
6397 return val;
6398}
6399
Daniel Vettereb48eb02012-04-26 23:28:12 +02006400/**
6401 * i915_read_mch_val - return value for IPS use
6402 *
6403 * Calculate and return a value for the IPS driver to use when deciding whether
6404 * we have thermal and power headroom to increase CPU or GPU power budget.
6405 */
6406unsigned long i915_read_mch_val(void)
6407{
6408 struct drm_i915_private *dev_priv;
6409 unsigned long chipset_val, graphics_val, ret = 0;
6410
Daniel Vetter92703882012-08-09 16:46:01 +02006411 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006412 if (!i915_mch_dev)
6413 goto out_unlock;
6414 dev_priv = i915_mch_dev;
6415
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006416 chipset_val = __i915_chipset_val(dev_priv);
6417 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006418
6419 ret = chipset_val + graphics_val;
6420
6421out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006422 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006423
6424 return ret;
6425}
6426EXPORT_SYMBOL_GPL(i915_read_mch_val);
6427
6428/**
6429 * i915_gpu_raise - raise GPU frequency limit
6430 *
6431 * Raise the limit; IPS indicates we have thermal headroom.
6432 */
6433bool i915_gpu_raise(void)
6434{
6435 struct drm_i915_private *dev_priv;
6436 bool ret = true;
6437
Daniel Vetter92703882012-08-09 16:46:01 +02006438 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006439 if (!i915_mch_dev) {
6440 ret = false;
6441 goto out_unlock;
6442 }
6443 dev_priv = i915_mch_dev;
6444
Daniel Vetter20e4d402012-08-08 23:35:39 +02006445 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6446 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006447
6448out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006449 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006450
6451 return ret;
6452}
6453EXPORT_SYMBOL_GPL(i915_gpu_raise);
6454
6455/**
6456 * i915_gpu_lower - lower GPU frequency limit
6457 *
6458 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6459 * frequency maximum.
6460 */
6461bool i915_gpu_lower(void)
6462{
6463 struct drm_i915_private *dev_priv;
6464 bool ret = true;
6465
Daniel Vetter92703882012-08-09 16:46:01 +02006466 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006467 if (!i915_mch_dev) {
6468 ret = false;
6469 goto out_unlock;
6470 }
6471 dev_priv = i915_mch_dev;
6472
Daniel Vetter20e4d402012-08-08 23:35:39 +02006473 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6474 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006475
6476out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006477 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006478
6479 return ret;
6480}
6481EXPORT_SYMBOL_GPL(i915_gpu_lower);
6482
6483/**
6484 * i915_gpu_busy - indicate GPU business to IPS
6485 *
6486 * Tell the IPS driver whether or not the GPU is busy.
6487 */
6488bool i915_gpu_busy(void)
6489{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006490 bool ret = false;
6491
Daniel Vetter92703882012-08-09 16:46:01 +02006492 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006493 if (i915_mch_dev)
6494 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006495 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006496
6497 return ret;
6498}
6499EXPORT_SYMBOL_GPL(i915_gpu_busy);
6500
6501/**
6502 * i915_gpu_turbo_disable - disable graphics turbo
6503 *
6504 * Disable graphics turbo by resetting the max frequency and setting the
6505 * current frequency to the default.
6506 */
6507bool i915_gpu_turbo_disable(void)
6508{
6509 struct drm_i915_private *dev_priv;
6510 bool ret = true;
6511
Daniel Vetter92703882012-08-09 16:46:01 +02006512 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006513 if (!i915_mch_dev) {
6514 ret = false;
6515 goto out_unlock;
6516 }
6517 dev_priv = i915_mch_dev;
6518
Daniel Vetter20e4d402012-08-08 23:35:39 +02006519 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006520
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006521 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006522 ret = false;
6523
6524out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006525 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006526
6527 return ret;
6528}
6529EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6530
6531/**
6532 * Tells the intel_ips driver that the i915 driver is now loaded, if
6533 * IPS got loaded first.
6534 *
6535 * This awkward dance is so that neither module has to depend on the
6536 * other in order for IPS to do the appropriate communication of
6537 * GPU turbo limits to i915.
6538 */
6539static void
6540ips_ping_for_i915_load(void)
6541{
6542 void (*link)(void);
6543
6544 link = symbol_get(ips_link_to_i915_driver);
6545 if (link) {
6546 link();
6547 symbol_put(ips_link_to_i915_driver);
6548 }
6549}
6550
6551void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6552{
Daniel Vetter02d71952012-08-09 16:44:54 +02006553 /* We only register the i915 ips part with intel-ips once everything is
6554 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006555 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006556 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006557 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006558
6559 ips_ping_for_i915_load();
6560}
6561
6562void intel_gpu_ips_teardown(void)
6563{
Daniel Vetter92703882012-08-09 16:46:01 +02006564 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006565 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006566 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006567}
Deepak S76c3552f2014-01-30 23:08:16 +05306568
Chris Wilsondc979972016-05-10 14:10:04 +01006569static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006570{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006571 u32 lcfuse;
6572 u8 pxw[16];
6573 int i;
6574
6575 /* Disable to program */
6576 I915_WRITE(ECR, 0);
6577 POSTING_READ(ECR);
6578
6579 /* Program energy weights for various events */
6580 I915_WRITE(SDEW, 0x15040d00);
6581 I915_WRITE(CSIEW0, 0x007f0000);
6582 I915_WRITE(CSIEW1, 0x1e220004);
6583 I915_WRITE(CSIEW2, 0x04000004);
6584
6585 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006586 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006587 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006588 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006589
6590 /* Program P-state weights to account for frequency power adjustment */
6591 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006592 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006593 unsigned long freq = intel_pxfreq(pxvidfreq);
6594 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6595 PXVFREQ_PX_SHIFT;
6596 unsigned long val;
6597
6598 val = vid * vid;
6599 val *= (freq / 1000);
6600 val *= 255;
6601 val /= (127*127*900);
6602 if (val > 0xff)
6603 DRM_ERROR("bad pxval: %ld\n", val);
6604 pxw[i] = val;
6605 }
6606 /* Render standby states get 0 weight */
6607 pxw[14] = 0;
6608 pxw[15] = 0;
6609
6610 for (i = 0; i < 4; i++) {
6611 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6612 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006613 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006614 }
6615
6616 /* Adjust magic regs to magic values (more experimental results) */
6617 I915_WRITE(OGW0, 0);
6618 I915_WRITE(OGW1, 0);
6619 I915_WRITE(EG0, 0x00007f00);
6620 I915_WRITE(EG1, 0x0000000e);
6621 I915_WRITE(EG2, 0x000e0000);
6622 I915_WRITE(EG3, 0x68000300);
6623 I915_WRITE(EG4, 0x42000000);
6624 I915_WRITE(EG5, 0x00140031);
6625 I915_WRITE(EG6, 0);
6626 I915_WRITE(EG7, 0);
6627
6628 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006629 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006630
6631 /* Enable PMON + select events */
6632 I915_WRITE(ECR, 0x80000019);
6633
6634 lcfuse = I915_READ(LCFUSE02);
6635
Daniel Vetter20e4d402012-08-08 23:35:39 +02006636 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006637}
6638
Chris Wilsondc979972016-05-10 14:10:04 +01006639void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006640{
Imre Deakb268c692015-12-15 20:10:31 +02006641 /*
6642 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6643 * requirement.
6644 */
6645 if (!i915.enable_rc6) {
6646 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6647 intel_runtime_pm_get(dev_priv);
6648 }
Imre Deake6069ca2014-04-18 16:01:02 +03006649
Chris Wilsonb5163db2016-08-10 13:58:24 +01006650 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006651 mutex_lock(&dev_priv->rps.hw_lock);
6652
6653 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006654 if (IS_CHERRYVIEW(dev_priv))
6655 cherryview_init_gt_powersave(dev_priv);
6656 else if (IS_VALLEYVIEW(dev_priv))
6657 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006658 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006659 gen6_init_rps_frequencies(dev_priv);
6660
6661 /* Derive initial user preferences/limits from the hardware limits */
6662 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6663 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6664
6665 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6666 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6667
6668 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6669 dev_priv->rps.min_freq_softlimit =
6670 max_t(int,
6671 dev_priv->rps.efficient_freq,
6672 intel_freq_opcode(dev_priv, 450));
6673
Chris Wilson99ac9612016-07-13 09:10:34 +01006674 /* After setting max-softlimit, find the overclock max freq */
6675 if (IS_GEN6(dev_priv) ||
6676 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6677 u32 params = 0;
6678
6679 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6680 if (params & BIT(31)) { /* OC supported */
6681 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6682 (dev_priv->rps.max_freq & 0xff) * 50,
6683 (params & 0xff) * 50);
6684 dev_priv->rps.max_freq = params & 0xff;
6685 }
6686 }
6687
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006688 /* Finally allow us to boost to max by default */
6689 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6690
Chris Wilson773ea9a2016-07-13 09:10:33 +01006691 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006692 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006693
6694 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006695}
6696
Chris Wilsondc979972016-05-10 14:10:04 +01006697void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006698{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006699 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006700 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006701
6702 if (!i915.enable_rc6)
6703 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006704}
6705
Chris Wilson54b4f682016-07-21 21:16:19 +01006706/**
6707 * intel_suspend_gt_powersave - suspend PM work and helper threads
6708 * @dev_priv: i915 device
6709 *
6710 * We don't want to disable RC6 or other features here, we just want
6711 * to make sure any work we've queued has finished and won't bother
6712 * us while we're suspended.
6713 */
6714void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6715{
6716 if (INTEL_GEN(dev_priv) < 6)
6717 return;
6718
6719 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6720 intel_runtime_pm_put(dev_priv);
6721
6722 /* gen6_rps_idle() will be called later to disable interrupts */
6723}
6724
Chris Wilsonb7137e02016-07-13 09:10:37 +01006725void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6726{
6727 dev_priv->rps.enabled = true; /* force disabling */
6728 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006729
6730 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006731}
6732
Chris Wilsondc979972016-05-10 14:10:04 +01006733void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006734{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006735 if (!READ_ONCE(dev_priv->rps.enabled))
6736 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006737
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006738 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006739
Chris Wilsonb7137e02016-07-13 09:10:37 +01006740 if (INTEL_GEN(dev_priv) >= 9) {
6741 gen9_disable_rc6(dev_priv);
6742 gen9_disable_rps(dev_priv);
6743 } else if (IS_CHERRYVIEW(dev_priv)) {
6744 cherryview_disable_rps(dev_priv);
6745 } else if (IS_VALLEYVIEW(dev_priv)) {
6746 valleyview_disable_rps(dev_priv);
6747 } else if (INTEL_GEN(dev_priv) >= 6) {
6748 gen6_disable_rps(dev_priv);
6749 } else if (IS_IRONLAKE_M(dev_priv)) {
6750 ironlake_disable_drps(dev_priv);
6751 }
6752
6753 dev_priv->rps.enabled = false;
6754 mutex_unlock(&dev_priv->rps.hw_lock);
6755}
6756
6757void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6758{
Chris Wilson54b4f682016-07-21 21:16:19 +01006759 /* We shouldn't be disabling as we submit, so this should be less
6760 * racy than it appears!
6761 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006762 if (READ_ONCE(dev_priv->rps.enabled))
6763 return;
6764
6765 /* Powersaving is controlled by the host when inside a VM */
6766 if (intel_vgpu_active(dev_priv))
6767 return;
6768
6769 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006770
Chris Wilsondc979972016-05-10 14:10:04 +01006771 if (IS_CHERRYVIEW(dev_priv)) {
6772 cherryview_enable_rps(dev_priv);
6773 } else if (IS_VALLEYVIEW(dev_priv)) {
6774 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006775 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006776 gen9_enable_rc6(dev_priv);
6777 gen9_enable_rps(dev_priv);
6778 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006779 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006780 } else if (IS_BROADWELL(dev_priv)) {
6781 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006782 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006783 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006784 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006785 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006786 } else if (IS_IRONLAKE_M(dev_priv)) {
6787 ironlake_enable_drps(dev_priv);
6788 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006789 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006790
6791 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6792 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6793
6794 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6795 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6796
Chris Wilson54b4f682016-07-21 21:16:19 +01006797 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006798 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006799}
Imre Deakc6df39b2014-04-14 20:24:29 +03006800
Chris Wilson54b4f682016-07-21 21:16:19 +01006801static void __intel_autoenable_gt_powersave(struct work_struct *work)
6802{
6803 struct drm_i915_private *dev_priv =
6804 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6805 struct intel_engine_cs *rcs;
6806 struct drm_i915_gem_request *req;
6807
6808 if (READ_ONCE(dev_priv->rps.enabled))
6809 goto out;
6810
Akash Goel3b3f1652016-10-13 22:44:48 +05306811 rcs = dev_priv->engine[RCS];
Chris Wilson54b4f682016-07-21 21:16:19 +01006812 if (rcs->last_context)
6813 goto out;
6814
6815 if (!rcs->init_context)
6816 goto out;
6817
6818 mutex_lock(&dev_priv->drm.struct_mutex);
6819
6820 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6821 if (IS_ERR(req))
6822 goto unlock;
6823
6824 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6825 rcs->init_context(req);
6826
6827 /* Mark the device busy, calling intel_enable_gt_powersave() */
6828 i915_add_request_no_flush(req);
6829
6830unlock:
6831 mutex_unlock(&dev_priv->drm.struct_mutex);
6832out:
6833 intel_runtime_pm_put(dev_priv);
6834}
6835
6836void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6837{
6838 if (READ_ONCE(dev_priv->rps.enabled))
6839 return;
6840
6841 if (IS_IRONLAKE_M(dev_priv)) {
6842 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006843 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006844 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6845 /*
6846 * PCU communication is slow and this doesn't need to be
6847 * done at any specific time, so do this out of our fast path
6848 * to make resume and init faster.
6849 *
6850 * We depend on the HW RC6 power context save/restore
6851 * mechanism when entering D3 through runtime PM suspend. So
6852 * disable RPM until RPS/RC6 is properly setup. We can only
6853 * get here via the driver load/system resume/runtime resume
6854 * paths, so the _noresume version is enough (and in case of
6855 * runtime resume it's necessary).
6856 */
6857 if (queue_delayed_work(dev_priv->wq,
6858 &dev_priv->rps.autoenable_work,
6859 round_jiffies_up_relative(HZ)))
6860 intel_runtime_pm_get_noresume(dev_priv);
6861 }
6862}
6863
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006864static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006865{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006866 /*
6867 * On Ibex Peak and Cougar Point, we need to disable clock
6868 * gating for the panel power sequencer or it will fail to
6869 * start up when no ports are active.
6870 */
6871 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6872}
6873
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006874static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006875{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006876 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006877
Damien Lespiau055e3932014-08-18 13:49:10 +01006878 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006879 I915_WRITE(DSPCNTR(pipe),
6880 I915_READ(DSPCNTR(pipe)) |
6881 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006882
6883 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6884 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006885 }
6886}
6887
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006888static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä017636c2013-12-05 15:51:37 +02006889{
Ville Syrjälä017636c2013-12-05 15:51:37 +02006890 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6891 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6892 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6893
6894 /*
6895 * Don't touch WM1S_LP_EN here.
6896 * Doing so could cause underruns.
6897 */
6898}
6899
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006900static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006901{
Damien Lespiau231e54f2012-10-19 17:55:41 +01006902 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006903
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006904 /*
6905 * Required for FBC
6906 * WaFbcDisableDpfcClockGating:ilk
6907 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006908 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6909 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6910 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006911
6912 I915_WRITE(PCH_3DCGDIS0,
6913 MARIUNIT_CLOCK_GATE_DISABLE |
6914 SVSMUNIT_CLOCK_GATE_DISABLE);
6915 I915_WRITE(PCH_3DCGDIS1,
6916 VFMUNIT_CLOCK_GATE_DISABLE);
6917
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006918 /*
6919 * According to the spec the following bits should be set in
6920 * order to enable memory self-refresh
6921 * The bit 22/21 of 0x42004
6922 * The bit 5 of 0x42020
6923 * The bit 15 of 0x45000
6924 */
6925 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6926 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6927 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006928 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006929 I915_WRITE(DISP_ARB_CTL,
6930 (I915_READ(DISP_ARB_CTL) |
6931 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006932
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006933 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006934
6935 /*
6936 * Based on the document from hardware guys the following bits
6937 * should be set unconditionally in order to enable FBC.
6938 * The bit 22 of 0x42000
6939 * The bit 22 of 0x42004
6940 * The bit 7,8,9 of 0x42020.
6941 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006942 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006943 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006944 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6945 I915_READ(ILK_DISPLAY_CHICKEN1) |
6946 ILK_FBCQ_DIS);
6947 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6948 I915_READ(ILK_DISPLAY_CHICKEN2) |
6949 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006950 }
6951
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006952 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6953
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006954 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6955 I915_READ(ILK_DISPLAY_CHICKEN2) |
6956 ILK_ELPIN_409_SELECT);
6957 I915_WRITE(_3D_CHICKEN2,
6958 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6959 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006960
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006961 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006962 I915_WRITE(CACHE_MODE_0,
6963 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006964
Akash Goel4e046322014-04-04 17:14:38 +05306965 /* WaDisable_RenderCache_OperationalFlush:ilk */
6966 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6967
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006968 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006969
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006970 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006971}
6972
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006973static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006974{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006975 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006976 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006977
6978 /*
6979 * On Ibex Peak and Cougar Point, we need to disable clock
6980 * gating for the panel power sequencer or it will fail to
6981 * start up when no ports are active.
6982 */
Jesse Barnescd664072013-10-02 10:34:19 -07006983 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6984 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6985 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006986 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6987 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006988 /* The below fixes the weird display corruption, a few pixels shifted
6989 * downward, on (only) LVDS of some HP laptops with IVY.
6990 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006991 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006992 val = I915_READ(TRANS_CHICKEN2(pipe));
6993 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6994 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006995 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006996 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006997 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6998 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6999 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007000 I915_WRITE(TRANS_CHICKEN2(pipe), val);
7001 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007002 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007003 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01007004 I915_WRITE(TRANS_CHICKEN1(pipe),
7005 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7006 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007007}
7008
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007009static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007010{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007011 uint32_t tmp;
7012
7013 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007014 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7015 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7016 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007017}
7018
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007019static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007020{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007021 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007022
Damien Lespiau231e54f2012-10-19 17:55:41 +01007023 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007024
7025 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7026 I915_READ(ILK_DISPLAY_CHICKEN2) |
7027 ILK_ELPIN_409_SELECT);
7028
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007029 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007030 I915_WRITE(_3D_CHICKEN,
7031 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7032
Akash Goel4e046322014-04-04 17:14:38 +05307033 /* WaDisable_RenderCache_OperationalFlush:snb */
7034 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7035
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007036 /*
7037 * BSpec recoomends 8x4 when MSAA is used,
7038 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007039 *
7040 * Note that PS/WM thread counts depend on the WIZ hashing
7041 * disable bit, which we don't touch here, but it's good
7042 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007043 */
7044 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007045 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007046
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007047 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007048
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007049 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007050 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007051
7052 I915_WRITE(GEN6_UCGCTL1,
7053 I915_READ(GEN6_UCGCTL1) |
7054 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7055 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7056
7057 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7058 * gating disable must be set. Failure to set it results in
7059 * flickering pixels due to Z write ordering failures after
7060 * some amount of runtime in the Mesa "fire" demo, and Unigine
7061 * Sanctuary and Tropics, and apparently anything else with
7062 * alpha test or pixel discard.
7063 *
7064 * According to the spec, bit 11 (RCCUNIT) must also be set,
7065 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007066 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007067 * WaDisableRCCUnitClockGating:snb
7068 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007069 */
7070 I915_WRITE(GEN6_UCGCTL2,
7071 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7072 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7073
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007074 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007075 I915_WRITE(_3D_CHICKEN3,
7076 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007077
7078 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007079 * Bspec says:
7080 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7081 * 3DSTATE_SF number of SF output attributes is more than 16."
7082 */
7083 I915_WRITE(_3D_CHICKEN3,
7084 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7085
7086 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007087 * According to the spec the following bits should be
7088 * set in order to enable memory self-refresh and fbc:
7089 * The bit21 and bit22 of 0x42000
7090 * The bit21 and bit22 of 0x42004
7091 * The bit5 and bit7 of 0x42020
7092 * The bit14 of 0x70180
7093 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007094 *
7095 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007096 */
7097 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7098 I915_READ(ILK_DISPLAY_CHICKEN1) |
7099 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7100 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7101 I915_READ(ILK_DISPLAY_CHICKEN2) |
7102 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007103 I915_WRITE(ILK_DSPCLK_GATE_D,
7104 I915_READ(ILK_DSPCLK_GATE_D) |
7105 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7106 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007107
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007108 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007109
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007110 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007111
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007112 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007113}
7114
7115static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7116{
7117 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7118
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007119 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007120 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007121 *
7122 * This actually overrides the dispatch
7123 * mode for all thread types.
7124 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007125 reg &= ~GEN7_FF_SCHED_MASK;
7126 reg |= GEN7_FF_TS_SCHED_HW;
7127 reg |= GEN7_FF_VS_SCHED_HW;
7128 reg |= GEN7_FF_DS_SCHED_HW;
7129
7130 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7131}
7132
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007133static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007134{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007135 /*
7136 * TODO: this bit should only be enabled when really needed, then
7137 * disabled when not needed anymore in order to save power.
7138 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007139 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007140 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7141 I915_READ(SOUTH_DSPCLK_GATE_D) |
7142 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007143
7144 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007145 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7146 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007147 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007148}
7149
Ville Syrjälä712bf362016-10-31 22:37:23 +02007150static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007151{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007152 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007153 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7154
7155 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7156 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7157 }
7158}
7159
Imre Deak450174f2016-05-03 15:54:21 +03007160static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7161 int general_prio_credits,
7162 int high_prio_credits)
7163{
7164 u32 misccpctl;
7165
7166 /* WaTempDisableDOPClkGating:bdw */
7167 misccpctl = I915_READ(GEN7_MISCCPCTL);
7168 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7169
7170 I915_WRITE(GEN8_L3SQCREG1,
7171 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7172 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7173
7174 /*
7175 * Wait at least 100 clocks before re-enabling clock gating.
7176 * See the definition of L3SQCREG1 in BSpec.
7177 */
7178 POSTING_READ(GEN8_L3SQCREG1);
7179 udelay(1);
7180 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7181}
7182
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007183static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007184{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007185 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007186
7187 /* WaDisableSDEUnitClockGating:kbl */
7188 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7189 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7190 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007191
7192 /* WaDisableGamClockGating:kbl */
7193 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7194 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7195 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007196
7197 /* WaFbcNukeOnHostModify:kbl */
7198 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7199 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007200}
7201
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007202static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007203{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007204 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007205
7206 /* WAC6entrylatency:skl */
7207 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7208 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007209
7210 /* WaFbcNukeOnHostModify:skl */
7211 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7212 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007213}
7214
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007215static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007216{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007217 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007218
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007219 ilk_init_lp_watermarks(dev_priv);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007220
Ben Widawskyab57fff2013-12-12 15:28:04 -08007221 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007222 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007223
Ben Widawskyab57fff2013-12-12 15:28:04 -08007224 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007225 I915_WRITE(CHICKEN_PAR1_1,
7226 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7227
Ben Widawskyab57fff2013-12-12 15:28:04 -08007228 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007229 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007230 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007231 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007232 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007233 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007234
Ben Widawskyab57fff2013-12-12 15:28:04 -08007235 /* WaVSRefCountFullforceMissDisable:bdw */
7236 /* WaDSRefCountFullforceMissDisable:bdw */
7237 I915_WRITE(GEN7_FF_THREAD_MODE,
7238 I915_READ(GEN7_FF_THREAD_MODE) &
7239 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007240
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007241 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7242 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007243
7244 /* WaDisableSDEUnitClockGating:bdw */
7245 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7246 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007247
Imre Deak450174f2016-05-03 15:54:21 +03007248 /* WaProgramL3SqcReg1Default:bdw */
7249 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007250
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007251 /*
7252 * WaGttCachingOffByDefault:bdw
7253 * GTT cache may not work with big pages, so if those
7254 * are ever enabled GTT cache may need to be disabled.
7255 */
7256 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7257
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007258 /* WaKVMNotificationOnConfigChange:bdw */
7259 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7260 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7261
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007262 lpt_init_clock_gating(dev_priv);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007263}
7264
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007265static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007266{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007267 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007268
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007269 /* L3 caching of data atomics doesn't work -- disable it. */
7270 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7271 I915_WRITE(HSW_ROW_CHICKEN3,
7272 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7273
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007274 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007275 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7276 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7277 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7278
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007279 /* WaVSRefCountFullforceMissDisable:hsw */
7280 I915_WRITE(GEN7_FF_THREAD_MODE,
7281 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007282
Akash Goel4e046322014-04-04 17:14:38 +05307283 /* WaDisable_RenderCache_OperationalFlush:hsw */
7284 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7285
Chia-I Wufe27c602014-01-28 13:29:33 +08007286 /* enable HiZ Raw Stall Optimization */
7287 I915_WRITE(CACHE_MODE_0_GEN7,
7288 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7289
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007290 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007291 I915_WRITE(CACHE_MODE_1,
7292 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007293
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007294 /*
7295 * BSpec recommends 8x4 when MSAA is used,
7296 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007297 *
7298 * Note that PS/WM thread counts depend on the WIZ hashing
7299 * disable bit, which we don't touch here, but it's good
7300 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007301 */
7302 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007303 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007304
Kenneth Graunke94411592014-12-31 16:23:00 -08007305 /* WaSampleCChickenBitEnable:hsw */
7306 I915_WRITE(HALF_SLICE_CHICKEN3,
7307 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7308
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007309 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007310 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7311
Paulo Zanoni90a88642013-05-03 17:23:45 -03007312 /* WaRsPkgCStateDisplayPMReq:hsw */
7313 I915_WRITE(CHICKEN_PAR1_1,
7314 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007315
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007316 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007317}
7318
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007319static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007320{
Ben Widawsky20848222012-05-04 18:58:59 -07007321 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007322
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007323 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007324
Damien Lespiau231e54f2012-10-19 17:55:41 +01007325 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007326
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007327 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007328 I915_WRITE(_3D_CHICKEN3,
7329 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7330
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007331 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007332 I915_WRITE(IVB_CHICKEN3,
7333 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7334 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7335
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007336 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007337 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007338 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7339 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007340
Akash Goel4e046322014-04-04 17:14:38 +05307341 /* WaDisable_RenderCache_OperationalFlush:ivb */
7342 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7343
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007344 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007345 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7346 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7347
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007348 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007349 I915_WRITE(GEN7_L3CNTLREG1,
7350 GEN7_WA_FOR_GEN7_L3_CONTROL);
7351 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007352 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007353 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007354 I915_WRITE(GEN7_ROW_CHICKEN2,
7355 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007356 else {
7357 /* must write both registers */
7358 I915_WRITE(GEN7_ROW_CHICKEN2,
7359 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007360 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7361 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007362 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007363
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007364 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007365 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7366 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7367
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007368 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007369 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007370 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007371 */
7372 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007373 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007374
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007375 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007376 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7377 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7378 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7379
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007380 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007381
7382 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007383
Chris Wilson22721342014-03-04 09:41:43 +00007384 if (0) { /* causes HiZ corruption on ivb:gt1 */
7385 /* enable HiZ Raw Stall Optimization */
7386 I915_WRITE(CACHE_MODE_0_GEN7,
7387 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7388 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007389
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007390 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007391 I915_WRITE(CACHE_MODE_1,
7392 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007393
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007394 /*
7395 * BSpec recommends 8x4 when MSAA is used,
7396 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007397 *
7398 * Note that PS/WM thread counts depend on the WIZ hashing
7399 * disable bit, which we don't touch here, but it's good
7400 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007401 */
7402 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007403 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007404
Ben Widawsky20848222012-05-04 18:58:59 -07007405 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7406 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7407 snpcr |= GEN6_MBC_SNPCR_MED;
7408 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007409
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007410 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007411 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007412
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007413 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007414}
7415
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007416static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007417{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007418 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007419 I915_WRITE(_3D_CHICKEN3,
7420 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7421
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007422 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007423 I915_WRITE(IVB_CHICKEN3,
7424 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7425 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7426
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007427 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007428 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007429 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007430 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7431 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007432
Akash Goel4e046322014-04-04 17:14:38 +05307433 /* WaDisable_RenderCache_OperationalFlush:vlv */
7434 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7435
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007436 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007437 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7438 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7439
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007440 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007441 I915_WRITE(GEN7_ROW_CHICKEN2,
7442 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7443
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007444 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007445 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7446 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7447 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7448
Ville Syrjälä46680e02014-01-22 21:33:01 +02007449 gen7_setup_fixed_func_scheduler(dev_priv);
7450
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007451 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007452 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007453 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007454 */
7455 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007456 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007457
Akash Goelc98f5062014-03-24 23:00:07 +05307458 /* WaDisableL3Bank2xClockGate:vlv
7459 * Disabling L3 clock gating- MMIO 940c[25] = 1
7460 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7461 I915_WRITE(GEN7_UCGCTL4,
7462 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007463
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007464 /*
7465 * BSpec says this must be set, even though
7466 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7467 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007468 I915_WRITE(CACHE_MODE_1,
7469 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007470
7471 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007472 * BSpec recommends 8x4 when MSAA is used,
7473 * however in practice 16x4 seems fastest.
7474 *
7475 * Note that PS/WM thread counts depend on the WIZ hashing
7476 * disable bit, which we don't touch here, but it's good
7477 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7478 */
7479 I915_WRITE(GEN7_GT_MODE,
7480 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7481
7482 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007483 * WaIncreaseL3CreditsForVLVB0:vlv
7484 * This is the hardware default actually.
7485 */
7486 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7487
7488 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007489 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007490 * Disable clock gating on th GCFG unit to prevent a delay
7491 * in the reporting of vblank events.
7492 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007493 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007494}
7495
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007496static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007497{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007498 /* WaVSRefCountFullforceMissDisable:chv */
7499 /* WaDSRefCountFullforceMissDisable:chv */
7500 I915_WRITE(GEN7_FF_THREAD_MODE,
7501 I915_READ(GEN7_FF_THREAD_MODE) &
7502 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007503
7504 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7505 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7506 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007507
7508 /* WaDisableCSUnitClockGating:chv */
7509 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7510 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007511
7512 /* WaDisableSDEUnitClockGating:chv */
7513 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7514 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007515
7516 /*
Imre Deak450174f2016-05-03 15:54:21 +03007517 * WaProgramL3SqcReg1Default:chv
7518 * See gfxspecs/Related Documents/Performance Guide/
7519 * LSQC Setting Recommendations.
7520 */
7521 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7522
7523 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007524 * GTT cache may not work with big pages, so if those
7525 * are ever enabled GTT cache may need to be disabled.
7526 */
7527 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007528}
7529
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007530static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007531{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007532 uint32_t dspclk_gate;
7533
7534 I915_WRITE(RENCLK_GATE_D1, 0);
7535 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7536 GS_UNIT_CLOCK_GATE_DISABLE |
7537 CL_UNIT_CLOCK_GATE_DISABLE);
7538 I915_WRITE(RAMCLK_GATE_D, 0);
7539 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7540 OVRUNIT_CLOCK_GATE_DISABLE |
7541 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007542 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007543 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7544 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007545
7546 /* WaDisableRenderCachePipelinedFlush */
7547 I915_WRITE(CACHE_MODE_0,
7548 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007549
Akash Goel4e046322014-04-04 17:14:38 +05307550 /* WaDisable_RenderCache_OperationalFlush:g4x */
7551 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7552
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007553 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007554}
7555
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007556static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007557{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007558 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7559 I915_WRITE(RENCLK_GATE_D2, 0);
7560 I915_WRITE(DSPCLK_GATE_D, 0);
7561 I915_WRITE(RAMCLK_GATE_D, 0);
7562 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007563 I915_WRITE(MI_ARB_STATE,
7564 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307565
7566 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7567 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007568}
7569
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007570static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007571{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007572 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7573 I965_RCC_CLOCK_GATE_DISABLE |
7574 I965_RCPB_CLOCK_GATE_DISABLE |
7575 I965_ISC_CLOCK_GATE_DISABLE |
7576 I965_FBC_CLOCK_GATE_DISABLE);
7577 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007578 I915_WRITE(MI_ARB_STATE,
7579 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307580
7581 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7582 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007583}
7584
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007585static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007586{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007587 u32 dstate = I915_READ(D_STATE);
7588
7589 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7590 DSTATE_DOT_CLOCK_GATING;
7591 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007592
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007593 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01007594 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007595
7596 /* IIR "flip pending" means done if this bit is set */
7597 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007598
7599 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007600 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007601
7602 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7603 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007604
7605 I915_WRITE(MI_ARB_STATE,
7606 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007607}
7608
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007609static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007610{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007611 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007612
7613 /* interrupts should cause a wake up from C3 */
7614 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7615 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007616
7617 I915_WRITE(MEM_MODE,
7618 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007619}
7620
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007621static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007622{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007623 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007624
7625 I915_WRITE(MEM_MODE,
7626 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7627 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007628}
7629
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007630void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007631{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007632 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007633}
7634
Ville Syrjälä712bf362016-10-31 22:37:23 +02007635void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007636{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007637 if (HAS_PCH_LPT(dev_priv))
7638 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007639}
7640
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007641static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007642{
7643 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7644}
7645
7646/**
7647 * intel_init_clock_gating_hooks - setup the clock gating hooks
7648 * @dev_priv: device private
7649 *
7650 * Setup the hooks that configure which clocks of a given platform can be
7651 * gated and also apply various GT and display specific workarounds for these
7652 * platforms. Note that some GT specific workarounds are applied separately
7653 * when GPU contexts or batchbuffers start their execution.
7654 */
7655void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7656{
7657 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007658 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007659 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007660 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007661 else if (IS_BROXTON(dev_priv))
7662 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7663 else if (IS_BROADWELL(dev_priv))
7664 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7665 else if (IS_CHERRYVIEW(dev_priv))
7666 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7667 else if (IS_HASWELL(dev_priv))
7668 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7669 else if (IS_IVYBRIDGE(dev_priv))
7670 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7671 else if (IS_VALLEYVIEW(dev_priv))
7672 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7673 else if (IS_GEN6(dev_priv))
7674 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7675 else if (IS_GEN5(dev_priv))
7676 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7677 else if (IS_G4X(dev_priv))
7678 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7679 else if (IS_CRESTLINE(dev_priv))
7680 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7681 else if (IS_BROADWATER(dev_priv))
7682 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7683 else if (IS_GEN3(dev_priv))
7684 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7685 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7686 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7687 else if (IS_GEN2(dev_priv))
7688 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7689 else {
7690 MISSING_CASE(INTEL_DEVID(dev_priv));
7691 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7692 }
7693}
7694
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007695/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007696void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007697{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007698 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007699
Daniel Vetterc921aba2012-04-26 23:28:17 +02007700 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007701 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007702 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007703 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007704 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02007705
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007706 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007707 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007708 skl_setup_wm_latency(dev_priv);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00007709 dev_priv->display.update_wm = skl_update_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01007710 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007711 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007712 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007713 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007714
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007715 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007716 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007717 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007718 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007719 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007720 dev_priv->display.compute_intermediate_wm =
7721 ilk_compute_intermediate_wm;
7722 dev_priv->display.initial_watermarks =
7723 ilk_initial_watermarks;
7724 dev_priv->display.optimize_watermarks =
7725 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007726 } else {
7727 DRM_DEBUG_KMS("Failed to read display plane latency. "
7728 "Disable CxSR\n");
7729 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007730 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007731 vlv_setup_wm_latency(dev_priv);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007732 dev_priv->display.update_wm = vlv_update_wm;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007733 } else if (IS_VALLEYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007734 vlv_setup_wm_latency(dev_priv);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007735 dev_priv->display.update_wm = vlv_update_wm;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007736 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007737 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007738 dev_priv->is_ddr3,
7739 dev_priv->fsb_freq,
7740 dev_priv->mem_freq)) {
7741 DRM_INFO("failed to find known CxSR latency "
7742 "(found ddr%s fsb freq %d, mem freq %d), "
7743 "disabling CxSR\n",
7744 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7745 dev_priv->fsb_freq, dev_priv->mem_freq);
7746 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007747 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007748 dev_priv->display.update_wm = NULL;
7749 } else
7750 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007751 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007752 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007753 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007754 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007755 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007756 dev_priv->display.update_wm = i9xx_update_wm;
7757 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007758 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007759 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007760 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007761 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007762 } else {
7763 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007764 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007765 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007766 } else {
7767 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007768 }
7769}
7770
Lyude87660502016-08-17 15:55:53 -04007771static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7772{
7773 uint32_t flags =
7774 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7775
7776 switch (flags) {
7777 case GEN6_PCODE_SUCCESS:
7778 return 0;
7779 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7780 case GEN6_PCODE_ILLEGAL_CMD:
7781 return -ENXIO;
7782 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01007783 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04007784 return -EOVERFLOW;
7785 case GEN6_PCODE_TIMEOUT:
7786 return -ETIMEDOUT;
7787 default:
7788 MISSING_CASE(flags)
7789 return 0;
7790 }
7791}
7792
7793static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7794{
7795 uint32_t flags =
7796 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7797
7798 switch (flags) {
7799 case GEN6_PCODE_SUCCESS:
7800 return 0;
7801 case GEN6_PCODE_ILLEGAL_CMD:
7802 return -ENXIO;
7803 case GEN7_PCODE_TIMEOUT:
7804 return -ETIMEDOUT;
7805 case GEN7_PCODE_ILLEGAL_DATA:
7806 return -EINVAL;
7807 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7808 return -EOVERFLOW;
7809 default:
7810 MISSING_CASE(flags);
7811 return 0;
7812 }
7813}
7814
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007815int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007816{
Lyude87660502016-08-17 15:55:53 -04007817 int status;
7818
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007819 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007820
Chris Wilson3f5582d2016-06-30 15:32:45 +01007821 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7822 * use te fw I915_READ variants to reduce the amount of work
7823 * required when reading/writing.
7824 */
7825
7826 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007827 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7828 return -EAGAIN;
7829 }
7830
Chris Wilson3f5582d2016-06-30 15:32:45 +01007831 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7832 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7833 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007834
Chris Wilson3f5582d2016-06-30 15:32:45 +01007835 if (intel_wait_for_register_fw(dev_priv,
7836 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7837 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007838 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7839 return -ETIMEDOUT;
7840 }
7841
Chris Wilson3f5582d2016-06-30 15:32:45 +01007842 *val = I915_READ_FW(GEN6_PCODE_DATA);
7843 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007844
Lyude87660502016-08-17 15:55:53 -04007845 if (INTEL_GEN(dev_priv) > 6)
7846 status = gen7_check_mailbox_status(dev_priv);
7847 else
7848 status = gen6_check_mailbox_status(dev_priv);
7849
7850 if (status) {
7851 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7852 status);
7853 return status;
7854 }
7855
Ben Widawsky42c05262012-09-26 10:34:00 -07007856 return 0;
7857}
7858
Chris Wilson3f5582d2016-06-30 15:32:45 +01007859int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04007860 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007861{
Lyude87660502016-08-17 15:55:53 -04007862 int status;
7863
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007864 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007865
Chris Wilson3f5582d2016-06-30 15:32:45 +01007866 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7867 * use te fw I915_READ variants to reduce the amount of work
7868 * required when reading/writing.
7869 */
7870
7871 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007872 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7873 return -EAGAIN;
7874 }
7875
Chris Wilson3f5582d2016-06-30 15:32:45 +01007876 I915_WRITE_FW(GEN6_PCODE_DATA, val);
7877 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007878
Chris Wilson3f5582d2016-06-30 15:32:45 +01007879 if (intel_wait_for_register_fw(dev_priv,
7880 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7881 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007882 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7883 return -ETIMEDOUT;
7884 }
7885
Chris Wilson3f5582d2016-06-30 15:32:45 +01007886 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007887
Lyude87660502016-08-17 15:55:53 -04007888 if (INTEL_GEN(dev_priv) > 6)
7889 status = gen7_check_mailbox_status(dev_priv);
7890 else
7891 status = gen6_check_mailbox_status(dev_priv);
7892
7893 if (status) {
7894 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
7895 status);
7896 return status;
7897 }
7898
Ben Widawsky42c05262012-09-26 10:34:00 -07007899 return 0;
7900}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007901
Ville Syrjälädd06f882014-11-10 22:55:12 +02007902static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7903{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007904 /*
7905 * N = val - 0xb7
7906 * Slow = Fast = GPLL ref * N
7907 */
7908 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007909}
7910
Fengguang Wub55dd642014-07-12 11:21:39 +02007911static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007912{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007913 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007914}
7915
Fengguang Wub55dd642014-07-12 11:21:39 +02007916static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307917{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007918 /*
7919 * N = val / 2
7920 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
7921 */
7922 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307923}
7924
Fengguang Wub55dd642014-07-12 11:21:39 +02007925static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307926{
Ville Syrjälä1c147622014-08-18 14:42:43 +03007927 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007928 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307929}
7930
Ville Syrjälä616bc822015-01-23 21:04:25 +02007931int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7932{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007933 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007934 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7935 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007936 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007937 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007938 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007939 return byt_gpu_freq(dev_priv, val);
7940 else
7941 return val * GT_FREQUENCY_MULTIPLIER;
7942}
7943
Ville Syrjälä616bc822015-01-23 21:04:25 +02007944int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7945{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007946 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007947 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7948 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007949 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007950 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007951 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007952 return byt_freq_opcode(dev_priv, val);
7953 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007954 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05307955}
7956
Chris Wilson6ad790c2015-04-07 16:20:31 +01007957struct request_boost {
7958 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007959 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007960};
7961
7962static void __intel_rps_boost_work(struct work_struct *work)
7963{
7964 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007965 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007966
Chris Wilsonf69a02c2016-07-01 17:23:16 +01007967 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01007968 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007969
Chris Wilsone8a261e2016-07-20 13:31:49 +01007970 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007971 kfree(boost);
7972}
7973
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007974void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007975{
7976 struct request_boost *boost;
7977
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007978 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007979 return;
7980
Chris Wilsonf69a02c2016-07-01 17:23:16 +01007981 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01007982 return;
7983
Chris Wilson6ad790c2015-04-07 16:20:31 +01007984 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
7985 if (boost == NULL)
7986 return;
7987
Chris Wilsone8a261e2016-07-20 13:31:49 +01007988 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007989
7990 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007991 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007992}
7993
Daniel Vetterf742a552013-12-06 10:17:53 +01007994void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007995{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007996 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01007997
Daniel Vetterf742a552013-12-06 10:17:53 +01007998 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01007999 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01008000
Chris Wilson54b4f682016-07-21 21:16:19 +01008001 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
8002 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01008003 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03008004
Paulo Zanoni33688d92014-03-07 20:08:19 -03008005 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02008006 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008007}