blob: f65e84137060f1fe7f932ab5ea9932eb7f4231be [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030033
Ben Widawskydc39fff2013-10-18 12:32:07 -070034/**
Jani Nikula18afd442016-01-18 09:19:48 +020035 * DOC: RC6
36 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070037 * RC6 is a special power stage which allows the GPU to enter an very
38 * low-voltage mode when idle, using down to 0V while at this stage. This
39 * stage is entered automatically when the GPU is idle when RC6 support is
40 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
41 *
42 * There are different RC6 modes available in Intel GPU, which differentiate
43 * among each other with the latency required to enter and leave RC6 and
44 * voltage consumed by the GPU in different states.
45 *
46 * The combination of the following flags define which states GPU is allowed
47 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
48 * RC6pp is deepest RC6. Their support by hardware varies according to the
49 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
50 * which brings the most power savings; deeper states save more power, but
51 * require higher latency to switch to and wake up.
52 */
53#define INTEL_RC6_ENABLE (1<<0)
54#define INTEL_RC6p_ENABLE (1<<1)
55#define INTEL_RC6pp_ENABLE (1<<2)
56
Imre Deaka82abe42015-03-27 14:00:04 +020057static void bxt_init_clock_gating(struct drm_device *dev)
58{
Imre Deak32608ca2015-03-11 11:10:27 +020059 struct drm_i915_private *dev_priv = dev->dev_private;
60
Nick Hoatha7546152015-06-29 14:07:32 +010061 /* WaDisableSDEUnitClockGating:bxt */
62 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
63 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
64
Imre Deak32608ca2015-03-11 11:10:27 +020065 /*
66 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020067 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020068 */
Imre Deak32608ca2015-03-11 11:10:27 +020069 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020070 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +020071
72 /*
73 * Wa: Backlight PWM may stop in the asserted state, causing backlight
74 * to stay fully on.
75 */
76 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
77 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
78 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +020079}
80
Daniel Vetterc921aba2012-04-26 23:28:17 +020081static void i915_pineview_get_mem_freq(struct drm_device *dev)
82{
Jani Nikula50227e12014-03-31 14:27:21 +030083 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +020084 u32 tmp;
85
86 tmp = I915_READ(CLKCFG);
87
88 switch (tmp & CLKCFG_FSB_MASK) {
89 case CLKCFG_FSB_533:
90 dev_priv->fsb_freq = 533; /* 133*4 */
91 break;
92 case CLKCFG_FSB_800:
93 dev_priv->fsb_freq = 800; /* 200*4 */
94 break;
95 case CLKCFG_FSB_667:
96 dev_priv->fsb_freq = 667; /* 167*4 */
97 break;
98 case CLKCFG_FSB_400:
99 dev_priv->fsb_freq = 400; /* 100*4 */
100 break;
101 }
102
103 switch (tmp & CLKCFG_MEM_MASK) {
104 case CLKCFG_MEM_533:
105 dev_priv->mem_freq = 533;
106 break;
107 case CLKCFG_MEM_667:
108 dev_priv->mem_freq = 667;
109 break;
110 case CLKCFG_MEM_800:
111 dev_priv->mem_freq = 800;
112 break;
113 }
114
115 /* detect pineview DDR3 setting */
116 tmp = I915_READ(CSHRDDR3CTL);
117 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
118}
119
120static void i915_ironlake_get_mem_freq(struct drm_device *dev)
121{
Jani Nikula50227e12014-03-31 14:27:21 +0300122 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200123 u16 ddrpll, csipll;
124
125 ddrpll = I915_READ16(DDRMPLL1);
126 csipll = I915_READ16(CSIPLL0);
127
128 switch (ddrpll & 0xff) {
129 case 0xc:
130 dev_priv->mem_freq = 800;
131 break;
132 case 0x10:
133 dev_priv->mem_freq = 1066;
134 break;
135 case 0x14:
136 dev_priv->mem_freq = 1333;
137 break;
138 case 0x18:
139 dev_priv->mem_freq = 1600;
140 break;
141 default:
142 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
143 ddrpll & 0xff);
144 dev_priv->mem_freq = 0;
145 break;
146 }
147
Daniel Vetter20e4d402012-08-08 23:35:39 +0200148 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200149
150 switch (csipll & 0x3ff) {
151 case 0x00c:
152 dev_priv->fsb_freq = 3200;
153 break;
154 case 0x00e:
155 dev_priv->fsb_freq = 3733;
156 break;
157 case 0x010:
158 dev_priv->fsb_freq = 4266;
159 break;
160 case 0x012:
161 dev_priv->fsb_freq = 4800;
162 break;
163 case 0x014:
164 dev_priv->fsb_freq = 5333;
165 break;
166 case 0x016:
167 dev_priv->fsb_freq = 5866;
168 break;
169 case 0x018:
170 dev_priv->fsb_freq = 6400;
171 break;
172 default:
173 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
174 csipll & 0x3ff);
175 dev_priv->fsb_freq = 0;
176 break;
177 }
178
179 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200180 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200181 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200182 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200183 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200184 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200185 }
186}
187
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300188static const struct cxsr_latency cxsr_latency_table[] = {
189 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
190 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
191 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
192 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
193 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
194
195 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
196 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
197 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
198 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
199 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
200
201 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
202 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
203 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
204 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
205 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
206
207 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
208 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
209 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
210 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
211 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
212
213 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
214 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
215 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
216 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
217 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
218
219 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
220 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
221 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
222 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
223 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
224};
225
Daniel Vetter63c62272012-04-21 23:17:55 +0200226static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300227 int is_ddr3,
228 int fsb,
229 int mem)
230{
231 const struct cxsr_latency *latency;
232 int i;
233
234 if (fsb == 0 || mem == 0)
235 return NULL;
236
237 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
238 latency = &cxsr_latency_table[i];
239 if (is_desktop == latency->is_desktop &&
240 is_ddr3 == latency->is_ddr3 &&
241 fsb == latency->fsb_freq && mem == latency->mem_freq)
242 return latency;
243 }
244
245 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
246
247 return NULL;
248}
249
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200250static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
251{
252 u32 val;
253
254 mutex_lock(&dev_priv->rps.hw_lock);
255
256 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
257 if (enable)
258 val &= ~FORCE_DDR_HIGH_FREQ;
259 else
260 val |= FORCE_DDR_HIGH_FREQ;
261 val &= ~FORCE_DDR_LOW_FREQ;
262 val |= FORCE_DDR_FREQ_REQ_ACK;
263 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
264
265 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
266 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
267 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
268
269 mutex_unlock(&dev_priv->rps.hw_lock);
270}
271
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200272static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
273{
274 u32 val;
275
276 mutex_lock(&dev_priv->rps.hw_lock);
277
278 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
279 if (enable)
280 val |= DSP_MAXFIFO_PM5_ENABLE;
281 else
282 val &= ~DSP_MAXFIFO_PM5_ENABLE;
283 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
284
285 mutex_unlock(&dev_priv->rps.hw_lock);
286}
287
Ville Syrjäläf4998962015-03-10 17:02:21 +0200288#define FW_WM(value, plane) \
289 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
290
Imre Deak5209b1f2014-07-01 12:36:17 +0300291void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300292{
Imre Deak5209b1f2014-07-01 12:36:17 +0300293 struct drm_device *dev = dev_priv->dev;
294 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300295
Wayne Boyer666a4532015-12-09 12:29:35 -0800296 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300297 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300298 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300299 dev_priv->wm.vlv.cxsr = enable;
Imre Deak5209b1f2014-07-01 12:36:17 +0300300 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
301 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300302 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300303 } else if (IS_PINEVIEW(dev)) {
304 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
305 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
306 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300307 POSTING_READ(DSPFW3);
Imre Deak5209b1f2014-07-01 12:36:17 +0300308 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
309 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
310 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
311 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300312 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300313 } else if (IS_I915GM(dev)) {
314 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
315 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
316 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300317 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300318 } else {
319 return;
320 }
321
322 DRM_DEBUG_KMS("memory self-refresh is %s\n",
323 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300324}
325
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200326
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300327/*
328 * Latency for FIFO fetches is dependent on several factors:
329 * - memory configuration (speed, channels)
330 * - chipset
331 * - current MCH state
332 * It can be fairly high in some situations, so here we assume a fairly
333 * pessimal value. It's a tradeoff between extra memory fetches (if we
334 * set this value too high, the FIFO will fetch frequently to stay full)
335 * and power consumption (set it too low to save power and we might see
336 * FIFO underruns and display "flicker").
337 *
338 * A value of 5us seems to be a good balance; safe for very low end
339 * platforms but not overly aggressive on lower latency configs.
340 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100341static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300342
Ville Syrjäläb5004722015-03-05 21:19:47 +0200343#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
344 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
345
346static int vlv_get_fifo_size(struct drm_device *dev,
347 enum pipe pipe, int plane)
348{
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 int sprite0_start, sprite1_start, size;
351
352 switch (pipe) {
353 uint32_t dsparb, dsparb2, dsparb3;
354 case PIPE_A:
355 dsparb = I915_READ(DSPARB);
356 dsparb2 = I915_READ(DSPARB2);
357 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
358 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
359 break;
360 case PIPE_B:
361 dsparb = I915_READ(DSPARB);
362 dsparb2 = I915_READ(DSPARB2);
363 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
364 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
365 break;
366 case PIPE_C:
367 dsparb2 = I915_READ(DSPARB2);
368 dsparb3 = I915_READ(DSPARB3);
369 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
370 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
371 break;
372 default:
373 return 0;
374 }
375
376 switch (plane) {
377 case 0:
378 size = sprite0_start;
379 break;
380 case 1:
381 size = sprite1_start - sprite0_start;
382 break;
383 case 2:
384 size = 512 - 1 - sprite1_start;
385 break;
386 default:
387 return 0;
388 }
389
390 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
391 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
392 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
393 size);
394
395 return size;
396}
397
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300398static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300399{
400 struct drm_i915_private *dev_priv = dev->dev_private;
401 uint32_t dsparb = I915_READ(DSPARB);
402 int size;
403
404 size = dsparb & 0x7f;
405 if (plane)
406 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
407
408 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
409 plane ? "B" : "A", size);
410
411 return size;
412}
413
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200414static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300415{
416 struct drm_i915_private *dev_priv = dev->dev_private;
417 uint32_t dsparb = I915_READ(DSPARB);
418 int size;
419
420 size = dsparb & 0x1ff;
421 if (plane)
422 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
423 size >>= 1; /* Convert to cachelines */
424
425 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
426 plane ? "B" : "A", size);
427
428 return size;
429}
430
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300431static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300432{
433 struct drm_i915_private *dev_priv = dev->dev_private;
434 uint32_t dsparb = I915_READ(DSPARB);
435 int size;
436
437 size = dsparb & 0x7f;
438 size >>= 2; /* Convert to cachelines */
439
440 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
441 plane ? "B" : "A",
442 size);
443
444 return size;
445}
446
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300447/* Pineview has different values for various configs */
448static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300449 .fifo_size = PINEVIEW_DISPLAY_FIFO,
450 .max_wm = PINEVIEW_MAX_WM,
451 .default_wm = PINEVIEW_DFT_WM,
452 .guard_size = PINEVIEW_GUARD_WM,
453 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300454};
455static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300456 .fifo_size = PINEVIEW_DISPLAY_FIFO,
457 .max_wm = PINEVIEW_MAX_WM,
458 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
459 .guard_size = PINEVIEW_GUARD_WM,
460 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300461};
462static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300463 .fifo_size = PINEVIEW_CURSOR_FIFO,
464 .max_wm = PINEVIEW_CURSOR_MAX_WM,
465 .default_wm = PINEVIEW_CURSOR_DFT_WM,
466 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
467 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300468};
469static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300470 .fifo_size = PINEVIEW_CURSOR_FIFO,
471 .max_wm = PINEVIEW_CURSOR_MAX_WM,
472 .default_wm = PINEVIEW_CURSOR_DFT_WM,
473 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
474 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300475};
476static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300477 .fifo_size = G4X_FIFO_SIZE,
478 .max_wm = G4X_MAX_WM,
479 .default_wm = G4X_MAX_WM,
480 .guard_size = 2,
481 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300482};
483static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300484 .fifo_size = I965_CURSOR_FIFO,
485 .max_wm = I965_CURSOR_MAX_WM,
486 .default_wm = I965_CURSOR_DFT_WM,
487 .guard_size = 2,
488 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300489};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300490static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300491 .fifo_size = I965_CURSOR_FIFO,
492 .max_wm = I965_CURSOR_MAX_WM,
493 .default_wm = I965_CURSOR_DFT_WM,
494 .guard_size = 2,
495 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300496};
497static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300498 .fifo_size = I945_FIFO_SIZE,
499 .max_wm = I915_MAX_WM,
500 .default_wm = 1,
501 .guard_size = 2,
502 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300503};
504static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300505 .fifo_size = I915_FIFO_SIZE,
506 .max_wm = I915_MAX_WM,
507 .default_wm = 1,
508 .guard_size = 2,
509 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300510};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300511static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300512 .fifo_size = I855GM_FIFO_SIZE,
513 .max_wm = I915_MAX_WM,
514 .default_wm = 1,
515 .guard_size = 2,
516 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300517};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300518static const struct intel_watermark_params i830_bc_wm_info = {
519 .fifo_size = I855GM_FIFO_SIZE,
520 .max_wm = I915_MAX_WM/2,
521 .default_wm = 1,
522 .guard_size = 2,
523 .cacheline_size = I830_FIFO_LINE_SIZE,
524};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200525static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300526 .fifo_size = I830_FIFO_SIZE,
527 .max_wm = I915_MAX_WM,
528 .default_wm = 1,
529 .guard_size = 2,
530 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531};
532
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300533/**
534 * intel_calculate_wm - calculate watermark level
535 * @clock_in_khz: pixel clock
536 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200537 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300538 * @latency_ns: memory latency for the platform
539 *
540 * Calculate the watermark level (the level at which the display plane will
541 * start fetching from memory again). Each chip has a different display
542 * FIFO size and allocation, so the caller needs to figure that out and pass
543 * in the correct intel_watermark_params structure.
544 *
545 * As the pixel clock runs, the FIFO will be drained at a rate that depends
546 * on the pixel size. When it reaches the watermark level, it'll start
547 * fetching FIFO line sized based chunks from memory until the FIFO fills
548 * past the watermark point. If the FIFO drains completely, a FIFO underrun
549 * will occur, and a display engine hang could result.
550 */
551static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
552 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200553 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300554 unsigned long latency_ns)
555{
556 long entries_required, wm_size;
557
558 /*
559 * Note: we need to make sure we don't overflow for various clock &
560 * latency values.
561 * clocks go from a few thousand to several hundred thousand.
562 * latency is usually a few thousand
563 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200564 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300565 1000;
566 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
567
568 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
569
570 wm_size = fifo_size - (entries_required + wm->guard_size);
571
572 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
573
574 /* Don't promote wm_size to unsigned... */
575 if (wm_size > (long)wm->max_wm)
576 wm_size = wm->max_wm;
577 if (wm_size <= 0)
578 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300579
580 /*
581 * Bspec seems to indicate that the value shouldn't be lower than
582 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
583 * Lets go for 8 which is the burst size since certain platforms
584 * already use a hardcoded 8 (which is what the spec says should be
585 * done).
586 */
587 if (wm_size <= 8)
588 wm_size = 8;
589
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300590 return wm_size;
591}
592
593static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
594{
595 struct drm_crtc *crtc, *enabled = NULL;
596
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100597 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000598 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300599 if (enabled)
600 return NULL;
601 enabled = crtc;
602 }
603 }
604
605 return enabled;
606}
607
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300608static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300609{
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300610 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300611 struct drm_i915_private *dev_priv = dev->dev_private;
612 struct drm_crtc *crtc;
613 const struct cxsr_latency *latency;
614 u32 reg;
615 unsigned long wm;
616
617 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
618 dev_priv->fsb_freq, dev_priv->mem_freq);
619 if (!latency) {
620 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300621 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300622 return;
623 }
624
625 crtc = single_enabled_crtc(dev);
626 if (crtc) {
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300627 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200628 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300629 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300630
631 /* Display SR */
632 wm = intel_calculate_wm(clock, &pineview_display_wm,
633 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200634 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300635 reg = I915_READ(DSPFW1);
636 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200637 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300638 I915_WRITE(DSPFW1, reg);
639 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
640
641 /* cursor SR */
642 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
643 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200644 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300645 reg = I915_READ(DSPFW3);
646 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200647 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300648 I915_WRITE(DSPFW3, reg);
649
650 /* Display HPLL off SR */
651 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
652 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200653 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300654 reg = I915_READ(DSPFW3);
655 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200656 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300657 I915_WRITE(DSPFW3, reg);
658
659 /* cursor HPLL off SR */
660 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
661 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200662 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300663 reg = I915_READ(DSPFW3);
664 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200665 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300666 I915_WRITE(DSPFW3, reg);
667 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
668
Imre Deak5209b1f2014-07-01 12:36:17 +0300669 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300670 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300671 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300672 }
673}
674
675static bool g4x_compute_wm0(struct drm_device *dev,
676 int plane,
677 const struct intel_watermark_params *display,
678 int display_latency_ns,
679 const struct intel_watermark_params *cursor,
680 int cursor_latency_ns,
681 int *plane_wm,
682 int *cursor_wm)
683{
684 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300685 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200686 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300687 int line_time_us, line_count;
688 int entries, tlb_miss;
689
690 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +0000691 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300692 *cursor_wm = cursor->guard_size;
693 *plane_wm = display->guard_size;
694 return false;
695 }
696
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200697 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100698 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800699 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200700 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200701 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300702
703 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200704 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300705 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
706 if (tlb_miss > 0)
707 entries += tlb_miss;
708 entries = DIV_ROUND_UP(entries, display->cacheline_size);
709 *plane_wm = entries + display->guard_size;
710 if (*plane_wm > (int)display->max_wm)
711 *plane_wm = display->max_wm;
712
713 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200714 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300715 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200716 entries = line_count * crtc->cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300717 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
718 if (tlb_miss > 0)
719 entries += tlb_miss;
720 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
721 *cursor_wm = entries + cursor->guard_size;
722 if (*cursor_wm > (int)cursor->max_wm)
723 *cursor_wm = (int)cursor->max_wm;
724
725 return true;
726}
727
728/*
729 * Check the wm result.
730 *
731 * If any calculated watermark values is larger than the maximum value that
732 * can be programmed into the associated watermark register, that watermark
733 * must be disabled.
734 */
735static bool g4x_check_srwm(struct drm_device *dev,
736 int display_wm, int cursor_wm,
737 const struct intel_watermark_params *display,
738 const struct intel_watermark_params *cursor)
739{
740 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
741 display_wm, cursor_wm);
742
743 if (display_wm > display->max_wm) {
744 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
745 display_wm, display->max_wm);
746 return false;
747 }
748
749 if (cursor_wm > cursor->max_wm) {
750 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
751 cursor_wm, cursor->max_wm);
752 return false;
753 }
754
755 if (!(display_wm || cursor_wm)) {
756 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
757 return false;
758 }
759
760 return true;
761}
762
763static bool g4x_compute_srwm(struct drm_device *dev,
764 int plane,
765 int latency_ns,
766 const struct intel_watermark_params *display,
767 const struct intel_watermark_params *cursor,
768 int *display_wm, int *cursor_wm)
769{
770 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300771 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200772 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300773 unsigned long line_time_us;
774 int line_count, line_size;
775 int small, large;
776 int entries;
777
778 if (!latency_ns) {
779 *display_wm = *cursor_wm = 0;
780 return false;
781 }
782
783 crtc = intel_get_crtc_for_plane(dev, plane);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200784 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100785 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800786 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200787 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200788 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300789
Ville Syrjälä922044c2014-02-14 14:18:57 +0200790 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300791 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200792 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300793
794 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200795 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300796 large = line_count * line_size;
797
798 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
799 *display_wm = entries + display->guard_size;
800
801 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläac484962016-01-20 21:05:26 +0200802 entries = line_count * cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300803 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
804 *cursor_wm = entries + cursor->guard_size;
805
806 return g4x_check_srwm(dev,
807 *display_wm, *cursor_wm,
808 display, cursor);
809}
810
Ville Syrjälä15665972015-03-10 16:16:28 +0200811#define FW_WM_VLV(value, plane) \
812 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
813
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200814static void vlv_write_wm_values(struct intel_crtc *crtc,
815 const struct vlv_wm_values *wm)
816{
817 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
818 enum pipe pipe = crtc->pipe;
819
820 I915_WRITE(VLV_DDL(pipe),
821 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
822 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
823 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
824 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
825
Ville Syrjäläae801522015-03-05 21:19:49 +0200826 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200827 FW_WM(wm->sr.plane, SR) |
828 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
829 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
830 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200831 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200832 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
833 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
834 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200835 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200836 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200837
838 if (IS_CHERRYVIEW(dev_priv)) {
839 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200840 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
841 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200842 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200843 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
844 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200845 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200846 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
847 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200848 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200849 FW_WM(wm->sr.plane >> 9, SR_HI) |
850 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
851 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
852 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
853 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
854 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
855 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
856 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
857 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
858 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200859 } else {
860 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200861 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
862 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200863 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200864 FW_WM(wm->sr.plane >> 9, SR_HI) |
865 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
866 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
867 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
868 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
869 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
870 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200871 }
872
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300873 /* zero (unused) WM1 watermarks */
874 I915_WRITE(DSPFW4, 0);
875 I915_WRITE(DSPFW5, 0);
876 I915_WRITE(DSPFW6, 0);
877 I915_WRITE(DSPHOWM1, 0);
878
Ville Syrjäläae801522015-03-05 21:19:49 +0200879 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200880}
881
Ville Syrjälä15665972015-03-10 16:16:28 +0200882#undef FW_WM_VLV
883
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300884enum vlv_wm_level {
885 VLV_WM_LEVEL_PM2,
886 VLV_WM_LEVEL_PM5,
887 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300888};
889
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300890/* latency must be in 0.1us units. */
891static unsigned int vlv_wm_method2(unsigned int pixel_rate,
892 unsigned int pipe_htotal,
893 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200894 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300895 unsigned int latency)
896{
897 unsigned int ret;
898
899 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200900 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300901 ret = DIV_ROUND_UP(ret, 64);
902
903 return ret;
904}
905
906static void vlv_setup_wm_latency(struct drm_device *dev)
907{
908 struct drm_i915_private *dev_priv = dev->dev_private;
909
910 /* all latencies in usec */
911 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
912
Ville Syrjälä58590c12015-09-08 21:05:12 +0300913 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
914
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300915 if (IS_CHERRYVIEW(dev_priv)) {
916 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
917 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300918
919 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300920 }
921}
922
923static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
924 struct intel_crtc *crtc,
925 const struct intel_plane_state *state,
926 int level)
927{
928 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläac484962016-01-20 21:05:26 +0200929 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300930
931 if (dev_priv->wm.pri_latency[level] == 0)
932 return USHRT_MAX;
933
934 if (!state->visible)
935 return 0;
936
Ville Syrjäläac484962016-01-20 21:05:26 +0200937 cpp = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300938 clock = crtc->config->base.adjusted_mode.crtc_clock;
939 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
940 width = crtc->config->pipe_src_w;
941 if (WARN_ON(htotal == 0))
942 htotal = 1;
943
944 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
945 /*
946 * FIXME the formula gives values that are
947 * too big for the cursor FIFO, and hence we
948 * would never be able to use cursors. For
949 * now just hardcode the watermark.
950 */
951 wm = 63;
952 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +0200953 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300954 dev_priv->wm.pri_latency[level] * 10);
955 }
956
957 return min_t(int, wm, USHRT_MAX);
958}
959
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +0300960static void vlv_compute_fifo(struct intel_crtc *crtc)
961{
962 struct drm_device *dev = crtc->base.dev;
963 struct vlv_wm_state *wm_state = &crtc->wm_state;
964 struct intel_plane *plane;
965 unsigned int total_rate = 0;
966 const int fifo_size = 512 - 1;
967 int fifo_extra, fifo_left = fifo_size;
968
969 for_each_intel_plane_on_crtc(dev, crtc, plane) {
970 struct intel_plane_state *state =
971 to_intel_plane_state(plane->base.state);
972
973 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
974 continue;
975
976 if (state->visible) {
977 wm_state->num_active_planes++;
978 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
979 }
980 }
981
982 for_each_intel_plane_on_crtc(dev, crtc, plane) {
983 struct intel_plane_state *state =
984 to_intel_plane_state(plane->base.state);
985 unsigned int rate;
986
987 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
988 plane->wm.fifo_size = 63;
989 continue;
990 }
991
992 if (!state->visible) {
993 plane->wm.fifo_size = 0;
994 continue;
995 }
996
997 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
998 plane->wm.fifo_size = fifo_size * rate / total_rate;
999 fifo_left -= plane->wm.fifo_size;
1000 }
1001
1002 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1003
1004 /* spread the remainder evenly */
1005 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1006 int plane_extra;
1007
1008 if (fifo_left == 0)
1009 break;
1010
1011 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1012 continue;
1013
1014 /* give it all to the first plane if none are active */
1015 if (plane->wm.fifo_size == 0 &&
1016 wm_state->num_active_planes)
1017 continue;
1018
1019 plane_extra = min(fifo_extra, fifo_left);
1020 plane->wm.fifo_size += plane_extra;
1021 fifo_left -= plane_extra;
1022 }
1023
1024 WARN_ON(fifo_left != 0);
1025}
1026
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001027static void vlv_invert_wms(struct intel_crtc *crtc)
1028{
1029 struct vlv_wm_state *wm_state = &crtc->wm_state;
1030 int level;
1031
1032 for (level = 0; level < wm_state->num_levels; level++) {
1033 struct drm_device *dev = crtc->base.dev;
1034 const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1035 struct intel_plane *plane;
1036
1037 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1038 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1039
1040 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1041 switch (plane->base.type) {
1042 int sprite;
1043 case DRM_PLANE_TYPE_CURSOR:
1044 wm_state->wm[level].cursor = plane->wm.fifo_size -
1045 wm_state->wm[level].cursor;
1046 break;
1047 case DRM_PLANE_TYPE_PRIMARY:
1048 wm_state->wm[level].primary = plane->wm.fifo_size -
1049 wm_state->wm[level].primary;
1050 break;
1051 case DRM_PLANE_TYPE_OVERLAY:
1052 sprite = plane->plane;
1053 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1054 wm_state->wm[level].sprite[sprite];
1055 break;
1056 }
1057 }
1058 }
1059}
1060
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001061static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001062{
1063 struct drm_device *dev = crtc->base.dev;
1064 struct vlv_wm_state *wm_state = &crtc->wm_state;
1065 struct intel_plane *plane;
1066 int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1067 int level;
1068
1069 memset(wm_state, 0, sizeof(*wm_state));
1070
Ville Syrjälä852eb002015-06-24 22:00:07 +03001071 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001072 wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001073
1074 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001075
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001076 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001077
1078 if (wm_state->num_active_planes != 1)
1079 wm_state->cxsr = false;
1080
1081 if (wm_state->cxsr) {
1082 for (level = 0; level < wm_state->num_levels; level++) {
1083 wm_state->sr[level].plane = sr_fifo_size;
1084 wm_state->sr[level].cursor = 63;
1085 }
1086 }
1087
1088 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1089 struct intel_plane_state *state =
1090 to_intel_plane_state(plane->base.state);
1091
1092 if (!state->visible)
1093 continue;
1094
1095 /* normal watermarks */
1096 for (level = 0; level < wm_state->num_levels; level++) {
1097 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1098 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1099
1100 /* hack */
1101 if (WARN_ON(level == 0 && wm > max_wm))
1102 wm = max_wm;
1103
1104 if (wm > plane->wm.fifo_size)
1105 break;
1106
1107 switch (plane->base.type) {
1108 int sprite;
1109 case DRM_PLANE_TYPE_CURSOR:
1110 wm_state->wm[level].cursor = wm;
1111 break;
1112 case DRM_PLANE_TYPE_PRIMARY:
1113 wm_state->wm[level].primary = wm;
1114 break;
1115 case DRM_PLANE_TYPE_OVERLAY:
1116 sprite = plane->plane;
1117 wm_state->wm[level].sprite[sprite] = wm;
1118 break;
1119 }
1120 }
1121
1122 wm_state->num_levels = level;
1123
1124 if (!wm_state->cxsr)
1125 continue;
1126
1127 /* maxfifo watermarks */
1128 switch (plane->base.type) {
1129 int sprite, level;
1130 case DRM_PLANE_TYPE_CURSOR:
1131 for (level = 0; level < wm_state->num_levels; level++)
1132 wm_state->sr[level].cursor =
Thomas Daniel5a37ed02015-10-23 14:55:38 +01001133 wm_state->wm[level].cursor;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001134 break;
1135 case DRM_PLANE_TYPE_PRIMARY:
1136 for (level = 0; level < wm_state->num_levels; level++)
1137 wm_state->sr[level].plane =
1138 min(wm_state->sr[level].plane,
1139 wm_state->wm[level].primary);
1140 break;
1141 case DRM_PLANE_TYPE_OVERLAY:
1142 sprite = plane->plane;
1143 for (level = 0; level < wm_state->num_levels; level++)
1144 wm_state->sr[level].plane =
1145 min(wm_state->sr[level].plane,
1146 wm_state->wm[level].sprite[sprite]);
1147 break;
1148 }
1149 }
1150
1151 /* clear any (partially) filled invalid levels */
Ville Syrjälä58590c12015-09-08 21:05:12 +03001152 for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001153 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1154 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1155 }
1156
1157 vlv_invert_wms(crtc);
1158}
1159
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001160#define VLV_FIFO(plane, value) \
1161 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1162
1163static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1164{
1165 struct drm_device *dev = crtc->base.dev;
1166 struct drm_i915_private *dev_priv = to_i915(dev);
1167 struct intel_plane *plane;
1168 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1169
1170 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1171 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1172 WARN_ON(plane->wm.fifo_size != 63);
1173 continue;
1174 }
1175
1176 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1177 sprite0_start = plane->wm.fifo_size;
1178 else if (plane->plane == 0)
1179 sprite1_start = sprite0_start + plane->wm.fifo_size;
1180 else
1181 fifo_size = sprite1_start + plane->wm.fifo_size;
1182 }
1183
1184 WARN_ON(fifo_size != 512 - 1);
1185
1186 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1187 pipe_name(crtc->pipe), sprite0_start,
1188 sprite1_start, fifo_size);
1189
1190 switch (crtc->pipe) {
1191 uint32_t dsparb, dsparb2, dsparb3;
1192 case PIPE_A:
1193 dsparb = I915_READ(DSPARB);
1194 dsparb2 = I915_READ(DSPARB2);
1195
1196 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1197 VLV_FIFO(SPRITEB, 0xff));
1198 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1199 VLV_FIFO(SPRITEB, sprite1_start));
1200
1201 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1202 VLV_FIFO(SPRITEB_HI, 0x1));
1203 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1204 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1205
1206 I915_WRITE(DSPARB, dsparb);
1207 I915_WRITE(DSPARB2, dsparb2);
1208 break;
1209 case PIPE_B:
1210 dsparb = I915_READ(DSPARB);
1211 dsparb2 = I915_READ(DSPARB2);
1212
1213 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1214 VLV_FIFO(SPRITED, 0xff));
1215 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1216 VLV_FIFO(SPRITED, sprite1_start));
1217
1218 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1219 VLV_FIFO(SPRITED_HI, 0xff));
1220 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1221 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1222
1223 I915_WRITE(DSPARB, dsparb);
1224 I915_WRITE(DSPARB2, dsparb2);
1225 break;
1226 case PIPE_C:
1227 dsparb3 = I915_READ(DSPARB3);
1228 dsparb2 = I915_READ(DSPARB2);
1229
1230 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1231 VLV_FIFO(SPRITEF, 0xff));
1232 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1233 VLV_FIFO(SPRITEF, sprite1_start));
1234
1235 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1236 VLV_FIFO(SPRITEF_HI, 0xff));
1237 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1238 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1239
1240 I915_WRITE(DSPARB3, dsparb3);
1241 I915_WRITE(DSPARB2, dsparb2);
1242 break;
1243 default:
1244 break;
1245 }
1246}
1247
1248#undef VLV_FIFO
1249
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001250static void vlv_merge_wm(struct drm_device *dev,
1251 struct vlv_wm_values *wm)
1252{
1253 struct intel_crtc *crtc;
1254 int num_active_crtcs = 0;
1255
Ville Syrjälä58590c12015-09-08 21:05:12 +03001256 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001257 wm->cxsr = true;
1258
1259 for_each_intel_crtc(dev, crtc) {
1260 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1261
1262 if (!crtc->active)
1263 continue;
1264
1265 if (!wm_state->cxsr)
1266 wm->cxsr = false;
1267
1268 num_active_crtcs++;
1269 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1270 }
1271
1272 if (num_active_crtcs != 1)
1273 wm->cxsr = false;
1274
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001275 if (num_active_crtcs > 1)
1276 wm->level = VLV_WM_LEVEL_PM2;
1277
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001278 for_each_intel_crtc(dev, crtc) {
1279 struct vlv_wm_state *wm_state = &crtc->wm_state;
1280 enum pipe pipe = crtc->pipe;
1281
1282 if (!crtc->active)
1283 continue;
1284
1285 wm->pipe[pipe] = wm_state->wm[wm->level];
1286 if (wm->cxsr)
1287 wm->sr = wm_state->sr[wm->level];
1288
1289 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1290 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1291 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1292 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1293 }
1294}
1295
1296static void vlv_update_wm(struct drm_crtc *crtc)
1297{
1298 struct drm_device *dev = crtc->dev;
1299 struct drm_i915_private *dev_priv = dev->dev_private;
1300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1301 enum pipe pipe = intel_crtc->pipe;
1302 struct vlv_wm_values wm = {};
1303
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001304 vlv_compute_wm(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001305 vlv_merge_wm(dev, &wm);
1306
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001307 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1308 /* FIXME should be part of crtc atomic commit */
1309 vlv_pipe_set_fifo_size(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001310 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001311 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001312
1313 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1314 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1315 chv_set_memory_dvfs(dev_priv, false);
1316
1317 if (wm.level < VLV_WM_LEVEL_PM5 &&
1318 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1319 chv_set_memory_pm5(dev_priv, false);
1320
Ville Syrjälä852eb002015-06-24 22:00:07 +03001321 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001322 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001323
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001324 /* FIXME should be part of crtc atomic commit */
1325 vlv_pipe_set_fifo_size(intel_crtc);
1326
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001327 vlv_write_wm_values(intel_crtc, &wm);
1328
1329 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1330 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1331 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1332 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1333 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1334
Ville Syrjälä852eb002015-06-24 22:00:07 +03001335 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001336 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001337
1338 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1339 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1340 chv_set_memory_pm5(dev_priv, true);
1341
1342 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1343 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1344 chv_set_memory_dvfs(dev_priv, true);
1345
1346 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001347}
1348
Ville Syrjäläae801522015-03-05 21:19:49 +02001349#define single_plane_enabled(mask) is_power_of_2(mask)
1350
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001351static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001352{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001353 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001354 static const int sr_latency_ns = 12000;
1355 struct drm_i915_private *dev_priv = dev->dev_private;
1356 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1357 int plane_sr, cursor_sr;
1358 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001359 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001360
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001361 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001362 &g4x_wm_info, pessimal_latency_ns,
1363 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001364 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001365 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001366
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001367 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001368 &g4x_wm_info, pessimal_latency_ns,
1369 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001370 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001371 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001372
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001373 if (single_plane_enabled(enabled) &&
1374 g4x_compute_srwm(dev, ffs(enabled) - 1,
1375 sr_latency_ns,
1376 &g4x_wm_info,
1377 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001378 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001379 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001380 } else {
Imre Deak98584252014-06-13 14:54:20 +03001381 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001382 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001383 plane_sr = cursor_sr = 0;
1384 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001385
Ville Syrjäläa5043452014-06-28 02:04:18 +03001386 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1387 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001388 planea_wm, cursora_wm,
1389 planeb_wm, cursorb_wm,
1390 plane_sr, cursor_sr);
1391
1392 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001393 FW_WM(plane_sr, SR) |
1394 FW_WM(cursorb_wm, CURSORB) |
1395 FW_WM(planeb_wm, PLANEB) |
1396 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001397 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001398 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001399 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001400 /* HPLL off in SR has some issues on G4x... disable it */
1401 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001402 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001403 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001404
1405 if (cxsr_enabled)
1406 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001407}
1408
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001409static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001410{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001411 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001412 struct drm_i915_private *dev_priv = dev->dev_private;
1413 struct drm_crtc *crtc;
1414 int srwm = 1;
1415 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001416 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001417
1418 /* Calc sr entries for one plane configs */
1419 crtc = single_enabled_crtc(dev);
1420 if (crtc) {
1421 /* self-refresh has much higher latency */
1422 static const int sr_latency_ns = 12000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001423 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001424 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001425 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001426 int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001427 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001428 unsigned long line_time_us;
1429 int entries;
1430
Ville Syrjälä922044c2014-02-14 14:18:57 +02001431 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001432
1433 /* Use ns/us then divide to preserve precision */
1434 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001435 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001436 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1437 srwm = I965_FIFO_SIZE - entries;
1438 if (srwm < 0)
1439 srwm = 1;
1440 srwm &= 0x1ff;
1441 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1442 entries, srwm);
1443
1444 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001445 cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001446 entries = DIV_ROUND_UP(entries,
1447 i965_cursor_wm_info.cacheline_size);
1448 cursor_sr = i965_cursor_wm_info.fifo_size -
1449 (entries + i965_cursor_wm_info.guard_size);
1450
1451 if (cursor_sr > i965_cursor_wm_info.max_wm)
1452 cursor_sr = i965_cursor_wm_info.max_wm;
1453
1454 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1455 "cursor %d\n", srwm, cursor_sr);
1456
Imre Deak98584252014-06-13 14:54:20 +03001457 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001458 } else {
Imre Deak98584252014-06-13 14:54:20 +03001459 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001460 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001461 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001462 }
1463
1464 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1465 srwm);
1466
1467 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001468 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1469 FW_WM(8, CURSORB) |
1470 FW_WM(8, PLANEB) |
1471 FW_WM(8, PLANEA));
1472 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1473 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001474 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001475 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001476
1477 if (cxsr_enabled)
1478 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001479}
1480
Ville Syrjäläf4998962015-03-10 17:02:21 +02001481#undef FW_WM
1482
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001483static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001484{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001485 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001486 struct drm_i915_private *dev_priv = dev->dev_private;
1487 const struct intel_watermark_params *wm_info;
1488 uint32_t fwater_lo;
1489 uint32_t fwater_hi;
1490 int cwm, srwm = 1;
1491 int fifo_size;
1492 int planea_wm, planeb_wm;
1493 struct drm_crtc *crtc, *enabled = NULL;
1494
1495 if (IS_I945GM(dev))
1496 wm_info = &i945_wm_info;
1497 else if (!IS_GEN2(dev))
1498 wm_info = &i915_wm_info;
1499 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001500 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001501
1502 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1503 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001504 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001505 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001506 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001507 if (IS_GEN2(dev))
1508 cpp = 4;
1509
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001510 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001511 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001512 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001513 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001514 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001515 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001516 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001517 if (planea_wm > (long)wm_info->max_wm)
1518 planea_wm = wm_info->max_wm;
1519 }
1520
1521 if (IS_GEN2(dev))
1522 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001523
1524 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1525 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001526 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001527 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001528 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001529 if (IS_GEN2(dev))
1530 cpp = 4;
1531
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001532 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001533 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001534 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001535 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001536 if (enabled == NULL)
1537 enabled = crtc;
1538 else
1539 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001540 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001541 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001542 if (planeb_wm > (long)wm_info->max_wm)
1543 planeb_wm = wm_info->max_wm;
1544 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001545
1546 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1547
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001548 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001549 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001550
Matt Roper59bea882015-02-27 10:12:01 -08001551 obj = intel_fb_obj(enabled->primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001552
1553 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001554 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001555 enabled = NULL;
1556 }
1557
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001558 /*
1559 * Overlay gets an aggressive default since video jitter is bad.
1560 */
1561 cwm = 2;
1562
1563 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001564 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001565
1566 /* Calc sr entries for one plane configs */
1567 if (HAS_FW_BLC(dev) && enabled) {
1568 /* self-refresh has much higher latency */
1569 static const int sr_latency_ns = 6000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001570 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(enabled)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001571 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001572 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001573 int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001574 int cpp = drm_format_plane_cpp(enabled->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001575 unsigned long line_time_us;
1576 int entries;
1577
Ville Syrjälä922044c2014-02-14 14:18:57 +02001578 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001579
1580 /* Use ns/us then divide to preserve precision */
1581 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001582 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001583 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1584 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1585 srwm = wm_info->fifo_size - entries;
1586 if (srwm < 0)
1587 srwm = 1;
1588
1589 if (IS_I945G(dev) || IS_I945GM(dev))
1590 I915_WRITE(FW_BLC_SELF,
1591 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1592 else if (IS_I915GM(dev))
1593 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1594 }
1595
1596 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1597 planea_wm, planeb_wm, cwm, srwm);
1598
1599 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1600 fwater_hi = (cwm & 0x1f);
1601
1602 /* Set request length to 8 cachelines per fetch */
1603 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1604 fwater_hi = fwater_hi | (1 << 8);
1605
1606 I915_WRITE(FW_BLC, fwater_lo);
1607 I915_WRITE(FW_BLC2, fwater_hi);
1608
Imre Deak5209b1f2014-07-01 12:36:17 +03001609 if (enabled)
1610 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001611}
1612
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001613static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001614{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001615 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001616 struct drm_i915_private *dev_priv = dev->dev_private;
1617 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001618 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001619 uint32_t fwater_lo;
1620 int planea_wm;
1621
1622 crtc = single_enabled_crtc(dev);
1623 if (crtc == NULL)
1624 return;
1625
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001626 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001627 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001628 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001629 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001630 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001631 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1632 fwater_lo |= (3<<8) | planea_wm;
1633
1634 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1635
1636 I915_WRITE(FW_BLC, fwater_lo);
1637}
1638
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001639uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001640{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001641 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001642
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001643 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001644
1645 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1646 * adjust the pixel_rate here. */
1647
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001648 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001649 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001650 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001651
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001652 pipe_w = pipe_config->pipe_src_w;
1653 pipe_h = pipe_config->pipe_src_h;
1654
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001655 pfit_w = (pfit_size >> 16) & 0xFFFF;
1656 pfit_h = pfit_size & 0xFFFF;
1657 if (pipe_w < pfit_w)
1658 pipe_w = pfit_w;
1659 if (pipe_h < pfit_h)
1660 pipe_h = pfit_h;
1661
Matt Roper15126882015-12-03 11:37:40 -08001662 if (WARN_ON(!pfit_w || !pfit_h))
1663 return pixel_rate;
1664
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001665 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1666 pfit_w * pfit_h);
1667 }
1668
1669 return pixel_rate;
1670}
1671
Ville Syrjälä37126462013-08-01 16:18:55 +03001672/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001673static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001674{
1675 uint64_t ret;
1676
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001677 if (WARN(latency == 0, "Latency value missing\n"))
1678 return UINT_MAX;
1679
Ville Syrjäläac484962016-01-20 21:05:26 +02001680 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001681 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1682
1683 return ret;
1684}
1685
Ville Syrjälä37126462013-08-01 16:18:55 +03001686/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001687static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001688 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001689 uint32_t latency)
1690{
1691 uint32_t ret;
1692
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001693 if (WARN(latency == 0, "Latency value missing\n"))
1694 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001695 if (WARN_ON(!pipe_htotal))
1696 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001697
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001698 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001699 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001700 ret = DIV_ROUND_UP(ret, 64) + 2;
1701 return ret;
1702}
1703
Ville Syrjälä23297042013-07-05 11:57:17 +03001704static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001705 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001706{
Matt Roper15126882015-12-03 11:37:40 -08001707 /*
1708 * Neither of these should be possible since this function shouldn't be
1709 * called if the CRTC is off or the plane is invisible. But let's be
1710 * extra paranoid to avoid a potential divide-by-zero if we screw up
1711 * elsewhere in the driver.
1712 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001713 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001714 return 0;
1715 if (WARN_ON(!horiz_pixels))
1716 return 0;
1717
Ville Syrjäläac484962016-01-20 21:05:26 +02001718 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001719}
1720
Imre Deak820c1982013-12-17 14:46:36 +02001721struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001722 uint16_t pri;
1723 uint16_t spr;
1724 uint16_t cur;
1725 uint16_t fbc;
1726};
1727
Ville Syrjälä37126462013-08-01 16:18:55 +03001728/*
1729 * For both WM_PIPE and WM_LP.
1730 * mem_value must be in 0.1us units.
1731 */
Matt Roper7221fc32015-09-24 15:53:08 -07001732static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001733 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001734 uint32_t mem_value,
1735 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001736{
Ville Syrjäläac484962016-01-20 21:05:26 +02001737 int cpp = pstate->base.fb ?
1738 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001739 uint32_t method1, method2;
1740
Matt Roper7221fc32015-09-24 15:53:08 -07001741 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001742 return 0;
1743
Ville Syrjäläac484962016-01-20 21:05:26 +02001744 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001745
1746 if (!is_lp)
1747 return method1;
1748
Matt Roper7221fc32015-09-24 15:53:08 -07001749 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1750 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001751 drm_rect_width(&pstate->dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001752 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001753
1754 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001755}
1756
Ville Syrjälä37126462013-08-01 16:18:55 +03001757/*
1758 * For both WM_PIPE and WM_LP.
1759 * mem_value must be in 0.1us units.
1760 */
Matt Roper7221fc32015-09-24 15:53:08 -07001761static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001762 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001763 uint32_t mem_value)
1764{
Ville Syrjäläac484962016-01-20 21:05:26 +02001765 int cpp = pstate->base.fb ?
1766 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001767 uint32_t method1, method2;
1768
Matt Roper7221fc32015-09-24 15:53:08 -07001769 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001770 return 0;
1771
Ville Syrjäläac484962016-01-20 21:05:26 +02001772 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001773 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1774 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001775 drm_rect_width(&pstate->dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001776 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001777 return min(method1, method2);
1778}
1779
Ville Syrjälä37126462013-08-01 16:18:55 +03001780/*
1781 * For both WM_PIPE and WM_LP.
1782 * mem_value must be in 0.1us units.
1783 */
Matt Roper7221fc32015-09-24 15:53:08 -07001784static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001785 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001786 uint32_t mem_value)
1787{
Matt Roperb2435692016-02-02 22:06:51 -08001788 /*
1789 * We treat the cursor plane as always-on for the purposes of watermark
1790 * calculation. Until we have two-stage watermark programming merged,
1791 * this is necessary to avoid flickering.
1792 */
1793 int cpp = 4;
1794 int width = pstate->visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001795
Matt Roperb2435692016-02-02 22:06:51 -08001796 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001797 return 0;
1798
Matt Roper7221fc32015-09-24 15:53:08 -07001799 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1800 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001801 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001802}
1803
Paulo Zanonicca32e92013-05-31 11:45:06 -03001804/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001805static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001806 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001807 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001808{
Ville Syrjäläac484962016-01-20 21:05:26 +02001809 int cpp = pstate->base.fb ?
1810 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001811
Matt Roper7221fc32015-09-24 15:53:08 -07001812 if (!cstate->base.active || !pstate->visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001813 return 0;
1814
Ville Syrjäläac484962016-01-20 21:05:26 +02001815 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001816}
1817
Ville Syrjälä158ae642013-08-07 13:28:19 +03001818static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1819{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001820 if (INTEL_INFO(dev)->gen >= 8)
1821 return 3072;
1822 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001823 return 768;
1824 else
1825 return 512;
1826}
1827
Ville Syrjälä4e975082014-03-07 18:32:11 +02001828static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1829 int level, bool is_sprite)
1830{
1831 if (INTEL_INFO(dev)->gen >= 8)
1832 /* BDW primary/sprite plane watermarks */
1833 return level == 0 ? 255 : 2047;
1834 else if (INTEL_INFO(dev)->gen >= 7)
1835 /* IVB/HSW primary/sprite plane watermarks */
1836 return level == 0 ? 127 : 1023;
1837 else if (!is_sprite)
1838 /* ILK/SNB primary plane watermarks */
1839 return level == 0 ? 127 : 511;
1840 else
1841 /* ILK/SNB sprite plane watermarks */
1842 return level == 0 ? 63 : 255;
1843}
1844
1845static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1846 int level)
1847{
1848 if (INTEL_INFO(dev)->gen >= 7)
1849 return level == 0 ? 63 : 255;
1850 else
1851 return level == 0 ? 31 : 63;
1852}
1853
1854static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1855{
1856 if (INTEL_INFO(dev)->gen >= 8)
1857 return 31;
1858 else
1859 return 15;
1860}
1861
Ville Syrjälä158ae642013-08-07 13:28:19 +03001862/* Calculate the maximum primary/sprite plane watermark */
1863static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1864 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001865 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001866 enum intel_ddb_partitioning ddb_partitioning,
1867 bool is_sprite)
1868{
1869 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001870
1871 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001872 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001873 return 0;
1874
1875 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001876 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001877 fifo_size /= INTEL_INFO(dev)->num_pipes;
1878
1879 /*
1880 * For some reason the non self refresh
1881 * FIFO size is only half of the self
1882 * refresh FIFO size on ILK/SNB.
1883 */
1884 if (INTEL_INFO(dev)->gen <= 6)
1885 fifo_size /= 2;
1886 }
1887
Ville Syrjälä240264f2013-08-07 13:29:12 +03001888 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001889 /* level 0 is always calculated with 1:1 split */
1890 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1891 if (is_sprite)
1892 fifo_size *= 5;
1893 fifo_size /= 6;
1894 } else {
1895 fifo_size /= 2;
1896 }
1897 }
1898
1899 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001900 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001901}
1902
1903/* Calculate the maximum cursor plane watermark */
1904static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001905 int level,
1906 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001907{
1908 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001909 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001910 return 64;
1911
1912 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001913 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001914}
1915
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001916static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001917 int level,
1918 const struct intel_wm_config *config,
1919 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001920 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001921{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001922 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1923 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1924 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001925 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001926}
1927
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001928static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1929 int level,
1930 struct ilk_wm_maximums *max)
1931{
1932 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1933 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1934 max->cur = ilk_cursor_wm_reg_max(dev, level);
1935 max->fbc = ilk_fbc_wm_reg_max(dev);
1936}
1937
Ville Syrjäläd9395652013-10-09 19:18:10 +03001938static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001939 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001940 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001941{
1942 bool ret;
1943
1944 /* already determined to be invalid? */
1945 if (!result->enable)
1946 return false;
1947
1948 result->enable = result->pri_val <= max->pri &&
1949 result->spr_val <= max->spr &&
1950 result->cur_val <= max->cur;
1951
1952 ret = result->enable;
1953
1954 /*
1955 * HACK until we can pre-compute everything,
1956 * and thus fail gracefully if LP0 watermarks
1957 * are exceeded...
1958 */
1959 if (level == 0 && !result->enable) {
1960 if (result->pri_val > max->pri)
1961 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
1962 level, result->pri_val, max->pri);
1963 if (result->spr_val > max->spr)
1964 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
1965 level, result->spr_val, max->spr);
1966 if (result->cur_val > max->cur)
1967 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
1968 level, result->cur_val, max->cur);
1969
1970 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
1971 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
1972 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
1973 result->enable = true;
1974 }
1975
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001976 return ret;
1977}
1978
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001979static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07001980 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03001981 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07001982 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07001983 struct intel_plane_state *pristate,
1984 struct intel_plane_state *sprstate,
1985 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001986 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03001987{
1988 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
1989 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
1990 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
1991
1992 /* WM1+ latency values stored in 0.5us units */
1993 if (level > 0) {
1994 pri_latency *= 5;
1995 spr_latency *= 5;
1996 cur_latency *= 5;
1997 }
1998
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001999 if (pristate) {
2000 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2001 pri_latency, level);
2002 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2003 }
2004
2005 if (sprstate)
2006 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2007
2008 if (curstate)
2009 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2010
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002011 result->enable = true;
2012}
2013
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002014static uint32_t
Matt Roperee91a152015-12-03 11:37:39 -08002015hsw_compute_linetime_wm(struct drm_device *dev,
2016 struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002017{
2018 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperee91a152015-12-03 11:37:39 -08002019 const struct drm_display_mode *adjusted_mode =
2020 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002021 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002022
Matt Roperee91a152015-12-03 11:37:39 -08002023 if (!cstate->base.active)
2024 return 0;
2025 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2026 return 0;
2027 if (WARN_ON(dev_priv->cdclk_freq == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002028 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002029
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002030 /* The WM are computed with base on how long it takes to fill a single
2031 * row at the given clock rate, multiplied by 8.
2032 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002033 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2034 adjusted_mode->crtc_clock);
2035 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä05024da2015-06-03 15:45:08 +03002036 dev_priv->cdclk_freq);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002037
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002038 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2039 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002040}
2041
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002042static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002043{
2044 struct drm_i915_private *dev_priv = dev->dev_private;
2045
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002046 if (IS_GEN9(dev)) {
2047 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002048 int ret, i;
Vandana Kannan367294b2014-11-04 17:06:46 +00002049 int level, max_level = ilk_wm_max_level(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002050
2051 /* read the first set of memory latencies[0:3] */
2052 val = 0; /* data0 to be programmed to 0 for first set */
2053 mutex_lock(&dev_priv->rps.hw_lock);
2054 ret = sandybridge_pcode_read(dev_priv,
2055 GEN9_PCODE_READ_MEM_LATENCY,
2056 &val);
2057 mutex_unlock(&dev_priv->rps.hw_lock);
2058
2059 if (ret) {
2060 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2061 return;
2062 }
2063
2064 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2065 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2066 GEN9_MEM_LATENCY_LEVEL_MASK;
2067 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2068 GEN9_MEM_LATENCY_LEVEL_MASK;
2069 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2070 GEN9_MEM_LATENCY_LEVEL_MASK;
2071
2072 /* read the second set of memory latencies[4:7] */
2073 val = 1; /* data0 to be programmed to 1 for second set */
2074 mutex_lock(&dev_priv->rps.hw_lock);
2075 ret = sandybridge_pcode_read(dev_priv,
2076 GEN9_PCODE_READ_MEM_LATENCY,
2077 &val);
2078 mutex_unlock(&dev_priv->rps.hw_lock);
2079 if (ret) {
2080 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2081 return;
2082 }
2083
2084 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2085 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2086 GEN9_MEM_LATENCY_LEVEL_MASK;
2087 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2088 GEN9_MEM_LATENCY_LEVEL_MASK;
2089 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2090 GEN9_MEM_LATENCY_LEVEL_MASK;
2091
Vandana Kannan367294b2014-11-04 17:06:46 +00002092 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002093 * WaWmMemoryReadLatency:skl
2094 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002095 * punit doesn't take into account the read latency so we need
2096 * to add 2us to the various latency levels we retrieve from
2097 * the punit.
2098 * - W0 is a bit special in that it's the only level that
2099 * can't be disabled if we want to have display working, so
2100 * we always add 2us there.
2101 * - For levels >=1, punit returns 0us latency when they are
2102 * disabled, so we respect that and don't add 2us then
Vandana Kannan4f947382014-11-04 17:06:47 +00002103 *
2104 * Additionally, if a level n (n > 1) has a 0us latency, all
2105 * levels m (m >= n) need to be disabled. We make sure to
2106 * sanitize the values out of the punit to satisfy this
2107 * requirement.
Vandana Kannan367294b2014-11-04 17:06:46 +00002108 */
2109 wm[0] += 2;
2110 for (level = 1; level <= max_level; level++)
2111 if (wm[level] != 0)
2112 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002113 else {
2114 for (i = level + 1; i <= max_level; i++)
2115 wm[i] = 0;
Vandana Kannan367294b2014-11-04 17:06:46 +00002116
Vandana Kannan4f947382014-11-04 17:06:47 +00002117 break;
2118 }
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002119 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002120 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2121
2122 wm[0] = (sskpd >> 56) & 0xFF;
2123 if (wm[0] == 0)
2124 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002125 wm[1] = (sskpd >> 4) & 0xFF;
2126 wm[2] = (sskpd >> 12) & 0xFF;
2127 wm[3] = (sskpd >> 20) & 0x1FF;
2128 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002129 } else if (INTEL_INFO(dev)->gen >= 6) {
2130 uint32_t sskpd = I915_READ(MCH_SSKPD);
2131
2132 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2133 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2134 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2135 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002136 } else if (INTEL_INFO(dev)->gen >= 5) {
2137 uint32_t mltr = I915_READ(MLTR_ILK);
2138
2139 /* ILK primary LP0 latency is 700 ns */
2140 wm[0] = 7;
2141 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2142 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002143 }
2144}
2145
Ville Syrjälä53615a52013-08-01 16:18:50 +03002146static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2147{
2148 /* ILK sprite LP0 latency is 1300 ns */
2149 if (INTEL_INFO(dev)->gen == 5)
2150 wm[0] = 13;
2151}
2152
2153static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2154{
2155 /* ILK cursor LP0 latency is 1300 ns */
2156 if (INTEL_INFO(dev)->gen == 5)
2157 wm[0] = 13;
2158
2159 /* WaDoubleCursorLP3Latency:ivb */
2160 if (IS_IVYBRIDGE(dev))
2161 wm[3] *= 2;
2162}
2163
Damien Lespiau546c81f2014-05-13 15:30:26 +01002164int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002165{
2166 /* how many WM levels are we expecting */
Damien Lespiaub6e742f2015-05-09 02:05:55 +01002167 if (INTEL_INFO(dev)->gen >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002168 return 7;
2169 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002170 return 4;
2171 else if (INTEL_INFO(dev)->gen >= 6)
2172 return 3;
2173 else
2174 return 2;
2175}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002176
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002177static void intel_print_wm_latency(struct drm_device *dev,
2178 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002179 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002180{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002181 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002182
2183 for (level = 0; level <= max_level; level++) {
2184 unsigned int latency = wm[level];
2185
2186 if (latency == 0) {
2187 DRM_ERROR("%s WM%d latency not provided\n",
2188 name, level);
2189 continue;
2190 }
2191
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002192 /*
2193 * - latencies are in us on gen9.
2194 * - before then, WM1+ latency values are in 0.5us units
2195 */
2196 if (IS_GEN9(dev))
2197 latency *= 10;
2198 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002199 latency *= 5;
2200
2201 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2202 name, level, wm[level],
2203 latency / 10, latency % 10);
2204 }
2205}
2206
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002207static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2208 uint16_t wm[5], uint16_t min)
2209{
2210 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2211
2212 if (wm[0] >= min)
2213 return false;
2214
2215 wm[0] = max(wm[0], min);
2216 for (level = 1; level <= max_level; level++)
2217 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2218
2219 return true;
2220}
2221
2222static void snb_wm_latency_quirk(struct drm_device *dev)
2223{
2224 struct drm_i915_private *dev_priv = dev->dev_private;
2225 bool changed;
2226
2227 /*
2228 * The BIOS provided WM memory latency values are often
2229 * inadequate for high resolution displays. Adjust them.
2230 */
2231 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2232 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2233 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2234
2235 if (!changed)
2236 return;
2237
2238 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2239 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2240 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2241 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2242}
2243
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002244static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002245{
2246 struct drm_i915_private *dev_priv = dev->dev_private;
2247
2248 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2249
2250 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2251 sizeof(dev_priv->wm.pri_latency));
2252 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2253 sizeof(dev_priv->wm.pri_latency));
2254
2255 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2256 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002257
2258 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2259 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2260 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002261
2262 if (IS_GEN6(dev))
2263 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002264}
2265
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002266static void skl_setup_wm_latency(struct drm_device *dev)
2267{
2268 struct drm_i915_private *dev_priv = dev->dev_private;
2269
2270 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
2271 intel_print_wm_latency(dev, "Gen9 Plane", dev_priv->wm.skl_latency);
2272}
2273
Matt Ropered4a6a72016-02-23 17:20:13 -08002274static bool ilk_validate_pipe_wm(struct drm_device *dev,
2275 struct intel_pipe_wm *pipe_wm)
2276{
2277 /* LP0 watermark maximums depend on this pipe alone */
2278 const struct intel_wm_config config = {
2279 .num_pipes_active = 1,
2280 .sprites_enabled = pipe_wm->sprites_enabled,
2281 .sprites_scaled = pipe_wm->sprites_scaled,
2282 };
2283 struct ilk_wm_maximums max;
2284
2285 /* LP0 watermarks always use 1/2 DDB partitioning */
2286 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2287
2288 /* At least LP0 must be valid */
2289 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2290 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2291 return false;
2292 }
2293
2294 return true;
2295}
2296
Matt Roper261a27d2015-10-08 15:28:25 -07002297/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002298static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002299{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002300 struct drm_atomic_state *state = cstate->base.state;
2301 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002302 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002303 struct drm_device *dev = state->dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002304 const struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper43d59ed2015-09-24 15:53:07 -07002305 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002306 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002307 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002308 struct intel_plane_state *curstate = NULL;
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002309 int level, max_level = ilk_wm_max_level(dev), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002310 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002311
Matt Roper86c8bbb2015-09-24 15:53:16 -07002312 pipe_wm = &cstate->wm.optimal.ilk;
2313
Matt Roper43d59ed2015-09-24 15:53:07 -07002314 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002315 struct intel_plane_state *ps;
2316
2317 ps = intel_atomic_get_existing_plane_state(state,
2318 intel_plane);
2319 if (!ps)
2320 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002321
2322 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002323 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002324 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002325 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002326 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002327 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002328 }
2329
Matt Ropered4a6a72016-02-23 17:20:13 -08002330 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002331 if (sprstate) {
2332 pipe_wm->sprites_enabled = sprstate->visible;
2333 pipe_wm->sprites_scaled = sprstate->visible &&
2334 (drm_rect_width(&sprstate->dst) != drm_rect_width(&sprstate->src) >> 16 ||
2335 drm_rect_height(&sprstate->dst) != drm_rect_height(&sprstate->src) >> 16);
2336 }
2337
Matt Roper43d59ed2015-09-24 15:53:07 -07002338
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002339 usable_level = max_level;
2340
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002341 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002342 if (INTEL_INFO(dev)->gen <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002343 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002344
2345 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002346 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002347 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002348
Matt Roper86c8bbb2015-09-24 15:53:16 -07002349 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
2350 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002351
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002352 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Matt Roperee91a152015-12-03 11:37:39 -08002353 pipe_wm->linetime = hsw_compute_linetime_wm(dev, cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002354
Matt Ropered4a6a72016-02-23 17:20:13 -08002355 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002356 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002357
2358 ilk_compute_wm_reg_maximums(dev, 1, &max);
2359
2360 for (level = 1; level <= max_level; level++) {
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002361 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002362
Matt Roper86c8bbb2015-09-24 15:53:16 -07002363 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002364 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002365
2366 /*
2367 * Disable any watermark level that exceeds the
2368 * register maximums since such watermarks are
2369 * always invalid.
2370 */
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002371 if (level > usable_level) {
2372 wm->enable = false;
2373 } else if (!ilk_validate_wm_level(level, &max, wm)) {
2374 wm->enable = false;
2375 usable_level = level;
2376 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002377 }
2378
Matt Roper86c8bbb2015-09-24 15:53:16 -07002379 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002380}
2381
2382/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002383 * Build a set of 'intermediate' watermark values that satisfy both the old
2384 * state and the new state. These can be programmed to the hardware
2385 * immediately.
2386 */
2387static int ilk_compute_intermediate_wm(struct drm_device *dev,
2388 struct intel_crtc *intel_crtc,
2389 struct intel_crtc_state *newstate)
2390{
2391 struct intel_pipe_wm *a = &newstate->wm.intermediate;
2392 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
2393 int level, max_level = ilk_wm_max_level(dev);
2394
2395 /*
2396 * Start with the final, target watermarks, then combine with the
2397 * currently active watermarks to get values that are safe both before
2398 * and after the vblank.
2399 */
2400 *a = newstate->wm.optimal.ilk;
2401 a->pipe_enabled |= b->pipe_enabled;
2402 a->sprites_enabled |= b->sprites_enabled;
2403 a->sprites_scaled |= b->sprites_scaled;
2404
2405 for (level = 0; level <= max_level; level++) {
2406 struct intel_wm_level *a_wm = &a->wm[level];
2407 const struct intel_wm_level *b_wm = &b->wm[level];
2408
2409 a_wm->enable &= b_wm->enable;
2410 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2411 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2412 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2413 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2414 }
2415
2416 /*
2417 * We need to make sure that these merged watermark values are
2418 * actually a valid configuration themselves. If they're not,
2419 * there's no safe way to transition from the old state to
2420 * the new state, so we need to fail the atomic transaction.
2421 */
2422 if (!ilk_validate_pipe_wm(dev, a))
2423 return -EINVAL;
2424
2425 /*
2426 * If our intermediate WM are identical to the final WM, then we can
2427 * omit the post-vblank programming; only update if it's different.
2428 */
2429 if (memcmp(a, &newstate->wm.optimal.ilk, sizeof(*a)) == 0)
2430 newstate->wm.need_postvbl_update = false;
2431
2432 return 0;
2433}
2434
2435/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002436 * Merge the watermarks from all active pipes for a specific level.
2437 */
2438static void ilk_merge_wm_level(struct drm_device *dev,
2439 int level,
2440 struct intel_wm_level *ret_wm)
2441{
2442 const struct intel_crtc *intel_crtc;
2443
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002444 ret_wm->enable = true;
2445
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002446 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002447 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002448 const struct intel_wm_level *wm = &active->wm[level];
2449
2450 if (!active->pipe_enabled)
2451 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002452
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002453 /*
2454 * The watermark values may have been used in the past,
2455 * so we must maintain them in the registers for some
2456 * time even if the level is now disabled.
2457 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002458 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002459 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002460
2461 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2462 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2463 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2464 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2465 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002466}
2467
2468/*
2469 * Merge all low power watermarks for all active pipes.
2470 */
2471static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002472 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002473 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002474 struct intel_pipe_wm *merged)
2475{
Paulo Zanoni7733b492015-07-07 15:26:04 -03002476 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002477 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002478 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002479
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002480 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2481 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2482 config->num_pipes_active > 1)
2483 return;
2484
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002485 /* ILK: FBC WM must be disabled always */
2486 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002487
2488 /* merge each WM1+ level */
2489 for (level = 1; level <= max_level; level++) {
2490 struct intel_wm_level *wm = &merged->wm[level];
2491
2492 ilk_merge_wm_level(dev, level, wm);
2493
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002494 if (level > last_enabled_level)
2495 wm->enable = false;
2496 else if (!ilk_validate_wm_level(level, max, wm))
2497 /* make sure all following levels get disabled */
2498 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002499
2500 /*
2501 * The spec says it is preferred to disable
2502 * FBC WMs instead of disabling a WM level.
2503 */
2504 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002505 if (wm->enable)
2506 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002507 wm->fbc_val = 0;
2508 }
2509 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002510
2511 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2512 /*
2513 * FIXME this is racy. FBC might get enabled later.
2514 * What we should check here is whether FBC can be
2515 * enabled sometime later.
2516 */
Paulo Zanoni7733b492015-07-07 15:26:04 -03002517 if (IS_GEN5(dev) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002518 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002519 for (level = 2; level <= max_level; level++) {
2520 struct intel_wm_level *wm = &merged->wm[level];
2521
2522 wm->enable = false;
2523 }
2524 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002525}
2526
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002527static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2528{
2529 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2530 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2531}
2532
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002533/* The value we need to program into the WM_LPx latency field */
2534static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2535{
2536 struct drm_i915_private *dev_priv = dev->dev_private;
2537
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002538 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002539 return 2 * level;
2540 else
2541 return dev_priv->wm.pri_latency[level];
2542}
2543
Imre Deak820c1982013-12-17 14:46:36 +02002544static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002545 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002546 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002547 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002548{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002549 struct intel_crtc *intel_crtc;
2550 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002551
Ville Syrjälä0362c782013-10-09 19:17:57 +03002552 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002553 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002554
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002555 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002556 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002557 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002558
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002559 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002560
Ville Syrjälä0362c782013-10-09 19:17:57 +03002561 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002562
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002563 /*
2564 * Maintain the watermark values even if the level is
2565 * disabled. Doing otherwise could cause underruns.
2566 */
2567 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002568 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002569 (r->pri_val << WM1_LP_SR_SHIFT) |
2570 r->cur_val;
2571
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002572 if (r->enable)
2573 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2574
Ville Syrjälä416f4722013-11-02 21:07:46 -07002575 if (INTEL_INFO(dev)->gen >= 8)
2576 results->wm_lp[wm_lp - 1] |=
2577 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2578 else
2579 results->wm_lp[wm_lp - 1] |=
2580 r->fbc_val << WM1_LP_FBC_SHIFT;
2581
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002582 /*
2583 * Always set WM1S_LP_EN when spr_val != 0, even if the
2584 * level is disabled. Doing otherwise could cause underruns.
2585 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002586 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2587 WARN_ON(wm_lp != 1);
2588 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2589 } else
2590 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002591 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002592
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002593 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002594 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002595 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002596 const struct intel_wm_level *r =
2597 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002598
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002599 if (WARN_ON(!r->enable))
2600 continue;
2601
Matt Ropered4a6a72016-02-23 17:20:13 -08002602 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002603
2604 results->wm_pipe[pipe] =
2605 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2606 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2607 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002608 }
2609}
2610
Paulo Zanoni861f3382013-05-31 10:19:21 -03002611/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2612 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002613static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002614 struct intel_pipe_wm *r1,
2615 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002616{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002617 int level, max_level = ilk_wm_max_level(dev);
2618 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002619
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002620 for (level = 1; level <= max_level; level++) {
2621 if (r1->wm[level].enable)
2622 level1 = level;
2623 if (r2->wm[level].enable)
2624 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002625 }
2626
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002627 if (level1 == level2) {
2628 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002629 return r2;
2630 else
2631 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002632 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002633 return r1;
2634 } else {
2635 return r2;
2636 }
2637}
2638
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002639/* dirty bits used to track which watermarks need changes */
2640#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2641#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2642#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2643#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2644#define WM_DIRTY_FBC (1 << 24)
2645#define WM_DIRTY_DDB (1 << 25)
2646
Damien Lespiau055e3932014-08-18 13:49:10 +01002647static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002648 const struct ilk_wm_values *old,
2649 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002650{
2651 unsigned int dirty = 0;
2652 enum pipe pipe;
2653 int wm_lp;
2654
Damien Lespiau055e3932014-08-18 13:49:10 +01002655 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002656 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2657 dirty |= WM_DIRTY_LINETIME(pipe);
2658 /* Must disable LP1+ watermarks too */
2659 dirty |= WM_DIRTY_LP_ALL;
2660 }
2661
2662 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2663 dirty |= WM_DIRTY_PIPE(pipe);
2664 /* Must disable LP1+ watermarks too */
2665 dirty |= WM_DIRTY_LP_ALL;
2666 }
2667 }
2668
2669 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2670 dirty |= WM_DIRTY_FBC;
2671 /* Must disable LP1+ watermarks too */
2672 dirty |= WM_DIRTY_LP_ALL;
2673 }
2674
2675 if (old->partitioning != new->partitioning) {
2676 dirty |= WM_DIRTY_DDB;
2677 /* Must disable LP1+ watermarks too */
2678 dirty |= WM_DIRTY_LP_ALL;
2679 }
2680
2681 /* LP1+ watermarks already deemed dirty, no need to continue */
2682 if (dirty & WM_DIRTY_LP_ALL)
2683 return dirty;
2684
2685 /* Find the lowest numbered LP1+ watermark in need of an update... */
2686 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2687 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2688 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2689 break;
2690 }
2691
2692 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2693 for (; wm_lp <= 3; wm_lp++)
2694 dirty |= WM_DIRTY_LP(wm_lp);
2695
2696 return dirty;
2697}
2698
Ville Syrjälä8553c182013-12-05 15:51:39 +02002699static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2700 unsigned int dirty)
2701{
Imre Deak820c1982013-12-17 14:46:36 +02002702 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002703 bool changed = false;
2704
2705 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2706 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2707 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2708 changed = true;
2709 }
2710 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2711 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2712 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2713 changed = true;
2714 }
2715 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2716 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2717 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2718 changed = true;
2719 }
2720
2721 /*
2722 * Don't touch WM1S_LP_EN here.
2723 * Doing so could cause underruns.
2724 */
2725
2726 return changed;
2727}
2728
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002729/*
2730 * The spec says we shouldn't write when we don't need, because every write
2731 * causes WMs to be re-evaluated, expending some power.
2732 */
Imre Deak820c1982013-12-17 14:46:36 +02002733static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2734 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002735{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002736 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002737 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002738 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002739 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002740
Damien Lespiau055e3932014-08-18 13:49:10 +01002741 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002742 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002743 return;
2744
Ville Syrjälä8553c182013-12-05 15:51:39 +02002745 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002746
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002747 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002748 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002749 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002750 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002751 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002752 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2753
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002754 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002755 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002756 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002757 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002758 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002759 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2760
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002761 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002762 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002763 val = I915_READ(WM_MISC);
2764 if (results->partitioning == INTEL_DDB_PART_1_2)
2765 val &= ~WM_MISC_DATA_PARTITION_5_6;
2766 else
2767 val |= WM_MISC_DATA_PARTITION_5_6;
2768 I915_WRITE(WM_MISC, val);
2769 } else {
2770 val = I915_READ(DISP_ARB_CTL2);
2771 if (results->partitioning == INTEL_DDB_PART_1_2)
2772 val &= ~DISP_DATA_PARTITION_5_6;
2773 else
2774 val |= DISP_DATA_PARTITION_5_6;
2775 I915_WRITE(DISP_ARB_CTL2, val);
2776 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002777 }
2778
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002779 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002780 val = I915_READ(DISP_ARB_CTL);
2781 if (results->enable_fbc_wm)
2782 val &= ~DISP_FBC_WM_DIS;
2783 else
2784 val |= DISP_FBC_WM_DIS;
2785 I915_WRITE(DISP_ARB_CTL, val);
2786 }
2787
Imre Deak954911e2013-12-17 14:46:34 +02002788 if (dirty & WM_DIRTY_LP(1) &&
2789 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2790 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2791
2792 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002793 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2794 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2795 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2796 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2797 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002798
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002799 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002800 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002801 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002802 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002803 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002804 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002805
2806 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002807}
2808
Matt Ropered4a6a72016-02-23 17:20:13 -08002809bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002810{
2811 struct drm_i915_private *dev_priv = dev->dev_private;
2812
2813 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2814}
2815
Damien Lespiaub9cec072014-11-04 17:06:43 +00002816/*
2817 * On gen9, we need to allocate Display Data Buffer (DDB) portions to the
2818 * different active planes.
2819 */
2820
2821#define SKL_DDB_SIZE 896 /* in blocks */
Damien Lespiau43d735a2015-03-17 11:39:34 +02002822#define BXT_DDB_SIZE 512
Damien Lespiaub9cec072014-11-04 17:06:43 +00002823
Matt Roper024c9042015-09-24 15:53:11 -07002824/*
2825 * Return the index of a plane in the SKL DDB and wm result arrays. Primary
2826 * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and
2827 * other universal planes are in indices 1..n. Note that this may leave unused
2828 * indices between the top "sprite" plane and the cursor.
2829 */
2830static int
2831skl_wm_plane_id(const struct intel_plane *plane)
2832{
2833 switch (plane->base.type) {
2834 case DRM_PLANE_TYPE_PRIMARY:
2835 return 0;
2836 case DRM_PLANE_TYPE_CURSOR:
2837 return PLANE_CURSOR;
2838 case DRM_PLANE_TYPE_OVERLAY:
2839 return plane->plane + 1;
2840 default:
2841 MISSING_CASE(plane->base.type);
2842 return plane->plane;
2843 }
2844}
2845
Damien Lespiaub9cec072014-11-04 17:06:43 +00002846static void
2847skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07002848 const struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00002849 const struct intel_wm_config *config,
Damien Lespiaub9cec072014-11-04 17:06:43 +00002850 struct skl_ddb_entry *alloc /* out */)
2851{
Matt Roper024c9042015-09-24 15:53:11 -07002852 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002853 struct drm_crtc *crtc;
2854 unsigned int pipe_size, ddb_size;
2855 int nth_active_pipe;
2856
Matt Roper024c9042015-09-24 15:53:11 -07002857 if (!cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00002858 alloc->start = 0;
2859 alloc->end = 0;
2860 return;
2861 }
2862
Damien Lespiau43d735a2015-03-17 11:39:34 +02002863 if (IS_BROXTON(dev))
2864 ddb_size = BXT_DDB_SIZE;
2865 else
2866 ddb_size = SKL_DDB_SIZE;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002867
2868 ddb_size -= 4; /* 4 blocks for bypass path allocation */
2869
2870 nth_active_pipe = 0;
2871 for_each_crtc(dev, crtc) {
Matt Roper3ef00282015-03-09 10:19:24 -07002872 if (!to_intel_crtc(crtc)->active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002873 continue;
2874
2875 if (crtc == for_crtc)
2876 break;
2877
2878 nth_active_pipe++;
2879 }
2880
2881 pipe_size = ddb_size / config->num_pipes_active;
2882 alloc->start = nth_active_pipe * ddb_size / config->num_pipes_active;
Damien Lespiau16160e32014-11-04 17:06:53 +00002883 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002884}
2885
2886static unsigned int skl_cursor_allocation(const struct intel_wm_config *config)
2887{
2888 if (config->num_pipes_active == 1)
2889 return 32;
2890
2891 return 8;
2892}
2893
Damien Lespiaua269c582014-11-04 17:06:49 +00002894static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
2895{
2896 entry->start = reg & 0x3ff;
2897 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00002898 if (entry->end)
2899 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00002900}
2901
Damien Lespiau08db6652014-11-04 17:06:52 +00002902void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2903 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00002904{
Damien Lespiaua269c582014-11-04 17:06:49 +00002905 enum pipe pipe;
2906 int plane;
2907 u32 val;
2908
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02002909 memset(ddb, 0, sizeof(*ddb));
2910
Damien Lespiaua269c582014-11-04 17:06:49 +00002911 for_each_pipe(dev_priv, pipe) {
Imre Deak4d800032016-02-17 16:31:29 +02002912 enum intel_display_power_domain power_domain;
2913
2914 power_domain = POWER_DOMAIN_PIPE(pipe);
2915 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02002916 continue;
2917
Damien Lespiaudd740782015-02-28 14:54:08 +00002918 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00002919 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
2920 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
2921 val);
2922 }
2923
2924 val = I915_READ(CUR_BUF_CFG(pipe));
Matt Roper4969d332015-09-24 15:53:10 -07002925 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
2926 val);
Imre Deak4d800032016-02-17 16:31:29 +02002927
2928 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00002929 }
2930}
2931
Damien Lespiaub9cec072014-11-04 17:06:43 +00002932static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07002933skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
2934 const struct drm_plane_state *pstate,
2935 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002936{
Matt Roper024c9042015-09-24 15:53:11 -07002937 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
2938 struct drm_framebuffer *fb = pstate->fb;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002939
2940 /* for planar format */
Matt Roper024c9042015-09-24 15:53:11 -07002941 if (fb->pixel_format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002942 if (y) /* y-plane data rate */
Matt Roper024c9042015-09-24 15:53:11 -07002943 return intel_crtc->config->pipe_src_w *
2944 intel_crtc->config->pipe_src_h *
2945 drm_format_plane_cpp(fb->pixel_format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002946 else /* uv-plane data rate */
Matt Roper024c9042015-09-24 15:53:11 -07002947 return (intel_crtc->config->pipe_src_w/2) *
2948 (intel_crtc->config->pipe_src_h/2) *
2949 drm_format_plane_cpp(fb->pixel_format, 1);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002950 }
2951
2952 /* for packed formats */
Matt Roper024c9042015-09-24 15:53:11 -07002953 return intel_crtc->config->pipe_src_w *
2954 intel_crtc->config->pipe_src_h *
2955 drm_format_plane_cpp(fb->pixel_format, 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002956}
2957
2958/*
2959 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
2960 * a 8192x4096@32bpp framebuffer:
2961 * 3 * 4096 * 8192 * 4 < 2^32
2962 */
2963static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07002964skl_get_total_relative_data_rate(const struct intel_crtc_state *cstate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002965{
Matt Roper024c9042015-09-24 15:53:11 -07002966 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
2967 struct drm_device *dev = intel_crtc->base.dev;
2968 const struct intel_plane *intel_plane;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002969 unsigned int total_data_rate = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002970
Matt Roper024c9042015-09-24 15:53:11 -07002971 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
2972 const struct drm_plane_state *pstate = intel_plane->base.state;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002973
Matt Roper024c9042015-09-24 15:53:11 -07002974 if (pstate->fb == NULL)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002975 continue;
2976
Matt Roper024c9042015-09-24 15:53:11 -07002977 if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
2978 continue;
2979
2980 /* packed/uv */
2981 total_data_rate += skl_plane_relative_data_rate(cstate,
2982 pstate,
2983 0);
2984
2985 if (pstate->fb->pixel_format == DRM_FORMAT_NV12)
2986 /* y-plane */
2987 total_data_rate += skl_plane_relative_data_rate(cstate,
2988 pstate,
2989 1);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002990 }
2991
2992 return total_data_rate;
2993}
2994
2995static void
Matt Roper024c9042015-09-24 15:53:11 -07002996skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00002997 struct skl_ddb_allocation *ddb /* out */)
2998{
Matt Roper024c9042015-09-24 15:53:11 -07002999 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003000 struct drm_device *dev = crtc->dev;
Matt Roperaa363132015-09-24 15:53:18 -07003001 struct drm_i915_private *dev_priv = to_i915(dev);
3002 struct intel_wm_config *config = &dev_priv->wm.config;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003004 struct intel_plane *intel_plane;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003005 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003006 struct skl_ddb_entry *alloc = &ddb->pipe[pipe];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003007 uint16_t alloc_size, start, cursor_blocks;
Damien Lespiau80958152015-02-09 13:35:10 +00003008 uint16_t minimum[I915_MAX_PLANES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003009 uint16_t y_minimum[I915_MAX_PLANES];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003010 unsigned int total_data_rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003011
Matt Roper024c9042015-09-24 15:53:11 -07003012 skl_ddb_get_pipe_allocation_limits(dev, cstate, config, alloc);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003013 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003014 if (alloc_size == 0) {
3015 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roper4969d332015-09-24 15:53:10 -07003016 memset(&ddb->plane[pipe][PLANE_CURSOR], 0,
3017 sizeof(ddb->plane[pipe][PLANE_CURSOR]));
Damien Lespiaub9cec072014-11-04 17:06:43 +00003018 return;
3019 }
3020
3021 cursor_blocks = skl_cursor_allocation(config);
Matt Roper4969d332015-09-24 15:53:10 -07003022 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - cursor_blocks;
3023 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003024
3025 alloc_size -= cursor_blocks;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003026 alloc->end -= cursor_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003027
Damien Lespiau80958152015-02-09 13:35:10 +00003028 /* 1. Allocate the mininum required blocks for each active plane */
Matt Roper024c9042015-09-24 15:53:11 -07003029 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3030 struct drm_plane *plane = &intel_plane->base;
3031 struct drm_framebuffer *fb = plane->state->fb;
3032 int id = skl_wm_plane_id(intel_plane);
Damien Lespiau80958152015-02-09 13:35:10 +00003033
Matt Roper024c9042015-09-24 15:53:11 -07003034 if (fb == NULL)
3035 continue;
3036 if (plane->type == DRM_PLANE_TYPE_CURSOR)
Damien Lespiau80958152015-02-09 13:35:10 +00003037 continue;
3038
Matt Roper024c9042015-09-24 15:53:11 -07003039 minimum[id] = 8;
3040 alloc_size -= minimum[id];
3041 y_minimum[id] = (fb->pixel_format == DRM_FORMAT_NV12) ? 8 : 0;
3042 alloc_size -= y_minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00003043 }
3044
Damien Lespiaub9cec072014-11-04 17:06:43 +00003045 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003046 * 2. Distribute the remaining space in proportion to the amount of
3047 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003048 *
3049 * FIXME: we may not allocate every single block here.
3050 */
Matt Roper024c9042015-09-24 15:53:11 -07003051 total_data_rate = skl_get_total_relative_data_rate(cstate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003052
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003053 start = alloc->start;
Matt Roper024c9042015-09-24 15:53:11 -07003054 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3055 struct drm_plane *plane = &intel_plane->base;
3056 struct drm_plane_state *pstate = intel_plane->base.state;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003057 unsigned int data_rate, y_data_rate;
3058 uint16_t plane_blocks, y_plane_blocks = 0;
Matt Roper024c9042015-09-24 15:53:11 -07003059 int id = skl_wm_plane_id(intel_plane);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003060
Matt Roper024c9042015-09-24 15:53:11 -07003061 if (pstate->fb == NULL)
3062 continue;
3063 if (plane->type == DRM_PLANE_TYPE_CURSOR)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003064 continue;
3065
Matt Roper024c9042015-09-24 15:53:11 -07003066 data_rate = skl_plane_relative_data_rate(cstate, pstate, 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003067
3068 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003069 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003070 * promote the expression to 64 bits to avoid overflowing, the
3071 * result is < available as data_rate / total_data_rate < 1
3072 */
Matt Roper024c9042015-09-24 15:53:11 -07003073 plane_blocks = minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00003074 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3075 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003076
Matt Roper024c9042015-09-24 15:53:11 -07003077 ddb->plane[pipe][id].start = start;
3078 ddb->plane[pipe][id].end = start + plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003079
3080 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003081
3082 /*
3083 * allocation for y_plane part of planar format:
3084 */
Matt Roper024c9042015-09-24 15:53:11 -07003085 if (pstate->fb->pixel_format == DRM_FORMAT_NV12) {
3086 y_data_rate = skl_plane_relative_data_rate(cstate,
3087 pstate,
3088 1);
3089 y_plane_blocks = y_minimum[id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003090 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3091 total_data_rate);
3092
Matt Roper024c9042015-09-24 15:53:11 -07003093 ddb->y_plane[pipe][id].start = start;
3094 ddb->y_plane[pipe][id].end = start + y_plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003095
3096 start += y_plane_blocks;
3097 }
3098
Damien Lespiaub9cec072014-11-04 17:06:43 +00003099 }
3100
3101}
3102
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02003103static uint32_t skl_pipe_pixel_rate(const struct intel_crtc_state *config)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003104{
3105 /* TODO: Take into account the scalers once we support them */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02003106 return config->base.adjusted_mode.crtc_clock;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003107}
3108
3109/*
3110 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003111 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003112 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3113 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3114*/
Ville Syrjäläac484962016-01-20 21:05:26 +02003115static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003116{
3117 uint32_t wm_intermediate_val, ret;
3118
3119 if (latency == 0)
3120 return UINT_MAX;
3121
Ville Syrjäläac484962016-01-20 21:05:26 +02003122 wm_intermediate_val = latency * pixel_rate * cpp / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003123 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3124
3125 return ret;
3126}
3127
3128static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02003129 uint32_t horiz_pixels, uint8_t cpp,
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003130 uint64_t tiling, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003131{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003132 uint32_t ret;
3133 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3134 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003135
3136 if (latency == 0)
3137 return UINT_MAX;
3138
Ville Syrjäläac484962016-01-20 21:05:26 +02003139 plane_bytes_per_line = horiz_pixels * cpp;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003140
3141 if (tiling == I915_FORMAT_MOD_Y_TILED ||
3142 tiling == I915_FORMAT_MOD_Yf_TILED) {
3143 plane_bytes_per_line *= 4;
3144 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3145 plane_blocks_per_line /= 4;
3146 } else {
3147 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3148 }
3149
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003150 wm_intermediate_val = latency * pixel_rate;
3151 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003152 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003153
3154 return ret;
3155}
3156
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003157static bool skl_ddb_allocation_changed(const struct skl_ddb_allocation *new_ddb,
3158 const struct intel_crtc *intel_crtc)
3159{
3160 struct drm_device *dev = intel_crtc->base.dev;
3161 struct drm_i915_private *dev_priv = dev->dev_private;
3162 const struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003163
Kumar, Maheshe6d90022015-10-23 09:41:34 -07003164 /*
3165 * If ddb allocation of pipes changed, it may require recalculation of
3166 * watermarks
3167 */
3168 if (memcmp(new_ddb->pipe, cur_ddb->pipe, sizeof(new_ddb->pipe)))
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003169 return true;
3170
3171 return false;
3172}
3173
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003174static bool skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
Matt Roper024c9042015-09-24 15:53:11 -07003175 struct intel_crtc_state *cstate,
3176 struct intel_plane *intel_plane,
Damien Lespiauafb024a2014-11-04 17:06:59 +00003177 uint16_t ddb_allocation,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003178 int level,
Damien Lespiauafb024a2014-11-04 17:06:59 +00003179 uint16_t *out_blocks, /* out */
3180 uint8_t *out_lines /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003181{
Matt Roper024c9042015-09-24 15:53:11 -07003182 struct drm_plane *plane = &intel_plane->base;
3183 struct drm_framebuffer *fb = plane->state->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003184 uint32_t latency = dev_priv->wm.skl_latency[level];
3185 uint32_t method1, method2;
3186 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3187 uint32_t res_blocks, res_lines;
3188 uint32_t selected_result;
Ville Syrjäläac484962016-01-20 21:05:26 +02003189 uint8_t cpp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003190
Matt Roper024c9042015-09-24 15:53:11 -07003191 if (latency == 0 || !cstate->base.active || !fb)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003192 return false;
3193
Ville Syrjäläac484962016-01-20 21:05:26 +02003194 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Matt Roper024c9042015-09-24 15:53:11 -07003195 method1 = skl_wm_method1(skl_pipe_pixel_rate(cstate),
Ville Syrjäläac484962016-01-20 21:05:26 +02003196 cpp, latency);
Matt Roper024c9042015-09-24 15:53:11 -07003197 method2 = skl_wm_method2(skl_pipe_pixel_rate(cstate),
3198 cstate->base.adjusted_mode.crtc_htotal,
3199 cstate->pipe_src_w,
Ville Syrjäläac484962016-01-20 21:05:26 +02003200 cpp, fb->modifier[0],
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003201 latency);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003202
Ville Syrjäläac484962016-01-20 21:05:26 +02003203 plane_bytes_per_line = cstate->pipe_src_w * cpp;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003204 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003205
Matt Roper024c9042015-09-24 15:53:11 -07003206 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3207 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003208 uint32_t min_scanlines = 4;
3209 uint32_t y_tile_minimum;
Matt Roper024c9042015-09-24 15:53:11 -07003210 if (intel_rotation_90_or_270(plane->state->rotation)) {
Ville Syrjäläac484962016-01-20 21:05:26 +02003211 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
Matt Roper024c9042015-09-24 15:53:11 -07003212 drm_format_plane_cpp(fb->pixel_format, 1) :
3213 drm_format_plane_cpp(fb->pixel_format, 0);
3214
Ville Syrjäläac484962016-01-20 21:05:26 +02003215 switch (cpp) {
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003216 case 1:
3217 min_scanlines = 16;
3218 break;
3219 case 2:
3220 min_scanlines = 8;
3221 break;
3222 case 8:
3223 WARN(1, "Unsupported pixel depth for rotation");
kbuild test robot2f0b5792015-03-26 22:30:21 +08003224 }
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003225 }
3226 y_tile_minimum = plane_blocks_per_line * min_scanlines;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003227 selected_result = max(method2, y_tile_minimum);
3228 } else {
3229 if ((ddb_allocation / plane_blocks_per_line) >= 1)
3230 selected_result = min(method1, method2);
3231 else
3232 selected_result = method1;
3233 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003234
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003235 res_blocks = selected_result + 1;
3236 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003237
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003238 if (level >= 1 && level <= 7) {
Matt Roper024c9042015-09-24 15:53:11 -07003239 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3240 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003241 res_lines += 4;
3242 else
3243 res_blocks++;
3244 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003245
3246 if (res_blocks >= ddb_allocation || res_lines > 31)
Damien Lespiaue6d66172014-11-04 17:06:55 +00003247 return false;
3248
3249 *out_blocks = res_blocks;
3250 *out_lines = res_lines;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003251
3252 return true;
3253}
3254
3255static void skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3256 struct skl_ddb_allocation *ddb,
Matt Roper024c9042015-09-24 15:53:11 -07003257 struct intel_crtc_state *cstate,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003258 int level,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003259 struct skl_wm_level *result)
3260{
Matt Roper024c9042015-09-24 15:53:11 -07003261 struct drm_device *dev = dev_priv->dev;
3262 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
3263 struct intel_plane *intel_plane;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003264 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003265 enum pipe pipe = intel_crtc->pipe;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003266
Matt Roper024c9042015-09-24 15:53:11 -07003267 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3268 int i = skl_wm_plane_id(intel_plane);
3269
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003270 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
3271
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003272 result->plane_en[i] = skl_compute_plane_wm(dev_priv,
Matt Roper024c9042015-09-24 15:53:11 -07003273 cstate,
3274 intel_plane,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003275 ddb_blocks,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003276 level,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003277 &result->plane_res_b[i],
3278 &result->plane_res_l[i]);
3279 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003280}
3281
Damien Lespiau407b50f2014-11-04 17:06:57 +00003282static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003283skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003284{
Matt Roper024c9042015-09-24 15:53:11 -07003285 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003286 return 0;
3287
Matt Roper024c9042015-09-24 15:53:11 -07003288 if (WARN_ON(skl_pipe_pixel_rate(cstate) == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003289 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003290
Matt Roper024c9042015-09-24 15:53:11 -07003291 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
3292 skl_pipe_pixel_rate(cstate));
Damien Lespiau407b50f2014-11-04 17:06:57 +00003293}
3294
Matt Roper024c9042015-09-24 15:53:11 -07003295static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003296 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003297{
Matt Roper024c9042015-09-24 15:53:11 -07003298 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiau9414f562014-11-04 17:06:58 +00003299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003300 struct intel_plane *intel_plane;
Damien Lespiau9414f562014-11-04 17:06:58 +00003301
Matt Roper024c9042015-09-24 15:53:11 -07003302 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003303 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003304
3305 /* Until we know more, just disable transition WMs */
Matt Roper024c9042015-09-24 15:53:11 -07003306 for_each_intel_plane_on_crtc(crtc->dev, intel_crtc, intel_plane) {
3307 int i = skl_wm_plane_id(intel_plane);
3308
Damien Lespiau9414f562014-11-04 17:06:58 +00003309 trans_wm->plane_en[i] = false;
Matt Roper024c9042015-09-24 15:53:11 -07003310 }
Damien Lespiau407b50f2014-11-04 17:06:57 +00003311}
3312
Matt Roper024c9042015-09-24 15:53:11 -07003313static void skl_compute_pipe_wm(struct intel_crtc_state *cstate,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003314 struct skl_ddb_allocation *ddb,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003315 struct skl_pipe_wm *pipe_wm)
3316{
Matt Roper024c9042015-09-24 15:53:11 -07003317 struct drm_device *dev = cstate->base.crtc->dev;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003318 const struct drm_i915_private *dev_priv = dev->dev_private;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003319 int level, max_level = ilk_wm_max_level(dev);
3320
3321 for (level = 0; level <= max_level; level++) {
Matt Roper024c9042015-09-24 15:53:11 -07003322 skl_compute_wm_level(dev_priv, ddb, cstate,
3323 level, &pipe_wm->wm[level]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003324 }
Matt Roper024c9042015-09-24 15:53:11 -07003325 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003326
Matt Roper024c9042015-09-24 15:53:11 -07003327 skl_compute_transition_wm(cstate, &pipe_wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003328}
3329
3330static void skl_compute_wm_results(struct drm_device *dev,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003331 struct skl_pipe_wm *p_wm,
3332 struct skl_wm_values *r,
3333 struct intel_crtc *intel_crtc)
3334{
3335 int level, max_level = ilk_wm_max_level(dev);
3336 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau9414f562014-11-04 17:06:58 +00003337 uint32_t temp;
3338 int i;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003339
3340 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003341 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3342 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003343
3344 temp |= p_wm->wm[level].plane_res_l[i] <<
3345 PLANE_WM_LINES_SHIFT;
3346 temp |= p_wm->wm[level].plane_res_b[i];
3347 if (p_wm->wm[level].plane_en[i])
3348 temp |= PLANE_WM_EN;
3349
3350 r->plane[pipe][i][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003351 }
3352
3353 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003354
Matt Roper4969d332015-09-24 15:53:10 -07003355 temp |= p_wm->wm[level].plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3356 temp |= p_wm->wm[level].plane_res_b[PLANE_CURSOR];
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003357
Matt Roper4969d332015-09-24 15:53:10 -07003358 if (p_wm->wm[level].plane_en[PLANE_CURSOR])
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003359 temp |= PLANE_WM_EN;
3360
Matt Roper4969d332015-09-24 15:53:10 -07003361 r->plane[pipe][PLANE_CURSOR][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003362
3363 }
3364
Damien Lespiau9414f562014-11-04 17:06:58 +00003365 /* transition WMs */
3366 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3367 temp = 0;
3368 temp |= p_wm->trans_wm.plane_res_l[i] << PLANE_WM_LINES_SHIFT;
3369 temp |= p_wm->trans_wm.plane_res_b[i];
3370 if (p_wm->trans_wm.plane_en[i])
3371 temp |= PLANE_WM_EN;
3372
3373 r->plane_trans[pipe][i] = temp;
3374 }
3375
3376 temp = 0;
Matt Roper4969d332015-09-24 15:53:10 -07003377 temp |= p_wm->trans_wm.plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3378 temp |= p_wm->trans_wm.plane_res_b[PLANE_CURSOR];
3379 if (p_wm->trans_wm.plane_en[PLANE_CURSOR])
Damien Lespiau9414f562014-11-04 17:06:58 +00003380 temp |= PLANE_WM_EN;
3381
Matt Roper4969d332015-09-24 15:53:10 -07003382 r->plane_trans[pipe][PLANE_CURSOR] = temp;
Damien Lespiau9414f562014-11-04 17:06:58 +00003383
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003384 r->wm_linetime[pipe] = p_wm->linetime;
3385}
3386
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003387static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3388 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003389 const struct skl_ddb_entry *entry)
3390{
3391 if (entry->end)
3392 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3393 else
3394 I915_WRITE(reg, 0);
3395}
3396
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003397static void skl_write_wm_values(struct drm_i915_private *dev_priv,
3398 const struct skl_wm_values *new)
3399{
3400 struct drm_device *dev = dev_priv->dev;
3401 struct intel_crtc *crtc;
3402
Jani Nikula19c80542015-12-16 12:48:16 +02003403 for_each_intel_crtc(dev, crtc) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003404 int i, level, max_level = ilk_wm_max_level(dev);
3405 enum pipe pipe = crtc->pipe;
3406
Damien Lespiau5d374d92014-11-04 17:07:00 +00003407 if (!new->dirty[pipe])
3408 continue;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003409
Damien Lespiau5d374d92014-11-04 17:07:00 +00003410 I915_WRITE(PIPE_WM_LINETIME(pipe), new->wm_linetime[pipe]);
3411
3412 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003413 for (i = 0; i < intel_num_planes(crtc); i++)
Damien Lespiau5d374d92014-11-04 17:07:00 +00003414 I915_WRITE(PLANE_WM(pipe, i, level),
3415 new->plane[pipe][i][level]);
3416 I915_WRITE(CUR_WM(pipe, level),
Matt Roper4969d332015-09-24 15:53:10 -07003417 new->plane[pipe][PLANE_CURSOR][level]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003418 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003419 for (i = 0; i < intel_num_planes(crtc); i++)
3420 I915_WRITE(PLANE_WM_TRANS(pipe, i),
3421 new->plane_trans[pipe][i]);
Matt Roper4969d332015-09-24 15:53:10 -07003422 I915_WRITE(CUR_WM_TRANS(pipe),
3423 new->plane_trans[pipe][PLANE_CURSOR]);
Damien Lespiau5d374d92014-11-04 17:07:00 +00003424
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003425 for (i = 0; i < intel_num_planes(crtc); i++) {
Damien Lespiau5d374d92014-11-04 17:07:00 +00003426 skl_ddb_entry_write(dev_priv,
3427 PLANE_BUF_CFG(pipe, i),
3428 &new->ddb.plane[pipe][i]);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003429 skl_ddb_entry_write(dev_priv,
3430 PLANE_NV12_BUF_CFG(pipe, i),
3431 &new->ddb.y_plane[pipe][i]);
3432 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003433
3434 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
Matt Roper4969d332015-09-24 15:53:10 -07003435 &new->ddb.plane[pipe][PLANE_CURSOR]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003436 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003437}
3438
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003439/*
3440 * When setting up a new DDB allocation arrangement, we need to correctly
3441 * sequence the times at which the new allocations for the pipes are taken into
3442 * account or we'll have pipes fetching from space previously allocated to
3443 * another pipe.
3444 *
3445 * Roughly the sequence looks like:
3446 * 1. re-allocate the pipe(s) with the allocation being reduced and not
3447 * overlapping with a previous light-up pipe (another way to put it is:
3448 * pipes with their new allocation strickly included into their old ones).
3449 * 2. re-allocate the other pipes that get their allocation reduced
3450 * 3. allocate the pipes having their allocation increased
3451 *
3452 * Steps 1. and 2. are here to take care of the following case:
3453 * - Initially DDB looks like this:
3454 * | B | C |
3455 * - enable pipe A.
3456 * - pipe B has a reduced DDB allocation that overlaps with the old pipe C
3457 * allocation
3458 * | A | B | C |
3459 *
3460 * We need to sequence the re-allocation: C, B, A (and not B, C, A).
3461 */
3462
Damien Lespiaud21b7952014-11-04 17:07:03 +00003463static void
3464skl_wm_flush_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, int pass)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003465{
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003466 int plane;
3467
Damien Lespiaud21b7952014-11-04 17:07:03 +00003468 DRM_DEBUG_KMS("flush pipe %c (pass %d)\n", pipe_name(pipe), pass);
3469
Damien Lespiaudd740782015-02-28 14:54:08 +00003470 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003471 I915_WRITE(PLANE_SURF(pipe, plane),
3472 I915_READ(PLANE_SURF(pipe, plane)));
3473 }
3474 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3475}
3476
3477static bool
3478skl_ddb_allocation_included(const struct skl_ddb_allocation *old,
3479 const struct skl_ddb_allocation *new,
3480 enum pipe pipe)
3481{
3482 uint16_t old_size, new_size;
3483
3484 old_size = skl_ddb_entry_size(&old->pipe[pipe]);
3485 new_size = skl_ddb_entry_size(&new->pipe[pipe]);
3486
3487 return old_size != new_size &&
3488 new->pipe[pipe].start >= old->pipe[pipe].start &&
3489 new->pipe[pipe].end <= old->pipe[pipe].end;
3490}
3491
3492static void skl_flush_wm_values(struct drm_i915_private *dev_priv,
3493 struct skl_wm_values *new_values)
3494{
3495 struct drm_device *dev = dev_priv->dev;
3496 struct skl_ddb_allocation *cur_ddb, *new_ddb;
Ville Syrjäläc929cb42015-04-02 18:28:07 +03003497 bool reallocated[I915_MAX_PIPES] = {};
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003498 struct intel_crtc *crtc;
3499 enum pipe pipe;
3500
3501 new_ddb = &new_values->ddb;
3502 cur_ddb = &dev_priv->wm.skl_hw.ddb;
3503
3504 /*
3505 * First pass: flush the pipes with the new allocation contained into
3506 * the old space.
3507 *
3508 * We'll wait for the vblank on those pipes to ensure we can safely
3509 * re-allocate the freed space without this pipe fetching from it.
3510 */
3511 for_each_intel_crtc(dev, crtc) {
3512 if (!crtc->active)
3513 continue;
3514
3515 pipe = crtc->pipe;
3516
3517 if (!skl_ddb_allocation_included(cur_ddb, new_ddb, pipe))
3518 continue;
3519
Damien Lespiaud21b7952014-11-04 17:07:03 +00003520 skl_wm_flush_pipe(dev_priv, pipe, 1);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003521 intel_wait_for_vblank(dev, pipe);
3522
3523 reallocated[pipe] = true;
3524 }
3525
3526
3527 /*
3528 * Second pass: flush the pipes that are having their allocation
3529 * reduced, but overlapping with a previous allocation.
3530 *
3531 * Here as well we need to wait for the vblank to make sure the freed
3532 * space is not used anymore.
3533 */
3534 for_each_intel_crtc(dev, crtc) {
3535 if (!crtc->active)
3536 continue;
3537
3538 pipe = crtc->pipe;
3539
3540 if (reallocated[pipe])
3541 continue;
3542
3543 if (skl_ddb_entry_size(&new_ddb->pipe[pipe]) <
3544 skl_ddb_entry_size(&cur_ddb->pipe[pipe])) {
Damien Lespiaud21b7952014-11-04 17:07:03 +00003545 skl_wm_flush_pipe(dev_priv, pipe, 2);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003546 intel_wait_for_vblank(dev, pipe);
Sonika Jindald9d8e6b2014-12-11 17:58:15 +05303547 reallocated[pipe] = true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003548 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003549 }
3550
3551 /*
3552 * Third pass: flush the pipes that got more space allocated.
3553 *
3554 * We don't need to actively wait for the update here, next vblank
3555 * will just get more DDB space with the correct WM values.
3556 */
3557 for_each_intel_crtc(dev, crtc) {
3558 if (!crtc->active)
3559 continue;
3560
3561 pipe = crtc->pipe;
3562
3563 /*
3564 * At this point, only the pipes more space than before are
3565 * left to re-allocate.
3566 */
3567 if (reallocated[pipe])
3568 continue;
3569
Damien Lespiaud21b7952014-11-04 17:07:03 +00003570 skl_wm_flush_pipe(dev_priv, pipe, 3);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003571 }
3572}
3573
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003574static bool skl_update_pipe_wm(struct drm_crtc *crtc,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003575 struct skl_ddb_allocation *ddb, /* out */
3576 struct skl_pipe_wm *pipe_wm /* out */)
3577{
3578 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003579 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003580
Matt Roperaa363132015-09-24 15:53:18 -07003581 skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper024c9042015-09-24 15:53:11 -07003582 skl_compute_pipe_wm(cstate, ddb, pipe_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003583
Matt Roper4e0963c2015-09-24 15:53:15 -07003584 if (!memcmp(&intel_crtc->wm.active.skl, pipe_wm, sizeof(*pipe_wm)))
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003585 return false;
3586
Matt Roper4e0963c2015-09-24 15:53:15 -07003587 intel_crtc->wm.active.skl = *pipe_wm;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003588
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003589 return true;
3590}
3591
3592static void skl_update_other_pipe_wm(struct drm_device *dev,
3593 struct drm_crtc *crtc,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003594 struct skl_wm_values *r)
3595{
3596 struct intel_crtc *intel_crtc;
3597 struct intel_crtc *this_crtc = to_intel_crtc(crtc);
3598
3599 /*
3600 * If the WM update hasn't changed the allocation for this_crtc (the
3601 * crtc we are currently computing the new WM values for), other
3602 * enabled crtcs will keep the same allocation and we don't need to
3603 * recompute anything for them.
3604 */
3605 if (!skl_ddb_allocation_changed(&r->ddb, this_crtc))
3606 return;
3607
3608 /*
3609 * Otherwise, because of this_crtc being freshly enabled/disabled, the
3610 * other active pipes need new DDB allocation and WM values.
3611 */
Jani Nikula19c80542015-12-16 12:48:16 +02003612 for_each_intel_crtc(dev, intel_crtc) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003613 struct skl_pipe_wm pipe_wm = {};
3614 bool wm_changed;
3615
3616 if (this_crtc->pipe == intel_crtc->pipe)
3617 continue;
3618
3619 if (!intel_crtc->active)
3620 continue;
3621
Matt Roperaa363132015-09-24 15:53:18 -07003622 wm_changed = skl_update_pipe_wm(&intel_crtc->base,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003623 &r->ddb, &pipe_wm);
3624
3625 /*
3626 * If we end up re-computing the other pipe WM values, it's
3627 * because it was really needed, so we expect the WM values to
3628 * be different.
3629 */
3630 WARN_ON(!wm_changed);
3631
Matt Roper024c9042015-09-24 15:53:11 -07003632 skl_compute_wm_results(dev, &pipe_wm, r, intel_crtc);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003633 r->dirty[intel_crtc->pipe] = true;
3634 }
3635}
3636
Bob Paauweadda50b2015-07-21 10:42:53 -07003637static void skl_clear_wm(struct skl_wm_values *watermarks, enum pipe pipe)
3638{
3639 watermarks->wm_linetime[pipe] = 0;
3640 memset(watermarks->plane[pipe], 0,
3641 sizeof(uint32_t) * 8 * I915_MAX_PLANES);
Bob Paauweadda50b2015-07-21 10:42:53 -07003642 memset(watermarks->plane_trans[pipe],
3643 0, sizeof(uint32_t) * I915_MAX_PLANES);
Matt Roper4969d332015-09-24 15:53:10 -07003644 watermarks->plane_trans[pipe][PLANE_CURSOR] = 0;
Bob Paauweadda50b2015-07-21 10:42:53 -07003645
3646 /* Clear ddb entries for pipe */
3647 memset(&watermarks->ddb.pipe[pipe], 0, sizeof(struct skl_ddb_entry));
3648 memset(&watermarks->ddb.plane[pipe], 0,
3649 sizeof(struct skl_ddb_entry) * I915_MAX_PLANES);
3650 memset(&watermarks->ddb.y_plane[pipe], 0,
3651 sizeof(struct skl_ddb_entry) * I915_MAX_PLANES);
Matt Roper4969d332015-09-24 15:53:10 -07003652 memset(&watermarks->ddb.plane[pipe][PLANE_CURSOR], 0,
3653 sizeof(struct skl_ddb_entry));
Bob Paauweadda50b2015-07-21 10:42:53 -07003654
3655}
3656
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003657static void skl_update_wm(struct drm_crtc *crtc)
3658{
3659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3660 struct drm_device *dev = crtc->dev;
3661 struct drm_i915_private *dev_priv = dev->dev_private;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003662 struct skl_wm_values *results = &dev_priv->wm.skl_results;
Matt Roper4e0963c2015-09-24 15:53:15 -07003663 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
3664 struct skl_pipe_wm *pipe_wm = &cstate->wm.optimal.skl;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003665
Bob Paauweadda50b2015-07-21 10:42:53 -07003666
3667 /* Clear all dirty flags */
3668 memset(results->dirty, 0, sizeof(bool) * I915_MAX_PIPES);
3669
3670 skl_clear_wm(results, intel_crtc->pipe);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003671
Matt Roperaa363132015-09-24 15:53:18 -07003672 if (!skl_update_pipe_wm(crtc, &results->ddb, pipe_wm))
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003673 return;
3674
Matt Roper4e0963c2015-09-24 15:53:15 -07003675 skl_compute_wm_results(dev, pipe_wm, results, intel_crtc);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003676 results->dirty[intel_crtc->pipe] = true;
3677
Matt Roperaa363132015-09-24 15:53:18 -07003678 skl_update_other_pipe_wm(dev, crtc, results);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003679 skl_write_wm_values(dev_priv, results);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003680 skl_flush_wm_values(dev_priv, results);
Damien Lespiau53b0deb2014-11-04 17:06:48 +00003681
3682 /* store the new configuration */
3683 dev_priv->wm.skl_hw = *results;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003684}
3685
Ville Syrjäläd8905652016-01-14 14:53:35 +02003686static void ilk_compute_wm_config(struct drm_device *dev,
3687 struct intel_wm_config *config)
3688{
3689 struct intel_crtc *crtc;
3690
3691 /* Compute the currently _active_ config */
3692 for_each_intel_crtc(dev, crtc) {
3693 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
3694
3695 if (!wm->pipe_enabled)
3696 continue;
3697
3698 config->sprites_enabled |= wm->sprites_enabled;
3699 config->sprites_scaled |= wm->sprites_scaled;
3700 config->num_pipes_active++;
3701 }
3702}
3703
Matt Ropered4a6a72016-02-23 17:20:13 -08003704static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003705{
Matt Ropered4a6a72016-02-23 17:20:13 -08003706 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07003707 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02003708 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02003709 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02003710 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03003711 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07003712
Ville Syrjäläd8905652016-01-14 14:53:35 +02003713 ilk_compute_wm_config(dev, &config);
3714
3715 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
3716 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03003717
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003718 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03003719 if (INTEL_INFO(dev)->gen >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02003720 config.num_pipes_active == 1 && config.sprites_enabled) {
3721 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
3722 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003723
Imre Deak820c1982013-12-17 14:46:36 +02003724 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03003725 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003726 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003727 }
3728
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003729 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03003730 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003731
Imre Deak820c1982013-12-17 14:46:36 +02003732 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003733
Imre Deak820c1982013-12-17 14:46:36 +02003734 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003735}
3736
Matt Ropered4a6a72016-02-23 17:20:13 -08003737static void ilk_initial_watermarks(struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07003738{
Matt Ropered4a6a72016-02-23 17:20:13 -08003739 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
3740 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07003741
Matt Ropered4a6a72016-02-23 17:20:13 -08003742 mutex_lock(&dev_priv->wm.wm_mutex);
3743 intel_crtc->wm.active.ilk = cstate->wm.intermediate;
3744 ilk_program_watermarks(dev_priv);
3745 mutex_unlock(&dev_priv->wm.wm_mutex);
3746}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07003747
Matt Ropered4a6a72016-02-23 17:20:13 -08003748static void ilk_optimize_watermarks(struct intel_crtc_state *cstate)
3749{
3750 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
3751 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
3752
3753 mutex_lock(&dev_priv->wm.wm_mutex);
3754 if (cstate->wm.need_postvbl_update) {
3755 intel_crtc->wm.active.ilk = cstate->wm.optimal.ilk;
3756 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07003757 }
Matt Ropered4a6a72016-02-23 17:20:13 -08003758 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07003759}
3760
Pradeep Bhat30789992014-11-04 17:06:45 +00003761static void skl_pipe_wm_active_state(uint32_t val,
3762 struct skl_pipe_wm *active,
3763 bool is_transwm,
3764 bool is_cursor,
3765 int i,
3766 int level)
3767{
3768 bool is_enabled = (val & PLANE_WM_EN) != 0;
3769
3770 if (!is_transwm) {
3771 if (!is_cursor) {
3772 active->wm[level].plane_en[i] = is_enabled;
3773 active->wm[level].plane_res_b[i] =
3774 val & PLANE_WM_BLOCKS_MASK;
3775 active->wm[level].plane_res_l[i] =
3776 (val >> PLANE_WM_LINES_SHIFT) &
3777 PLANE_WM_LINES_MASK;
3778 } else {
Matt Roper4969d332015-09-24 15:53:10 -07003779 active->wm[level].plane_en[PLANE_CURSOR] = is_enabled;
3780 active->wm[level].plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003781 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07003782 active->wm[level].plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003783 (val >> PLANE_WM_LINES_SHIFT) &
3784 PLANE_WM_LINES_MASK;
3785 }
3786 } else {
3787 if (!is_cursor) {
3788 active->trans_wm.plane_en[i] = is_enabled;
3789 active->trans_wm.plane_res_b[i] =
3790 val & PLANE_WM_BLOCKS_MASK;
3791 active->trans_wm.plane_res_l[i] =
3792 (val >> PLANE_WM_LINES_SHIFT) &
3793 PLANE_WM_LINES_MASK;
3794 } else {
Matt Roper4969d332015-09-24 15:53:10 -07003795 active->trans_wm.plane_en[PLANE_CURSOR] = is_enabled;
3796 active->trans_wm.plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003797 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07003798 active->trans_wm.plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003799 (val >> PLANE_WM_LINES_SHIFT) &
3800 PLANE_WM_LINES_MASK;
3801 }
3802 }
3803}
3804
3805static void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3806{
3807 struct drm_device *dev = crtc->dev;
3808 struct drm_i915_private *dev_priv = dev->dev_private;
3809 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
3810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07003811 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
3812 struct skl_pipe_wm *active = &cstate->wm.optimal.skl;
Pradeep Bhat30789992014-11-04 17:06:45 +00003813 enum pipe pipe = intel_crtc->pipe;
3814 int level, i, max_level;
3815 uint32_t temp;
3816
3817 max_level = ilk_wm_max_level(dev);
3818
3819 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
3820
3821 for (level = 0; level <= max_level; level++) {
3822 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3823 hw->plane[pipe][i][level] =
3824 I915_READ(PLANE_WM(pipe, i, level));
Matt Roper4969d332015-09-24 15:53:10 -07003825 hw->plane[pipe][PLANE_CURSOR][level] = I915_READ(CUR_WM(pipe, level));
Pradeep Bhat30789992014-11-04 17:06:45 +00003826 }
3827
3828 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3829 hw->plane_trans[pipe][i] = I915_READ(PLANE_WM_TRANS(pipe, i));
Matt Roper4969d332015-09-24 15:53:10 -07003830 hw->plane_trans[pipe][PLANE_CURSOR] = I915_READ(CUR_WM_TRANS(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00003831
Matt Roper3ef00282015-03-09 10:19:24 -07003832 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00003833 return;
3834
3835 hw->dirty[pipe] = true;
3836
3837 active->linetime = hw->wm_linetime[pipe];
3838
3839 for (level = 0; level <= max_level; level++) {
3840 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3841 temp = hw->plane[pipe][i][level];
3842 skl_pipe_wm_active_state(temp, active, false,
3843 false, i, level);
3844 }
Matt Roper4969d332015-09-24 15:53:10 -07003845 temp = hw->plane[pipe][PLANE_CURSOR][level];
Pradeep Bhat30789992014-11-04 17:06:45 +00003846 skl_pipe_wm_active_state(temp, active, false, true, i, level);
3847 }
3848
3849 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3850 temp = hw->plane_trans[pipe][i];
3851 skl_pipe_wm_active_state(temp, active, true, false, i, 0);
3852 }
3853
Matt Roper4969d332015-09-24 15:53:10 -07003854 temp = hw->plane_trans[pipe][PLANE_CURSOR];
Pradeep Bhat30789992014-11-04 17:06:45 +00003855 skl_pipe_wm_active_state(temp, active, true, true, i, 0);
Matt Roper4e0963c2015-09-24 15:53:15 -07003856
3857 intel_crtc->wm.active.skl = *active;
Pradeep Bhat30789992014-11-04 17:06:45 +00003858}
3859
3860void skl_wm_get_hw_state(struct drm_device *dev)
3861{
Damien Lespiaua269c582014-11-04 17:06:49 +00003862 struct drm_i915_private *dev_priv = dev->dev_private;
3863 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00003864 struct drm_crtc *crtc;
3865
Damien Lespiaua269c582014-11-04 17:06:49 +00003866 skl_ddb_get_hw_state(dev_priv, ddb);
Pradeep Bhat30789992014-11-04 17:06:45 +00003867 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
3868 skl_pipe_wm_get_hw_state(crtc);
3869}
3870
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003871static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3872{
3873 struct drm_device *dev = crtc->dev;
3874 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02003875 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003876 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07003877 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
3878 struct intel_pipe_wm *active = &cstate->wm.optimal.ilk;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003879 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003880 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003881 [PIPE_A] = WM0_PIPEA_ILK,
3882 [PIPE_B] = WM0_PIPEB_ILK,
3883 [PIPE_C] = WM0_PIPEC_IVB,
3884 };
3885
3886 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02003887 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02003888 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003889
Matt Roper3ef00282015-03-09 10:19:24 -07003890 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02003891
3892 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003893 u32 tmp = hw->wm_pipe[pipe];
3894
3895 /*
3896 * For active pipes LP0 watermark is marked as
3897 * enabled, and LP1+ watermaks as disabled since
3898 * we can't really reverse compute them in case
3899 * multiple pipes are active.
3900 */
3901 active->wm[0].enable = true;
3902 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
3903 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
3904 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
3905 active->linetime = hw->wm_linetime[pipe];
3906 } else {
3907 int level, max_level = ilk_wm_max_level(dev);
3908
3909 /*
3910 * For inactive pipes, all watermark levels
3911 * should be marked as enabled but zeroed,
3912 * which is what we'd compute them to.
3913 */
3914 for (level = 0; level <= max_level; level++)
3915 active->wm[level].enable = true;
3916 }
Matt Roper4e0963c2015-09-24 15:53:15 -07003917
3918 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003919}
3920
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03003921#define _FW_WM(value, plane) \
3922 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
3923#define _FW_WM_VLV(value, plane) \
3924 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
3925
3926static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
3927 struct vlv_wm_values *wm)
3928{
3929 enum pipe pipe;
3930 uint32_t tmp;
3931
3932 for_each_pipe(dev_priv, pipe) {
3933 tmp = I915_READ(VLV_DDL(pipe));
3934
3935 wm->ddl[pipe].primary =
3936 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3937 wm->ddl[pipe].cursor =
3938 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3939 wm->ddl[pipe].sprite[0] =
3940 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3941 wm->ddl[pipe].sprite[1] =
3942 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3943 }
3944
3945 tmp = I915_READ(DSPFW1);
3946 wm->sr.plane = _FW_WM(tmp, SR);
3947 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
3948 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
3949 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
3950
3951 tmp = I915_READ(DSPFW2);
3952 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
3953 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
3954 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
3955
3956 tmp = I915_READ(DSPFW3);
3957 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
3958
3959 if (IS_CHERRYVIEW(dev_priv)) {
3960 tmp = I915_READ(DSPFW7_CHV);
3961 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
3962 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
3963
3964 tmp = I915_READ(DSPFW8_CHV);
3965 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
3966 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
3967
3968 tmp = I915_READ(DSPFW9_CHV);
3969 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
3970 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
3971
3972 tmp = I915_READ(DSPHOWM);
3973 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
3974 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
3975 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
3976 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
3977 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
3978 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
3979 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
3980 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
3981 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
3982 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
3983 } else {
3984 tmp = I915_READ(DSPFW7);
3985 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
3986 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
3987
3988 tmp = I915_READ(DSPHOWM);
3989 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
3990 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
3991 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
3992 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
3993 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
3994 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
3995 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
3996 }
3997}
3998
3999#undef _FW_WM
4000#undef _FW_WM_VLV
4001
4002void vlv_wm_get_hw_state(struct drm_device *dev)
4003{
4004 struct drm_i915_private *dev_priv = to_i915(dev);
4005 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4006 struct intel_plane *plane;
4007 enum pipe pipe;
4008 u32 val;
4009
4010 vlv_read_wm_values(dev_priv, wm);
4011
4012 for_each_intel_plane(dev, plane) {
4013 switch (plane->base.type) {
4014 int sprite;
4015 case DRM_PLANE_TYPE_CURSOR:
4016 plane->wm.fifo_size = 63;
4017 break;
4018 case DRM_PLANE_TYPE_PRIMARY:
4019 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0);
4020 break;
4021 case DRM_PLANE_TYPE_OVERLAY:
4022 sprite = plane->plane;
4023 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1);
4024 break;
4025 }
4026 }
4027
4028 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4029 wm->level = VLV_WM_LEVEL_PM2;
4030
4031 if (IS_CHERRYVIEW(dev_priv)) {
4032 mutex_lock(&dev_priv->rps.hw_lock);
4033
4034 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4035 if (val & DSP_MAXFIFO_PM5_ENABLE)
4036 wm->level = VLV_WM_LEVEL_PM5;
4037
Ville Syrjälä58590c12015-09-08 21:05:12 +03004038 /*
4039 * If DDR DVFS is disabled in the BIOS, Punit
4040 * will never ack the request. So if that happens
4041 * assume we don't have to enable/disable DDR DVFS
4042 * dynamically. To test that just set the REQ_ACK
4043 * bit to poke the Punit, but don't change the
4044 * HIGH/LOW bits so that we don't actually change
4045 * the current state.
4046 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004047 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004048 val |= FORCE_DDR_FREQ_REQ_ACK;
4049 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4050
4051 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4052 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4053 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4054 "assuming DDR DVFS is disabled\n");
4055 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4056 } else {
4057 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4058 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4059 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4060 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004061
4062 mutex_unlock(&dev_priv->rps.hw_lock);
4063 }
4064
4065 for_each_pipe(dev_priv, pipe)
4066 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4067 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4068 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4069
4070 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4071 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4072}
4073
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004074void ilk_wm_get_hw_state(struct drm_device *dev)
4075{
4076 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02004077 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004078 struct drm_crtc *crtc;
4079
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004080 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004081 ilk_pipe_wm_get_hw_state(crtc);
4082
4083 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4084 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4085 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4086
4087 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004088 if (INTEL_INFO(dev)->gen >= 7) {
4089 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4090 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4091 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004092
Ville Syrjäläa42a5712014-01-07 16:14:08 +02004093 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004094 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4095 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
4096 else if (IS_IVYBRIDGE(dev))
4097 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4098 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004099
4100 hw->enable_fbc_wm =
4101 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4102}
4103
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004104/**
4105 * intel_update_watermarks - update FIFO watermark values based on current modes
4106 *
4107 * Calculate watermark values for the various WM regs based on current mode
4108 * and plane configuration.
4109 *
4110 * There are several cases to deal with here:
4111 * - normal (i.e. non-self-refresh)
4112 * - self-refresh (SR) mode
4113 * - lines are large relative to FIFO size (buffer can hold up to 2)
4114 * - lines are small relative to FIFO size (buffer can hold more than 2
4115 * lines), so need to account for TLB latency
4116 *
4117 * The normal calculation is:
4118 * watermark = dotclock * bytes per pixel * latency
4119 * where latency is platform & configuration dependent (we assume pessimal
4120 * values here).
4121 *
4122 * The SR calculation is:
4123 * watermark = (trunc(latency/line time)+1) * surface width *
4124 * bytes per pixel
4125 * where
4126 * line time = htotal / dotclock
4127 * surface width = hdisplay for normal plane and 64 for cursor
4128 * and latency is assumed to be high, as above.
4129 *
4130 * The final value programmed to the register should always be rounded up,
4131 * and include an extra 2 entries to account for clock crossings.
4132 *
4133 * We don't use the sprite, so we can ignore that. And on Crestline we have
4134 * to set the non-SR watermarks to 8.
4135 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004136void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004137{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004138 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004139
4140 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004141 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004142}
4143
Jani Nikulae2828912016-01-18 09:19:47 +02004144/*
Daniel Vetter92703882012-08-09 16:46:01 +02004145 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004146 */
4147DEFINE_SPINLOCK(mchdev_lock);
4148
4149/* Global for IPS driver to get at the current i915 device. Protected by
4150 * mchdev_lock. */
4151static struct drm_i915_private *i915_mch_dev;
4152
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004153bool ironlake_set_drps(struct drm_device *dev, u8 val)
4154{
4155 struct drm_i915_private *dev_priv = dev->dev_private;
4156 u16 rgvswctl;
4157
Daniel Vetter92703882012-08-09 16:46:01 +02004158 assert_spin_locked(&mchdev_lock);
4159
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004160 rgvswctl = I915_READ16(MEMSWCTL);
4161 if (rgvswctl & MEMCTL_CMD_STS) {
4162 DRM_DEBUG("gpu busy, RCS change rejected\n");
4163 return false; /* still busy with another command */
4164 }
4165
4166 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4167 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4168 I915_WRITE16(MEMSWCTL, rgvswctl);
4169 POSTING_READ16(MEMSWCTL);
4170
4171 rgvswctl |= MEMCTL_CMD_STS;
4172 I915_WRITE16(MEMSWCTL, rgvswctl);
4173
4174 return true;
4175}
4176
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004177static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004178{
4179 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004180 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004181 u8 fmax, fmin, fstart, vstart;
4182
Daniel Vetter92703882012-08-09 16:46:01 +02004183 spin_lock_irq(&mchdev_lock);
4184
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004185 rgvmodectl = I915_READ(MEMMODECTL);
4186
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004187 /* Enable temp reporting */
4188 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4189 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4190
4191 /* 100ms RC evaluation intervals */
4192 I915_WRITE(RCUPEI, 100000);
4193 I915_WRITE(RCDNEI, 100000);
4194
4195 /* Set max/min thresholds to 90ms and 80ms respectively */
4196 I915_WRITE(RCBMAXAVG, 90000);
4197 I915_WRITE(RCBMINAVG, 80000);
4198
4199 I915_WRITE(MEMIHYST, 1);
4200
4201 /* Set up min, max, and cur for interrupt handling */
4202 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4203 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4204 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4205 MEMMODE_FSTART_SHIFT;
4206
Ville Syrjälä616847e2015-09-18 20:03:19 +03004207 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004208 PXVFREQ_PX_SHIFT;
4209
Daniel Vetter20e4d402012-08-08 23:35:39 +02004210 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4211 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004212
Daniel Vetter20e4d402012-08-08 23:35:39 +02004213 dev_priv->ips.max_delay = fstart;
4214 dev_priv->ips.min_delay = fmin;
4215 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004216
4217 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4218 fmax, fmin, fstart);
4219
4220 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4221
4222 /*
4223 * Interrupts will be enabled in ironlake_irq_postinstall
4224 */
4225
4226 I915_WRITE(VIDSTART, vstart);
4227 POSTING_READ(VIDSTART);
4228
4229 rgvmodectl |= MEMMODE_SWMODE_EN;
4230 I915_WRITE(MEMMODECTL, rgvmodectl);
4231
Daniel Vetter92703882012-08-09 16:46:01 +02004232 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004233 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004234 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004235
4236 ironlake_set_drps(dev, fstart);
4237
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004238 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4239 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004240 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004241 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004242 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004243
4244 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004245}
4246
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004247static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004248{
4249 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02004250 u16 rgvswctl;
4251
4252 spin_lock_irq(&mchdev_lock);
4253
4254 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004255
4256 /* Ack interrupts, disable EFC interrupt */
4257 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4258 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4259 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4260 I915_WRITE(DEIIR, DE_PCU_EVENT);
4261 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4262
4263 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02004264 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004265 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004266 rgvswctl |= MEMCTL_CMD_STS;
4267 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004268 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004269
Daniel Vetter92703882012-08-09 16:46:01 +02004270 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004271}
4272
Daniel Vetteracbe9472012-07-26 11:50:05 +02004273/* There's a funny hw issue where the hw returns all 0 when reading from
4274 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4275 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4276 * all limits and the gpu stuck at whatever frequency it is at atm).
4277 */
Akash Goel74ef1172015-03-06 11:07:19 +05304278static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004279{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004280 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004281
Daniel Vetter20b46e52012-07-26 11:16:14 +02004282 /* Only set the down limit when we've reached the lowest level to avoid
4283 * getting more interrupts, otherwise leave this clear. This prevents a
4284 * race in the hw when coming out of rc6: There's a tiny window where
4285 * the hw runs at the minimal clock before selecting the desired
4286 * frequency, if the down threshold expires in that window we will not
4287 * receive a down interrupt. */
Akash Goel74ef1172015-03-06 11:07:19 +05304288 if (IS_GEN9(dev_priv->dev)) {
4289 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4290 if (val <= dev_priv->rps.min_freq_softlimit)
4291 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4292 } else {
4293 limits = dev_priv->rps.max_freq_softlimit << 24;
4294 if (val <= dev_priv->rps.min_freq_softlimit)
4295 limits |= dev_priv->rps.min_freq_softlimit << 16;
4296 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004297
4298 return limits;
4299}
4300
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004301static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4302{
4303 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304304 u32 threshold_up = 0, threshold_down = 0; /* in % */
4305 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004306
4307 new_power = dev_priv->rps.power;
4308 switch (dev_priv->rps.power) {
4309 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004310 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004311 new_power = BETWEEN;
4312 break;
4313
4314 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004315 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004316 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07004317 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004318 new_power = HIGH_POWER;
4319 break;
4320
4321 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004322 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004323 new_power = BETWEEN;
4324 break;
4325 }
4326 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004327 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004328 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004329 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004330 new_power = HIGH_POWER;
4331 if (new_power == dev_priv->rps.power)
4332 return;
4333
4334 /* Note the units here are not exactly 1us, but 1280ns. */
4335 switch (new_power) {
4336 case LOW_POWER:
4337 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304338 ei_up = 16000;
4339 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004340
4341 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304342 ei_down = 32000;
4343 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004344 break;
4345
4346 case BETWEEN:
4347 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304348 ei_up = 13000;
4349 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004350
4351 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304352 ei_down = 32000;
4353 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004354 break;
4355
4356 case HIGH_POWER:
4357 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304358 ei_up = 10000;
4359 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004360
4361 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304362 ei_down = 32000;
4363 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004364 break;
4365 }
4366
Akash Goel8a586432015-03-06 11:07:18 +05304367 I915_WRITE(GEN6_RP_UP_EI,
4368 GT_INTERVAL_FROM_US(dev_priv, ei_up));
4369 I915_WRITE(GEN6_RP_UP_THRESHOLD,
4370 GT_INTERVAL_FROM_US(dev_priv, (ei_up * threshold_up / 100)));
4371
4372 I915_WRITE(GEN6_RP_DOWN_EI,
4373 GT_INTERVAL_FROM_US(dev_priv, ei_down));
4374 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
4375 GT_INTERVAL_FROM_US(dev_priv, (ei_down * threshold_down / 100)));
4376
4377 I915_WRITE(GEN6_RP_CONTROL,
4378 GEN6_RP_MEDIA_TURBO |
4379 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4380 GEN6_RP_MEDIA_IS_GFX |
4381 GEN6_RP_ENABLE |
4382 GEN6_RP_UP_BUSY_AVG |
4383 GEN6_RP_DOWN_IDLE_AVG);
4384
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004385 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004386 dev_priv->rps.up_threshold = threshold_up;
4387 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004388 dev_priv->rps.last_adj = 0;
4389}
4390
Chris Wilson2876ce72014-03-28 08:03:34 +00004391static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4392{
4393 u32 mask = 0;
4394
4395 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004396 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004397 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004398 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004399
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004400 mask &= dev_priv->pm_rps_events;
4401
Imre Deak59d02a12014-12-19 19:33:26 +02004402 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004403}
4404
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004405/* gen6_set_rps is called to update the frequency request, but should also be
4406 * called when the range (min_delay and max_delay) is modified so that we can
4407 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004408static void gen6_set_rps(struct drm_device *dev, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004409{
4410 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004411
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304412 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Jani Nikulae87a0052015-10-20 15:22:02 +03004413 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304414 return;
4415
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004416 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004417 WARN_ON(val > dev_priv->rps.max_freq);
4418 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004419
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004420 /* min/max delay may still have been modified so be sure to
4421 * write the limits value.
4422 */
4423 if (val != dev_priv->rps.cur_freq) {
4424 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004425
Akash Goel57041952015-03-06 11:07:17 +05304426 if (IS_GEN9(dev))
4427 I915_WRITE(GEN6_RPNSWREQ,
4428 GEN9_FREQUENCY(val));
4429 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004430 I915_WRITE(GEN6_RPNSWREQ,
4431 HSW_FREQUENCY(val));
4432 else
4433 I915_WRITE(GEN6_RPNSWREQ,
4434 GEN6_FREQUENCY(val) |
4435 GEN6_OFFSET(0) |
4436 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004437 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004438
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004439 /* Make sure we continue to get interrupts
4440 * until we hit the minimum or maximum frequencies.
4441 */
Akash Goel74ef1172015-03-06 11:07:19 +05304442 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004443 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004444
Ben Widawskyd5570a72012-09-07 19:43:41 -07004445 POSTING_READ(GEN6_RPNSWREQ);
4446
Ben Widawskyb39fb292014-03-19 18:31:11 -07004447 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004448 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004449}
4450
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004451static void valleyview_set_rps(struct drm_device *dev, u8 val)
4452{
4453 struct drm_i915_private *dev_priv = dev->dev_private;
4454
4455 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004456 WARN_ON(val > dev_priv->rps.max_freq);
4457 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004458
4459 if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
4460 "Odd GPU freq value\n"))
4461 val &= ~1;
4462
Deepak Scd25dd52015-07-10 18:31:40 +05304463 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4464
Chris Wilson8fb55192015-04-07 16:20:28 +01004465 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004466 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004467 if (!IS_CHERRYVIEW(dev_priv))
4468 gen6_set_rps_thresholds(dev_priv, val);
4469 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004470
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004471 dev_priv->rps.cur_freq = val;
4472 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
4473}
4474
Deepak Sa7f6e232015-05-09 18:04:44 +05304475/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05304476 *
4477 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05304478 * 1. Forcewake Media well.
4479 * 2. Request idle freq.
4480 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05304481*/
4482static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
4483{
Chris Wilsonaed242f2015-03-18 09:48:21 +00004484 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05304485
Chris Wilsonaed242f2015-03-18 09:48:21 +00004486 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05304487 return;
4488
Deepak Sa7f6e232015-05-09 18:04:44 +05304489 /* Wake up the media well, as that takes a lot less
4490 * power than the Render well. */
4491 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
4492 valleyview_set_rps(dev_priv->dev, val);
4493 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05304494}
4495
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004496void gen6_rps_busy(struct drm_i915_private *dev_priv)
4497{
4498 mutex_lock(&dev_priv->rps.hw_lock);
4499 if (dev_priv->rps.enabled) {
4500 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
4501 gen6_rps_reset_ei(dev_priv);
4502 I915_WRITE(GEN6_PMINTRMSK,
4503 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
4504 }
4505 mutex_unlock(&dev_priv->rps.hw_lock);
4506}
4507
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004508void gen6_rps_idle(struct drm_i915_private *dev_priv)
4509{
Damien Lespiau691bb712013-12-12 14:36:36 +00004510 struct drm_device *dev = dev_priv->dev;
4511
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004512 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004513 if (dev_priv->rps.enabled) {
Wayne Boyer666a4532015-12-09 12:29:35 -08004514 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Deepak S76c3552f2014-01-30 23:08:16 +05304515 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004516 else
Chris Wilsonaed242f2015-03-18 09:48:21 +00004517 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004518 dev_priv->rps.last_adj = 0;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004519 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004520 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004521 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004522
Chris Wilson8d3afd72015-05-21 21:01:47 +01004523 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004524 while (!list_empty(&dev_priv->rps.clients))
4525 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004526 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004527}
4528
Chris Wilson1854d5c2015-04-07 16:20:32 +01004529void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01004530 struct intel_rps_client *rps,
4531 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004532{
Chris Wilson8d3afd72015-05-21 21:01:47 +01004533 /* This is intentionally racy! We peek at the state here, then
4534 * validate inside the RPS worker.
4535 */
4536 if (!(dev_priv->mm.busy &&
4537 dev_priv->rps.enabled &&
4538 dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit))
4539 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004540
Chris Wilsone61b9952015-04-27 13:41:24 +01004541 /* Force a RPS boost (and don't count it against the client) if
4542 * the GPU is severely congested.
4543 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004544 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01004545 rps = NULL;
4546
Chris Wilson8d3afd72015-05-21 21:01:47 +01004547 spin_lock(&dev_priv->rps.client_lock);
4548 if (rps == NULL || list_empty(&rps->link)) {
4549 spin_lock_irq(&dev_priv->irq_lock);
4550 if (dev_priv->rps.interrupts_enabled) {
4551 dev_priv->rps.client_boost = true;
4552 queue_work(dev_priv->wq, &dev_priv->rps.work);
4553 }
4554 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004555
Chris Wilson2e1b8732015-04-27 13:41:22 +01004556 if (rps != NULL) {
4557 list_add(&rps->link, &dev_priv->rps.clients);
4558 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01004559 } else
4560 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01004561 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004562 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004563}
4564
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004565void intel_set_rps(struct drm_device *dev, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004566{
Wayne Boyer666a4532015-12-09 12:29:35 -08004567 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004568 valleyview_set_rps(dev, val);
4569 else
4570 gen6_set_rps(dev, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004571}
4572
Zhe Wang20e49362014-11-04 17:07:05 +00004573static void gen9_disable_rps(struct drm_device *dev)
4574{
4575 struct drm_i915_private *dev_priv = dev->dev_private;
4576
4577 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00004578 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00004579}
4580
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004581static void gen6_disable_rps(struct drm_device *dev)
4582{
4583 struct drm_i915_private *dev_priv = dev->dev_private;
4584
4585 I915_WRITE(GEN6_RC_CONTROL, 0);
4586 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004587}
4588
Deepak S38807742014-05-23 21:00:15 +05304589static void cherryview_disable_rps(struct drm_device *dev)
4590{
4591 struct drm_i915_private *dev_priv = dev->dev_private;
4592
4593 I915_WRITE(GEN6_RC_CONTROL, 0);
4594}
4595
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004596static void valleyview_disable_rps(struct drm_device *dev)
4597{
4598 struct drm_i915_private *dev_priv = dev->dev_private;
4599
Deepak S98a2e5f2014-08-18 10:35:27 -07004600 /* we're doing forcewake before Disabling RC6,
4601 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02004602 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07004603
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004604 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004605
Mika Kuoppala59bad942015-01-16 11:34:40 +02004606 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004607}
4608
Ben Widawskydc39fff2013-10-18 12:32:07 -07004609static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
4610{
Wayne Boyer666a4532015-12-09 12:29:35 -08004611 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Imre Deak91ca6892014-04-14 20:24:25 +03004612 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
4613 mode = GEN6_RC_CTL_RC6_ENABLE;
4614 else
4615 mode = 0;
4616 }
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004617 if (HAS_RC6p(dev))
4618 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s RC6p %s RC6pp %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02004619 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
4620 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
4621 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004622
4623 else
4624 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02004625 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07004626}
4627
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05304628static bool bxt_check_bios_rc6_setup(const struct drm_device *dev)
4629{
4630 struct drm_i915_private *dev_priv = dev->dev_private;
4631 bool enable_rc6 = true;
4632 unsigned long rc6_ctx_base;
4633
4634 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
4635 DRM_DEBUG_KMS("RC6 Base location not set properly.\n");
4636 enable_rc6 = false;
4637 }
4638
4639 /*
4640 * The exact context size is not known for BXT, so assume a page size
4641 * for this check.
4642 */
4643 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
4644 if (!((rc6_ctx_base >= dev_priv->gtt.stolen_reserved_base) &&
4645 (rc6_ctx_base + PAGE_SIZE <= dev_priv->gtt.stolen_reserved_base +
4646 dev_priv->gtt.stolen_reserved_size))) {
4647 DRM_DEBUG_KMS("RC6 Base address not as expected.\n");
4648 enable_rc6 = false;
4649 }
4650
4651 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
4652 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
4653 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
4654 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
4655 DRM_DEBUG_KMS("Engine Idle wait time not set properly.\n");
4656 enable_rc6 = false;
4657 }
4658
4659 if (!(I915_READ(GEN6_RC_CONTROL) & (GEN6_RC_CTL_RC6_ENABLE |
4660 GEN6_RC_CTL_HW_ENABLE)) &&
4661 ((I915_READ(GEN6_RC_CONTROL) & GEN6_RC_CTL_HW_ENABLE) ||
4662 !(I915_READ(GEN6_RC_STATE) & RC6_STATE))) {
4663 DRM_DEBUG_KMS("HW/SW RC6 is not enabled by BIOS.\n");
4664 enable_rc6 = false;
4665 }
4666
4667 return enable_rc6;
4668}
4669
4670int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004671{
Daniel Vettere7d66d82015-06-15 23:23:54 +02004672 /* No RC6 before Ironlake and code is gone for ilk. */
4673 if (INTEL_INFO(dev)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03004674 return 0;
4675
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05304676 if (!enable_rc6)
4677 return 0;
4678
4679 if (IS_BROXTON(dev) && !bxt_check_bios_rc6_setup(dev)) {
4680 DRM_INFO("RC6 disabled by BIOS\n");
4681 return 0;
4682 }
4683
Daniel Vetter456470e2012-08-08 23:35:40 +02004684 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03004685 if (enable_rc6 >= 0) {
4686 int mask;
4687
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004688 if (HAS_RC6p(dev))
Imre Deake6069ca2014-04-18 16:01:02 +03004689 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
4690 INTEL_RC6pp_ENABLE;
4691 else
4692 mask = INTEL_RC6_ENABLE;
4693
4694 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02004695 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
4696 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03004697
4698 return enable_rc6 & mask;
4699 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004700
Ben Widawsky8bade1a2014-01-28 20:25:39 -08004701 if (IS_IVYBRIDGE(dev))
Ben Widawskycca84a12014-01-28 20:25:38 -08004702 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08004703
4704 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004705}
4706
Imre Deake6069ca2014-04-18 16:01:02 +03004707int intel_enable_rc6(const struct drm_device *dev)
4708{
4709 return i915.enable_rc6;
4710}
4711
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004712static void gen6_init_rps_frequencies(struct drm_device *dev)
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004713{
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004714 struct drm_i915_private *dev_priv = dev->dev_private;
4715 uint32_t rp_state_cap;
4716 u32 ddcc_status = 0;
4717 int ret;
4718
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004719 /* All of these values are in units of 50MHz */
4720 dev_priv->rps.cur_freq = 0;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004721 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Bob Paauwe35040562015-06-25 14:54:07 -07004722 if (IS_BROXTON(dev)) {
4723 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
4724 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
4725 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
4726 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
4727 } else {
4728 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
4729 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
4730 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
4731 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
4732 }
4733
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004734 /* hw_max = RP0 until we check for overclocking */
4735 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
4736
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004737 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07004738 if (IS_HASWELL(dev) || IS_BROADWELL(dev) ||
4739 IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004740 ret = sandybridge_pcode_read(dev_priv,
4741 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
4742 &ddcc_status);
4743 if (0 == ret)
4744 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08004745 clamp_t(u8,
4746 ((ddcc_status >> 8) & 0xff),
4747 dev_priv->rps.min_freq,
4748 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004749 }
4750
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07004751 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Akash Goelc5e06882015-06-29 14:50:19 +05304752 /* Store the frequency values in 16.66 MHZ units, which is
4753 the natural hardware unit for SKL */
4754 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
4755 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
4756 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
4757 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
4758 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
4759 }
4760
Chris Wilsonaed242f2015-03-18 09:48:21 +00004761 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
4762
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004763 /* Preserve min/max settings in case of re-init */
4764 if (dev_priv->rps.max_freq_softlimit == 0)
4765 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4766
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004767 if (dev_priv->rps.min_freq_softlimit == 0) {
4768 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4769 dev_priv->rps.min_freq_softlimit =
Ville Syrjälä813b5e62015-03-25 19:27:16 +02004770 max_t(int, dev_priv->rps.efficient_freq,
4771 intel_freq_opcode(dev_priv, 450));
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004772 else
4773 dev_priv->rps.min_freq_softlimit =
4774 dev_priv->rps.min_freq;
4775 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004776}
4777
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004778/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Zhe Wang20e49362014-11-04 17:07:05 +00004779static void gen9_enable_rps(struct drm_device *dev)
4780{
4781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004782
4783 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4784
Damien Lespiauba1c5542015-01-16 18:07:26 +00004785 gen6_init_rps_frequencies(dev);
4786
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304787 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Jani Nikulae87a0052015-10-20 15:22:02 +03004788 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304789 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4790 return;
4791 }
4792
Akash Goel0beb0592015-03-06 11:07:20 +05304793 /* Program defaults and thresholds for RPS*/
4794 I915_WRITE(GEN6_RC_VIDEO_FREQ,
4795 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004796
Akash Goel0beb0592015-03-06 11:07:20 +05304797 /* 1 second timeout*/
4798 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
4799 GT_INTERVAL_FROM_US(dev_priv, 1000000));
4800
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004801 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004802
Akash Goel0beb0592015-03-06 11:07:20 +05304803 /* Leaning on the below call to gen6_set_rps to program/setup the
4804 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
4805 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
4806 dev_priv->rps.power = HIGH_POWER; /* force a reset */
4807 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004808
4809 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4810}
4811
4812static void gen9_enable_rc6(struct drm_device *dev)
4813{
4814 struct drm_i915_private *dev_priv = dev->dev_private;
Zhe Wang20e49362014-11-04 17:07:05 +00004815 struct intel_engine_cs *ring;
4816 uint32_t rc6_mask = 0;
4817 int unused;
4818
4819 /* 1a: Software RC state - RC0 */
4820 I915_WRITE(GEN6_RC_STATE, 0);
4821
4822 /* 1b: Get forcewake during program sequence. Although the driver
4823 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02004824 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00004825
4826 /* 2a: Disable RC states. */
4827 I915_WRITE(GEN6_RC_CONTROL, 0);
4828
4829 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05304830
4831 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Mika Kuoppalae7674b82015-12-07 18:29:45 +02004832 if (IS_SKYLAKE(dev))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05304833 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
4834 else
4835 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00004836 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4837 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4838 for_each_ring(ring, dev_priv, unused)
4839 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05304840
4841 if (HAS_GUC_UCODE(dev))
4842 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
4843
Zhe Wang20e49362014-11-04 17:07:05 +00004844 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00004845
Zhe Wang38c23522015-01-20 12:23:04 +00004846 /* 2c: Program Coarse Power Gating Policies. */
4847 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
4848 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
4849
Zhe Wang20e49362014-11-04 17:07:05 +00004850 /* 3a: Enable RC6 */
4851 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
4852 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02004853 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05304854 /* WaRsUseTimeoutMode */
Jani Nikulae87a0052015-10-20 15:22:02 +03004855 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00004856 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05304857 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05304858 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4859 GEN7_RC_CTL_TO_MODE |
4860 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05304861 } else {
4862 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05304863 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4864 GEN6_RC_CTL_EI_MODE(1) |
4865 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05304866 }
Zhe Wang20e49362014-11-04 17:07:05 +00004867
Sagar Kamblecb07bae2015-04-12 11:28:14 +05304868 /*
4869 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05304870 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05304871 */
Mika Kuoppala06e668a2015-12-16 19:18:37 +02004872 if (NEEDS_WaRsDisableCoarsePowerGating(dev))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05304873 I915_WRITE(GEN9_PG_ENABLE, 0);
4874 else
4875 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
4876 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00004877
Mika Kuoppala59bad942015-01-16 11:34:40 +02004878 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00004879
4880}
4881
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004882static void gen8_enable_rps(struct drm_device *dev)
4883{
4884 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004885 struct intel_engine_cs *ring;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004886 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004887 int unused;
4888
4889 /* 1a: Software RC state - RC0 */
4890 I915_WRITE(GEN6_RC_STATE, 0);
4891
4892 /* 1c & 1d: Get forcewake during program sequence. Although the driver
4893 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02004894 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004895
4896 /* 2a: Disable RC states. */
4897 I915_WRITE(GEN6_RC_CONTROL, 0);
4898
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004899 /* Initialize rps frequencies */
4900 gen6_init_rps_frequencies(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004901
4902 /* 2b: Program RC6 thresholds.*/
4903 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4904 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4905 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4906 for_each_ring(ring, dev_priv, unused)
4907 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4908 I915_WRITE(GEN6_RC_SLEEP, 0);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07004909 if (IS_BROADWELL(dev))
4910 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
4911 else
4912 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004913
4914 /* 3: Enable RC6 */
4915 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
4916 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Ben Widawskyabbf9d22014-01-28 20:25:41 -08004917 intel_print_rc6_info(dev, rc6_mask);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07004918 if (IS_BROADWELL(dev))
4919 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4920 GEN7_RC_CTL_TO_MODE |
4921 rc6_mask);
4922 else
4923 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4924 GEN6_RC_CTL_EI_MODE(1) |
4925 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004926
4927 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07004928 I915_WRITE(GEN6_RPNSWREQ,
4929 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
4930 I915_WRITE(GEN6_RC_VIDEO_FREQ,
4931 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02004932 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
4933 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004934
Daniel Vetter7526ed72014-09-29 15:07:19 +02004935 /* Docs recommend 900MHz, and 300 MHz respectively */
4936 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
4937 dev_priv->rps.max_freq_softlimit << 24 |
4938 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004939
Daniel Vetter7526ed72014-09-29 15:07:19 +02004940 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
4941 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
4942 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
4943 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004944
Daniel Vetter7526ed72014-09-29 15:07:19 +02004945 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004946
4947 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02004948 I915_WRITE(GEN6_RP_CONTROL,
4949 GEN6_RP_MEDIA_TURBO |
4950 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4951 GEN6_RP_MEDIA_IS_GFX |
4952 GEN6_RP_ENABLE |
4953 GEN6_RP_UP_BUSY_AVG |
4954 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004955
Daniel Vetter7526ed72014-09-29 15:07:19 +02004956 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004957
Tom O'Rourkec7f31532014-11-19 14:21:54 -08004958 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004959 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004960
Mika Kuoppala59bad942015-01-16 11:34:40 +02004961 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004962}
4963
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004964static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004965{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004966 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004967 struct intel_engine_cs *ring;
Ben Widawskyd060c162014-03-19 18:31:08 -07004968 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004969 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004970 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07004971 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004972
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004973 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004974
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004975 /* Here begins a magic sequence of register writes to enable
4976 * auto-downclocking.
4977 *
4978 * Perhaps there might be some value in exposing these to
4979 * userspace...
4980 */
4981 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004982
4983 /* Clear the DBG now so we don't confuse earlier errors */
4984 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
4985 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
4986 I915_WRITE(GTFIFODBG, gtfifodbg);
4987 }
4988
Mika Kuoppala59bad942015-01-16 11:34:40 +02004989 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004990
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004991 /* Initialize rps frequencies */
4992 gen6_init_rps_frequencies(dev);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004993
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004994 /* disable the counters and set deterministic thresholds */
4995 I915_WRITE(GEN6_RC_CONTROL, 0);
4996
4997 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
4998 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
4999 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5000 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5001 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5002
Chris Wilsonb4519512012-05-11 14:29:30 +01005003 for_each_ring(ring, dev_priv, i)
5004 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005005
5006 I915_WRITE(GEN6_RC_SLEEP, 0);
5007 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Daniel Vetter29c78f62013-11-16 16:04:26 +01005008 if (IS_IVYBRIDGE(dev))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005009 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5010 else
5011 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005012 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005013 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5014
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005015 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005016 rc6_mode = intel_enable_rc6(dev_priv->dev);
5017 if (rc6_mode & INTEL_RC6_ENABLE)
5018 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5019
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005020 /* We don't use those on Haswell */
5021 if (!IS_HASWELL(dev)) {
5022 if (rc6_mode & INTEL_RC6p_ENABLE)
5023 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005024
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005025 if (rc6_mode & INTEL_RC6pp_ENABLE)
5026 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5027 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005028
Ben Widawskydc39fff2013-10-18 12:32:07 -07005029 intel_print_rc6_info(dev, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005030
5031 I915_WRITE(GEN6_RC_CONTROL,
5032 rc6_mask |
5033 GEN6_RC_CTL_EI_MODE(1) |
5034 GEN6_RC_CTL_HW_ENABLE);
5035
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005036 /* Power down if completely idle for over 50ms */
5037 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005038 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005039
Ben Widawsky42c05262012-09-26 10:34:00 -07005040 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07005041 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07005042 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07005043
5044 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
5045 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
5046 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07005047 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07005048 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07005049 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005050 }
5051
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005052 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsonaed242f2015-03-18 09:48:21 +00005053 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005054
Ben Widawsky31643d52012-09-26 10:34:01 -07005055 rc6vids = 0;
5056 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
5057 if (IS_GEN6(dev) && ret) {
5058 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
5059 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
5060 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5061 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5062 rc6vids &= 0xffff00;
5063 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5064 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5065 if (ret)
5066 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5067 }
5068
Mika Kuoppala59bad942015-01-16 11:34:40 +02005069 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005070}
5071
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005072static void __gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005073{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005074 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005075 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005076 unsigned int gpu_freq;
5077 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305078 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005079 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005080 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005081
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005082 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005083
Ben Widawskyeda79642013-10-07 17:15:48 -03005084 policy = cpufreq_cpu_get(0);
5085 if (policy) {
5086 max_ia_freq = policy->cpuinfo.max_freq;
5087 cpufreq_cpu_put(policy);
5088 } else {
5089 /*
5090 * Default to measured freq if none found, PCU will ensure we
5091 * don't go over
5092 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005093 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005094 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005095
5096 /* Convert from kHz to MHz */
5097 max_ia_freq /= 1000;
5098
Ben Widawsky153b4b952013-10-22 22:05:09 -07005099 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005100 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5101 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005102
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005103 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305104 /* Convert GT frequency to 50 HZ units */
5105 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5106 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5107 } else {
5108 min_gpu_freq = dev_priv->rps.min_freq;
5109 max_gpu_freq = dev_priv->rps.max_freq;
5110 }
5111
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005112 /*
5113 * For each potential GPU frequency, load a ring frequency we'd like
5114 * to use for memory access. We do this by specifying the IA frequency
5115 * the PCU should use as a reference to determine the ring frequency.
5116 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305117 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5118 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005119 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005120
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005121 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305122 /*
5123 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5124 * No floor required for ring frequency on SKL.
5125 */
5126 ring_freq = gpu_freq;
5127 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005128 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5129 ring_freq = max(min_ring_freq, gpu_freq);
5130 } else if (IS_HASWELL(dev)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005131 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005132 ring_freq = max(min_ring_freq, ring_freq);
5133 /* leave ia_freq as the default, chosen by cpufreq */
5134 } else {
5135 /* On older processors, there is no separate ring
5136 * clock domain, so in order to boost the bandwidth
5137 * of the ring, we need to upclock the CPU (ia_freq).
5138 *
5139 * For GPU frequencies less than 750MHz,
5140 * just use the lowest ring freq.
5141 */
5142 if (gpu_freq < min_freq)
5143 ia_freq = 800;
5144 else
5145 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5146 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5147 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005148
Ben Widawsky42c05262012-09-26 10:34:00 -07005149 sandybridge_pcode_write(dev_priv,
5150 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005151 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5152 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5153 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005154 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005155}
5156
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005157void gen6_update_ring_freq(struct drm_device *dev)
5158{
5159 struct drm_i915_private *dev_priv = dev->dev_private;
5160
Akash Goel97d33082015-06-29 14:50:23 +05305161 if (!HAS_CORE_RING_FREQ(dev))
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005162 return;
5163
5164 mutex_lock(&dev_priv->rps.hw_lock);
5165 __gen6_update_ring_freq(dev);
5166 mutex_unlock(&dev_priv->rps.hw_lock);
5167}
5168
Ville Syrjälä03af2042014-06-28 02:03:53 +03005169static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305170{
Deepak S095acd52015-01-17 11:05:59 +05305171 struct drm_device *dev = dev_priv->dev;
Deepak S2b6b3a02014-05-27 15:59:30 +05305172 u32 val, rp0;
5173
Jani Nikula5b5929c2015-10-07 11:17:46 +03005174 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305175
Jani Nikula5b5929c2015-10-07 11:17:46 +03005176 switch (INTEL_INFO(dev)->eu_total) {
5177 case 8:
5178 /* (2 * 4) config */
5179 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5180 break;
5181 case 12:
5182 /* (2 * 6) config */
5183 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5184 break;
5185 case 16:
5186 /* (2 * 8) config */
5187 default:
5188 /* Setting (2 * 8) Min RP0 for any other combination */
5189 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5190 break;
Deepak S095acd52015-01-17 11:05:59 +05305191 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005192
5193 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5194
Deepak S2b6b3a02014-05-27 15:59:30 +05305195 return rp0;
5196}
5197
5198static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5199{
5200 u32 val, rpe;
5201
5202 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5203 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5204
5205 return rpe;
5206}
5207
Deepak S7707df42014-07-12 18:46:14 +05305208static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5209{
5210 u32 val, rp1;
5211
Jani Nikula5b5929c2015-10-07 11:17:46 +03005212 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5213 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5214
Deepak S7707df42014-07-12 18:46:14 +05305215 return rp1;
5216}
5217
Deepak Sf8f2b002014-07-10 13:16:21 +05305218static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5219{
5220 u32 val, rp1;
5221
5222 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5223
5224 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5225
5226 return rp1;
5227}
5228
Ville Syrjälä03af2042014-06-28 02:03:53 +03005229static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005230{
5231 u32 val, rp0;
5232
Jani Nikula64936252013-05-22 15:36:20 +03005233 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005234
5235 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5236 /* Clamp to max */
5237 rp0 = min_t(u32, rp0, 0xea);
5238
5239 return rp0;
5240}
5241
5242static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5243{
5244 u32 val, rpe;
5245
Jani Nikula64936252013-05-22 15:36:20 +03005246 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005247 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005248 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005249 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5250
5251 return rpe;
5252}
5253
Ville Syrjälä03af2042014-06-28 02:03:53 +03005254static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005255{
Imre Deak36146032014-12-04 18:39:35 +02005256 u32 val;
5257
5258 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5259 /*
5260 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5261 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5262 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5263 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5264 * to make sure it matches what Punit accepts.
5265 */
5266 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005267}
5268
Imre Deakae484342014-03-31 15:10:44 +03005269/* Check that the pctx buffer wasn't move under us. */
5270static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5271{
5272 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5273
5274 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5275 dev_priv->vlv_pctx->stolen->start);
5276}
5277
Deepak S38807742014-05-23 21:00:15 +05305278
5279/* Check that the pcbr address is not empty. */
5280static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5281{
5282 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5283
5284 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5285}
5286
5287static void cherryview_setup_pctx(struct drm_device *dev)
5288{
5289 struct drm_i915_private *dev_priv = dev->dev_private;
5290 unsigned long pctx_paddr, paddr;
5291 struct i915_gtt *gtt = &dev_priv->gtt;
5292 u32 pcbr;
5293 int pctx_size = 32*1024;
5294
Deepak S38807742014-05-23 21:00:15 +05305295 pcbr = I915_READ(VLV_PCBR);
5296 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005297 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305298 paddr = (dev_priv->mm.stolen_base +
5299 (gtt->stolen_size - pctx_size));
5300
5301 pctx_paddr = (paddr & (~4095));
5302 I915_WRITE(VLV_PCBR, pctx_paddr);
5303 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005304
5305 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305306}
5307
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005308static void valleyview_setup_pctx(struct drm_device *dev)
5309{
5310 struct drm_i915_private *dev_priv = dev->dev_private;
5311 struct drm_i915_gem_object *pctx;
5312 unsigned long pctx_paddr;
5313 u32 pcbr;
5314 int pctx_size = 24*1024;
5315
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005316 mutex_lock(&dev->struct_mutex);
Imre Deak17b0c1f2014-02-11 21:39:06 +02005317
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005318 pcbr = I915_READ(VLV_PCBR);
5319 if (pcbr) {
5320 /* BIOS set it up already, grab the pre-alloc'd space */
5321 int pcbr_offset;
5322
5323 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
5324 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
5325 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005326 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005327 pctx_size);
5328 goto out;
5329 }
5330
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005331 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5332
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005333 /*
5334 * From the Gunit register HAS:
5335 * The Gfx driver is expected to program this register and ensure
5336 * proper allocation within Gfx stolen memory. For example, this
5337 * register should be programmed such than the PCBR range does not
5338 * overlap with other ranges, such as the frame buffer, protected
5339 * memory, or any other relevant ranges.
5340 */
5341 pctx = i915_gem_object_create_stolen(dev, pctx_size);
5342 if (!pctx) {
5343 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005344 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005345 }
5346
5347 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5348 I915_WRITE(VLV_PCBR, pctx_paddr);
5349
5350out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005351 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005352 dev_priv->vlv_pctx = pctx;
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005353 mutex_unlock(&dev->struct_mutex);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005354}
5355
Imre Deakae484342014-03-31 15:10:44 +03005356static void valleyview_cleanup_pctx(struct drm_device *dev)
5357{
5358 struct drm_i915_private *dev_priv = dev->dev_private;
5359
5360 if (WARN_ON(!dev_priv->vlv_pctx))
5361 return;
5362
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005363 drm_gem_object_unreference_unlocked(&dev_priv->vlv_pctx->base);
Imre Deakae484342014-03-31 15:10:44 +03005364 dev_priv->vlv_pctx = NULL;
5365}
5366
Imre Deak4e805192014-04-14 20:24:41 +03005367static void valleyview_init_gt_powersave(struct drm_device *dev)
5368{
5369 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005370 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005371
5372 valleyview_setup_pctx(dev);
5373
5374 mutex_lock(&dev_priv->rps.hw_lock);
5375
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005376 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5377 switch ((val >> 6) & 3) {
5378 case 0:
5379 case 1:
5380 dev_priv->mem_freq = 800;
5381 break;
5382 case 2:
5383 dev_priv->mem_freq = 1066;
5384 break;
5385 case 3:
5386 dev_priv->mem_freq = 1333;
5387 break;
5388 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005389 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005390
Imre Deak4e805192014-04-14 20:24:41 +03005391 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5392 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5393 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005394 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005395 dev_priv->rps.max_freq);
5396
5397 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5398 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005399 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005400 dev_priv->rps.efficient_freq);
5401
Deepak Sf8f2b002014-07-10 13:16:21 +05305402 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5403 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005404 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305405 dev_priv->rps.rp1_freq);
5406
Imre Deak4e805192014-04-14 20:24:41 +03005407 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5408 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005409 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005410 dev_priv->rps.min_freq);
5411
Chris Wilsonaed242f2015-03-18 09:48:21 +00005412 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5413
Imre Deak4e805192014-04-14 20:24:41 +03005414 /* Preserve min/max settings in case of re-init */
5415 if (dev_priv->rps.max_freq_softlimit == 0)
5416 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5417
5418 if (dev_priv->rps.min_freq_softlimit == 0)
5419 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
5420
5421 mutex_unlock(&dev_priv->rps.hw_lock);
5422}
5423
Deepak S38807742014-05-23 21:00:15 +05305424static void cherryview_init_gt_powersave(struct drm_device *dev)
5425{
Deepak S2b6b3a02014-05-27 15:59:30 +05305426 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005427 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305428
Deepak S38807742014-05-23 21:00:15 +05305429 cherryview_setup_pctx(dev);
Deepak S2b6b3a02014-05-27 15:59:30 +05305430
5431 mutex_lock(&dev_priv->rps.hw_lock);
5432
Ville Syrjäläa5805162015-05-26 20:42:30 +03005433 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005434 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005435 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005436
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005437 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005438 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005439 dev_priv->mem_freq = 2000;
5440 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005441 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005442 dev_priv->mem_freq = 1600;
5443 break;
5444 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005445 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005446
Deepak S2b6b3a02014-05-27 15:59:30 +05305447 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5448 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5449 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005450 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305451 dev_priv->rps.max_freq);
5452
5453 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5454 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005455 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305456 dev_priv->rps.efficient_freq);
5457
Deepak S7707df42014-07-12 18:46:14 +05305458 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5459 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005460 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305461 dev_priv->rps.rp1_freq);
5462
Deepak S5b7c91b2015-05-09 18:15:46 +05305463 /* PUnit validated range is only [RPe, RP0] */
5464 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305465 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005466 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305467 dev_priv->rps.min_freq);
5468
Ville Syrjälä1c147622014-08-18 14:42:43 +03005469 WARN_ONCE((dev_priv->rps.max_freq |
5470 dev_priv->rps.efficient_freq |
5471 dev_priv->rps.rp1_freq |
5472 dev_priv->rps.min_freq) & 1,
5473 "Odd GPU freq values\n");
5474
Chris Wilsonaed242f2015-03-18 09:48:21 +00005475 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5476
Deepak S2b6b3a02014-05-27 15:59:30 +05305477 /* Preserve min/max settings in case of re-init */
5478 if (dev_priv->rps.max_freq_softlimit == 0)
5479 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5480
5481 if (dev_priv->rps.min_freq_softlimit == 0)
5482 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
5483
5484 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05305485}
5486
Imre Deak4e805192014-04-14 20:24:41 +03005487static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
5488{
5489 valleyview_cleanup_pctx(dev);
5490}
5491
Deepak S38807742014-05-23 21:00:15 +05305492static void cherryview_enable_rps(struct drm_device *dev)
5493{
5494 struct drm_i915_private *dev_priv = dev->dev_private;
5495 struct intel_engine_cs *ring;
Deepak S2b6b3a02014-05-27 15:59:30 +05305496 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05305497 int i;
5498
5499 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5500
5501 gtfifodbg = I915_READ(GTFIFODBG);
5502 if (gtfifodbg) {
5503 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5504 gtfifodbg);
5505 I915_WRITE(GTFIFODBG, gtfifodbg);
5506 }
5507
5508 cherryview_check_pctx(dev_priv);
5509
5510 /* 1a & 1b: Get forcewake during program sequence. Although the driver
5511 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005512 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305513
Ville Syrjälä160614a2015-01-19 13:50:47 +02005514 /* Disable RC states. */
5515 I915_WRITE(GEN6_RC_CONTROL, 0);
5516
Deepak S38807742014-05-23 21:00:15 +05305517 /* 2a: Program RC6 thresholds.*/
5518 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5519 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5520 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
5521
5522 for_each_ring(ring, dev_priv, i)
5523 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
5524 I915_WRITE(GEN6_RC_SLEEP, 0);
5525
Deepak Sf4f71c72015-03-28 15:23:35 +05305526 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
5527 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05305528
5529 /* allows RC6 residency counter to work */
5530 I915_WRITE(VLV_COUNTER_CONTROL,
5531 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
5532 VLV_MEDIA_RC6_COUNT_EN |
5533 VLV_RENDER_RC6_COUNT_EN));
5534
5535 /* For now we assume BIOS is allocating and populating the PCBR */
5536 pcbr = I915_READ(VLV_PCBR);
5537
Deepak S38807742014-05-23 21:00:15 +05305538 /* 3: Enable RC6 */
5539 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
5540 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02005541 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05305542
5543 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
5544
Deepak S2b6b3a02014-05-27 15:59:30 +05305545 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02005546 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05305547 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5548 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5549 I915_WRITE(GEN6_RP_UP_EI, 66000);
5550 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5551
5552 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5553
5554 /* 5: Enable RPS */
5555 I915_WRITE(GEN6_RP_CONTROL,
5556 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02005557 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05305558 GEN6_RP_ENABLE |
5559 GEN6_RP_UP_BUSY_AVG |
5560 GEN6_RP_DOWN_IDLE_AVG);
5561
Deepak S3ef62342015-04-29 08:36:24 +05305562 /* Setting Fixed Bias */
5563 val = VLV_OVERRIDE_EN |
5564 VLV_SOC_TDP_EN |
5565 CHV_BIAS_CPU_50_SOC_50;
5566 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5567
Deepak S2b6b3a02014-05-27 15:59:30 +05305568 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5569
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005570 /* RPS code assumes GPLL is used */
5571 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5572
Jani Nikula742f4912015-09-03 11:16:09 +03005573 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05305574 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5575
5576 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
5577 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005578 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305579 dev_priv->rps.cur_freq);
5580
5581 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005582 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305583 dev_priv->rps.efficient_freq);
5584
5585 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
5586
Mika Kuoppala59bad942015-01-16 11:34:40 +02005587 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305588}
5589
Jesse Barnes0a073b82013-04-17 15:54:58 -07005590static void valleyview_enable_rps(struct drm_device *dev)
5591{
5592 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005593 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07005594 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005595 int i;
5596
5597 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5598
Imre Deakae484342014-03-31 15:10:44 +03005599 valleyview_check_pctx(dev_priv);
5600
Jesse Barnes0a073b82013-04-17 15:54:58 -07005601 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07005602 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5603 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005604 I915_WRITE(GTFIFODBG, gtfifodbg);
5605 }
5606
Deepak Sc8d9a592013-11-23 14:55:42 +05305607 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005608 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005609
Ville Syrjälä160614a2015-01-19 13:50:47 +02005610 /* Disable RC states. */
5611 I915_WRITE(GEN6_RC_CONTROL, 0);
5612
Ville Syrjäläcad725f2015-01-19 13:50:48 +02005613 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005614 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5615 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5616 I915_WRITE(GEN6_RP_UP_EI, 66000);
5617 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5618
5619 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5620
5621 I915_WRITE(GEN6_RP_CONTROL,
5622 GEN6_RP_MEDIA_TURBO |
5623 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5624 GEN6_RP_MEDIA_IS_GFX |
5625 GEN6_RP_ENABLE |
5626 GEN6_RP_UP_BUSY_AVG |
5627 GEN6_RP_DOWN_IDLE_CONT);
5628
5629 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
5630 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5631 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5632
5633 for_each_ring(ring, dev_priv, i)
5634 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
5635
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08005636 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005637
5638 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07005639 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04005640 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
5641 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07005642 VLV_MEDIA_RC6_COUNT_EN |
5643 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04005644
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07005645 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005646 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07005647
5648 intel_print_rc6_info(dev, rc6_mode);
5649
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07005650 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005651
Deepak S3ef62342015-04-29 08:36:24 +05305652 /* Setting Fixed Bias */
5653 val = VLV_OVERRIDE_EN |
5654 VLV_SOC_TDP_EN |
5655 VLV_BIAS_CPU_125_SOC_875;
5656 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5657
Jani Nikula64936252013-05-22 15:36:20 +03005658 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005659
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005660 /* RPS code assumes GPLL is used */
5661 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5662
Jani Nikula742f4912015-09-03 11:16:09 +03005663 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07005664 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5665
Ben Widawskyb39fb292014-03-19 18:31:11 -07005666 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03005667 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005668 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Ben Widawskyb39fb292014-03-19 18:31:11 -07005669 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005670
Ville Syrjälä73008b92013-06-25 19:21:01 +03005671 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005672 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Ben Widawskyb39fb292014-03-19 18:31:11 -07005673 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005674
Ben Widawskyb39fb292014-03-19 18:31:11 -07005675 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005676
Mika Kuoppala59bad942015-01-16 11:34:40 +02005677 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005678}
5679
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005680static unsigned long intel_pxfreq(u32 vidfreq)
5681{
5682 unsigned long freq;
5683 int div = (vidfreq & 0x3f0000) >> 16;
5684 int post = (vidfreq & 0x3000) >> 12;
5685 int pre = (vidfreq & 0x7);
5686
5687 if (!pre)
5688 return 0;
5689
5690 freq = ((div * 133333) / ((1<<post) * pre));
5691
5692 return freq;
5693}
5694
Daniel Vettereb48eb02012-04-26 23:28:12 +02005695static const struct cparams {
5696 u16 i;
5697 u16 t;
5698 u16 m;
5699 u16 c;
5700} cparams[] = {
5701 { 1, 1333, 301, 28664 },
5702 { 1, 1066, 294, 24460 },
5703 { 1, 800, 294, 25192 },
5704 { 0, 1333, 276, 27605 },
5705 { 0, 1066, 276, 27605 },
5706 { 0, 800, 231, 23784 },
5707};
5708
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005709static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005710{
5711 u64 total_count, diff, ret;
5712 u32 count1, count2, count3, m = 0, c = 0;
5713 unsigned long now = jiffies_to_msecs(jiffies), diff1;
5714 int i;
5715
Daniel Vetter02d71952012-08-09 16:44:54 +02005716 assert_spin_locked(&mchdev_lock);
5717
Daniel Vetter20e4d402012-08-08 23:35:39 +02005718 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005719
5720 /* Prevent division-by-zero if we are asking too fast.
5721 * Also, we don't get interesting results if we are polling
5722 * faster than once in 10ms, so just return the saved value
5723 * in such cases.
5724 */
5725 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02005726 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005727
5728 count1 = I915_READ(DMIEC);
5729 count2 = I915_READ(DDREC);
5730 count3 = I915_READ(CSIEC);
5731
5732 total_count = count1 + count2 + count3;
5733
5734 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02005735 if (total_count < dev_priv->ips.last_count1) {
5736 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005737 diff += total_count;
5738 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005739 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005740 }
5741
5742 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005743 if (cparams[i].i == dev_priv->ips.c_m &&
5744 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02005745 m = cparams[i].m;
5746 c = cparams[i].c;
5747 break;
5748 }
5749 }
5750
5751 diff = div_u64(diff, diff1);
5752 ret = ((m * diff) + c);
5753 ret = div_u64(ret, 10);
5754
Daniel Vetter20e4d402012-08-08 23:35:39 +02005755 dev_priv->ips.last_count1 = total_count;
5756 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005757
Daniel Vetter20e4d402012-08-08 23:35:39 +02005758 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005759
5760 return ret;
5761}
5762
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005763unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
5764{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005765 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005766 unsigned long val;
5767
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005768 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005769 return 0;
5770
5771 spin_lock_irq(&mchdev_lock);
5772
5773 val = __i915_chipset_val(dev_priv);
5774
5775 spin_unlock_irq(&mchdev_lock);
5776
5777 return val;
5778}
5779
Daniel Vettereb48eb02012-04-26 23:28:12 +02005780unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
5781{
5782 unsigned long m, x, b;
5783 u32 tsfs;
5784
5785 tsfs = I915_READ(TSFS);
5786
5787 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
5788 x = I915_READ8(TR1);
5789
5790 b = tsfs & TSFS_INTR_MASK;
5791
5792 return ((m * x) / 127) - b;
5793}
5794
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005795static int _pxvid_to_vd(u8 pxvid)
5796{
5797 if (pxvid == 0)
5798 return 0;
5799
5800 if (pxvid >= 8 && pxvid < 31)
5801 pxvid = 31;
5802
5803 return (pxvid + 2) * 125;
5804}
5805
5806static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005807{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005808 struct drm_device *dev = dev_priv->dev;
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005809 const int vd = _pxvid_to_vd(pxvid);
5810 const int vm = vd - 1125;
5811
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005812 if (INTEL_INFO(dev)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005813 return vm > 0 ? vm : 0;
5814
5815 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005816}
5817
Daniel Vetter02d71952012-08-09 16:44:54 +02005818static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005819{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005820 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005821 u32 count;
5822
Daniel Vetter02d71952012-08-09 16:44:54 +02005823 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005824
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005825 now = ktime_get_raw_ns();
5826 diffms = now - dev_priv->ips.last_time2;
5827 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005828
5829 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02005830 if (!diffms)
5831 return;
5832
5833 count = I915_READ(GFXEC);
5834
Daniel Vetter20e4d402012-08-08 23:35:39 +02005835 if (count < dev_priv->ips.last_count2) {
5836 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005837 diff += count;
5838 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005839 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005840 }
5841
Daniel Vetter20e4d402012-08-08 23:35:39 +02005842 dev_priv->ips.last_count2 = count;
5843 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005844
5845 /* More magic constants... */
5846 diff = diff * 1181;
5847 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02005848 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005849}
5850
Daniel Vetter02d71952012-08-09 16:44:54 +02005851void i915_update_gfx_val(struct drm_i915_private *dev_priv)
5852{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005853 struct drm_device *dev = dev_priv->dev;
5854
5855 if (INTEL_INFO(dev)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02005856 return;
5857
Daniel Vetter92703882012-08-09 16:46:01 +02005858 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005859
5860 __i915_update_gfx_val(dev_priv);
5861
Daniel Vetter92703882012-08-09 16:46:01 +02005862 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005863}
5864
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005865static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005866{
5867 unsigned long t, corr, state1, corr2, state2;
5868 u32 pxvid, ext_v;
5869
Daniel Vetter02d71952012-08-09 16:44:54 +02005870 assert_spin_locked(&mchdev_lock);
5871
Ville Syrjälä616847e2015-09-18 20:03:19 +03005872 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02005873 pxvid = (pxvid >> 24) & 0x7f;
5874 ext_v = pvid_to_extvid(dev_priv, pxvid);
5875
5876 state1 = ext_v;
5877
5878 t = i915_mch_val(dev_priv);
5879
5880 /* Revel in the empirically derived constants */
5881
5882 /* Correction factor in 1/100000 units */
5883 if (t > 80)
5884 corr = ((t * 2349) + 135940);
5885 else if (t >= 50)
5886 corr = ((t * 964) + 29317);
5887 else /* < 50 */
5888 corr = ((t * 301) + 1004);
5889
5890 corr = corr * ((150142 * state1) / 10000 - 78642);
5891 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02005892 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005893
5894 state2 = (corr2 * state1) / 10000;
5895 state2 /= 100; /* convert to mW */
5896
Daniel Vetter02d71952012-08-09 16:44:54 +02005897 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005898
Daniel Vetter20e4d402012-08-08 23:35:39 +02005899 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005900}
5901
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005902unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
5903{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005904 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005905 unsigned long val;
5906
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005907 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005908 return 0;
5909
5910 spin_lock_irq(&mchdev_lock);
5911
5912 val = __i915_gfx_val(dev_priv);
5913
5914 spin_unlock_irq(&mchdev_lock);
5915
5916 return val;
5917}
5918
Daniel Vettereb48eb02012-04-26 23:28:12 +02005919/**
5920 * i915_read_mch_val - return value for IPS use
5921 *
5922 * Calculate and return a value for the IPS driver to use when deciding whether
5923 * we have thermal and power headroom to increase CPU or GPU power budget.
5924 */
5925unsigned long i915_read_mch_val(void)
5926{
5927 struct drm_i915_private *dev_priv;
5928 unsigned long chipset_val, graphics_val, ret = 0;
5929
Daniel Vetter92703882012-08-09 16:46:01 +02005930 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005931 if (!i915_mch_dev)
5932 goto out_unlock;
5933 dev_priv = i915_mch_dev;
5934
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005935 chipset_val = __i915_chipset_val(dev_priv);
5936 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005937
5938 ret = chipset_val + graphics_val;
5939
5940out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005941 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005942
5943 return ret;
5944}
5945EXPORT_SYMBOL_GPL(i915_read_mch_val);
5946
5947/**
5948 * i915_gpu_raise - raise GPU frequency limit
5949 *
5950 * Raise the limit; IPS indicates we have thermal headroom.
5951 */
5952bool i915_gpu_raise(void)
5953{
5954 struct drm_i915_private *dev_priv;
5955 bool ret = true;
5956
Daniel Vetter92703882012-08-09 16:46:01 +02005957 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005958 if (!i915_mch_dev) {
5959 ret = false;
5960 goto out_unlock;
5961 }
5962 dev_priv = i915_mch_dev;
5963
Daniel Vetter20e4d402012-08-08 23:35:39 +02005964 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
5965 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005966
5967out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005968 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005969
5970 return ret;
5971}
5972EXPORT_SYMBOL_GPL(i915_gpu_raise);
5973
5974/**
5975 * i915_gpu_lower - lower GPU frequency limit
5976 *
5977 * IPS indicates we're close to a thermal limit, so throttle back the GPU
5978 * frequency maximum.
5979 */
5980bool i915_gpu_lower(void)
5981{
5982 struct drm_i915_private *dev_priv;
5983 bool ret = true;
5984
Daniel Vetter92703882012-08-09 16:46:01 +02005985 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005986 if (!i915_mch_dev) {
5987 ret = false;
5988 goto out_unlock;
5989 }
5990 dev_priv = i915_mch_dev;
5991
Daniel Vetter20e4d402012-08-08 23:35:39 +02005992 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
5993 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005994
5995out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005996 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005997
5998 return ret;
5999}
6000EXPORT_SYMBOL_GPL(i915_gpu_lower);
6001
6002/**
6003 * i915_gpu_busy - indicate GPU business to IPS
6004 *
6005 * Tell the IPS driver whether or not the GPU is busy.
6006 */
6007bool i915_gpu_busy(void)
6008{
6009 struct drm_i915_private *dev_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01006010 struct intel_engine_cs *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006011 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01006012 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006013
Daniel Vetter92703882012-08-09 16:46:01 +02006014 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006015 if (!i915_mch_dev)
6016 goto out_unlock;
6017 dev_priv = i915_mch_dev;
6018
Chris Wilsonf047e392012-07-21 12:31:41 +01006019 for_each_ring(ring, dev_priv, i)
6020 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006021
6022out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006023 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006024
6025 return ret;
6026}
6027EXPORT_SYMBOL_GPL(i915_gpu_busy);
6028
6029/**
6030 * i915_gpu_turbo_disable - disable graphics turbo
6031 *
6032 * Disable graphics turbo by resetting the max frequency and setting the
6033 * current frequency to the default.
6034 */
6035bool i915_gpu_turbo_disable(void)
6036{
6037 struct drm_i915_private *dev_priv;
6038 bool ret = true;
6039
Daniel Vetter92703882012-08-09 16:46:01 +02006040 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006041 if (!i915_mch_dev) {
6042 ret = false;
6043 goto out_unlock;
6044 }
6045 dev_priv = i915_mch_dev;
6046
Daniel Vetter20e4d402012-08-08 23:35:39 +02006047 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006048
Daniel Vetter20e4d402012-08-08 23:35:39 +02006049 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006050 ret = false;
6051
6052out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006053 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006054
6055 return ret;
6056}
6057EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6058
6059/**
6060 * Tells the intel_ips driver that the i915 driver is now loaded, if
6061 * IPS got loaded first.
6062 *
6063 * This awkward dance is so that neither module has to depend on the
6064 * other in order for IPS to do the appropriate communication of
6065 * GPU turbo limits to i915.
6066 */
6067static void
6068ips_ping_for_i915_load(void)
6069{
6070 void (*link)(void);
6071
6072 link = symbol_get(ips_link_to_i915_driver);
6073 if (link) {
6074 link();
6075 symbol_put(ips_link_to_i915_driver);
6076 }
6077}
6078
6079void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6080{
Daniel Vetter02d71952012-08-09 16:44:54 +02006081 /* We only register the i915 ips part with intel-ips once everything is
6082 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006083 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006084 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006085 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006086
6087 ips_ping_for_i915_load();
6088}
6089
6090void intel_gpu_ips_teardown(void)
6091{
Daniel Vetter92703882012-08-09 16:46:01 +02006092 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006093 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006094 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006095}
Deepak S76c3552f2014-01-30 23:08:16 +05306096
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006097static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006098{
6099 struct drm_i915_private *dev_priv = dev->dev_private;
6100 u32 lcfuse;
6101 u8 pxw[16];
6102 int i;
6103
6104 /* Disable to program */
6105 I915_WRITE(ECR, 0);
6106 POSTING_READ(ECR);
6107
6108 /* Program energy weights for various events */
6109 I915_WRITE(SDEW, 0x15040d00);
6110 I915_WRITE(CSIEW0, 0x007f0000);
6111 I915_WRITE(CSIEW1, 0x1e220004);
6112 I915_WRITE(CSIEW2, 0x04000004);
6113
6114 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006115 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006116 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006117 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006118
6119 /* Program P-state weights to account for frequency power adjustment */
6120 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006121 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006122 unsigned long freq = intel_pxfreq(pxvidfreq);
6123 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6124 PXVFREQ_PX_SHIFT;
6125 unsigned long val;
6126
6127 val = vid * vid;
6128 val *= (freq / 1000);
6129 val *= 255;
6130 val /= (127*127*900);
6131 if (val > 0xff)
6132 DRM_ERROR("bad pxval: %ld\n", val);
6133 pxw[i] = val;
6134 }
6135 /* Render standby states get 0 weight */
6136 pxw[14] = 0;
6137 pxw[15] = 0;
6138
6139 for (i = 0; i < 4; i++) {
6140 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6141 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006142 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006143 }
6144
6145 /* Adjust magic regs to magic values (more experimental results) */
6146 I915_WRITE(OGW0, 0);
6147 I915_WRITE(OGW1, 0);
6148 I915_WRITE(EG0, 0x00007f00);
6149 I915_WRITE(EG1, 0x0000000e);
6150 I915_WRITE(EG2, 0x000e0000);
6151 I915_WRITE(EG3, 0x68000300);
6152 I915_WRITE(EG4, 0x42000000);
6153 I915_WRITE(EG5, 0x00140031);
6154 I915_WRITE(EG6, 0);
6155 I915_WRITE(EG7, 0);
6156
6157 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006158 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006159
6160 /* Enable PMON + select events */
6161 I915_WRITE(ECR, 0x80000019);
6162
6163 lcfuse = I915_READ(LCFUSE02);
6164
Daniel Vetter20e4d402012-08-08 23:35:39 +02006165 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006166}
6167
Imre Deakae484342014-03-31 15:10:44 +03006168void intel_init_gt_powersave(struct drm_device *dev)
6169{
Imre Deakb268c692015-12-15 20:10:31 +02006170 struct drm_i915_private *dev_priv = dev->dev_private;
6171
Imre Deakb268c692015-12-15 20:10:31 +02006172 /*
6173 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6174 * requirement.
6175 */
6176 if (!i915.enable_rc6) {
6177 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6178 intel_runtime_pm_get(dev_priv);
6179 }
Imre Deake6069ca2014-04-18 16:01:02 +03006180
Deepak S38807742014-05-23 21:00:15 +05306181 if (IS_CHERRYVIEW(dev))
6182 cherryview_init_gt_powersave(dev);
6183 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03006184 valleyview_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03006185}
6186
6187void intel_cleanup_gt_powersave(struct drm_device *dev)
6188{
Imre Deakb268c692015-12-15 20:10:31 +02006189 struct drm_i915_private *dev_priv = dev->dev_private;
6190
Deepak S38807742014-05-23 21:00:15 +05306191 if (IS_CHERRYVIEW(dev))
6192 return;
6193 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03006194 valleyview_cleanup_gt_powersave(dev);
Imre Deakb268c692015-12-15 20:10:31 +02006195
6196 if (!i915.enable_rc6)
6197 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006198}
6199
Imre Deakdbea3ce2014-12-15 18:59:28 +02006200static void gen6_suspend_rps(struct drm_device *dev)
6201{
6202 struct drm_i915_private *dev_priv = dev->dev_private;
6203
6204 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
6205
Akash Goel4c2a8892015-03-06 11:07:24 +05306206 gen6_disable_rps_interrupts(dev);
Imre Deakdbea3ce2014-12-15 18:59:28 +02006207}
6208
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006209/**
6210 * intel_suspend_gt_powersave - suspend PM work and helper threads
6211 * @dev: drm device
6212 *
6213 * We don't want to disable RC6 or other features here, we just want
6214 * to make sure any work we've queued has finished and won't bother
6215 * us while we're suspended.
6216 */
6217void intel_suspend_gt_powersave(struct drm_device *dev)
6218{
6219 struct drm_i915_private *dev_priv = dev->dev_private;
6220
Imre Deakd4d70aa2014-11-19 15:30:04 +02006221 if (INTEL_INFO(dev)->gen < 6)
6222 return;
6223
Imre Deakdbea3ce2014-12-15 18:59:28 +02006224 gen6_suspend_rps(dev);
Deepak Sb47adc12014-06-20 20:03:02 +05306225
6226 /* Force GPU to min freq during suspend */
6227 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006228}
6229
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006230void intel_disable_gt_powersave(struct drm_device *dev)
6231{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006232 struct drm_i915_private *dev_priv = dev->dev_private;
6233
Daniel Vetter930ebb42012-06-29 23:32:16 +02006234 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006235 ironlake_disable_drps(dev);
Deepak S38807742014-05-23 21:00:15 +05306236 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter10d8d362014-06-12 17:48:52 +02006237 intel_suspend_gt_powersave(dev);
Imre Deake4948372014-05-12 18:35:04 +03006238
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006239 mutex_lock(&dev_priv->rps.hw_lock);
Zhe Wang20e49362014-11-04 17:07:05 +00006240 if (INTEL_INFO(dev)->gen >= 9)
6241 gen9_disable_rps(dev);
6242 else if (IS_CHERRYVIEW(dev))
Deepak S38807742014-05-23 21:00:15 +05306243 cherryview_disable_rps(dev);
6244 else if (IS_VALLEYVIEW(dev))
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006245 valleyview_disable_rps(dev);
6246 else
6247 gen6_disable_rps(dev);
Imre Deake5347702014-11-19 15:30:02 +02006248
Chris Wilsonc0951f02013-10-10 21:58:50 +01006249 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006250 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02006251 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006252}
6253
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006254static void intel_gen6_powersave_work(struct work_struct *work)
6255{
6256 struct drm_i915_private *dev_priv =
6257 container_of(work, struct drm_i915_private,
6258 rps.delayed_resume_work.work);
6259 struct drm_device *dev = dev_priv->dev;
6260
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006261 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006262
Akash Goel4c2a8892015-03-06 11:07:24 +05306263 gen6_reset_rps_interrupts(dev);
Imre Deak3cc134e2014-11-19 15:30:03 +02006264
Deepak S38807742014-05-23 21:00:15 +05306265 if (IS_CHERRYVIEW(dev)) {
6266 cherryview_enable_rps(dev);
6267 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -07006268 valleyview_enable_rps(dev);
Zhe Wang20e49362014-11-04 17:07:05 +00006269 } else if (INTEL_INFO(dev)->gen >= 9) {
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006270 gen9_enable_rc6(dev);
Zhe Wang20e49362014-11-04 17:07:05 +00006271 gen9_enable_rps(dev);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07006272 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Akash Goelcc017fb42015-06-29 14:50:21 +05306273 __gen6_update_ring_freq(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006274 } else if (IS_BROADWELL(dev)) {
6275 gen8_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03006276 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006277 } else {
6278 gen6_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03006279 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006280 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006281
6282 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6283 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6284
6285 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6286 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6287
Chris Wilsonc0951f02013-10-10 21:58:50 +01006288 dev_priv->rps.enabled = true;
Imre Deak3cc134e2014-11-19 15:30:03 +02006289
Akash Goel4c2a8892015-03-06 11:07:24 +05306290 gen6_enable_rps_interrupts(dev);
Imre Deak3cc134e2014-11-19 15:30:03 +02006291
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006292 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03006293
6294 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006295}
6296
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006297void intel_enable_gt_powersave(struct drm_device *dev)
6298{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006299 struct drm_i915_private *dev_priv = dev->dev_private;
6300
Yu Zhangf61018b2015-02-10 19:05:52 +08006301 /* Powersaving is controlled by the host when inside a VM */
6302 if (intel_vgpu_active(dev))
6303 return;
6304
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006305 if (IS_IRONLAKE_M(dev)) {
6306 ironlake_enable_drps(dev);
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006307 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006308 intel_init_emon(dev);
Imre Deakdc1d0132014-04-14 20:24:28 +03006309 mutex_unlock(&dev->struct_mutex);
Deepak S38807742014-05-23 21:00:15 +05306310 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006311 /*
6312 * PCU communication is slow and this doesn't need to be
6313 * done at any specific time, so do this out of our fast path
6314 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03006315 *
6316 * We depend on the HW RC6 power context save/restore
6317 * mechanism when entering D3 through runtime PM suspend. So
6318 * disable RPM until RPS/RC6 is properly setup. We can only
6319 * get here via the driver load/system resume/runtime resume
6320 * paths, so the _noresume version is enough (and in case of
6321 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006322 */
Imre Deakc6df39b2014-04-14 20:24:29 +03006323 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
6324 round_jiffies_up_relative(HZ)))
6325 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006326 }
6327}
6328
Imre Deakc6df39b2014-04-14 20:24:29 +03006329void intel_reset_gt_powersave(struct drm_device *dev)
6330{
6331 struct drm_i915_private *dev_priv = dev->dev_private;
6332
Imre Deakdbea3ce2014-12-15 18:59:28 +02006333 if (INTEL_INFO(dev)->gen < 6)
6334 return;
6335
6336 gen6_suspend_rps(dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03006337 dev_priv->rps.enabled = false;
Imre Deakc6df39b2014-04-14 20:24:29 +03006338}
6339
Daniel Vetter3107bd42012-10-31 22:52:31 +01006340static void ibx_init_clock_gating(struct drm_device *dev)
6341{
6342 struct drm_i915_private *dev_priv = dev->dev_private;
6343
6344 /*
6345 * On Ibex Peak and Cougar Point, we need to disable clock
6346 * gating for the panel power sequencer or it will fail to
6347 * start up when no ports are active.
6348 */
6349 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6350}
6351
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006352static void g4x_disable_trickle_feed(struct drm_device *dev)
6353{
6354 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006355 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006356
Damien Lespiau055e3932014-08-18 13:49:10 +01006357 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006358 I915_WRITE(DSPCNTR(pipe),
6359 I915_READ(DSPCNTR(pipe)) |
6360 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006361
6362 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6363 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006364 }
6365}
6366
Ville Syrjälä017636c2013-12-05 15:51:37 +02006367static void ilk_init_lp_watermarks(struct drm_device *dev)
6368{
6369 struct drm_i915_private *dev_priv = dev->dev_private;
6370
6371 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6372 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6373 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6374
6375 /*
6376 * Don't touch WM1S_LP_EN here.
6377 * Doing so could cause underruns.
6378 */
6379}
6380
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006381static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006382{
6383 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01006384 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006385
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006386 /*
6387 * Required for FBC
6388 * WaFbcDisableDpfcClockGating:ilk
6389 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006390 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6391 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6392 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006393
6394 I915_WRITE(PCH_3DCGDIS0,
6395 MARIUNIT_CLOCK_GATE_DISABLE |
6396 SVSMUNIT_CLOCK_GATE_DISABLE);
6397 I915_WRITE(PCH_3DCGDIS1,
6398 VFMUNIT_CLOCK_GATE_DISABLE);
6399
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006400 /*
6401 * According to the spec the following bits should be set in
6402 * order to enable memory self-refresh
6403 * The bit 22/21 of 0x42004
6404 * The bit 5 of 0x42020
6405 * The bit 15 of 0x45000
6406 */
6407 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6408 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6409 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006410 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006411 I915_WRITE(DISP_ARB_CTL,
6412 (I915_READ(DISP_ARB_CTL) |
6413 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006414
6415 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006416
6417 /*
6418 * Based on the document from hardware guys the following bits
6419 * should be set unconditionally in order to enable FBC.
6420 * The bit 22 of 0x42000
6421 * The bit 22 of 0x42004
6422 * The bit 7,8,9 of 0x42020.
6423 */
6424 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006425 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006426 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6427 I915_READ(ILK_DISPLAY_CHICKEN1) |
6428 ILK_FBCQ_DIS);
6429 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6430 I915_READ(ILK_DISPLAY_CHICKEN2) |
6431 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006432 }
6433
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006434 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6435
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006436 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6437 I915_READ(ILK_DISPLAY_CHICKEN2) |
6438 ILK_ELPIN_409_SELECT);
6439 I915_WRITE(_3D_CHICKEN2,
6440 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6441 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006442
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006443 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006444 I915_WRITE(CACHE_MODE_0,
6445 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006446
Akash Goel4e046322014-04-04 17:14:38 +05306447 /* WaDisable_RenderCache_OperationalFlush:ilk */
6448 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6449
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006450 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006451
Daniel Vetter3107bd42012-10-31 22:52:31 +01006452 ibx_init_clock_gating(dev);
6453}
6454
6455static void cpt_init_clock_gating(struct drm_device *dev)
6456{
6457 struct drm_i915_private *dev_priv = dev->dev_private;
6458 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006459 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006460
6461 /*
6462 * On Ibex Peak and Cougar Point, we need to disable clock
6463 * gating for the panel power sequencer or it will fail to
6464 * start up when no ports are active.
6465 */
Jesse Barnescd664072013-10-02 10:34:19 -07006466 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6467 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6468 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006469 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6470 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006471 /* The below fixes the weird display corruption, a few pixels shifted
6472 * downward, on (only) LVDS of some HP laptops with IVY.
6473 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006474 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006475 val = I915_READ(TRANS_CHICKEN2(pipe));
6476 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6477 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006478 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006479 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006480 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6481 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6482 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006483 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6484 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006485 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006486 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006487 I915_WRITE(TRANS_CHICKEN1(pipe),
6488 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6489 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006490}
6491
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006492static void gen6_check_mch_setup(struct drm_device *dev)
6493{
6494 struct drm_i915_private *dev_priv = dev->dev_private;
6495 uint32_t tmp;
6496
6497 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02006498 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
6499 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
6500 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006501}
6502
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006503static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006504{
6505 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01006506 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006507
Damien Lespiau231e54f2012-10-19 17:55:41 +01006508 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006509
6510 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6511 I915_READ(ILK_DISPLAY_CHICKEN2) |
6512 ILK_ELPIN_409_SELECT);
6513
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006514 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01006515 I915_WRITE(_3D_CHICKEN,
6516 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
6517
Akash Goel4e046322014-04-04 17:14:38 +05306518 /* WaDisable_RenderCache_OperationalFlush:snb */
6519 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6520
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006521 /*
6522 * BSpec recoomends 8x4 when MSAA is used,
6523 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006524 *
6525 * Note that PS/WM thread counts depend on the WIZ hashing
6526 * disable bit, which we don't touch here, but it's good
6527 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006528 */
6529 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006530 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006531
Ville Syrjälä017636c2013-12-05 15:51:37 +02006532 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006533
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006534 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02006535 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006536
6537 I915_WRITE(GEN6_UCGCTL1,
6538 I915_READ(GEN6_UCGCTL1) |
6539 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
6540 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
6541
6542 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
6543 * gating disable must be set. Failure to set it results in
6544 * flickering pixels due to Z write ordering failures after
6545 * some amount of runtime in the Mesa "fire" demo, and Unigine
6546 * Sanctuary and Tropics, and apparently anything else with
6547 * alpha test or pixel discard.
6548 *
6549 * According to the spec, bit 11 (RCCUNIT) must also be set,
6550 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006551 *
Ville Syrjäläef593182014-01-22 21:32:47 +02006552 * WaDisableRCCUnitClockGating:snb
6553 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006554 */
6555 I915_WRITE(GEN6_UCGCTL2,
6556 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
6557 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
6558
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02006559 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02006560 I915_WRITE(_3D_CHICKEN3,
6561 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006562
6563 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02006564 * Bspec says:
6565 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
6566 * 3DSTATE_SF number of SF output attributes is more than 16."
6567 */
6568 I915_WRITE(_3D_CHICKEN3,
6569 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
6570
6571 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006572 * According to the spec the following bits should be
6573 * set in order to enable memory self-refresh and fbc:
6574 * The bit21 and bit22 of 0x42000
6575 * The bit21 and bit22 of 0x42004
6576 * The bit5 and bit7 of 0x42020
6577 * The bit14 of 0x70180
6578 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01006579 *
6580 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006581 */
6582 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6583 I915_READ(ILK_DISPLAY_CHICKEN1) |
6584 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6585 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6586 I915_READ(ILK_DISPLAY_CHICKEN2) |
6587 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006588 I915_WRITE(ILK_DSPCLK_GATE_D,
6589 I915_READ(ILK_DSPCLK_GATE_D) |
6590 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
6591 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006592
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006593 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07006594
Daniel Vetter3107bd42012-10-31 22:52:31 +01006595 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006596
6597 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006598}
6599
6600static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
6601{
6602 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
6603
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006604 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02006605 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006606 *
6607 * This actually overrides the dispatch
6608 * mode for all thread types.
6609 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006610 reg &= ~GEN7_FF_SCHED_MASK;
6611 reg |= GEN7_FF_TS_SCHED_HW;
6612 reg |= GEN7_FF_VS_SCHED_HW;
6613 reg |= GEN7_FF_DS_SCHED_HW;
6614
6615 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
6616}
6617
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006618static void lpt_init_clock_gating(struct drm_device *dev)
6619{
6620 struct drm_i915_private *dev_priv = dev->dev_private;
6621
6622 /*
6623 * TODO: this bit should only be enabled when really needed, then
6624 * disabled when not needed anymore in order to save power.
6625 */
Ville Syrjäläc2699522015-08-27 23:55:59 +03006626 if (HAS_PCH_LPT_LP(dev))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006627 I915_WRITE(SOUTH_DSPCLK_GATE_D,
6628 I915_READ(SOUTH_DSPCLK_GATE_D) |
6629 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006630
6631 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03006632 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
6633 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006634 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006635}
6636
Imre Deak7d708ee2013-04-17 14:04:50 +03006637static void lpt_suspend_hw(struct drm_device *dev)
6638{
6639 struct drm_i915_private *dev_priv = dev->dev_private;
6640
Ville Syrjäläc2699522015-08-27 23:55:59 +03006641 if (HAS_PCH_LPT_LP(dev)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03006642 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
6643
6644 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6645 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6646 }
6647}
6648
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03006649static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006650{
6651 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00006652 enum pipe pipe;
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03006653 uint32_t misccpctl;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006654
Ville Syrjälä7ad0dba2015-05-19 20:32:55 +03006655 ilk_init_lp_watermarks(dev);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07006656
Ben Widawskyab57fff2013-12-12 15:28:04 -08006657 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07006658 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006659
Ben Widawskyab57fff2013-12-12 15:28:04 -08006660 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006661 I915_WRITE(CHICKEN_PAR1_1,
6662 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
6663
Ben Widawskyab57fff2013-12-12 15:28:04 -08006664 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01006665 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00006666 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02006667 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006668 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006669 }
Ben Widawsky63801f22013-12-12 17:26:03 -08006670
Ben Widawskyab57fff2013-12-12 15:28:04 -08006671 /* WaVSRefCountFullforceMissDisable:bdw */
6672 /* WaDSRefCountFullforceMissDisable:bdw */
6673 I915_WRITE(GEN7_FF_THREAD_MODE,
6674 I915_READ(GEN7_FF_THREAD_MODE) &
6675 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02006676
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02006677 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6678 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006679
6680 /* WaDisableSDEUnitClockGating:bdw */
6681 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6682 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00006683
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03006684 /*
6685 * WaProgramL3SqcReg1Default:bdw
6686 * WaTempDisableDOPClkGating:bdw
6687 */
6688 misccpctl = I915_READ(GEN7_MISCCPCTL);
6689 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
6690 I915_WRITE(GEN8_L3SQCREG1, BDW_WA_L3SQCREG1_DEFAULT);
6691 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
6692
Ville Syrjälä6d50b062015-05-19 20:32:57 +03006693 /*
6694 * WaGttCachingOffByDefault:bdw
6695 * GTT cache may not work with big pages, so if those
6696 * are ever enabled GTT cache may need to be disabled.
6697 */
6698 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
6699
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03006700 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006701}
6702
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006703static void haswell_init_clock_gating(struct drm_device *dev)
6704{
6705 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006706
Ville Syrjälä017636c2013-12-05 15:51:37 +02006707 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006708
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006709 /* L3 caching of data atomics doesn't work -- disable it. */
6710 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
6711 I915_WRITE(HSW_ROW_CHICKEN3,
6712 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
6713
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006714 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006715 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6716 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6717 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6718
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02006719 /* WaVSRefCountFullforceMissDisable:hsw */
6720 I915_WRITE(GEN7_FF_THREAD_MODE,
6721 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006722
Akash Goel4e046322014-04-04 17:14:38 +05306723 /* WaDisable_RenderCache_OperationalFlush:hsw */
6724 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6725
Chia-I Wufe27c602014-01-28 13:29:33 +08006726 /* enable HiZ Raw Stall Optimization */
6727 I915_WRITE(CACHE_MODE_0_GEN7,
6728 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6729
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006730 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006731 I915_WRITE(CACHE_MODE_1,
6732 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006733
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006734 /*
6735 * BSpec recommends 8x4 when MSAA is used,
6736 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006737 *
6738 * Note that PS/WM thread counts depend on the WIZ hashing
6739 * disable bit, which we don't touch here, but it's good
6740 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006741 */
6742 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006743 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006744
Kenneth Graunke94411592014-12-31 16:23:00 -08006745 /* WaSampleCChickenBitEnable:hsw */
6746 I915_WRITE(HALF_SLICE_CHICKEN3,
6747 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
6748
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006749 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07006750 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
6751
Paulo Zanoni90a88642013-05-03 17:23:45 -03006752 /* WaRsPkgCStateDisplayPMReq:hsw */
6753 I915_WRITE(CHICKEN_PAR1_1,
6754 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006755
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006756 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006757}
6758
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006759static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006760{
6761 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07006762 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006763
Ville Syrjälä017636c2013-12-05 15:51:37 +02006764 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006765
Damien Lespiau231e54f2012-10-19 17:55:41 +01006766 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006767
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006768 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05006769 I915_WRITE(_3D_CHICKEN3,
6770 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6771
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006772 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006773 I915_WRITE(IVB_CHICKEN3,
6774 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6775 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6776
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006777 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07006778 if (IS_IVB_GT1(dev))
6779 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
6780 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006781
Akash Goel4e046322014-04-04 17:14:38 +05306782 /* WaDisable_RenderCache_OperationalFlush:ivb */
6783 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6784
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006785 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006786 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
6787 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
6788
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006789 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006790 I915_WRITE(GEN7_L3CNTLREG1,
6791 GEN7_WA_FOR_GEN7_L3_CONTROL);
6792 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07006793 GEN7_WA_L3_CHICKEN_MODE);
6794 if (IS_IVB_GT1(dev))
6795 I915_WRITE(GEN7_ROW_CHICKEN2,
6796 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006797 else {
6798 /* must write both registers */
6799 I915_WRITE(GEN7_ROW_CHICKEN2,
6800 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07006801 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
6802 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006803 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006804
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006805 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05006806 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6807 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6808
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02006809 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006810 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006811 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006812 */
6813 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02006814 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006815
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006816 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006817 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6818 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6819 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6820
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006821 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006822
6823 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02006824
Chris Wilson22721342014-03-04 09:41:43 +00006825 if (0) { /* causes HiZ corruption on ivb:gt1 */
6826 /* enable HiZ Raw Stall Optimization */
6827 I915_WRITE(CACHE_MODE_0_GEN7,
6828 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6829 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08006830
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006831 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02006832 I915_WRITE(CACHE_MODE_1,
6833 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07006834
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006835 /*
6836 * BSpec recommends 8x4 when MSAA is used,
6837 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006838 *
6839 * Note that PS/WM thread counts depend on the WIZ hashing
6840 * disable bit, which we don't touch here, but it's good
6841 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006842 */
6843 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006844 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006845
Ben Widawsky20848222012-05-04 18:58:59 -07006846 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
6847 snpcr &= ~GEN6_MBC_SNPCR_MASK;
6848 snpcr |= GEN6_MBC_SNPCR_MED;
6849 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006850
Ben Widawskyab5c6082013-04-05 13:12:41 -07006851 if (!HAS_PCH_NOP(dev))
6852 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006853
6854 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006855}
6856
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006857static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
6858{
6859 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
6860
6861 /*
6862 * Disable trickle feed and enable pnd deadline calculation
6863 */
6864 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
6865 I915_WRITE(CBR1_VLV, 0);
6866}
6867
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006868static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006869{
6870 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006871
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006872 vlv_init_display_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006873
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006874 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05006875 I915_WRITE(_3D_CHICKEN3,
6876 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6877
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006878 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006879 I915_WRITE(IVB_CHICKEN3,
6880 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6881 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6882
Ville Syrjäläfad7d362014-01-22 21:32:39 +02006883 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006884 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07006885 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08006886 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
6887 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006888
Akash Goel4e046322014-04-04 17:14:38 +05306889 /* WaDisable_RenderCache_OperationalFlush:vlv */
6890 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6891
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006892 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05006893 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6894 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6895
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006896 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07006897 I915_WRITE(GEN7_ROW_CHICKEN2,
6898 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
6899
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006900 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006901 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6902 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6903 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6904
Ville Syrjälä46680e02014-01-22 21:33:01 +02006905 gen7_setup_fixed_func_scheduler(dev_priv);
6906
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006907 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006908 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006909 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006910 */
6911 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006912 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006913
Akash Goelc98f5062014-03-24 23:00:07 +05306914 /* WaDisableL3Bank2xClockGate:vlv
6915 * Disabling L3 clock gating- MMIO 940c[25] = 1
6916 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
6917 I915_WRITE(GEN7_UCGCTL4,
6918 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07006919
Ville Syrjäläafd58e72014-01-22 21:33:03 +02006920 /*
6921 * BSpec says this must be set, even though
6922 * WaDisable4x2SubspanOptimization isn't listed for VLV.
6923 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02006924 I915_WRITE(CACHE_MODE_1,
6925 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07006926
6927 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02006928 * BSpec recommends 8x4 when MSAA is used,
6929 * however in practice 16x4 seems fastest.
6930 *
6931 * Note that PS/WM thread counts depend on the WIZ hashing
6932 * disable bit, which we don't touch here, but it's good
6933 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
6934 */
6935 I915_WRITE(GEN7_GT_MODE,
6936 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
6937
6938 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02006939 * WaIncreaseL3CreditsForVLVB0:vlv
6940 * This is the hardware default actually.
6941 */
6942 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
6943
6944 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006945 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07006946 * Disable clock gating on th GCFG unit to prevent a delay
6947 * in the reporting of vblank events.
6948 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02006949 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006950}
6951
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006952static void cherryview_init_clock_gating(struct drm_device *dev)
6953{
6954 struct drm_i915_private *dev_priv = dev->dev_private;
6955
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006956 vlv_init_display_clock_gating(dev_priv);
Ville Syrjälädd811e72014-04-09 13:28:33 +03006957
Ville Syrjälä232ce332014-04-09 13:28:35 +03006958 /* WaVSRefCountFullforceMissDisable:chv */
6959 /* WaDSRefCountFullforceMissDisable:chv */
6960 I915_WRITE(GEN7_FF_THREAD_MODE,
6961 I915_READ(GEN7_FF_THREAD_MODE) &
6962 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03006963
6964 /* WaDisableSemaphoreAndSyncFlipWait:chv */
6965 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6966 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03006967
6968 /* WaDisableCSUnitClockGating:chv */
6969 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6970 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03006971
6972 /* WaDisableSDEUnitClockGating:chv */
6973 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6974 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03006975
6976 /*
6977 * GTT cache may not work with big pages, so if those
6978 * are ever enabled GTT cache may need to be disabled.
6979 */
6980 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006981}
6982
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006983static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006984{
6985 struct drm_i915_private *dev_priv = dev->dev_private;
6986 uint32_t dspclk_gate;
6987
6988 I915_WRITE(RENCLK_GATE_D1, 0);
6989 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6990 GS_UNIT_CLOCK_GATE_DISABLE |
6991 CL_UNIT_CLOCK_GATE_DISABLE);
6992 I915_WRITE(RAMCLK_GATE_D, 0);
6993 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6994 OVRUNIT_CLOCK_GATE_DISABLE |
6995 OVCUNIT_CLOCK_GATE_DISABLE;
6996 if (IS_GM45(dev))
6997 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6998 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02006999
7000 /* WaDisableRenderCachePipelinedFlush */
7001 I915_WRITE(CACHE_MODE_0,
7002 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007003
Akash Goel4e046322014-04-04 17:14:38 +05307004 /* WaDisable_RenderCache_OperationalFlush:g4x */
7005 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7006
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007007 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007008}
7009
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007010static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007011{
7012 struct drm_i915_private *dev_priv = dev->dev_private;
7013
7014 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7015 I915_WRITE(RENCLK_GATE_D2, 0);
7016 I915_WRITE(DSPCLK_GATE_D, 0);
7017 I915_WRITE(RAMCLK_GATE_D, 0);
7018 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007019 I915_WRITE(MI_ARB_STATE,
7020 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307021
7022 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7023 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007024}
7025
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007026static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007027{
7028 struct drm_i915_private *dev_priv = dev->dev_private;
7029
7030 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7031 I965_RCC_CLOCK_GATE_DISABLE |
7032 I965_RCPB_CLOCK_GATE_DISABLE |
7033 I965_ISC_CLOCK_GATE_DISABLE |
7034 I965_FBC_CLOCK_GATE_DISABLE);
7035 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007036 I915_WRITE(MI_ARB_STATE,
7037 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307038
7039 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7040 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007041}
7042
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007043static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007044{
7045 struct drm_i915_private *dev_priv = dev->dev_private;
7046 u32 dstate = I915_READ(D_STATE);
7047
7048 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7049 DSTATE_DOT_CLOCK_GATING;
7050 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007051
7052 if (IS_PINEVIEW(dev))
7053 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007054
7055 /* IIR "flip pending" means done if this bit is set */
7056 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007057
7058 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007059 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007060
7061 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7062 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007063
7064 I915_WRITE(MI_ARB_STATE,
7065 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007066}
7067
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007068static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007069{
7070 struct drm_i915_private *dev_priv = dev->dev_private;
7071
7072 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007073
7074 /* interrupts should cause a wake up from C3 */
7075 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7076 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007077
7078 I915_WRITE(MEM_MODE,
7079 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007080}
7081
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007082static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007083{
7084 struct drm_i915_private *dev_priv = dev->dev_private;
7085
7086 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007087
7088 I915_WRITE(MEM_MODE,
7089 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7090 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007091}
7092
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007093void intel_init_clock_gating(struct drm_device *dev)
7094{
7095 struct drm_i915_private *dev_priv = dev->dev_private;
7096
Damien Lespiauc57e3552015-02-09 19:33:05 +00007097 if (dev_priv->display.init_clock_gating)
7098 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007099}
7100
Imre Deak7d708ee2013-04-17 14:04:50 +03007101void intel_suspend_hw(struct drm_device *dev)
7102{
7103 if (HAS_PCH_LPT(dev))
7104 lpt_suspend_hw(dev);
7105}
7106
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007107/* Set up chip specific power management-related functions */
7108void intel_init_pm(struct drm_device *dev)
7109{
7110 struct drm_i915_private *dev_priv = dev->dev_private;
7111
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007112 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007113
Daniel Vetterc921aba2012-04-26 23:28:17 +02007114 /* For cxsr */
7115 if (IS_PINEVIEW(dev))
7116 i915_pineview_get_mem_freq(dev);
7117 else if (IS_GEN5(dev))
7118 i915_ironlake_get_mem_freq(dev);
7119
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007120 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00007121 if (INTEL_INFO(dev)->gen >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00007122 skl_setup_wm_latency(dev);
7123
Imre Deaka82abe42015-03-27 14:00:04 +02007124 if (IS_BROXTON(dev))
7125 dev_priv->display.init_clock_gating =
7126 bxt_init_clock_gating;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00007127 dev_priv->display.update_wm = skl_update_wm;
Damien Lespiauc83155a2014-03-28 00:18:35 +05307128 } else if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007129 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007130
Ville Syrjäläbd602542014-01-07 16:14:10 +02007131 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7132 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7133 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7134 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007135 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007136 dev_priv->display.compute_intermediate_wm =
7137 ilk_compute_intermediate_wm;
7138 dev_priv->display.initial_watermarks =
7139 ilk_initial_watermarks;
7140 dev_priv->display.optimize_watermarks =
7141 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007142 } else {
7143 DRM_DEBUG_KMS("Failed to read display plane latency. "
7144 "Disable CxSR\n");
7145 }
7146
7147 if (IS_GEN5(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007148 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007149 else if (IS_GEN6(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007150 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007151 else if (IS_IVYBRIDGE(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007152 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007153 else if (IS_HASWELL(dev))
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007154 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007155 else if (INTEL_INFO(dev)->gen == 8)
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007156 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007157 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007158 vlv_setup_wm_latency(dev);
7159
7160 dev_priv->display.update_wm = vlv_update_wm;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007161 dev_priv->display.init_clock_gating =
7162 cherryview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007163 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007164 vlv_setup_wm_latency(dev);
7165
7166 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007167 dev_priv->display.init_clock_gating =
7168 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007169 } else if (IS_PINEVIEW(dev)) {
7170 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7171 dev_priv->is_ddr3,
7172 dev_priv->fsb_freq,
7173 dev_priv->mem_freq)) {
7174 DRM_INFO("failed to find known CxSR latency "
7175 "(found ddr%s fsb freq %d, mem freq %d), "
7176 "disabling CxSR\n",
7177 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7178 dev_priv->fsb_freq, dev_priv->mem_freq);
7179 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007180 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007181 dev_priv->display.update_wm = NULL;
7182 } else
7183 dev_priv->display.update_wm = pineview_update_wm;
7184 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7185 } else if (IS_G4X(dev)) {
7186 dev_priv->display.update_wm = g4x_update_wm;
7187 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7188 } else if (IS_GEN4(dev)) {
7189 dev_priv->display.update_wm = i965_update_wm;
7190 if (IS_CRESTLINE(dev))
7191 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7192 else if (IS_BROADWATER(dev))
7193 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7194 } else if (IS_GEN3(dev)) {
7195 dev_priv->display.update_wm = i9xx_update_wm;
7196 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
7197 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007198 } else if (IS_GEN2(dev)) {
7199 if (INTEL_INFO(dev)->num_pipes == 1) {
7200 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007201 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007202 } else {
7203 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007204 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007205 }
7206
7207 if (IS_I85X(dev) || IS_I865G(dev))
7208 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7209 else
7210 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7211 } else {
7212 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007213 }
7214}
7215
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007216int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007217{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007218 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007219
7220 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7221 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7222 return -EAGAIN;
7223 }
7224
7225 I915_WRITE(GEN6_PCODE_DATA, *val);
Damien Lespiaudddab342014-11-13 17:51:50 +00007226 I915_WRITE(GEN6_PCODE_DATA1, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007227 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7228
7229 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7230 500)) {
7231 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7232 return -ETIMEDOUT;
7233 }
7234
7235 *val = I915_READ(GEN6_PCODE_DATA);
7236 I915_WRITE(GEN6_PCODE_DATA, 0);
7237
7238 return 0;
7239}
7240
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007241int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007242{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007243 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007244
7245 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7246 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7247 return -EAGAIN;
7248 }
7249
7250 I915_WRITE(GEN6_PCODE_DATA, val);
7251 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7252
7253 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7254 500)) {
7255 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7256 return -ETIMEDOUT;
7257 }
7258
7259 I915_WRITE(GEN6_PCODE_DATA, 0);
7260
7261 return 0;
7262}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007263
Ville Syrjälädd06f882014-11-10 22:55:12 +02007264static int vlv_gpu_freq_div(unsigned int czclk_freq)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007265{
Ville Syrjälädd06f882014-11-10 22:55:12 +02007266 switch (czclk_freq) {
7267 case 200:
7268 return 10;
7269 case 267:
7270 return 12;
7271 case 320:
7272 case 333:
Ville Syrjälädd06f882014-11-10 22:55:12 +02007273 return 16;
Ville Syrjäläab3fb152014-11-10 22:55:15 +02007274 case 400:
7275 return 20;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007276 default:
7277 return -1;
7278 }
Ville Syrjälädd06f882014-11-10 22:55:12 +02007279}
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007280
Ville Syrjälädd06f882014-11-10 22:55:12 +02007281static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7282{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007283 int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Ville Syrjälädd06f882014-11-10 22:55:12 +02007284
7285 div = vlv_gpu_freq_div(czclk_freq);
7286 if (div < 0)
7287 return div;
7288
7289 return DIV_ROUND_CLOSEST(czclk_freq * (val + 6 - 0xbd), div);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007290}
7291
Fengguang Wub55dd642014-07-12 11:21:39 +02007292static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007293{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007294 int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007295
Ville Syrjälädd06f882014-11-10 22:55:12 +02007296 mul = vlv_gpu_freq_div(czclk_freq);
7297 if (mul < 0)
7298 return mul;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007299
Ville Syrjälädd06f882014-11-10 22:55:12 +02007300 return DIV_ROUND_CLOSEST(mul * val, czclk_freq) + 0xbd - 6;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007301}
7302
Fengguang Wub55dd642014-07-12 11:21:39 +02007303static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307304{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007305 int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307306
Imre Deak9c06f672016-01-29 14:52:27 +02007307 div = vlv_gpu_freq_div(czclk_freq);
Ville Syrjälädd06f882014-11-10 22:55:12 +02007308 if (div < 0)
7309 return div;
Imre Deak9c06f672016-01-29 14:52:27 +02007310 div /= 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307311
Ville Syrjälädd06f882014-11-10 22:55:12 +02007312 return DIV_ROUND_CLOSEST(czclk_freq * val, 2 * div) / 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307313}
7314
Fengguang Wub55dd642014-07-12 11:21:39 +02007315static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307316{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007317 int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307318
Imre Deak9c06f672016-01-29 14:52:27 +02007319 mul = vlv_gpu_freq_div(czclk_freq);
Ville Syrjälädd06f882014-11-10 22:55:12 +02007320 if (mul < 0)
7321 return mul;
Imre Deak9c06f672016-01-29 14:52:27 +02007322 mul /= 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307323
Ville Syrjälä1c147622014-08-18 14:42:43 +03007324 /* CHV needs even values */
Ville Syrjälädd06f882014-11-10 22:55:12 +02007325 return DIV_ROUND_CLOSEST(val * 2 * mul, czclk_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307326}
7327
Ville Syrjälä616bc822015-01-23 21:04:25 +02007328int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7329{
Akash Goel80b6dda2015-03-06 11:07:15 +05307330 if (IS_GEN9(dev_priv->dev))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007331 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7332 GEN9_FREQ_SCALER);
Akash Goel80b6dda2015-03-06 11:07:15 +05307333 else if (IS_CHERRYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007334 return chv_gpu_freq(dev_priv, val);
7335 else if (IS_VALLEYVIEW(dev_priv->dev))
7336 return byt_gpu_freq(dev_priv, val);
7337 else
7338 return val * GT_FREQUENCY_MULTIPLIER;
7339}
7340
Ville Syrjälä616bc822015-01-23 21:04:25 +02007341int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7342{
Akash Goel80b6dda2015-03-06 11:07:15 +05307343 if (IS_GEN9(dev_priv->dev))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007344 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7345 GT_FREQUENCY_MULTIPLIER);
Akash Goel80b6dda2015-03-06 11:07:15 +05307346 else if (IS_CHERRYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007347 return chv_freq_opcode(dev_priv, val);
Deepak S22b1b2f2014-07-12 14:54:33 +05307348 else if (IS_VALLEYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007349 return byt_freq_opcode(dev_priv, val);
7350 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007351 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05307352}
7353
Chris Wilson6ad790c2015-04-07 16:20:31 +01007354struct request_boost {
7355 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007356 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007357};
7358
7359static void __intel_rps_boost_work(struct work_struct *work)
7360{
7361 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007362 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007363
Chris Wilsone61b9952015-04-27 13:41:24 +01007364 if (!i915_gem_request_completed(req, true))
7365 gen6_rps_boost(to_i915(req->ring->dev), NULL,
7366 req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007367
Chris Wilsone61b9952015-04-27 13:41:24 +01007368 i915_gem_request_unreference__unlocked(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007369 kfree(boost);
7370}
7371
7372void intel_queue_rps_boost_for_request(struct drm_device *dev,
Daniel Vettereed29a52015-05-21 14:21:25 +02007373 struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007374{
7375 struct request_boost *boost;
7376
Daniel Vettereed29a52015-05-21 14:21:25 +02007377 if (req == NULL || INTEL_INFO(dev)->gen < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007378 return;
7379
Chris Wilsone61b9952015-04-27 13:41:24 +01007380 if (i915_gem_request_completed(req, true))
7381 return;
7382
Chris Wilson6ad790c2015-04-07 16:20:31 +01007383 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
7384 if (boost == NULL)
7385 return;
7386
Daniel Vettereed29a52015-05-21 14:21:25 +02007387 i915_gem_request_reference(req);
7388 boost->req = req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007389
7390 INIT_WORK(&boost->work, __intel_rps_boost_work);
7391 queue_work(to_i915(dev)->wq, &boost->work);
7392}
7393
Daniel Vetterf742a552013-12-06 10:17:53 +01007394void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007395{
7396 struct drm_i915_private *dev_priv = dev->dev_private;
7397
Daniel Vetterf742a552013-12-06 10:17:53 +01007398 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01007399 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01007400
Chris Wilson907b28c2013-07-19 20:36:52 +01007401 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
7402 intel_gen6_powersave_work);
Chris Wilson1854d5c2015-04-07 16:20:32 +01007403 INIT_LIST_HEAD(&dev_priv->rps.clients);
Chris Wilson2e1b8732015-04-27 13:41:22 +01007404 INIT_LIST_HEAD(&dev_priv->rps.semaphores.link);
7405 INIT_LIST_HEAD(&dev_priv->rps.mmioflips.link);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007406
Paulo Zanoni33688d92014-03-07 20:08:19 -03007407 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02007408 atomic_set(&dev_priv->pm.wakeref_count, 0);
Imre Deak2b19efe2015-12-15 20:10:37 +02007409 atomic_set(&dev_priv->pm.atomic_seq, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01007410}