blob: 48b3904c4aeb9996f192a0ee8c1e3fbc0c55a705 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030034
Ben Widawskydc39fff2013-10-18 12:32:07 -070035/**
Jani Nikula18afd442016-01-18 09:19:48 +020036 * DOC: RC6
37 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070038 * RC6 is a special power stage which allows the GPU to enter an very
39 * low-voltage mode when idle, using down to 0V while at this stage. This
40 * stage is entered automatically when the GPU is idle when RC6 support is
41 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
42 *
43 * There are different RC6 modes available in Intel GPU, which differentiate
44 * among each other with the latency required to enter and leave RC6 and
45 * voltage consumed by the GPU in different states.
46 *
47 * The combination of the following flags define which states GPU is allowed
48 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
49 * RC6pp is deepest RC6. Their support by hardware varies according to the
50 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
51 * which brings the most power savings; deeper states save more power, but
52 * require higher latency to switch to and wake up.
53 */
54#define INTEL_RC6_ENABLE (1<<0)
55#define INTEL_RC6p_ENABLE (1<<1)
56#define INTEL_RC6pp_ENABLE (1<<2)
57
Mika Kuoppalab033bb62016-06-07 17:19:04 +030058static void gen9_init_clock_gating(struct drm_device *dev)
59{
Mika Kuoppala11b28342016-06-07 17:19:04 +030060 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061
62 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
63 I915_WRITE(CHICKEN_PAR1_1,
64 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
65
66 I915_WRITE(GEN8_CONFIG0,
67 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030068
69 /* WaEnableChickenDCPR:skl,bxt,kbl */
70 I915_WRITE(GEN8_CHICKEN_DCPR_1,
71 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030072
73 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030074 /* WaFbcWakeMemOn:skl,bxt,kbl */
75 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
76 DISP_FBC_WM_DIS |
77 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030078
79 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
80 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
81 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030082}
83
Imre Deaka82abe42015-03-27 14:00:04 +020084static void bxt_init_clock_gating(struct drm_device *dev)
85{
Chris Wilsonfac5e232016-07-04 11:34:36 +010086 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak32608ca2015-03-11 11:10:27 +020087
Mika Kuoppalab033bb62016-06-07 17:19:04 +030088 gen9_init_clock_gating(dev);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020089
Nick Hoatha7546152015-06-29 14:07:32 +010090 /* WaDisableSDEUnitClockGating:bxt */
91 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
92 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
93
Imre Deak32608ca2015-03-11 11:10:27 +020094 /*
95 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020096 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020097 */
Imre Deak32608ca2015-03-11 11:10:27 +020098 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020099 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200100
101 /*
102 * Wa: Backlight PWM may stop in the asserted state, causing backlight
103 * to stay fully on.
104 */
105 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
106 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
107 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200108}
109
Daniel Vetterc921aba2012-04-26 23:28:17 +0200110static void i915_pineview_get_mem_freq(struct drm_device *dev)
111{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100112 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200113 u32 tmp;
114
115 tmp = I915_READ(CLKCFG);
116
117 switch (tmp & CLKCFG_FSB_MASK) {
118 case CLKCFG_FSB_533:
119 dev_priv->fsb_freq = 533; /* 133*4 */
120 break;
121 case CLKCFG_FSB_800:
122 dev_priv->fsb_freq = 800; /* 200*4 */
123 break;
124 case CLKCFG_FSB_667:
125 dev_priv->fsb_freq = 667; /* 167*4 */
126 break;
127 case CLKCFG_FSB_400:
128 dev_priv->fsb_freq = 400; /* 100*4 */
129 break;
130 }
131
132 switch (tmp & CLKCFG_MEM_MASK) {
133 case CLKCFG_MEM_533:
134 dev_priv->mem_freq = 533;
135 break;
136 case CLKCFG_MEM_667:
137 dev_priv->mem_freq = 667;
138 break;
139 case CLKCFG_MEM_800:
140 dev_priv->mem_freq = 800;
141 break;
142 }
143
144 /* detect pineview DDR3 setting */
145 tmp = I915_READ(CSHRDDR3CTL);
146 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
147}
148
149static void i915_ironlake_get_mem_freq(struct drm_device *dev)
150{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100151 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200152 u16 ddrpll, csipll;
153
154 ddrpll = I915_READ16(DDRMPLL1);
155 csipll = I915_READ16(CSIPLL0);
156
157 switch (ddrpll & 0xff) {
158 case 0xc:
159 dev_priv->mem_freq = 800;
160 break;
161 case 0x10:
162 dev_priv->mem_freq = 1066;
163 break;
164 case 0x14:
165 dev_priv->mem_freq = 1333;
166 break;
167 case 0x18:
168 dev_priv->mem_freq = 1600;
169 break;
170 default:
171 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
172 ddrpll & 0xff);
173 dev_priv->mem_freq = 0;
174 break;
175 }
176
Daniel Vetter20e4d402012-08-08 23:35:39 +0200177 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200178
179 switch (csipll & 0x3ff) {
180 case 0x00c:
181 dev_priv->fsb_freq = 3200;
182 break;
183 case 0x00e:
184 dev_priv->fsb_freq = 3733;
185 break;
186 case 0x010:
187 dev_priv->fsb_freq = 4266;
188 break;
189 case 0x012:
190 dev_priv->fsb_freq = 4800;
191 break;
192 case 0x014:
193 dev_priv->fsb_freq = 5333;
194 break;
195 case 0x016:
196 dev_priv->fsb_freq = 5866;
197 break;
198 case 0x018:
199 dev_priv->fsb_freq = 6400;
200 break;
201 default:
202 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
203 csipll & 0x3ff);
204 dev_priv->fsb_freq = 0;
205 break;
206 }
207
208 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200209 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200210 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200211 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200212 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200213 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200214 }
215}
216
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300217static const struct cxsr_latency cxsr_latency_table[] = {
218 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
219 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
220 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
221 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
222 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
223
224 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
225 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
226 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
227 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
228 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
229
230 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
231 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
232 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
233 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
234 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
235
236 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
237 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
238 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
239 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
240 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
241
242 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
243 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
244 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
245 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
246 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
247
248 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
249 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
250 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
251 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
252 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
253};
254
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100255static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
256 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300257 int fsb,
258 int mem)
259{
260 const struct cxsr_latency *latency;
261 int i;
262
263 if (fsb == 0 || mem == 0)
264 return NULL;
265
266 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
267 latency = &cxsr_latency_table[i];
268 if (is_desktop == latency->is_desktop &&
269 is_ddr3 == latency->is_ddr3 &&
270 fsb == latency->fsb_freq && mem == latency->mem_freq)
271 return latency;
272 }
273
274 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
275
276 return NULL;
277}
278
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200279static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
280{
281 u32 val;
282
283 mutex_lock(&dev_priv->rps.hw_lock);
284
285 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
286 if (enable)
287 val &= ~FORCE_DDR_HIGH_FREQ;
288 else
289 val |= FORCE_DDR_HIGH_FREQ;
290 val &= ~FORCE_DDR_LOW_FREQ;
291 val |= FORCE_DDR_FREQ_REQ_ACK;
292 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
293
294 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
295 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
296 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
297
298 mutex_unlock(&dev_priv->rps.hw_lock);
299}
300
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200301static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
302{
303 u32 val;
304
305 mutex_lock(&dev_priv->rps.hw_lock);
306
307 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
308 if (enable)
309 val |= DSP_MAXFIFO_PM5_ENABLE;
310 else
311 val &= ~DSP_MAXFIFO_PM5_ENABLE;
312 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
313
314 mutex_unlock(&dev_priv->rps.hw_lock);
315}
316
Ville Syrjäläf4998962015-03-10 17:02:21 +0200317#define FW_WM(value, plane) \
318 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
319
Imre Deak5209b1f2014-07-01 12:36:17 +0300320void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300321{
Chris Wilson91c8a322016-07-05 10:40:23 +0100322 struct drm_device *dev = &dev_priv->drm;
Imre Deak5209b1f2014-07-01 12:36:17 +0300323 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300324
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100325 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300326 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300327 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300328 dev_priv->wm.vlv.cxsr = enable;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +0100329 } else if (IS_G4X(dev_priv) || IS_CRESTLINE(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300330 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300331 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300332 } else if (IS_PINEVIEW(dev)) {
333 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
334 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
335 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300336 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100337 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300338 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
339 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
340 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300341 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100342 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300343 /*
344 * FIXME can't find a bit like this for 915G, and
345 * and yet it does have the related watermark in
346 * FW_BLC_SELF. What's going on?
347 */
Imre Deak5209b1f2014-07-01 12:36:17 +0300348 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
349 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
350 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300351 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300352 } else {
353 return;
354 }
355
356 DRM_DEBUG_KMS("memory self-refresh is %s\n",
357 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300358}
359
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200360
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300361/*
362 * Latency for FIFO fetches is dependent on several factors:
363 * - memory configuration (speed, channels)
364 * - chipset
365 * - current MCH state
366 * It can be fairly high in some situations, so here we assume a fairly
367 * pessimal value. It's a tradeoff between extra memory fetches (if we
368 * set this value too high, the FIFO will fetch frequently to stay full)
369 * and power consumption (set it too low to save power and we might see
370 * FIFO underruns and display "flicker").
371 *
372 * A value of 5us seems to be a good balance; safe for very low end
373 * platforms but not overly aggressive on lower latency configs.
374 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100375static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300376
Ville Syrjäläb5004722015-03-05 21:19:47 +0200377#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
378 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
379
380static int vlv_get_fifo_size(struct drm_device *dev,
381 enum pipe pipe, int plane)
382{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100383 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200384 int sprite0_start, sprite1_start, size;
385
386 switch (pipe) {
387 uint32_t dsparb, dsparb2, dsparb3;
388 case PIPE_A:
389 dsparb = I915_READ(DSPARB);
390 dsparb2 = I915_READ(DSPARB2);
391 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
392 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
393 break;
394 case PIPE_B:
395 dsparb = I915_READ(DSPARB);
396 dsparb2 = I915_READ(DSPARB2);
397 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
398 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
399 break;
400 case PIPE_C:
401 dsparb2 = I915_READ(DSPARB2);
402 dsparb3 = I915_READ(DSPARB3);
403 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
404 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
405 break;
406 default:
407 return 0;
408 }
409
410 switch (plane) {
411 case 0:
412 size = sprite0_start;
413 break;
414 case 1:
415 size = sprite1_start - sprite0_start;
416 break;
417 case 2:
418 size = 512 - 1 - sprite1_start;
419 break;
420 default:
421 return 0;
422 }
423
424 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
425 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
426 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
427 size);
428
429 return size;
430}
431
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300432static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300433{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100434 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300435 uint32_t dsparb = I915_READ(DSPARB);
436 int size;
437
438 size = dsparb & 0x7f;
439 if (plane)
440 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
441
442 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
443 plane ? "B" : "A", size);
444
445 return size;
446}
447
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200448static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300449{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100450 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300451 uint32_t dsparb = I915_READ(DSPARB);
452 int size;
453
454 size = dsparb & 0x1ff;
455 if (plane)
456 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
457 size >>= 1; /* Convert to cachelines */
458
459 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
460 plane ? "B" : "A", size);
461
462 return size;
463}
464
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300465static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300466{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100467 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300468 uint32_t dsparb = I915_READ(DSPARB);
469 int size;
470
471 size = dsparb & 0x7f;
472 size >>= 2; /* Convert to cachelines */
473
474 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
475 plane ? "B" : "A",
476 size);
477
478 return size;
479}
480
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300481/* Pineview has different values for various configs */
482static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300483 .fifo_size = PINEVIEW_DISPLAY_FIFO,
484 .max_wm = PINEVIEW_MAX_WM,
485 .default_wm = PINEVIEW_DFT_WM,
486 .guard_size = PINEVIEW_GUARD_WM,
487 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300488};
489static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300490 .fifo_size = PINEVIEW_DISPLAY_FIFO,
491 .max_wm = PINEVIEW_MAX_WM,
492 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
493 .guard_size = PINEVIEW_GUARD_WM,
494 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300495};
496static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300497 .fifo_size = PINEVIEW_CURSOR_FIFO,
498 .max_wm = PINEVIEW_CURSOR_MAX_WM,
499 .default_wm = PINEVIEW_CURSOR_DFT_WM,
500 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
501 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300502};
503static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300504 .fifo_size = PINEVIEW_CURSOR_FIFO,
505 .max_wm = PINEVIEW_CURSOR_MAX_WM,
506 .default_wm = PINEVIEW_CURSOR_DFT_WM,
507 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
508 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300509};
510static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300511 .fifo_size = G4X_FIFO_SIZE,
512 .max_wm = G4X_MAX_WM,
513 .default_wm = G4X_MAX_WM,
514 .guard_size = 2,
515 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300516};
517static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300518 .fifo_size = I965_CURSOR_FIFO,
519 .max_wm = I965_CURSOR_MAX_WM,
520 .default_wm = I965_CURSOR_DFT_WM,
521 .guard_size = 2,
522 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300523};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300525 .fifo_size = I965_CURSOR_FIFO,
526 .max_wm = I965_CURSOR_MAX_WM,
527 .default_wm = I965_CURSOR_DFT_WM,
528 .guard_size = 2,
529 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300530};
531static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300532 .fifo_size = I945_FIFO_SIZE,
533 .max_wm = I915_MAX_WM,
534 .default_wm = 1,
535 .guard_size = 2,
536 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300537};
538static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300539 .fifo_size = I915_FIFO_SIZE,
540 .max_wm = I915_MAX_WM,
541 .default_wm = 1,
542 .guard_size = 2,
543 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300544};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300545static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300546 .fifo_size = I855GM_FIFO_SIZE,
547 .max_wm = I915_MAX_WM,
548 .default_wm = 1,
549 .guard_size = 2,
550 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300551};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300552static const struct intel_watermark_params i830_bc_wm_info = {
553 .fifo_size = I855GM_FIFO_SIZE,
554 .max_wm = I915_MAX_WM/2,
555 .default_wm = 1,
556 .guard_size = 2,
557 .cacheline_size = I830_FIFO_LINE_SIZE,
558};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200559static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300560 .fifo_size = I830_FIFO_SIZE,
561 .max_wm = I915_MAX_WM,
562 .default_wm = 1,
563 .guard_size = 2,
564 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300565};
566
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300567/**
568 * intel_calculate_wm - calculate watermark level
569 * @clock_in_khz: pixel clock
570 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200571 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300572 * @latency_ns: memory latency for the platform
573 *
574 * Calculate the watermark level (the level at which the display plane will
575 * start fetching from memory again). Each chip has a different display
576 * FIFO size and allocation, so the caller needs to figure that out and pass
577 * in the correct intel_watermark_params structure.
578 *
579 * As the pixel clock runs, the FIFO will be drained at a rate that depends
580 * on the pixel size. When it reaches the watermark level, it'll start
581 * fetching FIFO line sized based chunks from memory until the FIFO fills
582 * past the watermark point. If the FIFO drains completely, a FIFO underrun
583 * will occur, and a display engine hang could result.
584 */
585static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
586 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200587 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300588 unsigned long latency_ns)
589{
590 long entries_required, wm_size;
591
592 /*
593 * Note: we need to make sure we don't overflow for various clock &
594 * latency values.
595 * clocks go from a few thousand to several hundred thousand.
596 * latency is usually a few thousand
597 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200598 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300599 1000;
600 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
601
602 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
603
604 wm_size = fifo_size - (entries_required + wm->guard_size);
605
606 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
607
608 /* Don't promote wm_size to unsigned... */
609 if (wm_size > (long)wm->max_wm)
610 wm_size = wm->max_wm;
611 if (wm_size <= 0)
612 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300613
614 /*
615 * Bspec seems to indicate that the value shouldn't be lower than
616 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
617 * Lets go for 8 which is the burst size since certain platforms
618 * already use a hardcoded 8 (which is what the spec says should be
619 * done).
620 */
621 if (wm_size <= 8)
622 wm_size = 8;
623
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300624 return wm_size;
625}
626
627static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
628{
629 struct drm_crtc *crtc, *enabled = NULL;
630
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100631 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000632 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300633 if (enabled)
634 return NULL;
635 enabled = crtc;
636 }
637 }
638
639 return enabled;
640}
641
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300642static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300643{
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300644 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100645 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300646 struct drm_crtc *crtc;
647 const struct cxsr_latency *latency;
648 u32 reg;
649 unsigned long wm;
650
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100651 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
652 dev_priv->is_ddr3,
653 dev_priv->fsb_freq,
654 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300655 if (!latency) {
656 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300657 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300658 return;
659 }
660
661 crtc = single_enabled_crtc(dev);
662 if (crtc) {
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300663 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200664 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300665 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300666
667 /* Display SR */
668 wm = intel_calculate_wm(clock, &pineview_display_wm,
669 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200670 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300671 reg = I915_READ(DSPFW1);
672 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200673 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300674 I915_WRITE(DSPFW1, reg);
675 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
676
677 /* cursor SR */
678 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
679 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200680 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300681 reg = I915_READ(DSPFW3);
682 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200683 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300684 I915_WRITE(DSPFW3, reg);
685
686 /* Display HPLL off SR */
687 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
688 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200689 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300690 reg = I915_READ(DSPFW3);
691 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200692 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300693 I915_WRITE(DSPFW3, reg);
694
695 /* cursor HPLL off SR */
696 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
697 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200698 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300699 reg = I915_READ(DSPFW3);
700 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200701 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300702 I915_WRITE(DSPFW3, reg);
703 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
704
Imre Deak5209b1f2014-07-01 12:36:17 +0300705 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300706 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300707 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300708 }
709}
710
711static bool g4x_compute_wm0(struct drm_device *dev,
712 int plane,
713 const struct intel_watermark_params *display,
714 int display_latency_ns,
715 const struct intel_watermark_params *cursor,
716 int cursor_latency_ns,
717 int *plane_wm,
718 int *cursor_wm)
719{
720 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300721 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200722 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300723 int line_time_us, line_count;
724 int entries, tlb_miss;
725
726 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +0000727 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300728 *cursor_wm = cursor->guard_size;
729 *plane_wm = display->guard_size;
730 return false;
731 }
732
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200733 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100734 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800735 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200736 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200737 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300738
739 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200740 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300741 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
742 if (tlb_miss > 0)
743 entries += tlb_miss;
744 entries = DIV_ROUND_UP(entries, display->cacheline_size);
745 *plane_wm = entries + display->guard_size;
746 if (*plane_wm > (int)display->max_wm)
747 *plane_wm = display->max_wm;
748
749 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200750 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300751 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200752 entries = line_count * crtc->cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300753 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
754 if (tlb_miss > 0)
755 entries += tlb_miss;
756 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
757 *cursor_wm = entries + cursor->guard_size;
758 if (*cursor_wm > (int)cursor->max_wm)
759 *cursor_wm = (int)cursor->max_wm;
760
761 return true;
762}
763
764/*
765 * Check the wm result.
766 *
767 * If any calculated watermark values is larger than the maximum value that
768 * can be programmed into the associated watermark register, that watermark
769 * must be disabled.
770 */
771static bool g4x_check_srwm(struct drm_device *dev,
772 int display_wm, int cursor_wm,
773 const struct intel_watermark_params *display,
774 const struct intel_watermark_params *cursor)
775{
776 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
777 display_wm, cursor_wm);
778
779 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100780 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300781 display_wm, display->max_wm);
782 return false;
783 }
784
785 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100786 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300787 cursor_wm, cursor->max_wm);
788 return false;
789 }
790
791 if (!(display_wm || cursor_wm)) {
792 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
793 return false;
794 }
795
796 return true;
797}
798
799static bool g4x_compute_srwm(struct drm_device *dev,
800 int plane,
801 int latency_ns,
802 const struct intel_watermark_params *display,
803 const struct intel_watermark_params *cursor,
804 int *display_wm, int *cursor_wm)
805{
806 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300807 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200808 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300809 unsigned long line_time_us;
810 int line_count, line_size;
811 int small, large;
812 int entries;
813
814 if (!latency_ns) {
815 *display_wm = *cursor_wm = 0;
816 return false;
817 }
818
819 crtc = intel_get_crtc_for_plane(dev, plane);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200820 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100821 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800822 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200823 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200824 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300825
Ville Syrjälä922044c2014-02-14 14:18:57 +0200826 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300827 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200828 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300829
830 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200831 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300832 large = line_count * line_size;
833
834 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
835 *display_wm = entries + display->guard_size;
836
837 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläac484962016-01-20 21:05:26 +0200838 entries = line_count * cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300839 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
840 *cursor_wm = entries + cursor->guard_size;
841
842 return g4x_check_srwm(dev,
843 *display_wm, *cursor_wm,
844 display, cursor);
845}
846
Ville Syrjälä15665972015-03-10 16:16:28 +0200847#define FW_WM_VLV(value, plane) \
848 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
849
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200850static void vlv_write_wm_values(struct intel_crtc *crtc,
851 const struct vlv_wm_values *wm)
852{
853 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
854 enum pipe pipe = crtc->pipe;
855
856 I915_WRITE(VLV_DDL(pipe),
857 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
858 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
859 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
860 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
861
Ville Syrjäläae801522015-03-05 21:19:49 +0200862 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200863 FW_WM(wm->sr.plane, SR) |
864 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
865 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
866 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200867 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200868 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
869 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
870 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200871 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200872 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200873
874 if (IS_CHERRYVIEW(dev_priv)) {
875 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200876 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
877 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200878 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200879 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
880 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200881 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200882 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
883 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200884 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200885 FW_WM(wm->sr.plane >> 9, SR_HI) |
886 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
887 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
888 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
889 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
890 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
891 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
892 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
893 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
894 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200895 } else {
896 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200897 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
898 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200899 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200900 FW_WM(wm->sr.plane >> 9, SR_HI) |
901 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
902 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
903 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
904 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
905 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
906 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200907 }
908
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300909 /* zero (unused) WM1 watermarks */
910 I915_WRITE(DSPFW4, 0);
911 I915_WRITE(DSPFW5, 0);
912 I915_WRITE(DSPFW6, 0);
913 I915_WRITE(DSPHOWM1, 0);
914
Ville Syrjäläae801522015-03-05 21:19:49 +0200915 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200916}
917
Ville Syrjälä15665972015-03-10 16:16:28 +0200918#undef FW_WM_VLV
919
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300920enum vlv_wm_level {
921 VLV_WM_LEVEL_PM2,
922 VLV_WM_LEVEL_PM5,
923 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300924};
925
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300926/* latency must be in 0.1us units. */
927static unsigned int vlv_wm_method2(unsigned int pixel_rate,
928 unsigned int pipe_htotal,
929 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200930 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300931 unsigned int latency)
932{
933 unsigned int ret;
934
935 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200936 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300937 ret = DIV_ROUND_UP(ret, 64);
938
939 return ret;
940}
941
942static void vlv_setup_wm_latency(struct drm_device *dev)
943{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100944 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300945
946 /* all latencies in usec */
947 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
948
Ville Syrjälä58590c12015-09-08 21:05:12 +0300949 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
950
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300951 if (IS_CHERRYVIEW(dev_priv)) {
952 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
953 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300954
955 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300956 }
957}
958
959static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
960 struct intel_crtc *crtc,
961 const struct intel_plane_state *state,
962 int level)
963{
964 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläac484962016-01-20 21:05:26 +0200965 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300966
967 if (dev_priv->wm.pri_latency[level] == 0)
968 return USHRT_MAX;
969
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300970 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300971 return 0;
972
Ville Syrjäläac484962016-01-20 21:05:26 +0200973 cpp = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300974 clock = crtc->config->base.adjusted_mode.crtc_clock;
975 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
976 width = crtc->config->pipe_src_w;
977 if (WARN_ON(htotal == 0))
978 htotal = 1;
979
980 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
981 /*
982 * FIXME the formula gives values that are
983 * too big for the cursor FIFO, and hence we
984 * would never be able to use cursors. For
985 * now just hardcode the watermark.
986 */
987 wm = 63;
988 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +0200989 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300990 dev_priv->wm.pri_latency[level] * 10);
991 }
992
993 return min_t(int, wm, USHRT_MAX);
994}
995
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +0300996static void vlv_compute_fifo(struct intel_crtc *crtc)
997{
998 struct drm_device *dev = crtc->base.dev;
999 struct vlv_wm_state *wm_state = &crtc->wm_state;
1000 struct intel_plane *plane;
1001 unsigned int total_rate = 0;
1002 const int fifo_size = 512 - 1;
1003 int fifo_extra, fifo_left = fifo_size;
1004
1005 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1006 struct intel_plane_state *state =
1007 to_intel_plane_state(plane->base.state);
1008
1009 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1010 continue;
1011
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001012 if (state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001013 wm_state->num_active_planes++;
1014 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1015 }
1016 }
1017
1018 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1019 struct intel_plane_state *state =
1020 to_intel_plane_state(plane->base.state);
1021 unsigned int rate;
1022
1023 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1024 plane->wm.fifo_size = 63;
1025 continue;
1026 }
1027
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001028 if (!state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001029 plane->wm.fifo_size = 0;
1030 continue;
1031 }
1032
1033 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1034 plane->wm.fifo_size = fifo_size * rate / total_rate;
1035 fifo_left -= plane->wm.fifo_size;
1036 }
1037
1038 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1039
1040 /* spread the remainder evenly */
1041 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1042 int plane_extra;
1043
1044 if (fifo_left == 0)
1045 break;
1046
1047 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1048 continue;
1049
1050 /* give it all to the first plane if none are active */
1051 if (plane->wm.fifo_size == 0 &&
1052 wm_state->num_active_planes)
1053 continue;
1054
1055 plane_extra = min(fifo_extra, fifo_left);
1056 plane->wm.fifo_size += plane_extra;
1057 fifo_left -= plane_extra;
1058 }
1059
1060 WARN_ON(fifo_left != 0);
1061}
1062
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001063static void vlv_invert_wms(struct intel_crtc *crtc)
1064{
1065 struct vlv_wm_state *wm_state = &crtc->wm_state;
1066 int level;
1067
1068 for (level = 0; level < wm_state->num_levels; level++) {
1069 struct drm_device *dev = crtc->base.dev;
1070 const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1071 struct intel_plane *plane;
1072
1073 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1074 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1075
1076 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1077 switch (plane->base.type) {
1078 int sprite;
1079 case DRM_PLANE_TYPE_CURSOR:
1080 wm_state->wm[level].cursor = plane->wm.fifo_size -
1081 wm_state->wm[level].cursor;
1082 break;
1083 case DRM_PLANE_TYPE_PRIMARY:
1084 wm_state->wm[level].primary = plane->wm.fifo_size -
1085 wm_state->wm[level].primary;
1086 break;
1087 case DRM_PLANE_TYPE_OVERLAY:
1088 sprite = plane->plane;
1089 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1090 wm_state->wm[level].sprite[sprite];
1091 break;
1092 }
1093 }
1094 }
1095}
1096
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001097static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001098{
1099 struct drm_device *dev = crtc->base.dev;
1100 struct vlv_wm_state *wm_state = &crtc->wm_state;
1101 struct intel_plane *plane;
1102 int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1103 int level;
1104
1105 memset(wm_state, 0, sizeof(*wm_state));
1106
Ville Syrjälä852eb002015-06-24 22:00:07 +03001107 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001108 wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001109
1110 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001111
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001112 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001113
1114 if (wm_state->num_active_planes != 1)
1115 wm_state->cxsr = false;
1116
1117 if (wm_state->cxsr) {
1118 for (level = 0; level < wm_state->num_levels; level++) {
1119 wm_state->sr[level].plane = sr_fifo_size;
1120 wm_state->sr[level].cursor = 63;
1121 }
1122 }
1123
1124 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1125 struct intel_plane_state *state =
1126 to_intel_plane_state(plane->base.state);
1127
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001128 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001129 continue;
1130
1131 /* normal watermarks */
1132 for (level = 0; level < wm_state->num_levels; level++) {
1133 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1134 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1135
1136 /* hack */
1137 if (WARN_ON(level == 0 && wm > max_wm))
1138 wm = max_wm;
1139
1140 if (wm > plane->wm.fifo_size)
1141 break;
1142
1143 switch (plane->base.type) {
1144 int sprite;
1145 case DRM_PLANE_TYPE_CURSOR:
1146 wm_state->wm[level].cursor = wm;
1147 break;
1148 case DRM_PLANE_TYPE_PRIMARY:
1149 wm_state->wm[level].primary = wm;
1150 break;
1151 case DRM_PLANE_TYPE_OVERLAY:
1152 sprite = plane->plane;
1153 wm_state->wm[level].sprite[sprite] = wm;
1154 break;
1155 }
1156 }
1157
1158 wm_state->num_levels = level;
1159
1160 if (!wm_state->cxsr)
1161 continue;
1162
1163 /* maxfifo watermarks */
1164 switch (plane->base.type) {
1165 int sprite, level;
1166 case DRM_PLANE_TYPE_CURSOR:
1167 for (level = 0; level < wm_state->num_levels; level++)
1168 wm_state->sr[level].cursor =
Thomas Daniel5a37ed02015-10-23 14:55:38 +01001169 wm_state->wm[level].cursor;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001170 break;
1171 case DRM_PLANE_TYPE_PRIMARY:
1172 for (level = 0; level < wm_state->num_levels; level++)
1173 wm_state->sr[level].plane =
1174 min(wm_state->sr[level].plane,
1175 wm_state->wm[level].primary);
1176 break;
1177 case DRM_PLANE_TYPE_OVERLAY:
1178 sprite = plane->plane;
1179 for (level = 0; level < wm_state->num_levels; level++)
1180 wm_state->sr[level].plane =
1181 min(wm_state->sr[level].plane,
1182 wm_state->wm[level].sprite[sprite]);
1183 break;
1184 }
1185 }
1186
1187 /* clear any (partially) filled invalid levels */
Ville Syrjälä58590c12015-09-08 21:05:12 +03001188 for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001189 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1190 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1191 }
1192
1193 vlv_invert_wms(crtc);
1194}
1195
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001196#define VLV_FIFO(plane, value) \
1197 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1198
1199static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1200{
1201 struct drm_device *dev = crtc->base.dev;
1202 struct drm_i915_private *dev_priv = to_i915(dev);
1203 struct intel_plane *plane;
1204 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1205
1206 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1207 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1208 WARN_ON(plane->wm.fifo_size != 63);
1209 continue;
1210 }
1211
1212 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1213 sprite0_start = plane->wm.fifo_size;
1214 else if (plane->plane == 0)
1215 sprite1_start = sprite0_start + plane->wm.fifo_size;
1216 else
1217 fifo_size = sprite1_start + plane->wm.fifo_size;
1218 }
1219
1220 WARN_ON(fifo_size != 512 - 1);
1221
1222 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1223 pipe_name(crtc->pipe), sprite0_start,
1224 sprite1_start, fifo_size);
1225
1226 switch (crtc->pipe) {
1227 uint32_t dsparb, dsparb2, dsparb3;
1228 case PIPE_A:
1229 dsparb = I915_READ(DSPARB);
1230 dsparb2 = I915_READ(DSPARB2);
1231
1232 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1233 VLV_FIFO(SPRITEB, 0xff));
1234 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1235 VLV_FIFO(SPRITEB, sprite1_start));
1236
1237 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1238 VLV_FIFO(SPRITEB_HI, 0x1));
1239 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1240 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1241
1242 I915_WRITE(DSPARB, dsparb);
1243 I915_WRITE(DSPARB2, dsparb2);
1244 break;
1245 case PIPE_B:
1246 dsparb = I915_READ(DSPARB);
1247 dsparb2 = I915_READ(DSPARB2);
1248
1249 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1250 VLV_FIFO(SPRITED, 0xff));
1251 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1252 VLV_FIFO(SPRITED, sprite1_start));
1253
1254 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1255 VLV_FIFO(SPRITED_HI, 0xff));
1256 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1257 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1258
1259 I915_WRITE(DSPARB, dsparb);
1260 I915_WRITE(DSPARB2, dsparb2);
1261 break;
1262 case PIPE_C:
1263 dsparb3 = I915_READ(DSPARB3);
1264 dsparb2 = I915_READ(DSPARB2);
1265
1266 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1267 VLV_FIFO(SPRITEF, 0xff));
1268 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1269 VLV_FIFO(SPRITEF, sprite1_start));
1270
1271 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1272 VLV_FIFO(SPRITEF_HI, 0xff));
1273 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1274 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1275
1276 I915_WRITE(DSPARB3, dsparb3);
1277 I915_WRITE(DSPARB2, dsparb2);
1278 break;
1279 default:
1280 break;
1281 }
1282}
1283
1284#undef VLV_FIFO
1285
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001286static void vlv_merge_wm(struct drm_device *dev,
1287 struct vlv_wm_values *wm)
1288{
1289 struct intel_crtc *crtc;
1290 int num_active_crtcs = 0;
1291
Ville Syrjälä58590c12015-09-08 21:05:12 +03001292 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001293 wm->cxsr = true;
1294
1295 for_each_intel_crtc(dev, crtc) {
1296 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1297
1298 if (!crtc->active)
1299 continue;
1300
1301 if (!wm_state->cxsr)
1302 wm->cxsr = false;
1303
1304 num_active_crtcs++;
1305 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1306 }
1307
1308 if (num_active_crtcs != 1)
1309 wm->cxsr = false;
1310
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001311 if (num_active_crtcs > 1)
1312 wm->level = VLV_WM_LEVEL_PM2;
1313
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001314 for_each_intel_crtc(dev, crtc) {
1315 struct vlv_wm_state *wm_state = &crtc->wm_state;
1316 enum pipe pipe = crtc->pipe;
1317
1318 if (!crtc->active)
1319 continue;
1320
1321 wm->pipe[pipe] = wm_state->wm[wm->level];
1322 if (wm->cxsr)
1323 wm->sr = wm_state->sr[wm->level];
1324
1325 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1326 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1327 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1328 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1329 }
1330}
1331
1332static void vlv_update_wm(struct drm_crtc *crtc)
1333{
1334 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001335 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1337 enum pipe pipe = intel_crtc->pipe;
1338 struct vlv_wm_values wm = {};
1339
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001340 vlv_compute_wm(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001341 vlv_merge_wm(dev, &wm);
1342
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001343 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1344 /* FIXME should be part of crtc atomic commit */
1345 vlv_pipe_set_fifo_size(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001346 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001347 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001348
1349 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1350 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1351 chv_set_memory_dvfs(dev_priv, false);
1352
1353 if (wm.level < VLV_WM_LEVEL_PM5 &&
1354 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1355 chv_set_memory_pm5(dev_priv, false);
1356
Ville Syrjälä852eb002015-06-24 22:00:07 +03001357 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001358 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001359
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001360 /* FIXME should be part of crtc atomic commit */
1361 vlv_pipe_set_fifo_size(intel_crtc);
1362
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001363 vlv_write_wm_values(intel_crtc, &wm);
1364
1365 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1366 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1367 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1368 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1369 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1370
Ville Syrjälä852eb002015-06-24 22:00:07 +03001371 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001372 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001373
1374 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1375 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1376 chv_set_memory_pm5(dev_priv, true);
1377
1378 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1379 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1380 chv_set_memory_dvfs(dev_priv, true);
1381
1382 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001383}
1384
Ville Syrjäläae801522015-03-05 21:19:49 +02001385#define single_plane_enabled(mask) is_power_of_2(mask)
1386
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001387static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001388{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001389 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001390 static const int sr_latency_ns = 12000;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001391 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001392 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1393 int plane_sr, cursor_sr;
1394 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001395 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001396
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001397 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001398 &g4x_wm_info, pessimal_latency_ns,
1399 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001400 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001401 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001402
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001403 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001404 &g4x_wm_info, pessimal_latency_ns,
1405 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001406 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001407 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001408
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001409 if (single_plane_enabled(enabled) &&
1410 g4x_compute_srwm(dev, ffs(enabled) - 1,
1411 sr_latency_ns,
1412 &g4x_wm_info,
1413 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001414 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001415 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001416 } else {
Imre Deak98584252014-06-13 14:54:20 +03001417 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001418 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001419 plane_sr = cursor_sr = 0;
1420 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001421
Ville Syrjäläa5043452014-06-28 02:04:18 +03001422 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1423 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001424 planea_wm, cursora_wm,
1425 planeb_wm, cursorb_wm,
1426 plane_sr, cursor_sr);
1427
1428 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001429 FW_WM(plane_sr, SR) |
1430 FW_WM(cursorb_wm, CURSORB) |
1431 FW_WM(planeb_wm, PLANEB) |
1432 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001433 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001434 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001435 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001436 /* HPLL off in SR has some issues on G4x... disable it */
1437 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001438 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001439 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001440
1441 if (cxsr_enabled)
1442 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001443}
1444
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001445static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001446{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001447 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001448 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001449 struct drm_crtc *crtc;
1450 int srwm = 1;
1451 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001452 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001453
1454 /* Calc sr entries for one plane configs */
1455 crtc = single_enabled_crtc(dev);
1456 if (crtc) {
1457 /* self-refresh has much higher latency */
1458 static const int sr_latency_ns = 12000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001459 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001460 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001461 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001462 int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001463 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001464 unsigned long line_time_us;
1465 int entries;
1466
Ville Syrjälä922044c2014-02-14 14:18:57 +02001467 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001468
1469 /* Use ns/us then divide to preserve precision */
1470 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001471 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001472 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1473 srwm = I965_FIFO_SIZE - entries;
1474 if (srwm < 0)
1475 srwm = 1;
1476 srwm &= 0x1ff;
1477 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1478 entries, srwm);
1479
1480 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001481 cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001482 entries = DIV_ROUND_UP(entries,
1483 i965_cursor_wm_info.cacheline_size);
1484 cursor_sr = i965_cursor_wm_info.fifo_size -
1485 (entries + i965_cursor_wm_info.guard_size);
1486
1487 if (cursor_sr > i965_cursor_wm_info.max_wm)
1488 cursor_sr = i965_cursor_wm_info.max_wm;
1489
1490 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1491 "cursor %d\n", srwm, cursor_sr);
1492
Imre Deak98584252014-06-13 14:54:20 +03001493 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001494 } else {
Imre Deak98584252014-06-13 14:54:20 +03001495 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001496 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001497 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001498 }
1499
1500 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1501 srwm);
1502
1503 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001504 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1505 FW_WM(8, CURSORB) |
1506 FW_WM(8, PLANEB) |
1507 FW_WM(8, PLANEA));
1508 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1509 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001510 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001511 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001512
1513 if (cxsr_enabled)
1514 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001515}
1516
Ville Syrjäläf4998962015-03-10 17:02:21 +02001517#undef FW_WM
1518
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001519static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001520{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001521 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001522 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001523 const struct intel_watermark_params *wm_info;
1524 uint32_t fwater_lo;
1525 uint32_t fwater_hi;
1526 int cwm, srwm = 1;
1527 int fifo_size;
1528 int planea_wm, planeb_wm;
1529 struct drm_crtc *crtc, *enabled = NULL;
1530
1531 if (IS_I945GM(dev))
1532 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001533 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001534 wm_info = &i915_wm_info;
1535 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001536 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001537
1538 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1539 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001540 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001541 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001542 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001543 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001544 cpp = 4;
1545
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001546 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001547 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001548 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001549 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001550 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001551 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001552 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001553 if (planea_wm > (long)wm_info->max_wm)
1554 planea_wm = wm_info->max_wm;
1555 }
1556
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001557 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001558 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001559
1560 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1561 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001562 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001563 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001564 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001565 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001566 cpp = 4;
1567
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001568 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001569 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001570 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001571 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001572 if (enabled == NULL)
1573 enabled = crtc;
1574 else
1575 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001576 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001577 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001578 if (planeb_wm > (long)wm_info->max_wm)
1579 planeb_wm = wm_info->max_wm;
1580 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001581
1582 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1583
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001584 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001585 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001586
Matt Roper59bea882015-02-27 10:12:01 -08001587 obj = intel_fb_obj(enabled->primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001588
1589 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001590 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001591 enabled = NULL;
1592 }
1593
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001594 /*
1595 * Overlay gets an aggressive default since video jitter is bad.
1596 */
1597 cwm = 2;
1598
1599 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001600 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001601
1602 /* Calc sr entries for one plane configs */
1603 if (HAS_FW_BLC(dev) && enabled) {
1604 /* self-refresh has much higher latency */
1605 static const int sr_latency_ns = 6000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001606 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(enabled)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001607 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001608 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001609 int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001610 int cpp = drm_format_plane_cpp(enabled->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001611 unsigned long line_time_us;
1612 int entries;
1613
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001614 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001615 cpp = 4;
1616
Ville Syrjälä922044c2014-02-14 14:18:57 +02001617 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001618
1619 /* Use ns/us then divide to preserve precision */
1620 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001621 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001622 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1623 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1624 srwm = wm_info->fifo_size - entries;
1625 if (srwm < 0)
1626 srwm = 1;
1627
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001628 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001629 I915_WRITE(FW_BLC_SELF,
1630 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001631 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001632 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1633 }
1634
1635 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1636 planea_wm, planeb_wm, cwm, srwm);
1637
1638 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1639 fwater_hi = (cwm & 0x1f);
1640
1641 /* Set request length to 8 cachelines per fetch */
1642 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1643 fwater_hi = fwater_hi | (1 << 8);
1644
1645 I915_WRITE(FW_BLC, fwater_lo);
1646 I915_WRITE(FW_BLC2, fwater_hi);
1647
Imre Deak5209b1f2014-07-01 12:36:17 +03001648 if (enabled)
1649 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001650}
1651
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001652static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001653{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001654 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001655 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001656 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001657 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001658 uint32_t fwater_lo;
1659 int planea_wm;
1660
1661 crtc = single_enabled_crtc(dev);
1662 if (crtc == NULL)
1663 return;
1664
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001665 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001666 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001667 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001668 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001669 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001670 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1671 fwater_lo |= (3<<8) | planea_wm;
1672
1673 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1674
1675 I915_WRITE(FW_BLC, fwater_lo);
1676}
1677
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001678uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001679{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001680 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001681
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001682 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001683
1684 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1685 * adjust the pixel_rate here. */
1686
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001687 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001688 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001689 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001690
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001691 pipe_w = pipe_config->pipe_src_w;
1692 pipe_h = pipe_config->pipe_src_h;
1693
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001694 pfit_w = (pfit_size >> 16) & 0xFFFF;
1695 pfit_h = pfit_size & 0xFFFF;
1696 if (pipe_w < pfit_w)
1697 pipe_w = pfit_w;
1698 if (pipe_h < pfit_h)
1699 pipe_h = pfit_h;
1700
Matt Roper15126882015-12-03 11:37:40 -08001701 if (WARN_ON(!pfit_w || !pfit_h))
1702 return pixel_rate;
1703
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001704 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1705 pfit_w * pfit_h);
1706 }
1707
1708 return pixel_rate;
1709}
1710
Ville Syrjälä37126462013-08-01 16:18:55 +03001711/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001712static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001713{
1714 uint64_t ret;
1715
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001716 if (WARN(latency == 0, "Latency value missing\n"))
1717 return UINT_MAX;
1718
Ville Syrjäläac484962016-01-20 21:05:26 +02001719 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001720 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1721
1722 return ret;
1723}
1724
Ville Syrjälä37126462013-08-01 16:18:55 +03001725/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001726static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001727 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001728 uint32_t latency)
1729{
1730 uint32_t ret;
1731
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001732 if (WARN(latency == 0, "Latency value missing\n"))
1733 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001734 if (WARN_ON(!pipe_htotal))
1735 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001736
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001737 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001738 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001739 ret = DIV_ROUND_UP(ret, 64) + 2;
1740 return ret;
1741}
1742
Ville Syrjälä23297042013-07-05 11:57:17 +03001743static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001744 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001745{
Matt Roper15126882015-12-03 11:37:40 -08001746 /*
1747 * Neither of these should be possible since this function shouldn't be
1748 * called if the CRTC is off or the plane is invisible. But let's be
1749 * extra paranoid to avoid a potential divide-by-zero if we screw up
1750 * elsewhere in the driver.
1751 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001752 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001753 return 0;
1754 if (WARN_ON(!horiz_pixels))
1755 return 0;
1756
Ville Syrjäläac484962016-01-20 21:05:26 +02001757 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001758}
1759
Imre Deak820c1982013-12-17 14:46:36 +02001760struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001761 uint16_t pri;
1762 uint16_t spr;
1763 uint16_t cur;
1764 uint16_t fbc;
1765};
1766
Ville Syrjälä37126462013-08-01 16:18:55 +03001767/*
1768 * For both WM_PIPE and WM_LP.
1769 * mem_value must be in 0.1us units.
1770 */
Matt Roper7221fc32015-09-24 15:53:08 -07001771static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001772 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001773 uint32_t mem_value,
1774 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001775{
Ville Syrjäläac484962016-01-20 21:05:26 +02001776 int cpp = pstate->base.fb ?
1777 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001778 uint32_t method1, method2;
1779
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001780 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001781 return 0;
1782
Ville Syrjäläac484962016-01-20 21:05:26 +02001783 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001784
1785 if (!is_lp)
1786 return method1;
1787
Matt Roper7221fc32015-09-24 15:53:08 -07001788 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1789 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001790 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001791 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001792
1793 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001794}
1795
Ville Syrjälä37126462013-08-01 16:18:55 +03001796/*
1797 * For both WM_PIPE and WM_LP.
1798 * mem_value must be in 0.1us units.
1799 */
Matt Roper7221fc32015-09-24 15:53:08 -07001800static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001801 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001802 uint32_t mem_value)
1803{
Ville Syrjäläac484962016-01-20 21:05:26 +02001804 int cpp = pstate->base.fb ?
1805 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001806 uint32_t method1, method2;
1807
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001808 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001809 return 0;
1810
Ville Syrjäläac484962016-01-20 21:05:26 +02001811 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001812 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1813 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001814 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001815 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001816 return min(method1, method2);
1817}
1818
Ville Syrjälä37126462013-08-01 16:18:55 +03001819/*
1820 * For both WM_PIPE and WM_LP.
1821 * mem_value must be in 0.1us units.
1822 */
Matt Roper7221fc32015-09-24 15:53:08 -07001823static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001824 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001825 uint32_t mem_value)
1826{
Matt Roperb2435692016-02-02 22:06:51 -08001827 /*
1828 * We treat the cursor plane as always-on for the purposes of watermark
1829 * calculation. Until we have two-stage watermark programming merged,
1830 * this is necessary to avoid flickering.
1831 */
1832 int cpp = 4;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001833 int width = pstate->base.visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001834
Matt Roperb2435692016-02-02 22:06:51 -08001835 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001836 return 0;
1837
Matt Roper7221fc32015-09-24 15:53:08 -07001838 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1839 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001840 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001841}
1842
Paulo Zanonicca32e92013-05-31 11:45:06 -03001843/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001844static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001845 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001846 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001847{
Ville Syrjäläac484962016-01-20 21:05:26 +02001848 int cpp = pstate->base.fb ?
1849 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001850
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001851 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001852 return 0;
1853
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001854 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001855}
1856
Ville Syrjälä158ae642013-08-07 13:28:19 +03001857static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1858{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001859 if (INTEL_INFO(dev)->gen >= 8)
1860 return 3072;
1861 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001862 return 768;
1863 else
1864 return 512;
1865}
1866
Ville Syrjälä4e975082014-03-07 18:32:11 +02001867static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1868 int level, bool is_sprite)
1869{
1870 if (INTEL_INFO(dev)->gen >= 8)
1871 /* BDW primary/sprite plane watermarks */
1872 return level == 0 ? 255 : 2047;
1873 else if (INTEL_INFO(dev)->gen >= 7)
1874 /* IVB/HSW primary/sprite plane watermarks */
1875 return level == 0 ? 127 : 1023;
1876 else if (!is_sprite)
1877 /* ILK/SNB primary plane watermarks */
1878 return level == 0 ? 127 : 511;
1879 else
1880 /* ILK/SNB sprite plane watermarks */
1881 return level == 0 ? 63 : 255;
1882}
1883
1884static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1885 int level)
1886{
1887 if (INTEL_INFO(dev)->gen >= 7)
1888 return level == 0 ? 63 : 255;
1889 else
1890 return level == 0 ? 31 : 63;
1891}
1892
1893static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1894{
1895 if (INTEL_INFO(dev)->gen >= 8)
1896 return 31;
1897 else
1898 return 15;
1899}
1900
Ville Syrjälä158ae642013-08-07 13:28:19 +03001901/* Calculate the maximum primary/sprite plane watermark */
1902static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1903 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001904 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001905 enum intel_ddb_partitioning ddb_partitioning,
1906 bool is_sprite)
1907{
1908 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001909
1910 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001911 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001912 return 0;
1913
1914 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001915 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001916 fifo_size /= INTEL_INFO(dev)->num_pipes;
1917
1918 /*
1919 * For some reason the non self refresh
1920 * FIFO size is only half of the self
1921 * refresh FIFO size on ILK/SNB.
1922 */
1923 if (INTEL_INFO(dev)->gen <= 6)
1924 fifo_size /= 2;
1925 }
1926
Ville Syrjälä240264f2013-08-07 13:29:12 +03001927 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001928 /* level 0 is always calculated with 1:1 split */
1929 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1930 if (is_sprite)
1931 fifo_size *= 5;
1932 fifo_size /= 6;
1933 } else {
1934 fifo_size /= 2;
1935 }
1936 }
1937
1938 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001939 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001940}
1941
1942/* Calculate the maximum cursor plane watermark */
1943static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001944 int level,
1945 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001946{
1947 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001948 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001949 return 64;
1950
1951 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001952 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001953}
1954
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001955static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001956 int level,
1957 const struct intel_wm_config *config,
1958 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001959 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001960{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001961 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1962 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1963 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001964 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001965}
1966
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001967static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1968 int level,
1969 struct ilk_wm_maximums *max)
1970{
1971 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1972 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1973 max->cur = ilk_cursor_wm_reg_max(dev, level);
1974 max->fbc = ilk_fbc_wm_reg_max(dev);
1975}
1976
Ville Syrjäläd9395652013-10-09 19:18:10 +03001977static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001978 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001979 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001980{
1981 bool ret;
1982
1983 /* already determined to be invalid? */
1984 if (!result->enable)
1985 return false;
1986
1987 result->enable = result->pri_val <= max->pri &&
1988 result->spr_val <= max->spr &&
1989 result->cur_val <= max->cur;
1990
1991 ret = result->enable;
1992
1993 /*
1994 * HACK until we can pre-compute everything,
1995 * and thus fail gracefully if LP0 watermarks
1996 * are exceeded...
1997 */
1998 if (level == 0 && !result->enable) {
1999 if (result->pri_val > max->pri)
2000 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2001 level, result->pri_val, max->pri);
2002 if (result->spr_val > max->spr)
2003 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2004 level, result->spr_val, max->spr);
2005 if (result->cur_val > max->cur)
2006 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2007 level, result->cur_val, max->cur);
2008
2009 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2010 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2011 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2012 result->enable = true;
2013 }
2014
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002015 return ret;
2016}
2017
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002018static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002019 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002020 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002021 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002022 struct intel_plane_state *pristate,
2023 struct intel_plane_state *sprstate,
2024 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002025 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002026{
2027 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2028 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2029 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2030
2031 /* WM1+ latency values stored in 0.5us units */
2032 if (level > 0) {
2033 pri_latency *= 5;
2034 spr_latency *= 5;
2035 cur_latency *= 5;
2036 }
2037
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002038 if (pristate) {
2039 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2040 pri_latency, level);
2041 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2042 }
2043
2044 if (sprstate)
2045 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2046
2047 if (curstate)
2048 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2049
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002050 result->enable = true;
2051}
2052
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002053static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002054hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002055{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002056 const struct intel_atomic_state *intel_state =
2057 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002058 const struct drm_display_mode *adjusted_mode =
2059 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002060 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002061
Matt Roperee91a152015-12-03 11:37:39 -08002062 if (!cstate->base.active)
2063 return 0;
2064 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2065 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002066 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002067 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002068
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002069 /* The WM are computed with base on how long it takes to fill a single
2070 * row at the given clock rate, multiplied by 8.
2071 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002072 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2073 adjusted_mode->crtc_clock);
2074 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002075 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002076
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002077 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2078 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002079}
2080
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002081static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002082{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002083 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002084
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002085 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002086 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002087 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002088 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002089
2090 /* read the first set of memory latencies[0:3] */
2091 val = 0; /* data0 to be programmed to 0 for first set */
2092 mutex_lock(&dev_priv->rps.hw_lock);
2093 ret = sandybridge_pcode_read(dev_priv,
2094 GEN9_PCODE_READ_MEM_LATENCY,
2095 &val);
2096 mutex_unlock(&dev_priv->rps.hw_lock);
2097
2098 if (ret) {
2099 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2100 return;
2101 }
2102
2103 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2104 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2105 GEN9_MEM_LATENCY_LEVEL_MASK;
2106 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2107 GEN9_MEM_LATENCY_LEVEL_MASK;
2108 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2109 GEN9_MEM_LATENCY_LEVEL_MASK;
2110
2111 /* read the second set of memory latencies[4:7] */
2112 val = 1; /* data0 to be programmed to 1 for second set */
2113 mutex_lock(&dev_priv->rps.hw_lock);
2114 ret = sandybridge_pcode_read(dev_priv,
2115 GEN9_PCODE_READ_MEM_LATENCY,
2116 &val);
2117 mutex_unlock(&dev_priv->rps.hw_lock);
2118 if (ret) {
2119 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2120 return;
2121 }
2122
2123 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2124 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2125 GEN9_MEM_LATENCY_LEVEL_MASK;
2126 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2127 GEN9_MEM_LATENCY_LEVEL_MASK;
2128 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2129 GEN9_MEM_LATENCY_LEVEL_MASK;
2130
Vandana Kannan367294b2014-11-04 17:06:46 +00002131 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002132 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2133 * need to be disabled. We make sure to sanitize the values out
2134 * of the punit to satisfy this requirement.
2135 */
2136 for (level = 1; level <= max_level; level++) {
2137 if (wm[level] == 0) {
2138 for (i = level + 1; i <= max_level; i++)
2139 wm[i] = 0;
2140 break;
2141 }
2142 }
2143
2144 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002145 * WaWmMemoryReadLatency:skl
2146 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002147 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002148 * to add 2us to the various latency levels we retrieve from the
2149 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002150 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002151 if (wm[0] == 0) {
2152 wm[0] += 2;
2153 for (level = 1; level <= max_level; level++) {
2154 if (wm[level] == 0)
2155 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002156 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002157 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002158 }
2159
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002160 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002161 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2162
2163 wm[0] = (sskpd >> 56) & 0xFF;
2164 if (wm[0] == 0)
2165 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002166 wm[1] = (sskpd >> 4) & 0xFF;
2167 wm[2] = (sskpd >> 12) & 0xFF;
2168 wm[3] = (sskpd >> 20) & 0x1FF;
2169 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002170 } else if (INTEL_INFO(dev)->gen >= 6) {
2171 uint32_t sskpd = I915_READ(MCH_SSKPD);
2172
2173 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2174 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2175 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2176 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002177 } else if (INTEL_INFO(dev)->gen >= 5) {
2178 uint32_t mltr = I915_READ(MLTR_ILK);
2179
2180 /* ILK primary LP0 latency is 700 ns */
2181 wm[0] = 7;
2182 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2183 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002184 }
2185}
2186
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002187static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2188 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002189{
2190 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002191 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002192 wm[0] = 13;
2193}
2194
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002195static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2196 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002197{
2198 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002199 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002200 wm[0] = 13;
2201
2202 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002203 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002204 wm[3] *= 2;
2205}
2206
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002207int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002208{
2209 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002210 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002211 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002212 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002213 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002214 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002215 return 3;
2216 else
2217 return 2;
2218}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002219
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002220static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002221 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002222 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002223{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002224 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002225
2226 for (level = 0; level <= max_level; level++) {
2227 unsigned int latency = wm[level];
2228
2229 if (latency == 0) {
2230 DRM_ERROR("%s WM%d latency not provided\n",
2231 name, level);
2232 continue;
2233 }
2234
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002235 /*
2236 * - latencies are in us on gen9.
2237 * - before then, WM1+ latency values are in 0.5us units
2238 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002239 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002240 latency *= 10;
2241 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002242 latency *= 5;
2243
2244 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2245 name, level, wm[level],
2246 latency / 10, latency % 10);
2247 }
2248}
2249
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002250static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2251 uint16_t wm[5], uint16_t min)
2252{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002253 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002254
2255 if (wm[0] >= min)
2256 return false;
2257
2258 wm[0] = max(wm[0], min);
2259 for (level = 1; level <= max_level; level++)
2260 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2261
2262 return true;
2263}
2264
2265static void snb_wm_latency_quirk(struct drm_device *dev)
2266{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002267 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002268 bool changed;
2269
2270 /*
2271 * The BIOS provided WM memory latency values are often
2272 * inadequate for high resolution displays. Adjust them.
2273 */
2274 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2275 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2276 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2277
2278 if (!changed)
2279 return;
2280
2281 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002282 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2283 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2284 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002285}
2286
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002287static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002288{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002289 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002290
2291 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2292
2293 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2294 sizeof(dev_priv->wm.pri_latency));
2295 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2296 sizeof(dev_priv->wm.pri_latency));
2297
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002298 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002299 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002300
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002301 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2302 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2303 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002304
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002305 if (IS_GEN6(dev_priv))
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002306 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002307}
2308
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002309static void skl_setup_wm_latency(struct drm_device *dev)
2310{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002311 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002312
2313 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002314 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002315}
2316
Matt Ropered4a6a72016-02-23 17:20:13 -08002317static bool ilk_validate_pipe_wm(struct drm_device *dev,
2318 struct intel_pipe_wm *pipe_wm)
2319{
2320 /* LP0 watermark maximums depend on this pipe alone */
2321 const struct intel_wm_config config = {
2322 .num_pipes_active = 1,
2323 .sprites_enabled = pipe_wm->sprites_enabled,
2324 .sprites_scaled = pipe_wm->sprites_scaled,
2325 };
2326 struct ilk_wm_maximums max;
2327
2328 /* LP0 watermarks always use 1/2 DDB partitioning */
2329 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2330
2331 /* At least LP0 must be valid */
2332 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2333 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2334 return false;
2335 }
2336
2337 return true;
2338}
2339
Matt Roper261a27d2015-10-08 15:28:25 -07002340/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002341static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002342{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002343 struct drm_atomic_state *state = cstate->base.state;
2344 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002345 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002346 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002347 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002348 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002349 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002350 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002351 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002352 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002353 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002354
Matt Ropere8f1f022016-05-12 07:05:55 -07002355 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002356
Matt Roper43d59ed2015-09-24 15:53:07 -07002357 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002358 struct intel_plane_state *ps;
2359
2360 ps = intel_atomic_get_existing_plane_state(state,
2361 intel_plane);
2362 if (!ps)
2363 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002364
2365 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002366 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002367 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002368 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002369 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002370 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002371 }
2372
Matt Ropered4a6a72016-02-23 17:20:13 -08002373 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002374 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002375 pipe_wm->sprites_enabled = sprstate->base.visible;
2376 pipe_wm->sprites_scaled = sprstate->base.visible &&
2377 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2378 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002379 }
2380
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002381 usable_level = max_level;
2382
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002383 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002384 if (INTEL_INFO(dev)->gen <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002385 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002386
2387 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002388 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002389 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002390
Matt Roper86c8bbb2015-09-24 15:53:16 -07002391 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002392 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2393
2394 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2395 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002396
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002397 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002398 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002399
Matt Ropered4a6a72016-02-23 17:20:13 -08002400 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002401 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002402
2403 ilk_compute_wm_reg_maximums(dev, 1, &max);
2404
2405 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002406 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002407
Matt Roper86c8bbb2015-09-24 15:53:16 -07002408 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002409 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002410
2411 /*
2412 * Disable any watermark level that exceeds the
2413 * register maximums since such watermarks are
2414 * always invalid.
2415 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002416 if (level > usable_level)
2417 continue;
2418
2419 if (ilk_validate_wm_level(level, &max, wm))
2420 pipe_wm->wm[level] = *wm;
2421 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002422 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002423 }
2424
Matt Roper86c8bbb2015-09-24 15:53:16 -07002425 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002426}
2427
2428/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002429 * Build a set of 'intermediate' watermark values that satisfy both the old
2430 * state and the new state. These can be programmed to the hardware
2431 * immediately.
2432 */
2433static int ilk_compute_intermediate_wm(struct drm_device *dev,
2434 struct intel_crtc *intel_crtc,
2435 struct intel_crtc_state *newstate)
2436{
Matt Ropere8f1f022016-05-12 07:05:55 -07002437 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002438 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002439 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002440
2441 /*
2442 * Start with the final, target watermarks, then combine with the
2443 * currently active watermarks to get values that are safe both before
2444 * and after the vblank.
2445 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002446 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002447 a->pipe_enabled |= b->pipe_enabled;
2448 a->sprites_enabled |= b->sprites_enabled;
2449 a->sprites_scaled |= b->sprites_scaled;
2450
2451 for (level = 0; level <= max_level; level++) {
2452 struct intel_wm_level *a_wm = &a->wm[level];
2453 const struct intel_wm_level *b_wm = &b->wm[level];
2454
2455 a_wm->enable &= b_wm->enable;
2456 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2457 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2458 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2459 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2460 }
2461
2462 /*
2463 * We need to make sure that these merged watermark values are
2464 * actually a valid configuration themselves. If they're not,
2465 * there's no safe way to transition from the old state to
2466 * the new state, so we need to fail the atomic transaction.
2467 */
2468 if (!ilk_validate_pipe_wm(dev, a))
2469 return -EINVAL;
2470
2471 /*
2472 * If our intermediate WM are identical to the final WM, then we can
2473 * omit the post-vblank programming; only update if it's different.
2474 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002475 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002476 newstate->wm.need_postvbl_update = false;
2477
2478 return 0;
2479}
2480
2481/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002482 * Merge the watermarks from all active pipes for a specific level.
2483 */
2484static void ilk_merge_wm_level(struct drm_device *dev,
2485 int level,
2486 struct intel_wm_level *ret_wm)
2487{
2488 const struct intel_crtc *intel_crtc;
2489
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002490 ret_wm->enable = true;
2491
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002492 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002493 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002494 const struct intel_wm_level *wm = &active->wm[level];
2495
2496 if (!active->pipe_enabled)
2497 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002498
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002499 /*
2500 * The watermark values may have been used in the past,
2501 * so we must maintain them in the registers for some
2502 * time even if the level is now disabled.
2503 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002504 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002505 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002506
2507 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2508 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2509 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2510 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2511 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002512}
2513
2514/*
2515 * Merge all low power watermarks for all active pipes.
2516 */
2517static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002518 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002519 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002520 struct intel_pipe_wm *merged)
2521{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002522 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002523 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002524 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002525
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002526 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002527 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002528 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002529 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002530
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002531 /* ILK: FBC WM must be disabled always */
2532 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002533
2534 /* merge each WM1+ level */
2535 for (level = 1; level <= max_level; level++) {
2536 struct intel_wm_level *wm = &merged->wm[level];
2537
2538 ilk_merge_wm_level(dev, level, wm);
2539
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002540 if (level > last_enabled_level)
2541 wm->enable = false;
2542 else if (!ilk_validate_wm_level(level, max, wm))
2543 /* make sure all following levels get disabled */
2544 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002545
2546 /*
2547 * The spec says it is preferred to disable
2548 * FBC WMs instead of disabling a WM level.
2549 */
2550 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002551 if (wm->enable)
2552 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002553 wm->fbc_val = 0;
2554 }
2555 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002556
2557 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2558 /*
2559 * FIXME this is racy. FBC might get enabled later.
2560 * What we should check here is whether FBC can be
2561 * enabled sometime later.
2562 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002563 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002564 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002565 for (level = 2; level <= max_level; level++) {
2566 struct intel_wm_level *wm = &merged->wm[level];
2567
2568 wm->enable = false;
2569 }
2570 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002571}
2572
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002573static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2574{
2575 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2576 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2577}
2578
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002579/* The value we need to program into the WM_LPx latency field */
2580static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2581{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002582 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002583
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002584 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002585 return 2 * level;
2586 else
2587 return dev_priv->wm.pri_latency[level];
2588}
2589
Imre Deak820c1982013-12-17 14:46:36 +02002590static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002591 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002592 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002593 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002594{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002595 struct intel_crtc *intel_crtc;
2596 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002597
Ville Syrjälä0362c782013-10-09 19:17:57 +03002598 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002599 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002600
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002601 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002602 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002603 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002604
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002605 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002606
Ville Syrjälä0362c782013-10-09 19:17:57 +03002607 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002608
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002609 /*
2610 * Maintain the watermark values even if the level is
2611 * disabled. Doing otherwise could cause underruns.
2612 */
2613 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002614 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002615 (r->pri_val << WM1_LP_SR_SHIFT) |
2616 r->cur_val;
2617
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002618 if (r->enable)
2619 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2620
Ville Syrjälä416f4722013-11-02 21:07:46 -07002621 if (INTEL_INFO(dev)->gen >= 8)
2622 results->wm_lp[wm_lp - 1] |=
2623 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2624 else
2625 results->wm_lp[wm_lp - 1] |=
2626 r->fbc_val << WM1_LP_FBC_SHIFT;
2627
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002628 /*
2629 * Always set WM1S_LP_EN when spr_val != 0, even if the
2630 * level is disabled. Doing otherwise could cause underruns.
2631 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002632 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2633 WARN_ON(wm_lp != 1);
2634 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2635 } else
2636 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002637 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002638
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002639 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002640 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002641 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002642 const struct intel_wm_level *r =
2643 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002644
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002645 if (WARN_ON(!r->enable))
2646 continue;
2647
Matt Ropered4a6a72016-02-23 17:20:13 -08002648 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002649
2650 results->wm_pipe[pipe] =
2651 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2652 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2653 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002654 }
2655}
2656
Paulo Zanoni861f3382013-05-31 10:19:21 -03002657/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2658 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002659static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002660 struct intel_pipe_wm *r1,
2661 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002662{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002663 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002664 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002665
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002666 for (level = 1; level <= max_level; level++) {
2667 if (r1->wm[level].enable)
2668 level1 = level;
2669 if (r2->wm[level].enable)
2670 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002671 }
2672
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002673 if (level1 == level2) {
2674 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002675 return r2;
2676 else
2677 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002678 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002679 return r1;
2680 } else {
2681 return r2;
2682 }
2683}
2684
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002685/* dirty bits used to track which watermarks need changes */
2686#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2687#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2688#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2689#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2690#define WM_DIRTY_FBC (1 << 24)
2691#define WM_DIRTY_DDB (1 << 25)
2692
Damien Lespiau055e3932014-08-18 13:49:10 +01002693static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002694 const struct ilk_wm_values *old,
2695 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002696{
2697 unsigned int dirty = 0;
2698 enum pipe pipe;
2699 int wm_lp;
2700
Damien Lespiau055e3932014-08-18 13:49:10 +01002701 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002702 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2703 dirty |= WM_DIRTY_LINETIME(pipe);
2704 /* Must disable LP1+ watermarks too */
2705 dirty |= WM_DIRTY_LP_ALL;
2706 }
2707
2708 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2709 dirty |= WM_DIRTY_PIPE(pipe);
2710 /* Must disable LP1+ watermarks too */
2711 dirty |= WM_DIRTY_LP_ALL;
2712 }
2713 }
2714
2715 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2716 dirty |= WM_DIRTY_FBC;
2717 /* Must disable LP1+ watermarks too */
2718 dirty |= WM_DIRTY_LP_ALL;
2719 }
2720
2721 if (old->partitioning != new->partitioning) {
2722 dirty |= WM_DIRTY_DDB;
2723 /* Must disable LP1+ watermarks too */
2724 dirty |= WM_DIRTY_LP_ALL;
2725 }
2726
2727 /* LP1+ watermarks already deemed dirty, no need to continue */
2728 if (dirty & WM_DIRTY_LP_ALL)
2729 return dirty;
2730
2731 /* Find the lowest numbered LP1+ watermark in need of an update... */
2732 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2733 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2734 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2735 break;
2736 }
2737
2738 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2739 for (; wm_lp <= 3; wm_lp++)
2740 dirty |= WM_DIRTY_LP(wm_lp);
2741
2742 return dirty;
2743}
2744
Ville Syrjälä8553c182013-12-05 15:51:39 +02002745static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2746 unsigned int dirty)
2747{
Imre Deak820c1982013-12-17 14:46:36 +02002748 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002749 bool changed = false;
2750
2751 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2752 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2753 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2754 changed = true;
2755 }
2756 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2757 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2758 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2759 changed = true;
2760 }
2761 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2762 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2763 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2764 changed = true;
2765 }
2766
2767 /*
2768 * Don't touch WM1S_LP_EN here.
2769 * Doing so could cause underruns.
2770 */
2771
2772 return changed;
2773}
2774
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002775/*
2776 * The spec says we shouldn't write when we don't need, because every write
2777 * causes WMs to be re-evaluated, expending some power.
2778 */
Imre Deak820c1982013-12-17 14:46:36 +02002779static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2780 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002781{
Chris Wilson91c8a322016-07-05 10:40:23 +01002782 struct drm_device *dev = &dev_priv->drm;
Imre Deak820c1982013-12-17 14:46:36 +02002783 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002784 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002785 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002786
Damien Lespiau055e3932014-08-18 13:49:10 +01002787 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002788 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002789 return;
2790
Ville Syrjälä8553c182013-12-05 15:51:39 +02002791 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002792
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002793 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002794 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002795 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002796 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002797 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002798 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2799
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002800 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002801 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002802 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002803 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002804 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002805 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2806
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002807 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002808 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002809 val = I915_READ(WM_MISC);
2810 if (results->partitioning == INTEL_DDB_PART_1_2)
2811 val &= ~WM_MISC_DATA_PARTITION_5_6;
2812 else
2813 val |= WM_MISC_DATA_PARTITION_5_6;
2814 I915_WRITE(WM_MISC, val);
2815 } else {
2816 val = I915_READ(DISP_ARB_CTL2);
2817 if (results->partitioning == INTEL_DDB_PART_1_2)
2818 val &= ~DISP_DATA_PARTITION_5_6;
2819 else
2820 val |= DISP_DATA_PARTITION_5_6;
2821 I915_WRITE(DISP_ARB_CTL2, val);
2822 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002823 }
2824
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002825 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002826 val = I915_READ(DISP_ARB_CTL);
2827 if (results->enable_fbc_wm)
2828 val &= ~DISP_FBC_WM_DIS;
2829 else
2830 val |= DISP_FBC_WM_DIS;
2831 I915_WRITE(DISP_ARB_CTL, val);
2832 }
2833
Imre Deak954911e2013-12-17 14:46:34 +02002834 if (dirty & WM_DIRTY_LP(1) &&
2835 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2836 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2837
2838 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002839 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2840 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2841 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2842 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2843 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002844
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002845 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002846 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002847 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002848 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002849 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002850 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002851
2852 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002853}
2854
Matt Ropered4a6a72016-02-23 17:20:13 -08002855bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002856{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002857 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002858
2859 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2860}
2861
Lyude656d1b82016-08-17 15:55:54 -04002862#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002863
Matt Roper024c9042015-09-24 15:53:11 -07002864/*
2865 * Return the index of a plane in the SKL DDB and wm result arrays. Primary
2866 * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and
2867 * other universal planes are in indices 1..n. Note that this may leave unused
2868 * indices between the top "sprite" plane and the cursor.
2869 */
2870static int
2871skl_wm_plane_id(const struct intel_plane *plane)
2872{
2873 switch (plane->base.type) {
2874 case DRM_PLANE_TYPE_PRIMARY:
2875 return 0;
2876 case DRM_PLANE_TYPE_CURSOR:
2877 return PLANE_CURSOR;
2878 case DRM_PLANE_TYPE_OVERLAY:
2879 return plane->plane + 1;
2880 default:
2881 MISSING_CASE(plane->base.type);
2882 return plane->plane;
2883 }
2884}
2885
Paulo Zanoni56feca92016-09-22 18:00:28 -03002886static bool
2887intel_has_sagv(struct drm_i915_private *dev_priv)
2888{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002889 if (IS_KABYLAKE(dev_priv))
2890 return true;
2891
2892 if (IS_SKYLAKE(dev_priv) &&
2893 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2894 return true;
2895
2896 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03002897}
2898
Lyude656d1b82016-08-17 15:55:54 -04002899/*
2900 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2901 * depending on power and performance requirements. The display engine access
2902 * to system memory is blocked during the adjustment time. Because of the
2903 * blocking time, having this enabled can cause full system hangs and/or pipe
2904 * underruns if we don't meet all of the following requirements:
2905 *
2906 * - <= 1 pipe enabled
2907 * - All planes can enable watermarks for latencies >= SAGV engine block time
2908 * - We're not using an interlaced display configuration
2909 */
2910int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002911intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002912{
2913 int ret;
2914
Paulo Zanoni56feca92016-09-22 18:00:28 -03002915 if (!intel_has_sagv(dev_priv))
2916 return 0;
2917
2918 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04002919 return 0;
2920
2921 DRM_DEBUG_KMS("Enabling the SAGV\n");
2922 mutex_lock(&dev_priv->rps.hw_lock);
2923
2924 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2925 GEN9_SAGV_ENABLE);
2926
2927 /* We don't need to wait for the SAGV when enabling */
2928 mutex_unlock(&dev_priv->rps.hw_lock);
2929
2930 /*
2931 * Some skl systems, pre-release machines in particular,
2932 * don't actually have an SAGV.
2933 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002934 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002935 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002936 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002937 return 0;
2938 } else if (ret < 0) {
2939 DRM_ERROR("Failed to enable the SAGV\n");
2940 return ret;
2941 }
2942
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002943 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04002944 return 0;
2945}
2946
2947static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002948intel_do_sagv_disable(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002949{
2950 int ret;
2951 uint32_t temp = GEN9_SAGV_DISABLE;
2952
2953 ret = sandybridge_pcode_read(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2954 &temp);
2955 if (ret)
2956 return ret;
2957 else
2958 return temp & GEN9_SAGV_IS_DISABLED;
2959}
2960
2961int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002962intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002963{
2964 int ret, result;
2965
Paulo Zanoni56feca92016-09-22 18:00:28 -03002966 if (!intel_has_sagv(dev_priv))
2967 return 0;
2968
2969 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04002970 return 0;
2971
2972 DRM_DEBUG_KMS("Disabling the SAGV\n");
2973 mutex_lock(&dev_priv->rps.hw_lock);
2974
2975 /* bspec says to keep retrying for at least 1 ms */
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002976 ret = wait_for(result = intel_do_sagv_disable(dev_priv), 1);
Lyude656d1b82016-08-17 15:55:54 -04002977 mutex_unlock(&dev_priv->rps.hw_lock);
2978
2979 if (ret == -ETIMEDOUT) {
2980 DRM_ERROR("Request to disable SAGV timed out\n");
2981 return -ETIMEDOUT;
2982 }
2983
2984 /*
2985 * Some skl systems, pre-release machines in particular,
2986 * don't actually have an SAGV.
2987 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002988 if (IS_SKYLAKE(dev_priv) && result == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002989 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002990 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002991 return 0;
2992 } else if (result < 0) {
2993 DRM_ERROR("Failed to disable the SAGV\n");
2994 return result;
2995 }
2996
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002997 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04002998 return 0;
2999}
3000
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003001bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003002{
3003 struct drm_device *dev = state->dev;
3004 struct drm_i915_private *dev_priv = to_i915(dev);
3005 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3006 struct drm_crtc *crtc;
3007 enum pipe pipe;
3008 int level, plane;
3009
Paulo Zanoni56feca92016-09-22 18:00:28 -03003010 if (!intel_has_sagv(dev_priv))
3011 return false;
3012
Lyude656d1b82016-08-17 15:55:54 -04003013 /*
3014 * SKL workaround: bspec recommends we disable the SAGV when we have
3015 * more then one pipe enabled
3016 *
3017 * If there are no active CRTCs, no additional checks need be performed
3018 */
3019 if (hweight32(intel_state->active_crtcs) == 0)
3020 return true;
3021 else if (hweight32(intel_state->active_crtcs) > 1)
3022 return false;
3023
3024 /* Since we're now guaranteed to only have one active CRTC... */
3025 pipe = ffs(intel_state->active_crtcs) - 1;
3026 crtc = dev_priv->pipe_to_crtc_mapping[pipe];
3027
3028 if (crtc->state->mode.flags & DRM_MODE_FLAG_INTERLACE)
3029 return false;
3030
3031 for_each_plane(dev_priv, pipe, plane) {
3032 /* Skip this plane if it's not enabled */
3033 if (intel_state->wm_results.plane[pipe][plane][0] == 0)
3034 continue;
3035
3036 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003037 for (level = ilk_wm_max_level(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -04003038 intel_state->wm_results.plane[pipe][plane][level] == 0; --level)
3039 { }
3040
3041 /*
3042 * If any of the planes on this pipe don't enable wm levels
3043 * that incur memory latencies higher then 30µs we can't enable
3044 * the SAGV
3045 */
3046 if (dev_priv->wm.skl_latency[level] < SKL_SAGV_BLOCK_TIME)
3047 return false;
3048 }
3049
3050 return true;
3051}
3052
Damien Lespiaub9cec072014-11-04 17:06:43 +00003053static void
3054skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003055 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003056 struct skl_ddb_entry *alloc, /* out */
3057 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003058{
Matt Roperc107acf2016-05-12 07:06:01 -07003059 struct drm_atomic_state *state = cstate->base.state;
3060 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3061 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003062 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003063 unsigned int pipe_size, ddb_size;
3064 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003065 int pipe = to_intel_crtc(for_crtc)->pipe;
3066
Matt Ropera6d3460e2016-05-12 07:06:04 -07003067 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003068 alloc->start = 0;
3069 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003070 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003071 return;
3072 }
3073
Matt Ropera6d3460e2016-05-12 07:06:04 -07003074 if (intel_state->active_pipe_changes)
3075 *num_active = hweight32(intel_state->active_crtcs);
3076 else
3077 *num_active = hweight32(dev_priv->active_crtcs);
3078
Deepak M6f3fff62016-09-15 15:01:10 +05303079 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3080 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003081
3082 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3083
Matt Roperc107acf2016-05-12 07:06:01 -07003084 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003085 * If the state doesn't change the active CRTC's, then there's
3086 * no need to recalculate; the existing pipe allocation limits
3087 * should remain unchanged. Note that we're safe from racing
3088 * commits since any racing commit that changes the active CRTC
3089 * list would need to grab _all_ crtc locks, including the one
3090 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003091 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003092 if (!intel_state->active_pipe_changes) {
3093 *alloc = dev_priv->wm.skl_hw.ddb.pipe[pipe];
3094 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003095 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003096
3097 nth_active_pipe = hweight32(intel_state->active_crtcs &
3098 (drm_crtc_mask(for_crtc) - 1));
3099 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3100 alloc->start = nth_active_pipe * ddb_size / *num_active;
3101 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003102}
3103
Matt Roperc107acf2016-05-12 07:06:01 -07003104static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003105{
Matt Roperc107acf2016-05-12 07:06:01 -07003106 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003107 return 32;
3108
3109 return 8;
3110}
3111
Damien Lespiaua269c582014-11-04 17:06:49 +00003112static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3113{
3114 entry->start = reg & 0x3ff;
3115 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003116 if (entry->end)
3117 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003118}
3119
Damien Lespiau08db6652014-11-04 17:06:52 +00003120void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3121 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003122{
Damien Lespiaua269c582014-11-04 17:06:49 +00003123 enum pipe pipe;
3124 int plane;
3125 u32 val;
3126
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003127 memset(ddb, 0, sizeof(*ddb));
3128
Damien Lespiaua269c582014-11-04 17:06:49 +00003129 for_each_pipe(dev_priv, pipe) {
Imre Deak4d800032016-02-17 16:31:29 +02003130 enum intel_display_power_domain power_domain;
3131
3132 power_domain = POWER_DOMAIN_PIPE(pipe);
3133 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003134 continue;
3135
Damien Lespiaudd740782015-02-28 14:54:08 +00003136 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00003137 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
3138 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
3139 val);
3140 }
3141
3142 val = I915_READ(CUR_BUF_CFG(pipe));
Matt Roper4969d332015-09-24 15:53:10 -07003143 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
3144 val);
Imre Deak4d800032016-02-17 16:31:29 +02003145
3146 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003147 }
3148}
3149
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003150/*
3151 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3152 * The bspec defines downscale amount as:
3153 *
3154 * """
3155 * Horizontal down scale amount = maximum[1, Horizontal source size /
3156 * Horizontal destination size]
3157 * Vertical down scale amount = maximum[1, Vertical source size /
3158 * Vertical destination size]
3159 * Total down scale amount = Horizontal down scale amount *
3160 * Vertical down scale amount
3161 * """
3162 *
3163 * Return value is provided in 16.16 fixed point form to retain fractional part.
3164 * Caller should take care of dividing & rounding off the value.
3165 */
3166static uint32_t
3167skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3168{
3169 uint32_t downscale_h, downscale_w;
3170 uint32_t src_w, src_h, dst_w, dst_h;
3171
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003172 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003173 return DRM_PLANE_HELPER_NO_SCALING;
3174
3175 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003176 src_w = drm_rect_width(&pstate->base.src);
3177 src_h = drm_rect_height(&pstate->base.src);
3178 dst_w = drm_rect_width(&pstate->base.dst);
3179 dst_h = drm_rect_height(&pstate->base.dst);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003180 if (intel_rotation_90_or_270(pstate->base.rotation))
3181 swap(dst_w, dst_h);
3182
3183 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3184 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3185
3186 /* Provide result in 16.16 fixed point */
3187 return (uint64_t)downscale_w * downscale_h >> 16;
3188}
3189
Damien Lespiaub9cec072014-11-04 17:06:43 +00003190static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003191skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3192 const struct drm_plane_state *pstate,
3193 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003194{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003195 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07003196 struct drm_framebuffer *fb = pstate->fb;
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003197 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003198 uint32_t width = 0, height = 0;
Matt Ropera1de91e2016-05-12 07:05:57 -07003199 unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888;
3200
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003201 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003202 return 0;
3203 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3204 return 0;
3205 if (y && format != DRM_FORMAT_NV12)
3206 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003207
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003208 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3209 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003210
3211 if (intel_rotation_90_or_270(pstate->rotation))
3212 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003213
3214 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003215 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003216 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003217 data_rate = width * height *
Matt Ropera1de91e2016-05-12 07:05:57 -07003218 drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003219 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003220 data_rate = (width / 2) * (height / 2) *
Matt Ropera1de91e2016-05-12 07:05:57 -07003221 drm_format_plane_cpp(format, 1);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003222 } else {
3223 /* for packed formats */
3224 data_rate = width * height * drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003225 }
3226
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003227 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3228
3229 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003230}
3231
3232/*
3233 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3234 * a 8192x4096@32bpp framebuffer:
3235 * 3 * 4096 * 8192 * 4 < 2^32
3236 */
3237static unsigned int
Matt Roper9c74d822016-05-12 07:05:58 -07003238skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003239{
Matt Roper9c74d822016-05-12 07:05:58 -07003240 struct drm_crtc_state *cstate = &intel_cstate->base;
3241 struct drm_atomic_state *state = cstate->state;
3242 struct drm_crtc *crtc = cstate->crtc;
3243 struct drm_device *dev = crtc->dev;
3244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Ropera6d3460e2016-05-12 07:06:04 -07003245 const struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003246 const struct intel_plane *intel_plane;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003247 struct drm_plane_state *pstate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003248 unsigned int rate, total_data_rate = 0;
Matt Roper9c74d822016-05-12 07:05:58 -07003249 int id;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003250 int i;
3251
3252 if (WARN_ON(!state))
3253 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003254
Matt Ropera1de91e2016-05-12 07:05:57 -07003255 /* Calculate and cache data rate for each plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003256 for_each_plane_in_state(state, plane, pstate, i) {
3257 id = skl_wm_plane_id(to_intel_plane(plane));
3258 intel_plane = to_intel_plane(plane);
Matt Roper024c9042015-09-24 15:53:11 -07003259
Matt Ropera6d3460e2016-05-12 07:06:04 -07003260 if (intel_plane->pipe != intel_crtc->pipe)
3261 continue;
Matt Roper024c9042015-09-24 15:53:11 -07003262
Matt Ropera6d3460e2016-05-12 07:06:04 -07003263 /* packed/uv */
3264 rate = skl_plane_relative_data_rate(intel_cstate,
3265 pstate, 0);
3266 intel_cstate->wm.skl.plane_data_rate[id] = rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003267
Matt Ropera6d3460e2016-05-12 07:06:04 -07003268 /* y-plane */
3269 rate = skl_plane_relative_data_rate(intel_cstate,
3270 pstate, 1);
3271 intel_cstate->wm.skl.plane_y_data_rate[id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003272 }
3273
3274 /* Calculate CRTC's total data rate from cached values */
3275 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3276 int id = skl_wm_plane_id(intel_plane);
3277
3278 /* packed/uv */
Matt Roper9c74d822016-05-12 07:05:58 -07003279 total_data_rate += intel_cstate->wm.skl.plane_data_rate[id];
3280 total_data_rate += intel_cstate->wm.skl.plane_y_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003281 }
3282
3283 return total_data_rate;
3284}
3285
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003286static uint16_t
3287skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3288 const int y)
3289{
3290 struct drm_framebuffer *fb = pstate->fb;
3291 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3292 uint32_t src_w, src_h;
3293 uint32_t min_scanlines = 8;
3294 uint8_t plane_bpp;
3295
3296 if (WARN_ON(!fb))
3297 return 0;
3298
3299 /* For packed formats, no y-plane, return 0 */
3300 if (y && fb->pixel_format != DRM_FORMAT_NV12)
3301 return 0;
3302
3303 /* For Non Y-tile return 8-blocks */
3304 if (fb->modifier[0] != I915_FORMAT_MOD_Y_TILED &&
3305 fb->modifier[0] != I915_FORMAT_MOD_Yf_TILED)
3306 return 8;
3307
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003308 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3309 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003310
3311 if (intel_rotation_90_or_270(pstate->rotation))
3312 swap(src_w, src_h);
3313
3314 /* Halve UV plane width and height for NV12 */
3315 if (fb->pixel_format == DRM_FORMAT_NV12 && !y) {
3316 src_w /= 2;
3317 src_h /= 2;
3318 }
3319
3320 if (fb->pixel_format == DRM_FORMAT_NV12 && !y)
3321 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1);
3322 else
3323 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0);
3324
3325 if (intel_rotation_90_or_270(pstate->rotation)) {
3326 switch (plane_bpp) {
3327 case 1:
3328 min_scanlines = 32;
3329 break;
3330 case 2:
3331 min_scanlines = 16;
3332 break;
3333 case 4:
3334 min_scanlines = 8;
3335 break;
3336 case 8:
3337 min_scanlines = 4;
3338 break;
3339 default:
3340 WARN(1, "Unsupported pixel depth %u for rotation",
3341 plane_bpp);
3342 min_scanlines = 32;
3343 }
3344 }
3345
3346 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3347}
3348
Matt Roperc107acf2016-05-12 07:06:01 -07003349static int
Matt Roper024c9042015-09-24 15:53:11 -07003350skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003351 struct skl_ddb_allocation *ddb /* out */)
3352{
Matt Roperc107acf2016-05-12 07:06:01 -07003353 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003354 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003355 struct drm_device *dev = crtc->dev;
3356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003357 struct intel_plane *intel_plane;
Matt Roperc107acf2016-05-12 07:06:01 -07003358 struct drm_plane *plane;
3359 struct drm_plane_state *pstate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003360 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003361 struct skl_ddb_entry *alloc = &ddb->pipe[pipe];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003362 uint16_t alloc_size, start, cursor_blocks;
Matt Roper86a2100a2016-05-12 07:05:59 -07003363 uint16_t *minimum = cstate->wm.skl.minimum_blocks;
3364 uint16_t *y_minimum = cstate->wm.skl.minimum_y_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003365 unsigned int total_data_rate;
Matt Roperc107acf2016-05-12 07:06:01 -07003366 int num_active;
3367 int id, i;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003368
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003369 /* Clear the partitioning for disabled planes. */
3370 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3371 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3372
Matt Ropera6d3460e2016-05-12 07:06:04 -07003373 if (WARN_ON(!state))
3374 return 0;
3375
Matt Roperc107acf2016-05-12 07:06:01 -07003376 if (!cstate->base.active) {
3377 ddb->pipe[pipe].start = ddb->pipe[pipe].end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003378 return 0;
3379 }
3380
Matt Ropera6d3460e2016-05-12 07:06:04 -07003381 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003382 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003383 if (alloc_size == 0) {
3384 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003385 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003386 }
3387
Matt Roperc107acf2016-05-12 07:06:01 -07003388 cursor_blocks = skl_cursor_allocation(num_active);
Matt Roper4969d332015-09-24 15:53:10 -07003389 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - cursor_blocks;
3390 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003391
3392 alloc_size -= cursor_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003393
Damien Lespiau80958152015-02-09 13:35:10 +00003394 /* 1. Allocate the mininum required blocks for each active plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003395 for_each_plane_in_state(state, plane, pstate, i) {
3396 intel_plane = to_intel_plane(plane);
3397 id = skl_wm_plane_id(intel_plane);
Damien Lespiau80958152015-02-09 13:35:10 +00003398
Matt Ropera6d3460e2016-05-12 07:06:04 -07003399 if (intel_plane->pipe != pipe)
3400 continue;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003401
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003402 if (!to_intel_plane_state(pstate)->base.visible) {
Matt Ropera6d3460e2016-05-12 07:06:04 -07003403 minimum[id] = 0;
3404 y_minimum[id] = 0;
3405 continue;
Matt Roperc107acf2016-05-12 07:06:01 -07003406 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003407 if (plane->type == DRM_PLANE_TYPE_CURSOR) {
3408 minimum[id] = 0;
3409 y_minimum[id] = 0;
3410 continue;
Matt Roperc107acf2016-05-12 07:06:01 -07003411 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003412
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003413 minimum[id] = skl_ddb_min_alloc(pstate, 0);
3414 y_minimum[id] = skl_ddb_min_alloc(pstate, 1);
Matt Roperc107acf2016-05-12 07:06:01 -07003415 }
3416
3417 for (i = 0; i < PLANE_CURSOR; i++) {
3418 alloc_size -= minimum[i];
3419 alloc_size -= y_minimum[i];
Damien Lespiau80958152015-02-09 13:35:10 +00003420 }
3421
Damien Lespiaub9cec072014-11-04 17:06:43 +00003422 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003423 * 2. Distribute the remaining space in proportion to the amount of
3424 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003425 *
3426 * FIXME: we may not allocate every single block here.
3427 */
Matt Roper024c9042015-09-24 15:53:11 -07003428 total_data_rate = skl_get_total_relative_data_rate(cstate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003429 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003430 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003431
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003432 start = alloc->start;
Matt Roper024c9042015-09-24 15:53:11 -07003433 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003434 unsigned int data_rate, y_data_rate;
3435 uint16_t plane_blocks, y_plane_blocks = 0;
Matt Roper024c9042015-09-24 15:53:11 -07003436 int id = skl_wm_plane_id(intel_plane);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003437
Matt Ropera1de91e2016-05-12 07:05:57 -07003438 data_rate = cstate->wm.skl.plane_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003439
3440 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003441 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003442 * promote the expression to 64 bits to avoid overflowing, the
3443 * result is < available as data_rate / total_data_rate < 1
3444 */
Matt Roper024c9042015-09-24 15:53:11 -07003445 plane_blocks = minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00003446 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3447 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003448
Matt Roperc107acf2016-05-12 07:06:01 -07003449 /* Leave disabled planes at (0,0) */
3450 if (data_rate) {
3451 ddb->plane[pipe][id].start = start;
3452 ddb->plane[pipe][id].end = start + plane_blocks;
3453 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003454
3455 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003456
3457 /*
3458 * allocation for y_plane part of planar format:
3459 */
Matt Ropera1de91e2016-05-12 07:05:57 -07003460 y_data_rate = cstate->wm.skl.plane_y_data_rate[id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003461
Matt Ropera1de91e2016-05-12 07:05:57 -07003462 y_plane_blocks = y_minimum[id];
3463 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3464 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003465
Matt Roperc107acf2016-05-12 07:06:01 -07003466 if (y_data_rate) {
3467 ddb->y_plane[pipe][id].start = start;
3468 ddb->y_plane[pipe][id].end = start + y_plane_blocks;
3469 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003470
Matt Ropera1de91e2016-05-12 07:05:57 -07003471 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003472 }
3473
Matt Roperc107acf2016-05-12 07:06:01 -07003474 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003475}
3476
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02003477static uint32_t skl_pipe_pixel_rate(const struct intel_crtc_state *config)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003478{
3479 /* TODO: Take into account the scalers once we support them */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02003480 return config->base.adjusted_mode.crtc_clock;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003481}
3482
3483/*
3484 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003485 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003486 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3487 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3488*/
Ville Syrjäläac484962016-01-20 21:05:26 +02003489static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003490{
3491 uint32_t wm_intermediate_val, ret;
3492
3493 if (latency == 0)
3494 return UINT_MAX;
3495
Ville Syrjäläac484962016-01-20 21:05:26 +02003496 wm_intermediate_val = latency * pixel_rate * cpp / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003497 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3498
3499 return ret;
3500}
3501
3502static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003503 uint32_t latency, uint32_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003504{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003505 uint32_t ret;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003506 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003507
3508 if (latency == 0)
3509 return UINT_MAX;
3510
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003511 wm_intermediate_val = latency * pixel_rate;
3512 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003513 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003514
3515 return ret;
3516}
3517
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003518static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3519 struct intel_plane_state *pstate)
3520{
3521 uint64_t adjusted_pixel_rate;
3522 uint64_t downscale_amount;
3523 uint64_t pixel_rate;
3524
3525 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003526 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003527 return 0;
3528
3529 /*
3530 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3531 * with additional adjustments for plane-specific scaling.
3532 */
3533 adjusted_pixel_rate = skl_pipe_pixel_rate(cstate);
3534 downscale_amount = skl_plane_downscale_amount(pstate);
3535
3536 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3537 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3538
3539 return pixel_rate;
3540}
3541
Matt Roper55994c22016-05-12 07:06:08 -07003542static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3543 struct intel_crtc_state *cstate,
3544 struct intel_plane_state *intel_pstate,
3545 uint16_t ddb_allocation,
3546 int level,
3547 uint16_t *out_blocks, /* out */
3548 uint8_t *out_lines, /* out */
3549 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003550{
Matt Roper33815fa2016-05-12 07:06:05 -07003551 struct drm_plane_state *pstate = &intel_pstate->base;
3552 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003553 uint32_t latency = dev_priv->wm.skl_latency[level];
3554 uint32_t method1, method2;
3555 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3556 uint32_t res_blocks, res_lines;
3557 uint32_t selected_result;
Ville Syrjäläac484962016-01-20 21:05:26 +02003558 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003559 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003560 uint32_t plane_pixel_rate;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003561 uint32_t y_tile_minimum, y_min_scanlines;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003562
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003563 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003564 *enabled = false;
3565 return 0;
3566 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003567
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003568 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3569 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003570
Matt Roper33815fa2016-05-12 07:06:05 -07003571 if (intel_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003572 swap(width, height);
3573
Ville Syrjäläac484962016-01-20 21:05:26 +02003574 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003575 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3576
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003577 if (intel_rotation_90_or_270(pstate->rotation)) {
3578 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
3579 drm_format_plane_cpp(fb->pixel_format, 1) :
3580 drm_format_plane_cpp(fb->pixel_format, 0);
3581
3582 switch (cpp) {
3583 case 1:
3584 y_min_scanlines = 16;
3585 break;
3586 case 2:
3587 y_min_scanlines = 8;
3588 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003589 case 4:
3590 y_min_scanlines = 4;
3591 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003592 default:
3593 MISSING_CASE(cpp);
3594 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003595 }
3596 } else {
3597 y_min_scanlines = 4;
3598 }
3599
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003600 plane_bytes_per_line = width * cpp;
3601 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3602 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3603 plane_blocks_per_line =
3604 DIV_ROUND_UP(plane_bytes_per_line * y_min_scanlines, 512);
3605 plane_blocks_per_line /= y_min_scanlines;
3606 } else if (fb->modifier[0] == DRM_FORMAT_MOD_NONE) {
3607 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512)
3608 + 1;
3609 } else {
3610 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3611 }
3612
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003613 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3614 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003615 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003616 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003617 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003618
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003619 y_tile_minimum = plane_blocks_per_line * y_min_scanlines;
3620
Matt Roper024c9042015-09-24 15:53:11 -07003621 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3622 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003623 selected_result = max(method2, y_tile_minimum);
3624 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003625 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3626 (plane_bytes_per_line / 512 < 1))
3627 selected_result = method2;
3628 else if ((ddb_allocation / plane_blocks_per_line) >= 1)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003629 selected_result = min(method1, method2);
3630 else
3631 selected_result = method1;
3632 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003633
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003634 res_blocks = selected_result + 1;
3635 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003636
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003637 if (level >= 1 && level <= 7) {
Matt Roper024c9042015-09-24 15:53:11 -07003638 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003639 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3640 res_blocks += y_tile_minimum;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003641 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003642 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003643 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003644 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003645 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003646
Matt Roper55994c22016-05-12 07:06:08 -07003647 if (res_blocks >= ddb_allocation || res_lines > 31) {
3648 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003649
3650 /*
3651 * If there are no valid level 0 watermarks, then we can't
3652 * support this display configuration.
3653 */
3654 if (level) {
3655 return 0;
3656 } else {
3657 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3658 DRM_DEBUG_KMS("Plane %d.%d: blocks required = %u/%u, lines required = %u/31\n",
3659 to_intel_crtc(cstate->base.crtc)->pipe,
3660 skl_wm_plane_id(to_intel_plane(pstate->plane)),
3661 res_blocks, ddb_allocation, res_lines);
3662
3663 return -EINVAL;
3664 }
Matt Roper55994c22016-05-12 07:06:08 -07003665 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003666
3667 *out_blocks = res_blocks;
3668 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003669 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003670
Matt Roper55994c22016-05-12 07:06:08 -07003671 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003672}
3673
Matt Roperf4a96752016-05-12 07:06:06 -07003674static int
3675skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3676 struct skl_ddb_allocation *ddb,
3677 struct intel_crtc_state *cstate,
3678 int level,
3679 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003680{
Matt Roperf4a96752016-05-12 07:06:06 -07003681 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003682 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roperf4a96752016-05-12 07:06:06 -07003683 struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003684 struct intel_plane *intel_plane;
Matt Roper33815fa2016-05-12 07:06:05 -07003685 struct intel_plane_state *intel_pstate;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003686 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003687 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003688 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003689
Matt Roperf4a96752016-05-12 07:06:06 -07003690 /*
3691 * We'll only calculate watermarks for planes that are actually
3692 * enabled, so make sure all other planes are set as disabled.
3693 */
3694 memset(result, 0, sizeof(*result));
3695
Chris Wilson91c8a322016-07-05 10:40:23 +01003696 for_each_intel_plane_mask(&dev_priv->drm,
3697 intel_plane,
3698 cstate->base.plane_mask) {
Matt Roper024c9042015-09-24 15:53:11 -07003699 int i = skl_wm_plane_id(intel_plane);
3700
Matt Roperf4a96752016-05-12 07:06:06 -07003701 plane = &intel_plane->base;
3702 intel_pstate = NULL;
3703 if (state)
3704 intel_pstate =
3705 intel_atomic_get_existing_plane_state(state,
3706 intel_plane);
3707
3708 /*
3709 * Note: If we start supporting multiple pending atomic commits
3710 * against the same planes/CRTC's in the future, plane->state
3711 * will no longer be the correct pre-state to use for the
3712 * calculations here and we'll need to change where we get the
3713 * 'unchanged' plane data from.
3714 *
3715 * For now this is fine because we only allow one queued commit
3716 * against a CRTC. Even if the plane isn't modified by this
3717 * transaction and we don't have a plane lock, we still have
3718 * the CRTC's lock, so we know that no other transactions are
3719 * racing with us to update it.
3720 */
3721 if (!intel_pstate)
3722 intel_pstate = to_intel_plane_state(plane->state);
3723
3724 WARN_ON(!intel_pstate->base.fb);
3725
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003726 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
3727
Matt Roper55994c22016-05-12 07:06:08 -07003728 ret = skl_compute_plane_wm(dev_priv,
3729 cstate,
3730 intel_pstate,
3731 ddb_blocks,
3732 level,
3733 &result->plane_res_b[i],
3734 &result->plane_res_l[i],
3735 &result->plane_en[i]);
3736 if (ret)
3737 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003738 }
Matt Roperf4a96752016-05-12 07:06:06 -07003739
3740 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003741}
3742
Damien Lespiau407b50f2014-11-04 17:06:57 +00003743static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003744skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003745{
Matt Roper024c9042015-09-24 15:53:11 -07003746 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003747 return 0;
3748
Matt Roper024c9042015-09-24 15:53:11 -07003749 if (WARN_ON(skl_pipe_pixel_rate(cstate) == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003750 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003751
Matt Roper024c9042015-09-24 15:53:11 -07003752 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
3753 skl_pipe_pixel_rate(cstate));
Damien Lespiau407b50f2014-11-04 17:06:57 +00003754}
3755
Matt Roper024c9042015-09-24 15:53:11 -07003756static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003757 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003758{
Matt Roper024c9042015-09-24 15:53:11 -07003759 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiau9414f562014-11-04 17:06:58 +00003760 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003761 struct intel_plane *intel_plane;
Damien Lespiau9414f562014-11-04 17:06:58 +00003762
Matt Roper024c9042015-09-24 15:53:11 -07003763 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003764 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003765
3766 /* Until we know more, just disable transition WMs */
Matt Roper024c9042015-09-24 15:53:11 -07003767 for_each_intel_plane_on_crtc(crtc->dev, intel_crtc, intel_plane) {
3768 int i = skl_wm_plane_id(intel_plane);
3769
Damien Lespiau9414f562014-11-04 17:06:58 +00003770 trans_wm->plane_en[i] = false;
Matt Roper024c9042015-09-24 15:53:11 -07003771 }
Damien Lespiau407b50f2014-11-04 17:06:57 +00003772}
3773
Matt Roper55994c22016-05-12 07:06:08 -07003774static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3775 struct skl_ddb_allocation *ddb,
3776 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003777{
Matt Roper024c9042015-09-24 15:53:11 -07003778 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003779 const struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003780 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07003781 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003782
3783 for (level = 0; level <= max_level; level++) {
Matt Roper55994c22016-05-12 07:06:08 -07003784 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3785 level, &pipe_wm->wm[level]);
3786 if (ret)
3787 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003788 }
Matt Roper024c9042015-09-24 15:53:11 -07003789 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003790
Matt Roper024c9042015-09-24 15:53:11 -07003791 skl_compute_transition_wm(cstate, &pipe_wm->trans_wm);
Matt Roper55994c22016-05-12 07:06:08 -07003792
3793 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003794}
3795
3796static void skl_compute_wm_results(struct drm_device *dev,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003797 struct skl_pipe_wm *p_wm,
3798 struct skl_wm_values *r,
3799 struct intel_crtc *intel_crtc)
3800{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003801 int level, max_level = ilk_wm_max_level(to_i915(dev));
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003802 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau9414f562014-11-04 17:06:58 +00003803 uint32_t temp;
3804 int i;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003805
3806 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003807 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3808 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003809
3810 temp |= p_wm->wm[level].plane_res_l[i] <<
3811 PLANE_WM_LINES_SHIFT;
3812 temp |= p_wm->wm[level].plane_res_b[i];
3813 if (p_wm->wm[level].plane_en[i])
3814 temp |= PLANE_WM_EN;
3815
3816 r->plane[pipe][i][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003817 }
3818
3819 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003820
Matt Roper4969d332015-09-24 15:53:10 -07003821 temp |= p_wm->wm[level].plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3822 temp |= p_wm->wm[level].plane_res_b[PLANE_CURSOR];
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003823
Matt Roper4969d332015-09-24 15:53:10 -07003824 if (p_wm->wm[level].plane_en[PLANE_CURSOR])
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003825 temp |= PLANE_WM_EN;
3826
Matt Roper4969d332015-09-24 15:53:10 -07003827 r->plane[pipe][PLANE_CURSOR][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003828
3829 }
3830
Damien Lespiau9414f562014-11-04 17:06:58 +00003831 /* transition WMs */
3832 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3833 temp = 0;
3834 temp |= p_wm->trans_wm.plane_res_l[i] << PLANE_WM_LINES_SHIFT;
3835 temp |= p_wm->trans_wm.plane_res_b[i];
3836 if (p_wm->trans_wm.plane_en[i])
3837 temp |= PLANE_WM_EN;
3838
3839 r->plane_trans[pipe][i] = temp;
3840 }
3841
3842 temp = 0;
Matt Roper4969d332015-09-24 15:53:10 -07003843 temp |= p_wm->trans_wm.plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3844 temp |= p_wm->trans_wm.plane_res_b[PLANE_CURSOR];
3845 if (p_wm->trans_wm.plane_en[PLANE_CURSOR])
Damien Lespiau9414f562014-11-04 17:06:58 +00003846 temp |= PLANE_WM_EN;
3847
Matt Roper4969d332015-09-24 15:53:10 -07003848 r->plane_trans[pipe][PLANE_CURSOR] = temp;
Damien Lespiau9414f562014-11-04 17:06:58 +00003849
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003850 r->wm_linetime[pipe] = p_wm->linetime;
3851}
3852
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003853static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3854 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003855 const struct skl_ddb_entry *entry)
3856{
3857 if (entry->end)
3858 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3859 else
3860 I915_WRITE(reg, 0);
3861}
3862
Lyude62e0fb82016-08-22 12:50:08 -04003863void skl_write_plane_wm(struct intel_crtc *intel_crtc,
3864 const struct skl_wm_values *wm,
3865 int plane)
3866{
3867 struct drm_crtc *crtc = &intel_crtc->base;
3868 struct drm_device *dev = crtc->dev;
3869 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003870 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003871 enum pipe pipe = intel_crtc->pipe;
3872
3873 for (level = 0; level <= max_level; level++) {
3874 I915_WRITE(PLANE_WM(pipe, plane, level),
3875 wm->plane[pipe][plane][level]);
3876 }
3877 I915_WRITE(PLANE_WM_TRANS(pipe, plane), wm->plane_trans[pipe][plane]);
Lyude27082492016-08-24 07:48:10 +02003878
3879 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane),
3880 &wm->ddb.plane[pipe][plane]);
3881 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane),
3882 &wm->ddb.y_plane[pipe][plane]);
Lyude62e0fb82016-08-22 12:50:08 -04003883}
3884
3885void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
3886 const struct skl_wm_values *wm)
3887{
3888 struct drm_crtc *crtc = &intel_crtc->base;
3889 struct drm_device *dev = crtc->dev;
3890 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003891 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003892 enum pipe pipe = intel_crtc->pipe;
3893
3894 for (level = 0; level <= max_level; level++) {
3895 I915_WRITE(CUR_WM(pipe, level),
3896 wm->plane[pipe][PLANE_CURSOR][level]);
3897 }
3898 I915_WRITE(CUR_WM_TRANS(pipe), wm->plane_trans[pipe][PLANE_CURSOR]);
Lyude27082492016-08-24 07:48:10 +02003899
3900 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
3901 &wm->ddb.plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04003902}
3903
Lyude27082492016-08-24 07:48:10 +02003904bool skl_ddb_allocation_equals(const struct skl_ddb_allocation *old,
3905 const struct skl_ddb_allocation *new,
3906 enum pipe pipe)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003907{
Lyude27082492016-08-24 07:48:10 +02003908 return new->pipe[pipe].start == old->pipe[pipe].start &&
3909 new->pipe[pipe].end == old->pipe[pipe].end;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003910}
3911
Lyude27082492016-08-24 07:48:10 +02003912static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3913 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003914{
Lyude27082492016-08-24 07:48:10 +02003915 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003916}
3917
Lyude27082492016-08-24 07:48:10 +02003918bool skl_ddb_allocation_overlaps(struct drm_atomic_state *state,
3919 const struct skl_ddb_allocation *old,
3920 const struct skl_ddb_allocation *new,
3921 enum pipe pipe)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003922{
Lyude27082492016-08-24 07:48:10 +02003923 struct drm_device *dev = state->dev;
3924 struct intel_crtc *intel_crtc;
3925 enum pipe otherp;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003926
Lyude27082492016-08-24 07:48:10 +02003927 for_each_intel_crtc(dev, intel_crtc) {
3928 otherp = intel_crtc->pipe;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003929
Lyude27082492016-08-24 07:48:10 +02003930 if (otherp == pipe)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003931 continue;
3932
Lyude27082492016-08-24 07:48:10 +02003933 if (skl_ddb_entries_overlap(&new->pipe[pipe],
3934 &old->pipe[otherp]))
3935 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003936 }
3937
Lyude27082492016-08-24 07:48:10 +02003938 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003939}
3940
Matt Roper55994c22016-05-12 07:06:08 -07003941static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
3942 struct skl_ddb_allocation *ddb, /* out */
3943 struct skl_pipe_wm *pipe_wm, /* out */
3944 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003945{
Matt Roperf4a96752016-05-12 07:06:06 -07003946 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->crtc);
3947 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003948 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003949
Matt Roper55994c22016-05-12 07:06:08 -07003950 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3951 if (ret)
3952 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003953
Matt Roper4e0963c2015-09-24 15:53:15 -07003954 if (!memcmp(&intel_crtc->wm.active.skl, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003955 *changed = false;
3956 else
3957 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003958
Matt Roper55994c22016-05-12 07:06:08 -07003959 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003960}
3961
Matt Roper9b613022016-06-27 16:42:44 -07003962static uint32_t
3963pipes_modified(struct drm_atomic_state *state)
3964{
3965 struct drm_crtc *crtc;
3966 struct drm_crtc_state *cstate;
3967 uint32_t i, ret = 0;
3968
3969 for_each_crtc_in_state(state, crtc, cstate, i)
3970 ret |= drm_crtc_mask(crtc);
3971
3972 return ret;
3973}
3974
Jani Nikulabb7791b2016-10-04 12:29:17 +03003975static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003976skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
3977{
3978 struct drm_atomic_state *state = cstate->base.state;
3979 struct drm_device *dev = state->dev;
3980 struct drm_crtc *crtc = cstate->base.crtc;
3981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3982 struct drm_i915_private *dev_priv = to_i915(dev);
3983 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3984 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
3985 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3986 struct drm_plane_state *plane_state;
3987 struct drm_plane *plane;
3988 enum pipe pipe = intel_crtc->pipe;
3989 int id;
3990
3991 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
3992
3993 drm_for_each_plane_mask(plane, dev, crtc->state->plane_mask) {
3994 id = skl_wm_plane_id(to_intel_plane(plane));
3995
3996 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][id],
3997 &new_ddb->plane[pipe][id]) &&
3998 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][id],
3999 &new_ddb->y_plane[pipe][id]))
4000 continue;
4001
4002 plane_state = drm_atomic_get_plane_state(state, plane);
4003 if (IS_ERR(plane_state))
4004 return PTR_ERR(plane_state);
4005 }
4006
4007 return 0;
4008}
4009
Matt Roper98d39492016-05-12 07:06:03 -07004010static int
4011skl_compute_ddb(struct drm_atomic_state *state)
4012{
4013 struct drm_device *dev = state->dev;
4014 struct drm_i915_private *dev_priv = to_i915(dev);
4015 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4016 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004017 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004018 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004019 int ret;
4020
4021 /*
4022 * If this is our first atomic update following hardware readout,
4023 * we can't trust the DDB that the BIOS programmed for us. Let's
4024 * pretend that all pipes switched active status so that we'll
4025 * ensure a full DDB recompute.
4026 */
Matt Roper1b54a882016-06-17 13:42:18 -07004027 if (dev_priv->wm.distrust_bios_wm) {
4028 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4029 state->acquire_ctx);
4030 if (ret)
4031 return ret;
4032
Matt Roper98d39492016-05-12 07:06:03 -07004033 intel_state->active_pipe_changes = ~0;
4034
Matt Roper1b54a882016-06-17 13:42:18 -07004035 /*
4036 * We usually only initialize intel_state->active_crtcs if we
4037 * we're doing a modeset; make sure this field is always
4038 * initialized during the sanitization process that happens
4039 * on the first commit too.
4040 */
4041 if (!intel_state->modeset)
4042 intel_state->active_crtcs = dev_priv->active_crtcs;
4043 }
4044
Matt Roper98d39492016-05-12 07:06:03 -07004045 /*
4046 * If the modeset changes which CRTC's are active, we need to
4047 * recompute the DDB allocation for *all* active pipes, even
4048 * those that weren't otherwise being modified in any way by this
4049 * atomic commit. Due to the shrinking of the per-pipe allocations
4050 * when new active CRTC's are added, it's possible for a pipe that
4051 * we were already using and aren't changing at all here to suddenly
4052 * become invalid if its DDB needs exceeds its new allocation.
4053 *
4054 * Note that if we wind up doing a full DDB recompute, we can't let
4055 * any other display updates race with this transaction, so we need
4056 * to grab the lock on *all* CRTC's.
4057 */
Matt Roper734fa012016-05-12 15:11:40 -07004058 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004059 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004060 intel_state->wm_results.dirty_pipes = ~0;
4061 }
Matt Roper98d39492016-05-12 07:06:03 -07004062
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004063 /*
4064 * We're not recomputing for the pipes not included in the commit, so
4065 * make sure we start with the current state.
4066 */
4067 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4068
Matt Roper98d39492016-05-12 07:06:03 -07004069 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4070 struct intel_crtc_state *cstate;
4071
4072 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4073 if (IS_ERR(cstate))
4074 return PTR_ERR(cstate);
4075
Matt Roper734fa012016-05-12 15:11:40 -07004076 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004077 if (ret)
4078 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004079
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004080 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004081 if (ret)
4082 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004083 }
4084
4085 return 0;
4086}
4087
Matt Roper2722efb2016-08-17 15:55:55 -04004088static void
4089skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4090 struct skl_wm_values *src,
4091 enum pipe pipe)
4092{
4093 dst->wm_linetime[pipe] = src->wm_linetime[pipe];
4094 memcpy(dst->plane[pipe], src->plane[pipe],
4095 sizeof(dst->plane[pipe]));
4096 memcpy(dst->plane_trans[pipe], src->plane_trans[pipe],
4097 sizeof(dst->plane_trans[pipe]));
4098
4099 dst->ddb.pipe[pipe] = src->ddb.pipe[pipe];
4100 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4101 sizeof(dst->ddb.y_plane[pipe]));
4102 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4103 sizeof(dst->ddb.plane[pipe]));
4104}
4105
Matt Roper98d39492016-05-12 07:06:03 -07004106static int
4107skl_compute_wm(struct drm_atomic_state *state)
4108{
4109 struct drm_crtc *crtc;
4110 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004111 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4112 struct skl_wm_values *results = &intel_state->wm_results;
4113 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004114 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004115 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004116
4117 /*
4118 * If this transaction isn't actually touching any CRTC's, don't
4119 * bother with watermark calculation. Note that if we pass this
4120 * test, we're guaranteed to hold at least one CRTC state mutex,
4121 * which means we can safely use values like dev_priv->active_crtcs
4122 * since any racing commits that want to update them would need to
4123 * hold _all_ CRTC state mutexes.
4124 */
4125 for_each_crtc_in_state(state, crtc, cstate, i)
4126 changed = true;
4127 if (!changed)
4128 return 0;
4129
Matt Roper734fa012016-05-12 15:11:40 -07004130 /* Clear all dirty flags */
4131 results->dirty_pipes = 0;
4132
Matt Roper98d39492016-05-12 07:06:03 -07004133 ret = skl_compute_ddb(state);
4134 if (ret)
4135 return ret;
4136
Matt Roper734fa012016-05-12 15:11:40 -07004137 /*
4138 * Calculate WM's for all pipes that are part of this transaction.
4139 * Note that the DDB allocation above may have added more CRTC's that
4140 * weren't otherwise being modified (and set bits in dirty_pipes) if
4141 * pipe allocations had to change.
4142 *
4143 * FIXME: Now that we're doing this in the atomic check phase, we
4144 * should allow skl_update_pipe_wm() to return failure in cases where
4145 * no suitable watermark values can be found.
4146 */
4147 for_each_crtc_in_state(state, crtc, cstate, i) {
4148 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4149 struct intel_crtc_state *intel_cstate =
4150 to_intel_crtc_state(cstate);
4151
4152 pipe_wm = &intel_cstate->wm.skl.optimal;
4153 ret = skl_update_pipe_wm(cstate, &results->ddb, pipe_wm,
4154 &changed);
4155 if (ret)
4156 return ret;
4157
4158 if (changed)
4159 results->dirty_pipes |= drm_crtc_mask(crtc);
4160
4161 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4162 /* This pipe's WM's did not change */
4163 continue;
4164
4165 intel_cstate->update_wm_pre = true;
4166 skl_compute_wm_results(crtc->dev, pipe_wm, results, intel_crtc);
4167 }
4168
Matt Roper98d39492016-05-12 07:06:03 -07004169 return 0;
4170}
4171
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004172static void skl_update_wm(struct drm_crtc *crtc)
4173{
4174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4175 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004176 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004177 struct skl_wm_values *results = &dev_priv->wm.skl_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004178 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Matt Roper4e0963c2015-09-24 15:53:15 -07004179 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004180 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Lyude27082492016-08-24 07:48:10 +02004181 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004182
Matt Roper734fa012016-05-12 15:11:40 -07004183 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004184 return;
4185
Matt Roper734fa012016-05-12 15:11:40 -07004186 intel_crtc->wm.active.skl = *pipe_wm;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004187
Matt Roper734fa012016-05-12 15:11:40 -07004188 mutex_lock(&dev_priv->wm.wm_mutex);
4189
Matt Roper2722efb2016-08-17 15:55:55 -04004190 /*
Lyude27082492016-08-24 07:48:10 +02004191 * If this pipe isn't active already, we're going to be enabling it
4192 * very soon. Since it's safe to update a pipe's ddb allocation while
4193 * the pipe's shut off, just do so here. Already active pipes will have
4194 * their watermarks updated once we update their planes.
Matt Roper2722efb2016-08-17 15:55:55 -04004195 */
Lyude27082492016-08-24 07:48:10 +02004196 if (crtc->state->active_changed) {
4197 int plane;
4198
4199 for (plane = 0; plane < intel_num_planes(intel_crtc); plane++)
4200 skl_write_plane_wm(intel_crtc, results, plane);
4201
4202 skl_write_cursor_wm(intel_crtc, results);
4203 }
4204
4205 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004206
4207 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004208}
4209
Ville Syrjäläd8905652016-01-14 14:53:35 +02004210static void ilk_compute_wm_config(struct drm_device *dev,
4211 struct intel_wm_config *config)
4212{
4213 struct intel_crtc *crtc;
4214
4215 /* Compute the currently _active_ config */
4216 for_each_intel_crtc(dev, crtc) {
4217 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4218
4219 if (!wm->pipe_enabled)
4220 continue;
4221
4222 config->sprites_enabled |= wm->sprites_enabled;
4223 config->sprites_scaled |= wm->sprites_scaled;
4224 config->num_pipes_active++;
4225 }
4226}
4227
Matt Ropered4a6a72016-02-23 17:20:13 -08004228static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004229{
Chris Wilson91c8a322016-07-05 10:40:23 +01004230 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004231 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004232 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004233 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004234 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004235 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004236
Ville Syrjäläd8905652016-01-14 14:53:35 +02004237 ilk_compute_wm_config(dev, &config);
4238
4239 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4240 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004241
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004242 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03004243 if (INTEL_INFO(dev)->gen >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004244 config.num_pipes_active == 1 && config.sprites_enabled) {
4245 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4246 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004247
Imre Deak820c1982013-12-17 14:46:36 +02004248 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004249 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004250 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004251 }
4252
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004253 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004254 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004255
Imre Deak820c1982013-12-17 14:46:36 +02004256 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004257
Imre Deak820c1982013-12-17 14:46:36 +02004258 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004259}
4260
Matt Ropered4a6a72016-02-23 17:20:13 -08004261static void ilk_initial_watermarks(struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004262{
Matt Ropered4a6a72016-02-23 17:20:13 -08004263 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4264 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004265
Matt Ropered4a6a72016-02-23 17:20:13 -08004266 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004267 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004268 ilk_program_watermarks(dev_priv);
4269 mutex_unlock(&dev_priv->wm.wm_mutex);
4270}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004271
Matt Ropered4a6a72016-02-23 17:20:13 -08004272static void ilk_optimize_watermarks(struct intel_crtc_state *cstate)
4273{
4274 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4275 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4276
4277 mutex_lock(&dev_priv->wm.wm_mutex);
4278 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004279 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004280 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004281 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004282 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004283}
4284
Pradeep Bhat30789992014-11-04 17:06:45 +00004285static void skl_pipe_wm_active_state(uint32_t val,
4286 struct skl_pipe_wm *active,
4287 bool is_transwm,
4288 bool is_cursor,
4289 int i,
4290 int level)
4291{
4292 bool is_enabled = (val & PLANE_WM_EN) != 0;
4293
4294 if (!is_transwm) {
4295 if (!is_cursor) {
4296 active->wm[level].plane_en[i] = is_enabled;
4297 active->wm[level].plane_res_b[i] =
4298 val & PLANE_WM_BLOCKS_MASK;
4299 active->wm[level].plane_res_l[i] =
4300 (val >> PLANE_WM_LINES_SHIFT) &
4301 PLANE_WM_LINES_MASK;
4302 } else {
Matt Roper4969d332015-09-24 15:53:10 -07004303 active->wm[level].plane_en[PLANE_CURSOR] = is_enabled;
4304 active->wm[level].plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004305 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07004306 active->wm[level].plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004307 (val >> PLANE_WM_LINES_SHIFT) &
4308 PLANE_WM_LINES_MASK;
4309 }
4310 } else {
4311 if (!is_cursor) {
4312 active->trans_wm.plane_en[i] = is_enabled;
4313 active->trans_wm.plane_res_b[i] =
4314 val & PLANE_WM_BLOCKS_MASK;
4315 active->trans_wm.plane_res_l[i] =
4316 (val >> PLANE_WM_LINES_SHIFT) &
4317 PLANE_WM_LINES_MASK;
4318 } else {
Matt Roper4969d332015-09-24 15:53:10 -07004319 active->trans_wm.plane_en[PLANE_CURSOR] = is_enabled;
4320 active->trans_wm.plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004321 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07004322 active->trans_wm.plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004323 (val >> PLANE_WM_LINES_SHIFT) &
4324 PLANE_WM_LINES_MASK;
4325 }
4326 }
4327}
4328
4329static void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4330{
4331 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004332 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004333 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
4334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004335 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004336 struct skl_pipe_wm *active = &cstate->wm.skl.optimal;
Pradeep Bhat30789992014-11-04 17:06:45 +00004337 enum pipe pipe = intel_crtc->pipe;
4338 int level, i, max_level;
4339 uint32_t temp;
4340
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004341 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004342
4343 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
4344
4345 for (level = 0; level <= max_level; level++) {
4346 for (i = 0; i < intel_num_planes(intel_crtc); i++)
4347 hw->plane[pipe][i][level] =
4348 I915_READ(PLANE_WM(pipe, i, level));
Matt Roper4969d332015-09-24 15:53:10 -07004349 hw->plane[pipe][PLANE_CURSOR][level] = I915_READ(CUR_WM(pipe, level));
Pradeep Bhat30789992014-11-04 17:06:45 +00004350 }
4351
4352 for (i = 0; i < intel_num_planes(intel_crtc); i++)
4353 hw->plane_trans[pipe][i] = I915_READ(PLANE_WM_TRANS(pipe, i));
Matt Roper4969d332015-09-24 15:53:10 -07004354 hw->plane_trans[pipe][PLANE_CURSOR] = I915_READ(CUR_WM_TRANS(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004355
Matt Roper3ef00282015-03-09 10:19:24 -07004356 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004357 return;
4358
Matt Roper2b4b9f32016-05-12 07:06:07 -07004359 hw->dirty_pipes |= drm_crtc_mask(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00004360
4361 active->linetime = hw->wm_linetime[pipe];
4362
4363 for (level = 0; level <= max_level; level++) {
4364 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
4365 temp = hw->plane[pipe][i][level];
4366 skl_pipe_wm_active_state(temp, active, false,
4367 false, i, level);
4368 }
Matt Roper4969d332015-09-24 15:53:10 -07004369 temp = hw->plane[pipe][PLANE_CURSOR][level];
Pradeep Bhat30789992014-11-04 17:06:45 +00004370 skl_pipe_wm_active_state(temp, active, false, true, i, level);
4371 }
4372
4373 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
4374 temp = hw->plane_trans[pipe][i];
4375 skl_pipe_wm_active_state(temp, active, true, false, i, 0);
4376 }
4377
Matt Roper4969d332015-09-24 15:53:10 -07004378 temp = hw->plane_trans[pipe][PLANE_CURSOR];
Pradeep Bhat30789992014-11-04 17:06:45 +00004379 skl_pipe_wm_active_state(temp, active, true, true, i, 0);
Matt Roper4e0963c2015-09-24 15:53:15 -07004380
4381 intel_crtc->wm.active.skl = *active;
Pradeep Bhat30789992014-11-04 17:06:45 +00004382}
4383
4384void skl_wm_get_hw_state(struct drm_device *dev)
4385{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004386 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaua269c582014-11-04 17:06:49 +00004387 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004388 struct drm_crtc *crtc;
4389
Damien Lespiaua269c582014-11-04 17:06:49 +00004390 skl_ddb_get_hw_state(dev_priv, ddb);
Pradeep Bhat30789992014-11-04 17:06:45 +00004391 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
4392 skl_pipe_wm_get_hw_state(crtc);
Matt Ropera1de91e2016-05-12 07:05:57 -07004393
Matt Roper279e99d2016-05-12 07:06:02 -07004394 if (dev_priv->active_crtcs) {
4395 /* Fully recompute DDB on first atomic commit */
4396 dev_priv->wm.distrust_bios_wm = true;
4397 } else {
4398 /* Easy/common case; just sanitize DDB now if everything off */
4399 memset(ddb, 0, sizeof(*ddb));
4400 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004401}
4402
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004403static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4404{
4405 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004406 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004407 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004409 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004410 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004411 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004412 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004413 [PIPE_A] = WM0_PIPEA_ILK,
4414 [PIPE_B] = WM0_PIPEB_ILK,
4415 [PIPE_C] = WM0_PIPEC_IVB,
4416 };
4417
4418 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004419 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004420 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004421
Ville Syrjälä15606532016-05-13 17:55:17 +03004422 memset(active, 0, sizeof(*active));
4423
Matt Roper3ef00282015-03-09 10:19:24 -07004424 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004425
4426 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004427 u32 tmp = hw->wm_pipe[pipe];
4428
4429 /*
4430 * For active pipes LP0 watermark is marked as
4431 * enabled, and LP1+ watermaks as disabled since
4432 * we can't really reverse compute them in case
4433 * multiple pipes are active.
4434 */
4435 active->wm[0].enable = true;
4436 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4437 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4438 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4439 active->linetime = hw->wm_linetime[pipe];
4440 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004441 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004442
4443 /*
4444 * For inactive pipes, all watermark levels
4445 * should be marked as enabled but zeroed,
4446 * which is what we'd compute them to.
4447 */
4448 for (level = 0; level <= max_level; level++)
4449 active->wm[level].enable = true;
4450 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004451
4452 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004453}
4454
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004455#define _FW_WM(value, plane) \
4456 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4457#define _FW_WM_VLV(value, plane) \
4458 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4459
4460static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4461 struct vlv_wm_values *wm)
4462{
4463 enum pipe pipe;
4464 uint32_t tmp;
4465
4466 for_each_pipe(dev_priv, pipe) {
4467 tmp = I915_READ(VLV_DDL(pipe));
4468
4469 wm->ddl[pipe].primary =
4470 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4471 wm->ddl[pipe].cursor =
4472 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4473 wm->ddl[pipe].sprite[0] =
4474 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4475 wm->ddl[pipe].sprite[1] =
4476 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4477 }
4478
4479 tmp = I915_READ(DSPFW1);
4480 wm->sr.plane = _FW_WM(tmp, SR);
4481 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
4482 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
4483 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
4484
4485 tmp = I915_READ(DSPFW2);
4486 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
4487 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
4488 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
4489
4490 tmp = I915_READ(DSPFW3);
4491 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4492
4493 if (IS_CHERRYVIEW(dev_priv)) {
4494 tmp = I915_READ(DSPFW7_CHV);
4495 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4496 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4497
4498 tmp = I915_READ(DSPFW8_CHV);
4499 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
4500 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
4501
4502 tmp = I915_READ(DSPFW9_CHV);
4503 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
4504 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
4505
4506 tmp = I915_READ(DSPHOWM);
4507 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4508 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4509 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4510 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
4511 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4512 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4513 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4514 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4515 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4516 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4517 } else {
4518 tmp = I915_READ(DSPFW7);
4519 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4520 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4521
4522 tmp = I915_READ(DSPHOWM);
4523 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4524 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4525 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4526 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4527 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4528 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4529 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4530 }
4531}
4532
4533#undef _FW_WM
4534#undef _FW_WM_VLV
4535
4536void vlv_wm_get_hw_state(struct drm_device *dev)
4537{
4538 struct drm_i915_private *dev_priv = to_i915(dev);
4539 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4540 struct intel_plane *plane;
4541 enum pipe pipe;
4542 u32 val;
4543
4544 vlv_read_wm_values(dev_priv, wm);
4545
4546 for_each_intel_plane(dev, plane) {
4547 switch (plane->base.type) {
4548 int sprite;
4549 case DRM_PLANE_TYPE_CURSOR:
4550 plane->wm.fifo_size = 63;
4551 break;
4552 case DRM_PLANE_TYPE_PRIMARY:
4553 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0);
4554 break;
4555 case DRM_PLANE_TYPE_OVERLAY:
4556 sprite = plane->plane;
4557 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1);
4558 break;
4559 }
4560 }
4561
4562 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4563 wm->level = VLV_WM_LEVEL_PM2;
4564
4565 if (IS_CHERRYVIEW(dev_priv)) {
4566 mutex_lock(&dev_priv->rps.hw_lock);
4567
4568 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4569 if (val & DSP_MAXFIFO_PM5_ENABLE)
4570 wm->level = VLV_WM_LEVEL_PM5;
4571
Ville Syrjälä58590c12015-09-08 21:05:12 +03004572 /*
4573 * If DDR DVFS is disabled in the BIOS, Punit
4574 * will never ack the request. So if that happens
4575 * assume we don't have to enable/disable DDR DVFS
4576 * dynamically. To test that just set the REQ_ACK
4577 * bit to poke the Punit, but don't change the
4578 * HIGH/LOW bits so that we don't actually change
4579 * the current state.
4580 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004581 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004582 val |= FORCE_DDR_FREQ_REQ_ACK;
4583 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4584
4585 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4586 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4587 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4588 "assuming DDR DVFS is disabled\n");
4589 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4590 } else {
4591 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4592 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4593 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4594 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004595
4596 mutex_unlock(&dev_priv->rps.hw_lock);
4597 }
4598
4599 for_each_pipe(dev_priv, pipe)
4600 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4601 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4602 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4603
4604 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4605 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4606}
4607
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004608void ilk_wm_get_hw_state(struct drm_device *dev)
4609{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004610 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004611 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004612 struct drm_crtc *crtc;
4613
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004614 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004615 ilk_pipe_wm_get_hw_state(crtc);
4616
4617 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4618 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4619 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4620
4621 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004622 if (INTEL_INFO(dev)->gen >= 7) {
4623 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4624 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4625 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004626
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004627 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004628 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4629 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004630 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004631 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4632 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004633
4634 hw->enable_fbc_wm =
4635 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4636}
4637
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004638/**
4639 * intel_update_watermarks - update FIFO watermark values based on current modes
4640 *
4641 * Calculate watermark values for the various WM regs based on current mode
4642 * and plane configuration.
4643 *
4644 * There are several cases to deal with here:
4645 * - normal (i.e. non-self-refresh)
4646 * - self-refresh (SR) mode
4647 * - lines are large relative to FIFO size (buffer can hold up to 2)
4648 * - lines are small relative to FIFO size (buffer can hold more than 2
4649 * lines), so need to account for TLB latency
4650 *
4651 * The normal calculation is:
4652 * watermark = dotclock * bytes per pixel * latency
4653 * where latency is platform & configuration dependent (we assume pessimal
4654 * values here).
4655 *
4656 * The SR calculation is:
4657 * watermark = (trunc(latency/line time)+1) * surface width *
4658 * bytes per pixel
4659 * where
4660 * line time = htotal / dotclock
4661 * surface width = hdisplay for normal plane and 64 for cursor
4662 * and latency is assumed to be high, as above.
4663 *
4664 * The final value programmed to the register should always be rounded up,
4665 * and include an extra 2 entries to account for clock crossings.
4666 *
4667 * We don't use the sprite, so we can ignore that. And on Crestline we have
4668 * to set the non-SR watermarks to 8.
4669 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004670void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004671{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004672 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004673
4674 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004675 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004676}
4677
Jani Nikulae2828912016-01-18 09:19:47 +02004678/*
Daniel Vetter92703882012-08-09 16:46:01 +02004679 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004680 */
4681DEFINE_SPINLOCK(mchdev_lock);
4682
4683/* Global for IPS driver to get at the current i915 device. Protected by
4684 * mchdev_lock. */
4685static struct drm_i915_private *i915_mch_dev;
4686
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004687bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004688{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004689 u16 rgvswctl;
4690
Daniel Vetter92703882012-08-09 16:46:01 +02004691 assert_spin_locked(&mchdev_lock);
4692
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004693 rgvswctl = I915_READ16(MEMSWCTL);
4694 if (rgvswctl & MEMCTL_CMD_STS) {
4695 DRM_DEBUG("gpu busy, RCS change rejected\n");
4696 return false; /* still busy with another command */
4697 }
4698
4699 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4700 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4701 I915_WRITE16(MEMSWCTL, rgvswctl);
4702 POSTING_READ16(MEMSWCTL);
4703
4704 rgvswctl |= MEMCTL_CMD_STS;
4705 I915_WRITE16(MEMSWCTL, rgvswctl);
4706
4707 return true;
4708}
4709
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004710static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004711{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004712 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004713 u8 fmax, fmin, fstart, vstart;
4714
Daniel Vetter92703882012-08-09 16:46:01 +02004715 spin_lock_irq(&mchdev_lock);
4716
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004717 rgvmodectl = I915_READ(MEMMODECTL);
4718
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004719 /* Enable temp reporting */
4720 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4721 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4722
4723 /* 100ms RC evaluation intervals */
4724 I915_WRITE(RCUPEI, 100000);
4725 I915_WRITE(RCDNEI, 100000);
4726
4727 /* Set max/min thresholds to 90ms and 80ms respectively */
4728 I915_WRITE(RCBMAXAVG, 90000);
4729 I915_WRITE(RCBMINAVG, 80000);
4730
4731 I915_WRITE(MEMIHYST, 1);
4732
4733 /* Set up min, max, and cur for interrupt handling */
4734 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4735 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4736 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4737 MEMMODE_FSTART_SHIFT;
4738
Ville Syrjälä616847e2015-09-18 20:03:19 +03004739 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004740 PXVFREQ_PX_SHIFT;
4741
Daniel Vetter20e4d402012-08-08 23:35:39 +02004742 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4743 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004744
Daniel Vetter20e4d402012-08-08 23:35:39 +02004745 dev_priv->ips.max_delay = fstart;
4746 dev_priv->ips.min_delay = fmin;
4747 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004748
4749 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4750 fmax, fmin, fstart);
4751
4752 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4753
4754 /*
4755 * Interrupts will be enabled in ironlake_irq_postinstall
4756 */
4757
4758 I915_WRITE(VIDSTART, vstart);
4759 POSTING_READ(VIDSTART);
4760
4761 rgvmodectl |= MEMMODE_SWMODE_EN;
4762 I915_WRITE(MEMMODECTL, rgvmodectl);
4763
Daniel Vetter92703882012-08-09 16:46:01 +02004764 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004765 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004766 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004767
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004768 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004769
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004770 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4771 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004772 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004773 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004774 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004775
4776 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004777}
4778
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004779static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004780{
Daniel Vetter92703882012-08-09 16:46:01 +02004781 u16 rgvswctl;
4782
4783 spin_lock_irq(&mchdev_lock);
4784
4785 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004786
4787 /* Ack interrupts, disable EFC interrupt */
4788 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4789 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4790 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4791 I915_WRITE(DEIIR, DE_PCU_EVENT);
4792 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4793
4794 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004795 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004796 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004797 rgvswctl |= MEMCTL_CMD_STS;
4798 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004799 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004800
Daniel Vetter92703882012-08-09 16:46:01 +02004801 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004802}
4803
Daniel Vetteracbe9472012-07-26 11:50:05 +02004804/* There's a funny hw issue where the hw returns all 0 when reading from
4805 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4806 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4807 * all limits and the gpu stuck at whatever frequency it is at atm).
4808 */
Akash Goel74ef1172015-03-06 11:07:19 +05304809static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004810{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004811 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004812
Daniel Vetter20b46e52012-07-26 11:16:14 +02004813 /* Only set the down limit when we've reached the lowest level to avoid
4814 * getting more interrupts, otherwise leave this clear. This prevents a
4815 * race in the hw when coming out of rc6: There's a tiny window where
4816 * the hw runs at the minimal clock before selecting the desired
4817 * frequency, if the down threshold expires in that window we will not
4818 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004819 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304820 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4821 if (val <= dev_priv->rps.min_freq_softlimit)
4822 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4823 } else {
4824 limits = dev_priv->rps.max_freq_softlimit << 24;
4825 if (val <= dev_priv->rps.min_freq_softlimit)
4826 limits |= dev_priv->rps.min_freq_softlimit << 16;
4827 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004828
4829 return limits;
4830}
4831
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004832static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4833{
4834 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304835 u32 threshold_up = 0, threshold_down = 0; /* in % */
4836 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004837
4838 new_power = dev_priv->rps.power;
4839 switch (dev_priv->rps.power) {
4840 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004841 if (val > dev_priv->rps.efficient_freq + 1 &&
4842 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004843 new_power = BETWEEN;
4844 break;
4845
4846 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004847 if (val <= dev_priv->rps.efficient_freq &&
4848 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004849 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004850 else if (val >= dev_priv->rps.rp0_freq &&
4851 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004852 new_power = HIGH_POWER;
4853 break;
4854
4855 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004856 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4857 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004858 new_power = BETWEEN;
4859 break;
4860 }
4861 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004862 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004863 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004864 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004865 new_power = HIGH_POWER;
4866 if (new_power == dev_priv->rps.power)
4867 return;
4868
4869 /* Note the units here are not exactly 1us, but 1280ns. */
4870 switch (new_power) {
4871 case LOW_POWER:
4872 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304873 ei_up = 16000;
4874 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004875
4876 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304877 ei_down = 32000;
4878 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004879 break;
4880
4881 case BETWEEN:
4882 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304883 ei_up = 13000;
4884 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004885
4886 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304887 ei_down = 32000;
4888 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004889 break;
4890
4891 case HIGH_POWER:
4892 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304893 ei_up = 10000;
4894 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004895
4896 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304897 ei_down = 32000;
4898 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004899 break;
4900 }
4901
Akash Goel8a586432015-03-06 11:07:18 +05304902 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004903 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304904 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004905 GT_INTERVAL_FROM_US(dev_priv,
4906 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304907
4908 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004909 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304910 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004911 GT_INTERVAL_FROM_US(dev_priv,
4912 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304913
Chris Wilsona72b5622016-07-02 15:35:59 +01004914 I915_WRITE(GEN6_RP_CONTROL,
4915 GEN6_RP_MEDIA_TURBO |
4916 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4917 GEN6_RP_MEDIA_IS_GFX |
4918 GEN6_RP_ENABLE |
4919 GEN6_RP_UP_BUSY_AVG |
4920 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304921
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004922 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004923 dev_priv->rps.up_threshold = threshold_up;
4924 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004925 dev_priv->rps.last_adj = 0;
4926}
4927
Chris Wilson2876ce72014-03-28 08:03:34 +00004928static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4929{
4930 u32 mask = 0;
4931
4932 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004933 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004934 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004935 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004936
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004937 mask &= dev_priv->pm_rps_events;
4938
Imre Deak59d02a12014-12-19 19:33:26 +02004939 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004940}
4941
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004942/* gen6_set_rps is called to update the frequency request, but should also be
4943 * called when the range (min_delay and max_delay) is modified so that we can
4944 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004945static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004946{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304947 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004948 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304949 return;
4950
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004951 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004952 WARN_ON(val > dev_priv->rps.max_freq);
4953 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004954
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004955 /* min/max delay may still have been modified so be sure to
4956 * write the limits value.
4957 */
4958 if (val != dev_priv->rps.cur_freq) {
4959 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004960
Chris Wilsondc979972016-05-10 14:10:04 +01004961 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304962 I915_WRITE(GEN6_RPNSWREQ,
4963 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004964 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004965 I915_WRITE(GEN6_RPNSWREQ,
4966 HSW_FREQUENCY(val));
4967 else
4968 I915_WRITE(GEN6_RPNSWREQ,
4969 GEN6_FREQUENCY(val) |
4970 GEN6_OFFSET(0) |
4971 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004972 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004973
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004974 /* Make sure we continue to get interrupts
4975 * until we hit the minimum or maximum frequencies.
4976 */
Akash Goel74ef1172015-03-06 11:07:19 +05304977 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004978 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004979
Ben Widawskyd5570a72012-09-07 19:43:41 -07004980 POSTING_READ(GEN6_RPNSWREQ);
4981
Ben Widawskyb39fb292014-03-19 18:31:11 -07004982 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004983 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004984}
4985
Chris Wilsondc979972016-05-10 14:10:04 +01004986static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004987{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004988 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004989 WARN_ON(val > dev_priv->rps.max_freq);
4990 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004991
Chris Wilsondc979972016-05-10 14:10:04 +01004992 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004993 "Odd GPU freq value\n"))
4994 val &= ~1;
4995
Deepak Scd25dd52015-07-10 18:31:40 +05304996 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4997
Chris Wilson8fb55192015-04-07 16:20:28 +01004998 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004999 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01005000 if (!IS_CHERRYVIEW(dev_priv))
5001 gen6_set_rps_thresholds(dev_priv, val);
5002 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005003
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005004 dev_priv->rps.cur_freq = val;
5005 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
5006}
5007
Deepak Sa7f6e232015-05-09 18:04:44 +05305008/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05305009 *
5010 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05305011 * 1. Forcewake Media well.
5012 * 2. Request idle freq.
5013 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05305014*/
5015static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5016{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005017 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05305018
Chris Wilsonaed242f2015-03-18 09:48:21 +00005019 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305020 return;
5021
Deepak Sa7f6e232015-05-09 18:04:44 +05305022 /* Wake up the media well, as that takes a lot less
5023 * power than the Render well. */
5024 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01005025 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305026 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05305027}
5028
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005029void gen6_rps_busy(struct drm_i915_private *dev_priv)
5030{
5031 mutex_lock(&dev_priv->rps.hw_lock);
5032 if (dev_priv->rps.enabled) {
5033 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
5034 gen6_rps_reset_ei(dev_priv);
5035 I915_WRITE(GEN6_PMINTRMSK,
5036 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005037
Chris Wilsonc33d2472016-07-04 08:08:36 +01005038 gen6_enable_rps_interrupts(dev_priv);
5039
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005040 /* Ensure we start at the user's desired frequency */
5041 intel_set_rps(dev_priv,
5042 clamp(dev_priv->rps.cur_freq,
5043 dev_priv->rps.min_freq_softlimit,
5044 dev_priv->rps.max_freq_softlimit));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005045 }
5046 mutex_unlock(&dev_priv->rps.hw_lock);
5047}
5048
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005049void gen6_rps_idle(struct drm_i915_private *dev_priv)
5050{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005051 /* Flush our bottom-half so that it does not race with us
5052 * setting the idle frequency and so that it is bounded by
5053 * our rpm wakeref. And then disable the interrupts to stop any
5054 * futher RPS reclocking whilst we are asleep.
5055 */
5056 gen6_disable_rps_interrupts(dev_priv);
5057
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005058 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005059 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005060 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305061 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005062 else
Chris Wilsondc979972016-05-10 14:10:04 +01005063 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005064 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005065 I915_WRITE(GEN6_PMINTRMSK,
5066 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005067 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005068 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005069
Chris Wilson8d3afd72015-05-21 21:01:47 +01005070 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005071 while (!list_empty(&dev_priv->rps.clients))
5072 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005073 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005074}
5075
Chris Wilson1854d5c2015-04-07 16:20:32 +01005076void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005077 struct intel_rps_client *rps,
5078 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005079{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005080 /* This is intentionally racy! We peek at the state here, then
5081 * validate inside the RPS worker.
5082 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005083 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005084 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005085 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005086 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005087
Chris Wilsone61b9952015-04-27 13:41:24 +01005088 /* Force a RPS boost (and don't count it against the client) if
5089 * the GPU is severely congested.
5090 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005091 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005092 rps = NULL;
5093
Chris Wilson8d3afd72015-05-21 21:01:47 +01005094 spin_lock(&dev_priv->rps.client_lock);
5095 if (rps == NULL || list_empty(&rps->link)) {
5096 spin_lock_irq(&dev_priv->irq_lock);
5097 if (dev_priv->rps.interrupts_enabled) {
5098 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005099 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005100 }
5101 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005102
Chris Wilson2e1b8732015-04-27 13:41:22 +01005103 if (rps != NULL) {
5104 list_add(&rps->link, &dev_priv->rps.clients);
5105 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005106 } else
5107 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005108 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005109 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005110}
5111
Chris Wilsondc979972016-05-10 14:10:04 +01005112void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005113{
Chris Wilsondc979972016-05-10 14:10:04 +01005114 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5115 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005116 else
Chris Wilsondc979972016-05-10 14:10:04 +01005117 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005118}
5119
Chris Wilsondc979972016-05-10 14:10:04 +01005120static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005121{
Zhe Wang20e49362014-11-04 17:07:05 +00005122 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005123 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005124}
5125
Chris Wilsondc979972016-05-10 14:10:04 +01005126static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305127{
Akash Goel2030d682016-04-23 00:05:45 +05305128 I915_WRITE(GEN6_RP_CONTROL, 0);
5129}
5130
Chris Wilsondc979972016-05-10 14:10:04 +01005131static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005132{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005133 I915_WRITE(GEN6_RC_CONTROL, 0);
5134 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305135 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005136}
5137
Chris Wilsondc979972016-05-10 14:10:04 +01005138static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305139{
Deepak S38807742014-05-23 21:00:15 +05305140 I915_WRITE(GEN6_RC_CONTROL, 0);
5141}
5142
Chris Wilsondc979972016-05-10 14:10:04 +01005143static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005144{
Deepak S98a2e5f2014-08-18 10:35:27 -07005145 /* we're doing forcewake before Disabling RC6,
5146 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005147 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005148
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005149 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005150
Mika Kuoppala59bad942015-01-16 11:34:40 +02005151 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005152}
5153
Chris Wilsondc979972016-05-10 14:10:04 +01005154static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005155{
Chris Wilsondc979972016-05-10 14:10:04 +01005156 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005157 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5158 mode = GEN6_RC_CTL_RC6_ENABLE;
5159 else
5160 mode = 0;
5161 }
Chris Wilsondc979972016-05-10 14:10:04 +01005162 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005163 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5164 "RC6 %s RC6p %s RC6pp %s\n",
5165 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5166 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5167 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005168
5169 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005170 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5171 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005172}
5173
Chris Wilsondc979972016-05-10 14:10:04 +01005174static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305175{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005176 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305177 bool enable_rc6 = true;
5178 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005179 u32 rc_ctl;
5180 int rc_sw_target;
5181
5182 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5183 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5184 RC_SW_TARGET_STATE_SHIFT;
5185 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5186 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5187 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5188 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5189 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305190
5191 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005192 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305193 enable_rc6 = false;
5194 }
5195
5196 /*
5197 * The exact context size is not known for BXT, so assume a page size
5198 * for this check.
5199 */
5200 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005201 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5202 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5203 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005204 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305205 enable_rc6 = false;
5206 }
5207
5208 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5209 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5210 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5211 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005212 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305213 enable_rc6 = false;
5214 }
5215
Imre Deakfc619842016-06-29 19:13:55 +03005216 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5217 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5218 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5219 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5220 enable_rc6 = false;
5221 }
5222
5223 if (!I915_READ(GEN6_GFXPAUSE)) {
5224 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5225 enable_rc6 = false;
5226 }
5227
5228 if (!I915_READ(GEN8_MISC_CTRL0)) {
5229 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305230 enable_rc6 = false;
5231 }
5232
5233 return enable_rc6;
5234}
5235
Chris Wilsondc979972016-05-10 14:10:04 +01005236int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005237{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005238 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005239 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005240 return 0;
5241
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305242 if (!enable_rc6)
5243 return 0;
5244
Chris Wilsondc979972016-05-10 14:10:04 +01005245 if (IS_BROXTON(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305246 DRM_INFO("RC6 disabled by BIOS\n");
5247 return 0;
5248 }
5249
Daniel Vetter456470e2012-08-08 23:35:40 +02005250 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005251 if (enable_rc6 >= 0) {
5252 int mask;
5253
Chris Wilsondc979972016-05-10 14:10:04 +01005254 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005255 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5256 INTEL_RC6pp_ENABLE;
5257 else
5258 mask = INTEL_RC6_ENABLE;
5259
5260 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005261 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5262 "(requested %d, valid %d)\n",
5263 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005264
5265 return enable_rc6 & mask;
5266 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005267
Chris Wilsondc979972016-05-10 14:10:04 +01005268 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005269 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005270
5271 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005272}
5273
Chris Wilsondc979972016-05-10 14:10:04 +01005274static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005275{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005276 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005277
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005278 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Chris Wilsondc979972016-05-10 14:10:04 +01005279 if (IS_BROXTON(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005280 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005281 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5282 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5283 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5284 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005285 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005286 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5287 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5288 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5289 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005290 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005291 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005292
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005293 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005294 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5295 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005296 u32 ddcc_status = 0;
5297
5298 if (sandybridge_pcode_read(dev_priv,
5299 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5300 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005301 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005302 clamp_t(u8,
5303 ((ddcc_status >> 8) & 0xff),
5304 dev_priv->rps.min_freq,
5305 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005306 }
5307
Chris Wilsondc979972016-05-10 14:10:04 +01005308 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305309 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005310 * the natural hardware unit for SKL
5311 */
Akash Goelc5e06882015-06-29 14:50:19 +05305312 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5313 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5314 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5315 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5316 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5317 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005318}
5319
Chris Wilson3a45b052016-07-13 09:10:32 +01005320static void reset_rps(struct drm_i915_private *dev_priv,
5321 void (*set)(struct drm_i915_private *, u8))
5322{
5323 u8 freq = dev_priv->rps.cur_freq;
5324
5325 /* force a reset */
5326 dev_priv->rps.power = -1;
5327 dev_priv->rps.cur_freq = -1;
5328
5329 set(dev_priv, freq);
5330}
5331
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005332/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005333static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005334{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005335 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5336
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305337 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005338 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305339 /*
5340 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5341 * clear out the Control register just to avoid inconsitency
5342 * with debugfs interface, which will show Turbo as enabled
5343 * only and that is not expected by the User after adding the
5344 * WaGsvDisableTurbo. Apart from this there is no problem even
5345 * if the Turbo is left enabled in the Control register, as the
5346 * Up/Down interrupts would remain masked.
5347 */
Chris Wilsondc979972016-05-10 14:10:04 +01005348 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305349 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5350 return;
5351 }
5352
Akash Goel0beb0592015-03-06 11:07:20 +05305353 /* Program defaults and thresholds for RPS*/
5354 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5355 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005356
Akash Goel0beb0592015-03-06 11:07:20 +05305357 /* 1 second timeout*/
5358 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5359 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5360
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005361 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005362
Akash Goel0beb0592015-03-06 11:07:20 +05305363 /* Leaning on the below call to gen6_set_rps to program/setup the
5364 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5365 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005366 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005367
5368 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5369}
5370
Chris Wilsondc979972016-05-10 14:10:04 +01005371static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005372{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005373 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305374 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005375 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005376
5377 /* 1a: Software RC state - RC0 */
5378 I915_WRITE(GEN6_RC_STATE, 0);
5379
5380 /* 1b: Get forcewake during program sequence. Although the driver
5381 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005382 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005383
5384 /* 2a: Disable RC states. */
5385 I915_WRITE(GEN6_RC_CONTROL, 0);
5386
5387 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305388
5389 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005390 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305391 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5392 else
5393 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005394 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5395 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305396 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005397 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305398
Dave Gordon1a3d1892016-05-13 15:36:30 +01005399 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305400 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5401
Zhe Wang20e49362014-11-04 17:07:05 +00005402 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005403
Zhe Wang38c23522015-01-20 12:23:04 +00005404 /* 2c: Program Coarse Power Gating Policies. */
5405 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5406 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5407
Zhe Wang20e49362014-11-04 17:07:05 +00005408 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005409 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005410 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005411 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Jani Nikula4ff40a42016-09-26 15:07:51 +03005412 /* WaRsUseTimeoutMode:bxt */
Jani Nikula9fc736e2016-09-16 16:59:46 +03005413 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305414 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305415 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5416 GEN7_RC_CTL_TO_MODE |
5417 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305418 } else {
5419 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305420 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5421 GEN6_RC_CTL_EI_MODE(1) |
5422 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305423 }
Zhe Wang20e49362014-11-04 17:07:05 +00005424
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305425 /*
5426 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305427 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305428 */
Chris Wilsondc979972016-05-10 14:10:04 +01005429 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305430 I915_WRITE(GEN9_PG_ENABLE, 0);
5431 else
5432 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5433 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005434
Mika Kuoppala59bad942015-01-16 11:34:40 +02005435 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005436}
5437
Chris Wilsondc979972016-05-10 14:10:04 +01005438static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005439{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005440 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305441 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005442 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005443
5444 /* 1a: Software RC state - RC0 */
5445 I915_WRITE(GEN6_RC_STATE, 0);
5446
5447 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5448 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005449 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005450
5451 /* 2a: Disable RC states. */
5452 I915_WRITE(GEN6_RC_CONTROL, 0);
5453
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005454 /* 2b: Program RC6 thresholds.*/
5455 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5456 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5457 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305458 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005459 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005460 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005461 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005462 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5463 else
5464 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005465
5466 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005467 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005468 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005469 intel_print_rc6_info(dev_priv, rc6_mask);
5470 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005471 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5472 GEN7_RC_CTL_TO_MODE |
5473 rc6_mask);
5474 else
5475 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5476 GEN6_RC_CTL_EI_MODE(1) |
5477 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005478
5479 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005480 I915_WRITE(GEN6_RPNSWREQ,
5481 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5482 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5483 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005484 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5485 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005486
Daniel Vetter7526ed72014-09-29 15:07:19 +02005487 /* Docs recommend 900MHz, and 300 MHz respectively */
5488 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5489 dev_priv->rps.max_freq_softlimit << 24 |
5490 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005491
Daniel Vetter7526ed72014-09-29 15:07:19 +02005492 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5493 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5494 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5495 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005496
Daniel Vetter7526ed72014-09-29 15:07:19 +02005497 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005498
5499 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005500 I915_WRITE(GEN6_RP_CONTROL,
5501 GEN6_RP_MEDIA_TURBO |
5502 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5503 GEN6_RP_MEDIA_IS_GFX |
5504 GEN6_RP_ENABLE |
5505 GEN6_RP_UP_BUSY_AVG |
5506 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005507
Daniel Vetter7526ed72014-09-29 15:07:19 +02005508 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005509
Chris Wilson3a45b052016-07-13 09:10:32 +01005510 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005511
Mika Kuoppala59bad942015-01-16 11:34:40 +02005512 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005513}
5514
Chris Wilsondc979972016-05-10 14:10:04 +01005515static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005516{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005517 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305518 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005519 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005520 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005521 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005522 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005523
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005524 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005525
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005526 /* Here begins a magic sequence of register writes to enable
5527 * auto-downclocking.
5528 *
5529 * Perhaps there might be some value in exposing these to
5530 * userspace...
5531 */
5532 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005533
5534 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005535 gtfifodbg = I915_READ(GTFIFODBG);
5536 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005537 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5538 I915_WRITE(GTFIFODBG, gtfifodbg);
5539 }
5540
Mika Kuoppala59bad942015-01-16 11:34:40 +02005541 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005542
5543 /* disable the counters and set deterministic thresholds */
5544 I915_WRITE(GEN6_RC_CONTROL, 0);
5545
5546 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5547 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5548 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5549 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5550 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5551
Akash Goel3b3f1652016-10-13 22:44:48 +05305552 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005553 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005554
5555 I915_WRITE(GEN6_RC_SLEEP, 0);
5556 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005557 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005558 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5559 else
5560 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005561 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005562 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5563
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005564 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005565 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005566 if (rc6_mode & INTEL_RC6_ENABLE)
5567 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5568
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005569 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005570 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005571 if (rc6_mode & INTEL_RC6p_ENABLE)
5572 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005573
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005574 if (rc6_mode & INTEL_RC6pp_ENABLE)
5575 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5576 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005577
Chris Wilsondc979972016-05-10 14:10:04 +01005578 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005579
5580 I915_WRITE(GEN6_RC_CONTROL,
5581 rc6_mask |
5582 GEN6_RC_CTL_EI_MODE(1) |
5583 GEN6_RC_CTL_HW_ENABLE);
5584
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005585 /* Power down if completely idle for over 50ms */
5586 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005587 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005588
Ben Widawsky42c05262012-09-26 10:34:00 -07005589 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07005590 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07005591 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07005592
Chris Wilson3a45b052016-07-13 09:10:32 +01005593 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005594
Ben Widawsky31643d52012-09-26 10:34:01 -07005595 rc6vids = 0;
5596 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005597 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005598 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005599 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005600 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5601 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5602 rc6vids &= 0xffff00;
5603 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5604 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5605 if (ret)
5606 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5607 }
5608
Mika Kuoppala59bad942015-01-16 11:34:40 +02005609 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005610}
5611
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005612static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005613{
5614 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005615 unsigned int gpu_freq;
5616 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305617 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005618 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005619 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005620
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005621 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005622
Ben Widawskyeda79642013-10-07 17:15:48 -03005623 policy = cpufreq_cpu_get(0);
5624 if (policy) {
5625 max_ia_freq = policy->cpuinfo.max_freq;
5626 cpufreq_cpu_put(policy);
5627 } else {
5628 /*
5629 * Default to measured freq if none found, PCU will ensure we
5630 * don't go over
5631 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005632 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005633 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005634
5635 /* Convert from kHz to MHz */
5636 max_ia_freq /= 1000;
5637
Ben Widawsky153b4b952013-10-22 22:05:09 -07005638 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005639 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5640 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005641
Chris Wilsondc979972016-05-10 14:10:04 +01005642 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305643 /* Convert GT frequency to 50 HZ units */
5644 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5645 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5646 } else {
5647 min_gpu_freq = dev_priv->rps.min_freq;
5648 max_gpu_freq = dev_priv->rps.max_freq;
5649 }
5650
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005651 /*
5652 * For each potential GPU frequency, load a ring frequency we'd like
5653 * to use for memory access. We do this by specifying the IA frequency
5654 * the PCU should use as a reference to determine the ring frequency.
5655 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305656 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5657 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005658 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005659
Chris Wilsondc979972016-05-10 14:10:04 +01005660 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305661 /*
5662 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5663 * No floor required for ring frequency on SKL.
5664 */
5665 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005666 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005667 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5668 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005669 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005670 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005671 ring_freq = max(min_ring_freq, ring_freq);
5672 /* leave ia_freq as the default, chosen by cpufreq */
5673 } else {
5674 /* On older processors, there is no separate ring
5675 * clock domain, so in order to boost the bandwidth
5676 * of the ring, we need to upclock the CPU (ia_freq).
5677 *
5678 * For GPU frequencies less than 750MHz,
5679 * just use the lowest ring freq.
5680 */
5681 if (gpu_freq < min_freq)
5682 ia_freq = 800;
5683 else
5684 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5685 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5686 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005687
Ben Widawsky42c05262012-09-26 10:34:00 -07005688 sandybridge_pcode_write(dev_priv,
5689 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005690 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5691 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5692 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005693 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005694}
5695
Ville Syrjälä03af2042014-06-28 02:03:53 +03005696static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305697{
5698 u32 val, rp0;
5699
Jani Nikula5b5929c2015-10-07 11:17:46 +03005700 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305701
Imre Deak43b67992016-08-31 19:13:02 +03005702 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005703 case 8:
5704 /* (2 * 4) config */
5705 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5706 break;
5707 case 12:
5708 /* (2 * 6) config */
5709 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5710 break;
5711 case 16:
5712 /* (2 * 8) config */
5713 default:
5714 /* Setting (2 * 8) Min RP0 for any other combination */
5715 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5716 break;
Deepak S095acd52015-01-17 11:05:59 +05305717 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005718
5719 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5720
Deepak S2b6b3a02014-05-27 15:59:30 +05305721 return rp0;
5722}
5723
5724static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5725{
5726 u32 val, rpe;
5727
5728 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5729 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5730
5731 return rpe;
5732}
5733
Deepak S7707df42014-07-12 18:46:14 +05305734static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5735{
5736 u32 val, rp1;
5737
Jani Nikula5b5929c2015-10-07 11:17:46 +03005738 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5739 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5740
Deepak S7707df42014-07-12 18:46:14 +05305741 return rp1;
5742}
5743
Deepak Sf8f2b002014-07-10 13:16:21 +05305744static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5745{
5746 u32 val, rp1;
5747
5748 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5749
5750 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5751
5752 return rp1;
5753}
5754
Ville Syrjälä03af2042014-06-28 02:03:53 +03005755static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005756{
5757 u32 val, rp0;
5758
Jani Nikula64936252013-05-22 15:36:20 +03005759 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005760
5761 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5762 /* Clamp to max */
5763 rp0 = min_t(u32, rp0, 0xea);
5764
5765 return rp0;
5766}
5767
5768static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5769{
5770 u32 val, rpe;
5771
Jani Nikula64936252013-05-22 15:36:20 +03005772 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005773 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005774 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005775 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5776
5777 return rpe;
5778}
5779
Ville Syrjälä03af2042014-06-28 02:03:53 +03005780static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005781{
Imre Deak36146032014-12-04 18:39:35 +02005782 u32 val;
5783
5784 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5785 /*
5786 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5787 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5788 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5789 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5790 * to make sure it matches what Punit accepts.
5791 */
5792 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005793}
5794
Imre Deakae484342014-03-31 15:10:44 +03005795/* Check that the pctx buffer wasn't move under us. */
5796static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5797{
5798 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5799
5800 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5801 dev_priv->vlv_pctx->stolen->start);
5802}
5803
Deepak S38807742014-05-23 21:00:15 +05305804
5805/* Check that the pcbr address is not empty. */
5806static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5807{
5808 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5809
5810 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5811}
5812
Chris Wilsondc979972016-05-10 14:10:04 +01005813static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305814{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005815 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005816 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305817 u32 pcbr;
5818 int pctx_size = 32*1024;
5819
Deepak S38807742014-05-23 21:00:15 +05305820 pcbr = I915_READ(VLV_PCBR);
5821 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005822 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305823 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005824 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305825
5826 pctx_paddr = (paddr & (~4095));
5827 I915_WRITE(VLV_PCBR, pctx_paddr);
5828 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005829
5830 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305831}
5832
Chris Wilsondc979972016-05-10 14:10:04 +01005833static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005834{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005835 struct drm_i915_gem_object *pctx;
5836 unsigned long pctx_paddr;
5837 u32 pcbr;
5838 int pctx_size = 24*1024;
5839
5840 pcbr = I915_READ(VLV_PCBR);
5841 if (pcbr) {
5842 /* BIOS set it up already, grab the pre-alloc'd space */
5843 int pcbr_offset;
5844
5845 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Chris Wilson91c8a322016-07-05 10:40:23 +01005846 pctx = i915_gem_object_create_stolen_for_preallocated(&dev_priv->drm,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005847 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005848 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005849 pctx_size);
5850 goto out;
5851 }
5852
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005853 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5854
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005855 /*
5856 * From the Gunit register HAS:
5857 * The Gfx driver is expected to program this register and ensure
5858 * proper allocation within Gfx stolen memory. For example, this
5859 * register should be programmed such than the PCBR range does not
5860 * overlap with other ranges, such as the frame buffer, protected
5861 * memory, or any other relevant ranges.
5862 */
Chris Wilson91c8a322016-07-05 10:40:23 +01005863 pctx = i915_gem_object_create_stolen(&dev_priv->drm, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005864 if (!pctx) {
5865 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005866 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005867 }
5868
5869 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5870 I915_WRITE(VLV_PCBR, pctx_paddr);
5871
5872out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005873 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005874 dev_priv->vlv_pctx = pctx;
5875}
5876
Chris Wilsondc979972016-05-10 14:10:04 +01005877static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005878{
Imre Deakae484342014-03-31 15:10:44 +03005879 if (WARN_ON(!dev_priv->vlv_pctx))
5880 return;
5881
Chris Wilson34911fd2016-07-20 13:31:54 +01005882 i915_gem_object_put_unlocked(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005883 dev_priv->vlv_pctx = NULL;
5884}
5885
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005886static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5887{
5888 dev_priv->rps.gpll_ref_freq =
5889 vlv_get_cck_clock(dev_priv, "GPLL ref",
5890 CCK_GPLL_CLOCK_CONTROL,
5891 dev_priv->czclk_freq);
5892
5893 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5894 dev_priv->rps.gpll_ref_freq);
5895}
5896
Chris Wilsondc979972016-05-10 14:10:04 +01005897static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005898{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005899 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005900
Chris Wilsondc979972016-05-10 14:10:04 +01005901 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005902
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005903 vlv_init_gpll_ref_freq(dev_priv);
5904
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005905 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5906 switch ((val >> 6) & 3) {
5907 case 0:
5908 case 1:
5909 dev_priv->mem_freq = 800;
5910 break;
5911 case 2:
5912 dev_priv->mem_freq = 1066;
5913 break;
5914 case 3:
5915 dev_priv->mem_freq = 1333;
5916 break;
5917 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005918 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005919
Imre Deak4e805192014-04-14 20:24:41 +03005920 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5921 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5922 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005923 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005924 dev_priv->rps.max_freq);
5925
5926 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5927 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005928 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005929 dev_priv->rps.efficient_freq);
5930
Deepak Sf8f2b002014-07-10 13:16:21 +05305931 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5932 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005933 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305934 dev_priv->rps.rp1_freq);
5935
Imre Deak4e805192014-04-14 20:24:41 +03005936 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5937 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005938 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005939 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03005940}
5941
Chris Wilsondc979972016-05-10 14:10:04 +01005942static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305943{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005944 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305945
Chris Wilsondc979972016-05-10 14:10:04 +01005946 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305947
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005948 vlv_init_gpll_ref_freq(dev_priv);
5949
Ville Syrjäläa5805162015-05-26 20:42:30 +03005950 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005951 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005952 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005953
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005954 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005955 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005956 dev_priv->mem_freq = 2000;
5957 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005958 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005959 dev_priv->mem_freq = 1600;
5960 break;
5961 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005962 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005963
Deepak S2b6b3a02014-05-27 15:59:30 +05305964 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5965 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5966 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005967 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305968 dev_priv->rps.max_freq);
5969
5970 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5971 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005972 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305973 dev_priv->rps.efficient_freq);
5974
Deepak S7707df42014-07-12 18:46:14 +05305975 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5976 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005977 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305978 dev_priv->rps.rp1_freq);
5979
Deepak S5b7c91b2015-05-09 18:15:46 +05305980 /* PUnit validated range is only [RPe, RP0] */
5981 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305982 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005983 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305984 dev_priv->rps.min_freq);
5985
Ville Syrjälä1c147622014-08-18 14:42:43 +03005986 WARN_ONCE((dev_priv->rps.max_freq |
5987 dev_priv->rps.efficient_freq |
5988 dev_priv->rps.rp1_freq |
5989 dev_priv->rps.min_freq) & 1,
5990 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05305991}
5992
Chris Wilsondc979972016-05-10 14:10:04 +01005993static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005994{
Chris Wilsondc979972016-05-10 14:10:04 +01005995 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005996}
5997
Chris Wilsondc979972016-05-10 14:10:04 +01005998static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305999{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006000 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306001 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05306002 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05306003
6004 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6005
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006006 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
6007 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05306008 if (gtfifodbg) {
6009 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6010 gtfifodbg);
6011 I915_WRITE(GTFIFODBG, gtfifodbg);
6012 }
6013
6014 cherryview_check_pctx(dev_priv);
6015
6016 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6017 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006018 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306019
Ville Syrjälä160614a2015-01-19 13:50:47 +02006020 /* Disable RC states. */
6021 I915_WRITE(GEN6_RC_CONTROL, 0);
6022
Deepak S38807742014-05-23 21:00:15 +05306023 /* 2a: Program RC6 thresholds.*/
6024 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6025 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6026 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6027
Akash Goel3b3f1652016-10-13 22:44:48 +05306028 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006029 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306030 I915_WRITE(GEN6_RC_SLEEP, 0);
6031
Deepak Sf4f71c72015-03-28 15:23:35 +05306032 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6033 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306034
6035 /* allows RC6 residency counter to work */
6036 I915_WRITE(VLV_COUNTER_CONTROL,
6037 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6038 VLV_MEDIA_RC6_COUNT_EN |
6039 VLV_RENDER_RC6_COUNT_EN));
6040
6041 /* For now we assume BIOS is allocating and populating the PCBR */
6042 pcbr = I915_READ(VLV_PCBR);
6043
Deepak S38807742014-05-23 21:00:15 +05306044 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006045 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6046 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006047 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306048
6049 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6050
Deepak S2b6b3a02014-05-27 15:59:30 +05306051 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006052 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306053 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6054 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6055 I915_WRITE(GEN6_RP_UP_EI, 66000);
6056 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6057
6058 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6059
6060 /* 5: Enable RPS */
6061 I915_WRITE(GEN6_RP_CONTROL,
6062 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006063 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306064 GEN6_RP_ENABLE |
6065 GEN6_RP_UP_BUSY_AVG |
6066 GEN6_RP_DOWN_IDLE_AVG);
6067
Deepak S3ef62342015-04-29 08:36:24 +05306068 /* Setting Fixed Bias */
6069 val = VLV_OVERRIDE_EN |
6070 VLV_SOC_TDP_EN |
6071 CHV_BIAS_CPU_50_SOC_50;
6072 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6073
Deepak S2b6b3a02014-05-27 15:59:30 +05306074 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6075
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006076 /* RPS code assumes GPLL is used */
6077 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6078
Jani Nikula742f4912015-09-03 11:16:09 +03006079 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306080 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6081
Chris Wilson3a45b052016-07-13 09:10:32 +01006082 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306083
Mika Kuoppala59bad942015-01-16 11:34:40 +02006084 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306085}
6086
Chris Wilsondc979972016-05-10 14:10:04 +01006087static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006088{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006089 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306090 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006091 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006092
6093 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6094
Imre Deakae484342014-03-31 15:10:44 +03006095 valleyview_check_pctx(dev_priv);
6096
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006097 gtfifodbg = I915_READ(GTFIFODBG);
6098 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006099 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6100 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006101 I915_WRITE(GTFIFODBG, gtfifodbg);
6102 }
6103
Deepak Sc8d9a592013-11-23 14:55:42 +05306104 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006105 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006106
Ville Syrjälä160614a2015-01-19 13:50:47 +02006107 /* Disable RC states. */
6108 I915_WRITE(GEN6_RC_CONTROL, 0);
6109
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006110 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006111 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6112 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6113 I915_WRITE(GEN6_RP_UP_EI, 66000);
6114 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6115
6116 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6117
6118 I915_WRITE(GEN6_RP_CONTROL,
6119 GEN6_RP_MEDIA_TURBO |
6120 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6121 GEN6_RP_MEDIA_IS_GFX |
6122 GEN6_RP_ENABLE |
6123 GEN6_RP_UP_BUSY_AVG |
6124 GEN6_RP_DOWN_IDLE_CONT);
6125
6126 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6127 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6128 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6129
Akash Goel3b3f1652016-10-13 22:44:48 +05306130 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006131 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006132
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08006133 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006134
6135 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006136 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04006137 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6138 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006139 VLV_MEDIA_RC6_COUNT_EN |
6140 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006141
Chris Wilsondc979972016-05-10 14:10:04 +01006142 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006143 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006144
Chris Wilsondc979972016-05-10 14:10:04 +01006145 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006146
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006147 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006148
Deepak S3ef62342015-04-29 08:36:24 +05306149 /* Setting Fixed Bias */
6150 val = VLV_OVERRIDE_EN |
6151 VLV_SOC_TDP_EN |
6152 VLV_BIAS_CPU_125_SOC_875;
6153 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6154
Jani Nikula64936252013-05-22 15:36:20 +03006155 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006156
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006157 /* RPS code assumes GPLL is used */
6158 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6159
Jani Nikula742f4912015-09-03 11:16:09 +03006160 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006161 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6162
Chris Wilson3a45b052016-07-13 09:10:32 +01006163 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006164
Mika Kuoppala59bad942015-01-16 11:34:40 +02006165 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006166}
6167
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006168static unsigned long intel_pxfreq(u32 vidfreq)
6169{
6170 unsigned long freq;
6171 int div = (vidfreq & 0x3f0000) >> 16;
6172 int post = (vidfreq & 0x3000) >> 12;
6173 int pre = (vidfreq & 0x7);
6174
6175 if (!pre)
6176 return 0;
6177
6178 freq = ((div * 133333) / ((1<<post) * pre));
6179
6180 return freq;
6181}
6182
Daniel Vettereb48eb02012-04-26 23:28:12 +02006183static const struct cparams {
6184 u16 i;
6185 u16 t;
6186 u16 m;
6187 u16 c;
6188} cparams[] = {
6189 { 1, 1333, 301, 28664 },
6190 { 1, 1066, 294, 24460 },
6191 { 1, 800, 294, 25192 },
6192 { 0, 1333, 276, 27605 },
6193 { 0, 1066, 276, 27605 },
6194 { 0, 800, 231, 23784 },
6195};
6196
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006197static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006198{
6199 u64 total_count, diff, ret;
6200 u32 count1, count2, count3, m = 0, c = 0;
6201 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6202 int i;
6203
Daniel Vetter02d71952012-08-09 16:44:54 +02006204 assert_spin_locked(&mchdev_lock);
6205
Daniel Vetter20e4d402012-08-08 23:35:39 +02006206 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006207
6208 /* Prevent division-by-zero if we are asking too fast.
6209 * Also, we don't get interesting results if we are polling
6210 * faster than once in 10ms, so just return the saved value
6211 * in such cases.
6212 */
6213 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006214 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006215
6216 count1 = I915_READ(DMIEC);
6217 count2 = I915_READ(DDREC);
6218 count3 = I915_READ(CSIEC);
6219
6220 total_count = count1 + count2 + count3;
6221
6222 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006223 if (total_count < dev_priv->ips.last_count1) {
6224 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006225 diff += total_count;
6226 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006227 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006228 }
6229
6230 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006231 if (cparams[i].i == dev_priv->ips.c_m &&
6232 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006233 m = cparams[i].m;
6234 c = cparams[i].c;
6235 break;
6236 }
6237 }
6238
6239 diff = div_u64(diff, diff1);
6240 ret = ((m * diff) + c);
6241 ret = div_u64(ret, 10);
6242
Daniel Vetter20e4d402012-08-08 23:35:39 +02006243 dev_priv->ips.last_count1 = total_count;
6244 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006245
Daniel Vetter20e4d402012-08-08 23:35:39 +02006246 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006247
6248 return ret;
6249}
6250
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006251unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6252{
6253 unsigned long val;
6254
Chris Wilsondc979972016-05-10 14:10:04 +01006255 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006256 return 0;
6257
6258 spin_lock_irq(&mchdev_lock);
6259
6260 val = __i915_chipset_val(dev_priv);
6261
6262 spin_unlock_irq(&mchdev_lock);
6263
6264 return val;
6265}
6266
Daniel Vettereb48eb02012-04-26 23:28:12 +02006267unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6268{
6269 unsigned long m, x, b;
6270 u32 tsfs;
6271
6272 tsfs = I915_READ(TSFS);
6273
6274 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6275 x = I915_READ8(TR1);
6276
6277 b = tsfs & TSFS_INTR_MASK;
6278
6279 return ((m * x) / 127) - b;
6280}
6281
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006282static int _pxvid_to_vd(u8 pxvid)
6283{
6284 if (pxvid == 0)
6285 return 0;
6286
6287 if (pxvid >= 8 && pxvid < 31)
6288 pxvid = 31;
6289
6290 return (pxvid + 2) * 125;
6291}
6292
6293static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006294{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006295 const int vd = _pxvid_to_vd(pxvid);
6296 const int vm = vd - 1125;
6297
Chris Wilsondc979972016-05-10 14:10:04 +01006298 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006299 return vm > 0 ? vm : 0;
6300
6301 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006302}
6303
Daniel Vetter02d71952012-08-09 16:44:54 +02006304static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006305{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006306 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006307 u32 count;
6308
Daniel Vetter02d71952012-08-09 16:44:54 +02006309 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006310
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006311 now = ktime_get_raw_ns();
6312 diffms = now - dev_priv->ips.last_time2;
6313 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006314
6315 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006316 if (!diffms)
6317 return;
6318
6319 count = I915_READ(GFXEC);
6320
Daniel Vetter20e4d402012-08-08 23:35:39 +02006321 if (count < dev_priv->ips.last_count2) {
6322 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006323 diff += count;
6324 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006325 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006326 }
6327
Daniel Vetter20e4d402012-08-08 23:35:39 +02006328 dev_priv->ips.last_count2 = count;
6329 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006330
6331 /* More magic constants... */
6332 diff = diff * 1181;
6333 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006334 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006335}
6336
Daniel Vetter02d71952012-08-09 16:44:54 +02006337void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6338{
Chris Wilsondc979972016-05-10 14:10:04 +01006339 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006340 return;
6341
Daniel Vetter92703882012-08-09 16:46:01 +02006342 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006343
6344 __i915_update_gfx_val(dev_priv);
6345
Daniel Vetter92703882012-08-09 16:46:01 +02006346 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006347}
6348
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006349static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006350{
6351 unsigned long t, corr, state1, corr2, state2;
6352 u32 pxvid, ext_v;
6353
Daniel Vetter02d71952012-08-09 16:44:54 +02006354 assert_spin_locked(&mchdev_lock);
6355
Ville Syrjälä616847e2015-09-18 20:03:19 +03006356 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006357 pxvid = (pxvid >> 24) & 0x7f;
6358 ext_v = pvid_to_extvid(dev_priv, pxvid);
6359
6360 state1 = ext_v;
6361
6362 t = i915_mch_val(dev_priv);
6363
6364 /* Revel in the empirically derived constants */
6365
6366 /* Correction factor in 1/100000 units */
6367 if (t > 80)
6368 corr = ((t * 2349) + 135940);
6369 else if (t >= 50)
6370 corr = ((t * 964) + 29317);
6371 else /* < 50 */
6372 corr = ((t * 301) + 1004);
6373
6374 corr = corr * ((150142 * state1) / 10000 - 78642);
6375 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006376 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006377
6378 state2 = (corr2 * state1) / 10000;
6379 state2 /= 100; /* convert to mW */
6380
Daniel Vetter02d71952012-08-09 16:44:54 +02006381 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006382
Daniel Vetter20e4d402012-08-08 23:35:39 +02006383 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006384}
6385
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006386unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6387{
6388 unsigned long val;
6389
Chris Wilsondc979972016-05-10 14:10:04 +01006390 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006391 return 0;
6392
6393 spin_lock_irq(&mchdev_lock);
6394
6395 val = __i915_gfx_val(dev_priv);
6396
6397 spin_unlock_irq(&mchdev_lock);
6398
6399 return val;
6400}
6401
Daniel Vettereb48eb02012-04-26 23:28:12 +02006402/**
6403 * i915_read_mch_val - return value for IPS use
6404 *
6405 * Calculate and return a value for the IPS driver to use when deciding whether
6406 * we have thermal and power headroom to increase CPU or GPU power budget.
6407 */
6408unsigned long i915_read_mch_val(void)
6409{
6410 struct drm_i915_private *dev_priv;
6411 unsigned long chipset_val, graphics_val, ret = 0;
6412
Daniel Vetter92703882012-08-09 16:46:01 +02006413 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006414 if (!i915_mch_dev)
6415 goto out_unlock;
6416 dev_priv = i915_mch_dev;
6417
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006418 chipset_val = __i915_chipset_val(dev_priv);
6419 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006420
6421 ret = chipset_val + graphics_val;
6422
6423out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006424 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006425
6426 return ret;
6427}
6428EXPORT_SYMBOL_GPL(i915_read_mch_val);
6429
6430/**
6431 * i915_gpu_raise - raise GPU frequency limit
6432 *
6433 * Raise the limit; IPS indicates we have thermal headroom.
6434 */
6435bool i915_gpu_raise(void)
6436{
6437 struct drm_i915_private *dev_priv;
6438 bool ret = true;
6439
Daniel Vetter92703882012-08-09 16:46:01 +02006440 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006441 if (!i915_mch_dev) {
6442 ret = false;
6443 goto out_unlock;
6444 }
6445 dev_priv = i915_mch_dev;
6446
Daniel Vetter20e4d402012-08-08 23:35:39 +02006447 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6448 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006449
6450out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006451 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006452
6453 return ret;
6454}
6455EXPORT_SYMBOL_GPL(i915_gpu_raise);
6456
6457/**
6458 * i915_gpu_lower - lower GPU frequency limit
6459 *
6460 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6461 * frequency maximum.
6462 */
6463bool i915_gpu_lower(void)
6464{
6465 struct drm_i915_private *dev_priv;
6466 bool ret = true;
6467
Daniel Vetter92703882012-08-09 16:46:01 +02006468 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006469 if (!i915_mch_dev) {
6470 ret = false;
6471 goto out_unlock;
6472 }
6473 dev_priv = i915_mch_dev;
6474
Daniel Vetter20e4d402012-08-08 23:35:39 +02006475 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6476 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006477
6478out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006479 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006480
6481 return ret;
6482}
6483EXPORT_SYMBOL_GPL(i915_gpu_lower);
6484
6485/**
6486 * i915_gpu_busy - indicate GPU business to IPS
6487 *
6488 * Tell the IPS driver whether or not the GPU is busy.
6489 */
6490bool i915_gpu_busy(void)
6491{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006492 bool ret = false;
6493
Daniel Vetter92703882012-08-09 16:46:01 +02006494 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006495 if (i915_mch_dev)
6496 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006497 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006498
6499 return ret;
6500}
6501EXPORT_SYMBOL_GPL(i915_gpu_busy);
6502
6503/**
6504 * i915_gpu_turbo_disable - disable graphics turbo
6505 *
6506 * Disable graphics turbo by resetting the max frequency and setting the
6507 * current frequency to the default.
6508 */
6509bool i915_gpu_turbo_disable(void)
6510{
6511 struct drm_i915_private *dev_priv;
6512 bool ret = true;
6513
Daniel Vetter92703882012-08-09 16:46:01 +02006514 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006515 if (!i915_mch_dev) {
6516 ret = false;
6517 goto out_unlock;
6518 }
6519 dev_priv = i915_mch_dev;
6520
Daniel Vetter20e4d402012-08-08 23:35:39 +02006521 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006522
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006523 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006524 ret = false;
6525
6526out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006527 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006528
6529 return ret;
6530}
6531EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6532
6533/**
6534 * Tells the intel_ips driver that the i915 driver is now loaded, if
6535 * IPS got loaded first.
6536 *
6537 * This awkward dance is so that neither module has to depend on the
6538 * other in order for IPS to do the appropriate communication of
6539 * GPU turbo limits to i915.
6540 */
6541static void
6542ips_ping_for_i915_load(void)
6543{
6544 void (*link)(void);
6545
6546 link = symbol_get(ips_link_to_i915_driver);
6547 if (link) {
6548 link();
6549 symbol_put(ips_link_to_i915_driver);
6550 }
6551}
6552
6553void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6554{
Daniel Vetter02d71952012-08-09 16:44:54 +02006555 /* We only register the i915 ips part with intel-ips once everything is
6556 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006557 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006558 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006559 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006560
6561 ips_ping_for_i915_load();
6562}
6563
6564void intel_gpu_ips_teardown(void)
6565{
Daniel Vetter92703882012-08-09 16:46:01 +02006566 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006567 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006568 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006569}
Deepak S76c3552f2014-01-30 23:08:16 +05306570
Chris Wilsondc979972016-05-10 14:10:04 +01006571static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006572{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006573 u32 lcfuse;
6574 u8 pxw[16];
6575 int i;
6576
6577 /* Disable to program */
6578 I915_WRITE(ECR, 0);
6579 POSTING_READ(ECR);
6580
6581 /* Program energy weights for various events */
6582 I915_WRITE(SDEW, 0x15040d00);
6583 I915_WRITE(CSIEW0, 0x007f0000);
6584 I915_WRITE(CSIEW1, 0x1e220004);
6585 I915_WRITE(CSIEW2, 0x04000004);
6586
6587 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006588 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006589 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006590 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006591
6592 /* Program P-state weights to account for frequency power adjustment */
6593 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006594 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006595 unsigned long freq = intel_pxfreq(pxvidfreq);
6596 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6597 PXVFREQ_PX_SHIFT;
6598 unsigned long val;
6599
6600 val = vid * vid;
6601 val *= (freq / 1000);
6602 val *= 255;
6603 val /= (127*127*900);
6604 if (val > 0xff)
6605 DRM_ERROR("bad pxval: %ld\n", val);
6606 pxw[i] = val;
6607 }
6608 /* Render standby states get 0 weight */
6609 pxw[14] = 0;
6610 pxw[15] = 0;
6611
6612 for (i = 0; i < 4; i++) {
6613 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6614 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006615 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006616 }
6617
6618 /* Adjust magic regs to magic values (more experimental results) */
6619 I915_WRITE(OGW0, 0);
6620 I915_WRITE(OGW1, 0);
6621 I915_WRITE(EG0, 0x00007f00);
6622 I915_WRITE(EG1, 0x0000000e);
6623 I915_WRITE(EG2, 0x000e0000);
6624 I915_WRITE(EG3, 0x68000300);
6625 I915_WRITE(EG4, 0x42000000);
6626 I915_WRITE(EG5, 0x00140031);
6627 I915_WRITE(EG6, 0);
6628 I915_WRITE(EG7, 0);
6629
6630 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006631 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006632
6633 /* Enable PMON + select events */
6634 I915_WRITE(ECR, 0x80000019);
6635
6636 lcfuse = I915_READ(LCFUSE02);
6637
Daniel Vetter20e4d402012-08-08 23:35:39 +02006638 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006639}
6640
Chris Wilsondc979972016-05-10 14:10:04 +01006641void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006642{
Imre Deakb268c692015-12-15 20:10:31 +02006643 /*
6644 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6645 * requirement.
6646 */
6647 if (!i915.enable_rc6) {
6648 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6649 intel_runtime_pm_get(dev_priv);
6650 }
Imre Deake6069ca2014-04-18 16:01:02 +03006651
Chris Wilsonb5163db2016-08-10 13:58:24 +01006652 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006653 mutex_lock(&dev_priv->rps.hw_lock);
6654
6655 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006656 if (IS_CHERRYVIEW(dev_priv))
6657 cherryview_init_gt_powersave(dev_priv);
6658 else if (IS_VALLEYVIEW(dev_priv))
6659 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006660 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006661 gen6_init_rps_frequencies(dev_priv);
6662
6663 /* Derive initial user preferences/limits from the hardware limits */
6664 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6665 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6666
6667 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6668 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6669
6670 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6671 dev_priv->rps.min_freq_softlimit =
6672 max_t(int,
6673 dev_priv->rps.efficient_freq,
6674 intel_freq_opcode(dev_priv, 450));
6675
Chris Wilson99ac9612016-07-13 09:10:34 +01006676 /* After setting max-softlimit, find the overclock max freq */
6677 if (IS_GEN6(dev_priv) ||
6678 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6679 u32 params = 0;
6680
6681 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6682 if (params & BIT(31)) { /* OC supported */
6683 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6684 (dev_priv->rps.max_freq & 0xff) * 50,
6685 (params & 0xff) * 50);
6686 dev_priv->rps.max_freq = params & 0xff;
6687 }
6688 }
6689
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006690 /* Finally allow us to boost to max by default */
6691 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6692
Chris Wilson773ea9a2016-07-13 09:10:33 +01006693 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006694 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006695
6696 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006697}
6698
Chris Wilsondc979972016-05-10 14:10:04 +01006699void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006700{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006701 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006702 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006703
6704 if (!i915.enable_rc6)
6705 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006706}
6707
Chris Wilson54b4f682016-07-21 21:16:19 +01006708/**
6709 * intel_suspend_gt_powersave - suspend PM work and helper threads
6710 * @dev_priv: i915 device
6711 *
6712 * We don't want to disable RC6 or other features here, we just want
6713 * to make sure any work we've queued has finished and won't bother
6714 * us while we're suspended.
6715 */
6716void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6717{
6718 if (INTEL_GEN(dev_priv) < 6)
6719 return;
6720
6721 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6722 intel_runtime_pm_put(dev_priv);
6723
6724 /* gen6_rps_idle() will be called later to disable interrupts */
6725}
6726
Chris Wilsonb7137e02016-07-13 09:10:37 +01006727void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6728{
6729 dev_priv->rps.enabled = true; /* force disabling */
6730 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006731
6732 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006733}
6734
Chris Wilsondc979972016-05-10 14:10:04 +01006735void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006736{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006737 if (!READ_ONCE(dev_priv->rps.enabled))
6738 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006739
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006740 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006741
Chris Wilsonb7137e02016-07-13 09:10:37 +01006742 if (INTEL_GEN(dev_priv) >= 9) {
6743 gen9_disable_rc6(dev_priv);
6744 gen9_disable_rps(dev_priv);
6745 } else if (IS_CHERRYVIEW(dev_priv)) {
6746 cherryview_disable_rps(dev_priv);
6747 } else if (IS_VALLEYVIEW(dev_priv)) {
6748 valleyview_disable_rps(dev_priv);
6749 } else if (INTEL_GEN(dev_priv) >= 6) {
6750 gen6_disable_rps(dev_priv);
6751 } else if (IS_IRONLAKE_M(dev_priv)) {
6752 ironlake_disable_drps(dev_priv);
6753 }
6754
6755 dev_priv->rps.enabled = false;
6756 mutex_unlock(&dev_priv->rps.hw_lock);
6757}
6758
6759void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6760{
Chris Wilson54b4f682016-07-21 21:16:19 +01006761 /* We shouldn't be disabling as we submit, so this should be less
6762 * racy than it appears!
6763 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006764 if (READ_ONCE(dev_priv->rps.enabled))
6765 return;
6766
6767 /* Powersaving is controlled by the host when inside a VM */
6768 if (intel_vgpu_active(dev_priv))
6769 return;
6770
6771 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006772
Chris Wilsondc979972016-05-10 14:10:04 +01006773 if (IS_CHERRYVIEW(dev_priv)) {
6774 cherryview_enable_rps(dev_priv);
6775 } else if (IS_VALLEYVIEW(dev_priv)) {
6776 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006777 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006778 gen9_enable_rc6(dev_priv);
6779 gen9_enable_rps(dev_priv);
6780 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006781 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006782 } else if (IS_BROADWELL(dev_priv)) {
6783 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006784 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006785 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006786 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006787 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006788 } else if (IS_IRONLAKE_M(dev_priv)) {
6789 ironlake_enable_drps(dev_priv);
6790 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006791 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006792
6793 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6794 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6795
6796 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6797 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6798
Chris Wilson54b4f682016-07-21 21:16:19 +01006799 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006800 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006801}
Imre Deakc6df39b2014-04-14 20:24:29 +03006802
Chris Wilson54b4f682016-07-21 21:16:19 +01006803static void __intel_autoenable_gt_powersave(struct work_struct *work)
6804{
6805 struct drm_i915_private *dev_priv =
6806 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6807 struct intel_engine_cs *rcs;
6808 struct drm_i915_gem_request *req;
6809
6810 if (READ_ONCE(dev_priv->rps.enabled))
6811 goto out;
6812
Akash Goel3b3f1652016-10-13 22:44:48 +05306813 rcs = dev_priv->engine[RCS];
Chris Wilson54b4f682016-07-21 21:16:19 +01006814 if (rcs->last_context)
6815 goto out;
6816
6817 if (!rcs->init_context)
6818 goto out;
6819
6820 mutex_lock(&dev_priv->drm.struct_mutex);
6821
6822 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6823 if (IS_ERR(req))
6824 goto unlock;
6825
6826 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6827 rcs->init_context(req);
6828
6829 /* Mark the device busy, calling intel_enable_gt_powersave() */
6830 i915_add_request_no_flush(req);
6831
6832unlock:
6833 mutex_unlock(&dev_priv->drm.struct_mutex);
6834out:
6835 intel_runtime_pm_put(dev_priv);
6836}
6837
6838void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6839{
6840 if (READ_ONCE(dev_priv->rps.enabled))
6841 return;
6842
6843 if (IS_IRONLAKE_M(dev_priv)) {
6844 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006845 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006846 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6847 /*
6848 * PCU communication is slow and this doesn't need to be
6849 * done at any specific time, so do this out of our fast path
6850 * to make resume and init faster.
6851 *
6852 * We depend on the HW RC6 power context save/restore
6853 * mechanism when entering D3 through runtime PM suspend. So
6854 * disable RPM until RPS/RC6 is properly setup. We can only
6855 * get here via the driver load/system resume/runtime resume
6856 * paths, so the _noresume version is enough (and in case of
6857 * runtime resume it's necessary).
6858 */
6859 if (queue_delayed_work(dev_priv->wq,
6860 &dev_priv->rps.autoenable_work,
6861 round_jiffies_up_relative(HZ)))
6862 intel_runtime_pm_get_noresume(dev_priv);
6863 }
6864}
6865
Daniel Vetter3107bd42012-10-31 22:52:31 +01006866static void ibx_init_clock_gating(struct drm_device *dev)
6867{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006868 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006869
6870 /*
6871 * On Ibex Peak and Cougar Point, we need to disable clock
6872 * gating for the panel power sequencer or it will fail to
6873 * start up when no ports are active.
6874 */
6875 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6876}
6877
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006878static void g4x_disable_trickle_feed(struct drm_device *dev)
6879{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006880 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006881 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006882
Damien Lespiau055e3932014-08-18 13:49:10 +01006883 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006884 I915_WRITE(DSPCNTR(pipe),
6885 I915_READ(DSPCNTR(pipe)) |
6886 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006887
6888 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6889 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006890 }
6891}
6892
Ville Syrjälä017636c2013-12-05 15:51:37 +02006893static void ilk_init_lp_watermarks(struct drm_device *dev)
6894{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006895 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä017636c2013-12-05 15:51:37 +02006896
6897 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6898 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6899 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6900
6901 /*
6902 * Don't touch WM1S_LP_EN here.
6903 * Doing so could cause underruns.
6904 */
6905}
6906
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006907static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006908{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006909 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006910 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006911
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006912 /*
6913 * Required for FBC
6914 * WaFbcDisableDpfcClockGating:ilk
6915 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006916 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6917 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6918 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006919
6920 I915_WRITE(PCH_3DCGDIS0,
6921 MARIUNIT_CLOCK_GATE_DISABLE |
6922 SVSMUNIT_CLOCK_GATE_DISABLE);
6923 I915_WRITE(PCH_3DCGDIS1,
6924 VFMUNIT_CLOCK_GATE_DISABLE);
6925
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006926 /*
6927 * According to the spec the following bits should be set in
6928 * order to enable memory self-refresh
6929 * The bit 22/21 of 0x42004
6930 * The bit 5 of 0x42020
6931 * The bit 15 of 0x45000
6932 */
6933 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6934 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6935 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006936 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006937 I915_WRITE(DISP_ARB_CTL,
6938 (I915_READ(DISP_ARB_CTL) |
6939 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006940
6941 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006942
6943 /*
6944 * Based on the document from hardware guys the following bits
6945 * should be set unconditionally in order to enable FBC.
6946 * The bit 22 of 0x42000
6947 * The bit 22 of 0x42004
6948 * The bit 7,8,9 of 0x42020.
6949 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006950 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006951 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006952 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6953 I915_READ(ILK_DISPLAY_CHICKEN1) |
6954 ILK_FBCQ_DIS);
6955 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6956 I915_READ(ILK_DISPLAY_CHICKEN2) |
6957 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006958 }
6959
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006960 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6961
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006962 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6963 I915_READ(ILK_DISPLAY_CHICKEN2) |
6964 ILK_ELPIN_409_SELECT);
6965 I915_WRITE(_3D_CHICKEN2,
6966 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6967 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006968
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006969 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006970 I915_WRITE(CACHE_MODE_0,
6971 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006972
Akash Goel4e046322014-04-04 17:14:38 +05306973 /* WaDisable_RenderCache_OperationalFlush:ilk */
6974 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6975
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006976 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006977
Daniel Vetter3107bd42012-10-31 22:52:31 +01006978 ibx_init_clock_gating(dev);
6979}
6980
6981static void cpt_init_clock_gating(struct drm_device *dev)
6982{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006983 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006984 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006985 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006986
6987 /*
6988 * On Ibex Peak and Cougar Point, we need to disable clock
6989 * gating for the panel power sequencer or it will fail to
6990 * start up when no ports are active.
6991 */
Jesse Barnescd664072013-10-02 10:34:19 -07006992 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6993 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6994 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006995 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6996 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006997 /* The below fixes the weird display corruption, a few pixels shifted
6998 * downward, on (only) LVDS of some HP laptops with IVY.
6999 */
Damien Lespiau055e3932014-08-18 13:49:10 +01007000 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007001 val = I915_READ(TRANS_CHICKEN2(pipe));
7002 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
7003 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007004 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007005 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007006 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
7007 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
7008 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007009 I915_WRITE(TRANS_CHICKEN2(pipe), val);
7010 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007011 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007012 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01007013 I915_WRITE(TRANS_CHICKEN1(pipe),
7014 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7015 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007016}
7017
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007018static void gen6_check_mch_setup(struct drm_device *dev)
7019{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007020 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007021 uint32_t tmp;
7022
7023 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007024 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7025 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7026 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007027}
7028
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007029static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007030{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007031 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007032 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007033
Damien Lespiau231e54f2012-10-19 17:55:41 +01007034 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007035
7036 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7037 I915_READ(ILK_DISPLAY_CHICKEN2) |
7038 ILK_ELPIN_409_SELECT);
7039
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007040 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007041 I915_WRITE(_3D_CHICKEN,
7042 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7043
Akash Goel4e046322014-04-04 17:14:38 +05307044 /* WaDisable_RenderCache_OperationalFlush:snb */
7045 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7046
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007047 /*
7048 * BSpec recoomends 8x4 when MSAA is used,
7049 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007050 *
7051 * Note that PS/WM thread counts depend on the WIZ hashing
7052 * disable bit, which we don't touch here, but it's good
7053 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007054 */
7055 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007056 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007057
Ville Syrjälä017636c2013-12-05 15:51:37 +02007058 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007059
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007060 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007061 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007062
7063 I915_WRITE(GEN6_UCGCTL1,
7064 I915_READ(GEN6_UCGCTL1) |
7065 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7066 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7067
7068 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7069 * gating disable must be set. Failure to set it results in
7070 * flickering pixels due to Z write ordering failures after
7071 * some amount of runtime in the Mesa "fire" demo, and Unigine
7072 * Sanctuary and Tropics, and apparently anything else with
7073 * alpha test or pixel discard.
7074 *
7075 * According to the spec, bit 11 (RCCUNIT) must also be set,
7076 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007077 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007078 * WaDisableRCCUnitClockGating:snb
7079 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007080 */
7081 I915_WRITE(GEN6_UCGCTL2,
7082 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7083 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7084
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007085 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007086 I915_WRITE(_3D_CHICKEN3,
7087 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007088
7089 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007090 * Bspec says:
7091 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7092 * 3DSTATE_SF number of SF output attributes is more than 16."
7093 */
7094 I915_WRITE(_3D_CHICKEN3,
7095 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7096
7097 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007098 * According to the spec the following bits should be
7099 * set in order to enable memory self-refresh and fbc:
7100 * The bit21 and bit22 of 0x42000
7101 * The bit21 and bit22 of 0x42004
7102 * The bit5 and bit7 of 0x42020
7103 * The bit14 of 0x70180
7104 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007105 *
7106 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007107 */
7108 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7109 I915_READ(ILK_DISPLAY_CHICKEN1) |
7110 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7111 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7112 I915_READ(ILK_DISPLAY_CHICKEN2) |
7113 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007114 I915_WRITE(ILK_DSPCLK_GATE_D,
7115 I915_READ(ILK_DSPCLK_GATE_D) |
7116 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7117 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007118
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007119 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007120
Daniel Vetter3107bd42012-10-31 22:52:31 +01007121 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007122
7123 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007124}
7125
7126static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7127{
7128 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7129
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007130 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007131 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007132 *
7133 * This actually overrides the dispatch
7134 * mode for all thread types.
7135 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007136 reg &= ~GEN7_FF_SCHED_MASK;
7137 reg |= GEN7_FF_TS_SCHED_HW;
7138 reg |= GEN7_FF_VS_SCHED_HW;
7139 reg |= GEN7_FF_DS_SCHED_HW;
7140
7141 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7142}
7143
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007144static void lpt_init_clock_gating(struct drm_device *dev)
7145{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007146 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007147
7148 /*
7149 * TODO: this bit should only be enabled when really needed, then
7150 * disabled when not needed anymore in order to save power.
7151 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007152 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007153 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7154 I915_READ(SOUTH_DSPCLK_GATE_D) |
7155 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007156
7157 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007158 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7159 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007160 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007161}
7162
Imre Deak7d708ee2013-04-17 14:04:50 +03007163static void lpt_suspend_hw(struct drm_device *dev)
7164{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007165 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03007166
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007167 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007168 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7169
7170 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7171 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7172 }
7173}
7174
Imre Deak450174f2016-05-03 15:54:21 +03007175static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7176 int general_prio_credits,
7177 int high_prio_credits)
7178{
7179 u32 misccpctl;
7180
7181 /* WaTempDisableDOPClkGating:bdw */
7182 misccpctl = I915_READ(GEN7_MISCCPCTL);
7183 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7184
7185 I915_WRITE(GEN8_L3SQCREG1,
7186 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7187 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7188
7189 /*
7190 * Wait at least 100 clocks before re-enabling clock gating.
7191 * See the definition of L3SQCREG1 in BSpec.
7192 */
7193 POSTING_READ(GEN8_L3SQCREG1);
7194 udelay(1);
7195 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7196}
7197
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007198static void kabylake_init_clock_gating(struct drm_device *dev)
7199{
Mika Kuoppala9146f302016-06-07 17:19:01 +03007200 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007201
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007202 gen9_init_clock_gating(dev);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007203
7204 /* WaDisableSDEUnitClockGating:kbl */
7205 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7206 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7207 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007208
7209 /* WaDisableGamClockGating:kbl */
7210 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7211 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7212 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007213
7214 /* WaFbcNukeOnHostModify:kbl */
7215 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7216 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007217}
7218
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007219static void skylake_init_clock_gating(struct drm_device *dev)
7220{
Mika Kuoppalac584e2d2016-06-07 17:19:18 +03007221 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala44fff992016-06-07 17:19:09 +03007222
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007223 gen9_init_clock_gating(dev);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007224
7225 /* WAC6entrylatency:skl */
7226 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7227 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007228
7229 /* WaFbcNukeOnHostModify:skl */
7230 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7231 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007232}
7233
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007234static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007235{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007236 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau07d27e22014-03-03 17:31:46 +00007237 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007238
Ville Syrjälä7ad0dba2015-05-19 20:32:55 +03007239 ilk_init_lp_watermarks(dev);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007240
Ben Widawskyab57fff2013-12-12 15:28:04 -08007241 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007242 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007243
Ben Widawskyab57fff2013-12-12 15:28:04 -08007244 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007245 I915_WRITE(CHICKEN_PAR1_1,
7246 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7247
Ben Widawskyab57fff2013-12-12 15:28:04 -08007248 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007249 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007250 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007251 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007252 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007253 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007254
Ben Widawskyab57fff2013-12-12 15:28:04 -08007255 /* WaVSRefCountFullforceMissDisable:bdw */
7256 /* WaDSRefCountFullforceMissDisable:bdw */
7257 I915_WRITE(GEN7_FF_THREAD_MODE,
7258 I915_READ(GEN7_FF_THREAD_MODE) &
7259 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007260
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007261 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7262 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007263
7264 /* WaDisableSDEUnitClockGating:bdw */
7265 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7266 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007267
Imre Deak450174f2016-05-03 15:54:21 +03007268 /* WaProgramL3SqcReg1Default:bdw */
7269 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007270
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007271 /*
7272 * WaGttCachingOffByDefault:bdw
7273 * GTT cache may not work with big pages, so if those
7274 * are ever enabled GTT cache may need to be disabled.
7275 */
7276 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7277
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007278 /* WaKVMNotificationOnConfigChange:bdw */
7279 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7280 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7281
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03007282 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007283}
7284
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007285static void haswell_init_clock_gating(struct drm_device *dev)
7286{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007287 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007288
Ville Syrjälä017636c2013-12-05 15:51:37 +02007289 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007290
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007291 /* L3 caching of data atomics doesn't work -- disable it. */
7292 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7293 I915_WRITE(HSW_ROW_CHICKEN3,
7294 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7295
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007296 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007297 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7298 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7299 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7300
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007301 /* WaVSRefCountFullforceMissDisable:hsw */
7302 I915_WRITE(GEN7_FF_THREAD_MODE,
7303 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007304
Akash Goel4e046322014-04-04 17:14:38 +05307305 /* WaDisable_RenderCache_OperationalFlush:hsw */
7306 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7307
Chia-I Wufe27c602014-01-28 13:29:33 +08007308 /* enable HiZ Raw Stall Optimization */
7309 I915_WRITE(CACHE_MODE_0_GEN7,
7310 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7311
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007312 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007313 I915_WRITE(CACHE_MODE_1,
7314 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007315
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007316 /*
7317 * BSpec recommends 8x4 when MSAA is used,
7318 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007319 *
7320 * Note that PS/WM thread counts depend on the WIZ hashing
7321 * disable bit, which we don't touch here, but it's good
7322 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007323 */
7324 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007325 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007326
Kenneth Graunke94411592014-12-31 16:23:00 -08007327 /* WaSampleCChickenBitEnable:hsw */
7328 I915_WRITE(HALF_SLICE_CHICKEN3,
7329 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7330
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007331 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007332 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7333
Paulo Zanoni90a88642013-05-03 17:23:45 -03007334 /* WaRsPkgCStateDisplayPMReq:hsw */
7335 I915_WRITE(CHICKEN_PAR1_1,
7336 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007337
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007338 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007339}
7340
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007341static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007342{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007343 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky20848222012-05-04 18:58:59 -07007344 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007345
Ville Syrjälä017636c2013-12-05 15:51:37 +02007346 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007347
Damien Lespiau231e54f2012-10-19 17:55:41 +01007348 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007349
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007350 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007351 I915_WRITE(_3D_CHICKEN3,
7352 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7353
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007354 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007355 I915_WRITE(IVB_CHICKEN3,
7356 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7357 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7358
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007359 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007360 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007361 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7362 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007363
Akash Goel4e046322014-04-04 17:14:38 +05307364 /* WaDisable_RenderCache_OperationalFlush:ivb */
7365 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7366
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007367 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007368 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7369 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7370
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007371 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007372 I915_WRITE(GEN7_L3CNTLREG1,
7373 GEN7_WA_FOR_GEN7_L3_CONTROL);
7374 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007375 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007376 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007377 I915_WRITE(GEN7_ROW_CHICKEN2,
7378 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007379 else {
7380 /* must write both registers */
7381 I915_WRITE(GEN7_ROW_CHICKEN2,
7382 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007383 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7384 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007385 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007386
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007387 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007388 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7389 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7390
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007391 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007392 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007393 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007394 */
7395 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007396 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007397
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007398 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007399 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7400 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7401 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7402
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007403 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007404
7405 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007406
Chris Wilson22721342014-03-04 09:41:43 +00007407 if (0) { /* causes HiZ corruption on ivb:gt1 */
7408 /* enable HiZ Raw Stall Optimization */
7409 I915_WRITE(CACHE_MODE_0_GEN7,
7410 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7411 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007412
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007413 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007414 I915_WRITE(CACHE_MODE_1,
7415 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007416
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007417 /*
7418 * BSpec recommends 8x4 when MSAA is used,
7419 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007420 *
7421 * Note that PS/WM thread counts depend on the WIZ hashing
7422 * disable bit, which we don't touch here, but it's good
7423 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007424 */
7425 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007426 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007427
Ben Widawsky20848222012-05-04 18:58:59 -07007428 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7429 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7430 snpcr |= GEN6_MBC_SNPCR_MED;
7431 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007432
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007433 if (!HAS_PCH_NOP(dev_priv))
Ben Widawskyab5c6082013-04-05 13:12:41 -07007434 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007435
7436 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007437}
7438
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007439static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007440{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007441 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007442
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007443 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007444 I915_WRITE(_3D_CHICKEN3,
7445 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7446
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007447 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007448 I915_WRITE(IVB_CHICKEN3,
7449 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7450 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7451
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007452 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007453 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007454 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007455 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7456 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007457
Akash Goel4e046322014-04-04 17:14:38 +05307458 /* WaDisable_RenderCache_OperationalFlush:vlv */
7459 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7460
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007461 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007462 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7463 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7464
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007465 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007466 I915_WRITE(GEN7_ROW_CHICKEN2,
7467 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7468
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007469 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007470 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7471 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7472 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7473
Ville Syrjälä46680e02014-01-22 21:33:01 +02007474 gen7_setup_fixed_func_scheduler(dev_priv);
7475
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007476 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007477 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007478 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007479 */
7480 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007481 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007482
Akash Goelc98f5062014-03-24 23:00:07 +05307483 /* WaDisableL3Bank2xClockGate:vlv
7484 * Disabling L3 clock gating- MMIO 940c[25] = 1
7485 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7486 I915_WRITE(GEN7_UCGCTL4,
7487 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007488
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007489 /*
7490 * BSpec says this must be set, even though
7491 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7492 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007493 I915_WRITE(CACHE_MODE_1,
7494 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007495
7496 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007497 * BSpec recommends 8x4 when MSAA is used,
7498 * however in practice 16x4 seems fastest.
7499 *
7500 * Note that PS/WM thread counts depend on the WIZ hashing
7501 * disable bit, which we don't touch here, but it's good
7502 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7503 */
7504 I915_WRITE(GEN7_GT_MODE,
7505 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7506
7507 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007508 * WaIncreaseL3CreditsForVLVB0:vlv
7509 * This is the hardware default actually.
7510 */
7511 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7512
7513 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007514 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007515 * Disable clock gating on th GCFG unit to prevent a delay
7516 * in the reporting of vblank events.
7517 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007518 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007519}
7520
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007521static void cherryview_init_clock_gating(struct drm_device *dev)
7522{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007523 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007524
Ville Syrjälä232ce332014-04-09 13:28:35 +03007525 /* WaVSRefCountFullforceMissDisable:chv */
7526 /* WaDSRefCountFullforceMissDisable:chv */
7527 I915_WRITE(GEN7_FF_THREAD_MODE,
7528 I915_READ(GEN7_FF_THREAD_MODE) &
7529 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007530
7531 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7532 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7533 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007534
7535 /* WaDisableCSUnitClockGating:chv */
7536 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7537 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007538
7539 /* WaDisableSDEUnitClockGating:chv */
7540 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7541 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007542
7543 /*
Imre Deak450174f2016-05-03 15:54:21 +03007544 * WaProgramL3SqcReg1Default:chv
7545 * See gfxspecs/Related Documents/Performance Guide/
7546 * LSQC Setting Recommendations.
7547 */
7548 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7549
7550 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007551 * GTT cache may not work with big pages, so if those
7552 * are ever enabled GTT cache may need to be disabled.
7553 */
7554 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007555}
7556
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007557static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007558{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007559 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007560 uint32_t dspclk_gate;
7561
7562 I915_WRITE(RENCLK_GATE_D1, 0);
7563 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7564 GS_UNIT_CLOCK_GATE_DISABLE |
7565 CL_UNIT_CLOCK_GATE_DISABLE);
7566 I915_WRITE(RAMCLK_GATE_D, 0);
7567 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7568 OVRUNIT_CLOCK_GATE_DISABLE |
7569 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007570 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007571 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7572 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007573
7574 /* WaDisableRenderCachePipelinedFlush */
7575 I915_WRITE(CACHE_MODE_0,
7576 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007577
Akash Goel4e046322014-04-04 17:14:38 +05307578 /* WaDisable_RenderCache_OperationalFlush:g4x */
7579 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7580
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007581 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007582}
7583
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007584static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007585{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007586 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007587
7588 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7589 I915_WRITE(RENCLK_GATE_D2, 0);
7590 I915_WRITE(DSPCLK_GATE_D, 0);
7591 I915_WRITE(RAMCLK_GATE_D, 0);
7592 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007593 I915_WRITE(MI_ARB_STATE,
7594 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307595
7596 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7597 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007598}
7599
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007600static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007601{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007602 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007603
7604 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7605 I965_RCC_CLOCK_GATE_DISABLE |
7606 I965_RCPB_CLOCK_GATE_DISABLE |
7607 I965_ISC_CLOCK_GATE_DISABLE |
7608 I965_FBC_CLOCK_GATE_DISABLE);
7609 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007610 I915_WRITE(MI_ARB_STATE,
7611 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307612
7613 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7614 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007615}
7616
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007617static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007618{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007619 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007620 u32 dstate = I915_READ(D_STATE);
7621
7622 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7623 DSTATE_DOT_CLOCK_GATING;
7624 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007625
7626 if (IS_PINEVIEW(dev))
7627 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007628
7629 /* IIR "flip pending" means done if this bit is set */
7630 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007631
7632 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007633 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007634
7635 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7636 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007637
7638 I915_WRITE(MI_ARB_STATE,
7639 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007640}
7641
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007642static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007643{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007644 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007645
7646 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007647
7648 /* interrupts should cause a wake up from C3 */
7649 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7650 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007651
7652 I915_WRITE(MEM_MODE,
7653 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007654}
7655
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007656static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007657{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007658 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007659
7660 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007661
7662 I915_WRITE(MEM_MODE,
7663 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7664 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007665}
7666
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007667void intel_init_clock_gating(struct drm_device *dev)
7668{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007669 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007670
Imre Deakbb400da2016-03-16 13:38:54 +02007671 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007672}
7673
Imre Deak7d708ee2013-04-17 14:04:50 +03007674void intel_suspend_hw(struct drm_device *dev)
7675{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007676 if (HAS_PCH_LPT(to_i915(dev)))
Imre Deak7d708ee2013-04-17 14:04:50 +03007677 lpt_suspend_hw(dev);
7678}
7679
Imre Deakbb400da2016-03-16 13:38:54 +02007680static void nop_init_clock_gating(struct drm_device *dev)
7681{
7682 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7683}
7684
7685/**
7686 * intel_init_clock_gating_hooks - setup the clock gating hooks
7687 * @dev_priv: device private
7688 *
7689 * Setup the hooks that configure which clocks of a given platform can be
7690 * gated and also apply various GT and display specific workarounds for these
7691 * platforms. Note that some GT specific workarounds are applied separately
7692 * when GPU contexts or batchbuffers start their execution.
7693 */
7694void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7695{
7696 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007697 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007698 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007699 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007700 else if (IS_BROXTON(dev_priv))
7701 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7702 else if (IS_BROADWELL(dev_priv))
7703 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7704 else if (IS_CHERRYVIEW(dev_priv))
7705 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7706 else if (IS_HASWELL(dev_priv))
7707 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7708 else if (IS_IVYBRIDGE(dev_priv))
7709 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7710 else if (IS_VALLEYVIEW(dev_priv))
7711 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7712 else if (IS_GEN6(dev_priv))
7713 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7714 else if (IS_GEN5(dev_priv))
7715 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7716 else if (IS_G4X(dev_priv))
7717 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7718 else if (IS_CRESTLINE(dev_priv))
7719 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7720 else if (IS_BROADWATER(dev_priv))
7721 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7722 else if (IS_GEN3(dev_priv))
7723 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7724 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7725 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7726 else if (IS_GEN2(dev_priv))
7727 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7728 else {
7729 MISSING_CASE(INTEL_DEVID(dev_priv));
7730 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7731 }
7732}
7733
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007734/* Set up chip specific power management-related functions */
7735void intel_init_pm(struct drm_device *dev)
7736{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007737 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007738
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007739 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007740
Daniel Vetterc921aba2012-04-26 23:28:17 +02007741 /* For cxsr */
7742 if (IS_PINEVIEW(dev))
7743 i915_pineview_get_mem_freq(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007744 else if (IS_GEN5(dev_priv))
Daniel Vetterc921aba2012-04-26 23:28:17 +02007745 i915_ironlake_get_mem_freq(dev);
7746
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007747 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00007748 if (INTEL_INFO(dev)->gen >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00007749 skl_setup_wm_latency(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00007750 dev_priv->display.update_wm = skl_update_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007751 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007752 } else if (HAS_PCH_SPLIT(dev_priv)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007753 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007754
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007755 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007756 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007757 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007758 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007759 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007760 dev_priv->display.compute_intermediate_wm =
7761 ilk_compute_intermediate_wm;
7762 dev_priv->display.initial_watermarks =
7763 ilk_initial_watermarks;
7764 dev_priv->display.optimize_watermarks =
7765 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007766 } else {
7767 DRM_DEBUG_KMS("Failed to read display plane latency. "
7768 "Disable CxSR\n");
7769 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007770 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007771 vlv_setup_wm_latency(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007772 dev_priv->display.update_wm = vlv_update_wm;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007773 } else if (IS_VALLEYVIEW(dev_priv)) {
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007774 vlv_setup_wm_latency(dev);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007775 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007776 } else if (IS_PINEVIEW(dev)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007777 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007778 dev_priv->is_ddr3,
7779 dev_priv->fsb_freq,
7780 dev_priv->mem_freq)) {
7781 DRM_INFO("failed to find known CxSR latency "
7782 "(found ddr%s fsb freq %d, mem freq %d), "
7783 "disabling CxSR\n",
7784 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7785 dev_priv->fsb_freq, dev_priv->mem_freq);
7786 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007787 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007788 dev_priv->display.update_wm = NULL;
7789 } else
7790 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007791 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007792 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007793 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007794 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007795 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007796 dev_priv->display.update_wm = i9xx_update_wm;
7797 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007798 } else if (IS_GEN2(dev_priv)) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007799 if (INTEL_INFO(dev)->num_pipes == 1) {
7800 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007801 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007802 } else {
7803 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007804 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007805 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007806 } else {
7807 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007808 }
7809}
7810
Lyude87660502016-08-17 15:55:53 -04007811static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7812{
7813 uint32_t flags =
7814 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7815
7816 switch (flags) {
7817 case GEN6_PCODE_SUCCESS:
7818 return 0;
7819 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7820 case GEN6_PCODE_ILLEGAL_CMD:
7821 return -ENXIO;
7822 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01007823 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04007824 return -EOVERFLOW;
7825 case GEN6_PCODE_TIMEOUT:
7826 return -ETIMEDOUT;
7827 default:
7828 MISSING_CASE(flags)
7829 return 0;
7830 }
7831}
7832
7833static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7834{
7835 uint32_t flags =
7836 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7837
7838 switch (flags) {
7839 case GEN6_PCODE_SUCCESS:
7840 return 0;
7841 case GEN6_PCODE_ILLEGAL_CMD:
7842 return -ENXIO;
7843 case GEN7_PCODE_TIMEOUT:
7844 return -ETIMEDOUT;
7845 case GEN7_PCODE_ILLEGAL_DATA:
7846 return -EINVAL;
7847 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7848 return -EOVERFLOW;
7849 default:
7850 MISSING_CASE(flags);
7851 return 0;
7852 }
7853}
7854
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007855int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007856{
Lyude87660502016-08-17 15:55:53 -04007857 int status;
7858
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007859 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007860
Chris Wilson3f5582d2016-06-30 15:32:45 +01007861 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7862 * use te fw I915_READ variants to reduce the amount of work
7863 * required when reading/writing.
7864 */
7865
7866 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007867 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7868 return -EAGAIN;
7869 }
7870
Chris Wilson3f5582d2016-06-30 15:32:45 +01007871 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7872 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7873 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007874
Chris Wilson3f5582d2016-06-30 15:32:45 +01007875 if (intel_wait_for_register_fw(dev_priv,
7876 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7877 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007878 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7879 return -ETIMEDOUT;
7880 }
7881
Chris Wilson3f5582d2016-06-30 15:32:45 +01007882 *val = I915_READ_FW(GEN6_PCODE_DATA);
7883 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007884
Lyude87660502016-08-17 15:55:53 -04007885 if (INTEL_GEN(dev_priv) > 6)
7886 status = gen7_check_mailbox_status(dev_priv);
7887 else
7888 status = gen6_check_mailbox_status(dev_priv);
7889
7890 if (status) {
7891 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7892 status);
7893 return status;
7894 }
7895
Ben Widawsky42c05262012-09-26 10:34:00 -07007896 return 0;
7897}
7898
Chris Wilson3f5582d2016-06-30 15:32:45 +01007899int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04007900 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007901{
Lyude87660502016-08-17 15:55:53 -04007902 int status;
7903
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007904 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007905
Chris Wilson3f5582d2016-06-30 15:32:45 +01007906 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7907 * use te fw I915_READ variants to reduce the amount of work
7908 * required when reading/writing.
7909 */
7910
7911 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007912 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7913 return -EAGAIN;
7914 }
7915
Chris Wilson3f5582d2016-06-30 15:32:45 +01007916 I915_WRITE_FW(GEN6_PCODE_DATA, val);
7917 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007918
Chris Wilson3f5582d2016-06-30 15:32:45 +01007919 if (intel_wait_for_register_fw(dev_priv,
7920 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7921 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007922 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7923 return -ETIMEDOUT;
7924 }
7925
Chris Wilson3f5582d2016-06-30 15:32:45 +01007926 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007927
Lyude87660502016-08-17 15:55:53 -04007928 if (INTEL_GEN(dev_priv) > 6)
7929 status = gen7_check_mailbox_status(dev_priv);
7930 else
7931 status = gen6_check_mailbox_status(dev_priv);
7932
7933 if (status) {
7934 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
7935 status);
7936 return status;
7937 }
7938
Ben Widawsky42c05262012-09-26 10:34:00 -07007939 return 0;
7940}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007941
Ville Syrjälädd06f882014-11-10 22:55:12 +02007942static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7943{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007944 /*
7945 * N = val - 0xb7
7946 * Slow = Fast = GPLL ref * N
7947 */
7948 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007949}
7950
Fengguang Wub55dd642014-07-12 11:21:39 +02007951static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007952{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007953 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007954}
7955
Fengguang Wub55dd642014-07-12 11:21:39 +02007956static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307957{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007958 /*
7959 * N = val / 2
7960 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
7961 */
7962 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307963}
7964
Fengguang Wub55dd642014-07-12 11:21:39 +02007965static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307966{
Ville Syrjälä1c147622014-08-18 14:42:43 +03007967 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007968 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307969}
7970
Ville Syrjälä616bc822015-01-23 21:04:25 +02007971int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7972{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007973 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007974 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7975 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007976 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007977 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007978 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007979 return byt_gpu_freq(dev_priv, val);
7980 else
7981 return val * GT_FREQUENCY_MULTIPLIER;
7982}
7983
Ville Syrjälä616bc822015-01-23 21:04:25 +02007984int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7985{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007986 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007987 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7988 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007989 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007990 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007991 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007992 return byt_freq_opcode(dev_priv, val);
7993 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007994 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05307995}
7996
Chris Wilson6ad790c2015-04-07 16:20:31 +01007997struct request_boost {
7998 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007999 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008000};
8001
8002static void __intel_rps_boost_work(struct work_struct *work)
8003{
8004 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01008005 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008006
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008007 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01008008 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008009
Chris Wilsone8a261e2016-07-20 13:31:49 +01008010 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008011 kfree(boost);
8012}
8013
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008014void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008015{
8016 struct request_boost *boost;
8017
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008018 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008019 return;
8020
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008021 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01008022 return;
8023
Chris Wilson6ad790c2015-04-07 16:20:31 +01008024 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
8025 if (boost == NULL)
8026 return;
8027
Chris Wilsone8a261e2016-07-20 13:31:49 +01008028 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008029
8030 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008031 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008032}
8033
Daniel Vetterf742a552013-12-06 10:17:53 +01008034void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01008035{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008036 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01008037
Daniel Vetterf742a552013-12-06 10:17:53 +01008038 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01008039 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01008040
Chris Wilson54b4f682016-07-21 21:16:19 +01008041 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
8042 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01008043 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03008044
Paulo Zanoni33688d92014-03-07 20:08:19 -03008045 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02008046 atomic_set(&dev_priv->pm.wakeref_count, 0);
Imre Deak2b19efe2015-12-15 20:10:37 +02008047 atomic_set(&dev_priv->pm.atomic_seq, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008048}