blob: afd3babc4a9d9193296a146887aa07e40671a099 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Mika Kuoppalab033bb62016-06-07 17:19:04 +030059static void gen9_init_clock_gating(struct drm_device *dev)
60{
Mika Kuoppala11b28342016-06-07 17:19:04 +030061 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalab033bb62016-06-07 17:19:04 +030062
63 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
64 I915_WRITE(CHICKEN_PAR1_1,
65 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
66
67 I915_WRITE(GEN8_CONFIG0,
68 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030069
70 /* WaEnableChickenDCPR:skl,bxt,kbl */
71 I915_WRITE(GEN8_CHICKEN_DCPR_1,
72 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030073
74 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030075 /* WaFbcWakeMemOn:skl,bxt,kbl */
76 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
77 DISP_FBC_WM_DIS |
78 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030079
80 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
81 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
82 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030083}
84
Imre Deaka82abe42015-03-27 14:00:04 +020085static void bxt_init_clock_gating(struct drm_device *dev)
86{
Chris Wilsonfac5e232016-07-04 11:34:36 +010087 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak32608ca2015-03-11 11:10:27 +020088
Mika Kuoppalab033bb62016-06-07 17:19:04 +030089 gen9_init_clock_gating(dev);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020090
Nick Hoatha7546152015-06-29 14:07:32 +010091 /* WaDisableSDEUnitClockGating:bxt */
92 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
93 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
94
Imre Deak32608ca2015-03-11 11:10:27 +020095 /*
96 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020097 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020098 */
Imre Deak32608ca2015-03-11 11:10:27 +020099 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200100 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200101
102 /*
103 * Wa: Backlight PWM may stop in the asserted state, causing backlight
104 * to stay fully on.
105 */
106 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
107 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
108 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200109}
110
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200111static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200112{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200113 u32 tmp;
114
115 tmp = I915_READ(CLKCFG);
116
117 switch (tmp & CLKCFG_FSB_MASK) {
118 case CLKCFG_FSB_533:
119 dev_priv->fsb_freq = 533; /* 133*4 */
120 break;
121 case CLKCFG_FSB_800:
122 dev_priv->fsb_freq = 800; /* 200*4 */
123 break;
124 case CLKCFG_FSB_667:
125 dev_priv->fsb_freq = 667; /* 167*4 */
126 break;
127 case CLKCFG_FSB_400:
128 dev_priv->fsb_freq = 400; /* 100*4 */
129 break;
130 }
131
132 switch (tmp & CLKCFG_MEM_MASK) {
133 case CLKCFG_MEM_533:
134 dev_priv->mem_freq = 533;
135 break;
136 case CLKCFG_MEM_667:
137 dev_priv->mem_freq = 667;
138 break;
139 case CLKCFG_MEM_800:
140 dev_priv->mem_freq = 800;
141 break;
142 }
143
144 /* detect pineview DDR3 setting */
145 tmp = I915_READ(CSHRDDR3CTL);
146 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
147}
148
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200149static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200150{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200151 u16 ddrpll, csipll;
152
153 ddrpll = I915_READ16(DDRMPLL1);
154 csipll = I915_READ16(CSIPLL0);
155
156 switch (ddrpll & 0xff) {
157 case 0xc:
158 dev_priv->mem_freq = 800;
159 break;
160 case 0x10:
161 dev_priv->mem_freq = 1066;
162 break;
163 case 0x14:
164 dev_priv->mem_freq = 1333;
165 break;
166 case 0x18:
167 dev_priv->mem_freq = 1600;
168 break;
169 default:
170 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
171 ddrpll & 0xff);
172 dev_priv->mem_freq = 0;
173 break;
174 }
175
Daniel Vetter20e4d402012-08-08 23:35:39 +0200176 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200177
178 switch (csipll & 0x3ff) {
179 case 0x00c:
180 dev_priv->fsb_freq = 3200;
181 break;
182 case 0x00e:
183 dev_priv->fsb_freq = 3733;
184 break;
185 case 0x010:
186 dev_priv->fsb_freq = 4266;
187 break;
188 case 0x012:
189 dev_priv->fsb_freq = 4800;
190 break;
191 case 0x014:
192 dev_priv->fsb_freq = 5333;
193 break;
194 case 0x016:
195 dev_priv->fsb_freq = 5866;
196 break;
197 case 0x018:
198 dev_priv->fsb_freq = 6400;
199 break;
200 default:
201 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
202 csipll & 0x3ff);
203 dev_priv->fsb_freq = 0;
204 break;
205 }
206
207 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200208 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200209 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200210 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200211 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200212 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200213 }
214}
215
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300216static const struct cxsr_latency cxsr_latency_table[] = {
217 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
218 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
219 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
220 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
221 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
222
223 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
224 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
225 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
226 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
227 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
228
229 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
230 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
231 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
232 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
233 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
234
235 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
236 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
237 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
238 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
239 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
240
241 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
242 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
243 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
244 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
245 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
246
247 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
248 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
249 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
250 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
251 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
252};
253
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100254static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
255 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300256 int fsb,
257 int mem)
258{
259 const struct cxsr_latency *latency;
260 int i;
261
262 if (fsb == 0 || mem == 0)
263 return NULL;
264
265 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
266 latency = &cxsr_latency_table[i];
267 if (is_desktop == latency->is_desktop &&
268 is_ddr3 == latency->is_ddr3 &&
269 fsb == latency->fsb_freq && mem == latency->mem_freq)
270 return latency;
271 }
272
273 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
274
275 return NULL;
276}
277
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200278static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
279{
280 u32 val;
281
282 mutex_lock(&dev_priv->rps.hw_lock);
283
284 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
285 if (enable)
286 val &= ~FORCE_DDR_HIGH_FREQ;
287 else
288 val |= FORCE_DDR_HIGH_FREQ;
289 val &= ~FORCE_DDR_LOW_FREQ;
290 val |= FORCE_DDR_FREQ_REQ_ACK;
291 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
292
293 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
294 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
295 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
296
297 mutex_unlock(&dev_priv->rps.hw_lock);
298}
299
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200300static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
301{
302 u32 val;
303
304 mutex_lock(&dev_priv->rps.hw_lock);
305
306 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
307 if (enable)
308 val |= DSP_MAXFIFO_PM5_ENABLE;
309 else
310 val &= ~DSP_MAXFIFO_PM5_ENABLE;
311 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
312
313 mutex_unlock(&dev_priv->rps.hw_lock);
314}
315
Ville Syrjäläf4998962015-03-10 17:02:21 +0200316#define FW_WM(value, plane) \
317 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
318
Imre Deak5209b1f2014-07-01 12:36:17 +0300319void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300320{
Imre Deak5209b1f2014-07-01 12:36:17 +0300321 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300322
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100323 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300324 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300325 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300326 dev_priv->wm.vlv.cxsr = enable;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +0100327 } else if (IS_G4X(dev_priv) || IS_CRESTLINE(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300328 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300329 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200330 } else if (IS_PINEVIEW(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300331 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
332 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
333 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300334 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100335 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300336 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
337 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
338 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300339 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100340 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300341 /*
342 * FIXME can't find a bit like this for 915G, and
343 * and yet it does have the related watermark in
344 * FW_BLC_SELF. What's going on?
345 */
Imre Deak5209b1f2014-07-01 12:36:17 +0300346 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
347 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
348 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300349 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300350 } else {
351 return;
352 }
353
354 DRM_DEBUG_KMS("memory self-refresh is %s\n",
355 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300356}
357
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200358
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300359/*
360 * Latency for FIFO fetches is dependent on several factors:
361 * - memory configuration (speed, channels)
362 * - chipset
363 * - current MCH state
364 * It can be fairly high in some situations, so here we assume a fairly
365 * pessimal value. It's a tradeoff between extra memory fetches (if we
366 * set this value too high, the FIFO will fetch frequently to stay full)
367 * and power consumption (set it too low to save power and we might see
368 * FIFO underruns and display "flicker").
369 *
370 * A value of 5us seems to be a good balance; safe for very low end
371 * platforms but not overly aggressive on lower latency configs.
372 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100373static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300374
Ville Syrjäläb5004722015-03-05 21:19:47 +0200375#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
376 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
377
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200378static int vlv_get_fifo_size(struct drm_i915_private *dev_priv,
Ville Syrjäläb5004722015-03-05 21:19:47 +0200379 enum pipe pipe, int plane)
380{
Ville Syrjäläb5004722015-03-05 21:19:47 +0200381 int sprite0_start, sprite1_start, size;
382
383 switch (pipe) {
384 uint32_t dsparb, dsparb2, dsparb3;
385 case PIPE_A:
386 dsparb = I915_READ(DSPARB);
387 dsparb2 = I915_READ(DSPARB2);
388 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
389 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
390 break;
391 case PIPE_B:
392 dsparb = I915_READ(DSPARB);
393 dsparb2 = I915_READ(DSPARB2);
394 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
395 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
396 break;
397 case PIPE_C:
398 dsparb2 = I915_READ(DSPARB2);
399 dsparb3 = I915_READ(DSPARB3);
400 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
401 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
402 break;
403 default:
404 return 0;
405 }
406
407 switch (plane) {
408 case 0:
409 size = sprite0_start;
410 break;
411 case 1:
412 size = sprite1_start - sprite0_start;
413 break;
414 case 2:
415 size = 512 - 1 - sprite1_start;
416 break;
417 default:
418 return 0;
419 }
420
421 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
422 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
423 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
424 size);
425
426 return size;
427}
428
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200429static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300430{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300431 uint32_t dsparb = I915_READ(DSPARB);
432 int size;
433
434 size = dsparb & 0x7f;
435 if (plane)
436 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
437
438 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
439 plane ? "B" : "A", size);
440
441 return size;
442}
443
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200444static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300445{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300446 uint32_t dsparb = I915_READ(DSPARB);
447 int size;
448
449 size = dsparb & 0x1ff;
450 if (plane)
451 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
452 size >>= 1; /* Convert to cachelines */
453
454 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
455 plane ? "B" : "A", size);
456
457 return size;
458}
459
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200460static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300461{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300462 uint32_t dsparb = I915_READ(DSPARB);
463 int size;
464
465 size = dsparb & 0x7f;
466 size >>= 2; /* Convert to cachelines */
467
468 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
469 plane ? "B" : "A",
470 size);
471
472 return size;
473}
474
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300475/* Pineview has different values for various configs */
476static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300477 .fifo_size = PINEVIEW_DISPLAY_FIFO,
478 .max_wm = PINEVIEW_MAX_WM,
479 .default_wm = PINEVIEW_DFT_WM,
480 .guard_size = PINEVIEW_GUARD_WM,
481 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300482};
483static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300484 .fifo_size = PINEVIEW_DISPLAY_FIFO,
485 .max_wm = PINEVIEW_MAX_WM,
486 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
487 .guard_size = PINEVIEW_GUARD_WM,
488 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300489};
490static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300491 .fifo_size = PINEVIEW_CURSOR_FIFO,
492 .max_wm = PINEVIEW_CURSOR_MAX_WM,
493 .default_wm = PINEVIEW_CURSOR_DFT_WM,
494 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
495 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300496};
497static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300498 .fifo_size = PINEVIEW_CURSOR_FIFO,
499 .max_wm = PINEVIEW_CURSOR_MAX_WM,
500 .default_wm = PINEVIEW_CURSOR_DFT_WM,
501 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
502 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300503};
504static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300505 .fifo_size = G4X_FIFO_SIZE,
506 .max_wm = G4X_MAX_WM,
507 .default_wm = G4X_MAX_WM,
508 .guard_size = 2,
509 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300510};
511static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300512 .fifo_size = I965_CURSOR_FIFO,
513 .max_wm = I965_CURSOR_MAX_WM,
514 .default_wm = I965_CURSOR_DFT_WM,
515 .guard_size = 2,
516 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300517};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300518static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300519 .fifo_size = I965_CURSOR_FIFO,
520 .max_wm = I965_CURSOR_MAX_WM,
521 .default_wm = I965_CURSOR_DFT_WM,
522 .guard_size = 2,
523 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524};
525static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300526 .fifo_size = I945_FIFO_SIZE,
527 .max_wm = I915_MAX_WM,
528 .default_wm = 1,
529 .guard_size = 2,
530 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531};
532static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300533 .fifo_size = I915_FIFO_SIZE,
534 .max_wm = I915_MAX_WM,
535 .default_wm = 1,
536 .guard_size = 2,
537 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300538};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300539static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300540 .fifo_size = I855GM_FIFO_SIZE,
541 .max_wm = I915_MAX_WM,
542 .default_wm = 1,
543 .guard_size = 2,
544 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300545};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300546static const struct intel_watermark_params i830_bc_wm_info = {
547 .fifo_size = I855GM_FIFO_SIZE,
548 .max_wm = I915_MAX_WM/2,
549 .default_wm = 1,
550 .guard_size = 2,
551 .cacheline_size = I830_FIFO_LINE_SIZE,
552};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200553static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300554 .fifo_size = I830_FIFO_SIZE,
555 .max_wm = I915_MAX_WM,
556 .default_wm = 1,
557 .guard_size = 2,
558 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300559};
560
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300561/**
562 * intel_calculate_wm - calculate watermark level
563 * @clock_in_khz: pixel clock
564 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200565 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300566 * @latency_ns: memory latency for the platform
567 *
568 * Calculate the watermark level (the level at which the display plane will
569 * start fetching from memory again). Each chip has a different display
570 * FIFO size and allocation, so the caller needs to figure that out and pass
571 * in the correct intel_watermark_params structure.
572 *
573 * As the pixel clock runs, the FIFO will be drained at a rate that depends
574 * on the pixel size. When it reaches the watermark level, it'll start
575 * fetching FIFO line sized based chunks from memory until the FIFO fills
576 * past the watermark point. If the FIFO drains completely, a FIFO underrun
577 * will occur, and a display engine hang could result.
578 */
579static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
580 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200581 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300582 unsigned long latency_ns)
583{
584 long entries_required, wm_size;
585
586 /*
587 * Note: we need to make sure we don't overflow for various clock &
588 * latency values.
589 * clocks go from a few thousand to several hundred thousand.
590 * latency is usually a few thousand
591 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200592 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300593 1000;
594 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
595
596 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
597
598 wm_size = fifo_size - (entries_required + wm->guard_size);
599
600 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
601
602 /* Don't promote wm_size to unsigned... */
603 if (wm_size > (long)wm->max_wm)
604 wm_size = wm->max_wm;
605 if (wm_size <= 0)
606 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300607
608 /*
609 * Bspec seems to indicate that the value shouldn't be lower than
610 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
611 * Lets go for 8 which is the burst size since certain platforms
612 * already use a hardcoded 8 (which is what the spec says should be
613 * done).
614 */
615 if (wm_size <= 8)
616 wm_size = 8;
617
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300618 return wm_size;
619}
620
Ville Syrjäläefc26112016-10-31 22:37:04 +0200621static struct intel_crtc *single_enabled_crtc(struct drm_device *dev)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300622{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200623 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300624
Ville Syrjäläefc26112016-10-31 22:37:04 +0200625 for_each_intel_crtc(dev, crtc) {
626 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300627 if (enabled)
628 return NULL;
629 enabled = crtc;
630 }
631 }
632
633 return enabled;
634}
635
Ville Syrjälä432081b2016-10-31 22:37:03 +0200636static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300637{
Ville Syrjälä432081b2016-10-31 22:37:03 +0200638 struct drm_device *dev = unused_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100639 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200640 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300641 const struct cxsr_latency *latency;
642 u32 reg;
643 unsigned long wm;
644
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100645 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
646 dev_priv->is_ddr3,
647 dev_priv->fsb_freq,
648 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300649 if (!latency) {
650 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300651 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300652 return;
653 }
654
655 crtc = single_enabled_crtc(dev);
656 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200657 const struct drm_display_mode *adjusted_mode =
658 &crtc->config->base.adjusted_mode;
659 const struct drm_framebuffer *fb =
660 crtc->base.primary->state->fb;
661 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300662 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300663
664 /* Display SR */
665 wm = intel_calculate_wm(clock, &pineview_display_wm,
666 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200667 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300668 reg = I915_READ(DSPFW1);
669 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200670 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300671 I915_WRITE(DSPFW1, reg);
672 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
673
674 /* cursor SR */
675 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
676 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200677 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300678 reg = I915_READ(DSPFW3);
679 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200680 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300681 I915_WRITE(DSPFW3, reg);
682
683 /* Display HPLL off SR */
684 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
685 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200686 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300687 reg = I915_READ(DSPFW3);
688 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200689 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300690 I915_WRITE(DSPFW3, reg);
691
692 /* cursor HPLL off SR */
693 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
694 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200695 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300696 reg = I915_READ(DSPFW3);
697 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200698 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300699 I915_WRITE(DSPFW3, reg);
700 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
701
Imre Deak5209b1f2014-07-01 12:36:17 +0300702 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300703 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300704 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300705 }
706}
707
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200708static bool g4x_compute_wm0(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300709 int plane,
710 const struct intel_watermark_params *display,
711 int display_latency_ns,
712 const struct intel_watermark_params *cursor,
713 int cursor_latency_ns,
714 int *plane_wm,
715 int *cursor_wm)
716{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200717 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300718 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200719 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200720 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300721 int line_time_us, line_count;
722 int entries, tlb_miss;
723
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200724 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200725 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300726 *cursor_wm = cursor->guard_size;
727 *plane_wm = display->guard_size;
728 return false;
729 }
730
Ville Syrjäläefc26112016-10-31 22:37:04 +0200731 adjusted_mode = &crtc->config->base.adjusted_mode;
732 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100733 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800734 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200735 hdisplay = crtc->config->pipe_src_w;
736 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300737
738 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200739 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300740 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
741 if (tlb_miss > 0)
742 entries += tlb_miss;
743 entries = DIV_ROUND_UP(entries, display->cacheline_size);
744 *plane_wm = entries + display->guard_size;
745 if (*plane_wm > (int)display->max_wm)
746 *plane_wm = display->max_wm;
747
748 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200749 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300750 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200751 entries = line_count * crtc->base.cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300752 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
753 if (tlb_miss > 0)
754 entries += tlb_miss;
755 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
756 *cursor_wm = entries + cursor->guard_size;
757 if (*cursor_wm > (int)cursor->max_wm)
758 *cursor_wm = (int)cursor->max_wm;
759
760 return true;
761}
762
763/*
764 * Check the wm result.
765 *
766 * If any calculated watermark values is larger than the maximum value that
767 * can be programmed into the associated watermark register, that watermark
768 * must be disabled.
769 */
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200770static bool g4x_check_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300771 int display_wm, int cursor_wm,
772 const struct intel_watermark_params *display,
773 const struct intel_watermark_params *cursor)
774{
775 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
776 display_wm, cursor_wm);
777
778 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100779 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300780 display_wm, display->max_wm);
781 return false;
782 }
783
784 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100785 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300786 cursor_wm, cursor->max_wm);
787 return false;
788 }
789
790 if (!(display_wm || cursor_wm)) {
791 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
792 return false;
793 }
794
795 return true;
796}
797
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200798static bool g4x_compute_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300799 int plane,
800 int latency_ns,
801 const struct intel_watermark_params *display,
802 const struct intel_watermark_params *cursor,
803 int *display_wm, int *cursor_wm)
804{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200805 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300806 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200807 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200808 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300809 unsigned long line_time_us;
810 int line_count, line_size;
811 int small, large;
812 int entries;
813
814 if (!latency_ns) {
815 *display_wm = *cursor_wm = 0;
816 return false;
817 }
818
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200819 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200820 adjusted_mode = &crtc->config->base.adjusted_mode;
821 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100822 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800823 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200824 hdisplay = crtc->config->pipe_src_w;
825 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300826
Ville Syrjälä922044c2014-02-14 14:18:57 +0200827 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300828 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200829 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300830
831 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200832 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300833 large = line_count * line_size;
834
835 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
836 *display_wm = entries + display->guard_size;
837
838 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläefc26112016-10-31 22:37:04 +0200839 entries = line_count * cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300840 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
841 *cursor_wm = entries + cursor->guard_size;
842
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200843 return g4x_check_srwm(dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300844 *display_wm, *cursor_wm,
845 display, cursor);
846}
847
Ville Syrjälä15665972015-03-10 16:16:28 +0200848#define FW_WM_VLV(value, plane) \
849 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
850
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200851static void vlv_write_wm_values(struct intel_crtc *crtc,
852 const struct vlv_wm_values *wm)
853{
854 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
855 enum pipe pipe = crtc->pipe;
856
857 I915_WRITE(VLV_DDL(pipe),
858 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
859 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
860 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
861 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
862
Ville Syrjäläae801522015-03-05 21:19:49 +0200863 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200864 FW_WM(wm->sr.plane, SR) |
865 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
866 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
867 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200868 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200869 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
870 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
871 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200872 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200873 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200874
875 if (IS_CHERRYVIEW(dev_priv)) {
876 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200877 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
878 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200879 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200880 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
881 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200882 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200883 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
884 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200885 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200886 FW_WM(wm->sr.plane >> 9, SR_HI) |
887 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
888 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
889 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
890 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
891 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
892 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
893 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
894 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
895 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200896 } else {
897 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200898 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
899 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200900 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200901 FW_WM(wm->sr.plane >> 9, SR_HI) |
902 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
903 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
904 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
905 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
906 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
907 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200908 }
909
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300910 /* zero (unused) WM1 watermarks */
911 I915_WRITE(DSPFW4, 0);
912 I915_WRITE(DSPFW5, 0);
913 I915_WRITE(DSPFW6, 0);
914 I915_WRITE(DSPHOWM1, 0);
915
Ville Syrjäläae801522015-03-05 21:19:49 +0200916 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200917}
918
Ville Syrjälä15665972015-03-10 16:16:28 +0200919#undef FW_WM_VLV
920
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300921enum vlv_wm_level {
922 VLV_WM_LEVEL_PM2,
923 VLV_WM_LEVEL_PM5,
924 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300925};
926
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300927/* latency must be in 0.1us units. */
928static unsigned int vlv_wm_method2(unsigned int pixel_rate,
929 unsigned int pipe_htotal,
930 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200931 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300932 unsigned int latency)
933{
934 unsigned int ret;
935
936 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200937 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300938 ret = DIV_ROUND_UP(ret, 64);
939
940 return ret;
941}
942
943static void vlv_setup_wm_latency(struct drm_device *dev)
944{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100945 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300946
947 /* all latencies in usec */
948 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
949
Ville Syrjälä58590c12015-09-08 21:05:12 +0300950 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
951
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300952 if (IS_CHERRYVIEW(dev_priv)) {
953 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
954 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300955
956 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300957 }
958}
959
960static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
961 struct intel_crtc *crtc,
962 const struct intel_plane_state *state,
963 int level)
964{
965 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläac484962016-01-20 21:05:26 +0200966 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300967
968 if (dev_priv->wm.pri_latency[level] == 0)
969 return USHRT_MAX;
970
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300971 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300972 return 0;
973
Ville Syrjäläac484962016-01-20 21:05:26 +0200974 cpp = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300975 clock = crtc->config->base.adjusted_mode.crtc_clock;
976 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
977 width = crtc->config->pipe_src_w;
978 if (WARN_ON(htotal == 0))
979 htotal = 1;
980
981 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
982 /*
983 * FIXME the formula gives values that are
984 * too big for the cursor FIFO, and hence we
985 * would never be able to use cursors. For
986 * now just hardcode the watermark.
987 */
988 wm = 63;
989 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +0200990 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300991 dev_priv->wm.pri_latency[level] * 10);
992 }
993
994 return min_t(int, wm, USHRT_MAX);
995}
996
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +0300997static void vlv_compute_fifo(struct intel_crtc *crtc)
998{
999 struct drm_device *dev = crtc->base.dev;
1000 struct vlv_wm_state *wm_state = &crtc->wm_state;
1001 struct intel_plane *plane;
1002 unsigned int total_rate = 0;
1003 const int fifo_size = 512 - 1;
1004 int fifo_extra, fifo_left = fifo_size;
1005
1006 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1007 struct intel_plane_state *state =
1008 to_intel_plane_state(plane->base.state);
1009
1010 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1011 continue;
1012
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001013 if (state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001014 wm_state->num_active_planes++;
1015 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1016 }
1017 }
1018
1019 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1020 struct intel_plane_state *state =
1021 to_intel_plane_state(plane->base.state);
1022 unsigned int rate;
1023
1024 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1025 plane->wm.fifo_size = 63;
1026 continue;
1027 }
1028
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001029 if (!state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001030 plane->wm.fifo_size = 0;
1031 continue;
1032 }
1033
1034 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1035 plane->wm.fifo_size = fifo_size * rate / total_rate;
1036 fifo_left -= plane->wm.fifo_size;
1037 }
1038
1039 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1040
1041 /* spread the remainder evenly */
1042 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1043 int plane_extra;
1044
1045 if (fifo_left == 0)
1046 break;
1047
1048 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1049 continue;
1050
1051 /* give it all to the first plane if none are active */
1052 if (plane->wm.fifo_size == 0 &&
1053 wm_state->num_active_planes)
1054 continue;
1055
1056 plane_extra = min(fifo_extra, fifo_left);
1057 plane->wm.fifo_size += plane_extra;
1058 fifo_left -= plane_extra;
1059 }
1060
1061 WARN_ON(fifo_left != 0);
1062}
1063
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001064static void vlv_invert_wms(struct intel_crtc *crtc)
1065{
1066 struct vlv_wm_state *wm_state = &crtc->wm_state;
1067 int level;
1068
1069 for (level = 0; level < wm_state->num_levels; level++) {
1070 struct drm_device *dev = crtc->base.dev;
1071 const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1072 struct intel_plane *plane;
1073
1074 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1075 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1076
1077 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1078 switch (plane->base.type) {
1079 int sprite;
1080 case DRM_PLANE_TYPE_CURSOR:
1081 wm_state->wm[level].cursor = plane->wm.fifo_size -
1082 wm_state->wm[level].cursor;
1083 break;
1084 case DRM_PLANE_TYPE_PRIMARY:
1085 wm_state->wm[level].primary = plane->wm.fifo_size -
1086 wm_state->wm[level].primary;
1087 break;
1088 case DRM_PLANE_TYPE_OVERLAY:
1089 sprite = plane->plane;
1090 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1091 wm_state->wm[level].sprite[sprite];
1092 break;
1093 }
1094 }
1095 }
1096}
1097
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001098static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001099{
1100 struct drm_device *dev = crtc->base.dev;
1101 struct vlv_wm_state *wm_state = &crtc->wm_state;
1102 struct intel_plane *plane;
1103 int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1104 int level;
1105
1106 memset(wm_state, 0, sizeof(*wm_state));
1107
Ville Syrjälä852eb002015-06-24 22:00:07 +03001108 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001109 wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001110
1111 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001112
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001113 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001114
1115 if (wm_state->num_active_planes != 1)
1116 wm_state->cxsr = false;
1117
1118 if (wm_state->cxsr) {
1119 for (level = 0; level < wm_state->num_levels; level++) {
1120 wm_state->sr[level].plane = sr_fifo_size;
1121 wm_state->sr[level].cursor = 63;
1122 }
1123 }
1124
1125 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1126 struct intel_plane_state *state =
1127 to_intel_plane_state(plane->base.state);
1128
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001129 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001130 continue;
1131
1132 /* normal watermarks */
1133 for (level = 0; level < wm_state->num_levels; level++) {
1134 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1135 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1136
1137 /* hack */
1138 if (WARN_ON(level == 0 && wm > max_wm))
1139 wm = max_wm;
1140
1141 if (wm > plane->wm.fifo_size)
1142 break;
1143
1144 switch (plane->base.type) {
1145 int sprite;
1146 case DRM_PLANE_TYPE_CURSOR:
1147 wm_state->wm[level].cursor = wm;
1148 break;
1149 case DRM_PLANE_TYPE_PRIMARY:
1150 wm_state->wm[level].primary = wm;
1151 break;
1152 case DRM_PLANE_TYPE_OVERLAY:
1153 sprite = plane->plane;
1154 wm_state->wm[level].sprite[sprite] = wm;
1155 break;
1156 }
1157 }
1158
1159 wm_state->num_levels = level;
1160
1161 if (!wm_state->cxsr)
1162 continue;
1163
1164 /* maxfifo watermarks */
1165 switch (plane->base.type) {
1166 int sprite, level;
1167 case DRM_PLANE_TYPE_CURSOR:
1168 for (level = 0; level < wm_state->num_levels; level++)
1169 wm_state->sr[level].cursor =
Thomas Daniel5a37ed02015-10-23 14:55:38 +01001170 wm_state->wm[level].cursor;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001171 break;
1172 case DRM_PLANE_TYPE_PRIMARY:
1173 for (level = 0; level < wm_state->num_levels; level++)
1174 wm_state->sr[level].plane =
1175 min(wm_state->sr[level].plane,
1176 wm_state->wm[level].primary);
1177 break;
1178 case DRM_PLANE_TYPE_OVERLAY:
1179 sprite = plane->plane;
1180 for (level = 0; level < wm_state->num_levels; level++)
1181 wm_state->sr[level].plane =
1182 min(wm_state->sr[level].plane,
1183 wm_state->wm[level].sprite[sprite]);
1184 break;
1185 }
1186 }
1187
1188 /* clear any (partially) filled invalid levels */
Ville Syrjälä58590c12015-09-08 21:05:12 +03001189 for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001190 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1191 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1192 }
1193
1194 vlv_invert_wms(crtc);
1195}
1196
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001197#define VLV_FIFO(plane, value) \
1198 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1199
1200static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1201{
1202 struct drm_device *dev = crtc->base.dev;
1203 struct drm_i915_private *dev_priv = to_i915(dev);
1204 struct intel_plane *plane;
1205 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1206
1207 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1208 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1209 WARN_ON(plane->wm.fifo_size != 63);
1210 continue;
1211 }
1212
1213 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1214 sprite0_start = plane->wm.fifo_size;
1215 else if (plane->plane == 0)
1216 sprite1_start = sprite0_start + plane->wm.fifo_size;
1217 else
1218 fifo_size = sprite1_start + plane->wm.fifo_size;
1219 }
1220
1221 WARN_ON(fifo_size != 512 - 1);
1222
1223 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1224 pipe_name(crtc->pipe), sprite0_start,
1225 sprite1_start, fifo_size);
1226
1227 switch (crtc->pipe) {
1228 uint32_t dsparb, dsparb2, dsparb3;
1229 case PIPE_A:
1230 dsparb = I915_READ(DSPARB);
1231 dsparb2 = I915_READ(DSPARB2);
1232
1233 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1234 VLV_FIFO(SPRITEB, 0xff));
1235 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1236 VLV_FIFO(SPRITEB, sprite1_start));
1237
1238 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1239 VLV_FIFO(SPRITEB_HI, 0x1));
1240 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1241 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1242
1243 I915_WRITE(DSPARB, dsparb);
1244 I915_WRITE(DSPARB2, dsparb2);
1245 break;
1246 case PIPE_B:
1247 dsparb = I915_READ(DSPARB);
1248 dsparb2 = I915_READ(DSPARB2);
1249
1250 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1251 VLV_FIFO(SPRITED, 0xff));
1252 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1253 VLV_FIFO(SPRITED, sprite1_start));
1254
1255 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1256 VLV_FIFO(SPRITED_HI, 0xff));
1257 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1258 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1259
1260 I915_WRITE(DSPARB, dsparb);
1261 I915_WRITE(DSPARB2, dsparb2);
1262 break;
1263 case PIPE_C:
1264 dsparb3 = I915_READ(DSPARB3);
1265 dsparb2 = I915_READ(DSPARB2);
1266
1267 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1268 VLV_FIFO(SPRITEF, 0xff));
1269 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1270 VLV_FIFO(SPRITEF, sprite1_start));
1271
1272 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1273 VLV_FIFO(SPRITEF_HI, 0xff));
1274 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1275 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1276
1277 I915_WRITE(DSPARB3, dsparb3);
1278 I915_WRITE(DSPARB2, dsparb2);
1279 break;
1280 default:
1281 break;
1282 }
1283}
1284
1285#undef VLV_FIFO
1286
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001287static void vlv_merge_wm(struct drm_device *dev,
1288 struct vlv_wm_values *wm)
1289{
1290 struct intel_crtc *crtc;
1291 int num_active_crtcs = 0;
1292
Ville Syrjälä58590c12015-09-08 21:05:12 +03001293 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001294 wm->cxsr = true;
1295
1296 for_each_intel_crtc(dev, crtc) {
1297 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1298
1299 if (!crtc->active)
1300 continue;
1301
1302 if (!wm_state->cxsr)
1303 wm->cxsr = false;
1304
1305 num_active_crtcs++;
1306 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1307 }
1308
1309 if (num_active_crtcs != 1)
1310 wm->cxsr = false;
1311
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001312 if (num_active_crtcs > 1)
1313 wm->level = VLV_WM_LEVEL_PM2;
1314
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001315 for_each_intel_crtc(dev, crtc) {
1316 struct vlv_wm_state *wm_state = &crtc->wm_state;
1317 enum pipe pipe = crtc->pipe;
1318
1319 if (!crtc->active)
1320 continue;
1321
1322 wm->pipe[pipe] = wm_state->wm[wm->level];
1323 if (wm->cxsr)
1324 wm->sr = wm_state->sr[wm->level];
1325
1326 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1327 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1328 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1329 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1330 }
1331}
1332
Ville Syrjälä432081b2016-10-31 22:37:03 +02001333static void vlv_update_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001334{
Ville Syrjälä432081b2016-10-31 22:37:03 +02001335 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001336 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001337 enum pipe pipe = crtc->pipe;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001338 struct vlv_wm_values wm = {};
1339
Ville Syrjälä432081b2016-10-31 22:37:03 +02001340 vlv_compute_wm(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001341 vlv_merge_wm(dev, &wm);
1342
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001343 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1344 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001345 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001346 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001347 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001348
1349 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1350 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1351 chv_set_memory_dvfs(dev_priv, false);
1352
1353 if (wm.level < VLV_WM_LEVEL_PM5 &&
1354 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1355 chv_set_memory_pm5(dev_priv, false);
1356
Ville Syrjälä852eb002015-06-24 22:00:07 +03001357 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001358 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001359
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001360 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001361 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001362
Ville Syrjälä432081b2016-10-31 22:37:03 +02001363 vlv_write_wm_values(crtc, &wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001364
1365 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1366 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1367 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1368 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1369 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1370
Ville Syrjälä852eb002015-06-24 22:00:07 +03001371 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001372 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001373
1374 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1375 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1376 chv_set_memory_pm5(dev_priv, true);
1377
1378 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1379 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1380 chv_set_memory_dvfs(dev_priv, true);
1381
1382 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001383}
1384
Ville Syrjäläae801522015-03-05 21:19:49 +02001385#define single_plane_enabled(mask) is_power_of_2(mask)
1386
Ville Syrjälä432081b2016-10-31 22:37:03 +02001387static void g4x_update_wm(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001388{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001389 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001390 static const int sr_latency_ns = 12000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001391 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1392 int plane_sr, cursor_sr;
1393 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001394 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001395
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001396 if (g4x_compute_wm0(dev_priv, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001397 &g4x_wm_info, pessimal_latency_ns,
1398 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001399 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001400 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001401
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001402 if (g4x_compute_wm0(dev_priv, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001403 &g4x_wm_info, pessimal_latency_ns,
1404 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001405 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001406 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001407
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001408 if (single_plane_enabled(enabled) &&
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001409 g4x_compute_srwm(dev_priv, ffs(enabled) - 1,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001410 sr_latency_ns,
1411 &g4x_wm_info,
1412 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001413 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001414 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001415 } else {
Imre Deak98584252014-06-13 14:54:20 +03001416 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001417 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001418 plane_sr = cursor_sr = 0;
1419 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001420
Ville Syrjäläa5043452014-06-28 02:04:18 +03001421 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1422 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001423 planea_wm, cursora_wm,
1424 planeb_wm, cursorb_wm,
1425 plane_sr, cursor_sr);
1426
1427 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001428 FW_WM(plane_sr, SR) |
1429 FW_WM(cursorb_wm, CURSORB) |
1430 FW_WM(planeb_wm, PLANEB) |
1431 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001432 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001433 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001434 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001435 /* HPLL off in SR has some issues on G4x... disable it */
1436 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001437 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001438 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001439
1440 if (cxsr_enabled)
1441 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001442}
1443
Ville Syrjälä432081b2016-10-31 22:37:03 +02001444static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001445{
Ville Syrjälä432081b2016-10-31 22:37:03 +02001446 struct drm_device *dev = unused_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001447 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001448 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001449 int srwm = 1;
1450 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001451 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001452
1453 /* Calc sr entries for one plane configs */
1454 crtc = single_enabled_crtc(dev);
1455 if (crtc) {
1456 /* self-refresh has much higher latency */
1457 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001458 const struct drm_display_mode *adjusted_mode =
1459 &crtc->config->base.adjusted_mode;
1460 const struct drm_framebuffer *fb =
1461 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001462 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001463 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001464 int hdisplay = crtc->config->pipe_src_w;
1465 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001466 unsigned long line_time_us;
1467 int entries;
1468
Ville Syrjälä922044c2014-02-14 14:18:57 +02001469 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001470
1471 /* Use ns/us then divide to preserve precision */
1472 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001473 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001474 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1475 srwm = I965_FIFO_SIZE - entries;
1476 if (srwm < 0)
1477 srwm = 1;
1478 srwm &= 0x1ff;
1479 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1480 entries, srwm);
1481
1482 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläefc26112016-10-31 22:37:04 +02001483 cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001484 entries = DIV_ROUND_UP(entries,
1485 i965_cursor_wm_info.cacheline_size);
1486 cursor_sr = i965_cursor_wm_info.fifo_size -
1487 (entries + i965_cursor_wm_info.guard_size);
1488
1489 if (cursor_sr > i965_cursor_wm_info.max_wm)
1490 cursor_sr = i965_cursor_wm_info.max_wm;
1491
1492 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1493 "cursor %d\n", srwm, cursor_sr);
1494
Imre Deak98584252014-06-13 14:54:20 +03001495 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001496 } else {
Imre Deak98584252014-06-13 14:54:20 +03001497 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001498 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001499 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001500 }
1501
1502 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1503 srwm);
1504
1505 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001506 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1507 FW_WM(8, CURSORB) |
1508 FW_WM(8, PLANEB) |
1509 FW_WM(8, PLANEA));
1510 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1511 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001512 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001513 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001514
1515 if (cxsr_enabled)
1516 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001517}
1518
Ville Syrjäläf4998962015-03-10 17:02:21 +02001519#undef FW_WM
1520
Ville Syrjälä432081b2016-10-31 22:37:03 +02001521static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001522{
Ville Syrjälä432081b2016-10-31 22:37:03 +02001523 struct drm_device *dev = unused_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001524 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001525 const struct intel_watermark_params *wm_info;
1526 uint32_t fwater_lo;
1527 uint32_t fwater_hi;
1528 int cwm, srwm = 1;
1529 int fifo_size;
1530 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001531 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001532
1533 if (IS_I945GM(dev))
1534 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001535 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001536 wm_info = &i915_wm_info;
1537 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001538 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001539
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001540 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001541 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001542 if (intel_crtc_active(crtc)) {
1543 const struct drm_display_mode *adjusted_mode =
1544 &crtc->config->base.adjusted_mode;
1545 const struct drm_framebuffer *fb =
1546 crtc->base.primary->state->fb;
1547 int cpp;
1548
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001549 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001550 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001551 else
1552 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001553
Damien Lespiau241bfc32013-09-25 16:45:37 +01001554 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001555 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001556 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001557 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001558 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001559 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001560 if (planea_wm > (long)wm_info->max_wm)
1561 planea_wm = wm_info->max_wm;
1562 }
1563
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001564 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001565 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001566
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001567 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001568 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001569 if (intel_crtc_active(crtc)) {
1570 const struct drm_display_mode *adjusted_mode =
1571 &crtc->config->base.adjusted_mode;
1572 const struct drm_framebuffer *fb =
1573 crtc->base.primary->state->fb;
1574 int cpp;
1575
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001576 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001577 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001578 else
1579 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001580
Damien Lespiau241bfc32013-09-25 16:45:37 +01001581 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001582 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001583 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001584 if (enabled == NULL)
1585 enabled = crtc;
1586 else
1587 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001588 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001589 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001590 if (planeb_wm > (long)wm_info->max_wm)
1591 planeb_wm = wm_info->max_wm;
1592 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001593
1594 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1595
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001596 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001597 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001598
Ville Syrjäläefc26112016-10-31 22:37:04 +02001599 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001600
1601 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001602 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001603 enabled = NULL;
1604 }
1605
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001606 /*
1607 * Overlay gets an aggressive default since video jitter is bad.
1608 */
1609 cwm = 2;
1610
1611 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001612 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001613
1614 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02001615 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001616 /* self-refresh has much higher latency */
1617 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001618 const struct drm_display_mode *adjusted_mode =
1619 &enabled->config->base.adjusted_mode;
1620 const struct drm_framebuffer *fb =
1621 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001622 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001623 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001624 int hdisplay = enabled->config->pipe_src_w;
1625 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001626 unsigned long line_time_us;
1627 int entries;
1628
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001629 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001630 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001631 else
1632 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001633
Ville Syrjälä922044c2014-02-14 14:18:57 +02001634 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001635
1636 /* Use ns/us then divide to preserve precision */
1637 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001638 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001639 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1640 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1641 srwm = wm_info->fifo_size - entries;
1642 if (srwm < 0)
1643 srwm = 1;
1644
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001645 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001646 I915_WRITE(FW_BLC_SELF,
1647 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001648 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001649 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1650 }
1651
1652 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1653 planea_wm, planeb_wm, cwm, srwm);
1654
1655 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1656 fwater_hi = (cwm & 0x1f);
1657
1658 /* Set request length to 8 cachelines per fetch */
1659 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1660 fwater_hi = fwater_hi | (1 << 8);
1661
1662 I915_WRITE(FW_BLC, fwater_lo);
1663 I915_WRITE(FW_BLC2, fwater_hi);
1664
Imre Deak5209b1f2014-07-01 12:36:17 +03001665 if (enabled)
1666 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001667}
1668
Ville Syrjälä432081b2016-10-31 22:37:03 +02001669static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001670{
Ville Syrjälä432081b2016-10-31 22:37:03 +02001671 struct drm_device *dev = unused_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001672 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001673 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001674 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001675 uint32_t fwater_lo;
1676 int planea_wm;
1677
1678 crtc = single_enabled_crtc(dev);
1679 if (crtc == NULL)
1680 return;
1681
Ville Syrjäläefc26112016-10-31 22:37:04 +02001682 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001683 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001684 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001685 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001686 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001687 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1688 fwater_lo |= (3<<8) | planea_wm;
1689
1690 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1691
1692 I915_WRITE(FW_BLC, fwater_lo);
1693}
1694
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001695uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001696{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001697 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001698
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001699 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001700
1701 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1702 * adjust the pixel_rate here. */
1703
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001704 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001705 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001706 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001707
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001708 pipe_w = pipe_config->pipe_src_w;
1709 pipe_h = pipe_config->pipe_src_h;
1710
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001711 pfit_w = (pfit_size >> 16) & 0xFFFF;
1712 pfit_h = pfit_size & 0xFFFF;
1713 if (pipe_w < pfit_w)
1714 pipe_w = pfit_w;
1715 if (pipe_h < pfit_h)
1716 pipe_h = pfit_h;
1717
Matt Roper15126882015-12-03 11:37:40 -08001718 if (WARN_ON(!pfit_w || !pfit_h))
1719 return pixel_rate;
1720
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001721 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1722 pfit_w * pfit_h);
1723 }
1724
1725 return pixel_rate;
1726}
1727
Ville Syrjälä37126462013-08-01 16:18:55 +03001728/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001729static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001730{
1731 uint64_t ret;
1732
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001733 if (WARN(latency == 0, "Latency value missing\n"))
1734 return UINT_MAX;
1735
Ville Syrjäläac484962016-01-20 21:05:26 +02001736 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001737 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1738
1739 return ret;
1740}
1741
Ville Syrjälä37126462013-08-01 16:18:55 +03001742/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001743static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001744 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001745 uint32_t latency)
1746{
1747 uint32_t ret;
1748
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001749 if (WARN(latency == 0, "Latency value missing\n"))
1750 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001751 if (WARN_ON(!pipe_htotal))
1752 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001753
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001754 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001755 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001756 ret = DIV_ROUND_UP(ret, 64) + 2;
1757 return ret;
1758}
1759
Ville Syrjälä23297042013-07-05 11:57:17 +03001760static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001761 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001762{
Matt Roper15126882015-12-03 11:37:40 -08001763 /*
1764 * Neither of these should be possible since this function shouldn't be
1765 * called if the CRTC is off or the plane is invisible. But let's be
1766 * extra paranoid to avoid a potential divide-by-zero if we screw up
1767 * elsewhere in the driver.
1768 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001769 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001770 return 0;
1771 if (WARN_ON(!horiz_pixels))
1772 return 0;
1773
Ville Syrjäläac484962016-01-20 21:05:26 +02001774 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001775}
1776
Imre Deak820c1982013-12-17 14:46:36 +02001777struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001778 uint16_t pri;
1779 uint16_t spr;
1780 uint16_t cur;
1781 uint16_t fbc;
1782};
1783
Ville Syrjälä37126462013-08-01 16:18:55 +03001784/*
1785 * For both WM_PIPE and WM_LP.
1786 * mem_value must be in 0.1us units.
1787 */
Matt Roper7221fc32015-09-24 15:53:08 -07001788static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001789 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001790 uint32_t mem_value,
1791 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001792{
Ville Syrjäläac484962016-01-20 21:05:26 +02001793 int cpp = pstate->base.fb ?
1794 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001795 uint32_t method1, method2;
1796
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001797 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001798 return 0;
1799
Ville Syrjäläac484962016-01-20 21:05:26 +02001800 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001801
1802 if (!is_lp)
1803 return method1;
1804
Matt Roper7221fc32015-09-24 15:53:08 -07001805 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1806 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001807 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001808 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001809
1810 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001811}
1812
Ville Syrjälä37126462013-08-01 16:18:55 +03001813/*
1814 * For both WM_PIPE and WM_LP.
1815 * mem_value must be in 0.1us units.
1816 */
Matt Roper7221fc32015-09-24 15:53:08 -07001817static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001818 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001819 uint32_t mem_value)
1820{
Ville Syrjäläac484962016-01-20 21:05:26 +02001821 int cpp = pstate->base.fb ?
1822 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001823 uint32_t method1, method2;
1824
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001825 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001826 return 0;
1827
Ville Syrjäläac484962016-01-20 21:05:26 +02001828 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001829 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1830 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001831 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001832 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001833 return min(method1, method2);
1834}
1835
Ville Syrjälä37126462013-08-01 16:18:55 +03001836/*
1837 * For both WM_PIPE and WM_LP.
1838 * mem_value must be in 0.1us units.
1839 */
Matt Roper7221fc32015-09-24 15:53:08 -07001840static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001841 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001842 uint32_t mem_value)
1843{
Matt Roperb2435692016-02-02 22:06:51 -08001844 /*
1845 * We treat the cursor plane as always-on for the purposes of watermark
1846 * calculation. Until we have two-stage watermark programming merged,
1847 * this is necessary to avoid flickering.
1848 */
1849 int cpp = 4;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001850 int width = pstate->base.visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001851
Matt Roperb2435692016-02-02 22:06:51 -08001852 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001853 return 0;
1854
Matt Roper7221fc32015-09-24 15:53:08 -07001855 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1856 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001857 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001858}
1859
Paulo Zanonicca32e92013-05-31 11:45:06 -03001860/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001861static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001862 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001863 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001864{
Ville Syrjäläac484962016-01-20 21:05:26 +02001865 int cpp = pstate->base.fb ?
1866 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001867
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001868 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001869 return 0;
1870
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001871 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001872}
1873
Ville Syrjälä158ae642013-08-07 13:28:19 +03001874static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1875{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001876 if (INTEL_INFO(dev)->gen >= 8)
1877 return 3072;
1878 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001879 return 768;
1880 else
1881 return 512;
1882}
1883
Ville Syrjälä4e975082014-03-07 18:32:11 +02001884static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1885 int level, bool is_sprite)
1886{
1887 if (INTEL_INFO(dev)->gen >= 8)
1888 /* BDW primary/sprite plane watermarks */
1889 return level == 0 ? 255 : 2047;
1890 else if (INTEL_INFO(dev)->gen >= 7)
1891 /* IVB/HSW primary/sprite plane watermarks */
1892 return level == 0 ? 127 : 1023;
1893 else if (!is_sprite)
1894 /* ILK/SNB primary plane watermarks */
1895 return level == 0 ? 127 : 511;
1896 else
1897 /* ILK/SNB sprite plane watermarks */
1898 return level == 0 ? 63 : 255;
1899}
1900
1901static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1902 int level)
1903{
1904 if (INTEL_INFO(dev)->gen >= 7)
1905 return level == 0 ? 63 : 255;
1906 else
1907 return level == 0 ? 31 : 63;
1908}
1909
1910static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1911{
1912 if (INTEL_INFO(dev)->gen >= 8)
1913 return 31;
1914 else
1915 return 15;
1916}
1917
Ville Syrjälä158ae642013-08-07 13:28:19 +03001918/* Calculate the maximum primary/sprite plane watermark */
1919static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1920 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001921 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001922 enum intel_ddb_partitioning ddb_partitioning,
1923 bool is_sprite)
1924{
1925 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001926
1927 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001928 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001929 return 0;
1930
1931 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001932 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001933 fifo_size /= INTEL_INFO(dev)->num_pipes;
1934
1935 /*
1936 * For some reason the non self refresh
1937 * FIFO size is only half of the self
1938 * refresh FIFO size on ILK/SNB.
1939 */
1940 if (INTEL_INFO(dev)->gen <= 6)
1941 fifo_size /= 2;
1942 }
1943
Ville Syrjälä240264f2013-08-07 13:29:12 +03001944 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001945 /* level 0 is always calculated with 1:1 split */
1946 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1947 if (is_sprite)
1948 fifo_size *= 5;
1949 fifo_size /= 6;
1950 } else {
1951 fifo_size /= 2;
1952 }
1953 }
1954
1955 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001956 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001957}
1958
1959/* Calculate the maximum cursor plane watermark */
1960static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001961 int level,
1962 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001963{
1964 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001965 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001966 return 64;
1967
1968 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001969 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001970}
1971
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001972static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001973 int level,
1974 const struct intel_wm_config *config,
1975 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001976 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001977{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001978 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1979 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1980 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001981 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001982}
1983
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001984static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1985 int level,
1986 struct ilk_wm_maximums *max)
1987{
1988 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1989 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1990 max->cur = ilk_cursor_wm_reg_max(dev, level);
1991 max->fbc = ilk_fbc_wm_reg_max(dev);
1992}
1993
Ville Syrjäläd9395652013-10-09 19:18:10 +03001994static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001995 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001996 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001997{
1998 bool ret;
1999
2000 /* already determined to be invalid? */
2001 if (!result->enable)
2002 return false;
2003
2004 result->enable = result->pri_val <= max->pri &&
2005 result->spr_val <= max->spr &&
2006 result->cur_val <= max->cur;
2007
2008 ret = result->enable;
2009
2010 /*
2011 * HACK until we can pre-compute everything,
2012 * and thus fail gracefully if LP0 watermarks
2013 * are exceeded...
2014 */
2015 if (level == 0 && !result->enable) {
2016 if (result->pri_val > max->pri)
2017 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2018 level, result->pri_val, max->pri);
2019 if (result->spr_val > max->spr)
2020 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2021 level, result->spr_val, max->spr);
2022 if (result->cur_val > max->cur)
2023 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2024 level, result->cur_val, max->cur);
2025
2026 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2027 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2028 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2029 result->enable = true;
2030 }
2031
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002032 return ret;
2033}
2034
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002035static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002036 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002037 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002038 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002039 struct intel_plane_state *pristate,
2040 struct intel_plane_state *sprstate,
2041 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002042 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002043{
2044 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2045 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2046 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2047
2048 /* WM1+ latency values stored in 0.5us units */
2049 if (level > 0) {
2050 pri_latency *= 5;
2051 spr_latency *= 5;
2052 cur_latency *= 5;
2053 }
2054
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002055 if (pristate) {
2056 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2057 pri_latency, level);
2058 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2059 }
2060
2061 if (sprstate)
2062 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2063
2064 if (curstate)
2065 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2066
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002067 result->enable = true;
2068}
2069
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002070static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002071hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002072{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002073 const struct intel_atomic_state *intel_state =
2074 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002075 const struct drm_display_mode *adjusted_mode =
2076 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002077 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002078
Matt Roperee91a152015-12-03 11:37:39 -08002079 if (!cstate->base.active)
2080 return 0;
2081 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2082 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002083 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002084 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002085
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002086 /* The WM are computed with base on how long it takes to fill a single
2087 * row at the given clock rate, multiplied by 8.
2088 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002089 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2090 adjusted_mode->crtc_clock);
2091 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002092 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002093
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002094 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2095 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002096}
2097
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002098static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002099{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002100 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002101
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002102 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002103 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002104 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002105 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002106
2107 /* read the first set of memory latencies[0:3] */
2108 val = 0; /* data0 to be programmed to 0 for first set */
2109 mutex_lock(&dev_priv->rps.hw_lock);
2110 ret = sandybridge_pcode_read(dev_priv,
2111 GEN9_PCODE_READ_MEM_LATENCY,
2112 &val);
2113 mutex_unlock(&dev_priv->rps.hw_lock);
2114
2115 if (ret) {
2116 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2117 return;
2118 }
2119
2120 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2121 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2122 GEN9_MEM_LATENCY_LEVEL_MASK;
2123 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2124 GEN9_MEM_LATENCY_LEVEL_MASK;
2125 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2126 GEN9_MEM_LATENCY_LEVEL_MASK;
2127
2128 /* read the second set of memory latencies[4:7] */
2129 val = 1; /* data0 to be programmed to 1 for second set */
2130 mutex_lock(&dev_priv->rps.hw_lock);
2131 ret = sandybridge_pcode_read(dev_priv,
2132 GEN9_PCODE_READ_MEM_LATENCY,
2133 &val);
2134 mutex_unlock(&dev_priv->rps.hw_lock);
2135 if (ret) {
2136 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2137 return;
2138 }
2139
2140 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2141 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2142 GEN9_MEM_LATENCY_LEVEL_MASK;
2143 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2144 GEN9_MEM_LATENCY_LEVEL_MASK;
2145 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2146 GEN9_MEM_LATENCY_LEVEL_MASK;
2147
Vandana Kannan367294b2014-11-04 17:06:46 +00002148 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002149 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2150 * need to be disabled. We make sure to sanitize the values out
2151 * of the punit to satisfy this requirement.
2152 */
2153 for (level = 1; level <= max_level; level++) {
2154 if (wm[level] == 0) {
2155 for (i = level + 1; i <= max_level; i++)
2156 wm[i] = 0;
2157 break;
2158 }
2159 }
2160
2161 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002162 * WaWmMemoryReadLatency:skl
2163 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002164 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002165 * to add 2us to the various latency levels we retrieve from the
2166 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002167 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002168 if (wm[0] == 0) {
2169 wm[0] += 2;
2170 for (level = 1; level <= max_level; level++) {
2171 if (wm[level] == 0)
2172 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002173 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002174 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002175 }
2176
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002177 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002178 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2179
2180 wm[0] = (sskpd >> 56) & 0xFF;
2181 if (wm[0] == 0)
2182 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002183 wm[1] = (sskpd >> 4) & 0xFF;
2184 wm[2] = (sskpd >> 12) & 0xFF;
2185 wm[3] = (sskpd >> 20) & 0x1FF;
2186 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002187 } else if (INTEL_INFO(dev)->gen >= 6) {
2188 uint32_t sskpd = I915_READ(MCH_SSKPD);
2189
2190 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2191 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2192 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2193 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002194 } else if (INTEL_INFO(dev)->gen >= 5) {
2195 uint32_t mltr = I915_READ(MLTR_ILK);
2196
2197 /* ILK primary LP0 latency is 700 ns */
2198 wm[0] = 7;
2199 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2200 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002201 }
2202}
2203
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002204static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2205 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002206{
2207 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002208 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002209 wm[0] = 13;
2210}
2211
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002212static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2213 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002214{
2215 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002216 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002217 wm[0] = 13;
2218
2219 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002220 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002221 wm[3] *= 2;
2222}
2223
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002224int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002225{
2226 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002227 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002228 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002229 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002230 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002231 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002232 return 3;
2233 else
2234 return 2;
2235}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002236
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002237static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002238 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002239 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002240{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002241 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002242
2243 for (level = 0; level <= max_level; level++) {
2244 unsigned int latency = wm[level];
2245
2246 if (latency == 0) {
2247 DRM_ERROR("%s WM%d latency not provided\n",
2248 name, level);
2249 continue;
2250 }
2251
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002252 /*
2253 * - latencies are in us on gen9.
2254 * - before then, WM1+ latency values are in 0.5us units
2255 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002256 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002257 latency *= 10;
2258 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002259 latency *= 5;
2260
2261 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2262 name, level, wm[level],
2263 latency / 10, latency % 10);
2264 }
2265}
2266
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002267static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2268 uint16_t wm[5], uint16_t min)
2269{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002270 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002271
2272 if (wm[0] >= min)
2273 return false;
2274
2275 wm[0] = max(wm[0], min);
2276 for (level = 1; level <= max_level; level++)
2277 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2278
2279 return true;
2280}
2281
2282static void snb_wm_latency_quirk(struct drm_device *dev)
2283{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002284 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002285 bool changed;
2286
2287 /*
2288 * The BIOS provided WM memory latency values are often
2289 * inadequate for high resolution displays. Adjust them.
2290 */
2291 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2292 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2293 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2294
2295 if (!changed)
2296 return;
2297
2298 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002299 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2300 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2301 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002302}
2303
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002304static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002305{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002306 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002307
2308 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2309
2310 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2311 sizeof(dev_priv->wm.pri_latency));
2312 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2313 sizeof(dev_priv->wm.pri_latency));
2314
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002315 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002316 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002317
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002318 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2319 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2320 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002321
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002322 if (IS_GEN6(dev_priv))
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002323 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002324}
2325
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002326static void skl_setup_wm_latency(struct drm_device *dev)
2327{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002328 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002329
2330 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002331 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002332}
2333
Matt Ropered4a6a72016-02-23 17:20:13 -08002334static bool ilk_validate_pipe_wm(struct drm_device *dev,
2335 struct intel_pipe_wm *pipe_wm)
2336{
2337 /* LP0 watermark maximums depend on this pipe alone */
2338 const struct intel_wm_config config = {
2339 .num_pipes_active = 1,
2340 .sprites_enabled = pipe_wm->sprites_enabled,
2341 .sprites_scaled = pipe_wm->sprites_scaled,
2342 };
2343 struct ilk_wm_maximums max;
2344
2345 /* LP0 watermarks always use 1/2 DDB partitioning */
2346 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2347
2348 /* At least LP0 must be valid */
2349 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2350 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2351 return false;
2352 }
2353
2354 return true;
2355}
2356
Matt Roper261a27d2015-10-08 15:28:25 -07002357/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002358static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002359{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002360 struct drm_atomic_state *state = cstate->base.state;
2361 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002362 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002363 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002364 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002365 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002366 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002367 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002368 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002369 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002370 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002371
Matt Ropere8f1f022016-05-12 07:05:55 -07002372 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002373
Matt Roper43d59ed2015-09-24 15:53:07 -07002374 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002375 struct intel_plane_state *ps;
2376
2377 ps = intel_atomic_get_existing_plane_state(state,
2378 intel_plane);
2379 if (!ps)
2380 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002381
2382 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002383 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002384 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002385 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002386 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002387 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002388 }
2389
Matt Ropered4a6a72016-02-23 17:20:13 -08002390 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002391 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002392 pipe_wm->sprites_enabled = sprstate->base.visible;
2393 pipe_wm->sprites_scaled = sprstate->base.visible &&
2394 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2395 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002396 }
2397
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002398 usable_level = max_level;
2399
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002400 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002401 if (INTEL_INFO(dev)->gen <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002402 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002403
2404 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002405 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002406 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002407
Matt Roper86c8bbb2015-09-24 15:53:16 -07002408 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002409 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2410
2411 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2412 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002413
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002414 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002415 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002416
Matt Ropered4a6a72016-02-23 17:20:13 -08002417 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002418 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002419
2420 ilk_compute_wm_reg_maximums(dev, 1, &max);
2421
2422 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002423 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002424
Matt Roper86c8bbb2015-09-24 15:53:16 -07002425 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002426 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002427
2428 /*
2429 * Disable any watermark level that exceeds the
2430 * register maximums since such watermarks are
2431 * always invalid.
2432 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002433 if (level > usable_level)
2434 continue;
2435
2436 if (ilk_validate_wm_level(level, &max, wm))
2437 pipe_wm->wm[level] = *wm;
2438 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002439 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002440 }
2441
Matt Roper86c8bbb2015-09-24 15:53:16 -07002442 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002443}
2444
2445/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002446 * Build a set of 'intermediate' watermark values that satisfy both the old
2447 * state and the new state. These can be programmed to the hardware
2448 * immediately.
2449 */
2450static int ilk_compute_intermediate_wm(struct drm_device *dev,
2451 struct intel_crtc *intel_crtc,
2452 struct intel_crtc_state *newstate)
2453{
Matt Ropere8f1f022016-05-12 07:05:55 -07002454 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002455 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002456 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002457
2458 /*
2459 * Start with the final, target watermarks, then combine with the
2460 * currently active watermarks to get values that are safe both before
2461 * and after the vblank.
2462 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002463 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002464 a->pipe_enabled |= b->pipe_enabled;
2465 a->sprites_enabled |= b->sprites_enabled;
2466 a->sprites_scaled |= b->sprites_scaled;
2467
2468 for (level = 0; level <= max_level; level++) {
2469 struct intel_wm_level *a_wm = &a->wm[level];
2470 const struct intel_wm_level *b_wm = &b->wm[level];
2471
2472 a_wm->enable &= b_wm->enable;
2473 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2474 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2475 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2476 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2477 }
2478
2479 /*
2480 * We need to make sure that these merged watermark values are
2481 * actually a valid configuration themselves. If they're not,
2482 * there's no safe way to transition from the old state to
2483 * the new state, so we need to fail the atomic transaction.
2484 */
2485 if (!ilk_validate_pipe_wm(dev, a))
2486 return -EINVAL;
2487
2488 /*
2489 * If our intermediate WM are identical to the final WM, then we can
2490 * omit the post-vblank programming; only update if it's different.
2491 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002492 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002493 newstate->wm.need_postvbl_update = false;
2494
2495 return 0;
2496}
2497
2498/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002499 * Merge the watermarks from all active pipes for a specific level.
2500 */
2501static void ilk_merge_wm_level(struct drm_device *dev,
2502 int level,
2503 struct intel_wm_level *ret_wm)
2504{
2505 const struct intel_crtc *intel_crtc;
2506
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002507 ret_wm->enable = true;
2508
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002509 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002510 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002511 const struct intel_wm_level *wm = &active->wm[level];
2512
2513 if (!active->pipe_enabled)
2514 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002515
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002516 /*
2517 * The watermark values may have been used in the past,
2518 * so we must maintain them in the registers for some
2519 * time even if the level is now disabled.
2520 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002521 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002522 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002523
2524 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2525 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2526 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2527 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2528 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002529}
2530
2531/*
2532 * Merge all low power watermarks for all active pipes.
2533 */
2534static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002535 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002536 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002537 struct intel_pipe_wm *merged)
2538{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002539 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002540 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002541 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002542
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002543 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002544 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002545 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002546 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002547
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002548 /* ILK: FBC WM must be disabled always */
2549 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002550
2551 /* merge each WM1+ level */
2552 for (level = 1; level <= max_level; level++) {
2553 struct intel_wm_level *wm = &merged->wm[level];
2554
2555 ilk_merge_wm_level(dev, level, wm);
2556
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002557 if (level > last_enabled_level)
2558 wm->enable = false;
2559 else if (!ilk_validate_wm_level(level, max, wm))
2560 /* make sure all following levels get disabled */
2561 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002562
2563 /*
2564 * The spec says it is preferred to disable
2565 * FBC WMs instead of disabling a WM level.
2566 */
2567 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002568 if (wm->enable)
2569 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002570 wm->fbc_val = 0;
2571 }
2572 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002573
2574 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2575 /*
2576 * FIXME this is racy. FBC might get enabled later.
2577 * What we should check here is whether FBC can be
2578 * enabled sometime later.
2579 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002580 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002581 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002582 for (level = 2; level <= max_level; level++) {
2583 struct intel_wm_level *wm = &merged->wm[level];
2584
2585 wm->enable = false;
2586 }
2587 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002588}
2589
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002590static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2591{
2592 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2593 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2594}
2595
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002596/* The value we need to program into the WM_LPx latency field */
2597static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2598{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002599 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002600
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002601 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002602 return 2 * level;
2603 else
2604 return dev_priv->wm.pri_latency[level];
2605}
2606
Imre Deak820c1982013-12-17 14:46:36 +02002607static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002608 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002609 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002610 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002611{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002612 struct intel_crtc *intel_crtc;
2613 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002614
Ville Syrjälä0362c782013-10-09 19:17:57 +03002615 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002616 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002617
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002618 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002619 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002620 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002621
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002622 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002623
Ville Syrjälä0362c782013-10-09 19:17:57 +03002624 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002625
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002626 /*
2627 * Maintain the watermark values even if the level is
2628 * disabled. Doing otherwise could cause underruns.
2629 */
2630 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002631 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002632 (r->pri_val << WM1_LP_SR_SHIFT) |
2633 r->cur_val;
2634
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002635 if (r->enable)
2636 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2637
Ville Syrjälä416f4722013-11-02 21:07:46 -07002638 if (INTEL_INFO(dev)->gen >= 8)
2639 results->wm_lp[wm_lp - 1] |=
2640 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2641 else
2642 results->wm_lp[wm_lp - 1] |=
2643 r->fbc_val << WM1_LP_FBC_SHIFT;
2644
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002645 /*
2646 * Always set WM1S_LP_EN when spr_val != 0, even if the
2647 * level is disabled. Doing otherwise could cause underruns.
2648 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002649 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2650 WARN_ON(wm_lp != 1);
2651 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2652 } else
2653 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002654 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002655
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002656 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002657 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002658 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002659 const struct intel_wm_level *r =
2660 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002661
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002662 if (WARN_ON(!r->enable))
2663 continue;
2664
Matt Ropered4a6a72016-02-23 17:20:13 -08002665 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002666
2667 results->wm_pipe[pipe] =
2668 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2669 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2670 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002671 }
2672}
2673
Paulo Zanoni861f3382013-05-31 10:19:21 -03002674/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2675 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002676static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002677 struct intel_pipe_wm *r1,
2678 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002679{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002680 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002681 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002682
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002683 for (level = 1; level <= max_level; level++) {
2684 if (r1->wm[level].enable)
2685 level1 = level;
2686 if (r2->wm[level].enable)
2687 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002688 }
2689
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002690 if (level1 == level2) {
2691 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002692 return r2;
2693 else
2694 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002695 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002696 return r1;
2697 } else {
2698 return r2;
2699 }
2700}
2701
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002702/* dirty bits used to track which watermarks need changes */
2703#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2704#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2705#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2706#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2707#define WM_DIRTY_FBC (1 << 24)
2708#define WM_DIRTY_DDB (1 << 25)
2709
Damien Lespiau055e3932014-08-18 13:49:10 +01002710static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002711 const struct ilk_wm_values *old,
2712 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002713{
2714 unsigned int dirty = 0;
2715 enum pipe pipe;
2716 int wm_lp;
2717
Damien Lespiau055e3932014-08-18 13:49:10 +01002718 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002719 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2720 dirty |= WM_DIRTY_LINETIME(pipe);
2721 /* Must disable LP1+ watermarks too */
2722 dirty |= WM_DIRTY_LP_ALL;
2723 }
2724
2725 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2726 dirty |= WM_DIRTY_PIPE(pipe);
2727 /* Must disable LP1+ watermarks too */
2728 dirty |= WM_DIRTY_LP_ALL;
2729 }
2730 }
2731
2732 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2733 dirty |= WM_DIRTY_FBC;
2734 /* Must disable LP1+ watermarks too */
2735 dirty |= WM_DIRTY_LP_ALL;
2736 }
2737
2738 if (old->partitioning != new->partitioning) {
2739 dirty |= WM_DIRTY_DDB;
2740 /* Must disable LP1+ watermarks too */
2741 dirty |= WM_DIRTY_LP_ALL;
2742 }
2743
2744 /* LP1+ watermarks already deemed dirty, no need to continue */
2745 if (dirty & WM_DIRTY_LP_ALL)
2746 return dirty;
2747
2748 /* Find the lowest numbered LP1+ watermark in need of an update... */
2749 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2750 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2751 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2752 break;
2753 }
2754
2755 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2756 for (; wm_lp <= 3; wm_lp++)
2757 dirty |= WM_DIRTY_LP(wm_lp);
2758
2759 return dirty;
2760}
2761
Ville Syrjälä8553c182013-12-05 15:51:39 +02002762static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2763 unsigned int dirty)
2764{
Imre Deak820c1982013-12-17 14:46:36 +02002765 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002766 bool changed = false;
2767
2768 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2769 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2770 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2771 changed = true;
2772 }
2773 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2774 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2775 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2776 changed = true;
2777 }
2778 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2779 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2780 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2781 changed = true;
2782 }
2783
2784 /*
2785 * Don't touch WM1S_LP_EN here.
2786 * Doing so could cause underruns.
2787 */
2788
2789 return changed;
2790}
2791
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002792/*
2793 * The spec says we shouldn't write when we don't need, because every write
2794 * causes WMs to be re-evaluated, expending some power.
2795 */
Imre Deak820c1982013-12-17 14:46:36 +02002796static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2797 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002798{
Chris Wilson91c8a322016-07-05 10:40:23 +01002799 struct drm_device *dev = &dev_priv->drm;
Imre Deak820c1982013-12-17 14:46:36 +02002800 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002801 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002802 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002803
Damien Lespiau055e3932014-08-18 13:49:10 +01002804 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002805 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002806 return;
2807
Ville Syrjälä8553c182013-12-05 15:51:39 +02002808 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002809
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002810 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002811 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002812 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002813 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002814 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002815 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2816
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002817 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002818 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002819 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002820 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002821 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002822 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2823
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002824 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002825 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002826 val = I915_READ(WM_MISC);
2827 if (results->partitioning == INTEL_DDB_PART_1_2)
2828 val &= ~WM_MISC_DATA_PARTITION_5_6;
2829 else
2830 val |= WM_MISC_DATA_PARTITION_5_6;
2831 I915_WRITE(WM_MISC, val);
2832 } else {
2833 val = I915_READ(DISP_ARB_CTL2);
2834 if (results->partitioning == INTEL_DDB_PART_1_2)
2835 val &= ~DISP_DATA_PARTITION_5_6;
2836 else
2837 val |= DISP_DATA_PARTITION_5_6;
2838 I915_WRITE(DISP_ARB_CTL2, val);
2839 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002840 }
2841
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002842 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002843 val = I915_READ(DISP_ARB_CTL);
2844 if (results->enable_fbc_wm)
2845 val &= ~DISP_FBC_WM_DIS;
2846 else
2847 val |= DISP_FBC_WM_DIS;
2848 I915_WRITE(DISP_ARB_CTL, val);
2849 }
2850
Imre Deak954911e2013-12-17 14:46:34 +02002851 if (dirty & WM_DIRTY_LP(1) &&
2852 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2853 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2854
2855 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002856 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2857 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2858 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2859 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2860 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002861
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002862 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002863 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002864 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002865 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002866 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002867 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002868
2869 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002870}
2871
Matt Ropered4a6a72016-02-23 17:20:13 -08002872bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002873{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002874 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002875
2876 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2877}
2878
Lyude656d1b82016-08-17 15:55:54 -04002879#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002880
Matt Roper024c9042015-09-24 15:53:11 -07002881/*
2882 * Return the index of a plane in the SKL DDB and wm result arrays. Primary
2883 * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and
2884 * other universal planes are in indices 1..n. Note that this may leave unused
2885 * indices between the top "sprite" plane and the cursor.
2886 */
2887static int
2888skl_wm_plane_id(const struct intel_plane *plane)
2889{
2890 switch (plane->base.type) {
2891 case DRM_PLANE_TYPE_PRIMARY:
2892 return 0;
2893 case DRM_PLANE_TYPE_CURSOR:
2894 return PLANE_CURSOR;
2895 case DRM_PLANE_TYPE_OVERLAY:
2896 return plane->plane + 1;
2897 default:
2898 MISSING_CASE(plane->base.type);
2899 return plane->plane;
2900 }
2901}
2902
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002903/*
2904 * FIXME: We still don't have the proper code detect if we need to apply the WA,
2905 * so assume we'll always need it in order to avoid underruns.
2906 */
2907static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
2908{
2909 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2910
2911 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) ||
2912 IS_KABYLAKE(dev_priv))
2913 return true;
2914
2915 return false;
2916}
2917
Paulo Zanoni56feca92016-09-22 18:00:28 -03002918static bool
2919intel_has_sagv(struct drm_i915_private *dev_priv)
2920{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002921 if (IS_KABYLAKE(dev_priv))
2922 return true;
2923
2924 if (IS_SKYLAKE(dev_priv) &&
2925 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2926 return true;
2927
2928 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03002929}
2930
Lyude656d1b82016-08-17 15:55:54 -04002931/*
2932 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2933 * depending on power and performance requirements. The display engine access
2934 * to system memory is blocked during the adjustment time. Because of the
2935 * blocking time, having this enabled can cause full system hangs and/or pipe
2936 * underruns if we don't meet all of the following requirements:
2937 *
2938 * - <= 1 pipe enabled
2939 * - All planes can enable watermarks for latencies >= SAGV engine block time
2940 * - We're not using an interlaced display configuration
2941 */
2942int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002943intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002944{
2945 int ret;
2946
Paulo Zanoni56feca92016-09-22 18:00:28 -03002947 if (!intel_has_sagv(dev_priv))
2948 return 0;
2949
2950 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04002951 return 0;
2952
2953 DRM_DEBUG_KMS("Enabling the SAGV\n");
2954 mutex_lock(&dev_priv->rps.hw_lock);
2955
2956 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2957 GEN9_SAGV_ENABLE);
2958
2959 /* We don't need to wait for the SAGV when enabling */
2960 mutex_unlock(&dev_priv->rps.hw_lock);
2961
2962 /*
2963 * Some skl systems, pre-release machines in particular,
2964 * don't actually have an SAGV.
2965 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002966 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002967 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002968 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002969 return 0;
2970 } else if (ret < 0) {
2971 DRM_ERROR("Failed to enable the SAGV\n");
2972 return ret;
2973 }
2974
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002975 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04002976 return 0;
2977}
2978
2979static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002980intel_do_sagv_disable(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002981{
2982 int ret;
2983 uint32_t temp = GEN9_SAGV_DISABLE;
2984
2985 ret = sandybridge_pcode_read(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2986 &temp);
2987 if (ret)
2988 return ret;
2989 else
2990 return temp & GEN9_SAGV_IS_DISABLED;
2991}
2992
2993int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002994intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002995{
2996 int ret, result;
2997
Paulo Zanoni56feca92016-09-22 18:00:28 -03002998 if (!intel_has_sagv(dev_priv))
2999 return 0;
3000
3001 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003002 return 0;
3003
3004 DRM_DEBUG_KMS("Disabling the SAGV\n");
3005 mutex_lock(&dev_priv->rps.hw_lock);
3006
3007 /* bspec says to keep retrying for at least 1 ms */
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003008 ret = wait_for(result = intel_do_sagv_disable(dev_priv), 1);
Lyude656d1b82016-08-17 15:55:54 -04003009 mutex_unlock(&dev_priv->rps.hw_lock);
3010
3011 if (ret == -ETIMEDOUT) {
3012 DRM_ERROR("Request to disable SAGV timed out\n");
3013 return -ETIMEDOUT;
3014 }
3015
3016 /*
3017 * Some skl systems, pre-release machines in particular,
3018 * don't actually have an SAGV.
3019 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003020 if (IS_SKYLAKE(dev_priv) && result == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003021 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003022 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003023 return 0;
3024 } else if (result < 0) {
3025 DRM_ERROR("Failed to disable the SAGV\n");
3026 return result;
3027 }
3028
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003029 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003030 return 0;
3031}
3032
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003033bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003034{
3035 struct drm_device *dev = state->dev;
3036 struct drm_i915_private *dev_priv = to_i915(dev);
3037 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003038 struct intel_crtc *crtc;
3039 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003040 struct intel_crtc_state *cstate;
3041 struct skl_plane_wm *wm;
Lyude656d1b82016-08-17 15:55:54 -04003042 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003043 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003044
Paulo Zanoni56feca92016-09-22 18:00:28 -03003045 if (!intel_has_sagv(dev_priv))
3046 return false;
3047
Lyude656d1b82016-08-17 15:55:54 -04003048 /*
3049 * SKL workaround: bspec recommends we disable the SAGV when we have
3050 * more then one pipe enabled
3051 *
3052 * If there are no active CRTCs, no additional checks need be performed
3053 */
3054 if (hweight32(intel_state->active_crtcs) == 0)
3055 return true;
3056 else if (hweight32(intel_state->active_crtcs) > 1)
3057 return false;
3058
3059 /* Since we're now guaranteed to only have one active CRTC... */
3060 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003061 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003062 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003063
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003064 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003065 return false;
3066
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003067 for_each_intel_plane_on_crtc(dev, crtc, plane) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003068 wm = &cstate->wm.skl.optimal.planes[skl_wm_plane_id(plane)];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003069
Lyude656d1b82016-08-17 15:55:54 -04003070 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003071 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003072 continue;
3073
3074 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003075 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003076 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003077 { }
3078
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003079 latency = dev_priv->wm.skl_latency[level];
3080
3081 if (skl_needs_memory_bw_wa(intel_state) &&
3082 plane->base.state->fb->modifier[0] ==
3083 I915_FORMAT_MOD_X_TILED)
3084 latency += 15;
3085
Lyude656d1b82016-08-17 15:55:54 -04003086 /*
3087 * If any of the planes on this pipe don't enable wm levels
3088 * that incur memory latencies higher then 30µs we can't enable
3089 * the SAGV
3090 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003091 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003092 return false;
3093 }
3094
3095 return true;
3096}
3097
Damien Lespiaub9cec072014-11-04 17:06:43 +00003098static void
3099skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003100 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003101 struct skl_ddb_entry *alloc, /* out */
3102 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003103{
Matt Roperc107acf2016-05-12 07:06:01 -07003104 struct drm_atomic_state *state = cstate->base.state;
3105 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3106 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003107 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003108 unsigned int pipe_size, ddb_size;
3109 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003110
Matt Ropera6d3460e2016-05-12 07:06:04 -07003111 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003112 alloc->start = 0;
3113 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003114 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003115 return;
3116 }
3117
Matt Ropera6d3460e2016-05-12 07:06:04 -07003118 if (intel_state->active_pipe_changes)
3119 *num_active = hweight32(intel_state->active_crtcs);
3120 else
3121 *num_active = hweight32(dev_priv->active_crtcs);
3122
Deepak M6f3fff62016-09-15 15:01:10 +05303123 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3124 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003125
3126 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3127
Matt Roperc107acf2016-05-12 07:06:01 -07003128 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003129 * If the state doesn't change the active CRTC's, then there's
3130 * no need to recalculate; the existing pipe allocation limits
3131 * should remain unchanged. Note that we're safe from racing
3132 * commits since any racing commit that changes the active CRTC
3133 * list would need to grab _all_ crtc locks, including the one
3134 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003135 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003136 if (!intel_state->active_pipe_changes) {
Lyudece0ba282016-09-15 10:46:35 -04003137 *alloc = to_intel_crtc(for_crtc)->hw_ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003138 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003139 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003140
3141 nth_active_pipe = hweight32(intel_state->active_crtcs &
3142 (drm_crtc_mask(for_crtc) - 1));
3143 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3144 alloc->start = nth_active_pipe * ddb_size / *num_active;
3145 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003146}
3147
Matt Roperc107acf2016-05-12 07:06:01 -07003148static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003149{
Matt Roperc107acf2016-05-12 07:06:01 -07003150 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003151 return 32;
3152
3153 return 8;
3154}
3155
Damien Lespiaua269c582014-11-04 17:06:49 +00003156static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3157{
3158 entry->start = reg & 0x3ff;
3159 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003160 if (entry->end)
3161 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003162}
3163
Damien Lespiau08db6652014-11-04 17:06:52 +00003164void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3165 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003166{
Damien Lespiaua269c582014-11-04 17:06:49 +00003167 enum pipe pipe;
3168 int plane;
3169 u32 val;
3170
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003171 memset(ddb, 0, sizeof(*ddb));
3172
Damien Lespiaua269c582014-11-04 17:06:49 +00003173 for_each_pipe(dev_priv, pipe) {
Imre Deak4d800032016-02-17 16:31:29 +02003174 enum intel_display_power_domain power_domain;
3175
3176 power_domain = POWER_DOMAIN_PIPE(pipe);
3177 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003178 continue;
3179
Matt Roper8b364b42016-10-26 15:51:28 -07003180 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00003181 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
3182 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
3183 val);
3184 }
3185
3186 val = I915_READ(CUR_BUF_CFG(pipe));
Matt Roper4969d332015-09-24 15:53:10 -07003187 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
3188 val);
Imre Deak4d800032016-02-17 16:31:29 +02003189
3190 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003191 }
3192}
3193
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003194/*
3195 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3196 * The bspec defines downscale amount as:
3197 *
3198 * """
3199 * Horizontal down scale amount = maximum[1, Horizontal source size /
3200 * Horizontal destination size]
3201 * Vertical down scale amount = maximum[1, Vertical source size /
3202 * Vertical destination size]
3203 * Total down scale amount = Horizontal down scale amount *
3204 * Vertical down scale amount
3205 * """
3206 *
3207 * Return value is provided in 16.16 fixed point form to retain fractional part.
3208 * Caller should take care of dividing & rounding off the value.
3209 */
3210static uint32_t
3211skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3212{
3213 uint32_t downscale_h, downscale_w;
3214 uint32_t src_w, src_h, dst_w, dst_h;
3215
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003216 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003217 return DRM_PLANE_HELPER_NO_SCALING;
3218
3219 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003220 src_w = drm_rect_width(&pstate->base.src);
3221 src_h = drm_rect_height(&pstate->base.src);
3222 dst_w = drm_rect_width(&pstate->base.dst);
3223 dst_h = drm_rect_height(&pstate->base.dst);
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003224 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003225 swap(dst_w, dst_h);
3226
3227 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3228 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3229
3230 /* Provide result in 16.16 fixed point */
3231 return (uint64_t)downscale_w * downscale_h >> 16;
3232}
3233
Damien Lespiaub9cec072014-11-04 17:06:43 +00003234static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003235skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3236 const struct drm_plane_state *pstate,
3237 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003238{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003239 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07003240 struct drm_framebuffer *fb = pstate->fb;
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003241 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003242 uint32_t width = 0, height = 0;
Matt Ropera1de91e2016-05-12 07:05:57 -07003243 unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888;
3244
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003245 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003246 return 0;
3247 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3248 return 0;
3249 if (y && format != DRM_FORMAT_NV12)
3250 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003251
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003252 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3253 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003254
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003255 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003256 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003257
3258 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003259 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003260 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003261 data_rate = width * height *
Matt Ropera1de91e2016-05-12 07:05:57 -07003262 drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003263 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003264 data_rate = (width / 2) * (height / 2) *
Matt Ropera1de91e2016-05-12 07:05:57 -07003265 drm_format_plane_cpp(format, 1);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003266 } else {
3267 /* for packed formats */
3268 data_rate = width * height * drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003269 }
3270
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003271 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3272
3273 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003274}
3275
3276/*
3277 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3278 * a 8192x4096@32bpp framebuffer:
3279 * 3 * 4096 * 8192 * 4 < 2^32
3280 */
3281static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003282skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3283 unsigned *plane_data_rate,
3284 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003285{
Matt Roper9c74d822016-05-12 07:05:58 -07003286 struct drm_crtc_state *cstate = &intel_cstate->base;
3287 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003288 struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003289 const struct intel_plane *intel_plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003290 const struct drm_plane_state *pstate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003291 unsigned int rate, total_data_rate = 0;
Matt Roper9c74d822016-05-12 07:05:58 -07003292 int id;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003293
3294 if (WARN_ON(!state))
3295 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003296
Matt Ropera1de91e2016-05-12 07:05:57 -07003297 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003298 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Matt Ropera6d3460e2016-05-12 07:06:04 -07003299 id = skl_wm_plane_id(to_intel_plane(plane));
3300 intel_plane = to_intel_plane(plane);
Matt Roper024c9042015-09-24 15:53:11 -07003301
Matt Ropera6d3460e2016-05-12 07:06:04 -07003302 /* packed/uv */
3303 rate = skl_plane_relative_data_rate(intel_cstate,
3304 pstate, 0);
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003305 plane_data_rate[id] = rate;
3306
3307 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003308
Matt Ropera6d3460e2016-05-12 07:06:04 -07003309 /* y-plane */
3310 rate = skl_plane_relative_data_rate(intel_cstate,
3311 pstate, 1);
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003312 plane_y_data_rate[id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003313
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003314 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003315 }
3316
3317 return total_data_rate;
3318}
3319
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003320static uint16_t
3321skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3322 const int y)
3323{
3324 struct drm_framebuffer *fb = pstate->fb;
3325 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3326 uint32_t src_w, src_h;
3327 uint32_t min_scanlines = 8;
3328 uint8_t plane_bpp;
3329
3330 if (WARN_ON(!fb))
3331 return 0;
3332
3333 /* For packed formats, no y-plane, return 0 */
3334 if (y && fb->pixel_format != DRM_FORMAT_NV12)
3335 return 0;
3336
3337 /* For Non Y-tile return 8-blocks */
3338 if (fb->modifier[0] != I915_FORMAT_MOD_Y_TILED &&
3339 fb->modifier[0] != I915_FORMAT_MOD_Yf_TILED)
3340 return 8;
3341
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003342 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3343 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003344
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003345 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003346 swap(src_w, src_h);
3347
3348 /* Halve UV plane width and height for NV12 */
3349 if (fb->pixel_format == DRM_FORMAT_NV12 && !y) {
3350 src_w /= 2;
3351 src_h /= 2;
3352 }
3353
3354 if (fb->pixel_format == DRM_FORMAT_NV12 && !y)
3355 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1);
3356 else
3357 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0);
3358
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003359 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003360 switch (plane_bpp) {
3361 case 1:
3362 min_scanlines = 32;
3363 break;
3364 case 2:
3365 min_scanlines = 16;
3366 break;
3367 case 4:
3368 min_scanlines = 8;
3369 break;
3370 case 8:
3371 min_scanlines = 4;
3372 break;
3373 default:
3374 WARN(1, "Unsupported pixel depth %u for rotation",
3375 plane_bpp);
3376 min_scanlines = 32;
3377 }
3378 }
3379
3380 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3381}
3382
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003383static void
3384skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3385 uint16_t *minimum, uint16_t *y_minimum)
3386{
3387 const struct drm_plane_state *pstate;
3388 struct drm_plane *plane;
3389
3390 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
3391 struct intel_plane *intel_plane = to_intel_plane(plane);
3392 int id = skl_wm_plane_id(intel_plane);
3393
3394 if (id == PLANE_CURSOR)
3395 continue;
3396
3397 if (!pstate->visible)
3398 continue;
3399
3400 minimum[id] = skl_ddb_min_alloc(pstate, 0);
3401 y_minimum[id] = skl_ddb_min_alloc(pstate, 1);
3402 }
3403
3404 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3405}
3406
Matt Roperc107acf2016-05-12 07:06:01 -07003407static int
Matt Roper024c9042015-09-24 15:53:11 -07003408skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003409 struct skl_ddb_allocation *ddb /* out */)
3410{
Matt Roperc107acf2016-05-12 07:06:01 -07003411 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003412 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003413 struct drm_device *dev = crtc->dev;
3414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3415 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003416 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003417 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02003418 uint16_t minimum[I915_MAX_PLANES] = {};
3419 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003420 unsigned int total_data_rate;
Matt Roperc107acf2016-05-12 07:06:01 -07003421 int num_active;
3422 int id, i;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003423 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3424 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003425
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003426 /* Clear the partitioning for disabled planes. */
3427 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3428 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3429
Matt Ropera6d3460e2016-05-12 07:06:04 -07003430 if (WARN_ON(!state))
3431 return 0;
3432
Matt Roperc107acf2016-05-12 07:06:01 -07003433 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003434 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003435 return 0;
3436 }
3437
Matt Ropera6d3460e2016-05-12 07:06:04 -07003438 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003439 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003440 if (alloc_size == 0) {
3441 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003442 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003443 }
3444
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003445 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003446
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003447 /*
3448 * 1. Allocate the mininum required blocks for each active plane
3449 * and allocate the cursor, it doesn't require extra allocation
3450 * proportional to the data rate.
3451 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003452
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003453 for (i = 0; i < I915_MAX_PLANES; i++) {
Matt Roperc107acf2016-05-12 07:06:01 -07003454 alloc_size -= minimum[i];
3455 alloc_size -= y_minimum[i];
Damien Lespiau80958152015-02-09 13:35:10 +00003456 }
3457
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003458 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3459 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3460
Damien Lespiaub9cec072014-11-04 17:06:43 +00003461 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003462 * 2. Distribute the remaining space in proportion to the amount of
3463 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003464 *
3465 * FIXME: we may not allocate every single block here.
3466 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003467 total_data_rate = skl_get_total_relative_data_rate(cstate,
3468 plane_data_rate,
3469 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003470 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003471 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003472
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003473 start = alloc->start;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003474 for (id = 0; id < I915_MAX_PLANES; id++) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003475 unsigned int data_rate, y_data_rate;
3476 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003477
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003478 if (id == PLANE_CURSOR)
3479 continue;
3480
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003481 data_rate = plane_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003482
3483 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003484 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003485 * promote the expression to 64 bits to avoid overflowing, the
3486 * result is < available as data_rate / total_data_rate < 1
3487 */
Matt Roper024c9042015-09-24 15:53:11 -07003488 plane_blocks = minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00003489 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3490 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003491
Matt Roperc107acf2016-05-12 07:06:01 -07003492 /* Leave disabled planes at (0,0) */
3493 if (data_rate) {
3494 ddb->plane[pipe][id].start = start;
3495 ddb->plane[pipe][id].end = start + plane_blocks;
3496 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003497
3498 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003499
3500 /*
3501 * allocation for y_plane part of planar format:
3502 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003503 y_data_rate = plane_y_data_rate[id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003504
Matt Ropera1de91e2016-05-12 07:05:57 -07003505 y_plane_blocks = y_minimum[id];
3506 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3507 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003508
Matt Roperc107acf2016-05-12 07:06:01 -07003509 if (y_data_rate) {
3510 ddb->y_plane[pipe][id].start = start;
3511 ddb->y_plane[pipe][id].end = start + y_plane_blocks;
3512 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003513
Matt Ropera1de91e2016-05-12 07:05:57 -07003514 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003515 }
3516
Matt Roperc107acf2016-05-12 07:06:01 -07003517 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003518}
3519
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003520/*
3521 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003522 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003523 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3524 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3525*/
Ville Syrjäläac484962016-01-20 21:05:26 +02003526static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003527{
3528 uint32_t wm_intermediate_val, ret;
3529
3530 if (latency == 0)
3531 return UINT_MAX;
3532
Ville Syrjäläac484962016-01-20 21:05:26 +02003533 wm_intermediate_val = latency * pixel_rate * cpp / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003534 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3535
3536 return ret;
3537}
3538
3539static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003540 uint32_t latency, uint32_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003541{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003542 uint32_t ret;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003543 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003544
3545 if (latency == 0)
3546 return UINT_MAX;
3547
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003548 wm_intermediate_val = latency * pixel_rate;
3549 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003550 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003551
3552 return ret;
3553}
3554
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003555static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3556 struct intel_plane_state *pstate)
3557{
3558 uint64_t adjusted_pixel_rate;
3559 uint64_t downscale_amount;
3560 uint64_t pixel_rate;
3561
3562 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003563 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003564 return 0;
3565
3566 /*
3567 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3568 * with additional adjustments for plane-specific scaling.
3569 */
Paulo Zanonicfd7e3a2016-10-07 17:28:57 -03003570 adjusted_pixel_rate = ilk_pipe_pixel_rate(cstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003571 downscale_amount = skl_plane_downscale_amount(pstate);
3572
3573 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3574 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3575
3576 return pixel_rate;
3577}
3578
Matt Roper55994c22016-05-12 07:06:08 -07003579static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3580 struct intel_crtc_state *cstate,
3581 struct intel_plane_state *intel_pstate,
3582 uint16_t ddb_allocation,
3583 int level,
3584 uint16_t *out_blocks, /* out */
3585 uint8_t *out_lines, /* out */
3586 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003587{
Matt Roper33815fa2016-05-12 07:06:05 -07003588 struct drm_plane_state *pstate = &intel_pstate->base;
3589 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003590 uint32_t latency = dev_priv->wm.skl_latency[level];
3591 uint32_t method1, method2;
3592 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3593 uint32_t res_blocks, res_lines;
3594 uint32_t selected_result;
Ville Syrjäläac484962016-01-20 21:05:26 +02003595 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003596 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003597 uint32_t plane_pixel_rate;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003598 uint32_t y_tile_minimum, y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003599 struct intel_atomic_state *state =
3600 to_intel_atomic_state(cstate->base.state);
3601 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003602
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003603 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003604 *enabled = false;
3605 return 0;
3606 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003607
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003608 if (apply_memory_bw_wa && fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
3609 latency += 15;
3610
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003611 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3612 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003613
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003614 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003615 swap(width, height);
3616
Ville Syrjäläac484962016-01-20 21:05:26 +02003617 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003618 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3619
Dave Airlie61d0a042016-10-25 16:35:20 +10003620 if (drm_rotation_90_or_270(pstate->rotation)) {
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003621 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
3622 drm_format_plane_cpp(fb->pixel_format, 1) :
3623 drm_format_plane_cpp(fb->pixel_format, 0);
3624
3625 switch (cpp) {
3626 case 1:
3627 y_min_scanlines = 16;
3628 break;
3629 case 2:
3630 y_min_scanlines = 8;
3631 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003632 case 4:
3633 y_min_scanlines = 4;
3634 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003635 default:
3636 MISSING_CASE(cpp);
3637 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003638 }
3639 } else {
3640 y_min_scanlines = 4;
3641 }
3642
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003643 plane_bytes_per_line = width * cpp;
3644 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3645 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3646 plane_blocks_per_line =
3647 DIV_ROUND_UP(plane_bytes_per_line * y_min_scanlines, 512);
3648 plane_blocks_per_line /= y_min_scanlines;
3649 } else if (fb->modifier[0] == DRM_FORMAT_MOD_NONE) {
3650 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512)
3651 + 1;
3652 } else {
3653 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3654 }
3655
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003656 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3657 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003658 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003659 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003660 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003661
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003662 y_tile_minimum = plane_blocks_per_line * y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003663 if (apply_memory_bw_wa)
3664 y_tile_minimum *= 2;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003665
Matt Roper024c9042015-09-24 15:53:11 -07003666 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3667 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003668 selected_result = max(method2, y_tile_minimum);
3669 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003670 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3671 (plane_bytes_per_line / 512 < 1))
3672 selected_result = method2;
3673 else if ((ddb_allocation / plane_blocks_per_line) >= 1)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003674 selected_result = min(method1, method2);
3675 else
3676 selected_result = method1;
3677 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003678
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003679 res_blocks = selected_result + 1;
3680 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003681
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003682 if (level >= 1 && level <= 7) {
Matt Roper024c9042015-09-24 15:53:11 -07003683 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003684 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3685 res_blocks += y_tile_minimum;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003686 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003687 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003688 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003689 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003690 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003691
Matt Roper55994c22016-05-12 07:06:08 -07003692 if (res_blocks >= ddb_allocation || res_lines > 31) {
3693 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003694
3695 /*
3696 * If there are no valid level 0 watermarks, then we can't
3697 * support this display configuration.
3698 */
3699 if (level) {
3700 return 0;
3701 } else {
3702 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3703 DRM_DEBUG_KMS("Plane %d.%d: blocks required = %u/%u, lines required = %u/31\n",
3704 to_intel_crtc(cstate->base.crtc)->pipe,
3705 skl_wm_plane_id(to_intel_plane(pstate->plane)),
3706 res_blocks, ddb_allocation, res_lines);
3707
3708 return -EINVAL;
3709 }
Matt Roper55994c22016-05-12 07:06:08 -07003710 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003711
3712 *out_blocks = res_blocks;
3713 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003714 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003715
Matt Roper55994c22016-05-12 07:06:08 -07003716 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003717}
3718
Matt Roperf4a96752016-05-12 07:06:06 -07003719static int
3720skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3721 struct skl_ddb_allocation *ddb,
3722 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003723 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003724 int level,
3725 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003726{
Matt Roperf4a96752016-05-12 07:06:06 -07003727 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003728 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003729 struct drm_plane *plane = &intel_plane->base;
3730 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003731 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003732 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003733 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003734 int i = skl_wm_plane_id(intel_plane);
3735
3736 if (state)
3737 intel_pstate =
3738 intel_atomic_get_existing_plane_state(state,
3739 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003740
Matt Roperf4a96752016-05-12 07:06:06 -07003741 /*
Lyudea62163e2016-10-04 14:28:20 -04003742 * Note: If we start supporting multiple pending atomic commits against
3743 * the same planes/CRTC's in the future, plane->state will no longer be
3744 * the correct pre-state to use for the calculations here and we'll
3745 * need to change where we get the 'unchanged' plane data from.
3746 *
3747 * For now this is fine because we only allow one queued commit against
3748 * a CRTC. Even if the plane isn't modified by this transaction and we
3749 * don't have a plane lock, we still have the CRTC's lock, so we know
3750 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003751 */
Lyudea62163e2016-10-04 14:28:20 -04003752 if (!intel_pstate)
3753 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003754
Lyudea62163e2016-10-04 14:28:20 -04003755 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003756
Lyudea62163e2016-10-04 14:28:20 -04003757 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
Matt Roperf4a96752016-05-12 07:06:06 -07003758
Lyudea62163e2016-10-04 14:28:20 -04003759 ret = skl_compute_plane_wm(dev_priv,
3760 cstate,
3761 intel_pstate,
3762 ddb_blocks,
3763 level,
3764 &result->plane_res_b,
3765 &result->plane_res_l,
3766 &result->plane_en);
3767 if (ret)
3768 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07003769
3770 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003771}
3772
Damien Lespiau407b50f2014-11-04 17:06:57 +00003773static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003774skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003775{
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003776 uint32_t pixel_rate;
3777
Matt Roper024c9042015-09-24 15:53:11 -07003778 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003779 return 0;
3780
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003781 pixel_rate = ilk_pipe_pixel_rate(cstate);
3782
3783 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003784 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003785
Matt Roper024c9042015-09-24 15:53:11 -07003786 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003787 pixel_rate);
Damien Lespiau407b50f2014-11-04 17:06:57 +00003788}
3789
Matt Roper024c9042015-09-24 15:53:11 -07003790static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003791 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003792{
Matt Roper024c9042015-09-24 15:53:11 -07003793 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003794 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003795
3796 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04003797 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003798}
3799
Matt Roper55994c22016-05-12 07:06:08 -07003800static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3801 struct skl_ddb_allocation *ddb,
3802 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003803{
Matt Roper024c9042015-09-24 15:53:11 -07003804 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003805 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04003806 struct intel_plane *intel_plane;
3807 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003808 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07003809 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003810
Lyudea62163e2016-10-04 14:28:20 -04003811 /*
3812 * We'll only calculate watermarks for planes that are actually
3813 * enabled, so make sure all other planes are set as disabled.
3814 */
3815 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
3816
3817 for_each_intel_plane_mask(&dev_priv->drm,
3818 intel_plane,
3819 cstate->base.plane_mask) {
3820 wm = &pipe_wm->planes[skl_wm_plane_id(intel_plane)];
3821
3822 for (level = 0; level <= max_level; level++) {
3823 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3824 intel_plane, level,
3825 &wm->wm[level]);
3826 if (ret)
3827 return ret;
3828 }
3829 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003830 }
Matt Roper024c9042015-09-24 15:53:11 -07003831 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003832
Matt Roper55994c22016-05-12 07:06:08 -07003833 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003834}
3835
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003836static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3837 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003838 const struct skl_ddb_entry *entry)
3839{
3840 if (entry->end)
3841 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3842 else
3843 I915_WRITE(reg, 0);
3844}
3845
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003846static void skl_write_wm_level(struct drm_i915_private *dev_priv,
3847 i915_reg_t reg,
3848 const struct skl_wm_level *level)
3849{
3850 uint32_t val = 0;
3851
3852 if (level->plane_en) {
3853 val |= PLANE_WM_EN;
3854 val |= level->plane_res_b;
3855 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
3856 }
3857
3858 I915_WRITE(reg, val);
3859}
3860
Lyude62e0fb82016-08-22 12:50:08 -04003861void skl_write_plane_wm(struct intel_crtc *intel_crtc,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003862 const struct skl_plane_wm *wm,
3863 const struct skl_ddb_allocation *ddb,
Lyude62e0fb82016-08-22 12:50:08 -04003864 int plane)
3865{
3866 struct drm_crtc *crtc = &intel_crtc->base;
3867 struct drm_device *dev = crtc->dev;
3868 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003869 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003870 enum pipe pipe = intel_crtc->pipe;
3871
3872 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003873 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane, level),
3874 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003875 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003876 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane),
3877 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003878
3879 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003880 &ddb->plane[pipe][plane]);
Lyude27082492016-08-24 07:48:10 +02003881 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003882 &ddb->y_plane[pipe][plane]);
Lyude62e0fb82016-08-22 12:50:08 -04003883}
3884
3885void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003886 const struct skl_plane_wm *wm,
3887 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04003888{
3889 struct drm_crtc *crtc = &intel_crtc->base;
3890 struct drm_device *dev = crtc->dev;
3891 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003892 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003893 enum pipe pipe = intel_crtc->pipe;
3894
3895 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003896 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
3897 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003898 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003899 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003900
3901 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003902 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04003903}
3904
cpaul@redhat.com45ece232016-10-14 17:31:56 -04003905bool skl_wm_level_equals(const struct skl_wm_level *l1,
3906 const struct skl_wm_level *l2)
3907{
3908 if (l1->plane_en != l2->plane_en)
3909 return false;
3910
3911 /* If both planes aren't enabled, the rest shouldn't matter */
3912 if (!l1->plane_en)
3913 return true;
3914
3915 return (l1->plane_res_l == l2->plane_res_l &&
3916 l1->plane_res_b == l2->plane_res_b);
3917}
3918
Lyude27082492016-08-24 07:48:10 +02003919static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3920 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003921{
Lyude27082492016-08-24 07:48:10 +02003922 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003923}
3924
Lyude27082492016-08-24 07:48:10 +02003925bool skl_ddb_allocation_overlaps(struct drm_atomic_state *state,
Lyudece0ba282016-09-15 10:46:35 -04003926 struct intel_crtc *intel_crtc)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003927{
Lyudece0ba282016-09-15 10:46:35 -04003928 struct drm_crtc *other_crtc;
3929 struct drm_crtc_state *other_cstate;
3930 struct intel_crtc *other_intel_crtc;
3931 const struct skl_ddb_entry *ddb =
3932 &to_intel_crtc_state(intel_crtc->base.state)->wm.skl.ddb;
3933 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003934
Lyudece0ba282016-09-15 10:46:35 -04003935 for_each_crtc_in_state(state, other_crtc, other_cstate, i) {
3936 other_intel_crtc = to_intel_crtc(other_crtc);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003937
Lyudece0ba282016-09-15 10:46:35 -04003938 if (other_intel_crtc == intel_crtc)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003939 continue;
3940
Lyudece0ba282016-09-15 10:46:35 -04003941 if (skl_ddb_entries_overlap(ddb, &other_intel_crtc->hw_ddb))
Lyude27082492016-08-24 07:48:10 +02003942 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003943 }
3944
Lyude27082492016-08-24 07:48:10 +02003945 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003946}
3947
Matt Roper55994c22016-05-12 07:06:08 -07003948static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003949 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07003950 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003951 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07003952 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003953{
Matt Roperf4a96752016-05-12 07:06:06 -07003954 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003955 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003956
Matt Roper55994c22016-05-12 07:06:08 -07003957 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3958 if (ret)
3959 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003960
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003961 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003962 *changed = false;
3963 else
3964 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003965
Matt Roper55994c22016-05-12 07:06:08 -07003966 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003967}
3968
Matt Roper9b613022016-06-27 16:42:44 -07003969static uint32_t
3970pipes_modified(struct drm_atomic_state *state)
3971{
3972 struct drm_crtc *crtc;
3973 struct drm_crtc_state *cstate;
3974 uint32_t i, ret = 0;
3975
3976 for_each_crtc_in_state(state, crtc, cstate, i)
3977 ret |= drm_crtc_mask(crtc);
3978
3979 return ret;
3980}
3981
Jani Nikulabb7791b2016-10-04 12:29:17 +03003982static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003983skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
3984{
3985 struct drm_atomic_state *state = cstate->base.state;
3986 struct drm_device *dev = state->dev;
3987 struct drm_crtc *crtc = cstate->base.crtc;
3988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3989 struct drm_i915_private *dev_priv = to_i915(dev);
3990 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3991 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
3992 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3993 struct drm_plane_state *plane_state;
3994 struct drm_plane *plane;
3995 enum pipe pipe = intel_crtc->pipe;
3996 int id;
3997
3998 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
3999
Maarten Lankhorst220b0962016-10-26 15:41:30 +02004000 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004001 id = skl_wm_plane_id(to_intel_plane(plane));
4002
4003 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][id],
4004 &new_ddb->plane[pipe][id]) &&
4005 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][id],
4006 &new_ddb->y_plane[pipe][id]))
4007 continue;
4008
4009 plane_state = drm_atomic_get_plane_state(state, plane);
4010 if (IS_ERR(plane_state))
4011 return PTR_ERR(plane_state);
4012 }
4013
4014 return 0;
4015}
4016
Matt Roper98d39492016-05-12 07:06:03 -07004017static int
4018skl_compute_ddb(struct drm_atomic_state *state)
4019{
4020 struct drm_device *dev = state->dev;
4021 struct drm_i915_private *dev_priv = to_i915(dev);
4022 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4023 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004024 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004025 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004026 int ret;
4027
4028 /*
4029 * If this is our first atomic update following hardware readout,
4030 * we can't trust the DDB that the BIOS programmed for us. Let's
4031 * pretend that all pipes switched active status so that we'll
4032 * ensure a full DDB recompute.
4033 */
Matt Roper1b54a882016-06-17 13:42:18 -07004034 if (dev_priv->wm.distrust_bios_wm) {
4035 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4036 state->acquire_ctx);
4037 if (ret)
4038 return ret;
4039
Matt Roper98d39492016-05-12 07:06:03 -07004040 intel_state->active_pipe_changes = ~0;
4041
Matt Roper1b54a882016-06-17 13:42:18 -07004042 /*
4043 * We usually only initialize intel_state->active_crtcs if we
4044 * we're doing a modeset; make sure this field is always
4045 * initialized during the sanitization process that happens
4046 * on the first commit too.
4047 */
4048 if (!intel_state->modeset)
4049 intel_state->active_crtcs = dev_priv->active_crtcs;
4050 }
4051
Matt Roper98d39492016-05-12 07:06:03 -07004052 /*
4053 * If the modeset changes which CRTC's are active, we need to
4054 * recompute the DDB allocation for *all* active pipes, even
4055 * those that weren't otherwise being modified in any way by this
4056 * atomic commit. Due to the shrinking of the per-pipe allocations
4057 * when new active CRTC's are added, it's possible for a pipe that
4058 * we were already using and aren't changing at all here to suddenly
4059 * become invalid if its DDB needs exceeds its new allocation.
4060 *
4061 * Note that if we wind up doing a full DDB recompute, we can't let
4062 * any other display updates race with this transaction, so we need
4063 * to grab the lock on *all* CRTC's.
4064 */
Matt Roper734fa012016-05-12 15:11:40 -07004065 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004066 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004067 intel_state->wm_results.dirty_pipes = ~0;
4068 }
Matt Roper98d39492016-05-12 07:06:03 -07004069
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004070 /*
4071 * We're not recomputing for the pipes not included in the commit, so
4072 * make sure we start with the current state.
4073 */
4074 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4075
Matt Roper98d39492016-05-12 07:06:03 -07004076 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4077 struct intel_crtc_state *cstate;
4078
4079 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4080 if (IS_ERR(cstate))
4081 return PTR_ERR(cstate);
4082
Matt Roper734fa012016-05-12 15:11:40 -07004083 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004084 if (ret)
4085 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004086
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004087 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004088 if (ret)
4089 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004090 }
4091
4092 return 0;
4093}
4094
Matt Roper2722efb2016-08-17 15:55:55 -04004095static void
4096skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4097 struct skl_wm_values *src,
4098 enum pipe pipe)
4099{
Matt Roper2722efb2016-08-17 15:55:55 -04004100 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4101 sizeof(dst->ddb.y_plane[pipe]));
4102 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4103 sizeof(dst->ddb.plane[pipe]));
4104}
4105
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004106static void
4107skl_print_wm_changes(const struct drm_atomic_state *state)
4108{
4109 const struct drm_device *dev = state->dev;
4110 const struct drm_i915_private *dev_priv = to_i915(dev);
4111 const struct intel_atomic_state *intel_state =
4112 to_intel_atomic_state(state);
4113 const struct drm_crtc *crtc;
4114 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004115 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004116 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4117 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004118 int id;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004119 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004120
4121 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004122 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4123 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004124
Maarten Lankhorst75704982016-11-01 12:04:10 +01004125 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004126 const struct skl_ddb_entry *old, *new;
4127
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004128 id = skl_wm_plane_id(intel_plane);
4129 old = &old_ddb->plane[pipe][id];
4130 new = &new_ddb->plane[pipe][id];
4131
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004132 if (skl_ddb_entry_equal(old, new))
4133 continue;
4134
Maarten Lankhorst75704982016-11-01 12:04:10 +01004135 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4136 intel_plane->base.base.id,
4137 intel_plane->base.name,
4138 old->start, old->end,
4139 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004140 }
4141 }
4142}
4143
Matt Roper98d39492016-05-12 07:06:03 -07004144static int
4145skl_compute_wm(struct drm_atomic_state *state)
4146{
4147 struct drm_crtc *crtc;
4148 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004149 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4150 struct skl_wm_values *results = &intel_state->wm_results;
4151 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004152 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004153 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004154
4155 /*
4156 * If this transaction isn't actually touching any CRTC's, don't
4157 * bother with watermark calculation. Note that if we pass this
4158 * test, we're guaranteed to hold at least one CRTC state mutex,
4159 * which means we can safely use values like dev_priv->active_crtcs
4160 * since any racing commits that want to update them would need to
4161 * hold _all_ CRTC state mutexes.
4162 */
4163 for_each_crtc_in_state(state, crtc, cstate, i)
4164 changed = true;
4165 if (!changed)
4166 return 0;
4167
Matt Roper734fa012016-05-12 15:11:40 -07004168 /* Clear all dirty flags */
4169 results->dirty_pipes = 0;
4170
Matt Roper98d39492016-05-12 07:06:03 -07004171 ret = skl_compute_ddb(state);
4172 if (ret)
4173 return ret;
4174
Matt Roper734fa012016-05-12 15:11:40 -07004175 /*
4176 * Calculate WM's for all pipes that are part of this transaction.
4177 * Note that the DDB allocation above may have added more CRTC's that
4178 * weren't otherwise being modified (and set bits in dirty_pipes) if
4179 * pipe allocations had to change.
4180 *
4181 * FIXME: Now that we're doing this in the atomic check phase, we
4182 * should allow skl_update_pipe_wm() to return failure in cases where
4183 * no suitable watermark values can be found.
4184 */
4185 for_each_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004186 struct intel_crtc_state *intel_cstate =
4187 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004188 const struct skl_pipe_wm *old_pipe_wm =
4189 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004190
4191 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004192 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4193 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004194 if (ret)
4195 return ret;
4196
4197 if (changed)
4198 results->dirty_pipes |= drm_crtc_mask(crtc);
4199
4200 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4201 /* This pipe's WM's did not change */
4202 continue;
4203
4204 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004205 }
4206
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004207 skl_print_wm_changes(state);
4208
Matt Roper98d39492016-05-12 07:06:03 -07004209 return 0;
4210}
4211
Ville Syrjälä432081b2016-10-31 22:37:03 +02004212static void skl_update_wm(struct intel_crtc *intel_crtc)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004213{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004214 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004215 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004216 struct skl_wm_values *results = &dev_priv->wm.skl_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004217 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Ville Syrjälä432081b2016-10-31 22:37:03 +02004218 struct intel_crtc_state *cstate = to_intel_crtc_state(intel_crtc->base.state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004219 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Lyude27082492016-08-24 07:48:10 +02004220 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004221
Ville Syrjälä432081b2016-10-31 22:37:03 +02004222 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004223 return;
4224
Matt Roper734fa012016-05-12 15:11:40 -07004225 mutex_lock(&dev_priv->wm.wm_mutex);
4226
Matt Roper2722efb2016-08-17 15:55:55 -04004227 /*
Lyude27082492016-08-24 07:48:10 +02004228 * If this pipe isn't active already, we're going to be enabling it
4229 * very soon. Since it's safe to update a pipe's ddb allocation while
4230 * the pipe's shut off, just do so here. Already active pipes will have
4231 * their watermarks updated once we update their planes.
Matt Roper2722efb2016-08-17 15:55:55 -04004232 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004233 if (intel_crtc->base.state->active_changed) {
Lyude27082492016-08-24 07:48:10 +02004234 int plane;
4235
Matt Roper2c4b49a2016-10-26 15:51:29 -07004236 for_each_universal_plane(dev_priv, pipe, plane)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004237 skl_write_plane_wm(intel_crtc, &pipe_wm->planes[plane],
4238 &results->ddb, plane);
Lyude27082492016-08-24 07:48:10 +02004239
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004240 skl_write_cursor_wm(intel_crtc, &pipe_wm->planes[PLANE_CURSOR],
4241 &results->ddb);
Lyude27082492016-08-24 07:48:10 +02004242 }
4243
4244 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004245
Lyudece0ba282016-09-15 10:46:35 -04004246 intel_crtc->hw_ddb = cstate->wm.skl.ddb;
4247
Matt Roper734fa012016-05-12 15:11:40 -07004248 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004249}
4250
Ville Syrjäläd8905652016-01-14 14:53:35 +02004251static void ilk_compute_wm_config(struct drm_device *dev,
4252 struct intel_wm_config *config)
4253{
4254 struct intel_crtc *crtc;
4255
4256 /* Compute the currently _active_ config */
4257 for_each_intel_crtc(dev, crtc) {
4258 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4259
4260 if (!wm->pipe_enabled)
4261 continue;
4262
4263 config->sprites_enabled |= wm->sprites_enabled;
4264 config->sprites_scaled |= wm->sprites_scaled;
4265 config->num_pipes_active++;
4266 }
4267}
4268
Matt Ropered4a6a72016-02-23 17:20:13 -08004269static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004270{
Chris Wilson91c8a322016-07-05 10:40:23 +01004271 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004272 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004273 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004274 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004275 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004276 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004277
Ville Syrjäläd8905652016-01-14 14:53:35 +02004278 ilk_compute_wm_config(dev, &config);
4279
4280 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4281 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004282
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004283 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03004284 if (INTEL_INFO(dev)->gen >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004285 config.num_pipes_active == 1 && config.sprites_enabled) {
4286 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4287 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004288
Imre Deak820c1982013-12-17 14:46:36 +02004289 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004290 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004291 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004292 }
4293
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004294 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004295 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004296
Imre Deak820c1982013-12-17 14:46:36 +02004297 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004298
Imre Deak820c1982013-12-17 14:46:36 +02004299 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004300}
4301
Matt Ropered4a6a72016-02-23 17:20:13 -08004302static void ilk_initial_watermarks(struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004303{
Matt Ropered4a6a72016-02-23 17:20:13 -08004304 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4305 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004306
Matt Ropered4a6a72016-02-23 17:20:13 -08004307 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004308 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004309 ilk_program_watermarks(dev_priv);
4310 mutex_unlock(&dev_priv->wm.wm_mutex);
4311}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004312
Matt Ropered4a6a72016-02-23 17:20:13 -08004313static void ilk_optimize_watermarks(struct intel_crtc_state *cstate)
4314{
4315 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4316 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4317
4318 mutex_lock(&dev_priv->wm.wm_mutex);
4319 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004320 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004321 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004322 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004323 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004324}
4325
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004326static inline void skl_wm_level_from_reg_val(uint32_t val,
4327 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004328{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004329 level->plane_en = val & PLANE_WM_EN;
4330 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4331 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4332 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004333}
4334
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004335void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4336 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004337{
4338 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004339 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004340 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004341 struct intel_plane *intel_plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004342 struct skl_plane_wm *wm;
Pradeep Bhat30789992014-11-04 17:06:45 +00004343 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004344 int level, id, max_level;
4345 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004346
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004347 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004348
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004349 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
4350 id = skl_wm_plane_id(intel_plane);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004351 wm = &out->planes[id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004352
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004353 for (level = 0; level <= max_level; level++) {
4354 if (id != PLANE_CURSOR)
4355 val = I915_READ(PLANE_WM(pipe, id, level));
4356 else
4357 val = I915_READ(CUR_WM(pipe, level));
4358
4359 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4360 }
4361
4362 if (id != PLANE_CURSOR)
4363 val = I915_READ(PLANE_WM_TRANS(pipe, id));
4364 else
4365 val = I915_READ(CUR_WM_TRANS(pipe));
4366
4367 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4368 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004369
Matt Roper3ef00282015-03-09 10:19:24 -07004370 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004371 return;
4372
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004373 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004374}
4375
4376void skl_wm_get_hw_state(struct drm_device *dev)
4377{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004378 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004379 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004380 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004381 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004382 struct intel_crtc *intel_crtc;
4383 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004384
Damien Lespiaua269c582014-11-04 17:06:49 +00004385 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004386 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4387 intel_crtc = to_intel_crtc(crtc);
4388 cstate = to_intel_crtc_state(crtc->state);
4389
4390 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4391
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004392 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004393 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004394 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004395
Matt Roper279e99d2016-05-12 07:06:02 -07004396 if (dev_priv->active_crtcs) {
4397 /* Fully recompute DDB on first atomic commit */
4398 dev_priv->wm.distrust_bios_wm = true;
4399 } else {
4400 /* Easy/common case; just sanitize DDB now if everything off */
4401 memset(ddb, 0, sizeof(*ddb));
4402 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004403}
4404
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004405static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4406{
4407 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004408 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004409 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004411 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004412 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004413 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004414 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004415 [PIPE_A] = WM0_PIPEA_ILK,
4416 [PIPE_B] = WM0_PIPEB_ILK,
4417 [PIPE_C] = WM0_PIPEC_IVB,
4418 };
4419
4420 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004421 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004422 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004423
Ville Syrjälä15606532016-05-13 17:55:17 +03004424 memset(active, 0, sizeof(*active));
4425
Matt Roper3ef00282015-03-09 10:19:24 -07004426 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004427
4428 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004429 u32 tmp = hw->wm_pipe[pipe];
4430
4431 /*
4432 * For active pipes LP0 watermark is marked as
4433 * enabled, and LP1+ watermaks as disabled since
4434 * we can't really reverse compute them in case
4435 * multiple pipes are active.
4436 */
4437 active->wm[0].enable = true;
4438 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4439 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4440 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4441 active->linetime = hw->wm_linetime[pipe];
4442 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004443 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004444
4445 /*
4446 * For inactive pipes, all watermark levels
4447 * should be marked as enabled but zeroed,
4448 * which is what we'd compute them to.
4449 */
4450 for (level = 0; level <= max_level; level++)
4451 active->wm[level].enable = true;
4452 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004453
4454 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004455}
4456
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004457#define _FW_WM(value, plane) \
4458 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4459#define _FW_WM_VLV(value, plane) \
4460 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4461
4462static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4463 struct vlv_wm_values *wm)
4464{
4465 enum pipe pipe;
4466 uint32_t tmp;
4467
4468 for_each_pipe(dev_priv, pipe) {
4469 tmp = I915_READ(VLV_DDL(pipe));
4470
4471 wm->ddl[pipe].primary =
4472 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4473 wm->ddl[pipe].cursor =
4474 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4475 wm->ddl[pipe].sprite[0] =
4476 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4477 wm->ddl[pipe].sprite[1] =
4478 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4479 }
4480
4481 tmp = I915_READ(DSPFW1);
4482 wm->sr.plane = _FW_WM(tmp, SR);
4483 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
4484 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
4485 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
4486
4487 tmp = I915_READ(DSPFW2);
4488 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
4489 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
4490 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
4491
4492 tmp = I915_READ(DSPFW3);
4493 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4494
4495 if (IS_CHERRYVIEW(dev_priv)) {
4496 tmp = I915_READ(DSPFW7_CHV);
4497 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4498 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4499
4500 tmp = I915_READ(DSPFW8_CHV);
4501 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
4502 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
4503
4504 tmp = I915_READ(DSPFW9_CHV);
4505 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
4506 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
4507
4508 tmp = I915_READ(DSPHOWM);
4509 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4510 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4511 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4512 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
4513 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4514 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4515 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4516 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4517 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4518 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4519 } else {
4520 tmp = I915_READ(DSPFW7);
4521 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4522 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4523
4524 tmp = I915_READ(DSPHOWM);
4525 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4526 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4527 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4528 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4529 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4530 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4531 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4532 }
4533}
4534
4535#undef _FW_WM
4536#undef _FW_WM_VLV
4537
4538void vlv_wm_get_hw_state(struct drm_device *dev)
4539{
4540 struct drm_i915_private *dev_priv = to_i915(dev);
4541 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4542 struct intel_plane *plane;
4543 enum pipe pipe;
4544 u32 val;
4545
4546 vlv_read_wm_values(dev_priv, wm);
4547
4548 for_each_intel_plane(dev, plane) {
4549 switch (plane->base.type) {
4550 int sprite;
4551 case DRM_PLANE_TYPE_CURSOR:
4552 plane->wm.fifo_size = 63;
4553 break;
4554 case DRM_PLANE_TYPE_PRIMARY:
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02004555 plane->wm.fifo_size = vlv_get_fifo_size(dev_priv, plane->pipe, 0);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004556 break;
4557 case DRM_PLANE_TYPE_OVERLAY:
4558 sprite = plane->plane;
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02004559 plane->wm.fifo_size = vlv_get_fifo_size(dev_priv, plane->pipe, sprite + 1);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004560 break;
4561 }
4562 }
4563
4564 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4565 wm->level = VLV_WM_LEVEL_PM2;
4566
4567 if (IS_CHERRYVIEW(dev_priv)) {
4568 mutex_lock(&dev_priv->rps.hw_lock);
4569
4570 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4571 if (val & DSP_MAXFIFO_PM5_ENABLE)
4572 wm->level = VLV_WM_LEVEL_PM5;
4573
Ville Syrjälä58590c12015-09-08 21:05:12 +03004574 /*
4575 * If DDR DVFS is disabled in the BIOS, Punit
4576 * will never ack the request. So if that happens
4577 * assume we don't have to enable/disable DDR DVFS
4578 * dynamically. To test that just set the REQ_ACK
4579 * bit to poke the Punit, but don't change the
4580 * HIGH/LOW bits so that we don't actually change
4581 * the current state.
4582 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004583 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004584 val |= FORCE_DDR_FREQ_REQ_ACK;
4585 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4586
4587 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4588 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4589 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4590 "assuming DDR DVFS is disabled\n");
4591 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4592 } else {
4593 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4594 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4595 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4596 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004597
4598 mutex_unlock(&dev_priv->rps.hw_lock);
4599 }
4600
4601 for_each_pipe(dev_priv, pipe)
4602 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4603 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4604 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4605
4606 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4607 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4608}
4609
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004610void ilk_wm_get_hw_state(struct drm_device *dev)
4611{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004612 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004613 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004614 struct drm_crtc *crtc;
4615
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004616 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004617 ilk_pipe_wm_get_hw_state(crtc);
4618
4619 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4620 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4621 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4622
4623 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004624 if (INTEL_INFO(dev)->gen >= 7) {
4625 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4626 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4627 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004628
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004629 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004630 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4631 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004632 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004633 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4634 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004635
4636 hw->enable_fbc_wm =
4637 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4638}
4639
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004640/**
4641 * intel_update_watermarks - update FIFO watermark values based on current modes
4642 *
4643 * Calculate watermark values for the various WM regs based on current mode
4644 * and plane configuration.
4645 *
4646 * There are several cases to deal with here:
4647 * - normal (i.e. non-self-refresh)
4648 * - self-refresh (SR) mode
4649 * - lines are large relative to FIFO size (buffer can hold up to 2)
4650 * - lines are small relative to FIFO size (buffer can hold more than 2
4651 * lines), so need to account for TLB latency
4652 *
4653 * The normal calculation is:
4654 * watermark = dotclock * bytes per pixel * latency
4655 * where latency is platform & configuration dependent (we assume pessimal
4656 * values here).
4657 *
4658 * The SR calculation is:
4659 * watermark = (trunc(latency/line time)+1) * surface width *
4660 * bytes per pixel
4661 * where
4662 * line time = htotal / dotclock
4663 * surface width = hdisplay for normal plane and 64 for cursor
4664 * and latency is assumed to be high, as above.
4665 *
4666 * The final value programmed to the register should always be rounded up,
4667 * and include an extra 2 entries to account for clock crossings.
4668 *
4669 * We don't use the sprite, so we can ignore that. And on Crestline we have
4670 * to set the non-SR watermarks to 8.
4671 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004672void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004673{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004674 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004675
4676 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004677 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004678}
4679
Jani Nikulae2828912016-01-18 09:19:47 +02004680/*
Daniel Vetter92703882012-08-09 16:46:01 +02004681 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004682 */
4683DEFINE_SPINLOCK(mchdev_lock);
4684
4685/* Global for IPS driver to get at the current i915 device. Protected by
4686 * mchdev_lock. */
4687static struct drm_i915_private *i915_mch_dev;
4688
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004689bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004690{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004691 u16 rgvswctl;
4692
Daniel Vetter92703882012-08-09 16:46:01 +02004693 assert_spin_locked(&mchdev_lock);
4694
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004695 rgvswctl = I915_READ16(MEMSWCTL);
4696 if (rgvswctl & MEMCTL_CMD_STS) {
4697 DRM_DEBUG("gpu busy, RCS change rejected\n");
4698 return false; /* still busy with another command */
4699 }
4700
4701 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4702 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4703 I915_WRITE16(MEMSWCTL, rgvswctl);
4704 POSTING_READ16(MEMSWCTL);
4705
4706 rgvswctl |= MEMCTL_CMD_STS;
4707 I915_WRITE16(MEMSWCTL, rgvswctl);
4708
4709 return true;
4710}
4711
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004712static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004713{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004714 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004715 u8 fmax, fmin, fstart, vstart;
4716
Daniel Vetter92703882012-08-09 16:46:01 +02004717 spin_lock_irq(&mchdev_lock);
4718
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004719 rgvmodectl = I915_READ(MEMMODECTL);
4720
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004721 /* Enable temp reporting */
4722 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4723 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4724
4725 /* 100ms RC evaluation intervals */
4726 I915_WRITE(RCUPEI, 100000);
4727 I915_WRITE(RCDNEI, 100000);
4728
4729 /* Set max/min thresholds to 90ms and 80ms respectively */
4730 I915_WRITE(RCBMAXAVG, 90000);
4731 I915_WRITE(RCBMINAVG, 80000);
4732
4733 I915_WRITE(MEMIHYST, 1);
4734
4735 /* Set up min, max, and cur for interrupt handling */
4736 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4737 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4738 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4739 MEMMODE_FSTART_SHIFT;
4740
Ville Syrjälä616847e2015-09-18 20:03:19 +03004741 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004742 PXVFREQ_PX_SHIFT;
4743
Daniel Vetter20e4d402012-08-08 23:35:39 +02004744 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4745 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004746
Daniel Vetter20e4d402012-08-08 23:35:39 +02004747 dev_priv->ips.max_delay = fstart;
4748 dev_priv->ips.min_delay = fmin;
4749 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004750
4751 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4752 fmax, fmin, fstart);
4753
4754 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4755
4756 /*
4757 * Interrupts will be enabled in ironlake_irq_postinstall
4758 */
4759
4760 I915_WRITE(VIDSTART, vstart);
4761 POSTING_READ(VIDSTART);
4762
4763 rgvmodectl |= MEMMODE_SWMODE_EN;
4764 I915_WRITE(MEMMODECTL, rgvmodectl);
4765
Daniel Vetter92703882012-08-09 16:46:01 +02004766 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004767 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004768 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004769
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004770 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004771
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004772 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4773 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004774 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004775 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004776 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004777
4778 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004779}
4780
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004781static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004782{
Daniel Vetter92703882012-08-09 16:46:01 +02004783 u16 rgvswctl;
4784
4785 spin_lock_irq(&mchdev_lock);
4786
4787 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004788
4789 /* Ack interrupts, disable EFC interrupt */
4790 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4791 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4792 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4793 I915_WRITE(DEIIR, DE_PCU_EVENT);
4794 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4795
4796 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004797 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004798 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004799 rgvswctl |= MEMCTL_CMD_STS;
4800 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004801 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004802
Daniel Vetter92703882012-08-09 16:46:01 +02004803 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004804}
4805
Daniel Vetteracbe9472012-07-26 11:50:05 +02004806/* There's a funny hw issue where the hw returns all 0 when reading from
4807 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4808 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4809 * all limits and the gpu stuck at whatever frequency it is at atm).
4810 */
Akash Goel74ef1172015-03-06 11:07:19 +05304811static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004812{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004813 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004814
Daniel Vetter20b46e52012-07-26 11:16:14 +02004815 /* Only set the down limit when we've reached the lowest level to avoid
4816 * getting more interrupts, otherwise leave this clear. This prevents a
4817 * race in the hw when coming out of rc6: There's a tiny window where
4818 * the hw runs at the minimal clock before selecting the desired
4819 * frequency, if the down threshold expires in that window we will not
4820 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004821 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304822 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4823 if (val <= dev_priv->rps.min_freq_softlimit)
4824 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4825 } else {
4826 limits = dev_priv->rps.max_freq_softlimit << 24;
4827 if (val <= dev_priv->rps.min_freq_softlimit)
4828 limits |= dev_priv->rps.min_freq_softlimit << 16;
4829 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004830
4831 return limits;
4832}
4833
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004834static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4835{
4836 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304837 u32 threshold_up = 0, threshold_down = 0; /* in % */
4838 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004839
4840 new_power = dev_priv->rps.power;
4841 switch (dev_priv->rps.power) {
4842 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004843 if (val > dev_priv->rps.efficient_freq + 1 &&
4844 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004845 new_power = BETWEEN;
4846 break;
4847
4848 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004849 if (val <= dev_priv->rps.efficient_freq &&
4850 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004851 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004852 else if (val >= dev_priv->rps.rp0_freq &&
4853 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004854 new_power = HIGH_POWER;
4855 break;
4856
4857 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004858 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4859 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004860 new_power = BETWEEN;
4861 break;
4862 }
4863 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004864 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004865 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004866 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004867 new_power = HIGH_POWER;
4868 if (new_power == dev_priv->rps.power)
4869 return;
4870
4871 /* Note the units here are not exactly 1us, but 1280ns. */
4872 switch (new_power) {
4873 case LOW_POWER:
4874 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304875 ei_up = 16000;
4876 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004877
4878 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304879 ei_down = 32000;
4880 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004881 break;
4882
4883 case BETWEEN:
4884 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304885 ei_up = 13000;
4886 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004887
4888 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304889 ei_down = 32000;
4890 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004891 break;
4892
4893 case HIGH_POWER:
4894 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304895 ei_up = 10000;
4896 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004897
4898 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304899 ei_down = 32000;
4900 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004901 break;
4902 }
4903
Akash Goel8a586432015-03-06 11:07:18 +05304904 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004905 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304906 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004907 GT_INTERVAL_FROM_US(dev_priv,
4908 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304909
4910 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004911 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304912 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004913 GT_INTERVAL_FROM_US(dev_priv,
4914 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304915
Chris Wilsona72b5622016-07-02 15:35:59 +01004916 I915_WRITE(GEN6_RP_CONTROL,
4917 GEN6_RP_MEDIA_TURBO |
4918 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4919 GEN6_RP_MEDIA_IS_GFX |
4920 GEN6_RP_ENABLE |
4921 GEN6_RP_UP_BUSY_AVG |
4922 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304923
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004924 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004925 dev_priv->rps.up_threshold = threshold_up;
4926 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004927 dev_priv->rps.last_adj = 0;
4928}
4929
Chris Wilson2876ce72014-03-28 08:03:34 +00004930static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4931{
4932 u32 mask = 0;
4933
4934 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004935 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004936 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004937 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004938
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004939 mask &= dev_priv->pm_rps_events;
4940
Imre Deak59d02a12014-12-19 19:33:26 +02004941 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004942}
4943
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004944/* gen6_set_rps is called to update the frequency request, but should also be
4945 * called when the range (min_delay and max_delay) is modified so that we can
4946 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004947static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004948{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304949 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004950 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304951 return;
4952
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004953 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004954 WARN_ON(val > dev_priv->rps.max_freq);
4955 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004956
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004957 /* min/max delay may still have been modified so be sure to
4958 * write the limits value.
4959 */
4960 if (val != dev_priv->rps.cur_freq) {
4961 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004962
Chris Wilsondc979972016-05-10 14:10:04 +01004963 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304964 I915_WRITE(GEN6_RPNSWREQ,
4965 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004966 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004967 I915_WRITE(GEN6_RPNSWREQ,
4968 HSW_FREQUENCY(val));
4969 else
4970 I915_WRITE(GEN6_RPNSWREQ,
4971 GEN6_FREQUENCY(val) |
4972 GEN6_OFFSET(0) |
4973 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004974 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004975
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004976 /* Make sure we continue to get interrupts
4977 * until we hit the minimum or maximum frequencies.
4978 */
Akash Goel74ef1172015-03-06 11:07:19 +05304979 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004980 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004981
Ben Widawskyd5570a72012-09-07 19:43:41 -07004982 POSTING_READ(GEN6_RPNSWREQ);
4983
Ben Widawskyb39fb292014-03-19 18:31:11 -07004984 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004985 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004986}
4987
Chris Wilsondc979972016-05-10 14:10:04 +01004988static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004989{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004990 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004991 WARN_ON(val > dev_priv->rps.max_freq);
4992 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004993
Chris Wilsondc979972016-05-10 14:10:04 +01004994 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004995 "Odd GPU freq value\n"))
4996 val &= ~1;
4997
Deepak Scd25dd52015-07-10 18:31:40 +05304998 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4999
Chris Wilson8fb55192015-04-07 16:20:28 +01005000 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005001 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01005002 if (!IS_CHERRYVIEW(dev_priv))
5003 gen6_set_rps_thresholds(dev_priv, val);
5004 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005005
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005006 dev_priv->rps.cur_freq = val;
5007 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
5008}
5009
Deepak Sa7f6e232015-05-09 18:04:44 +05305010/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05305011 *
5012 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05305013 * 1. Forcewake Media well.
5014 * 2. Request idle freq.
5015 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05305016*/
5017static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5018{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005019 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05305020
Chris Wilsonaed242f2015-03-18 09:48:21 +00005021 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305022 return;
5023
Deepak Sa7f6e232015-05-09 18:04:44 +05305024 /* Wake up the media well, as that takes a lot less
5025 * power than the Render well. */
5026 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01005027 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305028 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05305029}
5030
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005031void gen6_rps_busy(struct drm_i915_private *dev_priv)
5032{
5033 mutex_lock(&dev_priv->rps.hw_lock);
5034 if (dev_priv->rps.enabled) {
5035 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
5036 gen6_rps_reset_ei(dev_priv);
5037 I915_WRITE(GEN6_PMINTRMSK,
5038 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005039
Chris Wilsonc33d2472016-07-04 08:08:36 +01005040 gen6_enable_rps_interrupts(dev_priv);
5041
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005042 /* Ensure we start at the user's desired frequency */
5043 intel_set_rps(dev_priv,
5044 clamp(dev_priv->rps.cur_freq,
5045 dev_priv->rps.min_freq_softlimit,
5046 dev_priv->rps.max_freq_softlimit));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005047 }
5048 mutex_unlock(&dev_priv->rps.hw_lock);
5049}
5050
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005051void gen6_rps_idle(struct drm_i915_private *dev_priv)
5052{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005053 /* Flush our bottom-half so that it does not race with us
5054 * setting the idle frequency and so that it is bounded by
5055 * our rpm wakeref. And then disable the interrupts to stop any
5056 * futher RPS reclocking whilst we are asleep.
5057 */
5058 gen6_disable_rps_interrupts(dev_priv);
5059
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005060 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005061 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005062 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305063 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005064 else
Chris Wilsondc979972016-05-10 14:10:04 +01005065 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005066 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005067 I915_WRITE(GEN6_PMINTRMSK,
5068 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005069 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005070 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005071
Chris Wilson8d3afd72015-05-21 21:01:47 +01005072 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005073 while (!list_empty(&dev_priv->rps.clients))
5074 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005075 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005076}
5077
Chris Wilson1854d5c2015-04-07 16:20:32 +01005078void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005079 struct intel_rps_client *rps,
5080 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005081{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005082 /* This is intentionally racy! We peek at the state here, then
5083 * validate inside the RPS worker.
5084 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005085 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005086 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005087 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005088 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005089
Chris Wilsone61b9952015-04-27 13:41:24 +01005090 /* Force a RPS boost (and don't count it against the client) if
5091 * the GPU is severely congested.
5092 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005093 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005094 rps = NULL;
5095
Chris Wilson8d3afd72015-05-21 21:01:47 +01005096 spin_lock(&dev_priv->rps.client_lock);
5097 if (rps == NULL || list_empty(&rps->link)) {
5098 spin_lock_irq(&dev_priv->irq_lock);
5099 if (dev_priv->rps.interrupts_enabled) {
5100 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005101 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005102 }
5103 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005104
Chris Wilson2e1b8732015-04-27 13:41:22 +01005105 if (rps != NULL) {
5106 list_add(&rps->link, &dev_priv->rps.clients);
5107 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005108 } else
5109 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005110 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005111 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005112}
5113
Chris Wilsondc979972016-05-10 14:10:04 +01005114void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005115{
Chris Wilsondc979972016-05-10 14:10:04 +01005116 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5117 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005118 else
Chris Wilsondc979972016-05-10 14:10:04 +01005119 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005120}
5121
Chris Wilsondc979972016-05-10 14:10:04 +01005122static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005123{
Zhe Wang20e49362014-11-04 17:07:05 +00005124 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005125 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005126}
5127
Chris Wilsondc979972016-05-10 14:10:04 +01005128static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305129{
Akash Goel2030d682016-04-23 00:05:45 +05305130 I915_WRITE(GEN6_RP_CONTROL, 0);
5131}
5132
Chris Wilsondc979972016-05-10 14:10:04 +01005133static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005134{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005135 I915_WRITE(GEN6_RC_CONTROL, 0);
5136 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305137 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005138}
5139
Chris Wilsondc979972016-05-10 14:10:04 +01005140static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305141{
Deepak S38807742014-05-23 21:00:15 +05305142 I915_WRITE(GEN6_RC_CONTROL, 0);
5143}
5144
Chris Wilsondc979972016-05-10 14:10:04 +01005145static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005146{
Deepak S98a2e5f2014-08-18 10:35:27 -07005147 /* we're doing forcewake before Disabling RC6,
5148 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005149 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005150
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005151 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005152
Mika Kuoppala59bad942015-01-16 11:34:40 +02005153 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005154}
5155
Chris Wilsondc979972016-05-10 14:10:04 +01005156static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005157{
Chris Wilsondc979972016-05-10 14:10:04 +01005158 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005159 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5160 mode = GEN6_RC_CTL_RC6_ENABLE;
5161 else
5162 mode = 0;
5163 }
Chris Wilsondc979972016-05-10 14:10:04 +01005164 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005165 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5166 "RC6 %s RC6p %s RC6pp %s\n",
5167 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5168 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5169 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005170
5171 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005172 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5173 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005174}
5175
Chris Wilsondc979972016-05-10 14:10:04 +01005176static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305177{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005178 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305179 bool enable_rc6 = true;
5180 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005181 u32 rc_ctl;
5182 int rc_sw_target;
5183
5184 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5185 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5186 RC_SW_TARGET_STATE_SHIFT;
5187 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5188 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5189 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5190 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5191 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305192
5193 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005194 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305195 enable_rc6 = false;
5196 }
5197
5198 /*
5199 * The exact context size is not known for BXT, so assume a page size
5200 * for this check.
5201 */
5202 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005203 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5204 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5205 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005206 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305207 enable_rc6 = false;
5208 }
5209
5210 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5211 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5212 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5213 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005214 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305215 enable_rc6 = false;
5216 }
5217
Imre Deakfc619842016-06-29 19:13:55 +03005218 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5219 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5220 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5221 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5222 enable_rc6 = false;
5223 }
5224
5225 if (!I915_READ(GEN6_GFXPAUSE)) {
5226 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5227 enable_rc6 = false;
5228 }
5229
5230 if (!I915_READ(GEN8_MISC_CTRL0)) {
5231 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305232 enable_rc6 = false;
5233 }
5234
5235 return enable_rc6;
5236}
5237
Chris Wilsondc979972016-05-10 14:10:04 +01005238int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005239{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005240 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005241 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005242 return 0;
5243
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305244 if (!enable_rc6)
5245 return 0;
5246
Chris Wilsondc979972016-05-10 14:10:04 +01005247 if (IS_BROXTON(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305248 DRM_INFO("RC6 disabled by BIOS\n");
5249 return 0;
5250 }
5251
Daniel Vetter456470e2012-08-08 23:35:40 +02005252 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005253 if (enable_rc6 >= 0) {
5254 int mask;
5255
Chris Wilsondc979972016-05-10 14:10:04 +01005256 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005257 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5258 INTEL_RC6pp_ENABLE;
5259 else
5260 mask = INTEL_RC6_ENABLE;
5261
5262 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005263 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5264 "(requested %d, valid %d)\n",
5265 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005266
5267 return enable_rc6 & mask;
5268 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005269
Chris Wilsondc979972016-05-10 14:10:04 +01005270 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005271 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005272
5273 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005274}
5275
Chris Wilsondc979972016-05-10 14:10:04 +01005276static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005277{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005278 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005279
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005280 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Chris Wilsondc979972016-05-10 14:10:04 +01005281 if (IS_BROXTON(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005282 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005283 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5284 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5285 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5286 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005287 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005288 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5289 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5290 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5291 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005292 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005293 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005294
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005295 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005296 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5297 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005298 u32 ddcc_status = 0;
5299
5300 if (sandybridge_pcode_read(dev_priv,
5301 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5302 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005303 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005304 clamp_t(u8,
5305 ((ddcc_status >> 8) & 0xff),
5306 dev_priv->rps.min_freq,
5307 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005308 }
5309
Chris Wilsondc979972016-05-10 14:10:04 +01005310 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305311 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005312 * the natural hardware unit for SKL
5313 */
Akash Goelc5e06882015-06-29 14:50:19 +05305314 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5315 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5316 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5317 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5318 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5319 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005320}
5321
Chris Wilson3a45b052016-07-13 09:10:32 +01005322static void reset_rps(struct drm_i915_private *dev_priv,
5323 void (*set)(struct drm_i915_private *, u8))
5324{
5325 u8 freq = dev_priv->rps.cur_freq;
5326
5327 /* force a reset */
5328 dev_priv->rps.power = -1;
5329 dev_priv->rps.cur_freq = -1;
5330
5331 set(dev_priv, freq);
5332}
5333
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005334/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005335static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005336{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005337 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5338
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305339 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005340 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305341 /*
5342 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5343 * clear out the Control register just to avoid inconsitency
5344 * with debugfs interface, which will show Turbo as enabled
5345 * only and that is not expected by the User after adding the
5346 * WaGsvDisableTurbo. Apart from this there is no problem even
5347 * if the Turbo is left enabled in the Control register, as the
5348 * Up/Down interrupts would remain masked.
5349 */
Chris Wilsondc979972016-05-10 14:10:04 +01005350 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305351 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5352 return;
5353 }
5354
Akash Goel0beb0592015-03-06 11:07:20 +05305355 /* Program defaults and thresholds for RPS*/
5356 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5357 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005358
Akash Goel0beb0592015-03-06 11:07:20 +05305359 /* 1 second timeout*/
5360 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5361 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5362
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005363 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005364
Akash Goel0beb0592015-03-06 11:07:20 +05305365 /* Leaning on the below call to gen6_set_rps to program/setup the
5366 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5367 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005368 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005369
5370 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5371}
5372
Chris Wilsondc979972016-05-10 14:10:04 +01005373static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005374{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005375 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305376 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005377 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005378
5379 /* 1a: Software RC state - RC0 */
5380 I915_WRITE(GEN6_RC_STATE, 0);
5381
5382 /* 1b: Get forcewake during program sequence. Although the driver
5383 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005384 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005385
5386 /* 2a: Disable RC states. */
5387 I915_WRITE(GEN6_RC_CONTROL, 0);
5388
5389 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305390
5391 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005392 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305393 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5394 else
5395 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005396 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5397 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305398 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005399 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305400
Dave Gordon1a3d1892016-05-13 15:36:30 +01005401 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305402 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5403
Zhe Wang20e49362014-11-04 17:07:05 +00005404 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005405
Zhe Wang38c23522015-01-20 12:23:04 +00005406 /* 2c: Program Coarse Power Gating Policies. */
5407 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5408 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5409
Zhe Wang20e49362014-11-04 17:07:05 +00005410 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005411 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005412 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005413 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Jani Nikula4ff40a42016-09-26 15:07:51 +03005414 /* WaRsUseTimeoutMode:bxt */
Jani Nikula9fc736e2016-09-16 16:59:46 +03005415 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305416 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305417 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5418 GEN7_RC_CTL_TO_MODE |
5419 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305420 } else {
5421 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305422 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5423 GEN6_RC_CTL_EI_MODE(1) |
5424 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305425 }
Zhe Wang20e49362014-11-04 17:07:05 +00005426
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305427 /*
5428 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305429 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305430 */
Chris Wilsondc979972016-05-10 14:10:04 +01005431 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305432 I915_WRITE(GEN9_PG_ENABLE, 0);
5433 else
5434 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5435 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005436
Mika Kuoppala59bad942015-01-16 11:34:40 +02005437 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005438}
5439
Chris Wilsondc979972016-05-10 14:10:04 +01005440static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005441{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005442 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305443 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005444 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005445
5446 /* 1a: Software RC state - RC0 */
5447 I915_WRITE(GEN6_RC_STATE, 0);
5448
5449 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5450 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005451 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005452
5453 /* 2a: Disable RC states. */
5454 I915_WRITE(GEN6_RC_CONTROL, 0);
5455
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005456 /* 2b: Program RC6 thresholds.*/
5457 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5458 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5459 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305460 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005461 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005462 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005463 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005464 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5465 else
5466 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005467
5468 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005469 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005470 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005471 intel_print_rc6_info(dev_priv, rc6_mask);
5472 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005473 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5474 GEN7_RC_CTL_TO_MODE |
5475 rc6_mask);
5476 else
5477 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5478 GEN6_RC_CTL_EI_MODE(1) |
5479 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005480
5481 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005482 I915_WRITE(GEN6_RPNSWREQ,
5483 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5484 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5485 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005486 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5487 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005488
Daniel Vetter7526ed72014-09-29 15:07:19 +02005489 /* Docs recommend 900MHz, and 300 MHz respectively */
5490 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5491 dev_priv->rps.max_freq_softlimit << 24 |
5492 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005493
Daniel Vetter7526ed72014-09-29 15:07:19 +02005494 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5495 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5496 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5497 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005498
Daniel Vetter7526ed72014-09-29 15:07:19 +02005499 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005500
5501 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005502 I915_WRITE(GEN6_RP_CONTROL,
5503 GEN6_RP_MEDIA_TURBO |
5504 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5505 GEN6_RP_MEDIA_IS_GFX |
5506 GEN6_RP_ENABLE |
5507 GEN6_RP_UP_BUSY_AVG |
5508 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005509
Daniel Vetter7526ed72014-09-29 15:07:19 +02005510 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005511
Chris Wilson3a45b052016-07-13 09:10:32 +01005512 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005513
Mika Kuoppala59bad942015-01-16 11:34:40 +02005514 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005515}
5516
Chris Wilsondc979972016-05-10 14:10:04 +01005517static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005518{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005519 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305520 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005521 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005522 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005523 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005524 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005525
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005526 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005527
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005528 /* Here begins a magic sequence of register writes to enable
5529 * auto-downclocking.
5530 *
5531 * Perhaps there might be some value in exposing these to
5532 * userspace...
5533 */
5534 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005535
5536 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005537 gtfifodbg = I915_READ(GTFIFODBG);
5538 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005539 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5540 I915_WRITE(GTFIFODBG, gtfifodbg);
5541 }
5542
Mika Kuoppala59bad942015-01-16 11:34:40 +02005543 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005544
5545 /* disable the counters and set deterministic thresholds */
5546 I915_WRITE(GEN6_RC_CONTROL, 0);
5547
5548 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5549 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5550 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5551 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5552 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5553
Akash Goel3b3f1652016-10-13 22:44:48 +05305554 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005555 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005556
5557 I915_WRITE(GEN6_RC_SLEEP, 0);
5558 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005559 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005560 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5561 else
5562 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005563 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005564 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5565
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005566 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005567 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005568 if (rc6_mode & INTEL_RC6_ENABLE)
5569 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5570
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005571 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005572 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005573 if (rc6_mode & INTEL_RC6p_ENABLE)
5574 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005575
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005576 if (rc6_mode & INTEL_RC6pp_ENABLE)
5577 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5578 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005579
Chris Wilsondc979972016-05-10 14:10:04 +01005580 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005581
5582 I915_WRITE(GEN6_RC_CONTROL,
5583 rc6_mask |
5584 GEN6_RC_CTL_EI_MODE(1) |
5585 GEN6_RC_CTL_HW_ENABLE);
5586
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005587 /* Power down if completely idle for over 50ms */
5588 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005589 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005590
Chris Wilson3a45b052016-07-13 09:10:32 +01005591 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005592
Ben Widawsky31643d52012-09-26 10:34:01 -07005593 rc6vids = 0;
5594 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005595 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005596 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005597 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005598 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5599 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5600 rc6vids &= 0xffff00;
5601 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5602 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5603 if (ret)
5604 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5605 }
5606
Mika Kuoppala59bad942015-01-16 11:34:40 +02005607 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005608}
5609
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005610static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005611{
5612 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005613 unsigned int gpu_freq;
5614 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305615 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005616 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005617 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005618
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005619 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005620
Ben Widawskyeda79642013-10-07 17:15:48 -03005621 policy = cpufreq_cpu_get(0);
5622 if (policy) {
5623 max_ia_freq = policy->cpuinfo.max_freq;
5624 cpufreq_cpu_put(policy);
5625 } else {
5626 /*
5627 * Default to measured freq if none found, PCU will ensure we
5628 * don't go over
5629 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005630 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005631 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005632
5633 /* Convert from kHz to MHz */
5634 max_ia_freq /= 1000;
5635
Ben Widawsky153b4b952013-10-22 22:05:09 -07005636 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005637 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5638 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005639
Chris Wilsondc979972016-05-10 14:10:04 +01005640 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305641 /* Convert GT frequency to 50 HZ units */
5642 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5643 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5644 } else {
5645 min_gpu_freq = dev_priv->rps.min_freq;
5646 max_gpu_freq = dev_priv->rps.max_freq;
5647 }
5648
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005649 /*
5650 * For each potential GPU frequency, load a ring frequency we'd like
5651 * to use for memory access. We do this by specifying the IA frequency
5652 * the PCU should use as a reference to determine the ring frequency.
5653 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305654 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5655 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005656 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005657
Chris Wilsondc979972016-05-10 14:10:04 +01005658 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305659 /*
5660 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5661 * No floor required for ring frequency on SKL.
5662 */
5663 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005664 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005665 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5666 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005667 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005668 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005669 ring_freq = max(min_ring_freq, ring_freq);
5670 /* leave ia_freq as the default, chosen by cpufreq */
5671 } else {
5672 /* On older processors, there is no separate ring
5673 * clock domain, so in order to boost the bandwidth
5674 * of the ring, we need to upclock the CPU (ia_freq).
5675 *
5676 * For GPU frequencies less than 750MHz,
5677 * just use the lowest ring freq.
5678 */
5679 if (gpu_freq < min_freq)
5680 ia_freq = 800;
5681 else
5682 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5683 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5684 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005685
Ben Widawsky42c05262012-09-26 10:34:00 -07005686 sandybridge_pcode_write(dev_priv,
5687 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005688 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5689 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5690 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005691 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005692}
5693
Ville Syrjälä03af2042014-06-28 02:03:53 +03005694static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305695{
5696 u32 val, rp0;
5697
Jani Nikula5b5929c2015-10-07 11:17:46 +03005698 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305699
Imre Deak43b67992016-08-31 19:13:02 +03005700 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005701 case 8:
5702 /* (2 * 4) config */
5703 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5704 break;
5705 case 12:
5706 /* (2 * 6) config */
5707 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5708 break;
5709 case 16:
5710 /* (2 * 8) config */
5711 default:
5712 /* Setting (2 * 8) Min RP0 for any other combination */
5713 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5714 break;
Deepak S095acd52015-01-17 11:05:59 +05305715 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005716
5717 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5718
Deepak S2b6b3a02014-05-27 15:59:30 +05305719 return rp0;
5720}
5721
5722static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5723{
5724 u32 val, rpe;
5725
5726 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5727 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5728
5729 return rpe;
5730}
5731
Deepak S7707df42014-07-12 18:46:14 +05305732static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5733{
5734 u32 val, rp1;
5735
Jani Nikula5b5929c2015-10-07 11:17:46 +03005736 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5737 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5738
Deepak S7707df42014-07-12 18:46:14 +05305739 return rp1;
5740}
5741
Deepak Sf8f2b002014-07-10 13:16:21 +05305742static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5743{
5744 u32 val, rp1;
5745
5746 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5747
5748 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5749
5750 return rp1;
5751}
5752
Ville Syrjälä03af2042014-06-28 02:03:53 +03005753static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005754{
5755 u32 val, rp0;
5756
Jani Nikula64936252013-05-22 15:36:20 +03005757 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005758
5759 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5760 /* Clamp to max */
5761 rp0 = min_t(u32, rp0, 0xea);
5762
5763 return rp0;
5764}
5765
5766static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5767{
5768 u32 val, rpe;
5769
Jani Nikula64936252013-05-22 15:36:20 +03005770 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005771 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005772 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005773 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5774
5775 return rpe;
5776}
5777
Ville Syrjälä03af2042014-06-28 02:03:53 +03005778static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005779{
Imre Deak36146032014-12-04 18:39:35 +02005780 u32 val;
5781
5782 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5783 /*
5784 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5785 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5786 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5787 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5788 * to make sure it matches what Punit accepts.
5789 */
5790 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005791}
5792
Imre Deakae484342014-03-31 15:10:44 +03005793/* Check that the pctx buffer wasn't move under us. */
5794static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5795{
5796 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5797
5798 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5799 dev_priv->vlv_pctx->stolen->start);
5800}
5801
Deepak S38807742014-05-23 21:00:15 +05305802
5803/* Check that the pcbr address is not empty. */
5804static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5805{
5806 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5807
5808 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5809}
5810
Chris Wilsondc979972016-05-10 14:10:04 +01005811static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305812{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005813 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005814 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305815 u32 pcbr;
5816 int pctx_size = 32*1024;
5817
Deepak S38807742014-05-23 21:00:15 +05305818 pcbr = I915_READ(VLV_PCBR);
5819 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005820 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305821 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005822 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305823
5824 pctx_paddr = (paddr & (~4095));
5825 I915_WRITE(VLV_PCBR, pctx_paddr);
5826 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005827
5828 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305829}
5830
Chris Wilsondc979972016-05-10 14:10:04 +01005831static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005832{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005833 struct drm_i915_gem_object *pctx;
5834 unsigned long pctx_paddr;
5835 u32 pcbr;
5836 int pctx_size = 24*1024;
5837
5838 pcbr = I915_READ(VLV_PCBR);
5839 if (pcbr) {
5840 /* BIOS set it up already, grab the pre-alloc'd space */
5841 int pcbr_offset;
5842
5843 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Chris Wilson91c8a322016-07-05 10:40:23 +01005844 pctx = i915_gem_object_create_stolen_for_preallocated(&dev_priv->drm,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005845 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005846 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005847 pctx_size);
5848 goto out;
5849 }
5850
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005851 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5852
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005853 /*
5854 * From the Gunit register HAS:
5855 * The Gfx driver is expected to program this register and ensure
5856 * proper allocation within Gfx stolen memory. For example, this
5857 * register should be programmed such than the PCBR range does not
5858 * overlap with other ranges, such as the frame buffer, protected
5859 * memory, or any other relevant ranges.
5860 */
Chris Wilson91c8a322016-07-05 10:40:23 +01005861 pctx = i915_gem_object_create_stolen(&dev_priv->drm, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005862 if (!pctx) {
5863 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005864 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005865 }
5866
5867 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5868 I915_WRITE(VLV_PCBR, pctx_paddr);
5869
5870out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005871 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005872 dev_priv->vlv_pctx = pctx;
5873}
5874
Chris Wilsondc979972016-05-10 14:10:04 +01005875static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005876{
Imre Deakae484342014-03-31 15:10:44 +03005877 if (WARN_ON(!dev_priv->vlv_pctx))
5878 return;
5879
Chris Wilsonf0cd5182016-10-28 13:58:43 +01005880 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005881 dev_priv->vlv_pctx = NULL;
5882}
5883
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005884static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5885{
5886 dev_priv->rps.gpll_ref_freq =
5887 vlv_get_cck_clock(dev_priv, "GPLL ref",
5888 CCK_GPLL_CLOCK_CONTROL,
5889 dev_priv->czclk_freq);
5890
5891 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5892 dev_priv->rps.gpll_ref_freq);
5893}
5894
Chris Wilsondc979972016-05-10 14:10:04 +01005895static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005896{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005897 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005898
Chris Wilsondc979972016-05-10 14:10:04 +01005899 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005900
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005901 vlv_init_gpll_ref_freq(dev_priv);
5902
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005903 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5904 switch ((val >> 6) & 3) {
5905 case 0:
5906 case 1:
5907 dev_priv->mem_freq = 800;
5908 break;
5909 case 2:
5910 dev_priv->mem_freq = 1066;
5911 break;
5912 case 3:
5913 dev_priv->mem_freq = 1333;
5914 break;
5915 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005916 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005917
Imre Deak4e805192014-04-14 20:24:41 +03005918 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5919 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5920 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005921 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005922 dev_priv->rps.max_freq);
5923
5924 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5925 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005926 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005927 dev_priv->rps.efficient_freq);
5928
Deepak Sf8f2b002014-07-10 13:16:21 +05305929 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5930 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005931 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305932 dev_priv->rps.rp1_freq);
5933
Imre Deak4e805192014-04-14 20:24:41 +03005934 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5935 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005936 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005937 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03005938}
5939
Chris Wilsondc979972016-05-10 14:10:04 +01005940static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305941{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005942 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305943
Chris Wilsondc979972016-05-10 14:10:04 +01005944 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305945
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005946 vlv_init_gpll_ref_freq(dev_priv);
5947
Ville Syrjäläa5805162015-05-26 20:42:30 +03005948 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005949 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005950 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005951
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005952 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005953 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005954 dev_priv->mem_freq = 2000;
5955 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005956 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005957 dev_priv->mem_freq = 1600;
5958 break;
5959 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005960 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005961
Deepak S2b6b3a02014-05-27 15:59:30 +05305962 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5963 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5964 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005965 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305966 dev_priv->rps.max_freq);
5967
5968 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5969 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005970 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305971 dev_priv->rps.efficient_freq);
5972
Deepak S7707df42014-07-12 18:46:14 +05305973 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5974 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005975 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305976 dev_priv->rps.rp1_freq);
5977
Deepak S5b7c91b2015-05-09 18:15:46 +05305978 /* PUnit validated range is only [RPe, RP0] */
5979 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305980 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005981 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305982 dev_priv->rps.min_freq);
5983
Ville Syrjälä1c147622014-08-18 14:42:43 +03005984 WARN_ONCE((dev_priv->rps.max_freq |
5985 dev_priv->rps.efficient_freq |
5986 dev_priv->rps.rp1_freq |
5987 dev_priv->rps.min_freq) & 1,
5988 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05305989}
5990
Chris Wilsondc979972016-05-10 14:10:04 +01005991static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005992{
Chris Wilsondc979972016-05-10 14:10:04 +01005993 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005994}
5995
Chris Wilsondc979972016-05-10 14:10:04 +01005996static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305997{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005998 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305999 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05306000 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05306001
6002 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6003
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006004 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
6005 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05306006 if (gtfifodbg) {
6007 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6008 gtfifodbg);
6009 I915_WRITE(GTFIFODBG, gtfifodbg);
6010 }
6011
6012 cherryview_check_pctx(dev_priv);
6013
6014 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6015 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006016 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306017
Ville Syrjälä160614a2015-01-19 13:50:47 +02006018 /* Disable RC states. */
6019 I915_WRITE(GEN6_RC_CONTROL, 0);
6020
Deepak S38807742014-05-23 21:00:15 +05306021 /* 2a: Program RC6 thresholds.*/
6022 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6023 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6024 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6025
Akash Goel3b3f1652016-10-13 22:44:48 +05306026 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006027 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306028 I915_WRITE(GEN6_RC_SLEEP, 0);
6029
Deepak Sf4f71c72015-03-28 15:23:35 +05306030 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6031 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306032
6033 /* allows RC6 residency counter to work */
6034 I915_WRITE(VLV_COUNTER_CONTROL,
6035 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6036 VLV_MEDIA_RC6_COUNT_EN |
6037 VLV_RENDER_RC6_COUNT_EN));
6038
6039 /* For now we assume BIOS is allocating and populating the PCBR */
6040 pcbr = I915_READ(VLV_PCBR);
6041
Deepak S38807742014-05-23 21:00:15 +05306042 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006043 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6044 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006045 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306046
6047 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6048
Deepak S2b6b3a02014-05-27 15:59:30 +05306049 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006050 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306051 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6052 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6053 I915_WRITE(GEN6_RP_UP_EI, 66000);
6054 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6055
6056 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6057
6058 /* 5: Enable RPS */
6059 I915_WRITE(GEN6_RP_CONTROL,
6060 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006061 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306062 GEN6_RP_ENABLE |
6063 GEN6_RP_UP_BUSY_AVG |
6064 GEN6_RP_DOWN_IDLE_AVG);
6065
Deepak S3ef62342015-04-29 08:36:24 +05306066 /* Setting Fixed Bias */
6067 val = VLV_OVERRIDE_EN |
6068 VLV_SOC_TDP_EN |
6069 CHV_BIAS_CPU_50_SOC_50;
6070 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6071
Deepak S2b6b3a02014-05-27 15:59:30 +05306072 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6073
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006074 /* RPS code assumes GPLL is used */
6075 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6076
Jani Nikula742f4912015-09-03 11:16:09 +03006077 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306078 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6079
Chris Wilson3a45b052016-07-13 09:10:32 +01006080 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306081
Mika Kuoppala59bad942015-01-16 11:34:40 +02006082 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306083}
6084
Chris Wilsondc979972016-05-10 14:10:04 +01006085static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006086{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006087 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306088 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006089 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006090
6091 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6092
Imre Deakae484342014-03-31 15:10:44 +03006093 valleyview_check_pctx(dev_priv);
6094
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006095 gtfifodbg = I915_READ(GTFIFODBG);
6096 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006097 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6098 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006099 I915_WRITE(GTFIFODBG, gtfifodbg);
6100 }
6101
Deepak Sc8d9a592013-11-23 14:55:42 +05306102 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006103 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006104
Ville Syrjälä160614a2015-01-19 13:50:47 +02006105 /* Disable RC states. */
6106 I915_WRITE(GEN6_RC_CONTROL, 0);
6107
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006108 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006109 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6110 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6111 I915_WRITE(GEN6_RP_UP_EI, 66000);
6112 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6113
6114 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6115
6116 I915_WRITE(GEN6_RP_CONTROL,
6117 GEN6_RP_MEDIA_TURBO |
6118 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6119 GEN6_RP_MEDIA_IS_GFX |
6120 GEN6_RP_ENABLE |
6121 GEN6_RP_UP_BUSY_AVG |
6122 GEN6_RP_DOWN_IDLE_CONT);
6123
6124 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6125 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6126 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6127
Akash Goel3b3f1652016-10-13 22:44:48 +05306128 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006129 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006130
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08006131 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006132
6133 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006134 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04006135 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6136 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006137 VLV_MEDIA_RC6_COUNT_EN |
6138 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006139
Chris Wilsondc979972016-05-10 14:10:04 +01006140 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006141 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006142
Chris Wilsondc979972016-05-10 14:10:04 +01006143 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006144
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006145 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006146
Deepak S3ef62342015-04-29 08:36:24 +05306147 /* Setting Fixed Bias */
6148 val = VLV_OVERRIDE_EN |
6149 VLV_SOC_TDP_EN |
6150 VLV_BIAS_CPU_125_SOC_875;
6151 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6152
Jani Nikula64936252013-05-22 15:36:20 +03006153 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006154
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006155 /* RPS code assumes GPLL is used */
6156 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6157
Jani Nikula742f4912015-09-03 11:16:09 +03006158 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006159 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6160
Chris Wilson3a45b052016-07-13 09:10:32 +01006161 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006162
Mika Kuoppala59bad942015-01-16 11:34:40 +02006163 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006164}
6165
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006166static unsigned long intel_pxfreq(u32 vidfreq)
6167{
6168 unsigned long freq;
6169 int div = (vidfreq & 0x3f0000) >> 16;
6170 int post = (vidfreq & 0x3000) >> 12;
6171 int pre = (vidfreq & 0x7);
6172
6173 if (!pre)
6174 return 0;
6175
6176 freq = ((div * 133333) / ((1<<post) * pre));
6177
6178 return freq;
6179}
6180
Daniel Vettereb48eb02012-04-26 23:28:12 +02006181static const struct cparams {
6182 u16 i;
6183 u16 t;
6184 u16 m;
6185 u16 c;
6186} cparams[] = {
6187 { 1, 1333, 301, 28664 },
6188 { 1, 1066, 294, 24460 },
6189 { 1, 800, 294, 25192 },
6190 { 0, 1333, 276, 27605 },
6191 { 0, 1066, 276, 27605 },
6192 { 0, 800, 231, 23784 },
6193};
6194
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006195static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006196{
6197 u64 total_count, diff, ret;
6198 u32 count1, count2, count3, m = 0, c = 0;
6199 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6200 int i;
6201
Daniel Vetter02d71952012-08-09 16:44:54 +02006202 assert_spin_locked(&mchdev_lock);
6203
Daniel Vetter20e4d402012-08-08 23:35:39 +02006204 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006205
6206 /* Prevent division-by-zero if we are asking too fast.
6207 * Also, we don't get interesting results if we are polling
6208 * faster than once in 10ms, so just return the saved value
6209 * in such cases.
6210 */
6211 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006212 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006213
6214 count1 = I915_READ(DMIEC);
6215 count2 = I915_READ(DDREC);
6216 count3 = I915_READ(CSIEC);
6217
6218 total_count = count1 + count2 + count3;
6219
6220 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006221 if (total_count < dev_priv->ips.last_count1) {
6222 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006223 diff += total_count;
6224 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006225 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006226 }
6227
6228 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006229 if (cparams[i].i == dev_priv->ips.c_m &&
6230 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006231 m = cparams[i].m;
6232 c = cparams[i].c;
6233 break;
6234 }
6235 }
6236
6237 diff = div_u64(diff, diff1);
6238 ret = ((m * diff) + c);
6239 ret = div_u64(ret, 10);
6240
Daniel Vetter20e4d402012-08-08 23:35:39 +02006241 dev_priv->ips.last_count1 = total_count;
6242 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006243
Daniel Vetter20e4d402012-08-08 23:35:39 +02006244 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006245
6246 return ret;
6247}
6248
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006249unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6250{
6251 unsigned long val;
6252
Chris Wilsondc979972016-05-10 14:10:04 +01006253 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006254 return 0;
6255
6256 spin_lock_irq(&mchdev_lock);
6257
6258 val = __i915_chipset_val(dev_priv);
6259
6260 spin_unlock_irq(&mchdev_lock);
6261
6262 return val;
6263}
6264
Daniel Vettereb48eb02012-04-26 23:28:12 +02006265unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6266{
6267 unsigned long m, x, b;
6268 u32 tsfs;
6269
6270 tsfs = I915_READ(TSFS);
6271
6272 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6273 x = I915_READ8(TR1);
6274
6275 b = tsfs & TSFS_INTR_MASK;
6276
6277 return ((m * x) / 127) - b;
6278}
6279
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006280static int _pxvid_to_vd(u8 pxvid)
6281{
6282 if (pxvid == 0)
6283 return 0;
6284
6285 if (pxvid >= 8 && pxvid < 31)
6286 pxvid = 31;
6287
6288 return (pxvid + 2) * 125;
6289}
6290
6291static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006292{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006293 const int vd = _pxvid_to_vd(pxvid);
6294 const int vm = vd - 1125;
6295
Chris Wilsondc979972016-05-10 14:10:04 +01006296 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006297 return vm > 0 ? vm : 0;
6298
6299 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006300}
6301
Daniel Vetter02d71952012-08-09 16:44:54 +02006302static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006303{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006304 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006305 u32 count;
6306
Daniel Vetter02d71952012-08-09 16:44:54 +02006307 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006308
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006309 now = ktime_get_raw_ns();
6310 diffms = now - dev_priv->ips.last_time2;
6311 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006312
6313 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006314 if (!diffms)
6315 return;
6316
6317 count = I915_READ(GFXEC);
6318
Daniel Vetter20e4d402012-08-08 23:35:39 +02006319 if (count < dev_priv->ips.last_count2) {
6320 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006321 diff += count;
6322 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006323 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006324 }
6325
Daniel Vetter20e4d402012-08-08 23:35:39 +02006326 dev_priv->ips.last_count2 = count;
6327 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006328
6329 /* More magic constants... */
6330 diff = diff * 1181;
6331 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006332 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006333}
6334
Daniel Vetter02d71952012-08-09 16:44:54 +02006335void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6336{
Chris Wilsondc979972016-05-10 14:10:04 +01006337 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006338 return;
6339
Daniel Vetter92703882012-08-09 16:46:01 +02006340 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006341
6342 __i915_update_gfx_val(dev_priv);
6343
Daniel Vetter92703882012-08-09 16:46:01 +02006344 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006345}
6346
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006347static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006348{
6349 unsigned long t, corr, state1, corr2, state2;
6350 u32 pxvid, ext_v;
6351
Daniel Vetter02d71952012-08-09 16:44:54 +02006352 assert_spin_locked(&mchdev_lock);
6353
Ville Syrjälä616847e2015-09-18 20:03:19 +03006354 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006355 pxvid = (pxvid >> 24) & 0x7f;
6356 ext_v = pvid_to_extvid(dev_priv, pxvid);
6357
6358 state1 = ext_v;
6359
6360 t = i915_mch_val(dev_priv);
6361
6362 /* Revel in the empirically derived constants */
6363
6364 /* Correction factor in 1/100000 units */
6365 if (t > 80)
6366 corr = ((t * 2349) + 135940);
6367 else if (t >= 50)
6368 corr = ((t * 964) + 29317);
6369 else /* < 50 */
6370 corr = ((t * 301) + 1004);
6371
6372 corr = corr * ((150142 * state1) / 10000 - 78642);
6373 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006374 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006375
6376 state2 = (corr2 * state1) / 10000;
6377 state2 /= 100; /* convert to mW */
6378
Daniel Vetter02d71952012-08-09 16:44:54 +02006379 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006380
Daniel Vetter20e4d402012-08-08 23:35:39 +02006381 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006382}
6383
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006384unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6385{
6386 unsigned long val;
6387
Chris Wilsondc979972016-05-10 14:10:04 +01006388 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006389 return 0;
6390
6391 spin_lock_irq(&mchdev_lock);
6392
6393 val = __i915_gfx_val(dev_priv);
6394
6395 spin_unlock_irq(&mchdev_lock);
6396
6397 return val;
6398}
6399
Daniel Vettereb48eb02012-04-26 23:28:12 +02006400/**
6401 * i915_read_mch_val - return value for IPS use
6402 *
6403 * Calculate and return a value for the IPS driver to use when deciding whether
6404 * we have thermal and power headroom to increase CPU or GPU power budget.
6405 */
6406unsigned long i915_read_mch_val(void)
6407{
6408 struct drm_i915_private *dev_priv;
6409 unsigned long chipset_val, graphics_val, ret = 0;
6410
Daniel Vetter92703882012-08-09 16:46:01 +02006411 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006412 if (!i915_mch_dev)
6413 goto out_unlock;
6414 dev_priv = i915_mch_dev;
6415
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006416 chipset_val = __i915_chipset_val(dev_priv);
6417 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006418
6419 ret = chipset_val + graphics_val;
6420
6421out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006422 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006423
6424 return ret;
6425}
6426EXPORT_SYMBOL_GPL(i915_read_mch_val);
6427
6428/**
6429 * i915_gpu_raise - raise GPU frequency limit
6430 *
6431 * Raise the limit; IPS indicates we have thermal headroom.
6432 */
6433bool i915_gpu_raise(void)
6434{
6435 struct drm_i915_private *dev_priv;
6436 bool ret = true;
6437
Daniel Vetter92703882012-08-09 16:46:01 +02006438 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006439 if (!i915_mch_dev) {
6440 ret = false;
6441 goto out_unlock;
6442 }
6443 dev_priv = i915_mch_dev;
6444
Daniel Vetter20e4d402012-08-08 23:35:39 +02006445 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6446 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006447
6448out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006449 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006450
6451 return ret;
6452}
6453EXPORT_SYMBOL_GPL(i915_gpu_raise);
6454
6455/**
6456 * i915_gpu_lower - lower GPU frequency limit
6457 *
6458 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6459 * frequency maximum.
6460 */
6461bool i915_gpu_lower(void)
6462{
6463 struct drm_i915_private *dev_priv;
6464 bool ret = true;
6465
Daniel Vetter92703882012-08-09 16:46:01 +02006466 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006467 if (!i915_mch_dev) {
6468 ret = false;
6469 goto out_unlock;
6470 }
6471 dev_priv = i915_mch_dev;
6472
Daniel Vetter20e4d402012-08-08 23:35:39 +02006473 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6474 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006475
6476out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006477 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006478
6479 return ret;
6480}
6481EXPORT_SYMBOL_GPL(i915_gpu_lower);
6482
6483/**
6484 * i915_gpu_busy - indicate GPU business to IPS
6485 *
6486 * Tell the IPS driver whether or not the GPU is busy.
6487 */
6488bool i915_gpu_busy(void)
6489{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006490 bool ret = false;
6491
Daniel Vetter92703882012-08-09 16:46:01 +02006492 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006493 if (i915_mch_dev)
6494 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006495 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006496
6497 return ret;
6498}
6499EXPORT_SYMBOL_GPL(i915_gpu_busy);
6500
6501/**
6502 * i915_gpu_turbo_disable - disable graphics turbo
6503 *
6504 * Disable graphics turbo by resetting the max frequency and setting the
6505 * current frequency to the default.
6506 */
6507bool i915_gpu_turbo_disable(void)
6508{
6509 struct drm_i915_private *dev_priv;
6510 bool ret = true;
6511
Daniel Vetter92703882012-08-09 16:46:01 +02006512 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006513 if (!i915_mch_dev) {
6514 ret = false;
6515 goto out_unlock;
6516 }
6517 dev_priv = i915_mch_dev;
6518
Daniel Vetter20e4d402012-08-08 23:35:39 +02006519 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006520
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006521 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006522 ret = false;
6523
6524out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006525 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006526
6527 return ret;
6528}
6529EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6530
6531/**
6532 * Tells the intel_ips driver that the i915 driver is now loaded, if
6533 * IPS got loaded first.
6534 *
6535 * This awkward dance is so that neither module has to depend on the
6536 * other in order for IPS to do the appropriate communication of
6537 * GPU turbo limits to i915.
6538 */
6539static void
6540ips_ping_for_i915_load(void)
6541{
6542 void (*link)(void);
6543
6544 link = symbol_get(ips_link_to_i915_driver);
6545 if (link) {
6546 link();
6547 symbol_put(ips_link_to_i915_driver);
6548 }
6549}
6550
6551void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6552{
Daniel Vetter02d71952012-08-09 16:44:54 +02006553 /* We only register the i915 ips part with intel-ips once everything is
6554 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006555 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006556 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006557 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006558
6559 ips_ping_for_i915_load();
6560}
6561
6562void intel_gpu_ips_teardown(void)
6563{
Daniel Vetter92703882012-08-09 16:46:01 +02006564 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006565 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006566 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006567}
Deepak S76c3552f2014-01-30 23:08:16 +05306568
Chris Wilsondc979972016-05-10 14:10:04 +01006569static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006570{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006571 u32 lcfuse;
6572 u8 pxw[16];
6573 int i;
6574
6575 /* Disable to program */
6576 I915_WRITE(ECR, 0);
6577 POSTING_READ(ECR);
6578
6579 /* Program energy weights for various events */
6580 I915_WRITE(SDEW, 0x15040d00);
6581 I915_WRITE(CSIEW0, 0x007f0000);
6582 I915_WRITE(CSIEW1, 0x1e220004);
6583 I915_WRITE(CSIEW2, 0x04000004);
6584
6585 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006586 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006587 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006588 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006589
6590 /* Program P-state weights to account for frequency power adjustment */
6591 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006592 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006593 unsigned long freq = intel_pxfreq(pxvidfreq);
6594 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6595 PXVFREQ_PX_SHIFT;
6596 unsigned long val;
6597
6598 val = vid * vid;
6599 val *= (freq / 1000);
6600 val *= 255;
6601 val /= (127*127*900);
6602 if (val > 0xff)
6603 DRM_ERROR("bad pxval: %ld\n", val);
6604 pxw[i] = val;
6605 }
6606 /* Render standby states get 0 weight */
6607 pxw[14] = 0;
6608 pxw[15] = 0;
6609
6610 for (i = 0; i < 4; i++) {
6611 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6612 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006613 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006614 }
6615
6616 /* Adjust magic regs to magic values (more experimental results) */
6617 I915_WRITE(OGW0, 0);
6618 I915_WRITE(OGW1, 0);
6619 I915_WRITE(EG0, 0x00007f00);
6620 I915_WRITE(EG1, 0x0000000e);
6621 I915_WRITE(EG2, 0x000e0000);
6622 I915_WRITE(EG3, 0x68000300);
6623 I915_WRITE(EG4, 0x42000000);
6624 I915_WRITE(EG5, 0x00140031);
6625 I915_WRITE(EG6, 0);
6626 I915_WRITE(EG7, 0);
6627
6628 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006629 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006630
6631 /* Enable PMON + select events */
6632 I915_WRITE(ECR, 0x80000019);
6633
6634 lcfuse = I915_READ(LCFUSE02);
6635
Daniel Vetter20e4d402012-08-08 23:35:39 +02006636 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006637}
6638
Chris Wilsondc979972016-05-10 14:10:04 +01006639void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006640{
Imre Deakb268c692015-12-15 20:10:31 +02006641 /*
6642 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6643 * requirement.
6644 */
6645 if (!i915.enable_rc6) {
6646 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6647 intel_runtime_pm_get(dev_priv);
6648 }
Imre Deake6069ca2014-04-18 16:01:02 +03006649
Chris Wilsonb5163db2016-08-10 13:58:24 +01006650 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006651 mutex_lock(&dev_priv->rps.hw_lock);
6652
6653 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006654 if (IS_CHERRYVIEW(dev_priv))
6655 cherryview_init_gt_powersave(dev_priv);
6656 else if (IS_VALLEYVIEW(dev_priv))
6657 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006658 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006659 gen6_init_rps_frequencies(dev_priv);
6660
6661 /* Derive initial user preferences/limits from the hardware limits */
6662 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6663 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6664
6665 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6666 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6667
6668 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6669 dev_priv->rps.min_freq_softlimit =
6670 max_t(int,
6671 dev_priv->rps.efficient_freq,
6672 intel_freq_opcode(dev_priv, 450));
6673
Chris Wilson99ac9612016-07-13 09:10:34 +01006674 /* After setting max-softlimit, find the overclock max freq */
6675 if (IS_GEN6(dev_priv) ||
6676 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6677 u32 params = 0;
6678
6679 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6680 if (params & BIT(31)) { /* OC supported */
6681 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6682 (dev_priv->rps.max_freq & 0xff) * 50,
6683 (params & 0xff) * 50);
6684 dev_priv->rps.max_freq = params & 0xff;
6685 }
6686 }
6687
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006688 /* Finally allow us to boost to max by default */
6689 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6690
Chris Wilson773ea9a2016-07-13 09:10:33 +01006691 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006692 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006693
6694 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006695}
6696
Chris Wilsondc979972016-05-10 14:10:04 +01006697void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006698{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006699 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006700 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006701
6702 if (!i915.enable_rc6)
6703 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006704}
6705
Chris Wilson54b4f682016-07-21 21:16:19 +01006706/**
6707 * intel_suspend_gt_powersave - suspend PM work and helper threads
6708 * @dev_priv: i915 device
6709 *
6710 * We don't want to disable RC6 or other features here, we just want
6711 * to make sure any work we've queued has finished and won't bother
6712 * us while we're suspended.
6713 */
6714void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6715{
6716 if (INTEL_GEN(dev_priv) < 6)
6717 return;
6718
6719 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6720 intel_runtime_pm_put(dev_priv);
6721
6722 /* gen6_rps_idle() will be called later to disable interrupts */
6723}
6724
Chris Wilsonb7137e02016-07-13 09:10:37 +01006725void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6726{
6727 dev_priv->rps.enabled = true; /* force disabling */
6728 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006729
6730 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006731}
6732
Chris Wilsondc979972016-05-10 14:10:04 +01006733void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006734{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006735 if (!READ_ONCE(dev_priv->rps.enabled))
6736 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006737
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006738 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006739
Chris Wilsonb7137e02016-07-13 09:10:37 +01006740 if (INTEL_GEN(dev_priv) >= 9) {
6741 gen9_disable_rc6(dev_priv);
6742 gen9_disable_rps(dev_priv);
6743 } else if (IS_CHERRYVIEW(dev_priv)) {
6744 cherryview_disable_rps(dev_priv);
6745 } else if (IS_VALLEYVIEW(dev_priv)) {
6746 valleyview_disable_rps(dev_priv);
6747 } else if (INTEL_GEN(dev_priv) >= 6) {
6748 gen6_disable_rps(dev_priv);
6749 } else if (IS_IRONLAKE_M(dev_priv)) {
6750 ironlake_disable_drps(dev_priv);
6751 }
6752
6753 dev_priv->rps.enabled = false;
6754 mutex_unlock(&dev_priv->rps.hw_lock);
6755}
6756
6757void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6758{
Chris Wilson54b4f682016-07-21 21:16:19 +01006759 /* We shouldn't be disabling as we submit, so this should be less
6760 * racy than it appears!
6761 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006762 if (READ_ONCE(dev_priv->rps.enabled))
6763 return;
6764
6765 /* Powersaving is controlled by the host when inside a VM */
6766 if (intel_vgpu_active(dev_priv))
6767 return;
6768
6769 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006770
Chris Wilsondc979972016-05-10 14:10:04 +01006771 if (IS_CHERRYVIEW(dev_priv)) {
6772 cherryview_enable_rps(dev_priv);
6773 } else if (IS_VALLEYVIEW(dev_priv)) {
6774 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006775 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006776 gen9_enable_rc6(dev_priv);
6777 gen9_enable_rps(dev_priv);
6778 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006779 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006780 } else if (IS_BROADWELL(dev_priv)) {
6781 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006782 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006783 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006784 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006785 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006786 } else if (IS_IRONLAKE_M(dev_priv)) {
6787 ironlake_enable_drps(dev_priv);
6788 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006789 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006790
6791 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6792 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6793
6794 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6795 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6796
Chris Wilson54b4f682016-07-21 21:16:19 +01006797 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006798 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006799}
Imre Deakc6df39b2014-04-14 20:24:29 +03006800
Chris Wilson54b4f682016-07-21 21:16:19 +01006801static void __intel_autoenable_gt_powersave(struct work_struct *work)
6802{
6803 struct drm_i915_private *dev_priv =
6804 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6805 struct intel_engine_cs *rcs;
6806 struct drm_i915_gem_request *req;
6807
6808 if (READ_ONCE(dev_priv->rps.enabled))
6809 goto out;
6810
Akash Goel3b3f1652016-10-13 22:44:48 +05306811 rcs = dev_priv->engine[RCS];
Chris Wilson54b4f682016-07-21 21:16:19 +01006812 if (rcs->last_context)
6813 goto out;
6814
6815 if (!rcs->init_context)
6816 goto out;
6817
6818 mutex_lock(&dev_priv->drm.struct_mutex);
6819
6820 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6821 if (IS_ERR(req))
6822 goto unlock;
6823
6824 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6825 rcs->init_context(req);
6826
6827 /* Mark the device busy, calling intel_enable_gt_powersave() */
6828 i915_add_request_no_flush(req);
6829
6830unlock:
6831 mutex_unlock(&dev_priv->drm.struct_mutex);
6832out:
6833 intel_runtime_pm_put(dev_priv);
6834}
6835
6836void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6837{
6838 if (READ_ONCE(dev_priv->rps.enabled))
6839 return;
6840
6841 if (IS_IRONLAKE_M(dev_priv)) {
6842 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006843 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006844 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6845 /*
6846 * PCU communication is slow and this doesn't need to be
6847 * done at any specific time, so do this out of our fast path
6848 * to make resume and init faster.
6849 *
6850 * We depend on the HW RC6 power context save/restore
6851 * mechanism when entering D3 through runtime PM suspend. So
6852 * disable RPM until RPS/RC6 is properly setup. We can only
6853 * get here via the driver load/system resume/runtime resume
6854 * paths, so the _noresume version is enough (and in case of
6855 * runtime resume it's necessary).
6856 */
6857 if (queue_delayed_work(dev_priv->wq,
6858 &dev_priv->rps.autoenable_work,
6859 round_jiffies_up_relative(HZ)))
6860 intel_runtime_pm_get_noresume(dev_priv);
6861 }
6862}
6863
Daniel Vetter3107bd42012-10-31 22:52:31 +01006864static void ibx_init_clock_gating(struct drm_device *dev)
6865{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006866 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006867
6868 /*
6869 * On Ibex Peak and Cougar Point, we need to disable clock
6870 * gating for the panel power sequencer or it will fail to
6871 * start up when no ports are active.
6872 */
6873 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6874}
6875
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006876static void g4x_disable_trickle_feed(struct drm_device *dev)
6877{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006878 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006879 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006880
Damien Lespiau055e3932014-08-18 13:49:10 +01006881 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006882 I915_WRITE(DSPCNTR(pipe),
6883 I915_READ(DSPCNTR(pipe)) |
6884 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006885
6886 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6887 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006888 }
6889}
6890
Ville Syrjälä017636c2013-12-05 15:51:37 +02006891static void ilk_init_lp_watermarks(struct drm_device *dev)
6892{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006893 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä017636c2013-12-05 15:51:37 +02006894
6895 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6896 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6897 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6898
6899 /*
6900 * Don't touch WM1S_LP_EN here.
6901 * Doing so could cause underruns.
6902 */
6903}
6904
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006905static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006906{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006907 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006908 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006909
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006910 /*
6911 * Required for FBC
6912 * WaFbcDisableDpfcClockGating:ilk
6913 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006914 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6915 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6916 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006917
6918 I915_WRITE(PCH_3DCGDIS0,
6919 MARIUNIT_CLOCK_GATE_DISABLE |
6920 SVSMUNIT_CLOCK_GATE_DISABLE);
6921 I915_WRITE(PCH_3DCGDIS1,
6922 VFMUNIT_CLOCK_GATE_DISABLE);
6923
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006924 /*
6925 * According to the spec the following bits should be set in
6926 * order to enable memory self-refresh
6927 * The bit 22/21 of 0x42004
6928 * The bit 5 of 0x42020
6929 * The bit 15 of 0x45000
6930 */
6931 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6932 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6933 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006934 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006935 I915_WRITE(DISP_ARB_CTL,
6936 (I915_READ(DISP_ARB_CTL) |
6937 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006938
6939 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006940
6941 /*
6942 * Based on the document from hardware guys the following bits
6943 * should be set unconditionally in order to enable FBC.
6944 * The bit 22 of 0x42000
6945 * The bit 22 of 0x42004
6946 * The bit 7,8,9 of 0x42020.
6947 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006948 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006949 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006950 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6951 I915_READ(ILK_DISPLAY_CHICKEN1) |
6952 ILK_FBCQ_DIS);
6953 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6954 I915_READ(ILK_DISPLAY_CHICKEN2) |
6955 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006956 }
6957
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006958 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6959
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006960 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6961 I915_READ(ILK_DISPLAY_CHICKEN2) |
6962 ILK_ELPIN_409_SELECT);
6963 I915_WRITE(_3D_CHICKEN2,
6964 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6965 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006966
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006967 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006968 I915_WRITE(CACHE_MODE_0,
6969 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006970
Akash Goel4e046322014-04-04 17:14:38 +05306971 /* WaDisable_RenderCache_OperationalFlush:ilk */
6972 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6973
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006974 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006975
Daniel Vetter3107bd42012-10-31 22:52:31 +01006976 ibx_init_clock_gating(dev);
6977}
6978
6979static void cpt_init_clock_gating(struct drm_device *dev)
6980{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006981 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006982 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006983 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006984
6985 /*
6986 * On Ibex Peak and Cougar Point, we need to disable clock
6987 * gating for the panel power sequencer or it will fail to
6988 * start up when no ports are active.
6989 */
Jesse Barnescd664072013-10-02 10:34:19 -07006990 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6991 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6992 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006993 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6994 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006995 /* The below fixes the weird display corruption, a few pixels shifted
6996 * downward, on (only) LVDS of some HP laptops with IVY.
6997 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006998 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006999 val = I915_READ(TRANS_CHICKEN2(pipe));
7000 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
7001 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007002 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007003 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007004 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
7005 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
7006 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007007 I915_WRITE(TRANS_CHICKEN2(pipe), val);
7008 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007009 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007010 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01007011 I915_WRITE(TRANS_CHICKEN1(pipe),
7012 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7013 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007014}
7015
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007016static void gen6_check_mch_setup(struct drm_device *dev)
7017{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007018 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007019 uint32_t tmp;
7020
7021 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007022 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7023 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7024 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007025}
7026
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007027static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007028{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007029 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007030 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007031
Damien Lespiau231e54f2012-10-19 17:55:41 +01007032 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007033
7034 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7035 I915_READ(ILK_DISPLAY_CHICKEN2) |
7036 ILK_ELPIN_409_SELECT);
7037
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007038 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007039 I915_WRITE(_3D_CHICKEN,
7040 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7041
Akash Goel4e046322014-04-04 17:14:38 +05307042 /* WaDisable_RenderCache_OperationalFlush:snb */
7043 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7044
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007045 /*
7046 * BSpec recoomends 8x4 when MSAA is used,
7047 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007048 *
7049 * Note that PS/WM thread counts depend on the WIZ hashing
7050 * disable bit, which we don't touch here, but it's good
7051 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007052 */
7053 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007054 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007055
Ville Syrjälä017636c2013-12-05 15:51:37 +02007056 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007057
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007058 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007059 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007060
7061 I915_WRITE(GEN6_UCGCTL1,
7062 I915_READ(GEN6_UCGCTL1) |
7063 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7064 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7065
7066 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7067 * gating disable must be set. Failure to set it results in
7068 * flickering pixels due to Z write ordering failures after
7069 * some amount of runtime in the Mesa "fire" demo, and Unigine
7070 * Sanctuary and Tropics, and apparently anything else with
7071 * alpha test or pixel discard.
7072 *
7073 * According to the spec, bit 11 (RCCUNIT) must also be set,
7074 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007075 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007076 * WaDisableRCCUnitClockGating:snb
7077 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007078 */
7079 I915_WRITE(GEN6_UCGCTL2,
7080 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7081 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7082
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007083 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007084 I915_WRITE(_3D_CHICKEN3,
7085 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007086
7087 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007088 * Bspec says:
7089 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7090 * 3DSTATE_SF number of SF output attributes is more than 16."
7091 */
7092 I915_WRITE(_3D_CHICKEN3,
7093 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7094
7095 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007096 * According to the spec the following bits should be
7097 * set in order to enable memory self-refresh and fbc:
7098 * The bit21 and bit22 of 0x42000
7099 * The bit21 and bit22 of 0x42004
7100 * The bit5 and bit7 of 0x42020
7101 * The bit14 of 0x70180
7102 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007103 *
7104 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007105 */
7106 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7107 I915_READ(ILK_DISPLAY_CHICKEN1) |
7108 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7109 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7110 I915_READ(ILK_DISPLAY_CHICKEN2) |
7111 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007112 I915_WRITE(ILK_DSPCLK_GATE_D,
7113 I915_READ(ILK_DSPCLK_GATE_D) |
7114 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7115 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007116
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007117 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007118
Daniel Vetter3107bd42012-10-31 22:52:31 +01007119 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007120
7121 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007122}
7123
7124static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7125{
7126 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7127
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007128 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007129 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007130 *
7131 * This actually overrides the dispatch
7132 * mode for all thread types.
7133 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007134 reg &= ~GEN7_FF_SCHED_MASK;
7135 reg |= GEN7_FF_TS_SCHED_HW;
7136 reg |= GEN7_FF_VS_SCHED_HW;
7137 reg |= GEN7_FF_DS_SCHED_HW;
7138
7139 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7140}
7141
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007142static void lpt_init_clock_gating(struct drm_device *dev)
7143{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007144 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007145
7146 /*
7147 * TODO: this bit should only be enabled when really needed, then
7148 * disabled when not needed anymore in order to save power.
7149 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007150 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007151 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7152 I915_READ(SOUTH_DSPCLK_GATE_D) |
7153 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007154
7155 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007156 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7157 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007158 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007159}
7160
Imre Deak7d708ee2013-04-17 14:04:50 +03007161static void lpt_suspend_hw(struct drm_device *dev)
7162{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007163 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03007164
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007165 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007166 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7167
7168 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7169 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7170 }
7171}
7172
Imre Deak450174f2016-05-03 15:54:21 +03007173static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7174 int general_prio_credits,
7175 int high_prio_credits)
7176{
7177 u32 misccpctl;
7178
7179 /* WaTempDisableDOPClkGating:bdw */
7180 misccpctl = I915_READ(GEN7_MISCCPCTL);
7181 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7182
7183 I915_WRITE(GEN8_L3SQCREG1,
7184 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7185 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7186
7187 /*
7188 * Wait at least 100 clocks before re-enabling clock gating.
7189 * See the definition of L3SQCREG1 in BSpec.
7190 */
7191 POSTING_READ(GEN8_L3SQCREG1);
7192 udelay(1);
7193 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7194}
7195
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007196static void kabylake_init_clock_gating(struct drm_device *dev)
7197{
Mika Kuoppala9146f302016-06-07 17:19:01 +03007198 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007199
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007200 gen9_init_clock_gating(dev);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007201
7202 /* WaDisableSDEUnitClockGating:kbl */
7203 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7204 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7205 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007206
7207 /* WaDisableGamClockGating:kbl */
7208 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7209 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7210 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007211
7212 /* WaFbcNukeOnHostModify:kbl */
7213 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7214 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007215}
7216
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007217static void skylake_init_clock_gating(struct drm_device *dev)
7218{
Mika Kuoppalac584e2d2016-06-07 17:19:18 +03007219 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala44fff992016-06-07 17:19:09 +03007220
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007221 gen9_init_clock_gating(dev);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007222
7223 /* WAC6entrylatency:skl */
7224 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7225 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007226
7227 /* WaFbcNukeOnHostModify:skl */
7228 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7229 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007230}
7231
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007232static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007233{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007234 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau07d27e22014-03-03 17:31:46 +00007235 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007236
Ville Syrjälä7ad0dba2015-05-19 20:32:55 +03007237 ilk_init_lp_watermarks(dev);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007238
Ben Widawskyab57fff2013-12-12 15:28:04 -08007239 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007240 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007241
Ben Widawskyab57fff2013-12-12 15:28:04 -08007242 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007243 I915_WRITE(CHICKEN_PAR1_1,
7244 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7245
Ben Widawskyab57fff2013-12-12 15:28:04 -08007246 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007247 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007248 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007249 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007250 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007251 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007252
Ben Widawskyab57fff2013-12-12 15:28:04 -08007253 /* WaVSRefCountFullforceMissDisable:bdw */
7254 /* WaDSRefCountFullforceMissDisable:bdw */
7255 I915_WRITE(GEN7_FF_THREAD_MODE,
7256 I915_READ(GEN7_FF_THREAD_MODE) &
7257 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007258
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007259 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7260 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007261
7262 /* WaDisableSDEUnitClockGating:bdw */
7263 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7264 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007265
Imre Deak450174f2016-05-03 15:54:21 +03007266 /* WaProgramL3SqcReg1Default:bdw */
7267 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007268
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007269 /*
7270 * WaGttCachingOffByDefault:bdw
7271 * GTT cache may not work with big pages, so if those
7272 * are ever enabled GTT cache may need to be disabled.
7273 */
7274 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7275
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007276 /* WaKVMNotificationOnConfigChange:bdw */
7277 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7278 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7279
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03007280 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007281}
7282
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007283static void haswell_init_clock_gating(struct drm_device *dev)
7284{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007285 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007286
Ville Syrjälä017636c2013-12-05 15:51:37 +02007287 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007288
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007289 /* L3 caching of data atomics doesn't work -- disable it. */
7290 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7291 I915_WRITE(HSW_ROW_CHICKEN3,
7292 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7293
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007294 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007295 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7296 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7297 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7298
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007299 /* WaVSRefCountFullforceMissDisable:hsw */
7300 I915_WRITE(GEN7_FF_THREAD_MODE,
7301 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007302
Akash Goel4e046322014-04-04 17:14:38 +05307303 /* WaDisable_RenderCache_OperationalFlush:hsw */
7304 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7305
Chia-I Wufe27c602014-01-28 13:29:33 +08007306 /* enable HiZ Raw Stall Optimization */
7307 I915_WRITE(CACHE_MODE_0_GEN7,
7308 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7309
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007310 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007311 I915_WRITE(CACHE_MODE_1,
7312 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007313
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007314 /*
7315 * BSpec recommends 8x4 when MSAA is used,
7316 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007317 *
7318 * Note that PS/WM thread counts depend on the WIZ hashing
7319 * disable bit, which we don't touch here, but it's good
7320 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007321 */
7322 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007323 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007324
Kenneth Graunke94411592014-12-31 16:23:00 -08007325 /* WaSampleCChickenBitEnable:hsw */
7326 I915_WRITE(HALF_SLICE_CHICKEN3,
7327 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7328
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007329 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007330 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7331
Paulo Zanoni90a88642013-05-03 17:23:45 -03007332 /* WaRsPkgCStateDisplayPMReq:hsw */
7333 I915_WRITE(CHICKEN_PAR1_1,
7334 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007335
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007336 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007337}
7338
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007339static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007340{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007341 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky20848222012-05-04 18:58:59 -07007342 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007343
Ville Syrjälä017636c2013-12-05 15:51:37 +02007344 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007345
Damien Lespiau231e54f2012-10-19 17:55:41 +01007346 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007347
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007348 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007349 I915_WRITE(_3D_CHICKEN3,
7350 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7351
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007352 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007353 I915_WRITE(IVB_CHICKEN3,
7354 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7355 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7356
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007357 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007358 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007359 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7360 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007361
Akash Goel4e046322014-04-04 17:14:38 +05307362 /* WaDisable_RenderCache_OperationalFlush:ivb */
7363 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7364
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007365 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007366 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7367 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7368
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007369 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007370 I915_WRITE(GEN7_L3CNTLREG1,
7371 GEN7_WA_FOR_GEN7_L3_CONTROL);
7372 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007373 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007374 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007375 I915_WRITE(GEN7_ROW_CHICKEN2,
7376 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007377 else {
7378 /* must write both registers */
7379 I915_WRITE(GEN7_ROW_CHICKEN2,
7380 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007381 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7382 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007383 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007384
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007385 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007386 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7387 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7388
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007389 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007390 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007391 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007392 */
7393 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007394 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007395
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007396 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007397 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7398 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7399 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7400
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007401 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007402
7403 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007404
Chris Wilson22721342014-03-04 09:41:43 +00007405 if (0) { /* causes HiZ corruption on ivb:gt1 */
7406 /* enable HiZ Raw Stall Optimization */
7407 I915_WRITE(CACHE_MODE_0_GEN7,
7408 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7409 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007410
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007411 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007412 I915_WRITE(CACHE_MODE_1,
7413 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007414
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007415 /*
7416 * BSpec recommends 8x4 when MSAA is used,
7417 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007418 *
7419 * Note that PS/WM thread counts depend on the WIZ hashing
7420 * disable bit, which we don't touch here, but it's good
7421 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007422 */
7423 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007424 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007425
Ben Widawsky20848222012-05-04 18:58:59 -07007426 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7427 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7428 snpcr |= GEN6_MBC_SNPCR_MED;
7429 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007430
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007431 if (!HAS_PCH_NOP(dev_priv))
Ben Widawskyab5c6082013-04-05 13:12:41 -07007432 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007433
7434 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007435}
7436
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007437static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007438{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007439 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007440
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007441 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007442 I915_WRITE(_3D_CHICKEN3,
7443 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7444
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007445 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007446 I915_WRITE(IVB_CHICKEN3,
7447 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7448 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7449
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007450 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007451 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007452 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007453 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7454 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007455
Akash Goel4e046322014-04-04 17:14:38 +05307456 /* WaDisable_RenderCache_OperationalFlush:vlv */
7457 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7458
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007459 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007460 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7461 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7462
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007463 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007464 I915_WRITE(GEN7_ROW_CHICKEN2,
7465 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7466
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007467 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007468 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7469 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7470 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7471
Ville Syrjälä46680e02014-01-22 21:33:01 +02007472 gen7_setup_fixed_func_scheduler(dev_priv);
7473
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007474 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007475 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007476 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007477 */
7478 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007479 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007480
Akash Goelc98f5062014-03-24 23:00:07 +05307481 /* WaDisableL3Bank2xClockGate:vlv
7482 * Disabling L3 clock gating- MMIO 940c[25] = 1
7483 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7484 I915_WRITE(GEN7_UCGCTL4,
7485 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007486
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007487 /*
7488 * BSpec says this must be set, even though
7489 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7490 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007491 I915_WRITE(CACHE_MODE_1,
7492 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007493
7494 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007495 * BSpec recommends 8x4 when MSAA is used,
7496 * however in practice 16x4 seems fastest.
7497 *
7498 * Note that PS/WM thread counts depend on the WIZ hashing
7499 * disable bit, which we don't touch here, but it's good
7500 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7501 */
7502 I915_WRITE(GEN7_GT_MODE,
7503 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7504
7505 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007506 * WaIncreaseL3CreditsForVLVB0:vlv
7507 * This is the hardware default actually.
7508 */
7509 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7510
7511 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007512 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007513 * Disable clock gating on th GCFG unit to prevent a delay
7514 * in the reporting of vblank events.
7515 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007516 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007517}
7518
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007519static void cherryview_init_clock_gating(struct drm_device *dev)
7520{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007521 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007522
Ville Syrjälä232ce332014-04-09 13:28:35 +03007523 /* WaVSRefCountFullforceMissDisable:chv */
7524 /* WaDSRefCountFullforceMissDisable:chv */
7525 I915_WRITE(GEN7_FF_THREAD_MODE,
7526 I915_READ(GEN7_FF_THREAD_MODE) &
7527 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007528
7529 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7530 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7531 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007532
7533 /* WaDisableCSUnitClockGating:chv */
7534 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7535 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007536
7537 /* WaDisableSDEUnitClockGating:chv */
7538 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7539 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007540
7541 /*
Imre Deak450174f2016-05-03 15:54:21 +03007542 * WaProgramL3SqcReg1Default:chv
7543 * See gfxspecs/Related Documents/Performance Guide/
7544 * LSQC Setting Recommendations.
7545 */
7546 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7547
7548 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007549 * GTT cache may not work with big pages, so if those
7550 * are ever enabled GTT cache may need to be disabled.
7551 */
7552 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007553}
7554
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007555static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007556{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007557 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007558 uint32_t dspclk_gate;
7559
7560 I915_WRITE(RENCLK_GATE_D1, 0);
7561 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7562 GS_UNIT_CLOCK_GATE_DISABLE |
7563 CL_UNIT_CLOCK_GATE_DISABLE);
7564 I915_WRITE(RAMCLK_GATE_D, 0);
7565 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7566 OVRUNIT_CLOCK_GATE_DISABLE |
7567 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007568 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007569 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7570 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007571
7572 /* WaDisableRenderCachePipelinedFlush */
7573 I915_WRITE(CACHE_MODE_0,
7574 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007575
Akash Goel4e046322014-04-04 17:14:38 +05307576 /* WaDisable_RenderCache_OperationalFlush:g4x */
7577 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7578
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007579 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007580}
7581
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007582static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007583{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007584 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007585
7586 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7587 I915_WRITE(RENCLK_GATE_D2, 0);
7588 I915_WRITE(DSPCLK_GATE_D, 0);
7589 I915_WRITE(RAMCLK_GATE_D, 0);
7590 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007591 I915_WRITE(MI_ARB_STATE,
7592 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307593
7594 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7595 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007596}
7597
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007598static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007599{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007600 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007601
7602 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7603 I965_RCC_CLOCK_GATE_DISABLE |
7604 I965_RCPB_CLOCK_GATE_DISABLE |
7605 I965_ISC_CLOCK_GATE_DISABLE |
7606 I965_FBC_CLOCK_GATE_DISABLE);
7607 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007608 I915_WRITE(MI_ARB_STATE,
7609 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307610
7611 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7612 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007613}
7614
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007615static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007616{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007617 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007618 u32 dstate = I915_READ(D_STATE);
7619
7620 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7621 DSTATE_DOT_CLOCK_GATING;
7622 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007623
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007624 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01007625 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007626
7627 /* IIR "flip pending" means done if this bit is set */
7628 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007629
7630 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007631 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007632
7633 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7634 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007635
7636 I915_WRITE(MI_ARB_STATE,
7637 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007638}
7639
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007640static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007641{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007642 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007643
7644 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007645
7646 /* interrupts should cause a wake up from C3 */
7647 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7648 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007649
7650 I915_WRITE(MEM_MODE,
7651 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007652}
7653
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007654static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007655{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007656 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007657
7658 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007659
7660 I915_WRITE(MEM_MODE,
7661 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7662 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007663}
7664
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007665void intel_init_clock_gating(struct drm_device *dev)
7666{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007667 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007668
Imre Deakbb400da2016-03-16 13:38:54 +02007669 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007670}
7671
Imre Deak7d708ee2013-04-17 14:04:50 +03007672void intel_suspend_hw(struct drm_device *dev)
7673{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007674 if (HAS_PCH_LPT(to_i915(dev)))
Imre Deak7d708ee2013-04-17 14:04:50 +03007675 lpt_suspend_hw(dev);
7676}
7677
Imre Deakbb400da2016-03-16 13:38:54 +02007678static void nop_init_clock_gating(struct drm_device *dev)
7679{
7680 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7681}
7682
7683/**
7684 * intel_init_clock_gating_hooks - setup the clock gating hooks
7685 * @dev_priv: device private
7686 *
7687 * Setup the hooks that configure which clocks of a given platform can be
7688 * gated and also apply various GT and display specific workarounds for these
7689 * platforms. Note that some GT specific workarounds are applied separately
7690 * when GPU contexts or batchbuffers start their execution.
7691 */
7692void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7693{
7694 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007695 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007696 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007697 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007698 else if (IS_BROXTON(dev_priv))
7699 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7700 else if (IS_BROADWELL(dev_priv))
7701 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7702 else if (IS_CHERRYVIEW(dev_priv))
7703 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7704 else if (IS_HASWELL(dev_priv))
7705 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7706 else if (IS_IVYBRIDGE(dev_priv))
7707 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7708 else if (IS_VALLEYVIEW(dev_priv))
7709 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7710 else if (IS_GEN6(dev_priv))
7711 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7712 else if (IS_GEN5(dev_priv))
7713 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7714 else if (IS_G4X(dev_priv))
7715 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7716 else if (IS_CRESTLINE(dev_priv))
7717 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7718 else if (IS_BROADWATER(dev_priv))
7719 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7720 else if (IS_GEN3(dev_priv))
7721 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7722 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7723 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7724 else if (IS_GEN2(dev_priv))
7725 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7726 else {
7727 MISSING_CASE(INTEL_DEVID(dev_priv));
7728 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7729 }
7730}
7731
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007732/* Set up chip specific power management-related functions */
7733void intel_init_pm(struct drm_device *dev)
7734{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007735 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007736
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007737 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007738
Daniel Vetterc921aba2012-04-26 23:28:17 +02007739 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007740 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007741 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007742 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007743 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02007744
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007745 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00007746 if (INTEL_INFO(dev)->gen >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00007747 skl_setup_wm_latency(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00007748 dev_priv->display.update_wm = skl_update_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007749 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007750 } else if (HAS_PCH_SPLIT(dev_priv)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007751 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007752
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007753 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007754 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007755 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007756 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007757 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007758 dev_priv->display.compute_intermediate_wm =
7759 ilk_compute_intermediate_wm;
7760 dev_priv->display.initial_watermarks =
7761 ilk_initial_watermarks;
7762 dev_priv->display.optimize_watermarks =
7763 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007764 } else {
7765 DRM_DEBUG_KMS("Failed to read display plane latency. "
7766 "Disable CxSR\n");
7767 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007768 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007769 vlv_setup_wm_latency(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007770 dev_priv->display.update_wm = vlv_update_wm;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007771 } else if (IS_VALLEYVIEW(dev_priv)) {
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007772 vlv_setup_wm_latency(dev);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007773 dev_priv->display.update_wm = vlv_update_wm;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007774 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007775 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007776 dev_priv->is_ddr3,
7777 dev_priv->fsb_freq,
7778 dev_priv->mem_freq)) {
7779 DRM_INFO("failed to find known CxSR latency "
7780 "(found ddr%s fsb freq %d, mem freq %d), "
7781 "disabling CxSR\n",
7782 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7783 dev_priv->fsb_freq, dev_priv->mem_freq);
7784 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007785 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007786 dev_priv->display.update_wm = NULL;
7787 } else
7788 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007789 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007790 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007791 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007792 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007793 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007794 dev_priv->display.update_wm = i9xx_update_wm;
7795 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007796 } else if (IS_GEN2(dev_priv)) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007797 if (INTEL_INFO(dev)->num_pipes == 1) {
7798 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007799 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007800 } else {
7801 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007802 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007803 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007804 } else {
7805 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007806 }
7807}
7808
Lyude87660502016-08-17 15:55:53 -04007809static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7810{
7811 uint32_t flags =
7812 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7813
7814 switch (flags) {
7815 case GEN6_PCODE_SUCCESS:
7816 return 0;
7817 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7818 case GEN6_PCODE_ILLEGAL_CMD:
7819 return -ENXIO;
7820 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01007821 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04007822 return -EOVERFLOW;
7823 case GEN6_PCODE_TIMEOUT:
7824 return -ETIMEDOUT;
7825 default:
7826 MISSING_CASE(flags)
7827 return 0;
7828 }
7829}
7830
7831static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7832{
7833 uint32_t flags =
7834 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7835
7836 switch (flags) {
7837 case GEN6_PCODE_SUCCESS:
7838 return 0;
7839 case GEN6_PCODE_ILLEGAL_CMD:
7840 return -ENXIO;
7841 case GEN7_PCODE_TIMEOUT:
7842 return -ETIMEDOUT;
7843 case GEN7_PCODE_ILLEGAL_DATA:
7844 return -EINVAL;
7845 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7846 return -EOVERFLOW;
7847 default:
7848 MISSING_CASE(flags);
7849 return 0;
7850 }
7851}
7852
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007853int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007854{
Lyude87660502016-08-17 15:55:53 -04007855 int status;
7856
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007857 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007858
Chris Wilson3f5582d2016-06-30 15:32:45 +01007859 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7860 * use te fw I915_READ variants to reduce the amount of work
7861 * required when reading/writing.
7862 */
7863
7864 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007865 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7866 return -EAGAIN;
7867 }
7868
Chris Wilson3f5582d2016-06-30 15:32:45 +01007869 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7870 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7871 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007872
Chris Wilson3f5582d2016-06-30 15:32:45 +01007873 if (intel_wait_for_register_fw(dev_priv,
7874 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7875 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007876 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7877 return -ETIMEDOUT;
7878 }
7879
Chris Wilson3f5582d2016-06-30 15:32:45 +01007880 *val = I915_READ_FW(GEN6_PCODE_DATA);
7881 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007882
Lyude87660502016-08-17 15:55:53 -04007883 if (INTEL_GEN(dev_priv) > 6)
7884 status = gen7_check_mailbox_status(dev_priv);
7885 else
7886 status = gen6_check_mailbox_status(dev_priv);
7887
7888 if (status) {
7889 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7890 status);
7891 return status;
7892 }
7893
Ben Widawsky42c05262012-09-26 10:34:00 -07007894 return 0;
7895}
7896
Chris Wilson3f5582d2016-06-30 15:32:45 +01007897int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04007898 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007899{
Lyude87660502016-08-17 15:55:53 -04007900 int status;
7901
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007902 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007903
Chris Wilson3f5582d2016-06-30 15:32:45 +01007904 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7905 * use te fw I915_READ variants to reduce the amount of work
7906 * required when reading/writing.
7907 */
7908
7909 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007910 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7911 return -EAGAIN;
7912 }
7913
Chris Wilson3f5582d2016-06-30 15:32:45 +01007914 I915_WRITE_FW(GEN6_PCODE_DATA, val);
7915 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007916
Chris Wilson3f5582d2016-06-30 15:32:45 +01007917 if (intel_wait_for_register_fw(dev_priv,
7918 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7919 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007920 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7921 return -ETIMEDOUT;
7922 }
7923
Chris Wilson3f5582d2016-06-30 15:32:45 +01007924 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007925
Lyude87660502016-08-17 15:55:53 -04007926 if (INTEL_GEN(dev_priv) > 6)
7927 status = gen7_check_mailbox_status(dev_priv);
7928 else
7929 status = gen6_check_mailbox_status(dev_priv);
7930
7931 if (status) {
7932 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
7933 status);
7934 return status;
7935 }
7936
Ben Widawsky42c05262012-09-26 10:34:00 -07007937 return 0;
7938}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007939
Ville Syrjälädd06f882014-11-10 22:55:12 +02007940static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7941{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007942 /*
7943 * N = val - 0xb7
7944 * Slow = Fast = GPLL ref * N
7945 */
7946 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007947}
7948
Fengguang Wub55dd642014-07-12 11:21:39 +02007949static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007950{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007951 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007952}
7953
Fengguang Wub55dd642014-07-12 11:21:39 +02007954static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307955{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007956 /*
7957 * N = val / 2
7958 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
7959 */
7960 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307961}
7962
Fengguang Wub55dd642014-07-12 11:21:39 +02007963static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307964{
Ville Syrjälä1c147622014-08-18 14:42:43 +03007965 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007966 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307967}
7968
Ville Syrjälä616bc822015-01-23 21:04:25 +02007969int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7970{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007971 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007972 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7973 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007974 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007975 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007976 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007977 return byt_gpu_freq(dev_priv, val);
7978 else
7979 return val * GT_FREQUENCY_MULTIPLIER;
7980}
7981
Ville Syrjälä616bc822015-01-23 21:04:25 +02007982int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7983{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007984 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007985 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7986 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007987 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007988 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007989 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007990 return byt_freq_opcode(dev_priv, val);
7991 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007992 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05307993}
7994
Chris Wilson6ad790c2015-04-07 16:20:31 +01007995struct request_boost {
7996 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007997 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007998};
7999
8000static void __intel_rps_boost_work(struct work_struct *work)
8001{
8002 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01008003 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008004
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008005 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01008006 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008007
Chris Wilsone8a261e2016-07-20 13:31:49 +01008008 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008009 kfree(boost);
8010}
8011
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008012void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008013{
8014 struct request_boost *boost;
8015
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008016 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008017 return;
8018
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008019 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01008020 return;
8021
Chris Wilson6ad790c2015-04-07 16:20:31 +01008022 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
8023 if (boost == NULL)
8024 return;
8025
Chris Wilsone8a261e2016-07-20 13:31:49 +01008026 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008027
8028 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008029 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008030}
8031
Daniel Vetterf742a552013-12-06 10:17:53 +01008032void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01008033{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008034 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01008035
Daniel Vetterf742a552013-12-06 10:17:53 +01008036 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01008037 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01008038
Chris Wilson54b4f682016-07-21 21:16:19 +01008039 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
8040 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01008041 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03008042
Paulo Zanoni33688d92014-03-07 20:08:19 -03008043 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02008044 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008045}