blob: 7b49b3c2f9e92db2b28a3838f94c96fc3be880fb [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Chris Wilson08ea70a2018-08-12 23:36:31 +010029#include <linux/pm_runtime.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070030#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030031#include "i915_drv.h"
32#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020033#include "../../../platform/x86/intel_ips.h"
34#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020035#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036
Ben Widawskydc39fff2013-10-18 12:32:07 -070037/**
Jani Nikula18afd442016-01-18 09:19:48 +020038 * DOC: RC6
39 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070040 * RC6 is a special power stage which allows the GPU to enter an very
41 * low-voltage mode when idle, using down to 0V while at this stage. This
42 * stage is entered automatically when the GPU is idle when RC6 support is
43 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
44 *
45 * There are different RC6 modes available in Intel GPU, which differentiate
46 * among each other with the latency required to enter and leave RC6 and
47 * voltage consumed by the GPU in different states.
48 *
49 * The combination of the following flags define which states GPU is allowed
50 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
51 * RC6pp is deepest RC6. Their support by hardware varies according to the
52 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
53 * which brings the most power savings; deeper states save more power, but
54 * require higher latency to switch to and wake up.
55 */
Ben Widawskydc39fff2013-10-18 12:32:07 -070056
Ville Syrjälä46f16e62016-10-31 22:37:22 +020057static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030058{
Ville Syrjälä93564042017-08-24 22:10:51 +030059 if (HAS_LLC(dev_priv)) {
60 /*
61 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080062 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030063 *
64 * Must match Sampler, Pixel Back End, and Media. See
65 * WaCompressedResourceSamplerPbeMediaNewHashMode.
66 */
67 I915_WRITE(CHICKEN_PAR1_1,
68 I915_READ(CHICKEN_PAR1_1) |
69 SKL_DE_COMPRESSED_HASH_MODE);
70 }
71
Rodrigo Vivi82525c12017-06-08 08:50:00 -070072 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030073 I915_WRITE(CHICKEN_PAR1_1,
74 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
75
Rodrigo Vivi82525c12017-06-08 08:50:00 -070076 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030077 I915_WRITE(GEN8_CHICKEN_DCPR_1,
78 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030079
Rodrigo Vivi82525c12017-06-08 08:50:00 -070080 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
81 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030082 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
83 DISP_FBC_WM_DIS |
84 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030085
Rodrigo Vivi82525c12017-06-08 08:50:00 -070086 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030087 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
88 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053089
90 if (IS_SKYLAKE(dev_priv)) {
91 /* WaDisableDopClockGating */
92 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
93 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
94 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +030095}
96
Ville Syrjälä46f16e62016-10-31 22:37:22 +020097static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020098{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020099 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +0200100
Nick Hoatha7546152015-06-29 14:07:32 +0100101 /* WaDisableSDEUnitClockGating:bxt */
102 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
103 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
104
Imre Deak32608ca2015-03-11 11:10:27 +0200105 /*
106 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200107 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200108 */
Imre Deak32608ca2015-03-11 11:10:27 +0200109 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200110 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200111
112 /*
113 * Wa: Backlight PWM may stop in the asserted state, causing backlight
114 * to stay fully on.
115 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200116 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
117 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200118}
119
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200120static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
121{
122 gen9_init_clock_gating(dev_priv);
123
124 /*
125 * WaDisablePWMClockGating:glk
126 * Backlight PWM may stop in the asserted state, causing backlight
127 * to stay fully on.
128 */
129 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
130 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200131
132 /* WaDDIIOTimeout:glk */
133 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
134 u32 val = I915_READ(CHICKEN_MISC_2);
135 val &= ~(GLK_CL0_PWR_DOWN |
136 GLK_CL1_PWR_DOWN |
137 GLK_CL2_PWR_DOWN);
138 I915_WRITE(CHICKEN_MISC_2, val);
139 }
140
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200141}
142
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200143static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200144{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200145 u32 tmp;
146
147 tmp = I915_READ(CLKCFG);
148
149 switch (tmp & CLKCFG_FSB_MASK) {
150 case CLKCFG_FSB_533:
151 dev_priv->fsb_freq = 533; /* 133*4 */
152 break;
153 case CLKCFG_FSB_800:
154 dev_priv->fsb_freq = 800; /* 200*4 */
155 break;
156 case CLKCFG_FSB_667:
157 dev_priv->fsb_freq = 667; /* 167*4 */
158 break;
159 case CLKCFG_FSB_400:
160 dev_priv->fsb_freq = 400; /* 100*4 */
161 break;
162 }
163
164 switch (tmp & CLKCFG_MEM_MASK) {
165 case CLKCFG_MEM_533:
166 dev_priv->mem_freq = 533;
167 break;
168 case CLKCFG_MEM_667:
169 dev_priv->mem_freq = 667;
170 break;
171 case CLKCFG_MEM_800:
172 dev_priv->mem_freq = 800;
173 break;
174 }
175
176 /* detect pineview DDR3 setting */
177 tmp = I915_READ(CSHRDDR3CTL);
178 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
179}
180
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200181static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200182{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200183 u16 ddrpll, csipll;
184
185 ddrpll = I915_READ16(DDRMPLL1);
186 csipll = I915_READ16(CSIPLL0);
187
188 switch (ddrpll & 0xff) {
189 case 0xc:
190 dev_priv->mem_freq = 800;
191 break;
192 case 0x10:
193 dev_priv->mem_freq = 1066;
194 break;
195 case 0x14:
196 dev_priv->mem_freq = 1333;
197 break;
198 case 0x18:
199 dev_priv->mem_freq = 1600;
200 break;
201 default:
202 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
203 ddrpll & 0xff);
204 dev_priv->mem_freq = 0;
205 break;
206 }
207
Daniel Vetter20e4d402012-08-08 23:35:39 +0200208 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200209
210 switch (csipll & 0x3ff) {
211 case 0x00c:
212 dev_priv->fsb_freq = 3200;
213 break;
214 case 0x00e:
215 dev_priv->fsb_freq = 3733;
216 break;
217 case 0x010:
218 dev_priv->fsb_freq = 4266;
219 break;
220 case 0x012:
221 dev_priv->fsb_freq = 4800;
222 break;
223 case 0x014:
224 dev_priv->fsb_freq = 5333;
225 break;
226 case 0x016:
227 dev_priv->fsb_freq = 5866;
228 break;
229 case 0x018:
230 dev_priv->fsb_freq = 6400;
231 break;
232 default:
233 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
234 csipll & 0x3ff);
235 dev_priv->fsb_freq = 0;
236 break;
237 }
238
239 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200240 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200241 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200242 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200243 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200244 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200245 }
246}
247
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300248static const struct cxsr_latency cxsr_latency_table[] = {
249 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
250 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
251 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
252 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
253 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
254
255 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
256 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
257 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
258 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
259 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
260
261 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
262 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
263 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
264 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
265 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
266
267 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
268 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
269 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
270 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
271 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
272
273 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
274 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
275 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
276 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
277 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
278
279 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
280 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
281 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
282 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
283 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
284};
285
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100286static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
287 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300288 int fsb,
289 int mem)
290{
291 const struct cxsr_latency *latency;
292 int i;
293
294 if (fsb == 0 || mem == 0)
295 return NULL;
296
297 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
298 latency = &cxsr_latency_table[i];
299 if (is_desktop == latency->is_desktop &&
300 is_ddr3 == latency->is_ddr3 &&
301 fsb == latency->fsb_freq && mem == latency->mem_freq)
302 return latency;
303 }
304
305 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
306
307 return NULL;
308}
309
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200310static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
311{
312 u32 val;
313
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100314 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200315
316 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
317 if (enable)
318 val &= ~FORCE_DDR_HIGH_FREQ;
319 else
320 val |= FORCE_DDR_HIGH_FREQ;
321 val &= ~FORCE_DDR_LOW_FREQ;
322 val |= FORCE_DDR_FREQ_REQ_ACK;
323 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
324
325 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
326 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
327 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
328
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100329 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200330}
331
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200332static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
333{
334 u32 val;
335
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100336 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200337
338 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
339 if (enable)
340 val |= DSP_MAXFIFO_PM5_ENABLE;
341 else
342 val &= ~DSP_MAXFIFO_PM5_ENABLE;
343 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
344
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100345 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200346}
347
Ville Syrjäläf4998962015-03-10 17:02:21 +0200348#define FW_WM(value, plane) \
349 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
350
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200351static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300352{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200353 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300354 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300355
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100356 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200357 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300358 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300359 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200360 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200361 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300362 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300363 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200364 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200365 val = I915_READ(DSPFW3);
366 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
367 if (enable)
368 val |= PINEVIEW_SELF_REFRESH_EN;
369 else
370 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300371 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300372 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100373 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200374 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300375 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
376 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
377 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300378 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100379 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300380 /*
381 * FIXME can't find a bit like this for 915G, and
382 * and yet it does have the related watermark in
383 * FW_BLC_SELF. What's going on?
384 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200385 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300386 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
387 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
388 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300389 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300390 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200391 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300392 }
393
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200394 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
395
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200396 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
397 enableddisabled(enable),
398 enableddisabled(was_enabled));
399
400 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300401}
402
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300403/**
404 * intel_set_memory_cxsr - Configure CxSR state
405 * @dev_priv: i915 device
406 * @enable: Allow vs. disallow CxSR
407 *
408 * Allow or disallow the system to enter a special CxSR
409 * (C-state self refresh) state. What typically happens in CxSR mode
410 * is that several display FIFOs may get combined into a single larger
411 * FIFO for a particular plane (so called max FIFO mode) to allow the
412 * system to defer memory fetches longer, and the memory will enter
413 * self refresh.
414 *
415 * Note that enabling CxSR does not guarantee that the system enter
416 * this special mode, nor does it guarantee that the system stays
417 * in that mode once entered. So this just allows/disallows the system
418 * to autonomously utilize the CxSR mode. Other factors such as core
419 * C-states will affect when/if the system actually enters/exits the
420 * CxSR mode.
421 *
422 * Note that on VLV/CHV this actually only controls the max FIFO mode,
423 * and the system is free to enter/exit memory self refresh at any time
424 * even when the use of CxSR has been disallowed.
425 *
426 * While the system is actually in the CxSR/max FIFO mode, some plane
427 * control registers will not get latched on vblank. Thus in order to
428 * guarantee the system will respond to changes in the plane registers
429 * we must always disallow CxSR prior to making changes to those registers.
430 * Unfortunately the system will re-evaluate the CxSR conditions at
431 * frame start which happens after vblank start (which is when the plane
432 * registers would get latched), so we can't proceed with the plane update
433 * during the same frame where we disallowed CxSR.
434 *
435 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
436 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
437 * the hardware w.r.t. HPLL SR when writing to plane registers.
438 * Disallowing just CxSR is sufficient.
439 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200440bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200441{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200442 bool ret;
443
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200444 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200445 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300446 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
447 dev_priv->wm.vlv.cxsr = enable;
448 else if (IS_G4X(dev_priv))
449 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200450 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200451
452 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200453}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200454
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300455/*
456 * Latency for FIFO fetches is dependent on several factors:
457 * - memory configuration (speed, channels)
458 * - chipset
459 * - current MCH state
460 * It can be fairly high in some situations, so here we assume a fairly
461 * pessimal value. It's a tradeoff between extra memory fetches (if we
462 * set this value too high, the FIFO will fetch frequently to stay full)
463 * and power consumption (set it too low to save power and we might see
464 * FIFO underruns and display "flicker").
465 *
466 * A value of 5us seems to be a good balance; safe for very low end
467 * platforms but not overly aggressive on lower latency configs.
468 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100469static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300470
Ville Syrjäläb5004722015-03-05 21:19:47 +0200471#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
472 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
473
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200474static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200475{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200476 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200477 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200478 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200479 enum pipe pipe = crtc->pipe;
480 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200481
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200482 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200483 uint32_t dsparb, dsparb2, dsparb3;
484 case PIPE_A:
485 dsparb = I915_READ(DSPARB);
486 dsparb2 = I915_READ(DSPARB2);
487 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
488 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
489 break;
490 case PIPE_B:
491 dsparb = I915_READ(DSPARB);
492 dsparb2 = I915_READ(DSPARB2);
493 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
494 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
495 break;
496 case PIPE_C:
497 dsparb2 = I915_READ(DSPARB2);
498 dsparb3 = I915_READ(DSPARB3);
499 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
500 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
501 break;
502 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200503 MISSING_CASE(pipe);
504 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200505 }
506
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200507 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
508 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
509 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
510 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200511}
512
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200513static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
514 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300516 uint32_t dsparb = I915_READ(DSPARB);
517 int size;
518
519 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200520 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300521 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
522
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200523 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
524 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300525
526 return size;
527}
528
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200529static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
530 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300532 uint32_t dsparb = I915_READ(DSPARB);
533 int size;
534
535 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200536 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300537 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
538 size >>= 1; /* Convert to cachelines */
539
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200540 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
541 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300542
543 return size;
544}
545
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200546static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
547 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300548{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300549 uint32_t dsparb = I915_READ(DSPARB);
550 int size;
551
552 size = dsparb & 0x7f;
553 size >>= 2; /* Convert to cachelines */
554
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200555 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
556 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300557
558 return size;
559}
560
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300561/* Pineview has different values for various configs */
562static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300563 .fifo_size = PINEVIEW_DISPLAY_FIFO,
564 .max_wm = PINEVIEW_MAX_WM,
565 .default_wm = PINEVIEW_DFT_WM,
566 .guard_size = PINEVIEW_GUARD_WM,
567 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300568};
569static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300570 .fifo_size = PINEVIEW_DISPLAY_FIFO,
571 .max_wm = PINEVIEW_MAX_WM,
572 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
573 .guard_size = PINEVIEW_GUARD_WM,
574 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300575};
576static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300577 .fifo_size = PINEVIEW_CURSOR_FIFO,
578 .max_wm = PINEVIEW_CURSOR_MAX_WM,
579 .default_wm = PINEVIEW_CURSOR_DFT_WM,
580 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
581 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300582};
583static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300584 .fifo_size = PINEVIEW_CURSOR_FIFO,
585 .max_wm = PINEVIEW_CURSOR_MAX_WM,
586 .default_wm = PINEVIEW_CURSOR_DFT_WM,
587 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
588 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300590static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300591 .fifo_size = I965_CURSOR_FIFO,
592 .max_wm = I965_CURSOR_MAX_WM,
593 .default_wm = I965_CURSOR_DFT_WM,
594 .guard_size = 2,
595 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300596};
597static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300598 .fifo_size = I945_FIFO_SIZE,
599 .max_wm = I915_MAX_WM,
600 .default_wm = 1,
601 .guard_size = 2,
602 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300603};
604static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300605 .fifo_size = I915_FIFO_SIZE,
606 .max_wm = I915_MAX_WM,
607 .default_wm = 1,
608 .guard_size = 2,
609 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300610};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300611static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300612 .fifo_size = I855GM_FIFO_SIZE,
613 .max_wm = I915_MAX_WM,
614 .default_wm = 1,
615 .guard_size = 2,
616 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300617};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300618static const struct intel_watermark_params i830_bc_wm_info = {
619 .fifo_size = I855GM_FIFO_SIZE,
620 .max_wm = I915_MAX_WM/2,
621 .default_wm = 1,
622 .guard_size = 2,
623 .cacheline_size = I830_FIFO_LINE_SIZE,
624};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200625static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300626 .fifo_size = I830_FIFO_SIZE,
627 .max_wm = I915_MAX_WM,
628 .default_wm = 1,
629 .guard_size = 2,
630 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300631};
632
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300633/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300634 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
635 * @pixel_rate: Pipe pixel rate in kHz
636 * @cpp: Plane bytes per pixel
637 * @latency: Memory wakeup latency in 0.1us units
638 *
639 * Compute the watermark using the method 1 or "small buffer"
640 * formula. The caller may additonally add extra cachelines
641 * to account for TLB misses and clock crossings.
642 *
643 * This method is concerned with the short term drain rate
644 * of the FIFO, ie. it does not account for blanking periods
645 * which would effectively reduce the average drain rate across
646 * a longer period. The name "small" refers to the fact the
647 * FIFO is relatively small compared to the amount of data
648 * fetched.
649 *
650 * The FIFO level vs. time graph might look something like:
651 *
652 * |\ |\
653 * | \ | \
654 * __---__---__ (- plane active, _ blanking)
655 * -> time
656 *
657 * or perhaps like this:
658 *
659 * |\|\ |\|\
660 * __----__----__ (- plane active, _ blanking)
661 * -> time
662 *
663 * Returns:
664 * The watermark in bytes
665 */
666static unsigned int intel_wm_method1(unsigned int pixel_rate,
667 unsigned int cpp,
668 unsigned int latency)
669{
670 uint64_t ret;
671
672 ret = (uint64_t) pixel_rate * cpp * latency;
673 ret = DIV_ROUND_UP_ULL(ret, 10000);
674
675 return ret;
676}
677
678/**
679 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
680 * @pixel_rate: Pipe pixel rate in kHz
681 * @htotal: Pipe horizontal total
682 * @width: Plane width in pixels
683 * @cpp: Plane bytes per pixel
684 * @latency: Memory wakeup latency in 0.1us units
685 *
686 * Compute the watermark using the method 2 or "large buffer"
687 * formula. The caller may additonally add extra cachelines
688 * to account for TLB misses and clock crossings.
689 *
690 * This method is concerned with the long term drain rate
691 * of the FIFO, ie. it does account for blanking periods
692 * which effectively reduce the average drain rate across
693 * a longer period. The name "large" refers to the fact the
694 * FIFO is relatively large compared to the amount of data
695 * fetched.
696 *
697 * The FIFO level vs. time graph might look something like:
698 *
699 * |\___ |\___
700 * | \___ | \___
701 * | \ | \
702 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
703 * -> time
704 *
705 * Returns:
706 * The watermark in bytes
707 */
708static unsigned int intel_wm_method2(unsigned int pixel_rate,
709 unsigned int htotal,
710 unsigned int width,
711 unsigned int cpp,
712 unsigned int latency)
713{
714 unsigned int ret;
715
716 /*
717 * FIXME remove once all users are computing
718 * watermarks in the correct place.
719 */
720 if (WARN_ON_ONCE(htotal == 0))
721 htotal = 1;
722
723 ret = (latency * pixel_rate) / (htotal * 10000);
724 ret = (ret + 1) * width * cpp;
725
726 return ret;
727}
728
729/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300730 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300731 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300732 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000733 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200734 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300735 * @latency_ns: memory latency for the platform
736 *
737 * Calculate the watermark level (the level at which the display plane will
738 * start fetching from memory again). Each chip has a different display
739 * FIFO size and allocation, so the caller needs to figure that out and pass
740 * in the correct intel_watermark_params structure.
741 *
742 * As the pixel clock runs, the FIFO will be drained at a rate that depends
743 * on the pixel size. When it reaches the watermark level, it'll start
744 * fetching FIFO line sized based chunks from memory until the FIFO fills
745 * past the watermark point. If the FIFO drains completely, a FIFO underrun
746 * will occur, and a display engine hang could result.
747 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300748static unsigned int intel_calculate_wm(int pixel_rate,
749 const struct intel_watermark_params *wm,
750 int fifo_size, int cpp,
751 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300752{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300753 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300754
755 /*
756 * Note: we need to make sure we don't overflow for various clock &
757 * latency values.
758 * clocks go from a few thousand to several hundred thousand.
759 * latency is usually a few thousand
760 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300761 entries = intel_wm_method1(pixel_rate, cpp,
762 latency_ns / 100);
763 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
764 wm->guard_size;
765 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300766
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300767 wm_size = fifo_size - entries;
768 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300769
770 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300771 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300772 wm_size = wm->max_wm;
773 if (wm_size <= 0)
774 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300775
776 /*
777 * Bspec seems to indicate that the value shouldn't be lower than
778 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
779 * Lets go for 8 which is the burst size since certain platforms
780 * already use a hardcoded 8 (which is what the spec says should be
781 * done).
782 */
783 if (wm_size <= 8)
784 wm_size = 8;
785
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300786 return wm_size;
787}
788
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300789static bool is_disabling(int old, int new, int threshold)
790{
791 return old >= threshold && new < threshold;
792}
793
794static bool is_enabling(int old, int new, int threshold)
795{
796 return old < threshold && new >= threshold;
797}
798
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300799static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
800{
801 return dev_priv->wm.max_level + 1;
802}
803
Ville Syrjälä24304d812017-03-14 17:10:49 +0200804static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
805 const struct intel_plane_state *plane_state)
806{
807 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
808
809 /* FIXME check the 'enable' instead */
810 if (!crtc_state->base.active)
811 return false;
812
813 /*
814 * Treat cursor with fb as always visible since cursor updates
815 * can happen faster than the vrefresh rate, and the current
816 * watermark code doesn't handle that correctly. Cursor updates
817 * which set/clear the fb or change the cursor size are going
818 * to get throttled by intel_legacy_cursor_update() to work
819 * around this problem with the watermark code.
820 */
821 if (plane->id == PLANE_CURSOR)
822 return plane_state->base.fb != NULL;
823 else
824 return plane_state->base.visible;
825}
826
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200827static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300828{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200829 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300830
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200831 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200832 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300833 if (enabled)
834 return NULL;
835 enabled = crtc;
836 }
837 }
838
839 return enabled;
840}
841
Ville Syrjälä432081b2016-10-31 22:37:03 +0200842static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300843{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200844 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200845 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300846 const struct cxsr_latency *latency;
847 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300848 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300849
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100850 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
851 dev_priv->is_ddr3,
852 dev_priv->fsb_freq,
853 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300854 if (!latency) {
855 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300856 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300857 return;
858 }
859
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200860 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300861 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200862 const struct drm_display_mode *adjusted_mode =
863 &crtc->config->base.adjusted_mode;
864 const struct drm_framebuffer *fb =
865 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200866 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300867 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300868
869 /* Display SR */
870 wm = intel_calculate_wm(clock, &pineview_display_wm,
871 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200872 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300873 reg = I915_READ(DSPFW1);
874 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200875 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300876 I915_WRITE(DSPFW1, reg);
877 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
878
879 /* cursor SR */
880 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
881 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300882 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300883 reg = I915_READ(DSPFW3);
884 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200885 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300886 I915_WRITE(DSPFW3, reg);
887
888 /* Display HPLL off SR */
889 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
890 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200891 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300892 reg = I915_READ(DSPFW3);
893 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200894 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300895 I915_WRITE(DSPFW3, reg);
896
897 /* cursor HPLL off SR */
898 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
899 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300900 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300901 reg = I915_READ(DSPFW3);
902 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200903 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300904 I915_WRITE(DSPFW3, reg);
905 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
906
Imre Deak5209b1f2014-07-01 12:36:17 +0300907 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300908 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300909 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300910 }
911}
912
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300913/*
914 * Documentation says:
915 * "If the line size is small, the TLB fetches can get in the way of the
916 * data fetches, causing some lag in the pixel data return which is not
917 * accounted for in the above formulas. The following adjustment only
918 * needs to be applied if eight whole lines fit in the buffer at once.
919 * The WM is adjusted upwards by the difference between the FIFO size
920 * and the size of 8 whole lines. This adjustment is always performed
921 * in the actual pixel depth regardless of whether FBC is enabled or not."
922 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000923static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300924{
925 int tlb_miss = fifo_size * 64 - width * cpp * 8;
926
927 return max(0, tlb_miss);
928}
929
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300930static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
931 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300932{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300933 enum pipe pipe;
934
935 for_each_pipe(dev_priv, pipe)
936 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
937
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300938 I915_WRITE(DSPFW1,
939 FW_WM(wm->sr.plane, SR) |
940 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
941 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
942 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
943 I915_WRITE(DSPFW2,
944 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
945 FW_WM(wm->sr.fbc, FBC_SR) |
946 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
947 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
948 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
949 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
950 I915_WRITE(DSPFW3,
951 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
952 FW_WM(wm->sr.cursor, CURSOR_SR) |
953 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
954 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300955
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300956 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300957}
958
Ville Syrjälä15665972015-03-10 16:16:28 +0200959#define FW_WM_VLV(value, plane) \
960 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
961
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200962static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200963 const struct vlv_wm_values *wm)
964{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200965 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200966
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200967 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200968 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
969
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200970 I915_WRITE(VLV_DDL(pipe),
971 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
972 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
973 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
974 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
975 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200976
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200977 /*
978 * Zero the (unused) WM1 watermarks, and also clear all the
979 * high order bits so that there are no out of bounds values
980 * present in the registers during the reprogramming.
981 */
982 I915_WRITE(DSPHOWM, 0);
983 I915_WRITE(DSPHOWM1, 0);
984 I915_WRITE(DSPFW4, 0);
985 I915_WRITE(DSPFW5, 0);
986 I915_WRITE(DSPFW6, 0);
987
Ville Syrjäläae801522015-03-05 21:19:49 +0200988 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200989 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200990 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
991 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
992 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200993 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200994 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
995 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
996 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200997 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200998 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200999
1000 if (IS_CHERRYVIEW(dev_priv)) {
1001 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001002 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1003 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001004 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001005 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1006 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001007 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001008 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1009 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001010 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001011 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001012 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1013 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1014 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1015 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1016 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1017 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1018 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1019 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1020 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001021 } else {
1022 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001023 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1024 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001025 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001026 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001027 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1028 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1029 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1030 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1031 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1032 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001033 }
1034
1035 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001036}
1037
Ville Syrjälä15665972015-03-10 16:16:28 +02001038#undef FW_WM_VLV
1039
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001040static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1041{
1042 /* all latencies in usec */
1043 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1044 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001045 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001046
Ville Syrjälä79d94302017-04-21 21:14:30 +03001047 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001048}
1049
1050static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1051{
1052 /*
1053 * DSPCNTR[13] supposedly controls whether the
1054 * primary plane can use the FIFO space otherwise
1055 * reserved for the sprite plane. It's not 100% clear
1056 * what the actual FIFO size is, but it looks like we
1057 * can happily set both primary and sprite watermarks
1058 * up to 127 cachelines. So that would seem to mean
1059 * that either DSPCNTR[13] doesn't do anything, or that
1060 * the total FIFO is >= 256 cachelines in size. Either
1061 * way, we don't seem to have to worry about this
1062 * repartitioning as the maximum watermark value the
1063 * register can hold for each plane is lower than the
1064 * minimum FIFO size.
1065 */
1066 switch (plane_id) {
1067 case PLANE_CURSOR:
1068 return 63;
1069 case PLANE_PRIMARY:
1070 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1071 case PLANE_SPRITE0:
1072 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1073 default:
1074 MISSING_CASE(plane_id);
1075 return 0;
1076 }
1077}
1078
1079static int g4x_fbc_fifo_size(int level)
1080{
1081 switch (level) {
1082 case G4X_WM_LEVEL_SR:
1083 return 7;
1084 case G4X_WM_LEVEL_HPLL:
1085 return 15;
1086 default:
1087 MISSING_CASE(level);
1088 return 0;
1089 }
1090}
1091
1092static uint16_t g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1093 const struct intel_plane_state *plane_state,
1094 int level)
1095{
1096 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1097 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1098 const struct drm_display_mode *adjusted_mode =
1099 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001100 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1101 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001102
1103 if (latency == 0)
1104 return USHRT_MAX;
1105
1106 if (!intel_wm_plane_visible(crtc_state, plane_state))
1107 return 0;
1108
1109 /*
1110 * Not 100% sure which way ELK should go here as the
1111 * spec only says CL/CTG should assume 32bpp and BW
1112 * doesn't need to. But as these things followed the
1113 * mobile vs. desktop lines on gen3 as well, let's
1114 * assume ELK doesn't need this.
1115 *
1116 * The spec also fails to list such a restriction for
1117 * the HPLL watermark, which seems a little strange.
1118 * Let's use 32bpp for the HPLL watermark as well.
1119 */
1120 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1121 level != G4X_WM_LEVEL_NORMAL)
1122 cpp = 4;
1123 else
1124 cpp = plane_state->base.fb->format->cpp[0];
1125
1126 clock = adjusted_mode->crtc_clock;
1127 htotal = adjusted_mode->crtc_htotal;
1128
1129 if (plane->id == PLANE_CURSOR)
1130 width = plane_state->base.crtc_w;
1131 else
1132 width = drm_rect_width(&plane_state->base.dst);
1133
1134 if (plane->id == PLANE_CURSOR) {
1135 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1136 } else if (plane->id == PLANE_PRIMARY &&
1137 level == G4X_WM_LEVEL_NORMAL) {
1138 wm = intel_wm_method1(clock, cpp, latency);
1139 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001140 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001141
1142 small = intel_wm_method1(clock, cpp, latency);
1143 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1144
1145 wm = min(small, large);
1146 }
1147
1148 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1149 width, cpp);
1150
1151 wm = DIV_ROUND_UP(wm, 64) + 2;
1152
Chris Wilson1a1f1282017-11-07 14:03:38 +00001153 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001154}
1155
1156static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1157 int level, enum plane_id plane_id, u16 value)
1158{
1159 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1160 bool dirty = false;
1161
1162 for (; level < intel_wm_num_levels(dev_priv); level++) {
1163 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1164
1165 dirty |= raw->plane[plane_id] != value;
1166 raw->plane[plane_id] = value;
1167 }
1168
1169 return dirty;
1170}
1171
1172static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1173 int level, u16 value)
1174{
1175 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1176 bool dirty = false;
1177
1178 /* NORMAL level doesn't have an FBC watermark */
1179 level = max(level, G4X_WM_LEVEL_SR);
1180
1181 for (; level < intel_wm_num_levels(dev_priv); level++) {
1182 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1183
1184 dirty |= raw->fbc != value;
1185 raw->fbc = value;
1186 }
1187
1188 return dirty;
1189}
1190
1191static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1192 const struct intel_plane_state *pstate,
1193 uint32_t pri_val);
1194
1195static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1196 const struct intel_plane_state *plane_state)
1197{
1198 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1199 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1200 enum plane_id plane_id = plane->id;
1201 bool dirty = false;
1202 int level;
1203
1204 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1205 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1206 if (plane_id == PLANE_PRIMARY)
1207 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1208 goto out;
1209 }
1210
1211 for (level = 0; level < num_levels; level++) {
1212 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1213 int wm, max_wm;
1214
1215 wm = g4x_compute_wm(crtc_state, plane_state, level);
1216 max_wm = g4x_plane_fifo_size(plane_id, level);
1217
1218 if (wm > max_wm)
1219 break;
1220
1221 dirty |= raw->plane[plane_id] != wm;
1222 raw->plane[plane_id] = wm;
1223
1224 if (plane_id != PLANE_PRIMARY ||
1225 level == G4X_WM_LEVEL_NORMAL)
1226 continue;
1227
1228 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1229 raw->plane[plane_id]);
1230 max_wm = g4x_fbc_fifo_size(level);
1231
1232 /*
1233 * FBC wm is not mandatory as we
1234 * can always just disable its use.
1235 */
1236 if (wm > max_wm)
1237 wm = USHRT_MAX;
1238
1239 dirty |= raw->fbc != wm;
1240 raw->fbc = wm;
1241 }
1242
1243 /* mark watermarks as invalid */
1244 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1245
1246 if (plane_id == PLANE_PRIMARY)
1247 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1248
1249 out:
1250 if (dirty) {
1251 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1252 plane->base.name,
1253 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1254 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1255 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1256
1257 if (plane_id == PLANE_PRIMARY)
1258 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1259 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1260 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1261 }
1262
1263 return dirty;
1264}
1265
1266static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1267 enum plane_id plane_id, int level)
1268{
1269 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1270
1271 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1272}
1273
1274static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1275 int level)
1276{
1277 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1278
1279 if (level > dev_priv->wm.max_level)
1280 return false;
1281
1282 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1283 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1284 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1285}
1286
1287/* mark all levels starting from 'level' as invalid */
1288static void g4x_invalidate_wms(struct intel_crtc *crtc,
1289 struct g4x_wm_state *wm_state, int level)
1290{
1291 if (level <= G4X_WM_LEVEL_NORMAL) {
1292 enum plane_id plane_id;
1293
1294 for_each_plane_id_on_crtc(crtc, plane_id)
1295 wm_state->wm.plane[plane_id] = USHRT_MAX;
1296 }
1297
1298 if (level <= G4X_WM_LEVEL_SR) {
1299 wm_state->cxsr = false;
1300 wm_state->sr.cursor = USHRT_MAX;
1301 wm_state->sr.plane = USHRT_MAX;
1302 wm_state->sr.fbc = USHRT_MAX;
1303 }
1304
1305 if (level <= G4X_WM_LEVEL_HPLL) {
1306 wm_state->hpll_en = false;
1307 wm_state->hpll.cursor = USHRT_MAX;
1308 wm_state->hpll.plane = USHRT_MAX;
1309 wm_state->hpll.fbc = USHRT_MAX;
1310 }
1311}
1312
1313static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1314{
1315 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1316 struct intel_atomic_state *state =
1317 to_intel_atomic_state(crtc_state->base.state);
1318 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1319 int num_active_planes = hweight32(crtc_state->active_planes &
1320 ~BIT(PLANE_CURSOR));
1321 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001322 const struct intel_plane_state *old_plane_state;
1323 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001324 struct intel_plane *plane;
1325 enum plane_id plane_id;
1326 int i, level;
1327 unsigned int dirty = 0;
1328
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001329 for_each_oldnew_intel_plane_in_state(state, plane,
1330 old_plane_state,
1331 new_plane_state, i) {
1332 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001333 old_plane_state->base.crtc != &crtc->base)
1334 continue;
1335
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001336 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001337 dirty |= BIT(plane->id);
1338 }
1339
1340 if (!dirty)
1341 return 0;
1342
1343 level = G4X_WM_LEVEL_NORMAL;
1344 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1345 goto out;
1346
1347 raw = &crtc_state->wm.g4x.raw[level];
1348 for_each_plane_id_on_crtc(crtc, plane_id)
1349 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1350
1351 level = G4X_WM_LEVEL_SR;
1352
1353 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1354 goto out;
1355
1356 raw = &crtc_state->wm.g4x.raw[level];
1357 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1358 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1359 wm_state->sr.fbc = raw->fbc;
1360
1361 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1362
1363 level = G4X_WM_LEVEL_HPLL;
1364
1365 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1366 goto out;
1367
1368 raw = &crtc_state->wm.g4x.raw[level];
1369 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1370 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1371 wm_state->hpll.fbc = raw->fbc;
1372
1373 wm_state->hpll_en = wm_state->cxsr;
1374
1375 level++;
1376
1377 out:
1378 if (level == G4X_WM_LEVEL_NORMAL)
1379 return -EINVAL;
1380
1381 /* invalidate the higher levels */
1382 g4x_invalidate_wms(crtc, wm_state, level);
1383
1384 /*
1385 * Determine if the FBC watermark(s) can be used. IF
1386 * this isn't the case we prefer to disable the FBC
1387 ( watermark(s) rather than disable the SR/HPLL
1388 * level(s) entirely.
1389 */
1390 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1391
1392 if (level >= G4X_WM_LEVEL_SR &&
1393 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1394 wm_state->fbc_en = false;
1395 else if (level >= G4X_WM_LEVEL_HPLL &&
1396 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1397 wm_state->fbc_en = false;
1398
1399 return 0;
1400}
1401
1402static int g4x_compute_intermediate_wm(struct drm_device *dev,
1403 struct intel_crtc *crtc,
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001404 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001405{
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001406 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1407 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1408 struct intel_atomic_state *intel_state =
1409 to_intel_atomic_state(new_crtc_state->base.state);
1410 const struct intel_crtc_state *old_crtc_state =
1411 intel_atomic_get_old_crtc_state(intel_state, crtc);
1412 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001413 enum plane_id plane_id;
1414
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001415 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
1416 *intermediate = *optimal;
1417
1418 intermediate->cxsr = false;
1419 intermediate->hpll_en = false;
1420 goto out;
1421 }
1422
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001423 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001424 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001425 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001426 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001427 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1428
1429 for_each_plane_id_on_crtc(crtc, plane_id) {
1430 intermediate->wm.plane[plane_id] =
1431 max(optimal->wm.plane[plane_id],
1432 active->wm.plane[plane_id]);
1433
1434 WARN_ON(intermediate->wm.plane[plane_id] >
1435 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1436 }
1437
1438 intermediate->sr.plane = max(optimal->sr.plane,
1439 active->sr.plane);
1440 intermediate->sr.cursor = max(optimal->sr.cursor,
1441 active->sr.cursor);
1442 intermediate->sr.fbc = max(optimal->sr.fbc,
1443 active->sr.fbc);
1444
1445 intermediate->hpll.plane = max(optimal->hpll.plane,
1446 active->hpll.plane);
1447 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1448 active->hpll.cursor);
1449 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1450 active->hpll.fbc);
1451
1452 WARN_ON((intermediate->sr.plane >
1453 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1454 intermediate->sr.cursor >
1455 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1456 intermediate->cxsr);
1457 WARN_ON((intermediate->sr.plane >
1458 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1459 intermediate->sr.cursor >
1460 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1461 intermediate->hpll_en);
1462
1463 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1464 intermediate->fbc_en && intermediate->cxsr);
1465 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1466 intermediate->fbc_en && intermediate->hpll_en);
1467
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001468out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001469 /*
1470 * If our intermediate WM are identical to the final WM, then we can
1471 * omit the post-vblank programming; only update if it's different.
1472 */
1473 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001474 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001475
1476 return 0;
1477}
1478
1479static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1480 struct g4x_wm_values *wm)
1481{
1482 struct intel_crtc *crtc;
1483 int num_active_crtcs = 0;
1484
1485 wm->cxsr = true;
1486 wm->hpll_en = true;
1487 wm->fbc_en = true;
1488
1489 for_each_intel_crtc(&dev_priv->drm, crtc) {
1490 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1491
1492 if (!crtc->active)
1493 continue;
1494
1495 if (!wm_state->cxsr)
1496 wm->cxsr = false;
1497 if (!wm_state->hpll_en)
1498 wm->hpll_en = false;
1499 if (!wm_state->fbc_en)
1500 wm->fbc_en = false;
1501
1502 num_active_crtcs++;
1503 }
1504
1505 if (num_active_crtcs != 1) {
1506 wm->cxsr = false;
1507 wm->hpll_en = false;
1508 wm->fbc_en = false;
1509 }
1510
1511 for_each_intel_crtc(&dev_priv->drm, crtc) {
1512 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1513 enum pipe pipe = crtc->pipe;
1514
1515 wm->pipe[pipe] = wm_state->wm;
1516 if (crtc->active && wm->cxsr)
1517 wm->sr = wm_state->sr;
1518 if (crtc->active && wm->hpll_en)
1519 wm->hpll = wm_state->hpll;
1520 }
1521}
1522
1523static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1524{
1525 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1526 struct g4x_wm_values new_wm = {};
1527
1528 g4x_merge_wm(dev_priv, &new_wm);
1529
1530 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1531 return;
1532
1533 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1534 _intel_set_memory_cxsr(dev_priv, false);
1535
1536 g4x_write_wm_values(dev_priv, &new_wm);
1537
1538 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1539 _intel_set_memory_cxsr(dev_priv, true);
1540
1541 *old_wm = new_wm;
1542}
1543
1544static void g4x_initial_watermarks(struct intel_atomic_state *state,
1545 struct intel_crtc_state *crtc_state)
1546{
1547 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1548 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1549
1550 mutex_lock(&dev_priv->wm.wm_mutex);
1551 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1552 g4x_program_watermarks(dev_priv);
1553 mutex_unlock(&dev_priv->wm.wm_mutex);
1554}
1555
1556static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1557 struct intel_crtc_state *crtc_state)
1558{
1559 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1561
1562 if (!crtc_state->wm.need_postvbl_update)
1563 return;
1564
1565 mutex_lock(&dev_priv->wm.wm_mutex);
1566 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1567 g4x_program_watermarks(dev_priv);
1568 mutex_unlock(&dev_priv->wm.wm_mutex);
1569}
1570
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001571/* latency must be in 0.1us units. */
1572static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001573 unsigned int htotal,
1574 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001575 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001576 unsigned int latency)
1577{
1578 unsigned int ret;
1579
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001580 ret = intel_wm_method2(pixel_rate, htotal,
1581 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001582 ret = DIV_ROUND_UP(ret, 64);
1583
1584 return ret;
1585}
1586
Ville Syrjäläbb726512016-10-31 22:37:24 +02001587static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001588{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001589 /* all latencies in usec */
1590 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1591
Ville Syrjälä58590c12015-09-08 21:05:12 +03001592 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1593
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001594 if (IS_CHERRYVIEW(dev_priv)) {
1595 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1596 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001597
1598 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001599 }
1600}
1601
Ville Syrjäläe339d672016-11-28 19:37:17 +02001602static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1603 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001604 int level)
1605{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001606 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001607 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001608 const struct drm_display_mode *adjusted_mode =
1609 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001610 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001611
1612 if (dev_priv->wm.pri_latency[level] == 0)
1613 return USHRT_MAX;
1614
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001615 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001616 return 0;
1617
Daniel Vetteref426c12017-01-04 11:41:10 +01001618 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001619 clock = adjusted_mode->crtc_clock;
1620 htotal = adjusted_mode->crtc_htotal;
1621 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001622
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001623 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001624 /*
1625 * FIXME the formula gives values that are
1626 * too big for the cursor FIFO, and hence we
1627 * would never be able to use cursors. For
1628 * now just hardcode the watermark.
1629 */
1630 wm = 63;
1631 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001632 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001633 dev_priv->wm.pri_latency[level] * 10);
1634 }
1635
Chris Wilson1a1f1282017-11-07 14:03:38 +00001636 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001637}
1638
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001639static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1640{
1641 return (active_planes & (BIT(PLANE_SPRITE0) |
1642 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1643}
1644
Ville Syrjälä5012e602017-03-02 19:14:56 +02001645static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001646{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001647 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001648 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001649 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001650 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001651 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1652 int num_active_planes = hweight32(active_planes);
1653 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001654 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001655 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001656 unsigned int total_rate;
1657 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001658
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001659 /*
1660 * When enabling sprite0 after sprite1 has already been enabled
1661 * we tend to get an underrun unless sprite0 already has some
1662 * FIFO space allcoated. Hence we always allocate at least one
1663 * cacheline for sprite0 whenever sprite1 is enabled.
1664 *
1665 * All other plane enable sequences appear immune to this problem.
1666 */
1667 if (vlv_need_sprite0_fifo_workaround(active_planes))
1668 sprite0_fifo_extra = 1;
1669
Ville Syrjälä5012e602017-03-02 19:14:56 +02001670 total_rate = raw->plane[PLANE_PRIMARY] +
1671 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001672 raw->plane[PLANE_SPRITE1] +
1673 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001674
Ville Syrjälä5012e602017-03-02 19:14:56 +02001675 if (total_rate > fifo_size)
1676 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001677
Ville Syrjälä5012e602017-03-02 19:14:56 +02001678 if (total_rate == 0)
1679 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001680
Ville Syrjälä5012e602017-03-02 19:14:56 +02001681 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001682 unsigned int rate;
1683
Ville Syrjälä5012e602017-03-02 19:14:56 +02001684 if ((active_planes & BIT(plane_id)) == 0) {
1685 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001686 continue;
1687 }
1688
Ville Syrjälä5012e602017-03-02 19:14:56 +02001689 rate = raw->plane[plane_id];
1690 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1691 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001692 }
1693
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001694 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1695 fifo_left -= sprite0_fifo_extra;
1696
Ville Syrjälä5012e602017-03-02 19:14:56 +02001697 fifo_state->plane[PLANE_CURSOR] = 63;
1698
1699 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001700
1701 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001702 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001703 int plane_extra;
1704
1705 if (fifo_left == 0)
1706 break;
1707
Ville Syrjälä5012e602017-03-02 19:14:56 +02001708 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001709 continue;
1710
1711 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001712 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001713 fifo_left -= plane_extra;
1714 }
1715
Ville Syrjälä5012e602017-03-02 19:14:56 +02001716 WARN_ON(active_planes != 0 && fifo_left != 0);
1717
1718 /* give it all to the first plane if none are active */
1719 if (active_planes == 0) {
1720 WARN_ON(fifo_left != fifo_size);
1721 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1722 }
1723
1724 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001725}
1726
Ville Syrjäläff32c542017-03-02 19:14:57 +02001727/* mark all levels starting from 'level' as invalid */
1728static void vlv_invalidate_wms(struct intel_crtc *crtc,
1729 struct vlv_wm_state *wm_state, int level)
1730{
1731 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1732
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001733 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001734 enum plane_id plane_id;
1735
1736 for_each_plane_id_on_crtc(crtc, plane_id)
1737 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1738
1739 wm_state->sr[level].cursor = USHRT_MAX;
1740 wm_state->sr[level].plane = USHRT_MAX;
1741 }
1742}
1743
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001744static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1745{
1746 if (wm > fifo_size)
1747 return USHRT_MAX;
1748 else
1749 return fifo_size - wm;
1750}
1751
Ville Syrjäläff32c542017-03-02 19:14:57 +02001752/*
1753 * Starting from 'level' set all higher
1754 * levels to 'value' in the "raw" watermarks.
1755 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001756static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001757 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001758{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001759 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001760 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001761 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001762
Ville Syrjäläff32c542017-03-02 19:14:57 +02001763 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001764 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001765
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001766 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001767 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001768 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001769
1770 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001771}
1772
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001773static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1774 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001775{
1776 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1777 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001778 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001779 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001780 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001781
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001782 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001783 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1784 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001785 }
1786
1787 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001788 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001789 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1790 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1791
Ville Syrjäläff32c542017-03-02 19:14:57 +02001792 if (wm > max_wm)
1793 break;
1794
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001795 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001796 raw->plane[plane_id] = wm;
1797 }
1798
1799 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001800 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001801
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001802out:
1803 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001804 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001805 plane->base.name,
1806 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1807 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1808 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1809
1810 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001811}
1812
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001813static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1814 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001815{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001816 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001817 &crtc_state->wm.vlv.raw[level];
1818 const struct vlv_fifo_state *fifo_state =
1819 &crtc_state->wm.vlv.fifo_state;
1820
1821 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1822}
1823
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001824static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001825{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001826 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1827 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1828 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1829 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001830}
1831
1832static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001833{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001834 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001835 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001836 struct intel_atomic_state *state =
1837 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001838 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001839 const struct vlv_fifo_state *fifo_state =
1840 &crtc_state->wm.vlv.fifo_state;
1841 int num_active_planes = hweight32(crtc_state->active_planes &
1842 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001843 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001844 const struct intel_plane_state *old_plane_state;
1845 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001846 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001847 enum plane_id plane_id;
1848 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001849 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001850
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001851 for_each_oldnew_intel_plane_in_state(state, plane,
1852 old_plane_state,
1853 new_plane_state, i) {
1854 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjäläff32c542017-03-02 19:14:57 +02001855 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001856 continue;
1857
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001858 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001859 dirty |= BIT(plane->id);
1860 }
1861
1862 /*
1863 * DSPARB registers may have been reset due to the
1864 * power well being turned off. Make sure we restore
1865 * them to a consistent state even if no primary/sprite
1866 * planes are initially active.
1867 */
1868 if (needs_modeset)
1869 crtc_state->fifo_changed = true;
1870
1871 if (!dirty)
1872 return 0;
1873
1874 /* cursor changes don't warrant a FIFO recompute */
1875 if (dirty & ~BIT(PLANE_CURSOR)) {
1876 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001877 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001878 const struct vlv_fifo_state *old_fifo_state =
1879 &old_crtc_state->wm.vlv.fifo_state;
1880
1881 ret = vlv_compute_fifo(crtc_state);
1882 if (ret)
1883 return ret;
1884
1885 if (needs_modeset ||
1886 memcmp(old_fifo_state, fifo_state,
1887 sizeof(*fifo_state)) != 0)
1888 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001889 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001890
Ville Syrjäläff32c542017-03-02 19:14:57 +02001891 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001892 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001893 /*
1894 * Note that enabling cxsr with no primary/sprite planes
1895 * enabled can wedge the pipe. Hence we only allow cxsr
1896 * with exactly one enabled primary/sprite plane.
1897 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001898 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001899
Ville Syrjälä5012e602017-03-02 19:14:56 +02001900 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001901 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001902 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001903
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001904 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001905 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001906
Ville Syrjäläff32c542017-03-02 19:14:57 +02001907 for_each_plane_id_on_crtc(crtc, plane_id) {
1908 wm_state->wm[level].plane[plane_id] =
1909 vlv_invert_wm_value(raw->plane[plane_id],
1910 fifo_state->plane[plane_id]);
1911 }
1912
1913 wm_state->sr[level].plane =
1914 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001915 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001916 raw->plane[PLANE_SPRITE1]),
1917 sr_fifo_size);
1918
1919 wm_state->sr[level].cursor =
1920 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1921 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001922 }
1923
Ville Syrjäläff32c542017-03-02 19:14:57 +02001924 if (level == 0)
1925 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001926
Ville Syrjäläff32c542017-03-02 19:14:57 +02001927 /* limit to only levels we can actually handle */
1928 wm_state->num_levels = level;
1929
1930 /* invalidate the higher levels */
1931 vlv_invalidate_wms(crtc, wm_state, level);
1932
1933 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001934}
1935
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001936#define VLV_FIFO(plane, value) \
1937 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1938
Ville Syrjäläff32c542017-03-02 19:14:57 +02001939static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1940 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001941{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001942 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001943 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001944 const struct vlv_fifo_state *fifo_state =
1945 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001946 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001947
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001948 if (!crtc_state->fifo_changed)
1949 return;
1950
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001951 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1952 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1953 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001954
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001955 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1956 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001957
Ville Syrjäläc137d662017-03-02 19:15:06 +02001958 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1959
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001960 /*
1961 * uncore.lock serves a double purpose here. It allows us to
1962 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1963 * it protects the DSPARB registers from getting clobbered by
1964 * parallel updates from multiple pipes.
1965 *
1966 * intel_pipe_update_start() has already disabled interrupts
1967 * for us, so a plain spin_lock() is sufficient here.
1968 */
1969 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001970
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001971 switch (crtc->pipe) {
1972 uint32_t dsparb, dsparb2, dsparb3;
1973 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001974 dsparb = I915_READ_FW(DSPARB);
1975 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001976
1977 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1978 VLV_FIFO(SPRITEB, 0xff));
1979 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1980 VLV_FIFO(SPRITEB, sprite1_start));
1981
1982 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1983 VLV_FIFO(SPRITEB_HI, 0x1));
1984 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1985 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1986
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001987 I915_WRITE_FW(DSPARB, dsparb);
1988 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001989 break;
1990 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001991 dsparb = I915_READ_FW(DSPARB);
1992 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001993
1994 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1995 VLV_FIFO(SPRITED, 0xff));
1996 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1997 VLV_FIFO(SPRITED, sprite1_start));
1998
1999 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
2000 VLV_FIFO(SPRITED_HI, 0xff));
2001 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2002 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2003
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002004 I915_WRITE_FW(DSPARB, dsparb);
2005 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002006 break;
2007 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002008 dsparb3 = I915_READ_FW(DSPARB3);
2009 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002010
2011 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2012 VLV_FIFO(SPRITEF, 0xff));
2013 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2014 VLV_FIFO(SPRITEF, sprite1_start));
2015
2016 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2017 VLV_FIFO(SPRITEF_HI, 0xff));
2018 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2019 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2020
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002021 I915_WRITE_FW(DSPARB3, dsparb3);
2022 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002023 break;
2024 default:
2025 break;
2026 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002027
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002028 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002029
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002030 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002031}
2032
2033#undef VLV_FIFO
2034
Ville Syrjälä4841da52017-03-02 19:14:59 +02002035static int vlv_compute_intermediate_wm(struct drm_device *dev,
2036 struct intel_crtc *crtc,
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002037 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002038{
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002039 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2040 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2041 struct intel_atomic_state *intel_state =
2042 to_intel_atomic_state(new_crtc_state->base.state);
2043 const struct intel_crtc_state *old_crtc_state =
2044 intel_atomic_get_old_crtc_state(intel_state, crtc);
2045 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002046 int level;
2047
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002048 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
2049 *intermediate = *optimal;
2050
2051 intermediate->cxsr = false;
2052 goto out;
2053 }
2054
Ville Syrjälä4841da52017-03-02 19:14:59 +02002055 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002056 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002057 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002058
2059 for (level = 0; level < intermediate->num_levels; level++) {
2060 enum plane_id plane_id;
2061
2062 for_each_plane_id_on_crtc(crtc, plane_id) {
2063 intermediate->wm[level].plane[plane_id] =
2064 min(optimal->wm[level].plane[plane_id],
2065 active->wm[level].plane[plane_id]);
2066 }
2067
2068 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2069 active->sr[level].plane);
2070 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2071 active->sr[level].cursor);
2072 }
2073
2074 vlv_invalidate_wms(crtc, intermediate, level);
2075
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002076out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002077 /*
2078 * If our intermediate WM are identical to the final WM, then we can
2079 * omit the post-vblank programming; only update if it's different.
2080 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002081 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002082 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002083
2084 return 0;
2085}
2086
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002087static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002088 struct vlv_wm_values *wm)
2089{
2090 struct intel_crtc *crtc;
2091 int num_active_crtcs = 0;
2092
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002093 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002094 wm->cxsr = true;
2095
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002096 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002097 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002098
2099 if (!crtc->active)
2100 continue;
2101
2102 if (!wm_state->cxsr)
2103 wm->cxsr = false;
2104
2105 num_active_crtcs++;
2106 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2107 }
2108
2109 if (num_active_crtcs != 1)
2110 wm->cxsr = false;
2111
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002112 if (num_active_crtcs > 1)
2113 wm->level = VLV_WM_LEVEL_PM2;
2114
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002115 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002116 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002117 enum pipe pipe = crtc->pipe;
2118
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002119 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002120 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002121 wm->sr = wm_state->sr[wm->level];
2122
Ville Syrjälä1b313892016-11-28 19:37:08 +02002123 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2124 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2125 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2126 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002127 }
2128}
2129
Ville Syrjäläff32c542017-03-02 19:14:57 +02002130static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002131{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002132 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2133 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002134
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002135 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002136
Ville Syrjäläff32c542017-03-02 19:14:57 +02002137 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002138 return;
2139
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002140 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002141 chv_set_memory_dvfs(dev_priv, false);
2142
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002143 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002144 chv_set_memory_pm5(dev_priv, false);
2145
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002146 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002147 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002148
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002149 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002150
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002151 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002152 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002153
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002154 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002155 chv_set_memory_pm5(dev_priv, true);
2156
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002157 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002158 chv_set_memory_dvfs(dev_priv, true);
2159
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002160 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002161}
2162
Ville Syrjäläff32c542017-03-02 19:14:57 +02002163static void vlv_initial_watermarks(struct intel_atomic_state *state,
2164 struct intel_crtc_state *crtc_state)
2165{
2166 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2167 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2168
2169 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002170 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2171 vlv_program_watermarks(dev_priv);
2172 mutex_unlock(&dev_priv->wm.wm_mutex);
2173}
2174
2175static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2176 struct intel_crtc_state *crtc_state)
2177{
2178 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2180
2181 if (!crtc_state->wm.need_postvbl_update)
2182 return;
2183
2184 mutex_lock(&dev_priv->wm.wm_mutex);
2185 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002186 vlv_program_watermarks(dev_priv);
2187 mutex_unlock(&dev_priv->wm.wm_mutex);
2188}
2189
Ville Syrjälä432081b2016-10-31 22:37:03 +02002190static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002191{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002192 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002193 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002194 int srwm = 1;
2195 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002196 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002197
2198 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002199 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002200 if (crtc) {
2201 /* self-refresh has much higher latency */
2202 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002203 const struct drm_display_mode *adjusted_mode =
2204 &crtc->config->base.adjusted_mode;
2205 const struct drm_framebuffer *fb =
2206 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002207 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002208 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002209 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002210 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002211 int entries;
2212
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002213 entries = intel_wm_method2(clock, htotal,
2214 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002215 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2216 srwm = I965_FIFO_SIZE - entries;
2217 if (srwm < 0)
2218 srwm = 1;
2219 srwm &= 0x1ff;
2220 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2221 entries, srwm);
2222
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002223 entries = intel_wm_method2(clock, htotal,
2224 crtc->base.cursor->state->crtc_w, 4,
2225 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002226 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002227 i965_cursor_wm_info.cacheline_size) +
2228 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002229
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002230 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002231 if (cursor_sr > i965_cursor_wm_info.max_wm)
2232 cursor_sr = i965_cursor_wm_info.max_wm;
2233
2234 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2235 "cursor %d\n", srwm, cursor_sr);
2236
Imre Deak98584252014-06-13 14:54:20 +03002237 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002238 } else {
Imre Deak98584252014-06-13 14:54:20 +03002239 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002240 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002241 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002242 }
2243
2244 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2245 srwm);
2246
2247 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002248 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2249 FW_WM(8, CURSORB) |
2250 FW_WM(8, PLANEB) |
2251 FW_WM(8, PLANEA));
2252 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2253 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002254 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002255 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002256
2257 if (cxsr_enabled)
2258 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002259}
2260
Ville Syrjäläf4998962015-03-10 17:02:21 +02002261#undef FW_WM
2262
Ville Syrjälä432081b2016-10-31 22:37:03 +02002263static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002264{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002265 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002266 const struct intel_watermark_params *wm_info;
2267 uint32_t fwater_lo;
2268 uint32_t fwater_hi;
2269 int cwm, srwm = 1;
2270 int fifo_size;
2271 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002272 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002273
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002274 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002275 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002276 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002277 wm_info = &i915_wm_info;
2278 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002279 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002280
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002281 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2282 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002283 if (intel_crtc_active(crtc)) {
2284 const struct drm_display_mode *adjusted_mode =
2285 &crtc->config->base.adjusted_mode;
2286 const struct drm_framebuffer *fb =
2287 crtc->base.primary->state->fb;
2288 int cpp;
2289
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002290 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002291 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002292 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002293 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002294
Damien Lespiau241bfc32013-09-25 16:45:37 +01002295 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002296 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002297 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002298 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002299 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002300 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002301 if (planea_wm > (long)wm_info->max_wm)
2302 planea_wm = wm_info->max_wm;
2303 }
2304
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002305 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002306 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002307
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002308 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2309 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002310 if (intel_crtc_active(crtc)) {
2311 const struct drm_display_mode *adjusted_mode =
2312 &crtc->config->base.adjusted_mode;
2313 const struct drm_framebuffer *fb =
2314 crtc->base.primary->state->fb;
2315 int cpp;
2316
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002317 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002318 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002319 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002320 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002321
Damien Lespiau241bfc32013-09-25 16:45:37 +01002322 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002323 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002324 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002325 if (enabled == NULL)
2326 enabled = crtc;
2327 else
2328 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002329 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002330 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002331 if (planeb_wm > (long)wm_info->max_wm)
2332 planeb_wm = wm_info->max_wm;
2333 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002334
2335 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2336
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002337 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002338 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002339
Ville Syrjäläefc26112016-10-31 22:37:04 +02002340 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002341
2342 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002343 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002344 enabled = NULL;
2345 }
2346
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002347 /*
2348 * Overlay gets an aggressive default since video jitter is bad.
2349 */
2350 cwm = 2;
2351
2352 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002353 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002354
2355 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002356 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002357 /* self-refresh has much higher latency */
2358 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002359 const struct drm_display_mode *adjusted_mode =
2360 &enabled->config->base.adjusted_mode;
2361 const struct drm_framebuffer *fb =
2362 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002363 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002364 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002365 int hdisplay = enabled->config->pipe_src_w;
2366 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002367 int entries;
2368
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002369 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002370 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002371 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002372 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002373
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002374 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2375 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002376 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2377 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2378 srwm = wm_info->fifo_size - entries;
2379 if (srwm < 0)
2380 srwm = 1;
2381
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002382 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002383 I915_WRITE(FW_BLC_SELF,
2384 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002385 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002386 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2387 }
2388
2389 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2390 planea_wm, planeb_wm, cwm, srwm);
2391
2392 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2393 fwater_hi = (cwm & 0x1f);
2394
2395 /* Set request length to 8 cachelines per fetch */
2396 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2397 fwater_hi = fwater_hi | (1 << 8);
2398
2399 I915_WRITE(FW_BLC, fwater_lo);
2400 I915_WRITE(FW_BLC2, fwater_hi);
2401
Imre Deak5209b1f2014-07-01 12:36:17 +03002402 if (enabled)
2403 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002404}
2405
Ville Syrjälä432081b2016-10-31 22:37:03 +02002406static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002407{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002408 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002409 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002410 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002411 uint32_t fwater_lo;
2412 int planea_wm;
2413
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002414 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002415 if (crtc == NULL)
2416 return;
2417
Ville Syrjäläefc26112016-10-31 22:37:04 +02002418 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002419 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002420 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002421 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002422 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002423 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2424 fwater_lo |= (3<<8) | planea_wm;
2425
2426 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2427
2428 I915_WRITE(FW_BLC, fwater_lo);
2429}
2430
Ville Syrjälä37126462013-08-01 16:18:55 +03002431/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002432static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2433 unsigned int cpp,
2434 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002435{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002436 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002437
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002438 ret = intel_wm_method1(pixel_rate, cpp, latency);
2439 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002440
2441 return ret;
2442}
2443
Ville Syrjälä37126462013-08-01 16:18:55 +03002444/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002445static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2446 unsigned int htotal,
2447 unsigned int width,
2448 unsigned int cpp,
2449 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002450{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002451 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002452
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002453 ret = intel_wm_method2(pixel_rate, htotal,
2454 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002455 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002456
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002457 return ret;
2458}
2459
Ville Syrjälä23297042013-07-05 11:57:17 +03002460static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02002461 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002462{
Matt Roper15126882015-12-03 11:37:40 -08002463 /*
2464 * Neither of these should be possible since this function shouldn't be
2465 * called if the CRTC is off or the plane is invisible. But let's be
2466 * extra paranoid to avoid a potential divide-by-zero if we screw up
2467 * elsewhere in the driver.
2468 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002469 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002470 return 0;
2471 if (WARN_ON(!horiz_pixels))
2472 return 0;
2473
Ville Syrjäläac484962016-01-20 21:05:26 +02002474 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002475}
2476
Imre Deak820c1982013-12-17 14:46:36 +02002477struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002478 uint16_t pri;
2479 uint16_t spr;
2480 uint16_t cur;
2481 uint16_t fbc;
2482};
2483
Ville Syrjälä37126462013-08-01 16:18:55 +03002484/*
2485 * For both WM_PIPE and WM_LP.
2486 * mem_value must be in 0.1us units.
2487 */
Matt Roper7221fc32015-09-24 15:53:08 -07002488static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002489 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002490 uint32_t mem_value,
2491 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002492{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002493 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002494 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002495
Ville Syrjälä24304d812017-03-14 17:10:49 +02002496 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002497 return 0;
2498
Ville Syrjälä353c8592016-12-14 23:30:57 +02002499 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002500
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002501 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002502
2503 if (!is_lp)
2504 return method1;
2505
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002506 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002507 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002508 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002509 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002510
2511 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002512}
2513
Ville Syrjälä37126462013-08-01 16:18:55 +03002514/*
2515 * For both WM_PIPE and WM_LP.
2516 * mem_value must be in 0.1us units.
2517 */
Matt Roper7221fc32015-09-24 15:53:08 -07002518static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002519 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002520 uint32_t mem_value)
2521{
2522 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002523 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002524
Ville Syrjälä24304d812017-03-14 17:10:49 +02002525 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002526 return 0;
2527
Ville Syrjälä353c8592016-12-14 23:30:57 +02002528 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002529
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002530 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2531 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002532 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002533 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002534 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002535 return min(method1, method2);
2536}
2537
Ville Syrjälä37126462013-08-01 16:18:55 +03002538/*
2539 * For both WM_PIPE and WM_LP.
2540 * mem_value must be in 0.1us units.
2541 */
Matt Roper7221fc32015-09-24 15:53:08 -07002542static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002543 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002544 uint32_t mem_value)
2545{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002546 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002547
Ville Syrjälä24304d812017-03-14 17:10:49 +02002548 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002549 return 0;
2550
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002551 cpp = pstate->base.fb->format->cpp[0];
2552
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002553 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002554 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002555 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002556}
2557
Paulo Zanonicca32e92013-05-31 11:45:06 -03002558/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002559static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002560 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002561 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002562{
Ville Syrjälä83054942016-11-18 21:53:00 +02002563 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002564
Ville Syrjälä24304d812017-03-14 17:10:49 +02002565 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002566 return 0;
2567
Ville Syrjälä353c8592016-12-14 23:30:57 +02002568 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002569
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002570 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002571}
2572
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002573static unsigned int
2574ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002575{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002576 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002577 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002578 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002579 return 768;
2580 else
2581 return 512;
2582}
2583
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002584static unsigned int
2585ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2586 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002587{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002588 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002589 /* BDW primary/sprite plane watermarks */
2590 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002591 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002592 /* IVB/HSW primary/sprite plane watermarks */
2593 return level == 0 ? 127 : 1023;
2594 else if (!is_sprite)
2595 /* ILK/SNB primary plane watermarks */
2596 return level == 0 ? 127 : 511;
2597 else
2598 /* ILK/SNB sprite plane watermarks */
2599 return level == 0 ? 63 : 255;
2600}
2601
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002602static unsigned int
2603ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002604{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002605 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002606 return level == 0 ? 63 : 255;
2607 else
2608 return level == 0 ? 31 : 63;
2609}
2610
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002611static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002612{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002613 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002614 return 31;
2615 else
2616 return 15;
2617}
2618
Ville Syrjälä158ae642013-08-07 13:28:19 +03002619/* Calculate the maximum primary/sprite plane watermark */
2620static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2621 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002622 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002623 enum intel_ddb_partitioning ddb_partitioning,
2624 bool is_sprite)
2625{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002626 struct drm_i915_private *dev_priv = to_i915(dev);
2627 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002628
2629 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002630 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002631 return 0;
2632
2633 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002634 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002635 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002636
2637 /*
2638 * For some reason the non self refresh
2639 * FIFO size is only half of the self
2640 * refresh FIFO size on ILK/SNB.
2641 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002642 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002643 fifo_size /= 2;
2644 }
2645
Ville Syrjälä240264f2013-08-07 13:29:12 +03002646 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002647 /* level 0 is always calculated with 1:1 split */
2648 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2649 if (is_sprite)
2650 fifo_size *= 5;
2651 fifo_size /= 6;
2652 } else {
2653 fifo_size /= 2;
2654 }
2655 }
2656
2657 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002658 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002659}
2660
2661/* Calculate the maximum cursor plane watermark */
2662static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002663 int level,
2664 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002665{
2666 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002667 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002668 return 64;
2669
2670 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002671 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002672}
2673
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002674static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002675 int level,
2676 const struct intel_wm_config *config,
2677 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002678 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002679{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002680 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2681 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2682 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002683 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002684}
2685
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002686static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002687 int level,
2688 struct ilk_wm_maximums *max)
2689{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002690 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2691 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2692 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2693 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002694}
2695
Ville Syrjäläd9395652013-10-09 19:18:10 +03002696static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002697 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002698 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002699{
2700 bool ret;
2701
2702 /* already determined to be invalid? */
2703 if (!result->enable)
2704 return false;
2705
2706 result->enable = result->pri_val <= max->pri &&
2707 result->spr_val <= max->spr &&
2708 result->cur_val <= max->cur;
2709
2710 ret = result->enable;
2711
2712 /*
2713 * HACK until we can pre-compute everything,
2714 * and thus fail gracefully if LP0 watermarks
2715 * are exceeded...
2716 */
2717 if (level == 0 && !result->enable) {
2718 if (result->pri_val > max->pri)
2719 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2720 level, result->pri_val, max->pri);
2721 if (result->spr_val > max->spr)
2722 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2723 level, result->spr_val, max->spr);
2724 if (result->cur_val > max->cur)
2725 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2726 level, result->cur_val, max->cur);
2727
2728 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2729 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2730 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2731 result->enable = true;
2732 }
2733
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002734 return ret;
2735}
2736
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002737static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002738 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002739 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002740 struct intel_crtc_state *cstate,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002741 const struct intel_plane_state *pristate,
2742 const struct intel_plane_state *sprstate,
2743 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002744 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002745{
2746 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2747 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2748 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2749
2750 /* WM1+ latency values stored in 0.5us units */
2751 if (level > 0) {
2752 pri_latency *= 5;
2753 spr_latency *= 5;
2754 cur_latency *= 5;
2755 }
2756
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002757 if (pristate) {
2758 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2759 pri_latency, level);
2760 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2761 }
2762
2763 if (sprstate)
2764 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2765
2766 if (curstate)
2767 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2768
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002769 result->enable = true;
2770}
2771
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002772static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002773hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002774{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002775 const struct intel_atomic_state *intel_state =
2776 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002777 const struct drm_display_mode *adjusted_mode =
2778 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002779 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002780
Matt Roperee91a152015-12-03 11:37:39 -08002781 if (!cstate->base.active)
2782 return 0;
2783 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2784 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002785 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002786 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002787
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002788 /* The WM are computed with base on how long it takes to fill a single
2789 * row at the given clock rate, multiplied by 8.
2790 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002791 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2792 adjusted_mode->crtc_clock);
2793 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002794 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002795
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002796 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2797 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002798}
2799
Ville Syrjäläbb726512016-10-31 22:37:24 +02002800static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2801 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002802{
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002803 if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002804 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002805 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002806 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002807
2808 /* read the first set of memory latencies[0:3] */
2809 val = 0; /* data0 to be programmed to 0 for first set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002810 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002811 ret = sandybridge_pcode_read(dev_priv,
2812 GEN9_PCODE_READ_MEM_LATENCY,
2813 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002814 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002815
2816 if (ret) {
2817 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2818 return;
2819 }
2820
2821 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2822 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2823 GEN9_MEM_LATENCY_LEVEL_MASK;
2824 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2825 GEN9_MEM_LATENCY_LEVEL_MASK;
2826 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2827 GEN9_MEM_LATENCY_LEVEL_MASK;
2828
2829 /* read the second set of memory latencies[4:7] */
2830 val = 1; /* data0 to be programmed to 1 for second set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002831 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002832 ret = sandybridge_pcode_read(dev_priv,
2833 GEN9_PCODE_READ_MEM_LATENCY,
2834 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002835 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002836 if (ret) {
2837 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2838 return;
2839 }
2840
2841 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2842 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2843 GEN9_MEM_LATENCY_LEVEL_MASK;
2844 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2845 GEN9_MEM_LATENCY_LEVEL_MASK;
2846 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2847 GEN9_MEM_LATENCY_LEVEL_MASK;
2848
Vandana Kannan367294b2014-11-04 17:06:46 +00002849 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002850 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2851 * need to be disabled. We make sure to sanitize the values out
2852 * of the punit to satisfy this requirement.
2853 */
2854 for (level = 1; level <= max_level; level++) {
2855 if (wm[level] == 0) {
2856 for (i = level + 1; i <= max_level; i++)
2857 wm[i] = 0;
2858 break;
2859 }
2860 }
2861
2862 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002863 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002864 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002865 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002866 * to add 2us to the various latency levels we retrieve from the
2867 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002868 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002869 if (wm[0] == 0) {
2870 wm[0] += 2;
2871 for (level = 1; level <= max_level; level++) {
2872 if (wm[level] == 0)
2873 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002874 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002875 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002876 }
2877
Mahesh Kumar86b59282018-08-31 16:39:42 +05302878 /*
2879 * WA Level-0 adjustment for 16GB DIMMs: SKL+
2880 * If we could not get dimm info enable this WA to prevent from
2881 * any underrun. If not able to get Dimm info assume 16GB dimm
2882 * to avoid any underrun.
2883 */
2884 if (!dev_priv->dram_info.valid_dimm ||
2885 dev_priv->dram_info.is_16gb_dimm)
2886 wm[0] += 1;
2887
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002888 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002889 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2890
2891 wm[0] = (sskpd >> 56) & 0xFF;
2892 if (wm[0] == 0)
2893 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002894 wm[1] = (sskpd >> 4) & 0xFF;
2895 wm[2] = (sskpd >> 12) & 0xFF;
2896 wm[3] = (sskpd >> 20) & 0x1FF;
2897 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002898 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002899 uint32_t sskpd = I915_READ(MCH_SSKPD);
2900
2901 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2902 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2903 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2904 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002905 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002906 uint32_t mltr = I915_READ(MLTR_ILK);
2907
2908 /* ILK primary LP0 latency is 700 ns */
2909 wm[0] = 7;
2910 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2911 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002912 } else {
2913 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002914 }
2915}
2916
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002917static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2918 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002919{
2920 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002921 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002922 wm[0] = 13;
2923}
2924
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002925static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2926 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002927{
2928 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002929 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002930 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002931}
2932
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002933int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002934{
2935 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002936 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002937 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002938 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002939 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002940 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002941 return 3;
2942 else
2943 return 2;
2944}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002945
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002946static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002947 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002948 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002949{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002950 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002951
2952 for (level = 0; level <= max_level; level++) {
2953 unsigned int latency = wm[level];
2954
2955 if (latency == 0) {
Chris Wilson86c1c872018-07-26 17:15:27 +01002956 DRM_DEBUG_KMS("%s WM%d latency not provided\n",
2957 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002958 continue;
2959 }
2960
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002961 /*
2962 * - latencies are in us on gen9.
2963 * - before then, WM1+ latency values are in 0.5us units
2964 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002965 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002966 latency *= 10;
2967 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002968 latency *= 5;
2969
2970 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2971 name, level, wm[level],
2972 latency / 10, latency % 10);
2973 }
2974}
2975
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002976static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2977 uint16_t wm[5], uint16_t min)
2978{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002979 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002980
2981 if (wm[0] >= min)
2982 return false;
2983
2984 wm[0] = max(wm[0], min);
2985 for (level = 1; level <= max_level; level++)
2986 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2987
2988 return true;
2989}
2990
Ville Syrjäläbb726512016-10-31 22:37:24 +02002991static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002992{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002993 bool changed;
2994
2995 /*
2996 * The BIOS provided WM memory latency values are often
2997 * inadequate for high resolution displays. Adjust them.
2998 */
2999 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
3000 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
3001 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
3002
3003 if (!changed)
3004 return;
3005
3006 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003007 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3008 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3009 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003010}
3011
Ville Syrjäläbb726512016-10-31 22:37:24 +02003012static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003013{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003014 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003015
3016 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3017 sizeof(dev_priv->wm.pri_latency));
3018 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3019 sizeof(dev_priv->wm.pri_latency));
3020
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003021 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003022 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003023
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003024 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3025 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3026 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003027
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003028 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02003029 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003030}
3031
Ville Syrjäläbb726512016-10-31 22:37:24 +02003032static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003033{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003034 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003035 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003036}
3037
Matt Ropered4a6a72016-02-23 17:20:13 -08003038static bool ilk_validate_pipe_wm(struct drm_device *dev,
3039 struct intel_pipe_wm *pipe_wm)
3040{
3041 /* LP0 watermark maximums depend on this pipe alone */
3042 const struct intel_wm_config config = {
3043 .num_pipes_active = 1,
3044 .sprites_enabled = pipe_wm->sprites_enabled,
3045 .sprites_scaled = pipe_wm->sprites_scaled,
3046 };
3047 struct ilk_wm_maximums max;
3048
3049 /* LP0 watermarks always use 1/2 DDB partitioning */
3050 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
3051
3052 /* At least LP0 must be valid */
3053 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3054 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3055 return false;
3056 }
3057
3058 return true;
3059}
3060
Matt Roper261a27d2015-10-08 15:28:25 -07003061/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003062static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003063{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003064 struct drm_atomic_state *state = cstate->base.state;
3065 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003066 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003067 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003068 const struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003069 struct drm_plane *plane;
3070 const struct drm_plane_state *plane_state;
3071 const struct intel_plane_state *pristate = NULL;
3072 const struct intel_plane_state *sprstate = NULL;
3073 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003074 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003075 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003076
Matt Ropere8f1f022016-05-12 07:05:55 -07003077 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003078
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003079 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, &cstate->base) {
3080 const struct intel_plane_state *ps = to_intel_plane_state(plane_state);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003081
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003082 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003083 pristate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003084 else if (plane->type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003085 sprstate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003086 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003087 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003088 }
3089
Matt Ropered4a6a72016-02-23 17:20:13 -08003090 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003091 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003092 pipe_wm->sprites_enabled = sprstate->base.visible;
3093 pipe_wm->sprites_scaled = sprstate->base.visible &&
3094 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3095 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003096 }
3097
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003098 usable_level = max_level;
3099
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003100 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003101 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003102 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003103
3104 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003105 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003106 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003107
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003108 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003109 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
3110 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003111
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003112 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003113 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003114
Matt Ropered4a6a72016-02-23 17:20:13 -08003115 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003116 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003117
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003118 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003119
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003120 for (level = 1; level <= usable_level; level++) {
3121 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003122
Matt Roper86c8bbb2015-09-24 15:53:16 -07003123 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003124 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003125
3126 /*
3127 * Disable any watermark level that exceeds the
3128 * register maximums since such watermarks are
3129 * always invalid.
3130 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003131 if (!ilk_validate_wm_level(level, &max, wm)) {
3132 memset(wm, 0, sizeof(*wm));
3133 break;
3134 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003135 }
3136
Matt Roper86c8bbb2015-09-24 15:53:16 -07003137 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003138}
3139
3140/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003141 * Build a set of 'intermediate' watermark values that satisfy both the old
3142 * state and the new state. These can be programmed to the hardware
3143 * immediately.
3144 */
3145static int ilk_compute_intermediate_wm(struct drm_device *dev,
3146 struct intel_crtc *intel_crtc,
3147 struct intel_crtc_state *newstate)
3148{
Matt Ropere8f1f022016-05-12 07:05:55 -07003149 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003150 struct intel_atomic_state *intel_state =
3151 to_intel_atomic_state(newstate->base.state);
3152 const struct intel_crtc_state *oldstate =
3153 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3154 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003155 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08003156
3157 /*
3158 * Start with the final, target watermarks, then combine with the
3159 * currently active watermarks to get values that are safe both before
3160 * and after the vblank.
3161 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003162 *a = newstate->wm.ilk.optimal;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003163 if (!newstate->base.active || drm_atomic_crtc_needs_modeset(&newstate->base))
3164 return 0;
3165
Matt Ropered4a6a72016-02-23 17:20:13 -08003166 a->pipe_enabled |= b->pipe_enabled;
3167 a->sprites_enabled |= b->sprites_enabled;
3168 a->sprites_scaled |= b->sprites_scaled;
3169
3170 for (level = 0; level <= max_level; level++) {
3171 struct intel_wm_level *a_wm = &a->wm[level];
3172 const struct intel_wm_level *b_wm = &b->wm[level];
3173
3174 a_wm->enable &= b_wm->enable;
3175 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3176 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3177 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3178 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3179 }
3180
3181 /*
3182 * We need to make sure that these merged watermark values are
3183 * actually a valid configuration themselves. If they're not,
3184 * there's no safe way to transition from the old state to
3185 * the new state, so we need to fail the atomic transaction.
3186 */
3187 if (!ilk_validate_pipe_wm(dev, a))
3188 return -EINVAL;
3189
3190 /*
3191 * If our intermediate WM are identical to the final WM, then we can
3192 * omit the post-vblank programming; only update if it's different.
3193 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003194 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3195 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003196
3197 return 0;
3198}
3199
3200/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003201 * Merge the watermarks from all active pipes for a specific level.
3202 */
3203static void ilk_merge_wm_level(struct drm_device *dev,
3204 int level,
3205 struct intel_wm_level *ret_wm)
3206{
3207 const struct intel_crtc *intel_crtc;
3208
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003209 ret_wm->enable = true;
3210
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003211 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003212 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003213 const struct intel_wm_level *wm = &active->wm[level];
3214
3215 if (!active->pipe_enabled)
3216 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003217
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003218 /*
3219 * The watermark values may have been used in the past,
3220 * so we must maintain them in the registers for some
3221 * time even if the level is now disabled.
3222 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003223 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003224 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003225
3226 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3227 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3228 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3229 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3230 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003231}
3232
3233/*
3234 * Merge all low power watermarks for all active pipes.
3235 */
3236static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003237 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003238 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003239 struct intel_pipe_wm *merged)
3240{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003241 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003242 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003243 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003244
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003245 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003246 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003247 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003248 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003249
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003250 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003251 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003252
3253 /* merge each WM1+ level */
3254 for (level = 1; level <= max_level; level++) {
3255 struct intel_wm_level *wm = &merged->wm[level];
3256
3257 ilk_merge_wm_level(dev, level, wm);
3258
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003259 if (level > last_enabled_level)
3260 wm->enable = false;
3261 else if (!ilk_validate_wm_level(level, max, wm))
3262 /* make sure all following levels get disabled */
3263 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003264
3265 /*
3266 * The spec says it is preferred to disable
3267 * FBC WMs instead of disabling a WM level.
3268 */
3269 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003270 if (wm->enable)
3271 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003272 wm->fbc_val = 0;
3273 }
3274 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003275
3276 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3277 /*
3278 * FIXME this is racy. FBC might get enabled later.
3279 * What we should check here is whether FBC can be
3280 * enabled sometime later.
3281 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003282 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003283 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003284 for (level = 2; level <= max_level; level++) {
3285 struct intel_wm_level *wm = &merged->wm[level];
3286
3287 wm->enable = false;
3288 }
3289 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003290}
3291
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003292static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3293{
3294 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3295 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3296}
3297
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003298/* The value we need to program into the WM_LPx latency field */
3299static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
3300{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003301 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003302
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003303 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003304 return 2 * level;
3305 else
3306 return dev_priv->wm.pri_latency[level];
3307}
3308
Imre Deak820c1982013-12-17 14:46:36 +02003309static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003310 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003311 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003312 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003313{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003314 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003315 struct intel_crtc *intel_crtc;
3316 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003317
Ville Syrjälä0362c782013-10-09 19:17:57 +03003318 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003319 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003320
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003321 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003322 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003323 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003324
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003325 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003326
Ville Syrjälä0362c782013-10-09 19:17:57 +03003327 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003328
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003329 /*
3330 * Maintain the watermark values even if the level is
3331 * disabled. Doing otherwise could cause underruns.
3332 */
3333 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003334 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003335 (r->pri_val << WM1_LP_SR_SHIFT) |
3336 r->cur_val;
3337
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003338 if (r->enable)
3339 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3340
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003341 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003342 results->wm_lp[wm_lp - 1] |=
3343 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3344 else
3345 results->wm_lp[wm_lp - 1] |=
3346 r->fbc_val << WM1_LP_FBC_SHIFT;
3347
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003348 /*
3349 * Always set WM1S_LP_EN when spr_val != 0, even if the
3350 * level is disabled. Doing otherwise could cause underruns.
3351 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003352 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003353 WARN_ON(wm_lp != 1);
3354 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3355 } else
3356 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003357 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003358
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003359 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003360 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003361 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003362 const struct intel_wm_level *r =
3363 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003364
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003365 if (WARN_ON(!r->enable))
3366 continue;
3367
Matt Ropered4a6a72016-02-23 17:20:13 -08003368 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003369
3370 results->wm_pipe[pipe] =
3371 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3372 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3373 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003374 }
3375}
3376
Paulo Zanoni861f3382013-05-31 10:19:21 -03003377/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3378 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02003379static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003380 struct intel_pipe_wm *r1,
3381 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003382{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003383 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003384 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003385
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003386 for (level = 1; level <= max_level; level++) {
3387 if (r1->wm[level].enable)
3388 level1 = level;
3389 if (r2->wm[level].enable)
3390 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003391 }
3392
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003393 if (level1 == level2) {
3394 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003395 return r2;
3396 else
3397 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003398 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003399 return r1;
3400 } else {
3401 return r2;
3402 }
3403}
3404
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003405/* dirty bits used to track which watermarks need changes */
3406#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3407#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3408#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3409#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3410#define WM_DIRTY_FBC (1 << 24)
3411#define WM_DIRTY_DDB (1 << 25)
3412
Damien Lespiau055e3932014-08-18 13:49:10 +01003413static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003414 const struct ilk_wm_values *old,
3415 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003416{
3417 unsigned int dirty = 0;
3418 enum pipe pipe;
3419 int wm_lp;
3420
Damien Lespiau055e3932014-08-18 13:49:10 +01003421 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003422 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3423 dirty |= WM_DIRTY_LINETIME(pipe);
3424 /* Must disable LP1+ watermarks too */
3425 dirty |= WM_DIRTY_LP_ALL;
3426 }
3427
3428 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3429 dirty |= WM_DIRTY_PIPE(pipe);
3430 /* Must disable LP1+ watermarks too */
3431 dirty |= WM_DIRTY_LP_ALL;
3432 }
3433 }
3434
3435 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3436 dirty |= WM_DIRTY_FBC;
3437 /* Must disable LP1+ watermarks too */
3438 dirty |= WM_DIRTY_LP_ALL;
3439 }
3440
3441 if (old->partitioning != new->partitioning) {
3442 dirty |= WM_DIRTY_DDB;
3443 /* Must disable LP1+ watermarks too */
3444 dirty |= WM_DIRTY_LP_ALL;
3445 }
3446
3447 /* LP1+ watermarks already deemed dirty, no need to continue */
3448 if (dirty & WM_DIRTY_LP_ALL)
3449 return dirty;
3450
3451 /* Find the lowest numbered LP1+ watermark in need of an update... */
3452 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3453 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3454 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3455 break;
3456 }
3457
3458 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3459 for (; wm_lp <= 3; wm_lp++)
3460 dirty |= WM_DIRTY_LP(wm_lp);
3461
3462 return dirty;
3463}
3464
Ville Syrjälä8553c182013-12-05 15:51:39 +02003465static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3466 unsigned int dirty)
3467{
Imre Deak820c1982013-12-17 14:46:36 +02003468 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003469 bool changed = false;
3470
3471 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3472 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3473 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3474 changed = true;
3475 }
3476 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3477 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3478 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3479 changed = true;
3480 }
3481 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3482 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3483 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3484 changed = true;
3485 }
3486
3487 /*
3488 * Don't touch WM1S_LP_EN here.
3489 * Doing so could cause underruns.
3490 */
3491
3492 return changed;
3493}
3494
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003495/*
3496 * The spec says we shouldn't write when we don't need, because every write
3497 * causes WMs to be re-evaluated, expending some power.
3498 */
Imre Deak820c1982013-12-17 14:46:36 +02003499static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3500 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003501{
Imre Deak820c1982013-12-17 14:46:36 +02003502 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003503 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003504 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003505
Damien Lespiau055e3932014-08-18 13:49:10 +01003506 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003507 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003508 return;
3509
Ville Syrjälä8553c182013-12-05 15:51:39 +02003510 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003511
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003512 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003513 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003514 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003515 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003516 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003517 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3518
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003519 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003520 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003521 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003522 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003523 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003524 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3525
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003526 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003527 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003528 val = I915_READ(WM_MISC);
3529 if (results->partitioning == INTEL_DDB_PART_1_2)
3530 val &= ~WM_MISC_DATA_PARTITION_5_6;
3531 else
3532 val |= WM_MISC_DATA_PARTITION_5_6;
3533 I915_WRITE(WM_MISC, val);
3534 } else {
3535 val = I915_READ(DISP_ARB_CTL2);
3536 if (results->partitioning == INTEL_DDB_PART_1_2)
3537 val &= ~DISP_DATA_PARTITION_5_6;
3538 else
3539 val |= DISP_DATA_PARTITION_5_6;
3540 I915_WRITE(DISP_ARB_CTL2, val);
3541 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003542 }
3543
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003544 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003545 val = I915_READ(DISP_ARB_CTL);
3546 if (results->enable_fbc_wm)
3547 val &= ~DISP_FBC_WM_DIS;
3548 else
3549 val |= DISP_FBC_WM_DIS;
3550 I915_WRITE(DISP_ARB_CTL, val);
3551 }
3552
Imre Deak954911e2013-12-17 14:46:34 +02003553 if (dirty & WM_DIRTY_LP(1) &&
3554 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3555 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3556
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003557 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003558 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3559 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3560 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3561 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3562 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003563
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003564 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003565 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003566 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003567 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003568 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003569 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003570
3571 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003572}
3573
Matt Ropered4a6a72016-02-23 17:20:13 -08003574bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003575{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003576 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003577
3578 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3579}
3580
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303581static u8 intel_enabled_dbuf_slices_num(struct drm_i915_private *dev_priv)
3582{
3583 u8 enabled_slices;
3584
3585 /* Slice 1 will always be enabled */
3586 enabled_slices = 1;
3587
3588 /* Gen prior to GEN11 have only one DBuf slice */
3589 if (INTEL_GEN(dev_priv) < 11)
3590 return enabled_slices;
3591
3592 if (I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE)
3593 enabled_slices++;
3594
3595 return enabled_slices;
3596}
3597
Matt Roper024c9042015-09-24 15:53:11 -07003598/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003599 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3600 * so assume we'll always need it in order to avoid underruns.
3601 */
3602static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3603{
3604 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3605
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003606 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003607 return true;
3608
3609 return false;
3610}
3611
Paulo Zanoni56feca92016-09-22 18:00:28 -03003612static bool
3613intel_has_sagv(struct drm_i915_private *dev_priv)
3614{
Rodrigo Vivi01971812017-08-09 13:52:44 -07003615 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
Mahesh Kumar04c388d2018-10-11 15:57:25 -07003616 IS_CANNONLAKE(dev_priv) || IS_ICELAKE(dev_priv))
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003617 return true;
3618
3619 if (IS_SKYLAKE(dev_priv) &&
3620 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
3621 return true;
3622
3623 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003624}
3625
Lyude656d1b82016-08-17 15:55:54 -04003626/*
3627 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3628 * depending on power and performance requirements. The display engine access
3629 * to system memory is blocked during the adjustment time. Because of the
3630 * blocking time, having this enabled can cause full system hangs and/or pipe
3631 * underruns if we don't meet all of the following requirements:
3632 *
3633 * - <= 1 pipe enabled
3634 * - All planes can enable watermarks for latencies >= SAGV engine block time
3635 * - We're not using an interlaced display configuration
3636 */
3637int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003638intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003639{
3640 int ret;
3641
Paulo Zanoni56feca92016-09-22 18:00:28 -03003642 if (!intel_has_sagv(dev_priv))
3643 return 0;
3644
3645 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003646 return 0;
3647
3648 DRM_DEBUG_KMS("Enabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003649 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003650
3651 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3652 GEN9_SAGV_ENABLE);
3653
3654 /* We don't need to wait for the SAGV when enabling */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003655 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003656
3657 /*
3658 * Some skl systems, pre-release machines in particular,
3659 * don't actually have an SAGV.
3660 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003661 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003662 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003663 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003664 return 0;
3665 } else if (ret < 0) {
3666 DRM_ERROR("Failed to enable the SAGV\n");
3667 return ret;
3668 }
3669
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003670 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003671 return 0;
3672}
3673
Lyude656d1b82016-08-17 15:55:54 -04003674int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003675intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003676{
Imre Deakb3b8e992016-12-05 18:27:38 +02003677 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003678
Paulo Zanoni56feca92016-09-22 18:00:28 -03003679 if (!intel_has_sagv(dev_priv))
3680 return 0;
3681
3682 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003683 return 0;
3684
3685 DRM_DEBUG_KMS("Disabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003686 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003687
3688 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003689 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3690 GEN9_SAGV_DISABLE,
3691 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3692 1);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003693 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003694
Lyude656d1b82016-08-17 15:55:54 -04003695 /*
3696 * Some skl systems, pre-release machines in particular,
3697 * don't actually have an SAGV.
3698 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003699 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003700 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003701 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003702 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003703 } else if (ret < 0) {
3704 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3705 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003706 }
3707
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003708 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003709 return 0;
3710}
3711
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003712bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003713{
3714 struct drm_device *dev = state->dev;
3715 struct drm_i915_private *dev_priv = to_i915(dev);
3716 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003717 struct intel_crtc *crtc;
3718 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003719 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003720 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003721 int level, latency;
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003722 int sagv_block_time_us;
Lyude656d1b82016-08-17 15:55:54 -04003723
Paulo Zanoni56feca92016-09-22 18:00:28 -03003724 if (!intel_has_sagv(dev_priv))
3725 return false;
3726
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003727 if (IS_GEN9(dev_priv))
3728 sagv_block_time_us = 30;
3729 else if (IS_GEN10(dev_priv))
3730 sagv_block_time_us = 20;
3731 else
3732 sagv_block_time_us = 10;
3733
Lyude656d1b82016-08-17 15:55:54 -04003734 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003735 * SKL+ workaround: bspec recommends we disable the SAGV when we have
Lyude656d1b82016-08-17 15:55:54 -04003736 * more then one pipe enabled
3737 *
3738 * If there are no active CRTCs, no additional checks need be performed
3739 */
3740 if (hweight32(intel_state->active_crtcs) == 0)
3741 return true;
3742 else if (hweight32(intel_state->active_crtcs) > 1)
3743 return false;
3744
3745 /* Since we're now guaranteed to only have one active CRTC... */
3746 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003747 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003748 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003749
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003750 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003751 return false;
3752
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003753 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003754 struct skl_plane_wm *wm =
3755 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003756
Lyude656d1b82016-08-17 15:55:54 -04003757 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003758 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003759 continue;
3760
3761 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003762 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003763 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003764 { }
3765
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003766 latency = dev_priv->wm.skl_latency[level];
3767
3768 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003769 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003770 I915_FORMAT_MOD_X_TILED)
3771 latency += 15;
3772
Lyude656d1b82016-08-17 15:55:54 -04003773 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003774 * If any of the planes on this pipe don't enable wm levels that
3775 * incur memory latencies higher than sagv_block_time_us we
3776 * can't enable the SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003777 */
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003778 if (latency < sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003779 return false;
3780 }
3781
3782 return true;
3783}
3784
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303785static u16 intel_get_ddb_size(struct drm_i915_private *dev_priv,
3786 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003787 const u64 total_data_rate,
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303788 const int num_active,
3789 struct skl_ddb_allocation *ddb)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303790{
3791 const struct drm_display_mode *adjusted_mode;
3792 u64 total_data_bw;
3793 u16 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3794
3795 WARN_ON(ddb_size == 0);
3796
3797 if (INTEL_GEN(dev_priv) < 11)
3798 return ddb_size - 4; /* 4 blocks for bypass path allocation */
3799
3800 adjusted_mode = &cstate->base.adjusted_mode;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003801 total_data_bw = total_data_rate * drm_mode_vrefresh(adjusted_mode);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303802
3803 /*
3804 * 12GB/s is maximum BW supported by single DBuf slice.
3805 */
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003806 if (num_active > 1 || total_data_bw >= GBps(12)) {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303807 ddb->enabled_slices = 2;
3808 } else {
3809 ddb->enabled_slices = 1;
3810 ddb_size /= 2;
3811 }
3812
3813 return ddb_size;
3814}
3815
Damien Lespiaub9cec072014-11-04 17:06:43 +00003816static void
Maarten Lankhorstb048a002018-10-18 13:51:30 +02003817skl_ddb_get_pipe_allocation_limits(struct drm_i915_private *dev_priv,
Matt Roper024c9042015-09-24 15:53:11 -07003818 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003819 const u64 total_data_rate,
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303820 struct skl_ddb_allocation *ddb,
Matt Roperc107acf2016-05-12 07:06:01 -07003821 struct skl_ddb_entry *alloc, /* out */
3822 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003823{
Matt Roperc107acf2016-05-12 07:06:01 -07003824 struct drm_atomic_state *state = cstate->base.state;
3825 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Matt Roper024c9042015-09-24 15:53:11 -07003826 struct drm_crtc *for_crtc = cstate->base.crtc;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303827 const struct drm_crtc_state *crtc_state;
3828 const struct drm_crtc *crtc;
3829 u32 pipe_width = 0, total_width = 0, width_before_pipe = 0;
3830 enum pipe for_pipe = to_intel_crtc(for_crtc)->pipe;
3831 u16 ddb_size;
3832 u32 i;
Matt Roperc107acf2016-05-12 07:06:01 -07003833
Matt Ropera6d3460e2016-05-12 07:06:04 -07003834 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003835 alloc->start = 0;
3836 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003837 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003838 return;
3839 }
3840
Matt Ropera6d3460e2016-05-12 07:06:04 -07003841 if (intel_state->active_pipe_changes)
3842 *num_active = hweight32(intel_state->active_crtcs);
3843 else
3844 *num_active = hweight32(dev_priv->active_crtcs);
3845
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303846 ddb_size = intel_get_ddb_size(dev_priv, cstate, total_data_rate,
3847 *num_active, ddb);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003848
Matt Roperc107acf2016-05-12 07:06:01 -07003849 /*
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303850 * If the state doesn't change the active CRTC's or there is no
3851 * modeset request, then there's no need to recalculate;
3852 * the existing pipe allocation limits should remain unchanged.
3853 * Note that we're safe from racing commits since any racing commit
3854 * that changes the active CRTC list or do modeset would need to
3855 * grab _all_ crtc locks, including the one we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003856 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303857 if (!intel_state->active_pipe_changes && !intel_state->modeset) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003858 /*
3859 * alloc may be cleared by clear_intel_crtc_state,
3860 * copy from old state to be sure
3861 */
3862 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003863 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003864 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003865
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303866 /*
3867 * Watermark/ddb requirement highly depends upon width of the
3868 * framebuffer, So instead of allocating DDB equally among pipes
3869 * distribute DDB based on resolution/width of the display.
3870 */
3871 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
3872 const struct drm_display_mode *adjusted_mode;
3873 int hdisplay, vdisplay;
3874 enum pipe pipe;
3875
3876 if (!crtc_state->enable)
3877 continue;
3878
3879 pipe = to_intel_crtc(crtc)->pipe;
3880 adjusted_mode = &crtc_state->adjusted_mode;
3881 drm_mode_get_hv_timing(adjusted_mode, &hdisplay, &vdisplay);
3882 total_width += hdisplay;
3883
3884 if (pipe < for_pipe)
3885 width_before_pipe += hdisplay;
3886 else if (pipe == for_pipe)
3887 pipe_width = hdisplay;
3888 }
3889
3890 alloc->start = ddb_size * width_before_pipe / total_width;
3891 alloc->end = ddb_size * (width_before_pipe + pipe_width) / total_width;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003892}
3893
Matt Roperc107acf2016-05-12 07:06:01 -07003894static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003895{
Matt Roperc107acf2016-05-12 07:06:01 -07003896 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003897 return 32;
3898
3899 return 8;
3900}
3901
Mahesh Kumar37cde112018-04-26 19:55:17 +05303902static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
3903 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00003904{
Mahesh Kumar37cde112018-04-26 19:55:17 +05303905 u16 mask;
3906
3907 if (INTEL_GEN(dev_priv) >= 11)
3908 mask = ICL_DDB_ENTRY_MASK;
3909 else
3910 mask = SKL_DDB_ENTRY_MASK;
3911 entry->start = reg & mask;
3912 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & mask;
3913
Damien Lespiau16160e32014-11-04 17:06:53 +00003914 if (entry->end)
3915 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003916}
3917
Mahesh Kumarddf34312018-04-09 09:11:03 +05303918static void
3919skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
3920 const enum pipe pipe,
3921 const enum plane_id plane_id,
3922 struct skl_ddb_allocation *ddb /* out */)
3923{
3924 u32 val, val2 = 0;
3925 int fourcc, pixel_format;
3926
3927 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
3928 if (plane_id == PLANE_CURSOR) {
3929 val = I915_READ(CUR_BUF_CFG(pipe));
Mahesh Kumar37cde112018-04-26 19:55:17 +05303930 skl_ddb_entry_init_from_hw(dev_priv,
3931 &ddb->plane[pipe][plane_id], val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303932 return;
3933 }
3934
3935 val = I915_READ(PLANE_CTL(pipe, plane_id));
3936
3937 /* No DDB allocated for disabled planes */
3938 if (!(val & PLANE_CTL_ENABLE))
3939 return;
3940
3941 pixel_format = val & PLANE_CTL_FORMAT_MASK;
3942 fourcc = skl_format_to_fourcc(pixel_format,
3943 val & PLANE_CTL_ORDER_RGBX,
3944 val & PLANE_CTL_ALPHA_MASK);
3945
3946 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
Maarten Lankhorstb048a002018-10-18 13:51:30 +02003947 if (fourcc == DRM_FORMAT_NV12 && INTEL_GEN(dev_priv) < 11) {
Paulo Zanoni12a6c932018-07-31 17:46:14 -07003948 val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05303949
Mahesh Kumar37cde112018-04-26 19:55:17 +05303950 skl_ddb_entry_init_from_hw(dev_priv,
3951 &ddb->plane[pipe][plane_id], val2);
3952 skl_ddb_entry_init_from_hw(dev_priv,
3953 &ddb->uv_plane[pipe][plane_id], val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303954 } else {
Mahesh Kumar37cde112018-04-26 19:55:17 +05303955 skl_ddb_entry_init_from_hw(dev_priv,
3956 &ddb->plane[pipe][plane_id], val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303957 }
3958}
3959
Damien Lespiau08db6652014-11-04 17:06:52 +00003960void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3961 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003962{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003963 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003964
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003965 memset(ddb, 0, sizeof(*ddb));
3966
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303967 ddb->enabled_slices = intel_enabled_dbuf_slices_num(dev_priv);
3968
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003969 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003970 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003971 enum plane_id plane_id;
3972 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003973
3974 power_domain = POWER_DOMAIN_PIPE(pipe);
3975 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003976 continue;
3977
Mahesh Kumarddf34312018-04-09 09:11:03 +05303978 for_each_plane_id_on_crtc(crtc, plane_id)
3979 skl_ddb_get_hw_plane_state(dev_priv, pipe,
3980 plane_id, ddb);
Imre Deak4d800032016-02-17 16:31:29 +02003981
3982 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003983 }
3984}
3985
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003986/*
3987 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3988 * The bspec defines downscale amount as:
3989 *
3990 * """
3991 * Horizontal down scale amount = maximum[1, Horizontal source size /
3992 * Horizontal destination size]
3993 * Vertical down scale amount = maximum[1, Vertical source size /
3994 * Vertical destination size]
3995 * Total down scale amount = Horizontal down scale amount *
3996 * Vertical down scale amount
3997 * """
3998 *
3999 * Return value is provided in 16.16 fixed point form to retain fractional part.
4000 * Caller should take care of dividing & rounding off the value.
4001 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304002static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004003skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
4004 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004005{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004006 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004007 uint32_t src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304008 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4009 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004010
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004011 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304012 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004013
4014 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004015 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004016 /*
4017 * Cursors only support 0/180 degree rotation,
4018 * hence no need to account for rotation here.
4019 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304020 src_w = pstate->base.src_w >> 16;
4021 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004022 dst_w = pstate->base.crtc_w;
4023 dst_h = pstate->base.crtc_h;
4024 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004025 /*
4026 * Src coordinates are already rotated by 270 degrees for
4027 * the 90/270 degree plane rotation cases (to match the
4028 * GTT mapping), hence no need to account for rotation here.
4029 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304030 src_w = drm_rect_width(&pstate->base.src) >> 16;
4031 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004032 dst_w = drm_rect_width(&pstate->base.dst);
4033 dst_h = drm_rect_height(&pstate->base.dst);
4034 }
4035
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304036 fp_w_ratio = div_fixed16(src_w, dst_w);
4037 fp_h_ratio = div_fixed16(src_h, dst_h);
4038 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4039 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004040
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304041 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004042}
4043
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304044static uint_fixed_16_16_t
4045skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
4046{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304047 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304048
4049 if (!crtc_state->base.enable)
4050 return pipe_downscale;
4051
4052 if (crtc_state->pch_pfit.enabled) {
4053 uint32_t src_w, src_h, dst_w, dst_h;
4054 uint32_t pfit_size = crtc_state->pch_pfit.size;
4055 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4056 uint_fixed_16_16_t downscale_h, downscale_w;
4057
4058 src_w = crtc_state->pipe_src_w;
4059 src_h = crtc_state->pipe_src_h;
4060 dst_w = pfit_size >> 16;
4061 dst_h = pfit_size & 0xffff;
4062
4063 if (!dst_w || !dst_h)
4064 return pipe_downscale;
4065
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304066 fp_w_ratio = div_fixed16(src_w, dst_w);
4067 fp_h_ratio = div_fixed16(src_h, dst_h);
4068 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4069 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304070
4071 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
4072 }
4073
4074 return pipe_downscale;
4075}
4076
4077int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
4078 struct intel_crtc_state *cstate)
4079{
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004080 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304081 struct drm_crtc_state *crtc_state = &cstate->base;
4082 struct drm_atomic_state *state = crtc_state->state;
4083 struct drm_plane *plane;
4084 const struct drm_plane_state *pstate;
4085 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004086 int crtc_clock, dotclk;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304087 uint32_t pipe_max_pixel_rate;
4088 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304089 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304090
4091 if (!cstate->base.enable)
4092 return 0;
4093
4094 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4095 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304096 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304097 int bpp;
4098
4099 if (!intel_wm_plane_visible(cstate,
4100 to_intel_plane_state(pstate)))
4101 continue;
4102
4103 if (WARN_ON(!pstate->fb))
4104 return -EINVAL;
4105
4106 intel_pstate = to_intel_plane_state(pstate);
4107 plane_downscale = skl_plane_downscale_amount(cstate,
4108 intel_pstate);
4109 bpp = pstate->fb->format->cpp[0] * 8;
4110 if (bpp == 64)
4111 plane_downscale = mul_fixed16(plane_downscale,
4112 fp_9_div_8);
4113
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304114 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304115 }
4116 pipe_downscale = skl_pipe_downscale_amount(cstate);
4117
4118 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
4119
4120 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004121 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
4122
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004123 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004124 dotclk *= 2;
4125
4126 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304127
4128 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004129 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304130 return -EINVAL;
4131 }
4132
4133 return 0;
4134}
4135
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004136static u64
Matt Roper024c9042015-09-24 15:53:11 -07004137skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004138 const struct intel_plane_state *intel_pstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304139 const int plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004140{
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004141 struct intel_plane *intel_plane =
4142 to_intel_plane(intel_pstate->base.plane);
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304143 uint32_t data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004144 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004145 struct drm_framebuffer *fb;
4146 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304147 uint_fixed_16_16_t down_scale_amount;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004148 u64 rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004149
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004150 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004151 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004152
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004153 fb = intel_pstate->base.fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004154 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02004155
Mahesh Kumarb879d582018-04-09 09:11:01 +05304156 if (intel_plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004157 return 0;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304158 if (plane == 1 && format != DRM_FORMAT_NV12)
Matt Ropera1de91e2016-05-12 07:05:57 -07004159 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004160
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004161 /*
4162 * Src coordinates are already rotated by 270 degrees for
4163 * the 90/270 degree plane rotation cases (to match the
4164 * GTT mapping), hence no need to account for rotation here.
4165 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004166 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4167 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004168
Mahesh Kumarb879d582018-04-09 09:11:01 +05304169 /* UV plane does 1/2 pixel sub-sampling */
4170 if (plane == 1 && format == DRM_FORMAT_NV12) {
4171 width /= 2;
4172 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004173 }
4174
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004175 data_rate = width * height;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304176
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004177 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004178
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004179 rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount);
4180
4181 rate *= fb->format->cpp[plane];
4182 return rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004183}
4184
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004185static u64
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004186skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004187 u64 *plane_data_rate,
4188 u64 *uv_plane_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004189{
Matt Roper9c74d822016-05-12 07:05:58 -07004190 struct drm_crtc_state *cstate = &intel_cstate->base;
4191 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004192 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004193 const struct drm_plane_state *pstate;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004194 u64 total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004195
4196 if (WARN_ON(!state))
4197 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004198
Matt Ropera1de91e2016-05-12 07:05:57 -07004199 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004200 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004201 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004202 u64 rate;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004203 const struct intel_plane_state *intel_pstate =
4204 to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07004205
Mahesh Kumarb879d582018-04-09 09:11:01 +05304206 /* packed/y */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004207 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004208 intel_pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004209 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004210 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004211
Mahesh Kumarb879d582018-04-09 09:11:01 +05304212 /* uv-plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004213 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004214 intel_pstate, 1);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304215 uv_plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004216 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004217 }
4218
4219 return total_data_rate;
4220}
4221
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004222static u64
4223icl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
4224 u64 *plane_data_rate)
4225{
4226 struct drm_crtc_state *cstate = &intel_cstate->base;
4227 struct drm_atomic_state *state = cstate->state;
4228 struct drm_plane *plane;
4229 const struct drm_plane_state *pstate;
4230 u64 total_data_rate = 0;
4231
4232 if (WARN_ON(!state))
4233 return 0;
4234
4235 /* Calculate and cache data rate for each plane */
4236 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
4237 const struct intel_plane_state *intel_pstate =
4238 to_intel_plane_state(pstate);
4239 enum plane_id plane_id = to_intel_plane(plane)->id;
4240 u64 rate;
4241
4242 if (!intel_pstate->linked_plane) {
4243 rate = skl_plane_relative_data_rate(intel_cstate,
4244 intel_pstate, 0);
4245 plane_data_rate[plane_id] = rate;
4246 total_data_rate += rate;
4247 } else {
4248 enum plane_id y_plane_id;
4249
4250 /*
4251 * The slave plane might not iterate in
4252 * drm_atomic_crtc_state_for_each_plane_state(),
4253 * and needs the master plane state which may be
4254 * NULL if we try get_new_plane_state(), so we
4255 * always calculate from the master.
4256 */
4257 if (intel_pstate->slave)
4258 continue;
4259
4260 /* Y plane rate is calculated on the slave */
4261 rate = skl_plane_relative_data_rate(intel_cstate,
4262 intel_pstate, 0);
4263 y_plane_id = intel_pstate->linked_plane->id;
4264 plane_data_rate[y_plane_id] = rate;
4265 total_data_rate += rate;
4266
4267 rate = skl_plane_relative_data_rate(intel_cstate,
4268 intel_pstate, 1);
4269 plane_data_rate[plane_id] = rate;
4270 total_data_rate += rate;
4271 }
4272 }
4273
4274 return total_data_rate;
4275}
4276
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004277static uint16_t
Mahesh Kumarb879d582018-04-09 09:11:01 +05304278skl_ddb_min_alloc(const struct drm_plane_state *pstate, const int plane)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004279{
4280 struct drm_framebuffer *fb = pstate->fb;
4281 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
4282 uint32_t src_w, src_h;
4283 uint32_t min_scanlines = 8;
4284 uint8_t plane_bpp;
4285
4286 if (WARN_ON(!fb))
4287 return 0;
4288
Mahesh Kumarb879d582018-04-09 09:11:01 +05304289 /* For packed formats, and uv-plane, return 0 */
4290 if (plane == 1 && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004291 return 0;
4292
4293 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02004294 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004295 fb->modifier != I915_FORMAT_MOD_Yf_TILED &&
4296 fb->modifier != I915_FORMAT_MOD_Y_TILED_CCS &&
4297 fb->modifier != I915_FORMAT_MOD_Yf_TILED_CCS)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004298 return 8;
4299
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004300 /*
4301 * Src coordinates are already rotated by 270 degrees for
4302 * the 90/270 degree plane rotation cases (to match the
4303 * GTT mapping), hence no need to account for rotation here.
4304 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004305 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
4306 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004307
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004308 /* Halve UV plane width and height for NV12 */
Mahesh Kumarb879d582018-04-09 09:11:01 +05304309 if (plane == 1) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004310 src_w /= 2;
4311 src_h /= 2;
4312 }
4313
Mahesh Kumarb879d582018-04-09 09:11:01 +05304314 plane_bpp = fb->format->cpp[plane];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004315
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004316 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004317 switch (plane_bpp) {
4318 case 1:
4319 min_scanlines = 32;
4320 break;
4321 case 2:
4322 min_scanlines = 16;
4323 break;
4324 case 4:
4325 min_scanlines = 8;
4326 break;
4327 case 8:
4328 min_scanlines = 4;
4329 break;
4330 default:
4331 WARN(1, "Unsupported pixel depth %u for rotation",
4332 plane_bpp);
4333 min_scanlines = 32;
4334 }
4335 }
4336
4337 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
4338}
4339
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004340static void
4341skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304342 uint16_t *minimum, uint16_t *uv_minimum)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004343{
4344 const struct drm_plane_state *pstate;
4345 struct drm_plane *plane;
4346
4347 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004348 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004349 struct intel_plane_state *plane_state = to_intel_plane_state(pstate);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004350
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004351 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004352 continue;
4353
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004354 /* slave plane must be invisible and calculated from master */
4355 if (!pstate->visible || WARN_ON(plane_state->slave))
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004356 continue;
4357
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004358 if (!plane_state->linked_plane) {
4359 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
4360 uv_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
4361 } else {
4362 enum plane_id y_plane_id =
4363 plane_state->linked_plane->id;
4364
4365 minimum[y_plane_id] = skl_ddb_min_alloc(pstate, 0);
4366 minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
4367 }
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004368 }
4369
4370 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
4371}
4372
Matt Roperc107acf2016-05-12 07:06:01 -07004373static int
Matt Roper024c9042015-09-24 15:53:11 -07004374skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004375 struct skl_ddb_allocation *ddb /* out */)
4376{
Matt Roperc107acf2016-05-12 07:06:01 -07004377 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004378 struct drm_crtc *crtc = cstate->base.crtc;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004379 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4381 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04004382 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004383 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02004384 uint16_t minimum[I915_MAX_PLANES] = {};
Mahesh Kumarb879d582018-04-09 09:11:01 +05304385 uint16_t uv_minimum[I915_MAX_PLANES] = {};
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004386 u64 total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004387 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004388 int num_active;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004389 u64 plane_data_rate[I915_MAX_PLANES] = {};
4390 u64 uv_plane_data_rate[I915_MAX_PLANES] = {};
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304391 uint16_t total_min_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004392
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004393 /* Clear the partitioning for disabled planes. */
4394 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Mahesh Kumarb879d582018-04-09 09:11:01 +05304395 memset(ddb->uv_plane[pipe], 0, sizeof(ddb->uv_plane[pipe]));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004396
Matt Ropera6d3460e2016-05-12 07:06:04 -07004397 if (WARN_ON(!state))
4398 return 0;
4399
Matt Roperc107acf2016-05-12 07:06:01 -07004400 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004401 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004402 return 0;
4403 }
4404
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004405 if (INTEL_GEN(dev_priv) < 11)
4406 total_data_rate =
4407 skl_get_total_relative_data_rate(cstate,
4408 plane_data_rate,
4409 uv_plane_data_rate);
4410 else
4411 total_data_rate =
4412 icl_get_total_relative_data_rate(cstate,
4413 plane_data_rate);
4414
4415 skl_ddb_get_pipe_allocation_limits(dev_priv, cstate, total_data_rate,
4416 ddb, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004417 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304418 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004419 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004420
Mahesh Kumarb879d582018-04-09 09:11:01 +05304421 skl_ddb_calc_min(cstate, num_active, minimum, uv_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004422
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004423 /*
4424 * 1. Allocate the mininum required blocks for each active plane
4425 * and allocate the cursor, it doesn't require extra allocation
4426 * proportional to the data rate.
4427 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00004428
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004429 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304430 total_min_blocks += minimum[plane_id];
Mahesh Kumarb879d582018-04-09 09:11:01 +05304431 total_min_blocks += uv_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00004432 }
4433
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304434 if (total_min_blocks > alloc_size) {
4435 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4436 DRM_DEBUG_KMS("minimum required %d/%d\n", total_min_blocks,
4437 alloc_size);
4438 return -EINVAL;
4439 }
4440
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004441 alloc_size -= total_min_blocks;
4442 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004443 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
4444
Damien Lespiaub9cec072014-11-04 17:06:43 +00004445 /*
Damien Lespiau80958152015-02-09 13:35:10 +00004446 * 2. Distribute the remaining space in proportion to the amount of
4447 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004448 *
4449 * FIXME: we may not allocate every single block here.
4450 */
Matt Ropera1de91e2016-05-12 07:05:57 -07004451 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004452 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004453
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004454 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004455 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004456 u64 data_rate, uv_data_rate;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304457 uint16_t plane_blocks, uv_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004458
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004459 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004460 continue;
4461
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004462 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004463
4464 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004465 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00004466 * promote the expression to 64 bits to avoid overflowing, the
4467 * result is < available as data_rate / total_data_rate < 1
4468 */
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004469 plane_blocks = minimum[plane_id];
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004470 plane_blocks += div64_u64(alloc_size * data_rate, total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004471
Matt Roperc107acf2016-05-12 07:06:01 -07004472 /* Leave disabled planes at (0,0) */
4473 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004474 ddb->plane[pipe][plane_id].start = start;
4475 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004476 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00004477
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004478 start += plane_blocks;
4479
Mahesh Kumarb879d582018-04-09 09:11:01 +05304480 /* Allocate DDB for UV plane for planar format/NV12 */
4481 uv_data_rate = uv_plane_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004482
Mahesh Kumarb879d582018-04-09 09:11:01 +05304483 uv_plane_blocks = uv_minimum[plane_id];
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004484 uv_plane_blocks += div64_u64(alloc_size * uv_data_rate, total_data_rate);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004485
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004486 /* Gen11+ uses a separate plane for UV watermarks */
4487 WARN_ON(INTEL_GEN(dev_priv) >= 11 && uv_plane_blocks);
4488
Mahesh Kumarb879d582018-04-09 09:11:01 +05304489 if (uv_data_rate) {
4490 ddb->uv_plane[pipe][plane_id].start = start;
4491 ddb->uv_plane[pipe][plane_id].end =
4492 start + uv_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004493 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004494
Mahesh Kumarb879d582018-04-09 09:11:01 +05304495 start += uv_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004496 }
4497
Matt Roperc107acf2016-05-12 07:06:01 -07004498 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004499}
4500
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004501/*
4502 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004503 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004504 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4505 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4506*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004507static uint_fixed_16_16_t
4508skl_wm_method1(const struct drm_i915_private *dev_priv, uint32_t pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004509 uint8_t cpp, uint32_t latency, uint32_t dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004510{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304511 uint32_t wm_intermediate_val;
4512 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004513
4514 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304515 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004516
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304517 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004518 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004519
4520 if (INTEL_GEN(dev_priv) >= 10)
4521 ret = add_fixed16_u32(ret, 1);
4522
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004523 return ret;
4524}
4525
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304526static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
4527 uint32_t pipe_htotal,
4528 uint32_t latency,
4529 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004530{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004531 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304532 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004533
4534 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304535 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004536
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004537 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304538 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4539 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304540 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004541 return ret;
4542}
4543
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304544static uint_fixed_16_16_t
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004545intel_get_linetime_us(const struct intel_crtc_state *cstate)
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304546{
4547 uint32_t pixel_rate;
4548 uint32_t crtc_htotal;
4549 uint_fixed_16_16_t linetime_us;
4550
4551 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304552 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304553
4554 pixel_rate = cstate->pixel_rate;
4555
4556 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304557 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304558
4559 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304560 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304561
4562 return linetime_us;
4563}
4564
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304565static uint32_t
4566skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4567 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004568{
4569 uint64_t adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304570 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004571
4572 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004573 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004574 return 0;
4575
4576 /*
4577 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4578 * with additional adjustments for plane-specific scaling.
4579 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004580 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004581 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004582
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304583 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4584 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004585}
4586
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304587static int
4588skl_compute_plane_wm_params(const struct drm_i915_private *dev_priv,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004589 const struct intel_crtc_state *cstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304590 const struct intel_plane_state *intel_pstate,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304591 struct skl_wm_params *wp, int plane_id)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304592{
4593 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
4594 const struct drm_plane_state *pstate = &intel_pstate->base;
4595 const struct drm_framebuffer *fb = pstate->fb;
4596 uint32_t interm_pbpl;
4597 struct intel_atomic_state *state =
4598 to_intel_atomic_state(cstate->base.state);
4599 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
4600
4601 if (!intel_wm_plane_visible(cstate, intel_pstate))
4602 return 0;
4603
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304604 /* only NV12 format has two planes */
4605 if (plane_id == 1 && fb->format->format != DRM_FORMAT_NV12) {
4606 DRM_DEBUG_KMS("Non NV12 format have single plane\n");
4607 return -EINVAL;
4608 }
4609
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304610 wp->y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
4611 fb->modifier == I915_FORMAT_MOD_Yf_TILED ||
4612 fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4613 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4614 wp->x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
4615 wp->rc_surface = fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4616 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304617 wp->is_planar = fb->format->format == DRM_FORMAT_NV12;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304618
4619 if (plane->id == PLANE_CURSOR) {
4620 wp->width = intel_pstate->base.crtc_w;
4621 } else {
4622 /*
4623 * Src coordinates are already rotated by 270 degrees for
4624 * the 90/270 degree plane rotation cases (to match the
4625 * GTT mapping), hence no need to account for rotation here.
4626 */
4627 wp->width = drm_rect_width(&intel_pstate->base.src) >> 16;
4628 }
4629
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304630 if (plane_id == 1 && wp->is_planar)
4631 wp->width /= 2;
4632
4633 wp->cpp = fb->format->cpp[plane_id];
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304634 wp->plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate,
4635 intel_pstate);
4636
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004637 if (INTEL_GEN(dev_priv) >= 11 &&
4638 fb->modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 8)
4639 wp->dbuf_block_size = 256;
4640 else
4641 wp->dbuf_block_size = 512;
4642
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304643 if (drm_rotation_90_or_270(pstate->rotation)) {
4644
4645 switch (wp->cpp) {
4646 case 1:
4647 wp->y_min_scanlines = 16;
4648 break;
4649 case 2:
4650 wp->y_min_scanlines = 8;
4651 break;
4652 case 4:
4653 wp->y_min_scanlines = 4;
4654 break;
4655 default:
4656 MISSING_CASE(wp->cpp);
4657 return -EINVAL;
4658 }
4659 } else {
4660 wp->y_min_scanlines = 4;
4661 }
4662
4663 if (apply_memory_bw_wa)
4664 wp->y_min_scanlines *= 2;
4665
4666 wp->plane_bytes_per_line = wp->width * wp->cpp;
4667 if (wp->y_tiled) {
4668 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004669 wp->y_min_scanlines,
4670 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304671
4672 if (INTEL_GEN(dev_priv) >= 10)
4673 interm_pbpl++;
4674
4675 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4676 wp->y_min_scanlines);
4677 } else if (wp->x_tiled && IS_GEN9(dev_priv)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004678 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4679 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304680 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4681 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004682 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4683 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304684 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4685 }
4686
4687 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4688 wp->plane_blocks_per_line);
4689 wp->linetime_us = fixed16_to_u32_round_up(
4690 intel_get_linetime_us(cstate));
4691
4692 return 0;
4693}
4694
Matt Roper55994c22016-05-12 07:06:08 -07004695static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004696 const struct intel_crtc_state *cstate,
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304697 const struct intel_plane_state *intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004698 uint16_t ddb_allocation,
Matt Roper55994c22016-05-12 07:06:08 -07004699 int level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304700 const struct skl_wm_params *wp,
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304701 const struct skl_wm_level *result_prev,
Mahesh Kumar62027b72018-04-09 09:11:05 +05304702 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004703{
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304704 const struct drm_plane_state *pstate = &intel_pstate->base;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004705 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304706 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304707 uint_fixed_16_16_t selected_result;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004708 uint32_t res_blocks, res_lines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004709 struct intel_atomic_state *state =
4710 to_intel_atomic_state(cstate->base.state);
4711 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004712 uint32_t min_disp_buf_needed;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004713
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004714 if (latency == 0 ||
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004715 !intel_wm_plane_visible(cstate, intel_pstate)) {
Mahesh Kumar62027b72018-04-09 09:11:05 +05304716 result->plane_en = false;
Matt Roper55994c22016-05-12 07:06:08 -07004717 return 0;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004718 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004719
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004720 /* Display WA #1141: kbl,cfl */
Kumar, Maheshd86ba622017-08-17 19:15:26 +05304721 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
4722 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004723 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304724 latency += 4;
4725
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304726 if (apply_memory_bw_wa && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004727 latency += 15;
4728
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304729 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004730 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304731 method2 = skl_wm_method2(wp->plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004732 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004733 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304734 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004735
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304736 if (wp->y_tiled) {
4737 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004738 } else {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304739 if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004740 wp->dbuf_block_size < 1) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004741 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004742 selected_result = method2;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004743 } else if (ddb_allocation >=
4744 fixed16_to_u32_round_up(wp->plane_blocks_per_line)) {
4745 if (INTEL_GEN(dev_priv) == 9 &&
4746 !IS_GEMINILAKE(dev_priv))
4747 selected_result = min_fixed16(method1, method2);
4748 else
4749 selected_result = method2;
4750 } else if (latency >= wp->linetime_us) {
4751 if (INTEL_GEN(dev_priv) == 9 &&
4752 !IS_GEMINILAKE(dev_priv))
4753 selected_result = min_fixed16(method1, method2);
4754 else
4755 selected_result = method2;
4756 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004757 selected_result = method1;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004758 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004759 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004760
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304761 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304762 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304763 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004764
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004765 /* Display WA #1125: skl,bxt,kbl,glk */
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304766 if (level == 0 && wp->rc_surface)
4767 res_blocks += fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004768
4769 /* Display WA #1126: skl,bxt,kbl,glk */
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004770 if (level >= 1 && level <= 7) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304771 if (wp->y_tiled) {
4772 res_blocks += fixed16_to_u32_round_up(
4773 wp->y_tile_minimum);
4774 res_lines += wp->y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004775 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004776 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004777 }
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304778
4779 /*
4780 * Make sure result blocks for higher latency levels are atleast
4781 * as high as level below the current level.
4782 * Assumption in DDB algorithm optimization for special cases.
4783 * Also covers Display WA #1125 for RC.
4784 */
4785 if (result_prev->plane_res_b > res_blocks)
4786 res_blocks = result_prev->plane_res_b;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004787 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004788
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004789 if (INTEL_GEN(dev_priv) >= 11) {
4790 if (wp->y_tiled) {
4791 uint32_t extra_lines;
4792 uint_fixed_16_16_t fp_min_disp_buf_needed;
4793
4794 if (res_lines % wp->y_min_scanlines == 0)
4795 extra_lines = wp->y_min_scanlines;
4796 else
4797 extra_lines = wp->y_min_scanlines * 2 -
4798 res_lines % wp->y_min_scanlines;
4799
4800 fp_min_disp_buf_needed = mul_u32_fixed16(res_lines +
4801 extra_lines,
4802 wp->plane_blocks_per_line);
4803 min_disp_buf_needed = fixed16_to_u32_round_up(
4804 fp_min_disp_buf_needed);
4805 } else {
4806 min_disp_buf_needed = DIV_ROUND_UP(res_blocks * 11, 10);
4807 }
4808 } else {
4809 min_disp_buf_needed = res_blocks;
4810 }
4811
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004812 if ((level > 0 && res_lines > 31) ||
4813 res_blocks >= ddb_allocation ||
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004814 min_disp_buf_needed >= ddb_allocation) {
Mahesh Kumar62027b72018-04-09 09:11:05 +05304815 result->plane_en = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07004816
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004817 /*
4818 * If there are no valid level 0 watermarks, then we can't
4819 * support this display configuration.
4820 */
4821 if (level) {
4822 return 0;
4823 } else {
4824 struct drm_plane *plane = pstate->plane;
4825
4826 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
4827 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
4828 plane->base.id, plane->name,
4829 res_blocks, ddb_allocation, res_lines);
4830 return -EINVAL;
4831 }
Matt Roper55994c22016-05-12 07:06:08 -07004832 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00004833
Mahesh Kumar08d0e872018-04-09 09:11:07 +05304834 /*
4835 * Display WA #826 (SKL:ALL, BXT:ALL) & #1059 (CNL:A)
4836 * disable wm level 1-7 on NV12 planes
4837 */
4838 if (wp->is_planar && level >= 1 &&
4839 (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) ||
4840 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))) {
4841 result->plane_en = false;
4842 return 0;
4843 }
4844
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004845 /* The number of lines are ignored for the level 0 watermark. */
Mahesh Kumar62027b72018-04-09 09:11:05 +05304846 result->plane_res_b = res_blocks;
4847 result->plane_res_l = res_lines;
4848 result->plane_en = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004849
Matt Roper55994c22016-05-12 07:06:08 -07004850 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004851}
4852
Matt Roperf4a96752016-05-12 07:06:06 -07004853static int
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304854skl_compute_wm_levels(const struct drm_i915_private *dev_priv,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004855 struct skl_ddb_allocation *ddb,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004856 const struct intel_crtc_state *cstate,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304857 const struct intel_plane_state *intel_pstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004858 uint16_t ddb_blocks,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304859 const struct skl_wm_params *wm_params,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304860 struct skl_plane_wm *wm,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004861 struct skl_wm_level *levels)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004862{
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304863 int level, max_level = ilk_wm_max_level(dev_priv);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004864 struct skl_wm_level *result_prev = &levels[0];
Matt Roper55994c22016-05-12 07:06:08 -07004865 int ret;
Lyudea62163e2016-10-04 14:28:20 -04004866
Kumar, Mahesh7b751192017-05-17 17:28:24 +05304867 if (WARN_ON(!intel_pstate->base.fb))
4868 return -EINVAL;
Matt Roper024c9042015-09-24 15:53:11 -07004869
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304870 for (level = 0; level <= max_level; level++) {
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004871 struct skl_wm_level *result = &levels[level];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304872
4873 ret = skl_compute_plane_wm(dev_priv,
4874 cstate,
4875 intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004876 ddb_blocks,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304877 level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304878 wm_params,
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304879 result_prev,
Mahesh Kumar62027b72018-04-09 09:11:05 +05304880 result);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304881 if (ret)
4882 return ret;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004883
4884 result_prev = result;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304885 }
Matt Roperf4a96752016-05-12 07:06:06 -07004886
Mahesh Kumarb879d582018-04-09 09:11:01 +05304887 if (intel_pstate->base.fb->format->format == DRM_FORMAT_NV12)
4888 wm->is_planar = true;
4889
Matt Roperf4a96752016-05-12 07:06:06 -07004890 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004891}
4892
Damien Lespiau407b50f2014-11-04 17:06:57 +00004893static uint32_t
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004894skl_compute_linetime_wm(const struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004895{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304896 struct drm_atomic_state *state = cstate->base.state;
4897 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304898 uint_fixed_16_16_t linetime_us;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304899 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004900
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304901 linetime_us = intel_get_linetime_us(cstate);
4902
4903 if (is_fixed16_zero(linetime_us))
Damien Lespiau407b50f2014-11-04 17:06:57 +00004904 return 0;
4905
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304906 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304907
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304908 /* Display WA #1135: bxt:ALL GLK:ALL */
4909 if ((IS_BROXTON(dev_priv) || IS_GEMINILAKE(dev_priv)) &&
4910 dev_priv->ipc_enabled)
4911 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304912
4913 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004914}
4915
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004916static void skl_compute_transition_wm(const struct intel_crtc_state *cstate,
Kumar, Maheshca476672017-08-17 19:15:24 +05304917 struct skl_wm_params *wp,
4918 struct skl_wm_level *wm_l0,
4919 uint16_t ddb_allocation,
Damien Lespiau9414f562014-11-04 17:06:58 +00004920 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004921{
Kumar, Maheshca476672017-08-17 19:15:24 +05304922 struct drm_device *dev = cstate->base.crtc->dev;
4923 const struct drm_i915_private *dev_priv = to_i915(dev);
4924 uint16_t trans_min, trans_y_tile_min;
4925 const uint16_t trans_amount = 10; /* This is configurable amount */
Paulo Zanonicbacc792018-10-04 16:15:58 -07004926 uint16_t wm0_sel_res_b, trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004927
Kumar, Maheshca476672017-08-17 19:15:24 +05304928 if (!cstate->base.active)
4929 goto exit;
4930
4931 /* Transition WM are not recommended by HW team for GEN9 */
4932 if (INTEL_GEN(dev_priv) <= 9)
4933 goto exit;
4934
4935 /* Transition WM don't make any sense if ipc is disabled */
4936 if (!dev_priv->ipc_enabled)
4937 goto exit;
4938
Paulo Zanoni91961a82018-10-04 16:15:56 -07004939 trans_min = 14;
4940 if (INTEL_GEN(dev_priv) >= 11)
Kumar, Maheshca476672017-08-17 19:15:24 +05304941 trans_min = 4;
4942
4943 trans_offset_b = trans_min + trans_amount;
4944
Paulo Zanonicbacc792018-10-04 16:15:58 -07004945 /*
4946 * The spec asks for Selected Result Blocks for wm0 (the real value),
4947 * not Result Blocks (the integer value). Pay attention to the capital
4948 * letters. The value wm_l0->plane_res_b is actually Result Blocks, but
4949 * since Result Blocks is the ceiling of Selected Result Blocks plus 1,
4950 * and since we later will have to get the ceiling of the sum in the
4951 * transition watermarks calculation, we can just pretend Selected
4952 * Result Blocks is Result Blocks minus 1 and it should work for the
4953 * current platforms.
4954 */
4955 wm0_sel_res_b = wm_l0->plane_res_b - 1;
4956
Kumar, Maheshca476672017-08-17 19:15:24 +05304957 if (wp->y_tiled) {
4958 trans_y_tile_min = (uint16_t) mul_round_up_u32_fixed16(2,
4959 wp->y_tile_minimum);
Paulo Zanonicbacc792018-10-04 16:15:58 -07004960 res_blocks = max(wm0_sel_res_b, trans_y_tile_min) +
Kumar, Maheshca476672017-08-17 19:15:24 +05304961 trans_offset_b;
4962 } else {
Paulo Zanonicbacc792018-10-04 16:15:58 -07004963 res_blocks = wm0_sel_res_b + trans_offset_b;
Kumar, Maheshca476672017-08-17 19:15:24 +05304964
4965 /* WA BUG:1938466 add one block for non y-tile planes */
4966 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4967 res_blocks += 1;
4968
4969 }
4970
4971 res_blocks += 1;
4972
4973 if (res_blocks < ddb_allocation) {
4974 trans_wm->plane_res_b = res_blocks;
4975 trans_wm->plane_en = true;
4976 return;
4977 }
4978
4979exit:
Lyudea62163e2016-10-04 14:28:20 -04004980 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004981}
4982
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004983static int __skl_build_plane_wm_single(struct skl_ddb_allocation *ddb,
4984 struct skl_pipe_wm *pipe_wm,
4985 enum plane_id plane_id,
4986 const struct intel_crtc_state *cstate,
4987 const struct intel_plane_state *pstate,
4988 int color_plane)
4989{
4990 struct drm_i915_private *dev_priv = to_i915(pstate->base.plane->dev);
4991 struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
4992 enum pipe pipe = to_intel_plane(pstate->base.plane)->pipe;
4993 struct skl_wm_params wm_params;
4994 uint16_t ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][plane_id]);
4995 int ret;
4996
4997 ret = skl_compute_plane_wm_params(dev_priv, cstate, pstate,
4998 &wm_params, color_plane);
4999 if (ret)
5000 return ret;
5001
5002 ret = skl_compute_wm_levels(dev_priv, ddb, cstate, pstate,
5003 ddb_blocks, &wm_params, wm, wm->wm);
5004
5005 if (ret)
5006 return ret;
5007
5008 skl_compute_transition_wm(cstate, &wm_params, &wm->wm[0],
5009 ddb_blocks, &wm->trans_wm);
5010
5011 return 0;
5012}
5013
5014static int skl_build_plane_wm_single(struct skl_ddb_allocation *ddb,
5015 struct skl_pipe_wm *pipe_wm,
5016 const struct intel_crtc_state *cstate,
5017 const struct intel_plane_state *pstate)
5018{
5019 enum plane_id plane_id = to_intel_plane(pstate->base.plane)->id;
5020
5021 return __skl_build_plane_wm_single(ddb, pipe_wm, plane_id, cstate, pstate, 0);
5022}
5023
5024static int skl_build_plane_wm_planar(struct skl_ddb_allocation *ddb,
5025 struct skl_pipe_wm *pipe_wm,
5026 const struct intel_crtc_state *cstate,
5027 const struct intel_plane_state *pstate)
5028{
5029 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
5030 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
5031 enum plane_id plane_id = plane->id;
5032 struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
5033 struct skl_wm_params wm_params;
5034 enum pipe pipe = plane->pipe;
5035 uint16_t ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][plane_id]);
5036 int ret;
5037
5038 ret = __skl_build_plane_wm_single(ddb, pipe_wm, plane_id, cstate, pstate, 0);
5039 if (ret)
5040 return ret;
5041
5042 /* uv plane watermarks must also be validated for NV12/Planar */
5043 ddb_blocks = skl_ddb_entry_size(&ddb->uv_plane[pipe][plane_id]);
5044
5045 ret = skl_compute_plane_wm_params(dev_priv, cstate, pstate, &wm_params, 1);
5046 if (ret)
5047 return ret;
5048
5049 return skl_compute_wm_levels(dev_priv, ddb, cstate, pstate,
5050 ddb_blocks, &wm_params, wm, wm->uv_wm);
5051}
5052
5053static int icl_build_plane_wm_planar(struct skl_ddb_allocation *ddb,
5054 struct skl_pipe_wm *pipe_wm,
5055 const struct intel_crtc_state *cstate,
5056 const struct intel_plane_state *pstate)
5057{
5058 int ret;
5059 enum plane_id y_plane_id = pstate->linked_plane->id;
5060 enum plane_id uv_plane_id = to_intel_plane(pstate->base.plane)->id;
5061
5062 ret = __skl_build_plane_wm_single(ddb, pipe_wm, y_plane_id,
5063 cstate, pstate, 0);
5064 if (ret)
5065 return ret;
5066
5067 return __skl_build_plane_wm_single(ddb, pipe_wm, uv_plane_id,
5068 cstate, pstate, 1);
5069}
5070
Matt Roper55994c22016-05-12 07:06:08 -07005071static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
5072 struct skl_ddb_allocation *ddb,
5073 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005074{
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305075 struct drm_crtc_state *crtc_state = &cstate->base;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305076 struct drm_plane *plane;
5077 const struct drm_plane_state *pstate;
Matt Roper55994c22016-05-12 07:06:08 -07005078 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005079
Lyudea62163e2016-10-04 14:28:20 -04005080 /*
5081 * We'll only calculate watermarks for planes that are actually
5082 * enabled, so make sure all other planes are set as disabled.
5083 */
5084 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
5085
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305086 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
5087 const struct intel_plane_state *intel_pstate =
5088 to_intel_plane_state(pstate);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305089
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005090 /* Watermarks calculated in master */
5091 if (intel_pstate->slave)
5092 continue;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305093
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005094 if (intel_pstate->linked_plane)
5095 ret = icl_build_plane_wm_planar(ddb, pipe_wm, cstate, intel_pstate);
5096 else if (intel_pstate->base.fb &&
5097 intel_pstate->base.fb->format->format == DRM_FORMAT_NV12)
5098 ret = skl_build_plane_wm_planar(ddb, pipe_wm, cstate, intel_pstate);
5099 else
5100 ret = skl_build_plane_wm_single(ddb, pipe_wm, cstate, intel_pstate);
5101
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305102 if (ret)
5103 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005104 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305105
Matt Roper024c9042015-09-24 15:53:11 -07005106 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005107
Matt Roper55994c22016-05-12 07:06:08 -07005108 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005109}
5110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005111static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
5112 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00005113 const struct skl_ddb_entry *entry)
5114{
5115 if (entry->end)
5116 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
5117 else
5118 I915_WRITE(reg, 0);
5119}
5120
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005121static void skl_write_wm_level(struct drm_i915_private *dev_priv,
5122 i915_reg_t reg,
5123 const struct skl_wm_level *level)
5124{
5125 uint32_t val = 0;
5126
5127 if (level->plane_en) {
5128 val |= PLANE_WM_EN;
5129 val |= level->plane_res_b;
5130 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
5131 }
5132
5133 I915_WRITE(reg, val);
5134}
5135
Ville Syrjäläd9348de2016-11-22 22:21:53 +02005136static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
5137 const struct skl_plane_wm *wm,
5138 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005139 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04005140{
5141 struct drm_crtc *crtc = &intel_crtc->base;
5142 struct drm_device *dev = crtc->dev;
5143 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005144 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04005145 enum pipe pipe = intel_crtc->pipe;
5146
5147 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005148 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005149 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005150 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005151 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005152 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005153
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005154 if (wm->is_planar && INTEL_GEN(dev_priv) < 11) {
Mahesh Kumarb879d582018-04-09 09:11:01 +05305155 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
5156 &ddb->uv_plane[pipe][plane_id]);
Mahesh Kumar234059d2018-01-30 11:49:13 -02005157 skl_ddb_entry_write(dev_priv,
5158 PLANE_NV12_BUF_CFG(pipe, plane_id),
Mahesh Kumarb879d582018-04-09 09:11:01 +05305159 &ddb->plane[pipe][plane_id]);
5160 } else {
5161 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
5162 &ddb->plane[pipe][plane_id]);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005163 if (INTEL_GEN(dev_priv) < 11)
5164 I915_WRITE(PLANE_NV12_BUF_CFG(pipe, plane_id), 0x0);
Mahesh Kumarb879d582018-04-09 09:11:01 +05305165 }
Lyude62e0fb82016-08-22 12:50:08 -04005166}
5167
Ville Syrjäläd9348de2016-11-22 22:21:53 +02005168static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
5169 const struct skl_plane_wm *wm,
5170 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04005171{
5172 struct drm_crtc *crtc = &intel_crtc->base;
5173 struct drm_device *dev = crtc->dev;
5174 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005175 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04005176 enum pipe pipe = intel_crtc->pipe;
5177
5178 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005179 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
5180 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005181 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005182 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005183
5184 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005185 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04005186}
5187
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005188bool skl_wm_level_equals(const struct skl_wm_level *l1,
5189 const struct skl_wm_level *l2)
5190{
5191 if (l1->plane_en != l2->plane_en)
5192 return false;
5193
5194 /* If both planes aren't enabled, the rest shouldn't matter */
5195 if (!l1->plane_en)
5196 return true;
5197
5198 return (l1->plane_res_l == l2->plane_res_l &&
5199 l1->plane_res_b == l2->plane_res_b);
5200}
5201
Lyude27082492016-08-24 07:48:10 +02005202static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5203 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005204{
Lyude27082492016-08-24 07:48:10 +02005205 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005206}
5207
Mika Kahola2b685042017-10-10 13:17:03 +03005208bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
5209 const struct skl_ddb_entry **entries,
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01005210 const struct skl_ddb_entry *ddb,
5211 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005212{
Mika Kahola2b685042017-10-10 13:17:03 +03005213 enum pipe pipe;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005214
Mika Kahola2b685042017-10-10 13:17:03 +03005215 for_each_pipe(dev_priv, pipe) {
5216 if (pipe != ignore && entries[pipe] &&
5217 skl_ddb_entries_overlap(ddb, entries[pipe]))
Lyude27082492016-08-24 07:48:10 +02005218 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03005219 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005220
Lyude27082492016-08-24 07:48:10 +02005221 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005222}
5223
Matt Roper55994c22016-05-12 07:06:08 -07005224static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005225 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07005226 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005227 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07005228 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005229{
Matt Roperf4a96752016-05-12 07:06:06 -07005230 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07005231 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005232
Matt Roper55994c22016-05-12 07:06:08 -07005233 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
5234 if (ret)
5235 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005236
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005237 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07005238 *changed = false;
5239 else
5240 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005241
Matt Roper55994c22016-05-12 07:06:08 -07005242 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005243}
5244
Matt Roper9b613022016-06-27 16:42:44 -07005245static uint32_t
5246pipes_modified(struct drm_atomic_state *state)
5247{
5248 struct drm_crtc *crtc;
5249 struct drm_crtc_state *cstate;
5250 uint32_t i, ret = 0;
5251
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005252 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper9b613022016-06-27 16:42:44 -07005253 ret |= drm_crtc_mask(crtc);
5254
5255 return ret;
5256}
5257
Jani Nikulabb7791b2016-10-04 12:29:17 +03005258static int
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005259skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
5260{
5261 struct drm_atomic_state *state = cstate->base.state;
5262 struct drm_device *dev = state->dev;
5263 struct drm_crtc *crtc = cstate->base.crtc;
5264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5265 struct drm_i915_private *dev_priv = to_i915(dev);
5266 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5267 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
5268 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005269 struct drm_plane *plane;
5270 enum pipe pipe = intel_crtc->pipe;
5271
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005272 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005273 struct drm_plane_state *plane_state;
5274 struct intel_plane *linked;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005275 enum plane_id plane_id = to_intel_plane(plane)->id;
5276
5277 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
5278 &new_ddb->plane[pipe][plane_id]) &&
Mahesh Kumarb879d582018-04-09 09:11:01 +05305279 skl_ddb_entry_equal(&cur_ddb->uv_plane[pipe][plane_id],
5280 &new_ddb->uv_plane[pipe][plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005281 continue;
5282
5283 plane_state = drm_atomic_get_plane_state(state, plane);
5284 if (IS_ERR(plane_state))
5285 return PTR_ERR(plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005286
5287 /* Make sure linked plane is updated too */
5288 linked = to_intel_plane_state(plane_state)->linked_plane;
5289 if (!linked)
5290 continue;
5291
5292 plane_state = drm_atomic_get_plane_state(state, &linked->base);
5293 if (IS_ERR(plane_state))
5294 return PTR_ERR(plane_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005295 }
5296
5297 return 0;
5298}
5299
5300static int
5301skl_compute_ddb(struct drm_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005302{
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305303 const struct drm_i915_private *dev_priv = to_i915(state->dev);
Matt Roper98d39492016-05-12 07:06:03 -07005304 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Matt Roper734fa012016-05-12 15:11:40 -07005305 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305306 struct intel_crtc *crtc;
5307 struct intel_crtc_state *cstate;
5308 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005309
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005310 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5311
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305312 for_each_new_intel_crtc_in_state(intel_state, crtc, cstate, i) {
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005313 ret = skl_allocate_pipe_ddb(cstate, ddb);
5314 if (ret)
5315 return ret;
5316
5317 ret = skl_ddb_add_affected_planes(cstate);
5318 if (ret)
5319 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005320 }
5321
5322 return 0;
5323}
5324
Matt Roper2722efb2016-08-17 15:55:55 -04005325static void
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005326skl_print_wm_changes(const struct drm_atomic_state *state)
5327{
5328 const struct drm_device *dev = state->dev;
5329 const struct drm_i915_private *dev_priv = to_i915(dev);
5330 const struct intel_atomic_state *intel_state =
5331 to_intel_atomic_state(state);
5332 const struct drm_crtc *crtc;
5333 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005334 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005335 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
5336 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005337 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005338
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005339 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01005340 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5341 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005342
Maarten Lankhorst75704982016-11-01 12:04:10 +01005343 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005344 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005345 const struct skl_ddb_entry *old, *new;
5346
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005347 old = &old_ddb->plane[pipe][plane_id];
5348 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005349
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005350 if (skl_ddb_entry_equal(old, new))
5351 continue;
5352
Paulo Zanonib9117142018-10-04 16:16:00 -07005353 DRM_DEBUG_KMS("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
5354 intel_plane->base.base.id,
5355 intel_plane->base.name,
5356 old->start, old->end,
5357 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005358 }
5359 }
5360}
5361
Matt Roper98d39492016-05-12 07:06:03 -07005362static int
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305363skl_ddb_add_affected_pipes(struct drm_atomic_state *state, bool *changed)
Matt Roper98d39492016-05-12 07:06:03 -07005364{
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005365 struct drm_device *dev = state->dev;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305366 const struct drm_i915_private *dev_priv = to_i915(dev);
5367 const struct drm_crtc *crtc;
5368 const struct drm_crtc_state *cstate;
5369 struct intel_crtc *intel_crtc;
5370 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5371 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper734fa012016-05-12 15:11:40 -07005372 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005373
5374 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005375 * When we distrust bios wm we always need to recompute to set the
5376 * expected DDB allocations for each CRTC.
5377 */
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305378 if (dev_priv->wm.distrust_bios_wm)
5379 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005380
5381 /*
Matt Roper98d39492016-05-12 07:06:03 -07005382 * If this transaction isn't actually touching any CRTC's, don't
5383 * bother with watermark calculation. Note that if we pass this
5384 * test, we're guaranteed to hold at least one CRTC state mutex,
5385 * which means we can safely use values like dev_priv->active_crtcs
5386 * since any racing commits that want to update them would need to
5387 * hold _all_ CRTC state mutexes.
5388 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005389 for_each_new_crtc_in_state(state, crtc, cstate, i)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305390 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005391
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305392 if (!*changed)
Matt Roper98d39492016-05-12 07:06:03 -07005393 return 0;
5394
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305395 /*
5396 * If this is our first atomic update following hardware readout,
5397 * we can't trust the DDB that the BIOS programmed for us. Let's
5398 * pretend that all pipes switched active status so that we'll
5399 * ensure a full DDB recompute.
5400 */
5401 if (dev_priv->wm.distrust_bios_wm) {
5402 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
5403 state->acquire_ctx);
5404 if (ret)
5405 return ret;
5406
5407 intel_state->active_pipe_changes = ~0;
5408
5409 /*
5410 * We usually only initialize intel_state->active_crtcs if we
5411 * we're doing a modeset; make sure this field is always
5412 * initialized during the sanitization process that happens
5413 * on the first commit too.
5414 */
5415 if (!intel_state->modeset)
5416 intel_state->active_crtcs = dev_priv->active_crtcs;
5417 }
5418
5419 /*
5420 * If the modeset changes which CRTC's are active, we need to
5421 * recompute the DDB allocation for *all* active pipes, even
5422 * those that weren't otherwise being modified in any way by this
5423 * atomic commit. Due to the shrinking of the per-pipe allocations
5424 * when new active CRTC's are added, it's possible for a pipe that
5425 * we were already using and aren't changing at all here to suddenly
5426 * become invalid if its DDB needs exceeds its new allocation.
5427 *
5428 * Note that if we wind up doing a full DDB recompute, we can't let
5429 * any other display updates race with this transaction, so we need
5430 * to grab the lock on *all* CRTC's.
5431 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05305432 if (intel_state->active_pipe_changes || intel_state->modeset) {
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305433 realloc_pipes = ~0;
5434 intel_state->wm_results.dirty_pipes = ~0;
5435 }
5436
5437 /*
5438 * We're not recomputing for the pipes not included in the commit, so
5439 * make sure we start with the current state.
5440 */
5441 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
5442 struct intel_crtc_state *cstate;
5443
5444 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
5445 if (IS_ERR(cstate))
5446 return PTR_ERR(cstate);
5447 }
5448
5449 return 0;
5450}
5451
5452static int
5453skl_compute_wm(struct drm_atomic_state *state)
5454{
5455 struct drm_crtc *crtc;
5456 struct drm_crtc_state *cstate;
5457 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5458 struct skl_ddb_values *results = &intel_state->wm_results;
5459 struct skl_pipe_wm *pipe_wm;
5460 bool changed = false;
5461 int ret, i;
5462
Matt Roper734fa012016-05-12 15:11:40 -07005463 /* Clear all dirty flags */
5464 results->dirty_pipes = 0;
5465
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305466 ret = skl_ddb_add_affected_pipes(state, &changed);
5467 if (ret || !changed)
5468 return ret;
5469
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005470 ret = skl_compute_ddb(state);
Matt Roper98d39492016-05-12 07:06:03 -07005471 if (ret)
5472 return ret;
5473
Matt Roper734fa012016-05-12 15:11:40 -07005474 /*
5475 * Calculate WM's for all pipes that are part of this transaction.
5476 * Note that the DDB allocation above may have added more CRTC's that
5477 * weren't otherwise being modified (and set bits in dirty_pipes) if
5478 * pipe allocations had to change.
5479 *
5480 * FIXME: Now that we're doing this in the atomic check phase, we
5481 * should allow skl_update_pipe_wm() to return failure in cases where
5482 * no suitable watermark values can be found.
5483 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005484 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07005485 struct intel_crtc_state *intel_cstate =
5486 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005487 const struct skl_pipe_wm *old_pipe_wm =
5488 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07005489
5490 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005491 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
5492 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07005493 if (ret)
5494 return ret;
5495
5496 if (changed)
5497 results->dirty_pipes |= drm_crtc_mask(crtc);
5498
5499 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
5500 /* This pipe's WM's did not change */
5501 continue;
5502
5503 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07005504 }
5505
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005506 skl_print_wm_changes(state);
5507
Matt Roper98d39492016-05-12 07:06:03 -07005508 return 0;
5509}
5510
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005511static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5512 struct intel_crtc_state *cstate)
5513{
5514 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5515 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5516 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005517 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005518 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005519 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005520
5521 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5522 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005523
5524 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005525
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005526 for_each_plane_id_on_crtc(crtc, plane_id) {
5527 if (plane_id != PLANE_CURSOR)
5528 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
5529 ddb, plane_id);
5530 else
5531 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
5532 ddb);
5533 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005534}
5535
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005536static void skl_initial_wm(struct intel_atomic_state *state,
5537 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005538{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005539 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005540 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005541 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305542 struct skl_ddb_values *results = &state->wm_results;
5543 struct skl_ddb_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02005544 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07005545
Ville Syrjälä432081b2016-10-31 22:37:03 +02005546 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005547 return;
5548
Matt Roper734fa012016-05-12 15:11:40 -07005549 mutex_lock(&dev_priv->wm.wm_mutex);
5550
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005551 if (cstate->base.active_changed)
5552 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005553
Paulo Zanonif00ca812018-06-07 16:07:00 -07005554 memcpy(hw_vals->ddb.uv_plane[pipe], results->ddb.uv_plane[pipe],
5555 sizeof(hw_vals->ddb.uv_plane[pipe]));
5556 memcpy(hw_vals->ddb.plane[pipe], results->ddb.plane[pipe],
5557 sizeof(hw_vals->ddb.plane[pipe]));
Matt Roper734fa012016-05-12 15:11:40 -07005558
5559 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005560}
5561
Ville Syrjäläd8905652016-01-14 14:53:35 +02005562static void ilk_compute_wm_config(struct drm_device *dev,
5563 struct intel_wm_config *config)
5564{
5565 struct intel_crtc *crtc;
5566
5567 /* Compute the currently _active_ config */
5568 for_each_intel_crtc(dev, crtc) {
5569 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5570
5571 if (!wm->pipe_enabled)
5572 continue;
5573
5574 config->sprites_enabled |= wm->sprites_enabled;
5575 config->sprites_scaled |= wm->sprites_scaled;
5576 config->num_pipes_active++;
5577 }
5578}
5579
Matt Ropered4a6a72016-02-23 17:20:13 -08005580static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005581{
Chris Wilson91c8a322016-07-05 10:40:23 +01005582 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005583 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005584 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005585 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005586 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005587 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005588
Ville Syrjäläd8905652016-01-14 14:53:35 +02005589 ilk_compute_wm_config(dev, &config);
5590
5591 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
5592 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005593
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005594 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005595 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005596 config.num_pipes_active == 1 && config.sprites_enabled) {
5597 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
5598 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005599
Imre Deak820c1982013-12-17 14:46:36 +02005600 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005601 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005602 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005603 }
5604
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005605 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005606 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005607
Imre Deak820c1982013-12-17 14:46:36 +02005608 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005609
Imre Deak820c1982013-12-17 14:46:36 +02005610 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005611}
5612
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005613static void ilk_initial_watermarks(struct intel_atomic_state *state,
5614 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005615{
Matt Ropered4a6a72016-02-23 17:20:13 -08005616 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5617 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005618
Matt Ropered4a6a72016-02-23 17:20:13 -08005619 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005620 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005621 ilk_program_watermarks(dev_priv);
5622 mutex_unlock(&dev_priv->wm.wm_mutex);
5623}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005624
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005625static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5626 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005627{
5628 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5629 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5630
5631 mutex_lock(&dev_priv->wm.wm_mutex);
5632 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005633 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005634 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005635 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005636 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005637}
5638
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005639static inline void skl_wm_level_from_reg_val(uint32_t val,
5640 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005641{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005642 level->plane_en = val & PLANE_WM_EN;
5643 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5644 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5645 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005646}
5647
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005648void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
5649 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005650{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005651 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00005652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00005653 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005654 int level, max_level;
5655 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005656 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005657
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005658 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005659
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005660 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
5661 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005662
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005663 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005664 if (plane_id != PLANE_CURSOR)
5665 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005666 else
5667 val = I915_READ(CUR_WM(pipe, level));
5668
5669 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5670 }
5671
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005672 if (plane_id != PLANE_CURSOR)
5673 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005674 else
5675 val = I915_READ(CUR_WM_TRANS(pipe));
5676
5677 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5678 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005679
Matt Roper3ef00282015-03-09 10:19:24 -07005680 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005681 return;
5682
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005683 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005684}
5685
5686void skl_wm_get_hw_state(struct drm_device *dev)
5687{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005688 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305689 struct skl_ddb_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005690 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00005691 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005692 struct intel_crtc *intel_crtc;
5693 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005694
Damien Lespiaua269c582014-11-04 17:06:49 +00005695 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005696 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5697 intel_crtc = to_intel_crtc(crtc);
5698 cstate = to_intel_crtc_state(crtc->state);
5699
5700 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5701
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005702 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005703 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005704 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005705
Matt Roper279e99d2016-05-12 07:06:02 -07005706 if (dev_priv->active_crtcs) {
5707 /* Fully recompute DDB on first atomic commit */
5708 dev_priv->wm.distrust_bios_wm = true;
5709 } else {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05305710 /*
5711 * Easy/common case; just sanitize DDB now if everything off
5712 * Keep dbuf slice info intact
5713 */
5714 memset(ddb->plane, 0, sizeof(ddb->plane));
5715 memset(ddb->uv_plane, 0, sizeof(ddb->uv_plane));
Matt Roper279e99d2016-05-12 07:06:02 -07005716 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005717}
5718
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005719static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
5720{
5721 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005722 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005723 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005724 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07005725 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005726 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005727 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005728 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005729 [PIPE_A] = WM0_PIPEA_ILK,
5730 [PIPE_B] = WM0_PIPEB_ILK,
5731 [PIPE_C] = WM0_PIPEC_IVB,
5732 };
5733
5734 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005735 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005736 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005737
Ville Syrjälä15606532016-05-13 17:55:17 +03005738 memset(active, 0, sizeof(*active));
5739
Matt Roper3ef00282015-03-09 10:19:24 -07005740 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005741
5742 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005743 u32 tmp = hw->wm_pipe[pipe];
5744
5745 /*
5746 * For active pipes LP0 watermark is marked as
5747 * enabled, and LP1+ watermaks as disabled since
5748 * we can't really reverse compute them in case
5749 * multiple pipes are active.
5750 */
5751 active->wm[0].enable = true;
5752 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5753 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5754 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5755 active->linetime = hw->wm_linetime[pipe];
5756 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005757 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005758
5759 /*
5760 * For inactive pipes, all watermark levels
5761 * should be marked as enabled but zeroed,
5762 * which is what we'd compute them to.
5763 */
5764 for (level = 0; level <= max_level; level++)
5765 active->wm[level].enable = true;
5766 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005767
5768 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005769}
5770
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005771#define _FW_WM(value, plane) \
5772 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5773#define _FW_WM_VLV(value, plane) \
5774 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5775
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005776static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5777 struct g4x_wm_values *wm)
5778{
5779 uint32_t tmp;
5780
5781 tmp = I915_READ(DSPFW1);
5782 wm->sr.plane = _FW_WM(tmp, SR);
5783 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5784 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5785 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5786
5787 tmp = I915_READ(DSPFW2);
5788 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5789 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5790 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5791 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5792 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5793 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5794
5795 tmp = I915_READ(DSPFW3);
5796 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5797 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5798 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5799 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5800}
5801
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005802static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5803 struct vlv_wm_values *wm)
5804{
5805 enum pipe pipe;
5806 uint32_t tmp;
5807
5808 for_each_pipe(dev_priv, pipe) {
5809 tmp = I915_READ(VLV_DDL(pipe));
5810
Ville Syrjälä1b313892016-11-28 19:37:08 +02005811 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005812 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005813 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005814 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005815 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005816 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005817 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005818 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5819 }
5820
5821 tmp = I915_READ(DSPFW1);
5822 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005823 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5824 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5825 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005826
5827 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005828 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5829 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5830 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005831
5832 tmp = I915_READ(DSPFW3);
5833 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5834
5835 if (IS_CHERRYVIEW(dev_priv)) {
5836 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005837 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5838 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005839
5840 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005841 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5842 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005843
5844 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005845 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5846 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005847
5848 tmp = I915_READ(DSPHOWM);
5849 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005850 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5851 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5852 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5853 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5854 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5855 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5856 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5857 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5858 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005859 } else {
5860 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005861 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5862 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005863
5864 tmp = I915_READ(DSPHOWM);
5865 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005866 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5867 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5868 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5869 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5870 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5871 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005872 }
5873}
5874
5875#undef _FW_WM
5876#undef _FW_WM_VLV
5877
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005878void g4x_wm_get_hw_state(struct drm_device *dev)
5879{
5880 struct drm_i915_private *dev_priv = to_i915(dev);
5881 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5882 struct intel_crtc *crtc;
5883
5884 g4x_read_wm_values(dev_priv, wm);
5885
5886 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5887
5888 for_each_intel_crtc(dev, crtc) {
5889 struct intel_crtc_state *crtc_state =
5890 to_intel_crtc_state(crtc->base.state);
5891 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5892 struct g4x_pipe_wm *raw;
5893 enum pipe pipe = crtc->pipe;
5894 enum plane_id plane_id;
5895 int level, max_level;
5896
5897 active->cxsr = wm->cxsr;
5898 active->hpll_en = wm->hpll_en;
5899 active->fbc_en = wm->fbc_en;
5900
5901 active->sr = wm->sr;
5902 active->hpll = wm->hpll;
5903
5904 for_each_plane_id_on_crtc(crtc, plane_id) {
5905 active->wm.plane[plane_id] =
5906 wm->pipe[pipe].plane[plane_id];
5907 }
5908
5909 if (wm->cxsr && wm->hpll_en)
5910 max_level = G4X_WM_LEVEL_HPLL;
5911 else if (wm->cxsr)
5912 max_level = G4X_WM_LEVEL_SR;
5913 else
5914 max_level = G4X_WM_LEVEL_NORMAL;
5915
5916 level = G4X_WM_LEVEL_NORMAL;
5917 raw = &crtc_state->wm.g4x.raw[level];
5918 for_each_plane_id_on_crtc(crtc, plane_id)
5919 raw->plane[plane_id] = active->wm.plane[plane_id];
5920
5921 if (++level > max_level)
5922 goto out;
5923
5924 raw = &crtc_state->wm.g4x.raw[level];
5925 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5926 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5927 raw->plane[PLANE_SPRITE0] = 0;
5928 raw->fbc = active->sr.fbc;
5929
5930 if (++level > max_level)
5931 goto out;
5932
5933 raw = &crtc_state->wm.g4x.raw[level];
5934 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5935 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5936 raw->plane[PLANE_SPRITE0] = 0;
5937 raw->fbc = active->hpll.fbc;
5938
5939 out:
5940 for_each_plane_id_on_crtc(crtc, plane_id)
5941 g4x_raw_plane_wm_set(crtc_state, level,
5942 plane_id, USHRT_MAX);
5943 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
5944
5945 crtc_state->wm.g4x.optimal = *active;
5946 crtc_state->wm.g4x.intermediate = *active;
5947
5948 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
5949 pipe_name(pipe),
5950 wm->pipe[pipe].plane[PLANE_PRIMARY],
5951 wm->pipe[pipe].plane[PLANE_CURSOR],
5952 wm->pipe[pipe].plane[PLANE_SPRITE0]);
5953 }
5954
5955 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
5956 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
5957 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
5958 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
5959 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
5960 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
5961}
5962
5963void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
5964{
5965 struct intel_plane *plane;
5966 struct intel_crtc *crtc;
5967
5968 mutex_lock(&dev_priv->wm.wm_mutex);
5969
5970 for_each_intel_plane(&dev_priv->drm, plane) {
5971 struct intel_crtc *crtc =
5972 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5973 struct intel_crtc_state *crtc_state =
5974 to_intel_crtc_state(crtc->base.state);
5975 struct intel_plane_state *plane_state =
5976 to_intel_plane_state(plane->base.state);
5977 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
5978 enum plane_id plane_id = plane->id;
5979 int level;
5980
5981 if (plane_state->base.visible)
5982 continue;
5983
5984 for (level = 0; level < 3; level++) {
5985 struct g4x_pipe_wm *raw =
5986 &crtc_state->wm.g4x.raw[level];
5987
5988 raw->plane[plane_id] = 0;
5989 wm_state->wm.plane[plane_id] = 0;
5990 }
5991
5992 if (plane_id == PLANE_PRIMARY) {
5993 for (level = 0; level < 3; level++) {
5994 struct g4x_pipe_wm *raw =
5995 &crtc_state->wm.g4x.raw[level];
5996 raw->fbc = 0;
5997 }
5998
5999 wm_state->sr.fbc = 0;
6000 wm_state->hpll.fbc = 0;
6001 wm_state->fbc_en = false;
6002 }
6003 }
6004
6005 for_each_intel_crtc(&dev_priv->drm, crtc) {
6006 struct intel_crtc_state *crtc_state =
6007 to_intel_crtc_state(crtc->base.state);
6008
6009 crtc_state->wm.g4x.intermediate =
6010 crtc_state->wm.g4x.optimal;
6011 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
6012 }
6013
6014 g4x_program_watermarks(dev_priv);
6015
6016 mutex_unlock(&dev_priv->wm.wm_mutex);
6017}
6018
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006019void vlv_wm_get_hw_state(struct drm_device *dev)
6020{
6021 struct drm_i915_private *dev_priv = to_i915(dev);
6022 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02006023 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006024 u32 val;
6025
6026 vlv_read_wm_values(dev_priv, wm);
6027
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006028 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
6029 wm->level = VLV_WM_LEVEL_PM2;
6030
6031 if (IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006032 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006033
6034 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6035 if (val & DSP_MAXFIFO_PM5_ENABLE)
6036 wm->level = VLV_WM_LEVEL_PM5;
6037
Ville Syrjälä58590c12015-09-08 21:05:12 +03006038 /*
6039 * If DDR DVFS is disabled in the BIOS, Punit
6040 * will never ack the request. So if that happens
6041 * assume we don't have to enable/disable DDR DVFS
6042 * dynamically. To test that just set the REQ_ACK
6043 * bit to poke the Punit, but don't change the
6044 * HIGH/LOW bits so that we don't actually change
6045 * the current state.
6046 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006047 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03006048 val |= FORCE_DDR_FREQ_REQ_ACK;
6049 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
6050
6051 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
6052 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
6053 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
6054 "assuming DDR DVFS is disabled\n");
6055 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
6056 } else {
6057 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
6058 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
6059 wm->level = VLV_WM_LEVEL_DDR_DVFS;
6060 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006061
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006062 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006063 }
6064
Ville Syrjäläff32c542017-03-02 19:14:57 +02006065 for_each_intel_crtc(dev, crtc) {
6066 struct intel_crtc_state *crtc_state =
6067 to_intel_crtc_state(crtc->base.state);
6068 struct vlv_wm_state *active = &crtc->wm.active.vlv;
6069 const struct vlv_fifo_state *fifo_state =
6070 &crtc_state->wm.vlv.fifo_state;
6071 enum pipe pipe = crtc->pipe;
6072 enum plane_id plane_id;
6073 int level;
6074
6075 vlv_get_fifo_size(crtc_state);
6076
6077 active->num_levels = wm->level + 1;
6078 active->cxsr = wm->cxsr;
6079
Ville Syrjäläff32c542017-03-02 19:14:57 +02006080 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006081 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02006082 &crtc_state->wm.vlv.raw[level];
6083
6084 active->sr[level].plane = wm->sr.plane;
6085 active->sr[level].cursor = wm->sr.cursor;
6086
6087 for_each_plane_id_on_crtc(crtc, plane_id) {
6088 active->wm[level].plane[plane_id] =
6089 wm->pipe[pipe].plane[plane_id];
6090
6091 raw->plane[plane_id] =
6092 vlv_invert_wm_value(active->wm[level].plane[plane_id],
6093 fifo_state->plane[plane_id]);
6094 }
6095 }
6096
6097 for_each_plane_id_on_crtc(crtc, plane_id)
6098 vlv_raw_plane_wm_set(crtc_state, level,
6099 plane_id, USHRT_MAX);
6100 vlv_invalidate_wms(crtc, active, level);
6101
6102 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02006103 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02006104
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006105 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02006106 pipe_name(pipe),
6107 wm->pipe[pipe].plane[PLANE_PRIMARY],
6108 wm->pipe[pipe].plane[PLANE_CURSOR],
6109 wm->pipe[pipe].plane[PLANE_SPRITE0],
6110 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006111 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006112
6113 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
6114 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
6115}
6116
Ville Syrjälä602ae832017-03-02 19:15:02 +02006117void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
6118{
6119 struct intel_plane *plane;
6120 struct intel_crtc *crtc;
6121
6122 mutex_lock(&dev_priv->wm.wm_mutex);
6123
6124 for_each_intel_plane(&dev_priv->drm, plane) {
6125 struct intel_crtc *crtc =
6126 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6127 struct intel_crtc_state *crtc_state =
6128 to_intel_crtc_state(crtc->base.state);
6129 struct intel_plane_state *plane_state =
6130 to_intel_plane_state(plane->base.state);
6131 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
6132 const struct vlv_fifo_state *fifo_state =
6133 &crtc_state->wm.vlv.fifo_state;
6134 enum plane_id plane_id = plane->id;
6135 int level;
6136
6137 if (plane_state->base.visible)
6138 continue;
6139
6140 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006141 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02006142 &crtc_state->wm.vlv.raw[level];
6143
6144 raw->plane[plane_id] = 0;
6145
6146 wm_state->wm[level].plane[plane_id] =
6147 vlv_invert_wm_value(raw->plane[plane_id],
6148 fifo_state->plane[plane_id]);
6149 }
6150 }
6151
6152 for_each_intel_crtc(&dev_priv->drm, crtc) {
6153 struct intel_crtc_state *crtc_state =
6154 to_intel_crtc_state(crtc->base.state);
6155
6156 crtc_state->wm.vlv.intermediate =
6157 crtc_state->wm.vlv.optimal;
6158 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
6159 }
6160
6161 vlv_program_watermarks(dev_priv);
6162
6163 mutex_unlock(&dev_priv->wm.wm_mutex);
6164}
6165
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006166/*
6167 * FIXME should probably kill this and improve
6168 * the real watermark readout/sanitation instead
6169 */
6170static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
6171{
6172 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6173 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6174 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6175
6176 /*
6177 * Don't touch WM1S_LP_EN here.
6178 * Doing so could cause underruns.
6179 */
6180}
6181
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006182void ilk_wm_get_hw_state(struct drm_device *dev)
6183{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006184 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02006185 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006186 struct drm_crtc *crtc;
6187
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006188 ilk_init_lp_watermarks(dev_priv);
6189
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01006190 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006191 ilk_pipe_wm_get_hw_state(crtc);
6192
6193 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
6194 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
6195 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
6196
6197 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00006198 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02006199 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
6200 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
6201 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006202
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006203 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006204 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
6205 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01006206 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006207 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
6208 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006209
6210 hw->enable_fbc_wm =
6211 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
6212}
6213
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006214/**
6215 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00006216 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006217 *
6218 * Calculate watermark values for the various WM regs based on current mode
6219 * and plane configuration.
6220 *
6221 * There are several cases to deal with here:
6222 * - normal (i.e. non-self-refresh)
6223 * - self-refresh (SR) mode
6224 * - lines are large relative to FIFO size (buffer can hold up to 2)
6225 * - lines are small relative to FIFO size (buffer can hold more than 2
6226 * lines), so need to account for TLB latency
6227 *
6228 * The normal calculation is:
6229 * watermark = dotclock * bytes per pixel * latency
6230 * where latency is platform & configuration dependent (we assume pessimal
6231 * values here).
6232 *
6233 * The SR calculation is:
6234 * watermark = (trunc(latency/line time)+1) * surface width *
6235 * bytes per pixel
6236 * where
6237 * line time = htotal / dotclock
6238 * surface width = hdisplay for normal plane and 64 for cursor
6239 * and latency is assumed to be high, as above.
6240 *
6241 * The final value programmed to the register should always be rounded up,
6242 * and include an extra 2 entries to account for clock crossings.
6243 *
6244 * We don't use the sprite, so we can ignore that. And on Crestline we have
6245 * to set the non-SR watermarks to 8.
6246 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02006247void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006248{
Ville Syrjälä432081b2016-10-31 22:37:03 +02006249 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006250
6251 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006252 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006253}
6254
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306255void intel_enable_ipc(struct drm_i915_private *dev_priv)
6256{
6257 u32 val;
6258
José Roberto de Souzafd847b82018-09-18 13:47:11 -07006259 if (!HAS_IPC(dev_priv))
6260 return;
6261
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306262 val = I915_READ(DISP_ARB_CTL2);
6263
6264 if (dev_priv->ipc_enabled)
6265 val |= DISP_IPC_ENABLE;
6266 else
6267 val &= ~DISP_IPC_ENABLE;
6268
6269 I915_WRITE(DISP_ARB_CTL2, val);
6270}
6271
6272void intel_init_ipc(struct drm_i915_private *dev_priv)
6273{
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306274 if (!HAS_IPC(dev_priv))
6275 return;
6276
José Roberto de Souzac9b818d2018-09-18 13:47:13 -07006277 /* Display WA #1141: SKL:all KBL:all CFL */
6278 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
6279 dev_priv->ipc_enabled = dev_priv->dram_info.symmetric_memory;
6280 else
6281 dev_priv->ipc_enabled = true;
6282
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306283 intel_enable_ipc(dev_priv);
6284}
6285
Jani Nikulae2828912016-01-18 09:19:47 +02006286/*
Daniel Vetter92703882012-08-09 16:46:01 +02006287 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02006288 */
6289DEFINE_SPINLOCK(mchdev_lock);
6290
6291/* Global for IPS driver to get at the current i915 device. Protected by
6292 * mchdev_lock. */
6293static struct drm_i915_private *i915_mch_dev;
6294
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006295bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006296{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006297 u16 rgvswctl;
6298
Chris Wilson67520412017-03-02 13:28:01 +00006299 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02006300
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006301 rgvswctl = I915_READ16(MEMSWCTL);
6302 if (rgvswctl & MEMCTL_CMD_STS) {
6303 DRM_DEBUG("gpu busy, RCS change rejected\n");
6304 return false; /* still busy with another command */
6305 }
6306
6307 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6308 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6309 I915_WRITE16(MEMSWCTL, rgvswctl);
6310 POSTING_READ16(MEMSWCTL);
6311
6312 rgvswctl |= MEMCTL_CMD_STS;
6313 I915_WRITE16(MEMSWCTL, rgvswctl);
6314
6315 return true;
6316}
6317
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006318static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006319{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006320 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006321 u8 fmax, fmin, fstart, vstart;
6322
Daniel Vetter92703882012-08-09 16:46:01 +02006323 spin_lock_irq(&mchdev_lock);
6324
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006325 rgvmodectl = I915_READ(MEMMODECTL);
6326
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006327 /* Enable temp reporting */
6328 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6329 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6330
6331 /* 100ms RC evaluation intervals */
6332 I915_WRITE(RCUPEI, 100000);
6333 I915_WRITE(RCDNEI, 100000);
6334
6335 /* Set max/min thresholds to 90ms and 80ms respectively */
6336 I915_WRITE(RCBMAXAVG, 90000);
6337 I915_WRITE(RCBMINAVG, 80000);
6338
6339 I915_WRITE(MEMIHYST, 1);
6340
6341 /* Set up min, max, and cur for interrupt handling */
6342 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6343 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6344 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6345 MEMMODE_FSTART_SHIFT;
6346
Ville Syrjälä616847e2015-09-18 20:03:19 +03006347 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006348 PXVFREQ_PX_SHIFT;
6349
Daniel Vetter20e4d402012-08-08 23:35:39 +02006350 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
6351 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006352
Daniel Vetter20e4d402012-08-08 23:35:39 +02006353 dev_priv->ips.max_delay = fstart;
6354 dev_priv->ips.min_delay = fmin;
6355 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006356
6357 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6358 fmax, fmin, fstart);
6359
6360 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6361
6362 /*
6363 * Interrupts will be enabled in ironlake_irq_postinstall
6364 */
6365
6366 I915_WRITE(VIDSTART, vstart);
6367 POSTING_READ(VIDSTART);
6368
6369 rgvmodectl |= MEMMODE_SWMODE_EN;
6370 I915_WRITE(MEMMODECTL, rgvmodectl);
6371
Daniel Vetter92703882012-08-09 16:46:01 +02006372 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006373 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006374 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006375
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006376 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006377
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006378 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
6379 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006380 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006381 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006382 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02006383
6384 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006385}
6386
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006387static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006388{
Daniel Vetter92703882012-08-09 16:46:01 +02006389 u16 rgvswctl;
6390
6391 spin_lock_irq(&mchdev_lock);
6392
6393 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006394
6395 /* Ack interrupts, disable EFC interrupt */
6396 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6397 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6398 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6399 I915_WRITE(DEIIR, DE_PCU_EVENT);
6400 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6401
6402 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006403 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006404 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006405 rgvswctl |= MEMCTL_CMD_STS;
6406 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006407 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006408
Daniel Vetter92703882012-08-09 16:46:01 +02006409 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006410}
6411
Daniel Vetteracbe9472012-07-26 11:50:05 +02006412/* There's a funny hw issue where the hw returns all 0 when reading from
6413 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
6414 * ourselves, instead of doing a rmw cycle (which might result in us clearing
6415 * all limits and the gpu stuck at whatever frequency it is at atm).
6416 */
Akash Goel74ef1172015-03-06 11:07:19 +05306417static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006418{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006419 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006420 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006421
Daniel Vetter20b46e52012-07-26 11:16:14 +02006422 /* Only set the down limit when we've reached the lowest level to avoid
6423 * getting more interrupts, otherwise leave this clear. This prevents a
6424 * race in the hw when coming out of rc6: There's a tiny window where
6425 * the hw runs at the minimal clock before selecting the desired
6426 * frequency, if the down threshold expires in that window we will not
6427 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006428 if (INTEL_GEN(dev_priv) >= 9) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006429 limits = (rps->max_freq_softlimit) << 23;
6430 if (val <= rps->min_freq_softlimit)
6431 limits |= (rps->min_freq_softlimit) << 14;
Akash Goel74ef1172015-03-06 11:07:19 +05306432 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006433 limits = rps->max_freq_softlimit << 24;
6434 if (val <= rps->min_freq_softlimit)
6435 limits |= rps->min_freq_softlimit << 16;
Akash Goel74ef1172015-03-06 11:07:19 +05306436 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02006437
6438 return limits;
6439}
6440
Chris Wilson60548c52018-07-31 14:26:29 +01006441static void rps_set_power(struct drm_i915_private *dev_priv, int new_power)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006442{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006443 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goel8a586432015-03-06 11:07:18 +05306444 u32 threshold_up = 0, threshold_down = 0; /* in % */
6445 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006446
Chris Wilson60548c52018-07-31 14:26:29 +01006447 lockdep_assert_held(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006448
Chris Wilson60548c52018-07-31 14:26:29 +01006449 if (new_power == rps->power.mode)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006450 return;
6451
6452 /* Note the units here are not exactly 1us, but 1280ns. */
6453 switch (new_power) {
6454 case LOW_POWER:
6455 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05306456 ei_up = 16000;
6457 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006458
6459 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306460 ei_down = 32000;
6461 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006462 break;
6463
6464 case BETWEEN:
6465 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05306466 ei_up = 13000;
6467 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006468
6469 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306470 ei_down = 32000;
6471 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006472 break;
6473
6474 case HIGH_POWER:
6475 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05306476 ei_up = 10000;
6477 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006478
6479 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306480 ei_down = 32000;
6481 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006482 break;
6483 }
6484
Mika Kuoppala6067a272017-02-15 15:52:59 +02006485 /* When byt can survive without system hang with dynamic
6486 * sw freq adjustments, this restriction can be lifted.
6487 */
6488 if (IS_VALLEYVIEW(dev_priv))
6489 goto skip_hw_write;
6490
Akash Goel8a586432015-03-06 11:07:18 +05306491 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006492 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05306493 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006494 GT_INTERVAL_FROM_US(dev_priv,
6495 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306496
6497 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006498 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05306499 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006500 GT_INTERVAL_FROM_US(dev_priv,
6501 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306502
Chris Wilsona72b5622016-07-02 15:35:59 +01006503 I915_WRITE(GEN6_RP_CONTROL,
6504 GEN6_RP_MEDIA_TURBO |
6505 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6506 GEN6_RP_MEDIA_IS_GFX |
6507 GEN6_RP_ENABLE |
6508 GEN6_RP_UP_BUSY_AVG |
6509 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05306510
Mika Kuoppala6067a272017-02-15 15:52:59 +02006511skip_hw_write:
Chris Wilson60548c52018-07-31 14:26:29 +01006512 rps->power.mode = new_power;
6513 rps->power.up_threshold = threshold_up;
6514 rps->power.down_threshold = threshold_down;
6515}
6516
6517static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
6518{
6519 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6520 int new_power;
6521
6522 new_power = rps->power.mode;
6523 switch (rps->power.mode) {
6524 case LOW_POWER:
6525 if (val > rps->efficient_freq + 1 &&
6526 val > rps->cur_freq)
6527 new_power = BETWEEN;
6528 break;
6529
6530 case BETWEEN:
6531 if (val <= rps->efficient_freq &&
6532 val < rps->cur_freq)
6533 new_power = LOW_POWER;
6534 else if (val >= rps->rp0_freq &&
6535 val > rps->cur_freq)
6536 new_power = HIGH_POWER;
6537 break;
6538
6539 case HIGH_POWER:
6540 if (val < (rps->rp1_freq + rps->rp0_freq) >> 1 &&
6541 val < rps->cur_freq)
6542 new_power = BETWEEN;
6543 break;
6544 }
6545 /* Max/min bins are special */
6546 if (val <= rps->min_freq_softlimit)
6547 new_power = LOW_POWER;
6548 if (val >= rps->max_freq_softlimit)
6549 new_power = HIGH_POWER;
6550
6551 mutex_lock(&rps->power.mutex);
6552 if (rps->power.interactive)
6553 new_power = HIGH_POWER;
6554 rps_set_power(dev_priv, new_power);
6555 mutex_unlock(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006556}
6557
Chris Wilson60548c52018-07-31 14:26:29 +01006558void intel_rps_mark_interactive(struct drm_i915_private *i915, bool interactive)
6559{
6560 struct intel_rps *rps = &i915->gt_pm.rps;
6561
6562 if (INTEL_GEN(i915) < 6)
6563 return;
6564
6565 mutex_lock(&rps->power.mutex);
6566 if (interactive) {
6567 if (!rps->power.interactive++ && READ_ONCE(i915->gt.awake))
6568 rps_set_power(i915, HIGH_POWER);
6569 } else {
6570 GEM_BUG_ON(!rps->power.interactive);
6571 rps->power.interactive--;
6572 }
6573 mutex_unlock(&rps->power.mutex);
6574}
6575
Chris Wilson2876ce72014-03-28 08:03:34 +00006576static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6577{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006578 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson2876ce72014-03-28 08:03:34 +00006579 u32 mask = 0;
6580
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006581 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006582 if (val > rps->min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006583 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006584 if (val < rps->max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00006585 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00006586
Chris Wilson7b3c29f2014-07-10 20:31:19 +01006587 mask &= dev_priv->pm_rps_events;
6588
Imre Deak59d02a12014-12-19 19:33:26 +02006589 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00006590}
6591
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006592/* gen6_set_rps is called to update the frequency request, but should also be
6593 * called when the range (min_delay and max_delay) is modified so that we can
6594 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006595static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02006596{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006597 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6598
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006599 /* min/max delay may still have been modified so be sure to
6600 * write the limits value.
6601 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006602 if (val != rps->cur_freq) {
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006603 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006604
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006605 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05306606 I915_WRITE(GEN6_RPNSWREQ,
6607 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01006608 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006609 I915_WRITE(GEN6_RPNSWREQ,
6610 HSW_FREQUENCY(val));
6611 else
6612 I915_WRITE(GEN6_RPNSWREQ,
6613 GEN6_FREQUENCY(val) |
6614 GEN6_OFFSET(0) |
6615 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006616 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006617
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006618 /* Make sure we continue to get interrupts
6619 * until we hit the minimum or maximum frequencies.
6620 */
Akash Goel74ef1172015-03-06 11:07:19 +05306621 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006622 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006623
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006624 rps->cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006625 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006626
6627 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006628}
6629
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006630static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006631{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006632 int err;
6633
Chris Wilsondc979972016-05-10 14:10:04 +01006634 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006635 "Odd GPU freq value\n"))
6636 val &= ~1;
6637
Deepak Scd25dd52015-07-10 18:31:40 +05306638 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6639
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006640 if (val != dev_priv->gt_pm.rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006641 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
6642 if (err)
6643 return err;
6644
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006645 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006646 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006647
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006648 dev_priv->gt_pm.rps.cur_freq = val;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006649 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006650
6651 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006652}
6653
Deepak Sa7f6e232015-05-09 18:04:44 +05306654/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306655 *
6656 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306657 * 1. Forcewake Media well.
6658 * 2. Request idle freq.
6659 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306660*/
6661static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6662{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006663 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6664 u32 val = rps->idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006665 int err;
Deepak S5549d252014-06-28 11:26:11 +05306666
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006667 if (rps->cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306668 return;
6669
Chris Wilsonc9efef72017-01-02 15:28:45 +00006670 /* The punit delays the write of the frequency and voltage until it
6671 * determines the GPU is awake. During normal usage we don't want to
6672 * waste power changing the frequency if the GPU is sleeping (rc6).
6673 * However, the GPU and driver is now idle and we do not want to delay
6674 * switching to minimum voltage (reducing power whilst idle) as we do
6675 * not expect to be woken in the near future and so must flush the
6676 * change by waking the device.
6677 *
6678 * We choose to take the media powerwell (either would do to trick the
6679 * punit into committing the voltage change) as that takes a lot less
6680 * power than the render powerwell.
6681 */
Deepak Sa7f6e232015-05-09 18:04:44 +05306682 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006683 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05306684 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006685
6686 if (err)
6687 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306688}
6689
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006690void gen6_rps_busy(struct drm_i915_private *dev_priv)
6691{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006692 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6693
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006694 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006695 if (rps->enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006696 u8 freq;
6697
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006698 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006699 gen6_rps_reset_ei(dev_priv);
6700 I915_WRITE(GEN6_PMINTRMSK,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006701 gen6_rps_pm_mask(dev_priv, rps->cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006702
Chris Wilsonc33d2472016-07-04 08:08:36 +01006703 gen6_enable_rps_interrupts(dev_priv);
6704
Chris Wilsonbd648182017-02-10 15:03:48 +00006705 /* Use the user's desired frequency as a guide, but for better
6706 * performance, jump directly to RPe as our starting frequency.
6707 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006708 freq = max(rps->cur_freq,
6709 rps->efficient_freq);
Chris Wilsonbd648182017-02-10 15:03:48 +00006710
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006711 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006712 clamp(freq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006713 rps->min_freq_softlimit,
6714 rps->max_freq_softlimit)))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006715 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006716 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006717 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006718}
6719
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006720void gen6_rps_idle(struct drm_i915_private *dev_priv)
6721{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006722 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6723
Chris Wilsonc33d2472016-07-04 08:08:36 +01006724 /* Flush our bottom-half so that it does not race with us
6725 * setting the idle frequency and so that it is bounded by
6726 * our rpm wakeref. And then disable the interrupts to stop any
6727 * futher RPS reclocking whilst we are asleep.
6728 */
6729 gen6_disable_rps_interrupts(dev_priv);
6730
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006731 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006732 if (rps->enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006733 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306734 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006735 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006736 gen6_set_rps(dev_priv, rps->idle_freq);
6737 rps->last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006738 I915_WRITE(GEN6_PMINTRMSK,
6739 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006740 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006741 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006742}
6743
Chris Wilsone61e0f52018-02-21 09:56:36 +00006744void gen6_rps_boost(struct i915_request *rq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006745 struct intel_rps_client *rps_client)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006746{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006747 struct intel_rps *rps = &rq->i915->gt_pm.rps;
Chris Wilson74d290f2017-08-17 13:37:06 +01006748 unsigned long flags;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006749 bool boost;
6750
Chris Wilson8d3afd72015-05-21 21:01:47 +01006751 /* This is intentionally racy! We peek at the state here, then
6752 * validate inside the RPS worker.
6753 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006754 if (!rps->enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006755 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006756
Chris Wilson253a2812018-02-06 14:31:37 +00006757 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
6758 return;
6759
Chris Wilsone61e0f52018-02-21 09:56:36 +00006760 /* Serializes with i915_request_retire() */
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006761 boost = false;
Chris Wilson74d290f2017-08-17 13:37:06 +01006762 spin_lock_irqsave(&rq->lock, flags);
Chris Wilson253a2812018-02-06 14:31:37 +00006763 if (!rq->waitboost && !dma_fence_is_signaled_locked(&rq->fence)) {
6764 boost = !atomic_fetch_inc(&rps->num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006765 rq->waitboost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006766 }
Chris Wilson74d290f2017-08-17 13:37:06 +01006767 spin_unlock_irqrestore(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006768 if (!boost)
6769 return;
6770
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006771 if (READ_ONCE(rps->cur_freq) < rps->boost_freq)
6772 schedule_work(&rps->work);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006773
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006774 atomic_inc(rps_client ? &rps_client->boosts : &rps->boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006775}
6776
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006777int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006778{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006779 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006780 int err;
6781
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006782 lockdep_assert_held(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006783 GEM_BUG_ON(val > rps->max_freq);
6784 GEM_BUG_ON(val < rps->min_freq);
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006785
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006786 if (!rps->enabled) {
6787 rps->cur_freq = val;
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006788 return 0;
6789 }
6790
Chris Wilsondc979972016-05-10 14:10:04 +01006791 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006792 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006793 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006794 err = gen6_set_rps(dev_priv, val);
6795
6796 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006797}
6798
Chris Wilsondc979972016-05-10 14:10:04 +01006799static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006800{
Zhe Wang20e49362014-11-04 17:07:05 +00006801 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006802 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006803}
6804
Chris Wilsondc979972016-05-10 14:10:04 +01006805static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306806{
Akash Goel2030d682016-04-23 00:05:45 +05306807 I915_WRITE(GEN6_RP_CONTROL, 0);
6808}
6809
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006810static void gen6_disable_rc6(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006811{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006812 I915_WRITE(GEN6_RC_CONTROL, 0);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006813}
6814
6815static void gen6_disable_rps(struct drm_i915_private *dev_priv)
6816{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006817 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306818 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006819}
6820
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006821static void cherryview_disable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306822{
Deepak S38807742014-05-23 21:00:15 +05306823 I915_WRITE(GEN6_RC_CONTROL, 0);
6824}
6825
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006826static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
6827{
6828 I915_WRITE(GEN6_RP_CONTROL, 0);
6829}
6830
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006831static void valleyview_disable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006832{
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006833 /* We're doing forcewake before Disabling RC6,
Deepak S98a2e5f2014-08-18 10:35:27 -07006834 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006835 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006836
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006837 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006838
Mika Kuoppala59bad942015-01-16 11:34:40 +02006839 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006840}
6841
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006842static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
6843{
6844 I915_WRITE(GEN6_RP_CONTROL, 0);
6845}
6846
Chris Wilsondc979972016-05-10 14:10:04 +01006847static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306848{
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306849 bool enable_rc6 = true;
6850 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006851 u32 rc_ctl;
6852 int rc_sw_target;
6853
6854 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6855 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6856 RC_SW_TARGET_STATE_SHIFT;
6857 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6858 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6859 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6860 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6861 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306862
6863 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006864 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306865 enable_rc6 = false;
6866 }
6867
6868 /*
6869 * The exact context size is not known for BXT, so assume a page size
6870 * for this check.
6871 */
6872 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Matthew Auld17a05342017-12-11 15:18:19 +00006873 if (!((rc6_ctx_base >= dev_priv->dsm_reserved.start) &&
6874 (rc6_ctx_base + PAGE_SIZE < dev_priv->dsm_reserved.end))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006875 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306876 enable_rc6 = false;
6877 }
6878
6879 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6880 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6881 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6882 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006883 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306884 enable_rc6 = false;
6885 }
6886
Imre Deakfc619842016-06-29 19:13:55 +03006887 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6888 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6889 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6890 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6891 enable_rc6 = false;
6892 }
6893
6894 if (!I915_READ(GEN6_GFXPAUSE)) {
6895 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
6896 enable_rc6 = false;
6897 }
6898
6899 if (!I915_READ(GEN8_MISC_CTRL0)) {
6900 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306901 enable_rc6 = false;
6902 }
6903
6904 return enable_rc6;
6905}
6906
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006907static bool sanitize_rc6(struct drm_i915_private *i915)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006908{
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006909 struct intel_device_info *info = mkwrite_device_info(i915);
Imre Deake6069ca2014-04-18 16:01:02 +03006910
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006911 /* Powersaving is controlled by the host when inside a VM */
6912 if (intel_vgpu_active(i915))
6913 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306914
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006915 if (info->has_rc6 &&
6916 IS_GEN9_LP(i915) && !bxt_check_bios_rc6_setup(i915)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306917 DRM_INFO("RC6 disabled by BIOS\n");
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006918 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306919 }
6920
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006921 /*
6922 * We assume that we do not have any deep rc6 levels if we don't have
6923 * have the previous rc6 level supported, i.e. we use HAS_RC6()
6924 * as the initial coarse check for rc6 in general, moving on to
6925 * progressively finer/deeper levels.
6926 */
6927 if (!info->has_rc6 && info->has_rc6p)
6928 info->has_rc6p = 0;
Imre Deake6069ca2014-04-18 16:01:02 +03006929
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006930 return info->has_rc6;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006931}
6932
Chris Wilsondc979972016-05-10 14:10:04 +01006933static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03006934{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006935 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6936
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006937 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006938
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006939 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006940 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006941 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006942 rps->rp0_freq = (rp_state_cap >> 16) & 0xff;
6943 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6944 rps->min_freq = (rp_state_cap >> 0) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006945 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006946 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006947 rps->rp0_freq = (rp_state_cap >> 0) & 0xff;
6948 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6949 rps->min_freq = (rp_state_cap >> 16) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006950 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006951 /* hw_max = RP0 until we check for overclocking */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006952 rps->max_freq = rps->rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006953
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006954 rps->efficient_freq = rps->rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006955 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006956 IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006957 u32 ddcc_status = 0;
6958
6959 if (sandybridge_pcode_read(dev_priv,
6960 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
6961 &ddcc_status) == 0)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006962 rps->efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08006963 clamp_t(u8,
6964 ((ddcc_status >> 8) & 0xff),
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006965 rps->min_freq,
6966 rps->max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006967 }
6968
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006969 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goelc5e06882015-06-29 14:50:19 +05306970 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01006971 * the natural hardware unit for SKL
6972 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006973 rps->rp0_freq *= GEN9_FREQ_SCALER;
6974 rps->rp1_freq *= GEN9_FREQ_SCALER;
6975 rps->min_freq *= GEN9_FREQ_SCALER;
6976 rps->max_freq *= GEN9_FREQ_SCALER;
6977 rps->efficient_freq *= GEN9_FREQ_SCALER;
Akash Goelc5e06882015-06-29 14:50:19 +05306978 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006979}
6980
Chris Wilson3a45b052016-07-13 09:10:32 +01006981static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006982 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01006983{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006984 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6985 u8 freq = rps->cur_freq;
Chris Wilson3a45b052016-07-13 09:10:32 +01006986
6987 /* force a reset */
Chris Wilson60548c52018-07-31 14:26:29 +01006988 rps->power.mode = -1;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006989 rps->cur_freq = -1;
Chris Wilson3a45b052016-07-13 09:10:32 +01006990
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006991 if (set(dev_priv, freq))
6992 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01006993}
6994
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006995/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01006996static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006997{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006998 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6999
David Weinehall36fe7782017-11-17 10:01:46 +02007000 /* Program defaults and thresholds for RPS */
7001 if (IS_GEN9(dev_priv))
7002 I915_WRITE(GEN6_RC_VIDEO_FREQ,
7003 GEN9_FREQUENCY(dev_priv->gt_pm.rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007004
Akash Goel0beb0592015-03-06 11:07:20 +05307005 /* 1 second timeout*/
7006 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
7007 GT_INTERVAL_FROM_US(dev_priv, 1000000));
7008
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007009 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007010
Akash Goel0beb0592015-03-06 11:07:20 +05307011 /* Leaning on the below call to gen6_set_rps to program/setup the
7012 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
7013 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01007014 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007015
7016 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7017}
7018
Chris Wilsondc979972016-05-10 14:10:04 +01007019static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007020{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007021 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307022 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007023 u32 rc6_mode;
Zhe Wang20e49362014-11-04 17:07:05 +00007024
7025 /* 1a: Software RC state - RC0 */
7026 I915_WRITE(GEN6_RC_STATE, 0);
7027
7028 /* 1b: Get forcewake during program sequence. Although the driver
7029 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007030 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007031
7032 /* 2a: Disable RC states. */
7033 I915_WRITE(GEN6_RC_CONTROL, 0);
7034
7035 /* 2b: Program RC6 thresholds.*/
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007036 if (INTEL_GEN(dev_priv) >= 10) {
7037 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
7038 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
7039 } else if (IS_SKYLAKE(dev_priv)) {
7040 /*
7041 * WaRsDoubleRc6WrlWithCoarsePowerGating:skl Doubling WRL only
7042 * when CPG is enabled
7043 */
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05307044 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007045 } else {
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05307046 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007047 }
7048
Zhe Wang20e49362014-11-04 17:07:05 +00007049 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7050 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307051 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007052 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05307053
Dave Gordon1a3d1892016-05-13 15:36:30 +01007054 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05307055 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
7056
Zhe Wang20e49362014-11-04 17:07:05 +00007057 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00007058
Chris Wilsonc1beabc2018-01-22 13:55:41 +00007059 /*
7060 * 2c: Program Coarse Power Gating Policies.
7061 *
7062 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
7063 * use instead is a more conservative estimate for the maximum time
7064 * it takes us to service a CS interrupt and submit a new ELSP - that
7065 * is the time which the GPU is idle waiting for the CPU to select the
7066 * next request to execute. If the idle hysteresis is less than that
7067 * interrupt service latency, the hardware will automatically gate
7068 * the power well and we will then incur the wake up cost on top of
7069 * the service latency. A similar guide from intel_pstate is that we
7070 * do not want the enable hysteresis to less than the wakeup latency.
7071 *
7072 * igt/gem_exec_nop/sequential provides a rough estimate for the
7073 * service latency, and puts it around 10us for Broadwell (and other
7074 * big core) and around 40us for Broxton (and other low power cores).
7075 * [Note that for legacy ringbuffer submission, this is less than 1us!]
7076 * However, the wakeup latency on Broxton is closer to 100us. To be
7077 * conservative, we have to factor in a context switch on top (due
7078 * to ksoftirqd).
7079 */
7080 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
7081 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
Zhe Wang38c23522015-01-20 12:23:04 +00007082
Zhe Wang20e49362014-11-04 17:07:05 +00007083 /* 3a: Enable RC6 */
Chris Wilson1c044f92017-01-25 17:26:01 +00007084 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07007085
7086 /* WaRsUseTimeoutMode:cnl (pre-prod) */
7087 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_C0))
7088 rc6_mode = GEN7_RC_CTL_TO_MODE;
7089 else
7090 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
7091
Chris Wilson1c044f92017-01-25 17:26:01 +00007092 I915_WRITE(GEN6_RC_CONTROL,
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007093 GEN6_RC_CTL_HW_ENABLE |
7094 GEN6_RC_CTL_RC6_ENABLE |
7095 rc6_mode);
Zhe Wang20e49362014-11-04 17:07:05 +00007096
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307097 /*
7098 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Rodrigo Vivid66047e42018-02-22 12:05:35 -08007099 * WaRsDisableCoarsePowerGating:skl,cnl - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307100 */
Chris Wilsondc979972016-05-10 14:10:04 +01007101 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05307102 I915_WRITE(GEN9_PG_ENABLE, 0);
7103 else
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007104 I915_WRITE(GEN9_PG_ENABLE,
7105 GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE);
Zhe Wang38c23522015-01-20 12:23:04 +00007106
Mika Kuoppala59bad942015-01-16 11:34:40 +02007107 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007108}
7109
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007110static void gen8_enable_rc6(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007111{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007112 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307113 enum intel_engine_id id;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007114
7115 /* 1a: Software RC state - RC0 */
7116 I915_WRITE(GEN6_RC_STATE, 0);
7117
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007118 /* 1b: Get forcewake during program sequence. Although the driver
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007119 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007120 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007121
7122 /* 2a: Disable RC states. */
7123 I915_WRITE(GEN6_RC_CONTROL, 0);
7124
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007125 /* 2b: Program RC6 thresholds.*/
7126 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7127 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7128 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307129 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007130 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007131 I915_WRITE(GEN6_RC_SLEEP, 0);
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007132 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007133
7134 /* 3: Enable RC6 */
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007135
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007136 I915_WRITE(GEN6_RC_CONTROL,
7137 GEN6_RC_CTL_HW_ENABLE |
7138 GEN7_RC_CTL_TO_MODE |
7139 GEN6_RC_CTL_RC6_ENABLE);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007140
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007141 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7142}
7143
7144static void gen8_enable_rps(struct drm_i915_private *dev_priv)
7145{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007146 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7147
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007148 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7149
7150 /* 1 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007151 I915_WRITE(GEN6_RPNSWREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007152 HSW_FREQUENCY(rps->rp1_freq));
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007153 I915_WRITE(GEN6_RC_VIDEO_FREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007154 HSW_FREQUENCY(rps->rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02007155 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
7156 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007157
Daniel Vetter7526ed72014-09-29 15:07:19 +02007158 /* Docs recommend 900MHz, and 300 MHz respectively */
7159 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007160 rps->max_freq_softlimit << 24 |
7161 rps->min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007162
Daniel Vetter7526ed72014-09-29 15:07:19 +02007163 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
7164 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
7165 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
7166 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007167
Daniel Vetter7526ed72014-09-29 15:07:19 +02007168 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007169
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007170 /* 2: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02007171 I915_WRITE(GEN6_RP_CONTROL,
7172 GEN6_RP_MEDIA_TURBO |
7173 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7174 GEN6_RP_MEDIA_IS_GFX |
7175 GEN6_RP_ENABLE |
7176 GEN6_RP_UP_BUSY_AVG |
7177 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007178
Chris Wilson3a45b052016-07-13 09:10:32 +01007179 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02007180
Mika Kuoppala59bad942015-01-16 11:34:40 +02007181 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007182}
7183
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007184static void gen6_enable_rc6(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007185{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007186 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307187 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007188 u32 rc6vids, rc6_mask;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007189 u32 gtfifodbg;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00007190 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007191
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007192 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007193
7194 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007195 gtfifodbg = I915_READ(GTFIFODBG);
7196 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007197 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
7198 I915_WRITE(GTFIFODBG, gtfifodbg);
7199 }
7200
Mika Kuoppala59bad942015-01-16 11:34:40 +02007201 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007202
7203 /* disable the counters and set deterministic thresholds */
7204 I915_WRITE(GEN6_RC_CONTROL, 0);
7205
7206 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7207 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7208 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7209 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7210 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7211
Akash Goel3b3f1652016-10-13 22:44:48 +05307212 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007213 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007214
7215 I915_WRITE(GEN6_RC_SLEEP, 0);
7216 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01007217 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07007218 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
7219 else
7220 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08007221 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007222 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7223
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03007224 /* We don't use those on Haswell */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007225 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
7226 if (HAS_RC6p(dev_priv))
7227 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
7228 if (HAS_RC6pp(dev_priv))
7229 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007230 I915_WRITE(GEN6_RC_CONTROL,
7231 rc6_mask |
7232 GEN6_RC_CTL_EI_MODE(1) |
7233 GEN6_RC_CTL_HW_ENABLE);
7234
Ben Widawsky31643d52012-09-26 10:34:01 -07007235 rc6vids = 0;
7236 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01007237 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007238 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01007239 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007240 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
7241 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
7242 rc6vids &= 0xffff00;
7243 rc6vids |= GEN6_ENCODE_RC6_VID(450);
7244 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
7245 if (ret)
7246 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
7247 }
7248
Mika Kuoppala59bad942015-01-16 11:34:40 +02007249 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007250}
7251
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007252static void gen6_enable_rps(struct drm_i915_private *dev_priv)
7253{
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007254 /* Here begins a magic sequence of register writes to enable
7255 * auto-downclocking.
7256 *
7257 * Perhaps there might be some value in exposing these to
7258 * userspace...
7259 */
7260 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7261
7262 /* Power down if completely idle for over 50ms */
7263 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
7264 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7265
7266 reset_rps(dev_priv, gen6_set_rps);
7267
7268 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7269}
7270
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007271static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007272{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007273 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007274 const int min_freq = 15;
7275 const int scaling_factor = 180;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007276 unsigned int gpu_freq;
7277 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05307278 unsigned int max_gpu_freq, min_gpu_freq;
Ben Widawskyeda79642013-10-07 17:15:48 -03007279 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007280
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01007281 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007282
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007283 if (rps->max_freq <= rps->min_freq)
7284 return;
7285
Ben Widawskyeda79642013-10-07 17:15:48 -03007286 policy = cpufreq_cpu_get(0);
7287 if (policy) {
7288 max_ia_freq = policy->cpuinfo.max_freq;
7289 cpufreq_cpu_put(policy);
7290 } else {
7291 /*
7292 * Default to measured freq if none found, PCU will ensure we
7293 * don't go over
7294 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007295 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03007296 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007297
7298 /* Convert from kHz to MHz */
7299 max_ia_freq /= 1000;
7300
Ben Widawsky153b4b952013-10-22 22:05:09 -07007301 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07007302 /* convert DDR frequency from units of 266.6MHz to bandwidth */
7303 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007304
Chris Wilsond586b5f2018-03-08 14:26:48 +00007305 min_gpu_freq = rps->min_freq;
7306 max_gpu_freq = rps->max_freq;
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007307 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307308 /* Convert GT frequency to 50 HZ units */
Chris Wilsond586b5f2018-03-08 14:26:48 +00007309 min_gpu_freq /= GEN9_FREQ_SCALER;
7310 max_gpu_freq /= GEN9_FREQ_SCALER;
Akash Goel4c8c7742015-06-29 14:50:20 +05307311 }
7312
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007313 /*
7314 * For each potential GPU frequency, load a ring frequency we'd like
7315 * to use for memory access. We do this by specifying the IA frequency
7316 * the PCU should use as a reference to determine the ring frequency.
7317 */
Akash Goel4c8c7742015-06-29 14:50:20 +05307318 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007319 const int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007320 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007321
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007322 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307323 /*
7324 * ring_freq = 2 * GT. ring_freq is in 100MHz units
7325 * No floor required for ring frequency on SKL.
7326 */
7327 ring_freq = gpu_freq;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00007328 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07007329 /* max(2 * GT, DDR). NB: GT is 50MHz units */
7330 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01007331 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07007332 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007333 ring_freq = max(min_ring_freq, ring_freq);
7334 /* leave ia_freq as the default, chosen by cpufreq */
7335 } else {
7336 /* On older processors, there is no separate ring
7337 * clock domain, so in order to boost the bandwidth
7338 * of the ring, we need to upclock the CPU (ia_freq).
7339 *
7340 * For GPU frequencies less than 750MHz,
7341 * just use the lowest ring freq.
7342 */
7343 if (gpu_freq < min_freq)
7344 ia_freq = 800;
7345 else
7346 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7347 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7348 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007349
Ben Widawsky42c05262012-09-26 10:34:00 -07007350 sandybridge_pcode_write(dev_priv,
7351 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01007352 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
7353 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
7354 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007355 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007356}
7357
Ville Syrjälä03af2042014-06-28 02:03:53 +03007358static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05307359{
7360 u32 val, rp0;
7361
Jani Nikula5b5929c2015-10-07 11:17:46 +03007362 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05307363
Imre Deak43b67992016-08-31 19:13:02 +03007364 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03007365 case 8:
7366 /* (2 * 4) config */
7367 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
7368 break;
7369 case 12:
7370 /* (2 * 6) config */
7371 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
7372 break;
7373 case 16:
7374 /* (2 * 8) config */
7375 default:
7376 /* Setting (2 * 8) Min RP0 for any other combination */
7377 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
7378 break;
Deepak S095acd52015-01-17 11:05:59 +05307379 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03007380
7381 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
7382
Deepak S2b6b3a02014-05-27 15:59:30 +05307383 return rp0;
7384}
7385
7386static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7387{
7388 u32 val, rpe;
7389
7390 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
7391 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
7392
7393 return rpe;
7394}
7395
Deepak S7707df42014-07-12 18:46:14 +05307396static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
7397{
7398 u32 val, rp1;
7399
Jani Nikula5b5929c2015-10-07 11:17:46 +03007400 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
7401 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
7402
Deepak S7707df42014-07-12 18:46:14 +05307403 return rp1;
7404}
7405
Deepak S96676fe2016-08-12 18:46:41 +05307406static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
7407{
7408 u32 val, rpn;
7409
7410 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
7411 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
7412 FB_GFX_FREQ_FUSE_MASK);
7413
7414 return rpn;
7415}
7416
Deepak Sf8f2b002014-07-10 13:16:21 +05307417static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
7418{
7419 u32 val, rp1;
7420
7421 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
7422
7423 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
7424
7425 return rp1;
7426}
7427
Ville Syrjälä03af2042014-06-28 02:03:53 +03007428static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007429{
7430 u32 val, rp0;
7431
Jani Nikula64936252013-05-22 15:36:20 +03007432 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007433
7434 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
7435 /* Clamp to max */
7436 rp0 = min_t(u32, rp0, 0xea);
7437
7438 return rp0;
7439}
7440
7441static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7442{
7443 u32 val, rpe;
7444
Jani Nikula64936252013-05-22 15:36:20 +03007445 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007446 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03007447 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007448 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
7449
7450 return rpe;
7451}
7452
Ville Syrjälä03af2042014-06-28 02:03:53 +03007453static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007454{
Imre Deak36146032014-12-04 18:39:35 +02007455 u32 val;
7456
7457 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
7458 /*
7459 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
7460 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
7461 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
7462 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
7463 * to make sure it matches what Punit accepts.
7464 */
7465 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007466}
7467
Imre Deakae484342014-03-31 15:10:44 +03007468/* Check that the pctx buffer wasn't move under us. */
7469static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
7470{
7471 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7472
Matthew Auld77894222017-12-11 15:18:18 +00007473 WARN_ON(pctx_addr != dev_priv->dsm.start +
Imre Deakae484342014-03-31 15:10:44 +03007474 dev_priv->vlv_pctx->stolen->start);
7475}
7476
Deepak S38807742014-05-23 21:00:15 +05307477
7478/* Check that the pcbr address is not empty. */
7479static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
7480{
7481 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7482
7483 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
7484}
7485
Chris Wilsondc979972016-05-10 14:10:04 +01007486static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307487{
Matthew Auldb7128ef2017-12-11 15:18:22 +00007488 resource_size_t pctx_paddr, paddr;
7489 resource_size_t pctx_size = 32*1024;
Deepak S38807742014-05-23 21:00:15 +05307490 u32 pcbr;
Deepak S38807742014-05-23 21:00:15 +05307491
Deepak S38807742014-05-23 21:00:15 +05307492 pcbr = I915_READ(VLV_PCBR);
7493 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007494 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Matthew Auld77894222017-12-11 15:18:18 +00007495 paddr = dev_priv->dsm.end + 1 - pctx_size;
7496 GEM_BUG_ON(paddr > U32_MAX);
Deepak S38807742014-05-23 21:00:15 +05307497
7498 pctx_paddr = (paddr & (~4095));
7499 I915_WRITE(VLV_PCBR, pctx_paddr);
7500 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007501
7502 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05307503}
7504
Chris Wilsondc979972016-05-10 14:10:04 +01007505static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007506{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007507 struct drm_i915_gem_object *pctx;
Matthew Auldb7128ef2017-12-11 15:18:22 +00007508 resource_size_t pctx_paddr;
7509 resource_size_t pctx_size = 24*1024;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007510 u32 pcbr;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007511
7512 pcbr = I915_READ(VLV_PCBR);
7513 if (pcbr) {
7514 /* BIOS set it up already, grab the pre-alloc'd space */
Matthew Auldb7128ef2017-12-11 15:18:22 +00007515 resource_size_t pcbr_offset;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007516
Matthew Auld77894222017-12-11 15:18:18 +00007517 pcbr_offset = (pcbr & (~4095)) - dev_priv->dsm.start;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007518 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007519 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02007520 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007521 pctx_size);
7522 goto out;
7523 }
7524
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007525 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
7526
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007527 /*
7528 * From the Gunit register HAS:
7529 * The Gfx driver is expected to program this register and ensure
7530 * proper allocation within Gfx stolen memory. For example, this
7531 * register should be programmed such than the PCBR range does not
7532 * overlap with other ranges, such as the frame buffer, protected
7533 * memory, or any other relevant ranges.
7534 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007535 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007536 if (!pctx) {
7537 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00007538 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007539 }
7540
Matthew Auld77894222017-12-11 15:18:18 +00007541 GEM_BUG_ON(range_overflows_t(u64,
7542 dev_priv->dsm.start,
7543 pctx->stolen->start,
7544 U32_MAX));
7545 pctx_paddr = dev_priv->dsm.start + pctx->stolen->start;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007546 I915_WRITE(VLV_PCBR, pctx_paddr);
7547
7548out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007549 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007550 dev_priv->vlv_pctx = pctx;
7551}
7552
Chris Wilsondc979972016-05-10 14:10:04 +01007553static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007554{
Chris Wilson818fed42018-07-12 11:54:54 +01007555 struct drm_i915_gem_object *pctx;
Imre Deakae484342014-03-31 15:10:44 +03007556
Chris Wilson818fed42018-07-12 11:54:54 +01007557 pctx = fetch_and_zero(&dev_priv->vlv_pctx);
7558 if (pctx)
7559 i915_gem_object_put(pctx);
Imre Deakae484342014-03-31 15:10:44 +03007560}
7561
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007562static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
7563{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007564 dev_priv->gt_pm.rps.gpll_ref_freq =
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007565 vlv_get_cck_clock(dev_priv, "GPLL ref",
7566 CCK_GPLL_CLOCK_CONTROL,
7567 dev_priv->czclk_freq);
7568
7569 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007570 dev_priv->gt_pm.rps.gpll_ref_freq);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007571}
7572
Chris Wilsondc979972016-05-10 14:10:04 +01007573static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007574{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007575 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007576 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03007577
Chris Wilsondc979972016-05-10 14:10:04 +01007578 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007579
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007580 vlv_init_gpll_ref_freq(dev_priv);
7581
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007582 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7583 switch ((val >> 6) & 3) {
7584 case 0:
7585 case 1:
7586 dev_priv->mem_freq = 800;
7587 break;
7588 case 2:
7589 dev_priv->mem_freq = 1066;
7590 break;
7591 case 3:
7592 dev_priv->mem_freq = 1333;
7593 break;
7594 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007595 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007596
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007597 rps->max_freq = valleyview_rps_max_freq(dev_priv);
7598 rps->rp0_freq = rps->max_freq;
Imre Deak4e805192014-04-14 20:24:41 +03007599 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007600 intel_gpu_freq(dev_priv, rps->max_freq),
7601 rps->max_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007602
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007603 rps->efficient_freq = valleyview_rps_rpe_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007604 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007605 intel_gpu_freq(dev_priv, rps->efficient_freq),
7606 rps->efficient_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007607
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007608 rps->rp1_freq = valleyview_rps_guar_freq(dev_priv);
Deepak Sf8f2b002014-07-10 13:16:21 +05307609 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007610 intel_gpu_freq(dev_priv, rps->rp1_freq),
7611 rps->rp1_freq);
Deepak Sf8f2b002014-07-10 13:16:21 +05307612
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007613 rps->min_freq = valleyview_rps_min_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007614 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007615 intel_gpu_freq(dev_priv, rps->min_freq),
7616 rps->min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007617}
7618
Chris Wilsondc979972016-05-10 14:10:04 +01007619static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307620{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007621 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007622 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05307623
Chris Wilsondc979972016-05-10 14:10:04 +01007624 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307625
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007626 vlv_init_gpll_ref_freq(dev_priv);
7627
Ville Syrjäläa5805162015-05-26 20:42:30 +03007628 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007629 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007630 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007631
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007632 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007633 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007634 dev_priv->mem_freq = 2000;
7635 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007636 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007637 dev_priv->mem_freq = 1600;
7638 break;
7639 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007640 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007641
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007642 rps->max_freq = cherryview_rps_max_freq(dev_priv);
7643 rps->rp0_freq = rps->max_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05307644 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007645 intel_gpu_freq(dev_priv, rps->max_freq),
7646 rps->max_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307647
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007648 rps->efficient_freq = cherryview_rps_rpe_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307649 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007650 intel_gpu_freq(dev_priv, rps->efficient_freq),
7651 rps->efficient_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307652
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007653 rps->rp1_freq = cherryview_rps_guar_freq(dev_priv);
Deepak S7707df42014-07-12 18:46:14 +05307654 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007655 intel_gpu_freq(dev_priv, rps->rp1_freq),
7656 rps->rp1_freq);
Deepak S7707df42014-07-12 18:46:14 +05307657
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007658 rps->min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307659 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007660 intel_gpu_freq(dev_priv, rps->min_freq),
7661 rps->min_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307662
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007663 WARN_ONCE((rps->max_freq | rps->efficient_freq | rps->rp1_freq |
7664 rps->min_freq) & 1,
Ville Syrjälä1c147622014-08-18 14:42:43 +03007665 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307666}
7667
Chris Wilsondc979972016-05-10 14:10:04 +01007668static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007669{
Chris Wilsondc979972016-05-10 14:10:04 +01007670 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007671}
7672
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007673static void cherryview_enable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307674{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007675 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307676 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007677 u32 gtfifodbg, rc6_mode, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307678
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007679 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7680 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307681 if (gtfifodbg) {
7682 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7683 gtfifodbg);
7684 I915_WRITE(GTFIFODBG, gtfifodbg);
7685 }
7686
7687 cherryview_check_pctx(dev_priv);
7688
7689 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7690 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007691 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307692
Ville Syrjälä160614a2015-01-19 13:50:47 +02007693 /* Disable RC states. */
7694 I915_WRITE(GEN6_RC_CONTROL, 0);
7695
Deepak S38807742014-05-23 21:00:15 +05307696 /* 2a: Program RC6 thresholds.*/
7697 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7698 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7699 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7700
Akash Goel3b3f1652016-10-13 22:44:48 +05307701 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007702 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307703 I915_WRITE(GEN6_RC_SLEEP, 0);
7704
Deepak Sf4f71c72015-03-28 15:23:35 +05307705 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7706 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307707
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007708 /* Allows RC6 residency counter to work */
Deepak S38807742014-05-23 21:00:15 +05307709 I915_WRITE(VLV_COUNTER_CONTROL,
7710 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7711 VLV_MEDIA_RC6_COUNT_EN |
7712 VLV_RENDER_RC6_COUNT_EN));
7713
7714 /* For now we assume BIOS is allocating and populating the PCBR */
7715 pcbr = I915_READ(VLV_PCBR);
7716
Deepak S38807742014-05-23 21:00:15 +05307717 /* 3: Enable RC6 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007718 rc6_mode = 0;
7719 if (pcbr >> VLV_PCBR_ADDR_SHIFT)
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007720 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307721 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7722
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007723 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7724}
7725
7726static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
7727{
7728 u32 val;
7729
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007730 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7731
7732 /* 1: Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007733 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307734 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7735 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7736 I915_WRITE(GEN6_RP_UP_EI, 66000);
7737 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7738
7739 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7740
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007741 /* 2: Enable RPS */
Deepak S2b6b3a02014-05-27 15:59:30 +05307742 I915_WRITE(GEN6_RP_CONTROL,
7743 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007744 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307745 GEN6_RP_ENABLE |
7746 GEN6_RP_UP_BUSY_AVG |
7747 GEN6_RP_DOWN_IDLE_AVG);
7748
Deepak S3ef62342015-04-29 08:36:24 +05307749 /* Setting Fixed Bias */
7750 val = VLV_OVERRIDE_EN |
7751 VLV_SOC_TDP_EN |
7752 CHV_BIAS_CPU_50_SOC_50;
7753 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7754
Deepak S2b6b3a02014-05-27 15:59:30 +05307755 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7756
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007757 /* RPS code assumes GPLL is used */
7758 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7759
Jani Nikula742f4912015-09-03 11:16:09 +03007760 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307761 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7762
Chris Wilson3a45b052016-07-13 09:10:32 +01007763 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307764
Mika Kuoppala59bad942015-01-16 11:34:40 +02007765 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307766}
7767
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007768static void valleyview_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007769{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007770 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307771 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007772 u32 gtfifodbg;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007773
Imre Deakae484342014-03-31 15:10:44 +03007774 valleyview_check_pctx(dev_priv);
7775
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007776 gtfifodbg = I915_READ(GTFIFODBG);
7777 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007778 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7779 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007780 I915_WRITE(GTFIFODBG, gtfifodbg);
7781 }
7782
Mika Kuoppala59bad942015-01-16 11:34:40 +02007783 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007784
Ville Syrjälä160614a2015-01-19 13:50:47 +02007785 /* Disable RC states. */
7786 I915_WRITE(GEN6_RC_CONTROL, 0);
7787
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007788 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7789 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7790 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7791
7792 for_each_engine(engine, dev_priv, id)
7793 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7794
7795 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
7796
7797 /* Allows RC6 residency counter to work */
7798 I915_WRITE(VLV_COUNTER_CONTROL,
7799 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7800 VLV_MEDIA_RC0_COUNT_EN |
7801 VLV_RENDER_RC0_COUNT_EN |
7802 VLV_MEDIA_RC6_COUNT_EN |
7803 VLV_RENDER_RC6_COUNT_EN));
7804
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007805 I915_WRITE(GEN6_RC_CONTROL,
7806 GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007807
7808 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7809}
7810
7811static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
7812{
7813 u32 val;
7814
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007815 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7816
Ville Syrjäläcad725f2015-01-19 13:50:48 +02007817 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007818 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7819 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7820 I915_WRITE(GEN6_RP_UP_EI, 66000);
7821 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7822
7823 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7824
7825 I915_WRITE(GEN6_RP_CONTROL,
7826 GEN6_RP_MEDIA_TURBO |
7827 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7828 GEN6_RP_MEDIA_IS_GFX |
7829 GEN6_RP_ENABLE |
7830 GEN6_RP_UP_BUSY_AVG |
7831 GEN6_RP_DOWN_IDLE_CONT);
7832
Deepak S3ef62342015-04-29 08:36:24 +05307833 /* Setting Fixed Bias */
7834 val = VLV_OVERRIDE_EN |
7835 VLV_SOC_TDP_EN |
7836 VLV_BIAS_CPU_125_SOC_875;
7837 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7838
Jani Nikula64936252013-05-22 15:36:20 +03007839 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007840
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007841 /* RPS code assumes GPLL is used */
7842 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7843
Jani Nikula742f4912015-09-03 11:16:09 +03007844 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07007845 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7846
Chris Wilson3a45b052016-07-13 09:10:32 +01007847 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007848
Mika Kuoppala59bad942015-01-16 11:34:40 +02007849 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007850}
7851
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007852static unsigned long intel_pxfreq(u32 vidfreq)
7853{
7854 unsigned long freq;
7855 int div = (vidfreq & 0x3f0000) >> 16;
7856 int post = (vidfreq & 0x3000) >> 12;
7857 int pre = (vidfreq & 0x7);
7858
7859 if (!pre)
7860 return 0;
7861
7862 freq = ((div * 133333) / ((1<<post) * pre));
7863
7864 return freq;
7865}
7866
Daniel Vettereb48eb02012-04-26 23:28:12 +02007867static const struct cparams {
7868 u16 i;
7869 u16 t;
7870 u16 m;
7871 u16 c;
7872} cparams[] = {
7873 { 1, 1333, 301, 28664 },
7874 { 1, 1066, 294, 24460 },
7875 { 1, 800, 294, 25192 },
7876 { 0, 1333, 276, 27605 },
7877 { 0, 1066, 276, 27605 },
7878 { 0, 800, 231, 23784 },
7879};
7880
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007881static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007882{
7883 u64 total_count, diff, ret;
7884 u32 count1, count2, count3, m = 0, c = 0;
7885 unsigned long now = jiffies_to_msecs(jiffies), diff1;
7886 int i;
7887
Chris Wilson67520412017-03-02 13:28:01 +00007888 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007889
Daniel Vetter20e4d402012-08-08 23:35:39 +02007890 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007891
7892 /* Prevent division-by-zero if we are asking too fast.
7893 * Also, we don't get interesting results if we are polling
7894 * faster than once in 10ms, so just return the saved value
7895 * in such cases.
7896 */
7897 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02007898 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007899
7900 count1 = I915_READ(DMIEC);
7901 count2 = I915_READ(DDREC);
7902 count3 = I915_READ(CSIEC);
7903
7904 total_count = count1 + count2 + count3;
7905
7906 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02007907 if (total_count < dev_priv->ips.last_count1) {
7908 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007909 diff += total_count;
7910 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007911 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007912 }
7913
7914 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007915 if (cparams[i].i == dev_priv->ips.c_m &&
7916 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02007917 m = cparams[i].m;
7918 c = cparams[i].c;
7919 break;
7920 }
7921 }
7922
7923 diff = div_u64(diff, diff1);
7924 ret = ((m * diff) + c);
7925 ret = div_u64(ret, 10);
7926
Daniel Vetter20e4d402012-08-08 23:35:39 +02007927 dev_priv->ips.last_count1 = total_count;
7928 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007929
Daniel Vetter20e4d402012-08-08 23:35:39 +02007930 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007931
7932 return ret;
7933}
7934
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007935unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
7936{
7937 unsigned long val;
7938
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007939 if (!IS_GEN5(dev_priv))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007940 return 0;
7941
7942 spin_lock_irq(&mchdev_lock);
7943
7944 val = __i915_chipset_val(dev_priv);
7945
7946 spin_unlock_irq(&mchdev_lock);
7947
7948 return val;
7949}
7950
Daniel Vettereb48eb02012-04-26 23:28:12 +02007951unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
7952{
7953 unsigned long m, x, b;
7954 u32 tsfs;
7955
7956 tsfs = I915_READ(TSFS);
7957
7958 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
7959 x = I915_READ8(TR1);
7960
7961 b = tsfs & TSFS_INTR_MASK;
7962
7963 return ((m * x) / 127) - b;
7964}
7965
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007966static int _pxvid_to_vd(u8 pxvid)
7967{
7968 if (pxvid == 0)
7969 return 0;
7970
7971 if (pxvid >= 8 && pxvid < 31)
7972 pxvid = 31;
7973
7974 return (pxvid + 2) * 125;
7975}
7976
7977static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007978{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007979 const int vd = _pxvid_to_vd(pxvid);
7980 const int vm = vd - 1125;
7981
Chris Wilsondc979972016-05-10 14:10:04 +01007982 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007983 return vm > 0 ? vm : 0;
7984
7985 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007986}
7987
Daniel Vetter02d71952012-08-09 16:44:54 +02007988static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007989{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007990 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007991 u32 count;
7992
Chris Wilson67520412017-03-02 13:28:01 +00007993 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007994
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007995 now = ktime_get_raw_ns();
7996 diffms = now - dev_priv->ips.last_time2;
7997 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007998
7999 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02008000 if (!diffms)
8001 return;
8002
8003 count = I915_READ(GFXEC);
8004
Daniel Vetter20e4d402012-08-08 23:35:39 +02008005 if (count < dev_priv->ips.last_count2) {
8006 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008007 diff += count;
8008 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02008009 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008010 }
8011
Daniel Vetter20e4d402012-08-08 23:35:39 +02008012 dev_priv->ips.last_count2 = count;
8013 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008014
8015 /* More magic constants... */
8016 diff = diff * 1181;
8017 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02008018 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008019}
8020
Daniel Vetter02d71952012-08-09 16:44:54 +02008021void i915_update_gfx_val(struct drm_i915_private *dev_priv)
8022{
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00008023 if (!IS_GEN5(dev_priv))
Daniel Vetter02d71952012-08-09 16:44:54 +02008024 return;
8025
Daniel Vetter92703882012-08-09 16:46:01 +02008026 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02008027
8028 __i915_update_gfx_val(dev_priv);
8029
Daniel Vetter92703882012-08-09 16:46:01 +02008030 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02008031}
8032
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008033static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008034{
8035 unsigned long t, corr, state1, corr2, state2;
8036 u32 pxvid, ext_v;
8037
Chris Wilson67520412017-03-02 13:28:01 +00008038 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02008039
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008040 pxvid = I915_READ(PXVFREQ(dev_priv->gt_pm.rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02008041 pxvid = (pxvid >> 24) & 0x7f;
8042 ext_v = pvid_to_extvid(dev_priv, pxvid);
8043
8044 state1 = ext_v;
8045
8046 t = i915_mch_val(dev_priv);
8047
8048 /* Revel in the empirically derived constants */
8049
8050 /* Correction factor in 1/100000 units */
8051 if (t > 80)
8052 corr = ((t * 2349) + 135940);
8053 else if (t >= 50)
8054 corr = ((t * 964) + 29317);
8055 else /* < 50 */
8056 corr = ((t * 301) + 1004);
8057
8058 corr = corr * ((150142 * state1) / 10000 - 78642);
8059 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02008060 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008061
8062 state2 = (corr2 * state1) / 10000;
8063 state2 /= 100; /* convert to mW */
8064
Daniel Vetter02d71952012-08-09 16:44:54 +02008065 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008066
Daniel Vetter20e4d402012-08-08 23:35:39 +02008067 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008068}
8069
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008070unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
8071{
8072 unsigned long val;
8073
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00008074 if (!IS_GEN5(dev_priv))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008075 return 0;
8076
8077 spin_lock_irq(&mchdev_lock);
8078
8079 val = __i915_gfx_val(dev_priv);
8080
8081 spin_unlock_irq(&mchdev_lock);
8082
8083 return val;
8084}
8085
Daniel Vettereb48eb02012-04-26 23:28:12 +02008086/**
8087 * i915_read_mch_val - return value for IPS use
8088 *
8089 * Calculate and return a value for the IPS driver to use when deciding whether
8090 * we have thermal and power headroom to increase CPU or GPU power budget.
8091 */
8092unsigned long i915_read_mch_val(void)
8093{
8094 struct drm_i915_private *dev_priv;
8095 unsigned long chipset_val, graphics_val, ret = 0;
8096
Daniel Vetter92703882012-08-09 16:46:01 +02008097 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008098 if (!i915_mch_dev)
8099 goto out_unlock;
8100 dev_priv = i915_mch_dev;
8101
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008102 chipset_val = __i915_chipset_val(dev_priv);
8103 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008104
8105 ret = chipset_val + graphics_val;
8106
8107out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008108 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008109
8110 return ret;
8111}
8112EXPORT_SYMBOL_GPL(i915_read_mch_val);
8113
8114/**
8115 * i915_gpu_raise - raise GPU frequency limit
8116 *
8117 * Raise the limit; IPS indicates we have thermal headroom.
8118 */
8119bool i915_gpu_raise(void)
8120{
8121 struct drm_i915_private *dev_priv;
8122 bool ret = true;
8123
Daniel Vetter92703882012-08-09 16:46:01 +02008124 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008125 if (!i915_mch_dev) {
8126 ret = false;
8127 goto out_unlock;
8128 }
8129 dev_priv = i915_mch_dev;
8130
Daniel Vetter20e4d402012-08-08 23:35:39 +02008131 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
8132 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008133
8134out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008135 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008136
8137 return ret;
8138}
8139EXPORT_SYMBOL_GPL(i915_gpu_raise);
8140
8141/**
8142 * i915_gpu_lower - lower GPU frequency limit
8143 *
8144 * IPS indicates we're close to a thermal limit, so throttle back the GPU
8145 * frequency maximum.
8146 */
8147bool i915_gpu_lower(void)
8148{
8149 struct drm_i915_private *dev_priv;
8150 bool ret = true;
8151
Daniel Vetter92703882012-08-09 16:46:01 +02008152 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008153 if (!i915_mch_dev) {
8154 ret = false;
8155 goto out_unlock;
8156 }
8157 dev_priv = i915_mch_dev;
8158
Daniel Vetter20e4d402012-08-08 23:35:39 +02008159 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
8160 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008161
8162out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008163 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008164
8165 return ret;
8166}
8167EXPORT_SYMBOL_GPL(i915_gpu_lower);
8168
8169/**
8170 * i915_gpu_busy - indicate GPU business to IPS
8171 *
8172 * Tell the IPS driver whether or not the GPU is busy.
8173 */
8174bool i915_gpu_busy(void)
8175{
Daniel Vettereb48eb02012-04-26 23:28:12 +02008176 bool ret = false;
8177
Daniel Vetter92703882012-08-09 16:46:01 +02008178 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01008179 if (i915_mch_dev)
8180 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02008181 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008182
8183 return ret;
8184}
8185EXPORT_SYMBOL_GPL(i915_gpu_busy);
8186
8187/**
8188 * i915_gpu_turbo_disable - disable graphics turbo
8189 *
8190 * Disable graphics turbo by resetting the max frequency and setting the
8191 * current frequency to the default.
8192 */
8193bool i915_gpu_turbo_disable(void)
8194{
8195 struct drm_i915_private *dev_priv;
8196 bool ret = true;
8197
Daniel Vetter92703882012-08-09 16:46:01 +02008198 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008199 if (!i915_mch_dev) {
8200 ret = false;
8201 goto out_unlock;
8202 }
8203 dev_priv = i915_mch_dev;
8204
Daniel Vetter20e4d402012-08-08 23:35:39 +02008205 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008206
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008207 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02008208 ret = false;
8209
8210out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008211 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008212
8213 return ret;
8214}
8215EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
8216
8217/**
8218 * Tells the intel_ips driver that the i915 driver is now loaded, if
8219 * IPS got loaded first.
8220 *
8221 * This awkward dance is so that neither module has to depend on the
8222 * other in order for IPS to do the appropriate communication of
8223 * GPU turbo limits to i915.
8224 */
8225static void
8226ips_ping_for_i915_load(void)
8227{
8228 void (*link)(void);
8229
8230 link = symbol_get(ips_link_to_i915_driver);
8231 if (link) {
8232 link();
8233 symbol_put(ips_link_to_i915_driver);
8234 }
8235}
8236
8237void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
8238{
Daniel Vetter02d71952012-08-09 16:44:54 +02008239 /* We only register the i915 ips part with intel-ips once everything is
8240 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02008241 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008242 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02008243 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008244
8245 ips_ping_for_i915_load();
8246}
8247
8248void intel_gpu_ips_teardown(void)
8249{
Daniel Vetter92703882012-08-09 16:46:01 +02008250 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008251 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02008252 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008253}
Deepak S76c3552f2014-01-30 23:08:16 +05308254
Chris Wilsondc979972016-05-10 14:10:04 +01008255static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008256{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008257 u32 lcfuse;
8258 u8 pxw[16];
8259 int i;
8260
8261 /* Disable to program */
8262 I915_WRITE(ECR, 0);
8263 POSTING_READ(ECR);
8264
8265 /* Program energy weights for various events */
8266 I915_WRITE(SDEW, 0x15040d00);
8267 I915_WRITE(CSIEW0, 0x007f0000);
8268 I915_WRITE(CSIEW1, 0x1e220004);
8269 I915_WRITE(CSIEW2, 0x04000004);
8270
8271 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008272 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008273 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008274 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008275
8276 /* Program P-state weights to account for frequency power adjustment */
8277 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03008278 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008279 unsigned long freq = intel_pxfreq(pxvidfreq);
8280 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8281 PXVFREQ_PX_SHIFT;
8282 unsigned long val;
8283
8284 val = vid * vid;
8285 val *= (freq / 1000);
8286 val *= 255;
8287 val /= (127*127*900);
8288 if (val > 0xff)
8289 DRM_ERROR("bad pxval: %ld\n", val);
8290 pxw[i] = val;
8291 }
8292 /* Render standby states get 0 weight */
8293 pxw[14] = 0;
8294 pxw[15] = 0;
8295
8296 for (i = 0; i < 4; i++) {
8297 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8298 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03008299 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008300 }
8301
8302 /* Adjust magic regs to magic values (more experimental results) */
8303 I915_WRITE(OGW0, 0);
8304 I915_WRITE(OGW1, 0);
8305 I915_WRITE(EG0, 0x00007f00);
8306 I915_WRITE(EG1, 0x0000000e);
8307 I915_WRITE(EG2, 0x000e0000);
8308 I915_WRITE(EG3, 0x68000300);
8309 I915_WRITE(EG4, 0x42000000);
8310 I915_WRITE(EG5, 0x00140031);
8311 I915_WRITE(EG6, 0);
8312 I915_WRITE(EG7, 0);
8313
8314 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008315 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008316
8317 /* Enable PMON + select events */
8318 I915_WRITE(ECR, 0x80000019);
8319
8320 lcfuse = I915_READ(LCFUSE02);
8321
Daniel Vetter20e4d402012-08-08 23:35:39 +02008322 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008323}
8324
Chris Wilsondc979972016-05-10 14:10:04 +01008325void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008326{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008327 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8328
Imre Deakb268c692015-12-15 20:10:31 +02008329 /*
8330 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
8331 * requirement.
8332 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008333 if (!sanitize_rc6(dev_priv)) {
Imre Deakb268c692015-12-15 20:10:31 +02008334 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
Chris Wilson08ea70a2018-08-12 23:36:31 +01008335 pm_runtime_get(&dev_priv->drm.pdev->dev);
Imre Deakb268c692015-12-15 20:10:31 +02008336 }
Imre Deake6069ca2014-04-18 16:01:02 +03008337
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008338 mutex_lock(&dev_priv->pcu_lock);
Chris Wilson773ea9a2016-07-13 09:10:33 +01008339
8340 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01008341 if (IS_CHERRYVIEW(dev_priv))
8342 cherryview_init_gt_powersave(dev_priv);
8343 else if (IS_VALLEYVIEW(dev_priv))
8344 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01008345 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01008346 gen6_init_rps_frequencies(dev_priv);
8347
8348 /* Derive initial user preferences/limits from the hardware limits */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008349 rps->idle_freq = rps->min_freq;
8350 rps->cur_freq = rps->idle_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008351
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008352 rps->max_freq_softlimit = rps->max_freq;
8353 rps->min_freq_softlimit = rps->min_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008354
8355 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008356 rps->min_freq_softlimit =
Chris Wilson773ea9a2016-07-13 09:10:33 +01008357 max_t(int,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008358 rps->efficient_freq,
Chris Wilson773ea9a2016-07-13 09:10:33 +01008359 intel_freq_opcode(dev_priv, 450));
8360
Chris Wilson99ac9612016-07-13 09:10:34 +01008361 /* After setting max-softlimit, find the overclock max freq */
8362 if (IS_GEN6(dev_priv) ||
8363 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
8364 u32 params = 0;
8365
8366 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
8367 if (params & BIT(31)) { /* OC supported */
8368 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008369 (rps->max_freq & 0xff) * 50,
Chris Wilson99ac9612016-07-13 09:10:34 +01008370 (params & 0xff) * 50);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008371 rps->max_freq = params & 0xff;
Chris Wilson99ac9612016-07-13 09:10:34 +01008372 }
8373 }
8374
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008375 /* Finally allow us to boost to max by default */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008376 rps->boost_freq = rps->max_freq;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008377
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008378 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakae484342014-03-31 15:10:44 +03008379}
8380
Chris Wilsondc979972016-05-10 14:10:04 +01008381void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008382{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03008383 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01008384 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02008385
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008386 if (!HAS_RC6(dev_priv))
Chris Wilson08ea70a2018-08-12 23:36:31 +01008387 pm_runtime_put(&dev_priv->drm.pdev->dev);
Imre Deakae484342014-03-31 15:10:44 +03008388}
8389
Chris Wilson54b4f682016-07-21 21:16:19 +01008390/**
8391 * intel_suspend_gt_powersave - suspend PM work and helper threads
8392 * @dev_priv: i915 device
8393 *
8394 * We don't want to disable RC6 or other features here, we just want
8395 * to make sure any work we've queued has finished and won't bother
8396 * us while we're suspended.
8397 */
8398void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
8399{
8400 if (INTEL_GEN(dev_priv) < 6)
8401 return;
8402
Chris Wilson54b4f682016-07-21 21:16:19 +01008403 /* gen6_rps_idle() will be called later to disable interrupts */
8404}
8405
Chris Wilsonb7137e02016-07-13 09:10:37 +01008406void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
8407{
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008408 dev_priv->gt_pm.rps.enabled = true; /* force RPS disabling */
8409 dev_priv->gt_pm.rc6.enabled = true; /* force RC6 disabling */
Chris Wilsonb7137e02016-07-13 09:10:37 +01008410 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008411
Oscar Mateod02b98b2018-04-05 17:00:50 +03008412 if (INTEL_GEN(dev_priv) >= 11)
8413 gen11_reset_rps_interrupts(dev_priv);
Chris Wilson61e1e372018-08-12 23:36:30 +01008414 else if (INTEL_GEN(dev_priv) >= 6)
Oscar Mateod02b98b2018-04-05 17:00:50 +03008415 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07008416}
8417
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008418static inline void intel_disable_llc_pstate(struct drm_i915_private *i915)
8419{
8420 lockdep_assert_held(&i915->pcu_lock);
8421
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008422 if (!i915->gt_pm.llc_pstate.enabled)
8423 return;
8424
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008425 /* Currently there is no HW configuration to be done to disable. */
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008426
8427 i915->gt_pm.llc_pstate.enabled = false;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008428}
8429
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008430static void intel_disable_rc6(struct drm_i915_private *dev_priv)
8431{
8432 lockdep_assert_held(&dev_priv->pcu_lock);
8433
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008434 if (!dev_priv->gt_pm.rc6.enabled)
8435 return;
8436
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008437 if (INTEL_GEN(dev_priv) >= 9)
8438 gen9_disable_rc6(dev_priv);
8439 else if (IS_CHERRYVIEW(dev_priv))
8440 cherryview_disable_rc6(dev_priv);
8441 else if (IS_VALLEYVIEW(dev_priv))
8442 valleyview_disable_rc6(dev_priv);
8443 else if (INTEL_GEN(dev_priv) >= 6)
8444 gen6_disable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008445
8446 dev_priv->gt_pm.rc6.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008447}
8448
8449static void intel_disable_rps(struct drm_i915_private *dev_priv)
8450{
8451 lockdep_assert_held(&dev_priv->pcu_lock);
8452
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008453 if (!dev_priv->gt_pm.rps.enabled)
8454 return;
8455
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008456 if (INTEL_GEN(dev_priv) >= 9)
8457 gen9_disable_rps(dev_priv);
8458 else if (IS_CHERRYVIEW(dev_priv))
8459 cherryview_disable_rps(dev_priv);
8460 else if (IS_VALLEYVIEW(dev_priv))
8461 valleyview_disable_rps(dev_priv);
8462 else if (INTEL_GEN(dev_priv) >= 6)
8463 gen6_disable_rps(dev_priv);
8464 else if (IS_IRONLAKE_M(dev_priv))
8465 ironlake_disable_drps(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008466
8467 dev_priv->gt_pm.rps.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008468}
8469
Chris Wilsondc979972016-05-10 14:10:04 +01008470void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008471{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008472 mutex_lock(&dev_priv->pcu_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008473
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008474 intel_disable_rc6(dev_priv);
8475 intel_disable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008476 if (HAS_LLC(dev_priv))
8477 intel_disable_llc_pstate(dev_priv);
8478
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008479 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008480}
8481
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008482static inline void intel_enable_llc_pstate(struct drm_i915_private *i915)
8483{
8484 lockdep_assert_held(&i915->pcu_lock);
8485
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008486 if (i915->gt_pm.llc_pstate.enabled)
8487 return;
8488
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008489 gen6_update_ring_freq(i915);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008490
8491 i915->gt_pm.llc_pstate.enabled = true;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008492}
8493
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008494static void intel_enable_rc6(struct drm_i915_private *dev_priv)
8495{
8496 lockdep_assert_held(&dev_priv->pcu_lock);
8497
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008498 if (dev_priv->gt_pm.rc6.enabled)
8499 return;
8500
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008501 if (IS_CHERRYVIEW(dev_priv))
8502 cherryview_enable_rc6(dev_priv);
8503 else if (IS_VALLEYVIEW(dev_priv))
8504 valleyview_enable_rc6(dev_priv);
8505 else if (INTEL_GEN(dev_priv) >= 9)
8506 gen9_enable_rc6(dev_priv);
8507 else if (IS_BROADWELL(dev_priv))
8508 gen8_enable_rc6(dev_priv);
8509 else if (INTEL_GEN(dev_priv) >= 6)
8510 gen6_enable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008511
8512 dev_priv->gt_pm.rc6.enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008513}
8514
8515static void intel_enable_rps(struct drm_i915_private *dev_priv)
8516{
8517 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8518
8519 lockdep_assert_held(&dev_priv->pcu_lock);
8520
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008521 if (rps->enabled)
8522 return;
8523
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008524 if (IS_CHERRYVIEW(dev_priv)) {
8525 cherryview_enable_rps(dev_priv);
8526 } else if (IS_VALLEYVIEW(dev_priv)) {
8527 valleyview_enable_rps(dev_priv);
8528 } else if (INTEL_GEN(dev_priv) >= 9) {
8529 gen9_enable_rps(dev_priv);
8530 } else if (IS_BROADWELL(dev_priv)) {
8531 gen8_enable_rps(dev_priv);
8532 } else if (INTEL_GEN(dev_priv) >= 6) {
8533 gen6_enable_rps(dev_priv);
8534 } else if (IS_IRONLAKE_M(dev_priv)) {
8535 ironlake_enable_drps(dev_priv);
8536 intel_init_emon(dev_priv);
8537 }
8538
8539 WARN_ON(rps->max_freq < rps->min_freq);
8540 WARN_ON(rps->idle_freq > rps->max_freq);
8541
8542 WARN_ON(rps->efficient_freq < rps->min_freq);
8543 WARN_ON(rps->efficient_freq > rps->max_freq);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008544
8545 rps->enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008546}
8547
Chris Wilsonb7137e02016-07-13 09:10:37 +01008548void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8549{
Chris Wilsonb7137e02016-07-13 09:10:37 +01008550 /* Powersaving is controlled by the host when inside a VM */
8551 if (intel_vgpu_active(dev_priv))
8552 return;
8553
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008554 mutex_lock(&dev_priv->pcu_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02008555
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008556 if (HAS_RC6(dev_priv))
8557 intel_enable_rc6(dev_priv);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008558 intel_enable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008559 if (HAS_LLC(dev_priv))
8560 intel_enable_llc_pstate(dev_priv);
8561
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008562 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008563}
Imre Deakc6df39b2014-04-14 20:24:29 +03008564
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008565static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008566{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008567 /*
8568 * On Ibex Peak and Cougar Point, we need to disable clock
8569 * gating for the panel power sequencer or it will fail to
8570 * start up when no ports are active.
8571 */
8572 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8573}
8574
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008575static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008576{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008577 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008578
Damien Lespiau055e3932014-08-18 13:49:10 +01008579 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008580 I915_WRITE(DSPCNTR(pipe),
8581 I915_READ(DSPCNTR(pipe)) |
8582 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008583
8584 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
8585 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008586 }
8587}
8588
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008589static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008590{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008591 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008592
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01008593 /*
8594 * Required for FBC
8595 * WaFbcDisableDpfcClockGating:ilk
8596 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008597 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8598 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8599 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008600
8601 I915_WRITE(PCH_3DCGDIS0,
8602 MARIUNIT_CLOCK_GATE_DISABLE |
8603 SVSMUNIT_CLOCK_GATE_DISABLE);
8604 I915_WRITE(PCH_3DCGDIS1,
8605 VFMUNIT_CLOCK_GATE_DISABLE);
8606
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008607 /*
8608 * According to the spec the following bits should be set in
8609 * order to enable memory self-refresh
8610 * The bit 22/21 of 0x42004
8611 * The bit 5 of 0x42020
8612 * The bit 15 of 0x45000
8613 */
8614 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8615 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8616 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008617 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008618 I915_WRITE(DISP_ARB_CTL,
8619 (I915_READ(DISP_ARB_CTL) |
8620 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02008621
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008622 /*
8623 * Based on the document from hardware guys the following bits
8624 * should be set unconditionally in order to enable FBC.
8625 * The bit 22 of 0x42000
8626 * The bit 22 of 0x42004
8627 * The bit 7,8,9 of 0x42020.
8628 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008629 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01008630 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008631 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8632 I915_READ(ILK_DISPLAY_CHICKEN1) |
8633 ILK_FBCQ_DIS);
8634 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8635 I915_READ(ILK_DISPLAY_CHICKEN2) |
8636 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008637 }
8638
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008639 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8640
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008641 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8642 I915_READ(ILK_DISPLAY_CHICKEN2) |
8643 ILK_ELPIN_409_SELECT);
8644 I915_WRITE(_3D_CHICKEN2,
8645 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8646 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008647
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008648 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008649 I915_WRITE(CACHE_MODE_0,
8650 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008651
Akash Goel4e046322014-04-04 17:14:38 +05308652 /* WaDisable_RenderCache_OperationalFlush:ilk */
8653 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8654
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008655 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008656
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008657 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008658}
8659
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008660static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008661{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008662 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008663 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008664
8665 /*
8666 * On Ibex Peak and Cougar Point, we need to disable clock
8667 * gating for the panel power sequencer or it will fail to
8668 * start up when no ports are active.
8669 */
Jesse Barnescd664072013-10-02 10:34:19 -07008670 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8671 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8672 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008673 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8674 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008675 /* The below fixes the weird display corruption, a few pixels shifted
8676 * downward, on (only) LVDS of some HP laptops with IVY.
8677 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008678 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008679 val = I915_READ(TRANS_CHICKEN2(pipe));
8680 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8681 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008682 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008683 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008684 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8685 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8686 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008687 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8688 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008689 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008690 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008691 I915_WRITE(TRANS_CHICKEN1(pipe),
8692 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8693 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008694}
8695
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008696static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008697{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008698 uint32_t tmp;
8699
8700 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008701 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8702 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8703 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008704}
8705
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008706static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008707{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008708 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008709
Damien Lespiau231e54f2012-10-19 17:55:41 +01008710 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008711
8712 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8713 I915_READ(ILK_DISPLAY_CHICKEN2) |
8714 ILK_ELPIN_409_SELECT);
8715
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008716 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008717 I915_WRITE(_3D_CHICKEN,
8718 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8719
Akash Goel4e046322014-04-04 17:14:38 +05308720 /* WaDisable_RenderCache_OperationalFlush:snb */
8721 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8722
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008723 /*
8724 * BSpec recoomends 8x4 when MSAA is used,
8725 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008726 *
8727 * Note that PS/WM thread counts depend on the WIZ hashing
8728 * disable bit, which we don't touch here, but it's good
8729 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008730 */
8731 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008732 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008733
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008734 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008735 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008736
8737 I915_WRITE(GEN6_UCGCTL1,
8738 I915_READ(GEN6_UCGCTL1) |
8739 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8740 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8741
8742 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8743 * gating disable must be set. Failure to set it results in
8744 * flickering pixels due to Z write ordering failures after
8745 * some amount of runtime in the Mesa "fire" demo, and Unigine
8746 * Sanctuary and Tropics, and apparently anything else with
8747 * alpha test or pixel discard.
8748 *
8749 * According to the spec, bit 11 (RCCUNIT) must also be set,
8750 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008751 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008752 * WaDisableRCCUnitClockGating:snb
8753 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008754 */
8755 I915_WRITE(GEN6_UCGCTL2,
8756 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8757 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8758
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008759 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008760 I915_WRITE(_3D_CHICKEN3,
8761 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008762
8763 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008764 * Bspec says:
8765 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8766 * 3DSTATE_SF number of SF output attributes is more than 16."
8767 */
8768 I915_WRITE(_3D_CHICKEN3,
8769 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8770
8771 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008772 * According to the spec the following bits should be
8773 * set in order to enable memory self-refresh and fbc:
8774 * The bit21 and bit22 of 0x42000
8775 * The bit21 and bit22 of 0x42004
8776 * The bit5 and bit7 of 0x42020
8777 * The bit14 of 0x70180
8778 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008779 *
8780 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008781 */
8782 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8783 I915_READ(ILK_DISPLAY_CHICKEN1) |
8784 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8785 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8786 I915_READ(ILK_DISPLAY_CHICKEN2) |
8787 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008788 I915_WRITE(ILK_DSPCLK_GATE_D,
8789 I915_READ(ILK_DSPCLK_GATE_D) |
8790 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8791 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008792
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008793 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008794
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008795 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008796
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008797 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008798}
8799
8800static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8801{
8802 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
8803
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008804 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008805 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008806 *
8807 * This actually overrides the dispatch
8808 * mode for all thread types.
8809 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008810 reg &= ~GEN7_FF_SCHED_MASK;
8811 reg |= GEN7_FF_TS_SCHED_HW;
8812 reg |= GEN7_FF_VS_SCHED_HW;
8813 reg |= GEN7_FF_DS_SCHED_HW;
8814
8815 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8816}
8817
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008818static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008819{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008820 /*
8821 * TODO: this bit should only be enabled when really needed, then
8822 * disabled when not needed anymore in order to save power.
8823 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008824 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008825 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8826 I915_READ(SOUTH_DSPCLK_GATE_D) |
8827 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008828
8829 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03008830 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
8831 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008832 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008833}
8834
Ville Syrjälä712bf362016-10-31 22:37:23 +02008835static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008836{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008837 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03008838 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
8839
8840 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8841 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8842 }
8843}
8844
Imre Deak450174f2016-05-03 15:54:21 +03008845static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
8846 int general_prio_credits,
8847 int high_prio_credits)
8848{
8849 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07008850 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03008851
8852 /* WaTempDisableDOPClkGating:bdw */
8853 misccpctl = I915_READ(GEN7_MISCCPCTL);
8854 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
8855
Oscar Mateo930a7842017-10-17 13:25:45 -07008856 val = I915_READ(GEN8_L3SQCREG1);
8857 val &= ~L3_PRIO_CREDITS_MASK;
8858 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
8859 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
8860 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03008861
8862 /*
8863 * Wait at least 100 clocks before re-enabling clock gating.
8864 * See the definition of L3SQCREG1 in BSpec.
8865 */
8866 POSTING_READ(GEN8_L3SQCREG1);
8867 udelay(1);
8868 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
8869}
8870
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008871static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
8872{
8873 /* This is not an Wa. Enable to reduce Sampler power */
8874 I915_WRITE(GEN10_DFR_RATIO_EN_AND_CHICKEN,
8875 I915_READ(GEN10_DFR_RATIO_EN_AND_CHICKEN) & ~DFR_DISABLE);
8876}
8877
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008878static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
8879{
8880 if (!HAS_PCH_CNP(dev_priv))
8881 return;
8882
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08008883 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07008884 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
8885 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008886}
8887
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008888static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008889{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07008890 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008891 cnp_init_clock_gating(dev_priv);
8892
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07008893 /* This is not an Wa. Enable for better image quality */
8894 I915_WRITE(_3D_CHICKEN3,
8895 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
8896
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008897 /* WaEnableChickenDCPR:cnl */
8898 I915_WRITE(GEN8_CHICKEN_DCPR_1,
8899 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
8900
8901 /* WaFbcWakeMemOn:cnl */
8902 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
8903 DISP_FBC_MEMORY_WAKE);
8904
Chris Wilson34991bd2017-11-11 10:03:36 +00008905 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
8906 /* ReadHitWriteOnlyDisable:cnl */
8907 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008908 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
8909 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00008910 val |= SARBUNIT_CLKGATE_DIS;
8911 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008912
Rodrigo Vivia4713c52018-03-07 14:09:12 -08008913 /* Wa_2201832410:cnl */
8914 val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE);
8915 val |= GWUNIT_CLKGATE_DIS;
8916 I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val);
8917
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008918 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08008919 /* WaVFUnitClockGatingDisable:cnl */
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008920 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
8921 val |= VFUNIT_CLKGATE_DIS;
8922 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008923}
8924
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008925static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
8926{
8927 cnp_init_clock_gating(dev_priv);
8928 gen9_init_clock_gating(dev_priv);
8929
8930 /* WaFbcNukeOnHostModify:cfl */
8931 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8932 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
8933}
8934
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008935static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008936{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008937 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008938
8939 /* WaDisableSDEUnitClockGating:kbl */
8940 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8941 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8942 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008943
8944 /* WaDisableGamClockGating:kbl */
8945 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8946 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8947 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008948
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008949 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008950 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8951 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008952}
8953
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008954static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008955{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008956 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03008957
8958 /* WAC6entrylatency:skl */
8959 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
8960 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008961
8962 /* WaFbcNukeOnHostModify:skl */
8963 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8964 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008965}
8966
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008967static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008968{
Matthew Auld8cb09832017-10-06 23:18:23 +01008969 /* The GTT cache must be disabled if the system is using 2M pages. */
8970 bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv,
8971 I915_GTT_PAGE_SIZE_2M);
Damien Lespiau07d27e22014-03-03 17:31:46 +00008972 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008973
Ben Widawskyab57fff2013-12-12 15:28:04 -08008974 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07008975 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008976
Ben Widawskyab57fff2013-12-12 15:28:04 -08008977 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008978 I915_WRITE(CHICKEN_PAR1_1,
8979 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
8980
Ben Widawskyab57fff2013-12-12 15:28:04 -08008981 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01008982 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00008983 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02008984 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02008985 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008986 }
Ben Widawsky63801f22013-12-12 17:26:03 -08008987
Ben Widawskyab57fff2013-12-12 15:28:04 -08008988 /* WaVSRefCountFullforceMissDisable:bdw */
8989 /* WaDSRefCountFullforceMissDisable:bdw */
8990 I915_WRITE(GEN7_FF_THREAD_MODE,
8991 I915_READ(GEN7_FF_THREAD_MODE) &
8992 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02008993
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02008994 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8995 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008996
8997 /* WaDisableSDEUnitClockGating:bdw */
8998 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8999 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00009000
Imre Deak450174f2016-05-03 15:54:21 +03009001 /* WaProgramL3SqcReg1Default:bdw */
9002 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03009003
Matthew Auld8cb09832017-10-06 23:18:23 +01009004 /* WaGttCachingOffByDefault:bdw */
9005 I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009006
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03009007 /* WaKVMNotificationOnConfigChange:bdw */
9008 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
9009 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
9010
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009011 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00009012
9013 /* WaDisableDopClockGating:bdw
9014 *
9015 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
9016 * clock gating.
9017 */
9018 I915_WRITE(GEN6_UCGCTL1,
9019 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009020}
9021
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009022static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009023{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07009024 /* L3 caching of data atomics doesn't work -- disable it. */
9025 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
9026 I915_WRITE(HSW_ROW_CHICKEN3,
9027 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
9028
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009029 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009030 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9031 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9032 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9033
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02009034 /* WaVSRefCountFullforceMissDisable:hsw */
9035 I915_WRITE(GEN7_FF_THREAD_MODE,
9036 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009037
Akash Goel4e046322014-04-04 17:14:38 +05309038 /* WaDisable_RenderCache_OperationalFlush:hsw */
9039 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9040
Chia-I Wufe27c602014-01-28 13:29:33 +08009041 /* enable HiZ Raw Stall Optimization */
9042 I915_WRITE(CACHE_MODE_0_GEN7,
9043 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9044
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009045 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009046 I915_WRITE(CACHE_MODE_1,
9047 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03009048
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009049 /*
9050 * BSpec recommends 8x4 when MSAA is used,
9051 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009052 *
9053 * Note that PS/WM thread counts depend on the WIZ hashing
9054 * disable bit, which we don't touch here, but it's good
9055 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009056 */
9057 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009058 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009059
Kenneth Graunke94411592014-12-31 16:23:00 -08009060 /* WaSampleCChickenBitEnable:hsw */
9061 I915_WRITE(HALF_SLICE_CHICKEN3,
9062 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
9063
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009064 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07009065 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
9066
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009067 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009068}
9069
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009070static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009071{
Ben Widawsky20848222012-05-04 18:58:59 -07009072 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009073
Damien Lespiau231e54f2012-10-19 17:55:41 +01009074 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009075
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009076 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05009077 I915_WRITE(_3D_CHICKEN3,
9078 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9079
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009080 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009081 I915_WRITE(IVB_CHICKEN3,
9082 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9083 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9084
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009085 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009086 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07009087 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
9088 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009089
Akash Goel4e046322014-04-04 17:14:38 +05309090 /* WaDisable_RenderCache_OperationalFlush:ivb */
9091 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9092
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009093 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009094 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
9095 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
9096
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009097 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009098 I915_WRITE(GEN7_L3CNTLREG1,
9099 GEN7_WA_FOR_GEN7_L3_CONTROL);
9100 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07009101 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009102 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07009103 I915_WRITE(GEN7_ROW_CHICKEN2,
9104 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009105 else {
9106 /* must write both registers */
9107 I915_WRITE(GEN7_ROW_CHICKEN2,
9108 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07009109 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
9110 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009111 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009112
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009113 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05009114 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9115 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9116
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02009117 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009118 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009119 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009120 */
9121 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02009122 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009123
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009124 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009125 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9126 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9127 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9128
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009129 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009130
9131 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02009132
Chris Wilson22721342014-03-04 09:41:43 +00009133 if (0) { /* causes HiZ corruption on ivb:gt1 */
9134 /* enable HiZ Raw Stall Optimization */
9135 I915_WRITE(CACHE_MODE_0_GEN7,
9136 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9137 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08009138
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009139 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02009140 I915_WRITE(CACHE_MODE_1,
9141 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07009142
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009143 /*
9144 * BSpec recommends 8x4 when MSAA is used,
9145 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009146 *
9147 * Note that PS/WM thread counts depend on the WIZ hashing
9148 * disable bit, which we don't touch here, but it's good
9149 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009150 */
9151 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009152 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009153
Ben Widawsky20848222012-05-04 18:58:59 -07009154 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
9155 snpcr &= ~GEN6_MBC_SNPCR_MASK;
9156 snpcr |= GEN6_MBC_SNPCR_MED;
9157 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01009158
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009159 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009160 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01009161
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009162 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009163}
9164
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009165static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009166{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009167 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05009168 I915_WRITE(_3D_CHICKEN3,
9169 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9170
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009171 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009172 I915_WRITE(IVB_CHICKEN3,
9173 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9174 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9175
Ville Syrjäläfad7d362014-01-22 21:32:39 +02009176 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009177 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07009178 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08009179 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
9180 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009181
Akash Goel4e046322014-04-04 17:14:38 +05309182 /* WaDisable_RenderCache_OperationalFlush:vlv */
9183 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9184
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009185 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05009186 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9187 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9188
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009189 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07009190 I915_WRITE(GEN7_ROW_CHICKEN2,
9191 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
9192
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009193 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009194 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9195 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9196 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9197
Ville Syrjälä46680e02014-01-22 21:33:01 +02009198 gen7_setup_fixed_func_scheduler(dev_priv);
9199
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009200 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009201 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009202 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009203 */
9204 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009205 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009206
Akash Goelc98f5062014-03-24 23:00:07 +05309207 /* WaDisableL3Bank2xClockGate:vlv
9208 * Disabling L3 clock gating- MMIO 940c[25] = 1
9209 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
9210 I915_WRITE(GEN7_UCGCTL4,
9211 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07009212
Ville Syrjäläafd58e72014-01-22 21:33:03 +02009213 /*
9214 * BSpec says this must be set, even though
9215 * WaDisable4x2SubspanOptimization isn't listed for VLV.
9216 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02009217 I915_WRITE(CACHE_MODE_1,
9218 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07009219
9220 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02009221 * BSpec recommends 8x4 when MSAA is used,
9222 * however in practice 16x4 seems fastest.
9223 *
9224 * Note that PS/WM thread counts depend on the WIZ hashing
9225 * disable bit, which we don't touch here, but it's good
9226 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
9227 */
9228 I915_WRITE(GEN7_GT_MODE,
9229 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
9230
9231 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02009232 * WaIncreaseL3CreditsForVLVB0:vlv
9233 * This is the hardware default actually.
9234 */
9235 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
9236
9237 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009238 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07009239 * Disable clock gating on th GCFG unit to prevent a delay
9240 * in the reporting of vblank events.
9241 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02009242 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009243}
9244
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009245static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009246{
Ville Syrjälä232ce332014-04-09 13:28:35 +03009247 /* WaVSRefCountFullforceMissDisable:chv */
9248 /* WaDSRefCountFullforceMissDisable:chv */
9249 I915_WRITE(GEN7_FF_THREAD_MODE,
9250 I915_READ(GEN7_FF_THREAD_MODE) &
9251 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03009252
9253 /* WaDisableSemaphoreAndSyncFlipWait:chv */
9254 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9255 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03009256
9257 /* WaDisableCSUnitClockGating:chv */
9258 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9259 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03009260
9261 /* WaDisableSDEUnitClockGating:chv */
9262 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9263 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009264
9265 /*
Imre Deak450174f2016-05-03 15:54:21 +03009266 * WaProgramL3SqcReg1Default:chv
9267 * See gfxspecs/Related Documents/Performance Guide/
9268 * LSQC Setting Recommendations.
9269 */
9270 gen8_set_l3sqc_credits(dev_priv, 38, 2);
9271
9272 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009273 * GTT cache may not work with big pages, so if those
9274 * are ever enabled GTT cache may need to be disabled.
9275 */
9276 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009277}
9278
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009279static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009280{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009281 uint32_t dspclk_gate;
9282
9283 I915_WRITE(RENCLK_GATE_D1, 0);
9284 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
9285 GS_UNIT_CLOCK_GATE_DISABLE |
9286 CL_UNIT_CLOCK_GATE_DISABLE);
9287 I915_WRITE(RAMCLK_GATE_D, 0);
9288 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
9289 OVRUNIT_CLOCK_GATE_DISABLE |
9290 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009291 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009292 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
9293 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02009294
9295 /* WaDisableRenderCachePipelinedFlush */
9296 I915_WRITE(CACHE_MODE_0,
9297 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03009298
Akash Goel4e046322014-04-04 17:14:38 +05309299 /* WaDisable_RenderCache_OperationalFlush:g4x */
9300 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9301
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009302 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009303}
9304
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009305static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009306{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009307 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
9308 I915_WRITE(RENCLK_GATE_D2, 0);
9309 I915_WRITE(DSPCLK_GATE_D, 0);
9310 I915_WRITE(RAMCLK_GATE_D, 0);
9311 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009312 I915_WRITE(MI_ARB_STATE,
9313 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309314
9315 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9316 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009317}
9318
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009319static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009320{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009321 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
9322 I965_RCC_CLOCK_GATE_DISABLE |
9323 I965_RCPB_CLOCK_GATE_DISABLE |
9324 I965_ISC_CLOCK_GATE_DISABLE |
9325 I965_FBC_CLOCK_GATE_DISABLE);
9326 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009327 I915_WRITE(MI_ARB_STATE,
9328 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309329
9330 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9331 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009332}
9333
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009334static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009335{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009336 u32 dstate = I915_READ(D_STATE);
9337
9338 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
9339 DSTATE_DOT_CLOCK_GATING;
9340 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01009341
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009342 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01009343 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02009344
9345 /* IIR "flip pending" means done if this bit is set */
9346 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02009347
9348 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02009349 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02009350
9351 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
9352 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009353
9354 I915_WRITE(MI_ARB_STATE,
9355 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009356}
9357
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009358static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009359{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009360 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02009361
9362 /* interrupts should cause a wake up from C3 */
9363 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
9364 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009365
9366 I915_WRITE(MEM_MODE,
9367 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009368}
9369
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009370static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009371{
Ville Syrjälä10383922014-08-15 01:21:54 +03009372 I915_WRITE(MEM_MODE,
9373 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
9374 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009375}
9376
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009377void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009378{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009379 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009380}
9381
Ville Syrjälä712bf362016-10-31 22:37:23 +02009382void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009383{
Ville Syrjälä712bf362016-10-31 22:37:23 +02009384 if (HAS_PCH_LPT(dev_priv))
9385 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03009386}
9387
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009388static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02009389{
9390 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
9391}
9392
9393/**
9394 * intel_init_clock_gating_hooks - setup the clock gating hooks
9395 * @dev_priv: device private
9396 *
9397 * Setup the hooks that configure which clocks of a given platform can be
9398 * gated and also apply various GT and display specific workarounds for these
9399 * platforms. Note that some GT specific workarounds are applied separately
9400 * when GPU contexts or batchbuffers start their execution.
9401 */
9402void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
9403{
Oscar Mateocc38cae2018-05-08 14:29:23 -07009404 if (IS_ICELAKE(dev_priv))
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009405 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Oscar Mateocc38cae2018-05-08 14:29:23 -07009406 else if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009407 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009408 else if (IS_COFFEELAKE(dev_priv))
9409 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009410 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009411 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009412 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009413 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009414 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02009415 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009416 else if (IS_GEMINILAKE(dev_priv))
9417 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009418 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009419 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009420 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009421 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009422 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009423 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009424 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009425 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009426 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009427 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009428 else if (IS_GEN6(dev_priv))
9429 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
9430 else if (IS_GEN5(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009431 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009432 else if (IS_G4X(dev_priv))
9433 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009434 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009435 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009436 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009437 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009438 else if (IS_GEN3(dev_priv))
9439 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9440 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
9441 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
9442 else if (IS_GEN2(dev_priv))
9443 dev_priv->display.init_clock_gating = i830_init_clock_gating;
9444 else {
9445 MISSING_CASE(INTEL_DEVID(dev_priv));
9446 dev_priv->display.init_clock_gating = nop_init_clock_gating;
9447 }
9448}
9449
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009450/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009451void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009452{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009453 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009454
Daniel Vetterc921aba2012-04-26 23:28:17 +02009455 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009456 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009457 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009458 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009459 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02009460
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009461 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009462 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009463 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01009464 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01009465 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07009466 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009467 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009468 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03009469
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009470 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009471 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009472 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009473 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07009474 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08009475 dev_priv->display.compute_intermediate_wm =
9476 ilk_compute_intermediate_wm;
9477 dev_priv->display.initial_watermarks =
9478 ilk_initial_watermarks;
9479 dev_priv->display.optimize_watermarks =
9480 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02009481 } else {
9482 DRM_DEBUG_KMS("Failed to read display plane latency. "
9483 "Disable CxSR\n");
9484 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02009485 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009486 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02009487 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009488 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009489 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009490 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009491 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03009492 } else if (IS_G4X(dev_priv)) {
9493 g4x_setup_wm_latency(dev_priv);
9494 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
9495 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
9496 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
9497 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009498 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009499 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009500 dev_priv->is_ddr3,
9501 dev_priv->fsb_freq,
9502 dev_priv->mem_freq)) {
9503 DRM_INFO("failed to find known CxSR latency "
9504 "(found ddr%s fsb freq %d, mem freq %d), "
9505 "disabling CxSR\n",
9506 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9507 dev_priv->fsb_freq, dev_priv->mem_freq);
9508 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03009509 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009510 dev_priv->display.update_wm = NULL;
9511 } else
9512 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009513 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009514 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009515 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009516 dev_priv->display.update_wm = i9xx_update_wm;
9517 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009518 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009519 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009520 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009521 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009522 } else {
9523 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009524 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009525 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009526 } else {
9527 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009528 }
9529}
9530
Lyude87660502016-08-17 15:55:53 -04009531static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
9532{
9533 uint32_t flags =
9534 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9535
9536 switch (flags) {
9537 case GEN6_PCODE_SUCCESS:
9538 return 0;
9539 case GEN6_PCODE_UNIMPLEMENTED_CMD:
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009540 return -ENODEV;
Lyude87660502016-08-17 15:55:53 -04009541 case GEN6_PCODE_ILLEGAL_CMD:
9542 return -ENXIO;
9543 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01009544 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04009545 return -EOVERFLOW;
9546 case GEN6_PCODE_TIMEOUT:
9547 return -ETIMEDOUT;
9548 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00009549 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04009550 return 0;
9551 }
9552}
9553
9554static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
9555{
9556 uint32_t flags =
9557 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9558
9559 switch (flags) {
9560 case GEN6_PCODE_SUCCESS:
9561 return 0;
9562 case GEN6_PCODE_ILLEGAL_CMD:
9563 return -ENXIO;
9564 case GEN7_PCODE_TIMEOUT:
9565 return -ETIMEDOUT;
9566 case GEN7_PCODE_ILLEGAL_DATA:
9567 return -EINVAL;
9568 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
9569 return -EOVERFLOW;
9570 default:
9571 MISSING_CASE(flags);
9572 return 0;
9573 }
9574}
9575
Tom O'Rourke151a49d2014-11-13 18:50:10 -08009576int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009577{
Lyude87660502016-08-17 15:55:53 -04009578 int status;
9579
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009580 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009581
Chris Wilson3f5582d2016-06-30 15:32:45 +01009582 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9583 * use te fw I915_READ variants to reduce the amount of work
9584 * required when reading/writing.
9585 */
9586
9587 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009588 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps\n",
9589 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009590 return -EAGAIN;
9591 }
9592
Chris Wilson3f5582d2016-06-30 15:32:45 +01009593 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
9594 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
9595 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009596
Chris Wilsone09a3032017-04-11 11:13:39 +01009597 if (__intel_wait_for_register_fw(dev_priv,
9598 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
9599 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009600 DRM_ERROR("timeout waiting for pcode read (from mbox %x) to finish for %ps\n",
9601 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009602 return -ETIMEDOUT;
9603 }
9604
Chris Wilson3f5582d2016-06-30 15:32:45 +01009605 *val = I915_READ_FW(GEN6_PCODE_DATA);
9606 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009607
Lyude87660502016-08-17 15:55:53 -04009608 if (INTEL_GEN(dev_priv) > 6)
9609 status = gen7_check_mailbox_status(dev_priv);
9610 else
9611 status = gen6_check_mailbox_status(dev_priv);
9612
9613 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009614 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps: %d\n",
9615 mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009616 return status;
9617 }
9618
Ben Widawsky42c05262012-09-26 10:34:00 -07009619 return 0;
9620}
9621
Imre Deake76019a2018-01-30 16:29:38 +02009622int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv,
Imre Deak006bb4c2018-01-30 16:29:39 +02009623 u32 mbox, u32 val,
9624 int fast_timeout_us, int slow_timeout_ms)
Ben Widawsky42c05262012-09-26 10:34:00 -07009625{
Lyude87660502016-08-17 15:55:53 -04009626 int status;
9627
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009628 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009629
Chris Wilson3f5582d2016-06-30 15:32:45 +01009630 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9631 * use te fw I915_READ variants to reduce the amount of work
9632 * required when reading/writing.
9633 */
9634
9635 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009636 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps\n",
9637 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009638 return -EAGAIN;
9639 }
9640
Chris Wilson3f5582d2016-06-30 15:32:45 +01009641 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02009642 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01009643 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009644
Chris Wilsone09a3032017-04-11 11:13:39 +01009645 if (__intel_wait_for_register_fw(dev_priv,
9646 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
Imre Deak006bb4c2018-01-30 16:29:39 +02009647 fast_timeout_us, slow_timeout_ms,
9648 NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009649 DRM_ERROR("timeout waiting for pcode write of 0x%08x to mbox %x to finish for %ps\n",
9650 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009651 return -ETIMEDOUT;
9652 }
9653
Chris Wilson3f5582d2016-06-30 15:32:45 +01009654 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009655
Lyude87660502016-08-17 15:55:53 -04009656 if (INTEL_GEN(dev_priv) > 6)
9657 status = gen7_check_mailbox_status(dev_priv);
9658 else
9659 status = gen6_check_mailbox_status(dev_priv);
9660
9661 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009662 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps: %d\n",
9663 val, mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009664 return status;
9665 }
9666
Ben Widawsky42c05262012-09-26 10:34:00 -07009667 return 0;
9668}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07009669
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009670static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
9671 u32 request, u32 reply_mask, u32 reply,
9672 u32 *status)
9673{
9674 u32 val = request;
9675
9676 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
9677
9678 return *status || ((val & reply_mask) == reply);
9679}
9680
9681/**
9682 * skl_pcode_request - send PCODE request until acknowledgment
9683 * @dev_priv: device private
9684 * @mbox: PCODE mailbox ID the request is targeted for
9685 * @request: request ID
9686 * @reply_mask: mask used to check for request acknowledgment
9687 * @reply: value used to check for request acknowledgment
9688 * @timeout_base_ms: timeout for polling with preemption enabled
9689 *
9690 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02009691 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009692 * The request is acknowledged once the PCODE reply dword equals @reply after
9693 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02009694 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009695 * preemption disabled.
9696 *
9697 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
9698 * other error as reported by PCODE.
9699 */
9700int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
9701 u32 reply_mask, u32 reply, int timeout_base_ms)
9702{
9703 u32 status;
9704 int ret;
9705
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009706 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009707
9708#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
9709 &status)
9710
9711 /*
9712 * Prime the PCODE by doing a request first. Normally it guarantees
9713 * that a subsequent request, at most @timeout_base_ms later, succeeds.
9714 * _wait_for() doesn't guarantee when its passed condition is evaluated
9715 * first, so send the first request explicitly.
9716 */
9717 if (COND) {
9718 ret = 0;
9719 goto out;
9720 }
Chris Wilsona54b1872017-11-24 13:00:30 +00009721 ret = _wait_for(COND, timeout_base_ms * 1000, 10, 10);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009722 if (!ret)
9723 goto out;
9724
9725 /*
9726 * The above can time out if the number of requests was low (2 in the
9727 * worst case) _and_ PCODE was busy for some reason even after a
9728 * (queued) request and @timeout_base_ms delay. As a workaround retry
9729 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02009730 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009731 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02009732 * requests, and for any quirks of the PCODE firmware that delays
9733 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009734 */
9735 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
9736 WARN_ON_ONCE(timeout_base_ms > 3);
9737 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02009738 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009739 preempt_enable();
9740
9741out:
9742 return ret ? ret : status;
9743#undef COND
9744}
9745
Ville Syrjälädd06f882014-11-10 22:55:12 +02009746static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9747{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009748 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9749
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009750 /*
9751 * N = val - 0xb7
9752 * Slow = Fast = GPLL ref * N
9753 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009754 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009755}
9756
Fengguang Wub55dd642014-07-12 11:21:39 +02009757static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009758{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009759 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9760
9761 return DIV_ROUND_CLOSEST(1000 * val, rps->gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009762}
9763
Fengguang Wub55dd642014-07-12 11:21:39 +02009764static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309765{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009766 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9767
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009768 /*
9769 * N = val / 2
9770 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9771 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009772 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309773}
9774
Fengguang Wub55dd642014-07-12 11:21:39 +02009775static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309776{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009777 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9778
Ville Syrjälä1c147622014-08-18 14:42:43 +03009779 /* CHV needs even values */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009780 return DIV_ROUND_CLOSEST(2 * 1000 * val, rps->gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309781}
9782
Ville Syrjälä616bc822015-01-23 21:04:25 +02009783int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9784{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009785 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009786 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9787 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009788 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009789 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009790 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009791 return byt_gpu_freq(dev_priv, val);
9792 else
9793 return val * GT_FREQUENCY_MULTIPLIER;
9794}
9795
Ville Syrjälä616bc822015-01-23 21:04:25 +02009796int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9797{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009798 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009799 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9800 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009801 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009802 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009803 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009804 return byt_freq_opcode(dev_priv, val);
9805 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009806 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309807}
9808
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009809void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009810{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009811 mutex_init(&dev_priv->pcu_lock);
Chris Wilson60548c52018-07-31 14:26:29 +01009812 mutex_init(&dev_priv->gt_pm.rps.power.mutex);
Daniel Vetterf742a552013-12-06 10:17:53 +01009813
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009814 atomic_set(&dev_priv->gt_pm.rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009815
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01009816 dev_priv->runtime_pm.suspended = false;
9817 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009818}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009819
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009820static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9821 const i915_reg_t reg)
9822{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009823 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009824 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009825
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009826 /*
9827 * The register accessed do not need forcewake. We borrow
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009828 * uncore lock to prevent concurrent access to range reg.
9829 */
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009830 lockdep_assert_held(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009831
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009832 /*
9833 * vlv and chv residency counters are 40 bits in width.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009834 * With a control bit, we can choose between upper or lower
9835 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009836 *
9837 * Although we always use the counter in high-range mode elsewhere,
9838 * userspace may attempt to read the value before rc6 is initialised,
9839 * before we have set the default VLV_COUNTER_CONTROL value. So always
9840 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009841 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009842 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9843 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009844 upper = I915_READ_FW(reg);
9845 do {
9846 tmp = upper;
9847
9848 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9849 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9850 lower = I915_READ_FW(reg);
9851
9852 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9853 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9854 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00009855 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009856
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009857 /*
9858 * Everywhere else we always use VLV_COUNTER_CONTROL with the
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009859 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9860 * now.
9861 */
9862
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009863 return lower | (u64)upper << 8;
9864}
9865
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009866u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009867 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009868{
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009869 u64 time_hw, prev_hw, overflow_hw;
9870 unsigned int fw_domains;
9871 unsigned long flags;
9872 unsigned int i;
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009873 u32 mul, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009874
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00009875 if (!HAS_RC6(dev_priv))
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009876 return 0;
9877
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009878 /*
9879 * Store previous hw counter values for counter wrap-around handling.
9880 *
9881 * There are only four interesting registers and they live next to each
9882 * other so we can use the relative address, compared to the smallest
9883 * one as the index into driver storage.
9884 */
9885 i = (i915_mmio_reg_offset(reg) -
9886 i915_mmio_reg_offset(GEN6_GT_GFX_RC6_LOCKED)) / sizeof(u32);
9887 if (WARN_ON_ONCE(i >= ARRAY_SIZE(dev_priv->gt_pm.rc6.cur_residency)))
9888 return 0;
9889
9890 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
9891
9892 spin_lock_irqsave(&dev_priv->uncore.lock, flags);
9893 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
9894
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009895 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9896 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009897 mul = 1000000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009898 div = dev_priv->czclk_freq;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009899 overflow_hw = BIT_ULL(40);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009900 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009901 } else {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009902 /* 833.33ns units on Gen9LP, 1.28us elsewhere. */
9903 if (IS_GEN9_LP(dev_priv)) {
9904 mul = 10000;
9905 div = 12;
9906 } else {
9907 mul = 1280;
9908 div = 1;
9909 }
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009910
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009911 overflow_hw = BIT_ULL(32);
9912 time_hw = I915_READ_FW(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009913 }
9914
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009915 /*
9916 * Counter wrap handling.
9917 *
9918 * But relying on a sufficient frequency of queries otherwise counters
9919 * can still wrap.
9920 */
9921 prev_hw = dev_priv->gt_pm.rc6.prev_hw_residency[i];
9922 dev_priv->gt_pm.rc6.prev_hw_residency[i] = time_hw;
9923
9924 /* RC6 delta from last sample. */
9925 if (time_hw >= prev_hw)
9926 time_hw -= prev_hw;
9927 else
9928 time_hw += overflow_hw - prev_hw;
9929
9930 /* Add delta to RC6 extended raw driver copy. */
9931 time_hw += dev_priv->gt_pm.rc6.cur_residency[i];
9932 dev_priv->gt_pm.rc6.cur_residency[i] = time_hw;
9933
9934 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
9935 spin_unlock_irqrestore(&dev_priv->uncore.lock, flags);
9936
9937 return mul_u64_u32_div(time_hw, mul, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009938}
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00009939
9940u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat)
9941{
9942 u32 cagf;
9943
9944 if (INTEL_GEN(dev_priv) >= 9)
9945 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
9946 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
9947 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
9948 else
9949 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
9950
9951 return cagf;
9952}