Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2012 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eugeni Dodonov <eugeni.dodonov@intel.com> |
| 25 | * |
| 26 | */ |
| 27 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 28 | #include <linux/cpufreq.h> |
Sam Ravnborg | d0e9359 | 2019-01-26 13:25:24 +0100 | [diff] [blame] | 29 | #include <linux/module.h> |
Chris Wilson | 08ea70a | 2018-08-12 23:36:31 +0100 | [diff] [blame] | 30 | #include <linux/pm_runtime.h> |
Sam Ravnborg | d0e9359 | 2019-01-26 13:25:24 +0100 | [diff] [blame] | 31 | |
| 32 | #include <drm/drm_atomic_helper.h> |
| 33 | #include <drm/drm_fourcc.h> |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 34 | #include <drm/drm_plane_helper.h> |
Sam Ravnborg | d0e9359 | 2019-01-26 13:25:24 +0100 | [diff] [blame] | 35 | |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 36 | #include "i915_drv.h" |
| 37 | #include "intel_drv.h" |
Jani Nikula | 98afa31 | 2019-04-05 14:00:08 +0300 | [diff] [blame] | 38 | #include "intel_fbc.h" |
Jani Nikula | 696173b | 2019-04-05 14:00:15 +0300 | [diff] [blame] | 39 | #include "intel_pm.h" |
Jani Nikula | f9a79f9 | 2019-04-05 14:00:24 +0300 | [diff] [blame] | 40 | #include "intel_sprite.h" |
Chris Wilson | 56c5098 | 2019-04-26 09:17:22 +0100 | [diff] [blame] | 41 | #include "intel_sideband.h" |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 42 | #include "../../../platform/x86/intel_ips.h" |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 43 | |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 44 | /** |
Jani Nikula | 18afd44 | 2016-01-18 09:19:48 +0200 | [diff] [blame] | 45 | * DOC: RC6 |
| 46 | * |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 47 | * RC6 is a special power stage which allows the GPU to enter an very |
| 48 | * low-voltage mode when idle, using down to 0V while at this stage. This |
| 49 | * stage is entered automatically when the GPU is idle when RC6 support is |
| 50 | * enabled, and as soon as new workload arises GPU wakes up automatically as well. |
| 51 | * |
| 52 | * There are different RC6 modes available in Intel GPU, which differentiate |
| 53 | * among each other with the latency required to enter and leave RC6 and |
| 54 | * voltage consumed by the GPU in different states. |
| 55 | * |
| 56 | * The combination of the following flags define which states GPU is allowed |
| 57 | * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and |
| 58 | * RC6pp is deepest RC6. Their support by hardware varies according to the |
| 59 | * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one |
| 60 | * which brings the most power savings; deeper states save more power, but |
| 61 | * require higher latency to switch to and wake up. |
| 62 | */ |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 63 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 64 | static void gen9_init_clock_gating(struct drm_i915_private *dev_priv) |
Mika Kuoppala | b033bb6 | 2016-06-07 17:19:04 +0300 | [diff] [blame] | 65 | { |
Ville Syrjälä | 9356404 | 2017-08-24 22:10:51 +0300 | [diff] [blame] | 66 | if (HAS_LLC(dev_priv)) { |
| 67 | /* |
| 68 | * WaCompressedResourceDisplayNewHashMode:skl,kbl |
Lucas De Marchi | e0403cb | 2017-12-05 11:01:17 -0800 | [diff] [blame] | 69 | * Display WA #0390: skl,kbl |
Ville Syrjälä | 9356404 | 2017-08-24 22:10:51 +0300 | [diff] [blame] | 70 | * |
| 71 | * Must match Sampler, Pixel Back End, and Media. See |
| 72 | * WaCompressedResourceSamplerPbeMediaNewHashMode. |
| 73 | */ |
| 74 | I915_WRITE(CHICKEN_PAR1_1, |
| 75 | I915_READ(CHICKEN_PAR1_1) | |
| 76 | SKL_DE_COMPRESSED_HASH_MODE); |
| 77 | } |
| 78 | |
Rodrigo Vivi | 82525c1 | 2017-06-08 08:50:00 -0700 | [diff] [blame] | 79 | /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */ |
Mika Kuoppala | b033bb6 | 2016-06-07 17:19:04 +0300 | [diff] [blame] | 80 | I915_WRITE(CHICKEN_PAR1_1, |
| 81 | I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP); |
| 82 | |
Rodrigo Vivi | 82525c1 | 2017-06-08 08:50:00 -0700 | [diff] [blame] | 83 | /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */ |
Mika Kuoppala | 590e8ff | 2016-06-07 17:19:13 +0300 | [diff] [blame] | 84 | I915_WRITE(GEN8_CHICKEN_DCPR_1, |
| 85 | I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM); |
Mika Kuoppala | 0f78dee | 2016-06-07 17:19:16 +0300 | [diff] [blame] | 86 | |
Rodrigo Vivi | 82525c1 | 2017-06-08 08:50:00 -0700 | [diff] [blame] | 87 | /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */ |
| 88 | /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */ |
Mika Kuoppala | 303d4ea | 2016-06-07 17:19:17 +0300 | [diff] [blame] | 89 | I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) | |
| 90 | DISP_FBC_WM_DIS | |
| 91 | DISP_FBC_MEMORY_WAKE); |
Mika Kuoppala | d1b4eef | 2016-06-07 17:19:19 +0300 | [diff] [blame] | 92 | |
Rodrigo Vivi | 82525c1 | 2017-06-08 08:50:00 -0700 | [diff] [blame] | 93 | /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */ |
Mika Kuoppala | d1b4eef | 2016-06-07 17:19:19 +0300 | [diff] [blame] | 94 | I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) | |
| 95 | ILK_DPFC_DISABLE_DUMMY0); |
Praveen Paneri | 32087d1 | 2017-08-03 23:02:10 +0530 | [diff] [blame] | 96 | |
| 97 | if (IS_SKYLAKE(dev_priv)) { |
| 98 | /* WaDisableDopClockGating */ |
| 99 | I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL) |
| 100 | & ~GEN7_DOP_CLOCK_GATE_ENABLE); |
| 101 | } |
Mika Kuoppala | b033bb6 | 2016-06-07 17:19:04 +0300 | [diff] [blame] | 102 | } |
| 103 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 104 | static void bxt_init_clock_gating(struct drm_i915_private *dev_priv) |
Imre Deak | a82abe4 | 2015-03-27 14:00:04 +0200 | [diff] [blame] | 105 | { |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 106 | gen9_init_clock_gating(dev_priv); |
Daniel Vetter | dc00b6a | 2016-05-19 09:14:20 +0200 | [diff] [blame] | 107 | |
Nick Hoath | a754615 | 2015-06-29 14:07:32 +0100 | [diff] [blame] | 108 | /* WaDisableSDEUnitClockGating:bxt */ |
| 109 | I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) | |
| 110 | GEN8_SDEUNIT_CLOCK_GATE_DISABLE); |
| 111 | |
Imre Deak | 32608ca | 2015-03-11 11:10:27 +0200 | [diff] [blame] | 112 | /* |
| 113 | * FIXME: |
Ben Widawsky | 868434c | 2015-03-11 10:49:32 +0200 | [diff] [blame] | 114 | * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only. |
Imre Deak | 32608ca | 2015-03-11 11:10:27 +0200 | [diff] [blame] | 115 | */ |
Imre Deak | 32608ca | 2015-03-11 11:10:27 +0200 | [diff] [blame] | 116 | I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) | |
Ben Widawsky | 868434c | 2015-03-11 10:49:32 +0200 | [diff] [blame] | 117 | GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ); |
Imre Deak | d965e7ac | 2015-12-01 10:23:52 +0200 | [diff] [blame] | 118 | |
| 119 | /* |
| 120 | * Wa: Backlight PWM may stop in the asserted state, causing backlight |
| 121 | * to stay fully on. |
| 122 | */ |
Jani Nikula | 8aeaf64 | 2017-02-15 17:21:37 +0200 | [diff] [blame] | 123 | I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) | |
| 124 | PWM1_GATING_DIS | PWM2_GATING_DIS); |
Imre Deak | a82abe4 | 2015-03-27 14:00:04 +0200 | [diff] [blame] | 125 | } |
| 126 | |
Ander Conselvan de Oliveira | 9fb5026 | 2017-01-26 11:16:58 +0200 | [diff] [blame] | 127 | static void glk_init_clock_gating(struct drm_i915_private *dev_priv) |
| 128 | { |
| 129 | gen9_init_clock_gating(dev_priv); |
| 130 | |
| 131 | /* |
| 132 | * WaDisablePWMClockGating:glk |
| 133 | * Backlight PWM may stop in the asserted state, causing backlight |
| 134 | * to stay fully on. |
| 135 | */ |
| 136 | I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) | |
| 137 | PWM1_GATING_DIS | PWM2_GATING_DIS); |
Ander Conselvan de Oliveira | f4f4b59 | 2017-02-22 08:34:29 +0200 | [diff] [blame] | 138 | |
| 139 | /* WaDDIIOTimeout:glk */ |
| 140 | if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) { |
| 141 | u32 val = I915_READ(CHICKEN_MISC_2); |
| 142 | val &= ~(GLK_CL0_PWR_DOWN | |
| 143 | GLK_CL1_PWR_DOWN | |
| 144 | GLK_CL2_PWR_DOWN); |
| 145 | I915_WRITE(CHICKEN_MISC_2, val); |
| 146 | } |
| 147 | |
Ander Conselvan de Oliveira | 9fb5026 | 2017-01-26 11:16:58 +0200 | [diff] [blame] | 148 | } |
| 149 | |
Ville Syrjälä | 148ac1f | 2016-10-31 22:37:16 +0200 | [diff] [blame] | 150 | static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv) |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 151 | { |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 152 | u32 tmp; |
| 153 | |
| 154 | tmp = I915_READ(CLKCFG); |
| 155 | |
| 156 | switch (tmp & CLKCFG_FSB_MASK) { |
| 157 | case CLKCFG_FSB_533: |
| 158 | dev_priv->fsb_freq = 533; /* 133*4 */ |
| 159 | break; |
| 160 | case CLKCFG_FSB_800: |
| 161 | dev_priv->fsb_freq = 800; /* 200*4 */ |
| 162 | break; |
| 163 | case CLKCFG_FSB_667: |
| 164 | dev_priv->fsb_freq = 667; /* 167*4 */ |
| 165 | break; |
| 166 | case CLKCFG_FSB_400: |
| 167 | dev_priv->fsb_freq = 400; /* 100*4 */ |
| 168 | break; |
| 169 | } |
| 170 | |
| 171 | switch (tmp & CLKCFG_MEM_MASK) { |
| 172 | case CLKCFG_MEM_533: |
| 173 | dev_priv->mem_freq = 533; |
| 174 | break; |
| 175 | case CLKCFG_MEM_667: |
| 176 | dev_priv->mem_freq = 667; |
| 177 | break; |
| 178 | case CLKCFG_MEM_800: |
| 179 | dev_priv->mem_freq = 800; |
| 180 | break; |
| 181 | } |
| 182 | |
| 183 | /* detect pineview DDR3 setting */ |
| 184 | tmp = I915_READ(CSHRDDR3CTL); |
| 185 | dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0; |
| 186 | } |
| 187 | |
Ville Syrjälä | 148ac1f | 2016-10-31 22:37:16 +0200 | [diff] [blame] | 188 | static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv) |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 189 | { |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 190 | u16 ddrpll, csipll; |
| 191 | |
| 192 | ddrpll = I915_READ16(DDRMPLL1); |
| 193 | csipll = I915_READ16(CSIPLL0); |
| 194 | |
| 195 | switch (ddrpll & 0xff) { |
| 196 | case 0xc: |
| 197 | dev_priv->mem_freq = 800; |
| 198 | break; |
| 199 | case 0x10: |
| 200 | dev_priv->mem_freq = 1066; |
| 201 | break; |
| 202 | case 0x14: |
| 203 | dev_priv->mem_freq = 1333; |
| 204 | break; |
| 205 | case 0x18: |
| 206 | dev_priv->mem_freq = 1600; |
| 207 | break; |
| 208 | default: |
| 209 | DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n", |
| 210 | ddrpll & 0xff); |
| 211 | dev_priv->mem_freq = 0; |
| 212 | break; |
| 213 | } |
| 214 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 215 | dev_priv->ips.r_t = dev_priv->mem_freq; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 216 | |
| 217 | switch (csipll & 0x3ff) { |
| 218 | case 0x00c: |
| 219 | dev_priv->fsb_freq = 3200; |
| 220 | break; |
| 221 | case 0x00e: |
| 222 | dev_priv->fsb_freq = 3733; |
| 223 | break; |
| 224 | case 0x010: |
| 225 | dev_priv->fsb_freq = 4266; |
| 226 | break; |
| 227 | case 0x012: |
| 228 | dev_priv->fsb_freq = 4800; |
| 229 | break; |
| 230 | case 0x014: |
| 231 | dev_priv->fsb_freq = 5333; |
| 232 | break; |
| 233 | case 0x016: |
| 234 | dev_priv->fsb_freq = 5866; |
| 235 | break; |
| 236 | case 0x018: |
| 237 | dev_priv->fsb_freq = 6400; |
| 238 | break; |
| 239 | default: |
| 240 | DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n", |
| 241 | csipll & 0x3ff); |
| 242 | dev_priv->fsb_freq = 0; |
| 243 | break; |
| 244 | } |
| 245 | |
| 246 | if (dev_priv->fsb_freq == 3200) { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 247 | dev_priv->ips.c_m = 0; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 248 | } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 249 | dev_priv->ips.c_m = 1; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 250 | } else { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 251 | dev_priv->ips.c_m = 2; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 252 | } |
| 253 | } |
| 254 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 255 | static const struct cxsr_latency cxsr_latency_table[] = { |
| 256 | {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */ |
| 257 | {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */ |
| 258 | {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */ |
| 259 | {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */ |
| 260 | {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */ |
| 261 | |
| 262 | {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */ |
| 263 | {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */ |
| 264 | {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */ |
| 265 | {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */ |
| 266 | {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */ |
| 267 | |
| 268 | {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */ |
| 269 | {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */ |
| 270 | {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */ |
| 271 | {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */ |
| 272 | {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */ |
| 273 | |
| 274 | {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */ |
| 275 | {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */ |
| 276 | {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */ |
| 277 | {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */ |
| 278 | {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */ |
| 279 | |
| 280 | {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */ |
| 281 | {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */ |
| 282 | {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */ |
| 283 | {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */ |
| 284 | {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */ |
| 285 | |
| 286 | {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */ |
| 287 | {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */ |
| 288 | {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */ |
| 289 | {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */ |
| 290 | {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */ |
| 291 | }; |
| 292 | |
Tvrtko Ursulin | 44a655c | 2016-10-13 11:09:23 +0100 | [diff] [blame] | 293 | static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop, |
| 294 | bool is_ddr3, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 295 | int fsb, |
| 296 | int mem) |
| 297 | { |
| 298 | const struct cxsr_latency *latency; |
| 299 | int i; |
| 300 | |
| 301 | if (fsb == 0 || mem == 0) |
| 302 | return NULL; |
| 303 | |
| 304 | for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) { |
| 305 | latency = &cxsr_latency_table[i]; |
| 306 | if (is_desktop == latency->is_desktop && |
| 307 | is_ddr3 == latency->is_ddr3 && |
| 308 | fsb == latency->fsb_freq && mem == latency->mem_freq) |
| 309 | return latency; |
| 310 | } |
| 311 | |
| 312 | DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n"); |
| 313 | |
| 314 | return NULL; |
| 315 | } |
| 316 | |
Ville Syrjälä | fc1ac8d | 2015-03-05 21:19:52 +0200 | [diff] [blame] | 317 | static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable) |
| 318 | { |
| 319 | u32 val; |
| 320 | |
Chris Wilson | 337fa6e | 2019-04-26 09:17:20 +0100 | [diff] [blame] | 321 | vlv_punit_get(dev_priv); |
Ville Syrjälä | fc1ac8d | 2015-03-05 21:19:52 +0200 | [diff] [blame] | 322 | |
| 323 | val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2); |
| 324 | if (enable) |
| 325 | val &= ~FORCE_DDR_HIGH_FREQ; |
| 326 | else |
| 327 | val |= FORCE_DDR_HIGH_FREQ; |
| 328 | val &= ~FORCE_DDR_LOW_FREQ; |
| 329 | val |= FORCE_DDR_FREQ_REQ_ACK; |
| 330 | vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val); |
| 331 | |
| 332 | if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) & |
| 333 | FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) |
| 334 | DRM_ERROR("timed out waiting for Punit DDR DVFS request\n"); |
| 335 | |
Chris Wilson | 337fa6e | 2019-04-26 09:17:20 +0100 | [diff] [blame] | 336 | vlv_punit_put(dev_priv); |
Ville Syrjälä | fc1ac8d | 2015-03-05 21:19:52 +0200 | [diff] [blame] | 337 | } |
| 338 | |
Ville Syrjälä | cfb4141 | 2015-03-05 21:19:51 +0200 | [diff] [blame] | 339 | static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable) |
| 340 | { |
| 341 | u32 val; |
| 342 | |
Chris Wilson | 337fa6e | 2019-04-26 09:17:20 +0100 | [diff] [blame] | 343 | vlv_punit_get(dev_priv); |
Ville Syrjälä | cfb4141 | 2015-03-05 21:19:51 +0200 | [diff] [blame] | 344 | |
Ville Syrjälä | c11b813 | 2018-11-29 19:55:03 +0200 | [diff] [blame] | 345 | val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM); |
Ville Syrjälä | cfb4141 | 2015-03-05 21:19:51 +0200 | [diff] [blame] | 346 | if (enable) |
| 347 | val |= DSP_MAXFIFO_PM5_ENABLE; |
| 348 | else |
| 349 | val &= ~DSP_MAXFIFO_PM5_ENABLE; |
Ville Syrjälä | c11b813 | 2018-11-29 19:55:03 +0200 | [diff] [blame] | 350 | vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val); |
Ville Syrjälä | cfb4141 | 2015-03-05 21:19:51 +0200 | [diff] [blame] | 351 | |
Chris Wilson | 337fa6e | 2019-04-26 09:17:20 +0100 | [diff] [blame] | 352 | vlv_punit_put(dev_priv); |
Ville Syrjälä | cfb4141 | 2015-03-05 21:19:51 +0200 | [diff] [blame] | 353 | } |
| 354 | |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 355 | #define FW_WM(value, plane) \ |
| 356 | (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK) |
| 357 | |
Ville Syrjälä | 11a85d6 | 2016-11-28 19:37:12 +0200 | [diff] [blame] | 358 | static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 359 | { |
Ville Syrjälä | 11a85d6 | 2016-11-28 19:37:12 +0200 | [diff] [blame] | 360 | bool was_enabled; |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 361 | u32 val; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 362 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 363 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 11a85d6 | 2016-11-28 19:37:12 +0200 | [diff] [blame] | 364 | was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN; |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 365 | I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0); |
Ville Syrjälä | a7a6c49 | 2015-06-24 22:00:01 +0300 | [diff] [blame] | 366 | POSTING_READ(FW_BLC_SELF_VLV); |
Jani Nikula | c0f8683 | 2016-12-07 12:13:04 +0200 | [diff] [blame] | 367 | } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) { |
Ville Syrjälä | 11a85d6 | 2016-11-28 19:37:12 +0200 | [diff] [blame] | 368 | was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN; |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 369 | I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0); |
Ville Syrjälä | a7a6c49 | 2015-06-24 22:00:01 +0300 | [diff] [blame] | 370 | POSTING_READ(FW_BLC_SELF); |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 371 | } else if (IS_PINEVIEW(dev_priv)) { |
Ville Syrjälä | 11a85d6 | 2016-11-28 19:37:12 +0200 | [diff] [blame] | 372 | val = I915_READ(DSPFW3); |
| 373 | was_enabled = val & PINEVIEW_SELF_REFRESH_EN; |
| 374 | if (enable) |
| 375 | val |= PINEVIEW_SELF_REFRESH_EN; |
| 376 | else |
| 377 | val &= ~PINEVIEW_SELF_REFRESH_EN; |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 378 | I915_WRITE(DSPFW3, val); |
Ville Syrjälä | a7a6c49 | 2015-06-24 22:00:01 +0300 | [diff] [blame] | 379 | POSTING_READ(DSPFW3); |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 380 | } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) { |
Ville Syrjälä | 11a85d6 | 2016-11-28 19:37:12 +0200 | [diff] [blame] | 381 | was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN; |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 382 | val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) : |
| 383 | _MASKED_BIT_DISABLE(FW_BLC_SELF_EN); |
| 384 | I915_WRITE(FW_BLC_SELF, val); |
Ville Syrjälä | a7a6c49 | 2015-06-24 22:00:01 +0300 | [diff] [blame] | 385 | POSTING_READ(FW_BLC_SELF); |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 386 | } else if (IS_I915GM(dev_priv)) { |
Ville Syrjälä | acb9135 | 2016-07-29 17:57:02 +0300 | [diff] [blame] | 387 | /* |
| 388 | * FIXME can't find a bit like this for 915G, and |
| 389 | * and yet it does have the related watermark in |
| 390 | * FW_BLC_SELF. What's going on? |
| 391 | */ |
Ville Syrjälä | 11a85d6 | 2016-11-28 19:37:12 +0200 | [diff] [blame] | 392 | was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN; |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 393 | val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) : |
| 394 | _MASKED_BIT_DISABLE(INSTPM_SELF_EN); |
| 395 | I915_WRITE(INSTPM, val); |
Ville Syrjälä | a7a6c49 | 2015-06-24 22:00:01 +0300 | [diff] [blame] | 396 | POSTING_READ(INSTPM); |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 397 | } else { |
Ville Syrjälä | 11a85d6 | 2016-11-28 19:37:12 +0200 | [diff] [blame] | 398 | return false; |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 399 | } |
| 400 | |
Ville Syrjälä | 1489bba | 2017-03-02 19:15:07 +0200 | [diff] [blame] | 401 | trace_intel_memory_cxsr(dev_priv, was_enabled, enable); |
| 402 | |
Ville Syrjälä | 11a85d6 | 2016-11-28 19:37:12 +0200 | [diff] [blame] | 403 | DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n", |
| 404 | enableddisabled(enable), |
| 405 | enableddisabled(was_enabled)); |
| 406 | |
| 407 | return was_enabled; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 408 | } |
| 409 | |
Ville Syrjälä | 62571fc | 2017-04-21 21:14:23 +0300 | [diff] [blame] | 410 | /** |
| 411 | * intel_set_memory_cxsr - Configure CxSR state |
| 412 | * @dev_priv: i915 device |
| 413 | * @enable: Allow vs. disallow CxSR |
| 414 | * |
| 415 | * Allow or disallow the system to enter a special CxSR |
| 416 | * (C-state self refresh) state. What typically happens in CxSR mode |
| 417 | * is that several display FIFOs may get combined into a single larger |
| 418 | * FIFO for a particular plane (so called max FIFO mode) to allow the |
| 419 | * system to defer memory fetches longer, and the memory will enter |
| 420 | * self refresh. |
| 421 | * |
| 422 | * Note that enabling CxSR does not guarantee that the system enter |
| 423 | * this special mode, nor does it guarantee that the system stays |
| 424 | * in that mode once entered. So this just allows/disallows the system |
| 425 | * to autonomously utilize the CxSR mode. Other factors such as core |
| 426 | * C-states will affect when/if the system actually enters/exits the |
| 427 | * CxSR mode. |
| 428 | * |
| 429 | * Note that on VLV/CHV this actually only controls the max FIFO mode, |
| 430 | * and the system is free to enter/exit memory self refresh at any time |
| 431 | * even when the use of CxSR has been disallowed. |
| 432 | * |
| 433 | * While the system is actually in the CxSR/max FIFO mode, some plane |
| 434 | * control registers will not get latched on vblank. Thus in order to |
| 435 | * guarantee the system will respond to changes in the plane registers |
| 436 | * we must always disallow CxSR prior to making changes to those registers. |
| 437 | * Unfortunately the system will re-evaluate the CxSR conditions at |
| 438 | * frame start which happens after vblank start (which is when the plane |
| 439 | * registers would get latched), so we can't proceed with the plane update |
| 440 | * during the same frame where we disallowed CxSR. |
| 441 | * |
| 442 | * Certain platforms also have a deeper HPLL SR mode. Fortunately the |
| 443 | * HPLL SR mode depends on CxSR itself, so we don't have to hand hold |
| 444 | * the hardware w.r.t. HPLL SR when writing to plane registers. |
| 445 | * Disallowing just CxSR is sufficient. |
| 446 | */ |
Ville Syrjälä | 11a85d6 | 2016-11-28 19:37:12 +0200 | [diff] [blame] | 447 | bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable) |
Ville Syrjälä | 3d90e64 | 2016-11-28 19:37:11 +0200 | [diff] [blame] | 448 | { |
Ville Syrjälä | 11a85d6 | 2016-11-28 19:37:12 +0200 | [diff] [blame] | 449 | bool ret; |
| 450 | |
Ville Syrjälä | 3d90e64 | 2016-11-28 19:37:11 +0200 | [diff] [blame] | 451 | mutex_lock(&dev_priv->wm.wm_mutex); |
Ville Syrjälä | 11a85d6 | 2016-11-28 19:37:12 +0200 | [diff] [blame] | 452 | ret = _intel_set_memory_cxsr(dev_priv, enable); |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 453 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
| 454 | dev_priv->wm.vlv.cxsr = enable; |
| 455 | else if (IS_G4X(dev_priv)) |
| 456 | dev_priv->wm.g4x.cxsr = enable; |
Ville Syrjälä | 3d90e64 | 2016-11-28 19:37:11 +0200 | [diff] [blame] | 457 | mutex_unlock(&dev_priv->wm.wm_mutex); |
Ville Syrjälä | 11a85d6 | 2016-11-28 19:37:12 +0200 | [diff] [blame] | 458 | |
| 459 | return ret; |
Ville Syrjälä | 3d90e64 | 2016-11-28 19:37:11 +0200 | [diff] [blame] | 460 | } |
Ville Syrjälä | fc1ac8d | 2015-03-05 21:19:52 +0200 | [diff] [blame] | 461 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 462 | /* |
| 463 | * Latency for FIFO fetches is dependent on several factors: |
| 464 | * - memory configuration (speed, channels) |
| 465 | * - chipset |
| 466 | * - current MCH state |
| 467 | * It can be fairly high in some situations, so here we assume a fairly |
| 468 | * pessimal value. It's a tradeoff between extra memory fetches (if we |
| 469 | * set this value too high, the FIFO will fetch frequently to stay full) |
| 470 | * and power consumption (set it too low to save power and we might see |
| 471 | * FIFO underruns and display "flicker"). |
| 472 | * |
| 473 | * A value of 5us seems to be a good balance; safe for very low end |
| 474 | * platforms but not overly aggressive on lower latency configs. |
| 475 | */ |
Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 476 | static const int pessimal_latency_ns = 5000; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 477 | |
Ville Syrjälä | b500472 | 2015-03-05 21:19:47 +0200 | [diff] [blame] | 478 | #define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \ |
| 479 | ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8)) |
| 480 | |
Ville Syrjälä | 814e7f0 | 2017-03-02 19:14:55 +0200 | [diff] [blame] | 481 | static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state) |
Ville Syrjälä | b500472 | 2015-03-05 21:19:47 +0200 | [diff] [blame] | 482 | { |
Ville Syrjälä | 814e7f0 | 2017-03-02 19:14:55 +0200 | [diff] [blame] | 483 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Ville Syrjälä | f07d43d | 2017-03-02 19:14:52 +0200 | [diff] [blame] | 484 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | 814e7f0 | 2017-03-02 19:14:55 +0200 | [diff] [blame] | 485 | struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state; |
Ville Syrjälä | f07d43d | 2017-03-02 19:14:52 +0200 | [diff] [blame] | 486 | enum pipe pipe = crtc->pipe; |
| 487 | int sprite0_start, sprite1_start; |
Ville Syrjälä | b500472 | 2015-03-05 21:19:47 +0200 | [diff] [blame] | 488 | |
Ville Syrjälä | f07d43d | 2017-03-02 19:14:52 +0200 | [diff] [blame] | 489 | switch (pipe) { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 490 | u32 dsparb, dsparb2, dsparb3; |
Ville Syrjälä | b500472 | 2015-03-05 21:19:47 +0200 | [diff] [blame] | 491 | case PIPE_A: |
| 492 | dsparb = I915_READ(DSPARB); |
| 493 | dsparb2 = I915_READ(DSPARB2); |
| 494 | sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0); |
| 495 | sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4); |
| 496 | break; |
| 497 | case PIPE_B: |
| 498 | dsparb = I915_READ(DSPARB); |
| 499 | dsparb2 = I915_READ(DSPARB2); |
| 500 | sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8); |
| 501 | sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12); |
| 502 | break; |
| 503 | case PIPE_C: |
| 504 | dsparb2 = I915_READ(DSPARB2); |
| 505 | dsparb3 = I915_READ(DSPARB3); |
| 506 | sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16); |
| 507 | sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20); |
| 508 | break; |
| 509 | default: |
Ville Syrjälä | f07d43d | 2017-03-02 19:14:52 +0200 | [diff] [blame] | 510 | MISSING_CASE(pipe); |
| 511 | return; |
Ville Syrjälä | b500472 | 2015-03-05 21:19:47 +0200 | [diff] [blame] | 512 | } |
| 513 | |
Ville Syrjälä | f07d43d | 2017-03-02 19:14:52 +0200 | [diff] [blame] | 514 | fifo_state->plane[PLANE_PRIMARY] = sprite0_start; |
| 515 | fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start; |
| 516 | fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start; |
| 517 | fifo_state->plane[PLANE_CURSOR] = 63; |
Ville Syrjälä | b500472 | 2015-03-05 21:19:47 +0200 | [diff] [blame] | 518 | } |
| 519 | |
Ville Syrjälä | bdaf843 | 2017-11-17 21:19:11 +0200 | [diff] [blame] | 520 | static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, |
| 521 | enum i9xx_plane_id i9xx_plane) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 522 | { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 523 | u32 dsparb = I915_READ(DSPARB); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 524 | int size; |
| 525 | |
| 526 | size = dsparb & 0x7f; |
Ville Syrjälä | bdaf843 | 2017-11-17 21:19:11 +0200 | [diff] [blame] | 527 | if (i9xx_plane == PLANE_B) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 528 | size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size; |
| 529 | |
Ville Syrjälä | bdaf843 | 2017-11-17 21:19:11 +0200 | [diff] [blame] | 530 | DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n", |
| 531 | dsparb, plane_name(i9xx_plane), size); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 532 | |
| 533 | return size; |
| 534 | } |
| 535 | |
Ville Syrjälä | bdaf843 | 2017-11-17 21:19:11 +0200 | [diff] [blame] | 536 | static int i830_get_fifo_size(struct drm_i915_private *dev_priv, |
| 537 | enum i9xx_plane_id i9xx_plane) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 538 | { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 539 | u32 dsparb = I915_READ(DSPARB); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 540 | int size; |
| 541 | |
| 542 | size = dsparb & 0x1ff; |
Ville Syrjälä | bdaf843 | 2017-11-17 21:19:11 +0200 | [diff] [blame] | 543 | if (i9xx_plane == PLANE_B) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 544 | size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size; |
| 545 | size >>= 1; /* Convert to cachelines */ |
| 546 | |
Ville Syrjälä | bdaf843 | 2017-11-17 21:19:11 +0200 | [diff] [blame] | 547 | DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n", |
| 548 | dsparb, plane_name(i9xx_plane), size); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 549 | |
| 550 | return size; |
| 551 | } |
| 552 | |
Ville Syrjälä | bdaf843 | 2017-11-17 21:19:11 +0200 | [diff] [blame] | 553 | static int i845_get_fifo_size(struct drm_i915_private *dev_priv, |
| 554 | enum i9xx_plane_id i9xx_plane) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 555 | { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 556 | u32 dsparb = I915_READ(DSPARB); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 557 | int size; |
| 558 | |
| 559 | size = dsparb & 0x7f; |
| 560 | size >>= 2; /* Convert to cachelines */ |
| 561 | |
Ville Syrjälä | bdaf843 | 2017-11-17 21:19:11 +0200 | [diff] [blame] | 562 | DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n", |
| 563 | dsparb, plane_name(i9xx_plane), size); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 564 | |
| 565 | return size; |
| 566 | } |
| 567 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 568 | /* Pineview has different values for various configs */ |
| 569 | static const struct intel_watermark_params pineview_display_wm = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 570 | .fifo_size = PINEVIEW_DISPLAY_FIFO, |
| 571 | .max_wm = PINEVIEW_MAX_WM, |
| 572 | .default_wm = PINEVIEW_DFT_WM, |
| 573 | .guard_size = PINEVIEW_GUARD_WM, |
| 574 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 575 | }; |
| 576 | static const struct intel_watermark_params pineview_display_hplloff_wm = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 577 | .fifo_size = PINEVIEW_DISPLAY_FIFO, |
| 578 | .max_wm = PINEVIEW_MAX_WM, |
| 579 | .default_wm = PINEVIEW_DFT_HPLLOFF_WM, |
| 580 | .guard_size = PINEVIEW_GUARD_WM, |
| 581 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 582 | }; |
| 583 | static const struct intel_watermark_params pineview_cursor_wm = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 584 | .fifo_size = PINEVIEW_CURSOR_FIFO, |
| 585 | .max_wm = PINEVIEW_CURSOR_MAX_WM, |
| 586 | .default_wm = PINEVIEW_CURSOR_DFT_WM, |
| 587 | .guard_size = PINEVIEW_CURSOR_GUARD_WM, |
| 588 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 589 | }; |
| 590 | static const struct intel_watermark_params pineview_cursor_hplloff_wm = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 591 | .fifo_size = PINEVIEW_CURSOR_FIFO, |
| 592 | .max_wm = PINEVIEW_CURSOR_MAX_WM, |
| 593 | .default_wm = PINEVIEW_CURSOR_DFT_WM, |
| 594 | .guard_size = PINEVIEW_CURSOR_GUARD_WM, |
| 595 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 596 | }; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 597 | static const struct intel_watermark_params i965_cursor_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 598 | .fifo_size = I965_CURSOR_FIFO, |
| 599 | .max_wm = I965_CURSOR_MAX_WM, |
| 600 | .default_wm = I965_CURSOR_DFT_WM, |
| 601 | .guard_size = 2, |
| 602 | .cacheline_size = I915_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 603 | }; |
| 604 | static const struct intel_watermark_params i945_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 605 | .fifo_size = I945_FIFO_SIZE, |
| 606 | .max_wm = I915_MAX_WM, |
| 607 | .default_wm = 1, |
| 608 | .guard_size = 2, |
| 609 | .cacheline_size = I915_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 610 | }; |
| 611 | static const struct intel_watermark_params i915_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 612 | .fifo_size = I915_FIFO_SIZE, |
| 613 | .max_wm = I915_MAX_WM, |
| 614 | .default_wm = 1, |
| 615 | .guard_size = 2, |
| 616 | .cacheline_size = I915_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 617 | }; |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 618 | static const struct intel_watermark_params i830_a_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 619 | .fifo_size = I855GM_FIFO_SIZE, |
| 620 | .max_wm = I915_MAX_WM, |
| 621 | .default_wm = 1, |
| 622 | .guard_size = 2, |
| 623 | .cacheline_size = I830_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 624 | }; |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 625 | static const struct intel_watermark_params i830_bc_wm_info = { |
| 626 | .fifo_size = I855GM_FIFO_SIZE, |
| 627 | .max_wm = I915_MAX_WM/2, |
| 628 | .default_wm = 1, |
| 629 | .guard_size = 2, |
| 630 | .cacheline_size = I830_FIFO_LINE_SIZE, |
| 631 | }; |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 632 | static const struct intel_watermark_params i845_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 633 | .fifo_size = I830_FIFO_SIZE, |
| 634 | .max_wm = I915_MAX_WM, |
| 635 | .default_wm = 1, |
| 636 | .guard_size = 2, |
| 637 | .cacheline_size = I830_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 638 | }; |
| 639 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 640 | /** |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 641 | * intel_wm_method1 - Method 1 / "small buffer" watermark formula |
| 642 | * @pixel_rate: Pipe pixel rate in kHz |
| 643 | * @cpp: Plane bytes per pixel |
| 644 | * @latency: Memory wakeup latency in 0.1us units |
| 645 | * |
| 646 | * Compute the watermark using the method 1 or "small buffer" |
| 647 | * formula. The caller may additonally add extra cachelines |
| 648 | * to account for TLB misses and clock crossings. |
| 649 | * |
| 650 | * This method is concerned with the short term drain rate |
| 651 | * of the FIFO, ie. it does not account for blanking periods |
| 652 | * which would effectively reduce the average drain rate across |
| 653 | * a longer period. The name "small" refers to the fact the |
| 654 | * FIFO is relatively small compared to the amount of data |
| 655 | * fetched. |
| 656 | * |
| 657 | * The FIFO level vs. time graph might look something like: |
| 658 | * |
| 659 | * |\ |\ |
| 660 | * | \ | \ |
| 661 | * __---__---__ (- plane active, _ blanking) |
| 662 | * -> time |
| 663 | * |
| 664 | * or perhaps like this: |
| 665 | * |
| 666 | * |\|\ |\|\ |
| 667 | * __----__----__ (- plane active, _ blanking) |
| 668 | * -> time |
| 669 | * |
| 670 | * Returns: |
| 671 | * The watermark in bytes |
| 672 | */ |
| 673 | static unsigned int intel_wm_method1(unsigned int pixel_rate, |
| 674 | unsigned int cpp, |
| 675 | unsigned int latency) |
| 676 | { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 677 | u64 ret; |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 678 | |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 679 | ret = (u64)pixel_rate * cpp * latency; |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 680 | ret = DIV_ROUND_UP_ULL(ret, 10000); |
| 681 | |
| 682 | return ret; |
| 683 | } |
| 684 | |
| 685 | /** |
| 686 | * intel_wm_method2 - Method 2 / "large buffer" watermark formula |
| 687 | * @pixel_rate: Pipe pixel rate in kHz |
| 688 | * @htotal: Pipe horizontal total |
| 689 | * @width: Plane width in pixels |
| 690 | * @cpp: Plane bytes per pixel |
| 691 | * @latency: Memory wakeup latency in 0.1us units |
| 692 | * |
| 693 | * Compute the watermark using the method 2 or "large buffer" |
| 694 | * formula. The caller may additonally add extra cachelines |
| 695 | * to account for TLB misses and clock crossings. |
| 696 | * |
| 697 | * This method is concerned with the long term drain rate |
| 698 | * of the FIFO, ie. it does account for blanking periods |
| 699 | * which effectively reduce the average drain rate across |
| 700 | * a longer period. The name "large" refers to the fact the |
| 701 | * FIFO is relatively large compared to the amount of data |
| 702 | * fetched. |
| 703 | * |
| 704 | * The FIFO level vs. time graph might look something like: |
| 705 | * |
| 706 | * |\___ |\___ |
| 707 | * | \___ | \___ |
| 708 | * | \ | \ |
| 709 | * __ --__--__--__--__--__--__ (- plane active, _ blanking) |
| 710 | * -> time |
| 711 | * |
| 712 | * Returns: |
| 713 | * The watermark in bytes |
| 714 | */ |
| 715 | static unsigned int intel_wm_method2(unsigned int pixel_rate, |
| 716 | unsigned int htotal, |
| 717 | unsigned int width, |
| 718 | unsigned int cpp, |
| 719 | unsigned int latency) |
| 720 | { |
| 721 | unsigned int ret; |
| 722 | |
| 723 | /* |
| 724 | * FIXME remove once all users are computing |
| 725 | * watermarks in the correct place. |
| 726 | */ |
| 727 | if (WARN_ON_ONCE(htotal == 0)) |
| 728 | htotal = 1; |
| 729 | |
| 730 | ret = (latency * pixel_rate) / (htotal * 10000); |
| 731 | ret = (ret + 1) * width * cpp; |
| 732 | |
| 733 | return ret; |
| 734 | } |
| 735 | |
| 736 | /** |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 737 | * intel_calculate_wm - calculate watermark level |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 738 | * @pixel_rate: pixel clock |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 739 | * @wm: chip FIFO params |
Chris Wilson | 3138341 | 2018-02-14 14:03:03 +0000 | [diff] [blame] | 740 | * @fifo_size: size of the FIFO buffer |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 741 | * @cpp: bytes per pixel |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 742 | * @latency_ns: memory latency for the platform |
| 743 | * |
| 744 | * Calculate the watermark level (the level at which the display plane will |
| 745 | * start fetching from memory again). Each chip has a different display |
| 746 | * FIFO size and allocation, so the caller needs to figure that out and pass |
| 747 | * in the correct intel_watermark_params structure. |
| 748 | * |
| 749 | * As the pixel clock runs, the FIFO will be drained at a rate that depends |
| 750 | * on the pixel size. When it reaches the watermark level, it'll start |
| 751 | * fetching FIFO line sized based chunks from memory until the FIFO fills |
| 752 | * past the watermark point. If the FIFO drains completely, a FIFO underrun |
| 753 | * will occur, and a display engine hang could result. |
| 754 | */ |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 755 | static unsigned int intel_calculate_wm(int pixel_rate, |
| 756 | const struct intel_watermark_params *wm, |
| 757 | int fifo_size, int cpp, |
| 758 | unsigned int latency_ns) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 759 | { |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 760 | int entries, wm_size; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 761 | |
| 762 | /* |
| 763 | * Note: we need to make sure we don't overflow for various clock & |
| 764 | * latency values. |
| 765 | * clocks go from a few thousand to several hundred thousand. |
| 766 | * latency is usually a few thousand |
| 767 | */ |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 768 | entries = intel_wm_method1(pixel_rate, cpp, |
| 769 | latency_ns / 100); |
| 770 | entries = DIV_ROUND_UP(entries, wm->cacheline_size) + |
| 771 | wm->guard_size; |
| 772 | DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 773 | |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 774 | wm_size = fifo_size - entries; |
| 775 | DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 776 | |
| 777 | /* Don't promote wm_size to unsigned... */ |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 778 | if (wm_size > wm->max_wm) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 779 | wm_size = wm->max_wm; |
| 780 | if (wm_size <= 0) |
| 781 | wm_size = wm->default_wm; |
Ville Syrjälä | d6feb19 | 2014-09-05 21:54:13 +0300 | [diff] [blame] | 782 | |
| 783 | /* |
| 784 | * Bspec seems to indicate that the value shouldn't be lower than |
| 785 | * 'burst size + 1'. Certainly 830 is quite unhappy with low values. |
| 786 | * Lets go for 8 which is the burst size since certain platforms |
| 787 | * already use a hardcoded 8 (which is what the spec says should be |
| 788 | * done). |
| 789 | */ |
| 790 | if (wm_size <= 8) |
| 791 | wm_size = 8; |
| 792 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 793 | return wm_size; |
| 794 | } |
| 795 | |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 796 | static bool is_disabling(int old, int new, int threshold) |
| 797 | { |
| 798 | return old >= threshold && new < threshold; |
| 799 | } |
| 800 | |
| 801 | static bool is_enabling(int old, int new, int threshold) |
| 802 | { |
| 803 | return old < threshold && new >= threshold; |
| 804 | } |
| 805 | |
Ville Syrjälä | 6d5019b | 2017-04-21 21:14:20 +0300 | [diff] [blame] | 806 | static int intel_wm_num_levels(struct drm_i915_private *dev_priv) |
| 807 | { |
| 808 | return dev_priv->wm.max_level + 1; |
| 809 | } |
| 810 | |
Ville Syrjälä | 24304d81 | 2017-03-14 17:10:49 +0200 | [diff] [blame] | 811 | static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state, |
| 812 | const struct intel_plane_state *plane_state) |
| 813 | { |
| 814 | struct intel_plane *plane = to_intel_plane(plane_state->base.plane); |
| 815 | |
| 816 | /* FIXME check the 'enable' instead */ |
| 817 | if (!crtc_state->base.active) |
| 818 | return false; |
| 819 | |
| 820 | /* |
| 821 | * Treat cursor with fb as always visible since cursor updates |
| 822 | * can happen faster than the vrefresh rate, and the current |
| 823 | * watermark code doesn't handle that correctly. Cursor updates |
| 824 | * which set/clear the fb or change the cursor size are going |
| 825 | * to get throttled by intel_legacy_cursor_update() to work |
| 826 | * around this problem with the watermark code. |
| 827 | */ |
| 828 | if (plane->id == PLANE_CURSOR) |
| 829 | return plane_state->base.fb != NULL; |
| 830 | else |
| 831 | return plane_state->base.visible; |
| 832 | } |
| 833 | |
Ville Syrjälä | ffc7a76 | 2016-10-31 22:37:21 +0200 | [diff] [blame] | 834 | static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 835 | { |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 836 | struct intel_crtc *crtc, *enabled = NULL; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 837 | |
Ville Syrjälä | ffc7a76 | 2016-10-31 22:37:21 +0200 | [diff] [blame] | 838 | for_each_intel_crtc(&dev_priv->drm, crtc) { |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 839 | if (intel_crtc_active(crtc)) { |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 840 | if (enabled) |
| 841 | return NULL; |
| 842 | enabled = crtc; |
| 843 | } |
| 844 | } |
| 845 | |
| 846 | return enabled; |
| 847 | } |
| 848 | |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 849 | static void pineview_update_wm(struct intel_crtc *unused_crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 850 | { |
Ville Syrjälä | ffc7a76 | 2016-10-31 22:37:21 +0200 | [diff] [blame] | 851 | struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev); |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 852 | struct intel_crtc *crtc; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 853 | const struct cxsr_latency *latency; |
| 854 | u32 reg; |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 855 | unsigned int wm; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 856 | |
Tvrtko Ursulin | 86d35d4 | 2019-03-26 07:40:54 +0000 | [diff] [blame] | 857 | latency = intel_get_cxsr_latency(!IS_MOBILE(dev_priv), |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 858 | dev_priv->is_ddr3, |
| 859 | dev_priv->fsb_freq, |
| 860 | dev_priv->mem_freq); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 861 | if (!latency) { |
| 862 | DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n"); |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 863 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 864 | return; |
| 865 | } |
| 866 | |
Ville Syrjälä | ffc7a76 | 2016-10-31 22:37:21 +0200 | [diff] [blame] | 867 | crtc = single_enabled_crtc(dev_priv); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 868 | if (crtc) { |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 869 | const struct drm_display_mode *adjusted_mode = |
| 870 | &crtc->config->base.adjusted_mode; |
| 871 | const struct drm_framebuffer *fb = |
| 872 | crtc->base.primary->state->fb; |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 873 | int cpp = fb->format->cpp[0]; |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 874 | int clock = adjusted_mode->crtc_clock; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 875 | |
| 876 | /* Display SR */ |
| 877 | wm = intel_calculate_wm(clock, &pineview_display_wm, |
| 878 | pineview_display_wm.fifo_size, |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 879 | cpp, latency->display_sr); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 880 | reg = I915_READ(DSPFW1); |
| 881 | reg &= ~DSPFW_SR_MASK; |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 882 | reg |= FW_WM(wm, SR); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 883 | I915_WRITE(DSPFW1, reg); |
| 884 | DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg); |
| 885 | |
| 886 | /* cursor SR */ |
| 887 | wm = intel_calculate_wm(clock, &pineview_cursor_wm, |
| 888 | pineview_display_wm.fifo_size, |
Ville Syrjälä | 99834b1 | 2017-04-21 21:14:24 +0300 | [diff] [blame] | 889 | 4, latency->cursor_sr); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 890 | reg = I915_READ(DSPFW3); |
| 891 | reg &= ~DSPFW_CURSOR_SR_MASK; |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 892 | reg |= FW_WM(wm, CURSOR_SR); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 893 | I915_WRITE(DSPFW3, reg); |
| 894 | |
| 895 | /* Display HPLL off SR */ |
| 896 | wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm, |
| 897 | pineview_display_hplloff_wm.fifo_size, |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 898 | cpp, latency->display_hpll_disable); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 899 | reg = I915_READ(DSPFW3); |
| 900 | reg &= ~DSPFW_HPLL_SR_MASK; |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 901 | reg |= FW_WM(wm, HPLL_SR); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 902 | I915_WRITE(DSPFW3, reg); |
| 903 | |
| 904 | /* cursor HPLL off SR */ |
| 905 | wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm, |
| 906 | pineview_display_hplloff_wm.fifo_size, |
Ville Syrjälä | 99834b1 | 2017-04-21 21:14:24 +0300 | [diff] [blame] | 907 | 4, latency->cursor_hpll_disable); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 908 | reg = I915_READ(DSPFW3); |
| 909 | reg &= ~DSPFW_HPLL_CURSOR_MASK; |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 910 | reg |= FW_WM(wm, HPLL_CURSOR); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 911 | I915_WRITE(DSPFW3, reg); |
| 912 | DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg); |
| 913 | |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 914 | intel_set_memory_cxsr(dev_priv, true); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 915 | } else { |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 916 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 917 | } |
| 918 | } |
| 919 | |
Ville Syrjälä | 0f95ff8 | 2017-04-21 21:14:26 +0300 | [diff] [blame] | 920 | /* |
| 921 | * Documentation says: |
| 922 | * "If the line size is small, the TLB fetches can get in the way of the |
| 923 | * data fetches, causing some lag in the pixel data return which is not |
| 924 | * accounted for in the above formulas. The following adjustment only |
| 925 | * needs to be applied if eight whole lines fit in the buffer at once. |
| 926 | * The WM is adjusted upwards by the difference between the FIFO size |
| 927 | * and the size of 8 whole lines. This adjustment is always performed |
| 928 | * in the actual pixel depth regardless of whether FBC is enabled or not." |
| 929 | */ |
Chris Wilson | 1a1f128 | 2017-11-07 14:03:38 +0000 | [diff] [blame] | 930 | static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp) |
Ville Syrjälä | 0f95ff8 | 2017-04-21 21:14:26 +0300 | [diff] [blame] | 931 | { |
| 932 | int tlb_miss = fifo_size * 64 - width * cpp * 8; |
| 933 | |
| 934 | return max(0, tlb_miss); |
| 935 | } |
| 936 | |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 937 | static void g4x_write_wm_values(struct drm_i915_private *dev_priv, |
| 938 | const struct g4x_wm_values *wm) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 939 | { |
Ville Syrjälä | e93329a | 2017-04-21 21:14:31 +0300 | [diff] [blame] | 940 | enum pipe pipe; |
| 941 | |
| 942 | for_each_pipe(dev_priv, pipe) |
| 943 | trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm); |
| 944 | |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 945 | I915_WRITE(DSPFW1, |
| 946 | FW_WM(wm->sr.plane, SR) | |
| 947 | FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) | |
| 948 | FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) | |
| 949 | FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA)); |
| 950 | I915_WRITE(DSPFW2, |
| 951 | (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) | |
| 952 | FW_WM(wm->sr.fbc, FBC_SR) | |
| 953 | FW_WM(wm->hpll.fbc, FBC_HPLL_SR) | |
| 954 | FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) | |
| 955 | FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) | |
| 956 | FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA)); |
| 957 | I915_WRITE(DSPFW3, |
| 958 | (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) | |
| 959 | FW_WM(wm->sr.cursor, CURSOR_SR) | |
| 960 | FW_WM(wm->hpll.cursor, HPLL_CURSOR) | |
| 961 | FW_WM(wm->hpll.plane, HPLL_SR)); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 962 | |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 963 | POSTING_READ(DSPFW1); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 964 | } |
| 965 | |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 966 | #define FW_WM_VLV(value, plane) \ |
| 967 | (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV) |
| 968 | |
Ville Syrjälä | 50f4cae | 2016-11-28 19:37:15 +0200 | [diff] [blame] | 969 | static void vlv_write_wm_values(struct drm_i915_private *dev_priv, |
Ville Syrjälä | 0018fda | 2015-03-05 21:19:45 +0200 | [diff] [blame] | 970 | const struct vlv_wm_values *wm) |
| 971 | { |
Ville Syrjälä | 50f4cae | 2016-11-28 19:37:15 +0200 | [diff] [blame] | 972 | enum pipe pipe; |
Ville Syrjälä | 0018fda | 2015-03-05 21:19:45 +0200 | [diff] [blame] | 973 | |
Ville Syrjälä | 50f4cae | 2016-11-28 19:37:15 +0200 | [diff] [blame] | 974 | for_each_pipe(dev_priv, pipe) { |
Ville Syrjälä | c137d66 | 2017-03-02 19:15:06 +0200 | [diff] [blame] | 975 | trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm); |
| 976 | |
Ville Syrjälä | 50f4cae | 2016-11-28 19:37:15 +0200 | [diff] [blame] | 977 | I915_WRITE(VLV_DDL(pipe), |
| 978 | (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) | |
| 979 | (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) | |
| 980 | (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) | |
| 981 | (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT)); |
| 982 | } |
Ville Syrjälä | 0018fda | 2015-03-05 21:19:45 +0200 | [diff] [blame] | 983 | |
Ville Syrjälä | 6fe6a7f | 2016-11-28 19:37:14 +0200 | [diff] [blame] | 984 | /* |
| 985 | * Zero the (unused) WM1 watermarks, and also clear all the |
| 986 | * high order bits so that there are no out of bounds values |
| 987 | * present in the registers during the reprogramming. |
| 988 | */ |
| 989 | I915_WRITE(DSPHOWM, 0); |
| 990 | I915_WRITE(DSPHOWM1, 0); |
| 991 | I915_WRITE(DSPFW4, 0); |
| 992 | I915_WRITE(DSPFW5, 0); |
| 993 | I915_WRITE(DSPFW6, 0); |
| 994 | |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 995 | I915_WRITE(DSPFW1, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 996 | FW_WM(wm->sr.plane, SR) | |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 997 | FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) | |
| 998 | FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) | |
| 999 | FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 1000 | I915_WRITE(DSPFW2, |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 1001 | FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) | |
| 1002 | FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) | |
| 1003 | FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 1004 | I915_WRITE(DSPFW3, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 1005 | FW_WM(wm->sr.cursor, CURSOR_SR)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 1006 | |
| 1007 | if (IS_CHERRYVIEW(dev_priv)) { |
| 1008 | I915_WRITE(DSPFW7_CHV, |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 1009 | FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) | |
| 1010 | FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 1011 | I915_WRITE(DSPFW8_CHV, |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 1012 | FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) | |
| 1013 | FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 1014 | I915_WRITE(DSPFW9_CHV, |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 1015 | FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) | |
| 1016 | FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 1017 | I915_WRITE(DSPHOWM, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 1018 | FW_WM(wm->sr.plane >> 9, SR_HI) | |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 1019 | FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) | |
| 1020 | FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) | |
| 1021 | FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) | |
| 1022 | FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) | |
| 1023 | FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) | |
| 1024 | FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) | |
| 1025 | FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) | |
| 1026 | FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) | |
| 1027 | FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 1028 | } else { |
| 1029 | I915_WRITE(DSPFW7, |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 1030 | FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) | |
| 1031 | FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 1032 | I915_WRITE(DSPHOWM, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 1033 | FW_WM(wm->sr.plane >> 9, SR_HI) | |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 1034 | FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) | |
| 1035 | FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) | |
| 1036 | FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) | |
| 1037 | FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) | |
| 1038 | FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) | |
| 1039 | FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 1040 | } |
| 1041 | |
| 1042 | POSTING_READ(DSPFW1); |
Ville Syrjälä | 0018fda | 2015-03-05 21:19:45 +0200 | [diff] [blame] | 1043 | } |
| 1044 | |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 1045 | #undef FW_WM_VLV |
| 1046 | |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1047 | static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv) |
| 1048 | { |
| 1049 | /* all latencies in usec */ |
| 1050 | dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5; |
| 1051 | dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12; |
Ville Syrjälä | 79d9430 | 2017-04-21 21:14:30 +0300 | [diff] [blame] | 1052 | dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35; |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1053 | |
Ville Syrjälä | 79d9430 | 2017-04-21 21:14:30 +0300 | [diff] [blame] | 1054 | dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL; |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1055 | } |
| 1056 | |
| 1057 | static int g4x_plane_fifo_size(enum plane_id plane_id, int level) |
| 1058 | { |
| 1059 | /* |
| 1060 | * DSPCNTR[13] supposedly controls whether the |
| 1061 | * primary plane can use the FIFO space otherwise |
| 1062 | * reserved for the sprite plane. It's not 100% clear |
| 1063 | * what the actual FIFO size is, but it looks like we |
| 1064 | * can happily set both primary and sprite watermarks |
| 1065 | * up to 127 cachelines. So that would seem to mean |
| 1066 | * that either DSPCNTR[13] doesn't do anything, or that |
| 1067 | * the total FIFO is >= 256 cachelines in size. Either |
| 1068 | * way, we don't seem to have to worry about this |
| 1069 | * repartitioning as the maximum watermark value the |
| 1070 | * register can hold for each plane is lower than the |
| 1071 | * minimum FIFO size. |
| 1072 | */ |
| 1073 | switch (plane_id) { |
| 1074 | case PLANE_CURSOR: |
| 1075 | return 63; |
| 1076 | case PLANE_PRIMARY: |
| 1077 | return level == G4X_WM_LEVEL_NORMAL ? 127 : 511; |
| 1078 | case PLANE_SPRITE0: |
| 1079 | return level == G4X_WM_LEVEL_NORMAL ? 127 : 0; |
| 1080 | default: |
| 1081 | MISSING_CASE(plane_id); |
| 1082 | return 0; |
| 1083 | } |
| 1084 | } |
| 1085 | |
| 1086 | static int g4x_fbc_fifo_size(int level) |
| 1087 | { |
| 1088 | switch (level) { |
| 1089 | case G4X_WM_LEVEL_SR: |
| 1090 | return 7; |
| 1091 | case G4X_WM_LEVEL_HPLL: |
| 1092 | return 15; |
| 1093 | default: |
| 1094 | MISSING_CASE(level); |
| 1095 | return 0; |
| 1096 | } |
| 1097 | } |
| 1098 | |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 1099 | static u16 g4x_compute_wm(const struct intel_crtc_state *crtc_state, |
| 1100 | const struct intel_plane_state *plane_state, |
| 1101 | int level) |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1102 | { |
| 1103 | struct intel_plane *plane = to_intel_plane(plane_state->base.plane); |
| 1104 | struct drm_i915_private *dev_priv = to_i915(plane->base.dev); |
| 1105 | const struct drm_display_mode *adjusted_mode = |
| 1106 | &crtc_state->base.adjusted_mode; |
Chris Wilson | 1a1f128 | 2017-11-07 14:03:38 +0000 | [diff] [blame] | 1107 | unsigned int latency = dev_priv->wm.pri_latency[level] * 10; |
| 1108 | unsigned int clock, htotal, cpp, width, wm; |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1109 | |
| 1110 | if (latency == 0) |
| 1111 | return USHRT_MAX; |
| 1112 | |
| 1113 | if (!intel_wm_plane_visible(crtc_state, plane_state)) |
| 1114 | return 0; |
| 1115 | |
| 1116 | /* |
| 1117 | * Not 100% sure which way ELK should go here as the |
| 1118 | * spec only says CL/CTG should assume 32bpp and BW |
| 1119 | * doesn't need to. But as these things followed the |
| 1120 | * mobile vs. desktop lines on gen3 as well, let's |
| 1121 | * assume ELK doesn't need this. |
| 1122 | * |
| 1123 | * The spec also fails to list such a restriction for |
| 1124 | * the HPLL watermark, which seems a little strange. |
| 1125 | * Let's use 32bpp for the HPLL watermark as well. |
| 1126 | */ |
| 1127 | if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY && |
| 1128 | level != G4X_WM_LEVEL_NORMAL) |
| 1129 | cpp = 4; |
| 1130 | else |
| 1131 | cpp = plane_state->base.fb->format->cpp[0]; |
| 1132 | |
| 1133 | clock = adjusted_mode->crtc_clock; |
| 1134 | htotal = adjusted_mode->crtc_htotal; |
| 1135 | |
| 1136 | if (plane->id == PLANE_CURSOR) |
| 1137 | width = plane_state->base.crtc_w; |
| 1138 | else |
| 1139 | width = drm_rect_width(&plane_state->base.dst); |
| 1140 | |
| 1141 | if (plane->id == PLANE_CURSOR) { |
| 1142 | wm = intel_wm_method2(clock, htotal, width, cpp, latency); |
| 1143 | } else if (plane->id == PLANE_PRIMARY && |
| 1144 | level == G4X_WM_LEVEL_NORMAL) { |
| 1145 | wm = intel_wm_method1(clock, cpp, latency); |
| 1146 | } else { |
Chris Wilson | 1a1f128 | 2017-11-07 14:03:38 +0000 | [diff] [blame] | 1147 | unsigned int small, large; |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1148 | |
| 1149 | small = intel_wm_method1(clock, cpp, latency); |
| 1150 | large = intel_wm_method2(clock, htotal, width, cpp, latency); |
| 1151 | |
| 1152 | wm = min(small, large); |
| 1153 | } |
| 1154 | |
| 1155 | wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level), |
| 1156 | width, cpp); |
| 1157 | |
| 1158 | wm = DIV_ROUND_UP(wm, 64) + 2; |
| 1159 | |
Chris Wilson | 1a1f128 | 2017-11-07 14:03:38 +0000 | [diff] [blame] | 1160 | return min_t(unsigned int, wm, USHRT_MAX); |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1161 | } |
| 1162 | |
| 1163 | static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state, |
| 1164 | int level, enum plane_id plane_id, u16 value) |
| 1165 | { |
| 1166 | struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev); |
| 1167 | bool dirty = false; |
| 1168 | |
| 1169 | for (; level < intel_wm_num_levels(dev_priv); level++) { |
| 1170 | struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level]; |
| 1171 | |
| 1172 | dirty |= raw->plane[plane_id] != value; |
| 1173 | raw->plane[plane_id] = value; |
| 1174 | } |
| 1175 | |
| 1176 | return dirty; |
| 1177 | } |
| 1178 | |
| 1179 | static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state, |
| 1180 | int level, u16 value) |
| 1181 | { |
| 1182 | struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev); |
| 1183 | bool dirty = false; |
| 1184 | |
| 1185 | /* NORMAL level doesn't have an FBC watermark */ |
| 1186 | level = max(level, G4X_WM_LEVEL_SR); |
| 1187 | |
| 1188 | for (; level < intel_wm_num_levels(dev_priv); level++) { |
| 1189 | struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level]; |
| 1190 | |
| 1191 | dirty |= raw->fbc != value; |
| 1192 | raw->fbc = value; |
| 1193 | } |
| 1194 | |
| 1195 | return dirty; |
| 1196 | } |
| 1197 | |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 1198 | static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *cstate, |
| 1199 | const struct intel_plane_state *pstate, |
| 1200 | u32 pri_val); |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1201 | |
| 1202 | static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state, |
| 1203 | const struct intel_plane_state *plane_state) |
| 1204 | { |
| 1205 | struct intel_plane *plane = to_intel_plane(plane_state->base.plane); |
| 1206 | int num_levels = intel_wm_num_levels(to_i915(plane->base.dev)); |
| 1207 | enum plane_id plane_id = plane->id; |
| 1208 | bool dirty = false; |
| 1209 | int level; |
| 1210 | |
| 1211 | if (!intel_wm_plane_visible(crtc_state, plane_state)) { |
| 1212 | dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0); |
| 1213 | if (plane_id == PLANE_PRIMARY) |
| 1214 | dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0); |
| 1215 | goto out; |
| 1216 | } |
| 1217 | |
| 1218 | for (level = 0; level < num_levels; level++) { |
| 1219 | struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level]; |
| 1220 | int wm, max_wm; |
| 1221 | |
| 1222 | wm = g4x_compute_wm(crtc_state, plane_state, level); |
| 1223 | max_wm = g4x_plane_fifo_size(plane_id, level); |
| 1224 | |
| 1225 | if (wm > max_wm) |
| 1226 | break; |
| 1227 | |
| 1228 | dirty |= raw->plane[plane_id] != wm; |
| 1229 | raw->plane[plane_id] = wm; |
| 1230 | |
| 1231 | if (plane_id != PLANE_PRIMARY || |
| 1232 | level == G4X_WM_LEVEL_NORMAL) |
| 1233 | continue; |
| 1234 | |
| 1235 | wm = ilk_compute_fbc_wm(crtc_state, plane_state, |
| 1236 | raw->plane[plane_id]); |
| 1237 | max_wm = g4x_fbc_fifo_size(level); |
| 1238 | |
| 1239 | /* |
| 1240 | * FBC wm is not mandatory as we |
| 1241 | * can always just disable its use. |
| 1242 | */ |
| 1243 | if (wm > max_wm) |
| 1244 | wm = USHRT_MAX; |
| 1245 | |
| 1246 | dirty |= raw->fbc != wm; |
| 1247 | raw->fbc = wm; |
| 1248 | } |
| 1249 | |
| 1250 | /* mark watermarks as invalid */ |
| 1251 | dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX); |
| 1252 | |
| 1253 | if (plane_id == PLANE_PRIMARY) |
| 1254 | dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX); |
| 1255 | |
| 1256 | out: |
| 1257 | if (dirty) { |
| 1258 | DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n", |
| 1259 | plane->base.name, |
| 1260 | crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id], |
| 1261 | crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id], |
| 1262 | crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]); |
| 1263 | |
| 1264 | if (plane_id == PLANE_PRIMARY) |
| 1265 | DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n", |
| 1266 | crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc, |
| 1267 | crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc); |
| 1268 | } |
| 1269 | |
| 1270 | return dirty; |
| 1271 | } |
| 1272 | |
| 1273 | static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state, |
| 1274 | enum plane_id plane_id, int level) |
| 1275 | { |
| 1276 | const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level]; |
| 1277 | |
| 1278 | return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level); |
| 1279 | } |
| 1280 | |
| 1281 | static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, |
| 1282 | int level) |
| 1283 | { |
| 1284 | struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev); |
| 1285 | |
| 1286 | if (level > dev_priv->wm.max_level) |
| 1287 | return false; |
| 1288 | |
| 1289 | return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) && |
| 1290 | g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) && |
| 1291 | g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level); |
| 1292 | } |
| 1293 | |
| 1294 | /* mark all levels starting from 'level' as invalid */ |
| 1295 | static void g4x_invalidate_wms(struct intel_crtc *crtc, |
| 1296 | struct g4x_wm_state *wm_state, int level) |
| 1297 | { |
| 1298 | if (level <= G4X_WM_LEVEL_NORMAL) { |
| 1299 | enum plane_id plane_id; |
| 1300 | |
| 1301 | for_each_plane_id_on_crtc(crtc, plane_id) |
| 1302 | wm_state->wm.plane[plane_id] = USHRT_MAX; |
| 1303 | } |
| 1304 | |
| 1305 | if (level <= G4X_WM_LEVEL_SR) { |
| 1306 | wm_state->cxsr = false; |
| 1307 | wm_state->sr.cursor = USHRT_MAX; |
| 1308 | wm_state->sr.plane = USHRT_MAX; |
| 1309 | wm_state->sr.fbc = USHRT_MAX; |
| 1310 | } |
| 1311 | |
| 1312 | if (level <= G4X_WM_LEVEL_HPLL) { |
| 1313 | wm_state->hpll_en = false; |
| 1314 | wm_state->hpll.cursor = USHRT_MAX; |
| 1315 | wm_state->hpll.plane = USHRT_MAX; |
| 1316 | wm_state->hpll.fbc = USHRT_MAX; |
| 1317 | } |
| 1318 | } |
| 1319 | |
| 1320 | static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state) |
| 1321 | { |
| 1322 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
| 1323 | struct intel_atomic_state *state = |
| 1324 | to_intel_atomic_state(crtc_state->base.state); |
| 1325 | struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal; |
| 1326 | int num_active_planes = hweight32(crtc_state->active_planes & |
| 1327 | ~BIT(PLANE_CURSOR)); |
| 1328 | const struct g4x_pipe_wm *raw; |
Ville Syrjälä | 7b510451 | 2017-08-23 18:22:22 +0300 | [diff] [blame] | 1329 | const struct intel_plane_state *old_plane_state; |
| 1330 | const struct intel_plane_state *new_plane_state; |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1331 | struct intel_plane *plane; |
| 1332 | enum plane_id plane_id; |
| 1333 | int i, level; |
| 1334 | unsigned int dirty = 0; |
| 1335 | |
Ville Syrjälä | 7b510451 | 2017-08-23 18:22:22 +0300 | [diff] [blame] | 1336 | for_each_oldnew_intel_plane_in_state(state, plane, |
| 1337 | old_plane_state, |
| 1338 | new_plane_state, i) { |
| 1339 | if (new_plane_state->base.crtc != &crtc->base && |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1340 | old_plane_state->base.crtc != &crtc->base) |
| 1341 | continue; |
| 1342 | |
Ville Syrjälä | 7b510451 | 2017-08-23 18:22:22 +0300 | [diff] [blame] | 1343 | if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state)) |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1344 | dirty |= BIT(plane->id); |
| 1345 | } |
| 1346 | |
| 1347 | if (!dirty) |
| 1348 | return 0; |
| 1349 | |
| 1350 | level = G4X_WM_LEVEL_NORMAL; |
| 1351 | if (!g4x_raw_crtc_wm_is_valid(crtc_state, level)) |
| 1352 | goto out; |
| 1353 | |
| 1354 | raw = &crtc_state->wm.g4x.raw[level]; |
| 1355 | for_each_plane_id_on_crtc(crtc, plane_id) |
| 1356 | wm_state->wm.plane[plane_id] = raw->plane[plane_id]; |
| 1357 | |
| 1358 | level = G4X_WM_LEVEL_SR; |
| 1359 | |
| 1360 | if (!g4x_raw_crtc_wm_is_valid(crtc_state, level)) |
| 1361 | goto out; |
| 1362 | |
| 1363 | raw = &crtc_state->wm.g4x.raw[level]; |
| 1364 | wm_state->sr.plane = raw->plane[PLANE_PRIMARY]; |
| 1365 | wm_state->sr.cursor = raw->plane[PLANE_CURSOR]; |
| 1366 | wm_state->sr.fbc = raw->fbc; |
| 1367 | |
| 1368 | wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY); |
| 1369 | |
| 1370 | level = G4X_WM_LEVEL_HPLL; |
| 1371 | |
| 1372 | if (!g4x_raw_crtc_wm_is_valid(crtc_state, level)) |
| 1373 | goto out; |
| 1374 | |
| 1375 | raw = &crtc_state->wm.g4x.raw[level]; |
| 1376 | wm_state->hpll.plane = raw->plane[PLANE_PRIMARY]; |
| 1377 | wm_state->hpll.cursor = raw->plane[PLANE_CURSOR]; |
| 1378 | wm_state->hpll.fbc = raw->fbc; |
| 1379 | |
| 1380 | wm_state->hpll_en = wm_state->cxsr; |
| 1381 | |
| 1382 | level++; |
| 1383 | |
| 1384 | out: |
| 1385 | if (level == G4X_WM_LEVEL_NORMAL) |
| 1386 | return -EINVAL; |
| 1387 | |
| 1388 | /* invalidate the higher levels */ |
| 1389 | g4x_invalidate_wms(crtc, wm_state, level); |
| 1390 | |
| 1391 | /* |
| 1392 | * Determine if the FBC watermark(s) can be used. IF |
| 1393 | * this isn't the case we prefer to disable the FBC |
| 1394 | ( watermark(s) rather than disable the SR/HPLL |
| 1395 | * level(s) entirely. |
| 1396 | */ |
| 1397 | wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL; |
| 1398 | |
| 1399 | if (level >= G4X_WM_LEVEL_SR && |
| 1400 | wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR)) |
| 1401 | wm_state->fbc_en = false; |
| 1402 | else if (level >= G4X_WM_LEVEL_HPLL && |
| 1403 | wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL)) |
| 1404 | wm_state->fbc_en = false; |
| 1405 | |
| 1406 | return 0; |
| 1407 | } |
| 1408 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 1409 | static int g4x_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state) |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1410 | { |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 1411 | struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc); |
Maarten Lankhorst | 248c243 | 2017-11-15 17:31:57 +0100 | [diff] [blame] | 1412 | struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate; |
| 1413 | const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal; |
| 1414 | struct intel_atomic_state *intel_state = |
| 1415 | to_intel_atomic_state(new_crtc_state->base.state); |
| 1416 | const struct intel_crtc_state *old_crtc_state = |
| 1417 | intel_atomic_get_old_crtc_state(intel_state, crtc); |
| 1418 | const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal; |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1419 | enum plane_id plane_id; |
| 1420 | |
Maarten Lankhorst | 248c243 | 2017-11-15 17:31:57 +0100 | [diff] [blame] | 1421 | if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) { |
| 1422 | *intermediate = *optimal; |
| 1423 | |
| 1424 | intermediate->cxsr = false; |
| 1425 | intermediate->hpll_en = false; |
| 1426 | goto out; |
| 1427 | } |
| 1428 | |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1429 | intermediate->cxsr = optimal->cxsr && active->cxsr && |
Maarten Lankhorst | 248c243 | 2017-11-15 17:31:57 +0100 | [diff] [blame] | 1430 | !new_crtc_state->disable_cxsr; |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1431 | intermediate->hpll_en = optimal->hpll_en && active->hpll_en && |
Maarten Lankhorst | 248c243 | 2017-11-15 17:31:57 +0100 | [diff] [blame] | 1432 | !new_crtc_state->disable_cxsr; |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1433 | intermediate->fbc_en = optimal->fbc_en && active->fbc_en; |
| 1434 | |
| 1435 | for_each_plane_id_on_crtc(crtc, plane_id) { |
| 1436 | intermediate->wm.plane[plane_id] = |
| 1437 | max(optimal->wm.plane[plane_id], |
| 1438 | active->wm.plane[plane_id]); |
| 1439 | |
| 1440 | WARN_ON(intermediate->wm.plane[plane_id] > |
| 1441 | g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL)); |
| 1442 | } |
| 1443 | |
| 1444 | intermediate->sr.plane = max(optimal->sr.plane, |
| 1445 | active->sr.plane); |
| 1446 | intermediate->sr.cursor = max(optimal->sr.cursor, |
| 1447 | active->sr.cursor); |
| 1448 | intermediate->sr.fbc = max(optimal->sr.fbc, |
| 1449 | active->sr.fbc); |
| 1450 | |
| 1451 | intermediate->hpll.plane = max(optimal->hpll.plane, |
| 1452 | active->hpll.plane); |
| 1453 | intermediate->hpll.cursor = max(optimal->hpll.cursor, |
| 1454 | active->hpll.cursor); |
| 1455 | intermediate->hpll.fbc = max(optimal->hpll.fbc, |
| 1456 | active->hpll.fbc); |
| 1457 | |
| 1458 | WARN_ON((intermediate->sr.plane > |
| 1459 | g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) || |
| 1460 | intermediate->sr.cursor > |
| 1461 | g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) && |
| 1462 | intermediate->cxsr); |
| 1463 | WARN_ON((intermediate->sr.plane > |
| 1464 | g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) || |
| 1465 | intermediate->sr.cursor > |
| 1466 | g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) && |
| 1467 | intermediate->hpll_en); |
| 1468 | |
| 1469 | WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) && |
| 1470 | intermediate->fbc_en && intermediate->cxsr); |
| 1471 | WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) && |
| 1472 | intermediate->fbc_en && intermediate->hpll_en); |
| 1473 | |
Maarten Lankhorst | 248c243 | 2017-11-15 17:31:57 +0100 | [diff] [blame] | 1474 | out: |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1475 | /* |
| 1476 | * If our intermediate WM are identical to the final WM, then we can |
| 1477 | * omit the post-vblank programming; only update if it's different. |
| 1478 | */ |
| 1479 | if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0) |
Maarten Lankhorst | 248c243 | 2017-11-15 17:31:57 +0100 | [diff] [blame] | 1480 | new_crtc_state->wm.need_postvbl_update = true; |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1481 | |
| 1482 | return 0; |
| 1483 | } |
| 1484 | |
| 1485 | static void g4x_merge_wm(struct drm_i915_private *dev_priv, |
| 1486 | struct g4x_wm_values *wm) |
| 1487 | { |
| 1488 | struct intel_crtc *crtc; |
| 1489 | int num_active_crtcs = 0; |
| 1490 | |
| 1491 | wm->cxsr = true; |
| 1492 | wm->hpll_en = true; |
| 1493 | wm->fbc_en = true; |
| 1494 | |
| 1495 | for_each_intel_crtc(&dev_priv->drm, crtc) { |
| 1496 | const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x; |
| 1497 | |
| 1498 | if (!crtc->active) |
| 1499 | continue; |
| 1500 | |
| 1501 | if (!wm_state->cxsr) |
| 1502 | wm->cxsr = false; |
| 1503 | if (!wm_state->hpll_en) |
| 1504 | wm->hpll_en = false; |
| 1505 | if (!wm_state->fbc_en) |
| 1506 | wm->fbc_en = false; |
| 1507 | |
| 1508 | num_active_crtcs++; |
| 1509 | } |
| 1510 | |
| 1511 | if (num_active_crtcs != 1) { |
| 1512 | wm->cxsr = false; |
| 1513 | wm->hpll_en = false; |
| 1514 | wm->fbc_en = false; |
| 1515 | } |
| 1516 | |
| 1517 | for_each_intel_crtc(&dev_priv->drm, crtc) { |
| 1518 | const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x; |
| 1519 | enum pipe pipe = crtc->pipe; |
| 1520 | |
| 1521 | wm->pipe[pipe] = wm_state->wm; |
| 1522 | if (crtc->active && wm->cxsr) |
| 1523 | wm->sr = wm_state->sr; |
| 1524 | if (crtc->active && wm->hpll_en) |
| 1525 | wm->hpll = wm_state->hpll; |
| 1526 | } |
| 1527 | } |
| 1528 | |
| 1529 | static void g4x_program_watermarks(struct drm_i915_private *dev_priv) |
| 1530 | { |
| 1531 | struct g4x_wm_values *old_wm = &dev_priv->wm.g4x; |
| 1532 | struct g4x_wm_values new_wm = {}; |
| 1533 | |
| 1534 | g4x_merge_wm(dev_priv, &new_wm); |
| 1535 | |
| 1536 | if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0) |
| 1537 | return; |
| 1538 | |
| 1539 | if (is_disabling(old_wm->cxsr, new_wm.cxsr, true)) |
| 1540 | _intel_set_memory_cxsr(dev_priv, false); |
| 1541 | |
| 1542 | g4x_write_wm_values(dev_priv, &new_wm); |
| 1543 | |
| 1544 | if (is_enabling(old_wm->cxsr, new_wm.cxsr, true)) |
| 1545 | _intel_set_memory_cxsr(dev_priv, true); |
| 1546 | |
| 1547 | *old_wm = new_wm; |
| 1548 | } |
| 1549 | |
| 1550 | static void g4x_initial_watermarks(struct intel_atomic_state *state, |
| 1551 | struct intel_crtc_state *crtc_state) |
| 1552 | { |
| 1553 | struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev); |
| 1554 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
| 1555 | |
| 1556 | mutex_lock(&dev_priv->wm.wm_mutex); |
| 1557 | crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate; |
| 1558 | g4x_program_watermarks(dev_priv); |
| 1559 | mutex_unlock(&dev_priv->wm.wm_mutex); |
| 1560 | } |
| 1561 | |
| 1562 | static void g4x_optimize_watermarks(struct intel_atomic_state *state, |
| 1563 | struct intel_crtc_state *crtc_state) |
| 1564 | { |
| 1565 | struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev); |
| 1566 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
| 1567 | |
| 1568 | if (!crtc_state->wm.need_postvbl_update) |
| 1569 | return; |
| 1570 | |
| 1571 | mutex_lock(&dev_priv->wm.wm_mutex); |
| 1572 | intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal; |
| 1573 | g4x_program_watermarks(dev_priv); |
| 1574 | mutex_unlock(&dev_priv->wm.wm_mutex); |
| 1575 | } |
| 1576 | |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1577 | /* latency must be in 0.1us units. */ |
| 1578 | static unsigned int vlv_wm_method2(unsigned int pixel_rate, |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 1579 | unsigned int htotal, |
| 1580 | unsigned int width, |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 1581 | unsigned int cpp, |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1582 | unsigned int latency) |
| 1583 | { |
| 1584 | unsigned int ret; |
| 1585 | |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 1586 | ret = intel_wm_method2(pixel_rate, htotal, |
| 1587 | width, cpp, latency); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1588 | ret = DIV_ROUND_UP(ret, 64); |
| 1589 | |
| 1590 | return ret; |
| 1591 | } |
| 1592 | |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame] | 1593 | static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1594 | { |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1595 | /* all latencies in usec */ |
| 1596 | dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3; |
| 1597 | |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 1598 | dev_priv->wm.max_level = VLV_WM_LEVEL_PM2; |
| 1599 | |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1600 | if (IS_CHERRYVIEW(dev_priv)) { |
| 1601 | dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12; |
| 1602 | dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33; |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 1603 | |
| 1604 | dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1605 | } |
| 1606 | } |
| 1607 | |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 1608 | static u16 vlv_compute_wm_level(const struct intel_crtc_state *crtc_state, |
| 1609 | const struct intel_plane_state *plane_state, |
| 1610 | int level) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1611 | { |
Ville Syrjälä | e339d67 | 2016-11-28 19:37:17 +0200 | [diff] [blame] | 1612 | struct intel_plane *plane = to_intel_plane(plane_state->base.plane); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1613 | struct drm_i915_private *dev_priv = to_i915(plane->base.dev); |
Ville Syrjälä | e339d67 | 2016-11-28 19:37:17 +0200 | [diff] [blame] | 1614 | const struct drm_display_mode *adjusted_mode = |
| 1615 | &crtc_state->base.adjusted_mode; |
Chris Wilson | 1a1f128 | 2017-11-07 14:03:38 +0000 | [diff] [blame] | 1616 | unsigned int clock, htotal, cpp, width, wm; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1617 | |
| 1618 | if (dev_priv->wm.pri_latency[level] == 0) |
| 1619 | return USHRT_MAX; |
| 1620 | |
Ville Syrjälä | a07102f | 2017-03-03 17:19:27 +0200 | [diff] [blame] | 1621 | if (!intel_wm_plane_visible(crtc_state, plane_state)) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1622 | return 0; |
| 1623 | |
Daniel Vetter | ef426c1 | 2017-01-04 11:41:10 +0100 | [diff] [blame] | 1624 | cpp = plane_state->base.fb->format->cpp[0]; |
Ville Syrjälä | e339d67 | 2016-11-28 19:37:17 +0200 | [diff] [blame] | 1625 | clock = adjusted_mode->crtc_clock; |
| 1626 | htotal = adjusted_mode->crtc_htotal; |
| 1627 | width = crtc_state->pipe_src_w; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1628 | |
Ville Syrjälä | 709f3fc | 2017-03-03 17:19:26 +0200 | [diff] [blame] | 1629 | if (plane->id == PLANE_CURSOR) { |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1630 | /* |
| 1631 | * FIXME the formula gives values that are |
| 1632 | * too big for the cursor FIFO, and hence we |
| 1633 | * would never be able to use cursors. For |
| 1634 | * now just hardcode the watermark. |
| 1635 | */ |
| 1636 | wm = 63; |
| 1637 | } else { |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 1638 | wm = vlv_wm_method2(clock, htotal, width, cpp, |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1639 | dev_priv->wm.pri_latency[level] * 10); |
| 1640 | } |
| 1641 | |
Chris Wilson | 1a1f128 | 2017-11-07 14:03:38 +0000 | [diff] [blame] | 1642 | return min_t(unsigned int, wm, USHRT_MAX); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1643 | } |
| 1644 | |
Ville Syrjälä | 1a10ae6 | 2017-03-02 19:15:03 +0200 | [diff] [blame] | 1645 | static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes) |
| 1646 | { |
| 1647 | return (active_planes & (BIT(PLANE_SPRITE0) | |
| 1648 | BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1); |
| 1649 | } |
| 1650 | |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1651 | static int vlv_compute_fifo(struct intel_crtc_state *crtc_state) |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1652 | { |
Ville Syrjälä | 855c79f | 2017-03-02 19:14:54 +0200 | [diff] [blame] | 1653 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Ville Syrjälä | 114d7dc | 2017-04-21 21:14:21 +0300 | [diff] [blame] | 1654 | const struct g4x_pipe_wm *raw = |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1655 | &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2]; |
Ville Syrjälä | 814e7f0 | 2017-03-02 19:14:55 +0200 | [diff] [blame] | 1656 | struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state; |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1657 | unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR); |
| 1658 | int num_active_planes = hweight32(active_planes); |
| 1659 | const int fifo_size = 511; |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1660 | int fifo_extra, fifo_left = fifo_size; |
Ville Syrjälä | 1a10ae6 | 2017-03-02 19:15:03 +0200 | [diff] [blame] | 1661 | int sprite0_fifo_extra = 0; |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1662 | unsigned int total_rate; |
| 1663 | enum plane_id plane_id; |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1664 | |
Ville Syrjälä | 1a10ae6 | 2017-03-02 19:15:03 +0200 | [diff] [blame] | 1665 | /* |
| 1666 | * When enabling sprite0 after sprite1 has already been enabled |
| 1667 | * we tend to get an underrun unless sprite0 already has some |
| 1668 | * FIFO space allcoated. Hence we always allocate at least one |
| 1669 | * cacheline for sprite0 whenever sprite1 is enabled. |
| 1670 | * |
| 1671 | * All other plane enable sequences appear immune to this problem. |
| 1672 | */ |
| 1673 | if (vlv_need_sprite0_fifo_workaround(active_planes)) |
| 1674 | sprite0_fifo_extra = 1; |
| 1675 | |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1676 | total_rate = raw->plane[PLANE_PRIMARY] + |
| 1677 | raw->plane[PLANE_SPRITE0] + |
Ville Syrjälä | 1a10ae6 | 2017-03-02 19:15:03 +0200 | [diff] [blame] | 1678 | raw->plane[PLANE_SPRITE1] + |
| 1679 | sprite0_fifo_extra; |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1680 | |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1681 | if (total_rate > fifo_size) |
| 1682 | return -EINVAL; |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1683 | |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1684 | if (total_rate == 0) |
| 1685 | total_rate = 1; |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1686 | |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1687 | for_each_plane_id_on_crtc(crtc, plane_id) { |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1688 | unsigned int rate; |
| 1689 | |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1690 | if ((active_planes & BIT(plane_id)) == 0) { |
| 1691 | fifo_state->plane[plane_id] = 0; |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1692 | continue; |
| 1693 | } |
| 1694 | |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1695 | rate = raw->plane[plane_id]; |
| 1696 | fifo_state->plane[plane_id] = fifo_size * rate / total_rate; |
| 1697 | fifo_left -= fifo_state->plane[plane_id]; |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1698 | } |
| 1699 | |
Ville Syrjälä | 1a10ae6 | 2017-03-02 19:15:03 +0200 | [diff] [blame] | 1700 | fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra; |
| 1701 | fifo_left -= sprite0_fifo_extra; |
| 1702 | |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1703 | fifo_state->plane[PLANE_CURSOR] = 63; |
| 1704 | |
| 1705 | fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1); |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1706 | |
| 1707 | /* spread the remainder evenly */ |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1708 | for_each_plane_id_on_crtc(crtc, plane_id) { |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1709 | int plane_extra; |
| 1710 | |
| 1711 | if (fifo_left == 0) |
| 1712 | break; |
| 1713 | |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1714 | if ((active_planes & BIT(plane_id)) == 0) |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1715 | continue; |
| 1716 | |
| 1717 | plane_extra = min(fifo_extra, fifo_left); |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1718 | fifo_state->plane[plane_id] += plane_extra; |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1719 | fifo_left -= plane_extra; |
| 1720 | } |
| 1721 | |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1722 | WARN_ON(active_planes != 0 && fifo_left != 0); |
| 1723 | |
| 1724 | /* give it all to the first plane if none are active */ |
| 1725 | if (active_planes == 0) { |
| 1726 | WARN_ON(fifo_left != fifo_size); |
| 1727 | fifo_state->plane[PLANE_PRIMARY] = fifo_left; |
| 1728 | } |
| 1729 | |
| 1730 | return 0; |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1731 | } |
| 1732 | |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1733 | /* mark all levels starting from 'level' as invalid */ |
| 1734 | static void vlv_invalidate_wms(struct intel_crtc *crtc, |
| 1735 | struct vlv_wm_state *wm_state, int level) |
| 1736 | { |
| 1737 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 1738 | |
Ville Syrjälä | 6d5019b | 2017-04-21 21:14:20 +0300 | [diff] [blame] | 1739 | for (; level < intel_wm_num_levels(dev_priv); level++) { |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1740 | enum plane_id plane_id; |
| 1741 | |
| 1742 | for_each_plane_id_on_crtc(crtc, plane_id) |
| 1743 | wm_state->wm[level].plane[plane_id] = USHRT_MAX; |
| 1744 | |
| 1745 | wm_state->sr[level].cursor = USHRT_MAX; |
| 1746 | wm_state->sr[level].plane = USHRT_MAX; |
| 1747 | } |
| 1748 | } |
| 1749 | |
Ville Syrjälä | 26cca0e | 2016-11-28 19:37:09 +0200 | [diff] [blame] | 1750 | static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size) |
| 1751 | { |
| 1752 | if (wm > fifo_size) |
| 1753 | return USHRT_MAX; |
| 1754 | else |
| 1755 | return fifo_size - wm; |
| 1756 | } |
| 1757 | |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1758 | /* |
| 1759 | * Starting from 'level' set all higher |
| 1760 | * levels to 'value' in the "raw" watermarks. |
| 1761 | */ |
Ville Syrjälä | 236c48e | 2017-03-02 19:14:58 +0200 | [diff] [blame] | 1762 | static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state, |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1763 | int level, enum plane_id plane_id, u16 value) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1764 | { |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1765 | struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev); |
Ville Syrjälä | 6d5019b | 2017-04-21 21:14:20 +0300 | [diff] [blame] | 1766 | int num_levels = intel_wm_num_levels(dev_priv); |
Ville Syrjälä | 236c48e | 2017-03-02 19:14:58 +0200 | [diff] [blame] | 1767 | bool dirty = false; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1768 | |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1769 | for (; level < num_levels; level++) { |
Ville Syrjälä | 114d7dc | 2017-04-21 21:14:21 +0300 | [diff] [blame] | 1770 | struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level]; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1771 | |
Ville Syrjälä | 236c48e | 2017-03-02 19:14:58 +0200 | [diff] [blame] | 1772 | dirty |= raw->plane[plane_id] != value; |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1773 | raw->plane[plane_id] = value; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1774 | } |
Ville Syrjälä | 236c48e | 2017-03-02 19:14:58 +0200 | [diff] [blame] | 1775 | |
| 1776 | return dirty; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1777 | } |
| 1778 | |
Ville Syrjälä | 77d14ee | 2017-04-21 21:14:18 +0300 | [diff] [blame] | 1779 | static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state, |
| 1780 | const struct intel_plane_state *plane_state) |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1781 | { |
| 1782 | struct intel_plane *plane = to_intel_plane(plane_state->base.plane); |
| 1783 | enum plane_id plane_id = plane->id; |
Ville Syrjälä | 6d5019b | 2017-04-21 21:14:20 +0300 | [diff] [blame] | 1784 | int num_levels = intel_wm_num_levels(to_i915(plane->base.dev)); |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1785 | int level; |
Ville Syrjälä | 236c48e | 2017-03-02 19:14:58 +0200 | [diff] [blame] | 1786 | bool dirty = false; |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1787 | |
Ville Syrjälä | a07102f | 2017-03-03 17:19:27 +0200 | [diff] [blame] | 1788 | if (!intel_wm_plane_visible(crtc_state, plane_state)) { |
Ville Syrjälä | 236c48e | 2017-03-02 19:14:58 +0200 | [diff] [blame] | 1789 | dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0); |
| 1790 | goto out; |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1791 | } |
| 1792 | |
| 1793 | for (level = 0; level < num_levels; level++) { |
Ville Syrjälä | 114d7dc | 2017-04-21 21:14:21 +0300 | [diff] [blame] | 1794 | struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level]; |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1795 | int wm = vlv_compute_wm_level(crtc_state, plane_state, level); |
| 1796 | int max_wm = plane_id == PLANE_CURSOR ? 63 : 511; |
| 1797 | |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1798 | if (wm > max_wm) |
| 1799 | break; |
| 1800 | |
Ville Syrjälä | 236c48e | 2017-03-02 19:14:58 +0200 | [diff] [blame] | 1801 | dirty |= raw->plane[plane_id] != wm; |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1802 | raw->plane[plane_id] = wm; |
| 1803 | } |
| 1804 | |
| 1805 | /* mark all higher levels as invalid */ |
Ville Syrjälä | 236c48e | 2017-03-02 19:14:58 +0200 | [diff] [blame] | 1806 | dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX); |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1807 | |
Ville Syrjälä | 236c48e | 2017-03-02 19:14:58 +0200 | [diff] [blame] | 1808 | out: |
| 1809 | if (dirty) |
Ville Syrjälä | 57a6528 | 2017-04-21 21:14:22 +0300 | [diff] [blame] | 1810 | DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n", |
Ville Syrjälä | 236c48e | 2017-03-02 19:14:58 +0200 | [diff] [blame] | 1811 | plane->base.name, |
| 1812 | crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id], |
| 1813 | crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id], |
| 1814 | crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]); |
| 1815 | |
| 1816 | return dirty; |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1817 | } |
| 1818 | |
Ville Syrjälä | 77d14ee | 2017-04-21 21:14:18 +0300 | [diff] [blame] | 1819 | static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state, |
| 1820 | enum plane_id plane_id, int level) |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1821 | { |
Ville Syrjälä | 114d7dc | 2017-04-21 21:14:21 +0300 | [diff] [blame] | 1822 | const struct g4x_pipe_wm *raw = |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1823 | &crtc_state->wm.vlv.raw[level]; |
| 1824 | const struct vlv_fifo_state *fifo_state = |
| 1825 | &crtc_state->wm.vlv.fifo_state; |
| 1826 | |
| 1827 | return raw->plane[plane_id] <= fifo_state->plane[plane_id]; |
| 1828 | } |
| 1829 | |
Ville Syrjälä | 77d14ee | 2017-04-21 21:14:18 +0300 | [diff] [blame] | 1830 | static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level) |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1831 | { |
Ville Syrjälä | 77d14ee | 2017-04-21 21:14:18 +0300 | [diff] [blame] | 1832 | return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) && |
| 1833 | vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) && |
| 1834 | vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) && |
| 1835 | vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level); |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1836 | } |
| 1837 | |
| 1838 | static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1839 | { |
Ville Syrjälä | 855c79f | 2017-03-02 19:14:54 +0200 | [diff] [blame] | 1840 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Ville Syrjälä | 7c951c0 | 2016-11-28 19:37:10 +0200 | [diff] [blame] | 1841 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1842 | struct intel_atomic_state *state = |
| 1843 | to_intel_atomic_state(crtc_state->base.state); |
Ville Syrjälä | 855c79f | 2017-03-02 19:14:54 +0200 | [diff] [blame] | 1844 | struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal; |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1845 | const struct vlv_fifo_state *fifo_state = |
| 1846 | &crtc_state->wm.vlv.fifo_state; |
| 1847 | int num_active_planes = hweight32(crtc_state->active_planes & |
| 1848 | ~BIT(PLANE_CURSOR)); |
Ville Syrjälä | 236c48e | 2017-03-02 19:14:58 +0200 | [diff] [blame] | 1849 | bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base); |
Ville Syrjälä | 7b510451 | 2017-08-23 18:22:22 +0300 | [diff] [blame] | 1850 | const struct intel_plane_state *old_plane_state; |
| 1851 | const struct intel_plane_state *new_plane_state; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1852 | struct intel_plane *plane; |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1853 | enum plane_id plane_id; |
| 1854 | int level, ret, i; |
Ville Syrjälä | 236c48e | 2017-03-02 19:14:58 +0200 | [diff] [blame] | 1855 | unsigned int dirty = 0; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1856 | |
Ville Syrjälä | 7b510451 | 2017-08-23 18:22:22 +0300 | [diff] [blame] | 1857 | for_each_oldnew_intel_plane_in_state(state, plane, |
| 1858 | old_plane_state, |
| 1859 | new_plane_state, i) { |
| 1860 | if (new_plane_state->base.crtc != &crtc->base && |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1861 | old_plane_state->base.crtc != &crtc->base) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1862 | continue; |
| 1863 | |
Ville Syrjälä | 7b510451 | 2017-08-23 18:22:22 +0300 | [diff] [blame] | 1864 | if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state)) |
Ville Syrjälä | 236c48e | 2017-03-02 19:14:58 +0200 | [diff] [blame] | 1865 | dirty |= BIT(plane->id); |
| 1866 | } |
| 1867 | |
| 1868 | /* |
| 1869 | * DSPARB registers may have been reset due to the |
| 1870 | * power well being turned off. Make sure we restore |
| 1871 | * them to a consistent state even if no primary/sprite |
| 1872 | * planes are initially active. |
| 1873 | */ |
| 1874 | if (needs_modeset) |
| 1875 | crtc_state->fifo_changed = true; |
| 1876 | |
| 1877 | if (!dirty) |
| 1878 | return 0; |
| 1879 | |
| 1880 | /* cursor changes don't warrant a FIFO recompute */ |
| 1881 | if (dirty & ~BIT(PLANE_CURSOR)) { |
| 1882 | const struct intel_crtc_state *old_crtc_state = |
Ville Syrjälä | 7b510451 | 2017-08-23 18:22:22 +0300 | [diff] [blame] | 1883 | intel_atomic_get_old_crtc_state(state, crtc); |
Ville Syrjälä | 236c48e | 2017-03-02 19:14:58 +0200 | [diff] [blame] | 1884 | const struct vlv_fifo_state *old_fifo_state = |
| 1885 | &old_crtc_state->wm.vlv.fifo_state; |
| 1886 | |
| 1887 | ret = vlv_compute_fifo(crtc_state); |
| 1888 | if (ret) |
| 1889 | return ret; |
| 1890 | |
| 1891 | if (needs_modeset || |
| 1892 | memcmp(old_fifo_state, fifo_state, |
| 1893 | sizeof(*fifo_state)) != 0) |
| 1894 | crtc_state->fifo_changed = true; |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1895 | } |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1896 | |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1897 | /* initially allow all levels */ |
Ville Syrjälä | 6d5019b | 2017-04-21 21:14:20 +0300 | [diff] [blame] | 1898 | wm_state->num_levels = intel_wm_num_levels(dev_priv); |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1899 | /* |
| 1900 | * Note that enabling cxsr with no primary/sprite planes |
| 1901 | * enabled can wedge the pipe. Hence we only allow cxsr |
| 1902 | * with exactly one enabled primary/sprite plane. |
| 1903 | */ |
Ville Syrjälä | 5eeb798 | 2017-03-02 19:15:00 +0200 | [diff] [blame] | 1904 | wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1; |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1905 | |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1906 | for (level = 0; level < wm_state->num_levels; level++) { |
Ville Syrjälä | 114d7dc | 2017-04-21 21:14:21 +0300 | [diff] [blame] | 1907 | const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level]; |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1908 | const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1; |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1909 | |
Ville Syrjälä | 77d14ee | 2017-04-21 21:14:18 +0300 | [diff] [blame] | 1910 | if (!vlv_raw_crtc_wm_is_valid(crtc_state, level)) |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1911 | break; |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1912 | |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1913 | for_each_plane_id_on_crtc(crtc, plane_id) { |
| 1914 | wm_state->wm[level].plane[plane_id] = |
| 1915 | vlv_invert_wm_value(raw->plane[plane_id], |
| 1916 | fifo_state->plane[plane_id]); |
| 1917 | } |
| 1918 | |
| 1919 | wm_state->sr[level].plane = |
| 1920 | vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY], |
Ville Syrjälä | 5012e60 | 2017-03-02 19:14:56 +0200 | [diff] [blame] | 1921 | raw->plane[PLANE_SPRITE0], |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1922 | raw->plane[PLANE_SPRITE1]), |
| 1923 | sr_fifo_size); |
| 1924 | |
| 1925 | wm_state->sr[level].cursor = |
| 1926 | vlv_invert_wm_value(raw->plane[PLANE_CURSOR], |
| 1927 | 63); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1928 | } |
| 1929 | |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1930 | if (level == 0) |
| 1931 | return -EINVAL; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1932 | |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1933 | /* limit to only levels we can actually handle */ |
| 1934 | wm_state->num_levels = level; |
| 1935 | |
| 1936 | /* invalidate the higher levels */ |
| 1937 | vlv_invalidate_wms(crtc, wm_state, level); |
| 1938 | |
| 1939 | return 0; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1940 | } |
| 1941 | |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1942 | #define VLV_FIFO(plane, value) \ |
| 1943 | (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV) |
| 1944 | |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 1945 | static void vlv_atomic_update_fifo(struct intel_atomic_state *state, |
| 1946 | struct intel_crtc_state *crtc_state) |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1947 | { |
Ville Syrjälä | 814e7f0 | 2017-03-02 19:14:55 +0200 | [diff] [blame] | 1948 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Ville Syrjälä | f07d43d | 2017-03-02 19:14:52 +0200 | [diff] [blame] | 1949 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | 814e7f0 | 2017-03-02 19:14:55 +0200 | [diff] [blame] | 1950 | const struct vlv_fifo_state *fifo_state = |
| 1951 | &crtc_state->wm.vlv.fifo_state; |
Ville Syrjälä | f07d43d | 2017-03-02 19:14:52 +0200 | [diff] [blame] | 1952 | int sprite0_start, sprite1_start, fifo_size; |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1953 | |
Ville Syrjälä | 236c48e | 2017-03-02 19:14:58 +0200 | [diff] [blame] | 1954 | if (!crtc_state->fifo_changed) |
| 1955 | return; |
| 1956 | |
Ville Syrjälä | f07d43d | 2017-03-02 19:14:52 +0200 | [diff] [blame] | 1957 | sprite0_start = fifo_state->plane[PLANE_PRIMARY]; |
| 1958 | sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start; |
| 1959 | fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start; |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1960 | |
Ville Syrjälä | f07d43d | 2017-03-02 19:14:52 +0200 | [diff] [blame] | 1961 | WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63); |
| 1962 | WARN_ON(fifo_size != 511); |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1963 | |
Ville Syrjälä | c137d66 | 2017-03-02 19:15:06 +0200 | [diff] [blame] | 1964 | trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size); |
| 1965 | |
Ville Syrjälä | 44e921d | 2017-03-09 17:44:34 +0200 | [diff] [blame] | 1966 | /* |
| 1967 | * uncore.lock serves a double purpose here. It allows us to |
| 1968 | * use the less expensive I915_{READ,WRITE}_FW() functions, and |
| 1969 | * it protects the DSPARB registers from getting clobbered by |
| 1970 | * parallel updates from multiple pipes. |
| 1971 | * |
| 1972 | * intel_pipe_update_start() has already disabled interrupts |
| 1973 | * for us, so a plain spin_lock() is sufficient here. |
| 1974 | */ |
| 1975 | spin_lock(&dev_priv->uncore.lock); |
Ville Syrjälä | 467a14d | 2016-12-05 16:13:28 +0200 | [diff] [blame] | 1976 | |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1977 | switch (crtc->pipe) { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 1978 | u32 dsparb, dsparb2, dsparb3; |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1979 | case PIPE_A: |
Ville Syrjälä | 44e921d | 2017-03-09 17:44:34 +0200 | [diff] [blame] | 1980 | dsparb = I915_READ_FW(DSPARB); |
| 1981 | dsparb2 = I915_READ_FW(DSPARB2); |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1982 | |
| 1983 | dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) | |
| 1984 | VLV_FIFO(SPRITEB, 0xff)); |
| 1985 | dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) | |
| 1986 | VLV_FIFO(SPRITEB, sprite1_start)); |
| 1987 | |
| 1988 | dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) | |
| 1989 | VLV_FIFO(SPRITEB_HI, 0x1)); |
| 1990 | dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) | |
| 1991 | VLV_FIFO(SPRITEB_HI, sprite1_start >> 8)); |
| 1992 | |
Ville Syrjälä | 44e921d | 2017-03-09 17:44:34 +0200 | [diff] [blame] | 1993 | I915_WRITE_FW(DSPARB, dsparb); |
| 1994 | I915_WRITE_FW(DSPARB2, dsparb2); |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1995 | break; |
| 1996 | case PIPE_B: |
Ville Syrjälä | 44e921d | 2017-03-09 17:44:34 +0200 | [diff] [blame] | 1997 | dsparb = I915_READ_FW(DSPARB); |
| 1998 | dsparb2 = I915_READ_FW(DSPARB2); |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1999 | |
| 2000 | dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) | |
| 2001 | VLV_FIFO(SPRITED, 0xff)); |
| 2002 | dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) | |
| 2003 | VLV_FIFO(SPRITED, sprite1_start)); |
| 2004 | |
| 2005 | dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) | |
| 2006 | VLV_FIFO(SPRITED_HI, 0xff)); |
| 2007 | dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) | |
| 2008 | VLV_FIFO(SPRITED_HI, sprite1_start >> 8)); |
| 2009 | |
Ville Syrjälä | 44e921d | 2017-03-09 17:44:34 +0200 | [diff] [blame] | 2010 | I915_WRITE_FW(DSPARB, dsparb); |
| 2011 | I915_WRITE_FW(DSPARB2, dsparb2); |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 2012 | break; |
| 2013 | case PIPE_C: |
Ville Syrjälä | 44e921d | 2017-03-09 17:44:34 +0200 | [diff] [blame] | 2014 | dsparb3 = I915_READ_FW(DSPARB3); |
| 2015 | dsparb2 = I915_READ_FW(DSPARB2); |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 2016 | |
| 2017 | dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) | |
| 2018 | VLV_FIFO(SPRITEF, 0xff)); |
| 2019 | dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) | |
| 2020 | VLV_FIFO(SPRITEF, sprite1_start)); |
| 2021 | |
| 2022 | dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) | |
| 2023 | VLV_FIFO(SPRITEF_HI, 0xff)); |
| 2024 | dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) | |
| 2025 | VLV_FIFO(SPRITEF_HI, sprite1_start >> 8)); |
| 2026 | |
Ville Syrjälä | 44e921d | 2017-03-09 17:44:34 +0200 | [diff] [blame] | 2027 | I915_WRITE_FW(DSPARB3, dsparb3); |
| 2028 | I915_WRITE_FW(DSPARB2, dsparb2); |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 2029 | break; |
| 2030 | default: |
| 2031 | break; |
| 2032 | } |
Ville Syrjälä | 467a14d | 2016-12-05 16:13:28 +0200 | [diff] [blame] | 2033 | |
Ville Syrjälä | 44e921d | 2017-03-09 17:44:34 +0200 | [diff] [blame] | 2034 | POSTING_READ_FW(DSPARB); |
Ville Syrjälä | 467a14d | 2016-12-05 16:13:28 +0200 | [diff] [blame] | 2035 | |
Ville Syrjälä | 44e921d | 2017-03-09 17:44:34 +0200 | [diff] [blame] | 2036 | spin_unlock(&dev_priv->uncore.lock); |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 2037 | } |
| 2038 | |
| 2039 | #undef VLV_FIFO |
| 2040 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 2041 | static int vlv_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state) |
Ville Syrjälä | 4841da5 | 2017-03-02 19:14:59 +0200 | [diff] [blame] | 2042 | { |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 2043 | struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc); |
Maarten Lankhorst | 5b9489c | 2017-11-15 17:31:56 +0100 | [diff] [blame] | 2044 | struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate; |
| 2045 | const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal; |
| 2046 | struct intel_atomic_state *intel_state = |
| 2047 | to_intel_atomic_state(new_crtc_state->base.state); |
| 2048 | const struct intel_crtc_state *old_crtc_state = |
| 2049 | intel_atomic_get_old_crtc_state(intel_state, crtc); |
| 2050 | const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal; |
Ville Syrjälä | 4841da5 | 2017-03-02 19:14:59 +0200 | [diff] [blame] | 2051 | int level; |
| 2052 | |
Maarten Lankhorst | 5b9489c | 2017-11-15 17:31:56 +0100 | [diff] [blame] | 2053 | if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) { |
| 2054 | *intermediate = *optimal; |
| 2055 | |
| 2056 | intermediate->cxsr = false; |
| 2057 | goto out; |
| 2058 | } |
| 2059 | |
Ville Syrjälä | 4841da5 | 2017-03-02 19:14:59 +0200 | [diff] [blame] | 2060 | intermediate->num_levels = min(optimal->num_levels, active->num_levels); |
Ville Syrjälä | 5eeb798 | 2017-03-02 19:15:00 +0200 | [diff] [blame] | 2061 | intermediate->cxsr = optimal->cxsr && active->cxsr && |
Maarten Lankhorst | 5b9489c | 2017-11-15 17:31:56 +0100 | [diff] [blame] | 2062 | !new_crtc_state->disable_cxsr; |
Ville Syrjälä | 4841da5 | 2017-03-02 19:14:59 +0200 | [diff] [blame] | 2063 | |
| 2064 | for (level = 0; level < intermediate->num_levels; level++) { |
| 2065 | enum plane_id plane_id; |
| 2066 | |
| 2067 | for_each_plane_id_on_crtc(crtc, plane_id) { |
| 2068 | intermediate->wm[level].plane[plane_id] = |
| 2069 | min(optimal->wm[level].plane[plane_id], |
| 2070 | active->wm[level].plane[plane_id]); |
| 2071 | } |
| 2072 | |
| 2073 | intermediate->sr[level].plane = min(optimal->sr[level].plane, |
| 2074 | active->sr[level].plane); |
| 2075 | intermediate->sr[level].cursor = min(optimal->sr[level].cursor, |
| 2076 | active->sr[level].cursor); |
| 2077 | } |
| 2078 | |
| 2079 | vlv_invalidate_wms(crtc, intermediate, level); |
| 2080 | |
Maarten Lankhorst | 5b9489c | 2017-11-15 17:31:56 +0100 | [diff] [blame] | 2081 | out: |
Ville Syrjälä | 4841da5 | 2017-03-02 19:14:59 +0200 | [diff] [blame] | 2082 | /* |
| 2083 | * If our intermediate WM are identical to the final WM, then we can |
| 2084 | * omit the post-vblank programming; only update if it's different. |
| 2085 | */ |
Ville Syrjälä | 5eeb798 | 2017-03-02 19:15:00 +0200 | [diff] [blame] | 2086 | if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0) |
Maarten Lankhorst | 5b9489c | 2017-11-15 17:31:56 +0100 | [diff] [blame] | 2087 | new_crtc_state->wm.need_postvbl_update = true; |
Ville Syrjälä | 4841da5 | 2017-03-02 19:14:59 +0200 | [diff] [blame] | 2088 | |
| 2089 | return 0; |
| 2090 | } |
| 2091 | |
Ville Syrjälä | 7c951c0 | 2016-11-28 19:37:10 +0200 | [diff] [blame] | 2092 | static void vlv_merge_wm(struct drm_i915_private *dev_priv, |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 2093 | struct vlv_wm_values *wm) |
| 2094 | { |
| 2095 | struct intel_crtc *crtc; |
| 2096 | int num_active_crtcs = 0; |
| 2097 | |
Ville Syrjälä | 7c951c0 | 2016-11-28 19:37:10 +0200 | [diff] [blame] | 2098 | wm->level = dev_priv->wm.max_level; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 2099 | wm->cxsr = true; |
| 2100 | |
Ville Syrjälä | 7c951c0 | 2016-11-28 19:37:10 +0200 | [diff] [blame] | 2101 | for_each_intel_crtc(&dev_priv->drm, crtc) { |
Ville Syrjälä | 7eb4941 | 2017-03-02 19:14:53 +0200 | [diff] [blame] | 2102 | const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 2103 | |
| 2104 | if (!crtc->active) |
| 2105 | continue; |
| 2106 | |
| 2107 | if (!wm_state->cxsr) |
| 2108 | wm->cxsr = false; |
| 2109 | |
| 2110 | num_active_crtcs++; |
| 2111 | wm->level = min_t(int, wm->level, wm_state->num_levels - 1); |
| 2112 | } |
| 2113 | |
| 2114 | if (num_active_crtcs != 1) |
| 2115 | wm->cxsr = false; |
| 2116 | |
Ville Syrjälä | 6f9c784 | 2015-06-24 22:00:08 +0300 | [diff] [blame] | 2117 | if (num_active_crtcs > 1) |
| 2118 | wm->level = VLV_WM_LEVEL_PM2; |
| 2119 | |
Ville Syrjälä | 7c951c0 | 2016-11-28 19:37:10 +0200 | [diff] [blame] | 2120 | for_each_intel_crtc(&dev_priv->drm, crtc) { |
Ville Syrjälä | 7eb4941 | 2017-03-02 19:14:53 +0200 | [diff] [blame] | 2121 | const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 2122 | enum pipe pipe = crtc->pipe; |
| 2123 | |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 2124 | wm->pipe[pipe] = wm_state->wm[wm->level]; |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 2125 | if (crtc->active && wm->cxsr) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 2126 | wm->sr = wm_state->sr[wm->level]; |
| 2127 | |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 2128 | wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2; |
| 2129 | wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2; |
| 2130 | wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2; |
| 2131 | wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 2132 | } |
| 2133 | } |
| 2134 | |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 2135 | static void vlv_program_watermarks(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 2136 | { |
Ville Syrjälä | fa292a4 | 2016-11-28 19:37:16 +0200 | [diff] [blame] | 2137 | struct vlv_wm_values *old_wm = &dev_priv->wm.vlv; |
| 2138 | struct vlv_wm_values new_wm = {}; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 2139 | |
Ville Syrjälä | fa292a4 | 2016-11-28 19:37:16 +0200 | [diff] [blame] | 2140 | vlv_merge_wm(dev_priv, &new_wm); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 2141 | |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 2142 | if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 2143 | return; |
| 2144 | |
Ville Syrjälä | fa292a4 | 2016-11-28 19:37:16 +0200 | [diff] [blame] | 2145 | if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS)) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 2146 | chv_set_memory_dvfs(dev_priv, false); |
| 2147 | |
Ville Syrjälä | fa292a4 | 2016-11-28 19:37:16 +0200 | [diff] [blame] | 2148 | if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5)) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 2149 | chv_set_memory_pm5(dev_priv, false); |
| 2150 | |
Ville Syrjälä | fa292a4 | 2016-11-28 19:37:16 +0200 | [diff] [blame] | 2151 | if (is_disabling(old_wm->cxsr, new_wm.cxsr, true)) |
Ville Syrjälä | 3d90e64 | 2016-11-28 19:37:11 +0200 | [diff] [blame] | 2152 | _intel_set_memory_cxsr(dev_priv, false); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 2153 | |
Ville Syrjälä | fa292a4 | 2016-11-28 19:37:16 +0200 | [diff] [blame] | 2154 | vlv_write_wm_values(dev_priv, &new_wm); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 2155 | |
Ville Syrjälä | fa292a4 | 2016-11-28 19:37:16 +0200 | [diff] [blame] | 2156 | if (is_enabling(old_wm->cxsr, new_wm.cxsr, true)) |
Ville Syrjälä | 3d90e64 | 2016-11-28 19:37:11 +0200 | [diff] [blame] | 2157 | _intel_set_memory_cxsr(dev_priv, true); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 2158 | |
Ville Syrjälä | fa292a4 | 2016-11-28 19:37:16 +0200 | [diff] [blame] | 2159 | if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5)) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 2160 | chv_set_memory_pm5(dev_priv, true); |
| 2161 | |
Ville Syrjälä | fa292a4 | 2016-11-28 19:37:16 +0200 | [diff] [blame] | 2162 | if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS)) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 2163 | chv_set_memory_dvfs(dev_priv, true); |
| 2164 | |
Ville Syrjälä | fa292a4 | 2016-11-28 19:37:16 +0200 | [diff] [blame] | 2165 | *old_wm = new_wm; |
Ville Syrjälä | 3c2777f | 2014-06-26 17:03:06 +0300 | [diff] [blame] | 2166 | } |
| 2167 | |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 2168 | static void vlv_initial_watermarks(struct intel_atomic_state *state, |
| 2169 | struct intel_crtc_state *crtc_state) |
| 2170 | { |
| 2171 | struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev); |
| 2172 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
| 2173 | |
| 2174 | mutex_lock(&dev_priv->wm.wm_mutex); |
Ville Syrjälä | 4841da5 | 2017-03-02 19:14:59 +0200 | [diff] [blame] | 2175 | crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate; |
| 2176 | vlv_program_watermarks(dev_priv); |
| 2177 | mutex_unlock(&dev_priv->wm.wm_mutex); |
| 2178 | } |
| 2179 | |
| 2180 | static void vlv_optimize_watermarks(struct intel_atomic_state *state, |
| 2181 | struct intel_crtc_state *crtc_state) |
| 2182 | { |
| 2183 | struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev); |
| 2184 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
| 2185 | |
| 2186 | if (!crtc_state->wm.need_postvbl_update) |
| 2187 | return; |
| 2188 | |
| 2189 | mutex_lock(&dev_priv->wm.wm_mutex); |
| 2190 | intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal; |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 2191 | vlv_program_watermarks(dev_priv); |
| 2192 | mutex_unlock(&dev_priv->wm.wm_mutex); |
| 2193 | } |
| 2194 | |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 2195 | static void i965_update_wm(struct intel_crtc *unused_crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2196 | { |
Ville Syrjälä | ffc7a76 | 2016-10-31 22:37:21 +0200 | [diff] [blame] | 2197 | struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev); |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 2198 | struct intel_crtc *crtc; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2199 | int srwm = 1; |
| 2200 | int cursor_sr = 16; |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 2201 | bool cxsr_enabled; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2202 | |
| 2203 | /* Calc sr entries for one plane configs */ |
Ville Syrjälä | ffc7a76 | 2016-10-31 22:37:21 +0200 | [diff] [blame] | 2204 | crtc = single_enabled_crtc(dev_priv); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2205 | if (crtc) { |
| 2206 | /* self-refresh has much higher latency */ |
| 2207 | static const int sr_latency_ns = 12000; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 2208 | const struct drm_display_mode *adjusted_mode = |
| 2209 | &crtc->config->base.adjusted_mode; |
| 2210 | const struct drm_framebuffer *fb = |
| 2211 | crtc->base.primary->state->fb; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 2212 | int clock = adjusted_mode->crtc_clock; |
Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 2213 | int htotal = adjusted_mode->crtc_htotal; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 2214 | int hdisplay = crtc->config->pipe_src_w; |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2215 | int cpp = fb->format->cpp[0]; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2216 | int entries; |
| 2217 | |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 2218 | entries = intel_wm_method2(clock, htotal, |
| 2219 | hdisplay, cpp, sr_latency_ns / 100); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2220 | entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE); |
| 2221 | srwm = I965_FIFO_SIZE - entries; |
| 2222 | if (srwm < 0) |
| 2223 | srwm = 1; |
| 2224 | srwm &= 0x1ff; |
| 2225 | DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n", |
| 2226 | entries, srwm); |
| 2227 | |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 2228 | entries = intel_wm_method2(clock, htotal, |
| 2229 | crtc->base.cursor->state->crtc_w, 4, |
| 2230 | sr_latency_ns / 100); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2231 | entries = DIV_ROUND_UP(entries, |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 2232 | i965_cursor_wm_info.cacheline_size) + |
| 2233 | i965_cursor_wm_info.guard_size; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2234 | |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 2235 | cursor_sr = i965_cursor_wm_info.fifo_size - entries; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2236 | if (cursor_sr > i965_cursor_wm_info.max_wm) |
| 2237 | cursor_sr = i965_cursor_wm_info.max_wm; |
| 2238 | |
| 2239 | DRM_DEBUG_KMS("self-refresh watermark: display plane %d " |
| 2240 | "cursor %d\n", srwm, cursor_sr); |
| 2241 | |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 2242 | cxsr_enabled = true; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2243 | } else { |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 2244 | cxsr_enabled = false; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2245 | /* Turn off self refresh if both pipes are enabled */ |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 2246 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2247 | } |
| 2248 | |
| 2249 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n", |
| 2250 | srwm); |
| 2251 | |
| 2252 | /* 965 has limitations... */ |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 2253 | I915_WRITE(DSPFW1, FW_WM(srwm, SR) | |
| 2254 | FW_WM(8, CURSORB) | |
| 2255 | FW_WM(8, PLANEB) | |
| 2256 | FW_WM(8, PLANEA)); |
| 2257 | I915_WRITE(DSPFW2, FW_WM(8, CURSORA) | |
| 2258 | FW_WM(8, PLANEC_OLD)); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2259 | /* update cursor SR watermark */ |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 2260 | I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR)); |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 2261 | |
| 2262 | if (cxsr_enabled) |
| 2263 | intel_set_memory_cxsr(dev_priv, true); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2264 | } |
| 2265 | |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 2266 | #undef FW_WM |
| 2267 | |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 2268 | static void i9xx_update_wm(struct intel_crtc *unused_crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2269 | { |
Ville Syrjälä | ffc7a76 | 2016-10-31 22:37:21 +0200 | [diff] [blame] | 2270 | struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2271 | const struct intel_watermark_params *wm_info; |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2272 | u32 fwater_lo; |
| 2273 | u32 fwater_hi; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2274 | int cwm, srwm = 1; |
| 2275 | int fifo_size; |
| 2276 | int planea_wm, planeb_wm; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 2277 | struct intel_crtc *crtc, *enabled = NULL; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2278 | |
Ville Syrjälä | a9097be | 2016-10-31 22:37:20 +0200 | [diff] [blame] | 2279 | if (IS_I945GM(dev_priv)) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2280 | wm_info = &i945_wm_info; |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 2281 | else if (!IS_GEN(dev_priv, 2)) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2282 | wm_info = &i915_wm_info; |
| 2283 | else |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 2284 | wm_info = &i830_a_wm_info; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2285 | |
Ville Syrjälä | bdaf843 | 2017-11-17 21:19:11 +0200 | [diff] [blame] | 2286 | fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A); |
| 2287 | crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A); |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 2288 | if (intel_crtc_active(crtc)) { |
| 2289 | const struct drm_display_mode *adjusted_mode = |
| 2290 | &crtc->config->base.adjusted_mode; |
| 2291 | const struct drm_framebuffer *fb = |
| 2292 | crtc->base.primary->state->fb; |
| 2293 | int cpp; |
| 2294 | |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 2295 | if (IS_GEN(dev_priv, 2)) |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 2296 | cpp = 4; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 2297 | else |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2298 | cpp = fb->format->cpp[0]; |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 2299 | |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 2300 | planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock, |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 2301 | wm_info, fifo_size, cpp, |
Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 2302 | pessimal_latency_ns); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2303 | enabled = crtc; |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 2304 | } else { |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2305 | planea_wm = fifo_size - wm_info->guard_size; |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 2306 | if (planea_wm > (long)wm_info->max_wm) |
| 2307 | planea_wm = wm_info->max_wm; |
| 2308 | } |
| 2309 | |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 2310 | if (IS_GEN(dev_priv, 2)) |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 2311 | wm_info = &i830_bc_wm_info; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2312 | |
Ville Syrjälä | bdaf843 | 2017-11-17 21:19:11 +0200 | [diff] [blame] | 2313 | fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B); |
| 2314 | crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B); |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 2315 | if (intel_crtc_active(crtc)) { |
| 2316 | const struct drm_display_mode *adjusted_mode = |
| 2317 | &crtc->config->base.adjusted_mode; |
| 2318 | const struct drm_framebuffer *fb = |
| 2319 | crtc->base.primary->state->fb; |
| 2320 | int cpp; |
| 2321 | |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 2322 | if (IS_GEN(dev_priv, 2)) |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 2323 | cpp = 4; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 2324 | else |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2325 | cpp = fb->format->cpp[0]; |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 2326 | |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 2327 | planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock, |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 2328 | wm_info, fifo_size, cpp, |
Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 2329 | pessimal_latency_ns); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2330 | if (enabled == NULL) |
| 2331 | enabled = crtc; |
| 2332 | else |
| 2333 | enabled = NULL; |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 2334 | } else { |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2335 | planeb_wm = fifo_size - wm_info->guard_size; |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 2336 | if (planeb_wm > (long)wm_info->max_wm) |
| 2337 | planeb_wm = wm_info->max_wm; |
| 2338 | } |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2339 | |
| 2340 | DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm); |
| 2341 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2342 | if (IS_I915GM(dev_priv) && enabled) { |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 2343 | struct drm_i915_gem_object *obj; |
Daniel Vetter | 2ab1bc9 | 2014-04-07 08:54:21 +0200 | [diff] [blame] | 2344 | |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 2345 | obj = intel_fb_obj(enabled->base.primary->state->fb); |
Daniel Vetter | 2ab1bc9 | 2014-04-07 08:54:21 +0200 | [diff] [blame] | 2346 | |
| 2347 | /* self-refresh seems busted with untiled */ |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 2348 | if (!i915_gem_object_is_tiled(obj)) |
Daniel Vetter | 2ab1bc9 | 2014-04-07 08:54:21 +0200 | [diff] [blame] | 2349 | enabled = NULL; |
| 2350 | } |
| 2351 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2352 | /* |
| 2353 | * Overlay gets an aggressive default since video jitter is bad. |
| 2354 | */ |
| 2355 | cwm = 2; |
| 2356 | |
| 2357 | /* Play safe and disable self-refresh before adjusting watermarks. */ |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 2358 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2359 | |
| 2360 | /* Calc sr entries for one plane configs */ |
Ville Syrjälä | 03427fc | 2016-10-31 22:37:18 +0200 | [diff] [blame] | 2361 | if (HAS_FW_BLC(dev_priv) && enabled) { |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2362 | /* self-refresh has much higher latency */ |
| 2363 | static const int sr_latency_ns = 6000; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 2364 | const struct drm_display_mode *adjusted_mode = |
| 2365 | &enabled->config->base.adjusted_mode; |
| 2366 | const struct drm_framebuffer *fb = |
| 2367 | enabled->base.primary->state->fb; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 2368 | int clock = adjusted_mode->crtc_clock; |
Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 2369 | int htotal = adjusted_mode->crtc_htotal; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 2370 | int hdisplay = enabled->config->pipe_src_w; |
| 2371 | int cpp; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2372 | int entries; |
| 2373 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2374 | if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv)) |
Ville Syrjälä | 2d1b505 | 2016-07-29 17:57:01 +0300 | [diff] [blame] | 2375 | cpp = 4; |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 2376 | else |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2377 | cpp = fb->format->cpp[0]; |
Ville Syrjälä | 2d1b505 | 2016-07-29 17:57:01 +0300 | [diff] [blame] | 2378 | |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 2379 | entries = intel_wm_method2(clock, htotal, hdisplay, cpp, |
| 2380 | sr_latency_ns / 100); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2381 | entries = DIV_ROUND_UP(entries, wm_info->cacheline_size); |
| 2382 | DRM_DEBUG_KMS("self-refresh entries: %d\n", entries); |
| 2383 | srwm = wm_info->fifo_size - entries; |
| 2384 | if (srwm < 0) |
| 2385 | srwm = 1; |
| 2386 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2387 | if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2388 | I915_WRITE(FW_BLC_SELF, |
| 2389 | FW_BLC_SELF_FIFO_MASK | (srwm & 0xff)); |
Ville Syrjälä | acb9135 | 2016-07-29 17:57:02 +0300 | [diff] [blame] | 2390 | else |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2391 | I915_WRITE(FW_BLC_SELF, srwm & 0x3f); |
| 2392 | } |
| 2393 | |
| 2394 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n", |
| 2395 | planea_wm, planeb_wm, cwm, srwm); |
| 2396 | |
| 2397 | fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f); |
| 2398 | fwater_hi = (cwm & 0x1f); |
| 2399 | |
| 2400 | /* Set request length to 8 cachelines per fetch */ |
| 2401 | fwater_lo = fwater_lo | (1 << 24) | (1 << 8); |
| 2402 | fwater_hi = fwater_hi | (1 << 8); |
| 2403 | |
| 2404 | I915_WRITE(FW_BLC, fwater_lo); |
| 2405 | I915_WRITE(FW_BLC2, fwater_hi); |
| 2406 | |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 2407 | if (enabled) |
| 2408 | intel_set_memory_cxsr(dev_priv, true); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2409 | } |
| 2410 | |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 2411 | static void i845_update_wm(struct intel_crtc *unused_crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2412 | { |
Ville Syrjälä | ffc7a76 | 2016-10-31 22:37:21 +0200 | [diff] [blame] | 2413 | struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev); |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 2414 | struct intel_crtc *crtc; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 2415 | const struct drm_display_mode *adjusted_mode; |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2416 | u32 fwater_lo; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2417 | int planea_wm; |
| 2418 | |
Ville Syrjälä | ffc7a76 | 2016-10-31 22:37:21 +0200 | [diff] [blame] | 2419 | crtc = single_enabled_crtc(dev_priv); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2420 | if (crtc == NULL) |
| 2421 | return; |
| 2422 | |
Ville Syrjälä | efc2611 | 2016-10-31 22:37:04 +0200 | [diff] [blame] | 2423 | adjusted_mode = &crtc->config->base.adjusted_mode; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 2424 | planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock, |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 2425 | &i845_wm_info, |
Ville Syrjälä | bdaf843 | 2017-11-17 21:19:11 +0200 | [diff] [blame] | 2426 | dev_priv->display.get_fifo_size(dev_priv, PLANE_A), |
Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 2427 | 4, pessimal_latency_ns); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 2428 | fwater_lo = I915_READ(FW_BLC) & ~0xfff; |
| 2429 | fwater_lo |= (3<<8) | planea_wm; |
| 2430 | |
| 2431 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm); |
| 2432 | |
| 2433 | I915_WRITE(FW_BLC, fwater_lo); |
| 2434 | } |
| 2435 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 2436 | /* latency must be in 0.1us units. */ |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 2437 | static unsigned int ilk_wm_method1(unsigned int pixel_rate, |
| 2438 | unsigned int cpp, |
| 2439 | unsigned int latency) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2440 | { |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 2441 | unsigned int ret; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2442 | |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 2443 | ret = intel_wm_method1(pixel_rate, cpp, latency); |
| 2444 | ret = DIV_ROUND_UP(ret, 64) + 2; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2445 | |
| 2446 | return ret; |
| 2447 | } |
| 2448 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 2449 | /* latency must be in 0.1us units. */ |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 2450 | static unsigned int ilk_wm_method2(unsigned int pixel_rate, |
| 2451 | unsigned int htotal, |
| 2452 | unsigned int width, |
| 2453 | unsigned int cpp, |
| 2454 | unsigned int latency) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2455 | { |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 2456 | unsigned int ret; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2457 | |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 2458 | ret = intel_wm_method2(pixel_rate, htotal, |
| 2459 | width, cpp, latency); |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2460 | ret = DIV_ROUND_UP(ret, 64) + 2; |
Ville Syrjälä | baf69ca | 2017-04-21 21:14:27 +0300 | [diff] [blame] | 2461 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2462 | return ret; |
| 2463 | } |
| 2464 | |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2465 | static u32 ilk_wm_fbc(u32 pri_val, u32 horiz_pixels, u8 cpp) |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2466 | { |
Matt Roper | 1512688 | 2015-12-03 11:37:40 -0800 | [diff] [blame] | 2467 | /* |
| 2468 | * Neither of these should be possible since this function shouldn't be |
| 2469 | * called if the CRTC is off or the plane is invisible. But let's be |
| 2470 | * extra paranoid to avoid a potential divide-by-zero if we screw up |
| 2471 | * elsewhere in the driver. |
| 2472 | */ |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 2473 | if (WARN_ON(!cpp)) |
Matt Roper | 1512688 | 2015-12-03 11:37:40 -0800 | [diff] [blame] | 2474 | return 0; |
| 2475 | if (WARN_ON(!horiz_pixels)) |
| 2476 | return 0; |
| 2477 | |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 2478 | return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2479 | } |
| 2480 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2481 | struct ilk_wm_maximums { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2482 | u16 pri; |
| 2483 | u16 spr; |
| 2484 | u16 cur; |
| 2485 | u16 fbc; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2486 | }; |
| 2487 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 2488 | /* |
| 2489 | * For both WM_PIPE and WM_LP. |
| 2490 | * mem_value must be in 0.1us units. |
| 2491 | */ |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2492 | static u32 ilk_compute_pri_wm(const struct intel_crtc_state *cstate, |
| 2493 | const struct intel_plane_state *pstate, |
| 2494 | u32 mem_value, bool is_lp) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2495 | { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2496 | u32 method1, method2; |
Ville Syrjälä | 8305494 | 2016-11-18 21:53:00 +0200 | [diff] [blame] | 2497 | int cpp; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2498 | |
Ville Syrjälä | 03981c6 | 2018-11-14 19:34:40 +0200 | [diff] [blame] | 2499 | if (mem_value == 0) |
| 2500 | return U32_MAX; |
| 2501 | |
Ville Syrjälä | 24304d81 | 2017-03-14 17:10:49 +0200 | [diff] [blame] | 2502 | if (!intel_wm_plane_visible(cstate, pstate)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2503 | return 0; |
| 2504 | |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2505 | cpp = pstate->base.fb->format->cpp[0]; |
Ville Syrjälä | 8305494 | 2016-11-18 21:53:00 +0200 | [diff] [blame] | 2506 | |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 2507 | method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value); |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2508 | |
| 2509 | if (!is_lp) |
| 2510 | return method1; |
| 2511 | |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 2512 | method2 = ilk_wm_method2(cstate->pixel_rate, |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 2513 | cstate->base.adjusted_mode.crtc_htotal, |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 2514 | drm_rect_width(&pstate->base.dst), |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 2515 | cpp, mem_value); |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2516 | |
| 2517 | return min(method1, method2); |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2518 | } |
| 2519 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 2520 | /* |
| 2521 | * For both WM_PIPE and WM_LP. |
| 2522 | * mem_value must be in 0.1us units. |
| 2523 | */ |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2524 | static u32 ilk_compute_spr_wm(const struct intel_crtc_state *cstate, |
| 2525 | const struct intel_plane_state *pstate, |
| 2526 | u32 mem_value) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2527 | { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2528 | u32 method1, method2; |
Ville Syrjälä | 8305494 | 2016-11-18 21:53:00 +0200 | [diff] [blame] | 2529 | int cpp; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2530 | |
Ville Syrjälä | 03981c6 | 2018-11-14 19:34:40 +0200 | [diff] [blame] | 2531 | if (mem_value == 0) |
| 2532 | return U32_MAX; |
| 2533 | |
Ville Syrjälä | 24304d81 | 2017-03-14 17:10:49 +0200 | [diff] [blame] | 2534 | if (!intel_wm_plane_visible(cstate, pstate)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2535 | return 0; |
| 2536 | |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2537 | cpp = pstate->base.fb->format->cpp[0]; |
Ville Syrjälä | 8305494 | 2016-11-18 21:53:00 +0200 | [diff] [blame] | 2538 | |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 2539 | method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value); |
| 2540 | method2 = ilk_wm_method2(cstate->pixel_rate, |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 2541 | cstate->base.adjusted_mode.crtc_htotal, |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 2542 | drm_rect_width(&pstate->base.dst), |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 2543 | cpp, mem_value); |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2544 | return min(method1, method2); |
| 2545 | } |
| 2546 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 2547 | /* |
| 2548 | * For both WM_PIPE and WM_LP. |
| 2549 | * mem_value must be in 0.1us units. |
| 2550 | */ |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2551 | static u32 ilk_compute_cur_wm(const struct intel_crtc_state *cstate, |
| 2552 | const struct intel_plane_state *pstate, |
| 2553 | u32 mem_value) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2554 | { |
Ville Syrjälä | a5509ab | 2017-02-17 17:01:59 +0200 | [diff] [blame] | 2555 | int cpp; |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 2556 | |
Ville Syrjälä | 03981c6 | 2018-11-14 19:34:40 +0200 | [diff] [blame] | 2557 | if (mem_value == 0) |
| 2558 | return U32_MAX; |
| 2559 | |
Ville Syrjälä | 24304d81 | 2017-03-14 17:10:49 +0200 | [diff] [blame] | 2560 | if (!intel_wm_plane_visible(cstate, pstate)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2561 | return 0; |
| 2562 | |
Ville Syrjälä | a5509ab | 2017-02-17 17:01:59 +0200 | [diff] [blame] | 2563 | cpp = pstate->base.fb->format->cpp[0]; |
| 2564 | |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 2565 | return ilk_wm_method2(cstate->pixel_rate, |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 2566 | cstate->base.adjusted_mode.crtc_htotal, |
Ville Syrjälä | a5509ab | 2017-02-17 17:01:59 +0200 | [diff] [blame] | 2567 | pstate->base.crtc_w, cpp, mem_value); |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2568 | } |
| 2569 | |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2570 | /* Only for WM_LP. */ |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2571 | static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *cstate, |
| 2572 | const struct intel_plane_state *pstate, |
| 2573 | u32 pri_val) |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2574 | { |
Ville Syrjälä | 8305494 | 2016-11-18 21:53:00 +0200 | [diff] [blame] | 2575 | int cpp; |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 2576 | |
Ville Syrjälä | 24304d81 | 2017-03-14 17:10:49 +0200 | [diff] [blame] | 2577 | if (!intel_wm_plane_visible(cstate, pstate)) |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2578 | return 0; |
| 2579 | |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2580 | cpp = pstate->base.fb->format->cpp[0]; |
Ville Syrjälä | 8305494 | 2016-11-18 21:53:00 +0200 | [diff] [blame] | 2581 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 2582 | return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp); |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2583 | } |
| 2584 | |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 2585 | static unsigned int |
| 2586 | ilk_display_fifo_size(const struct drm_i915_private *dev_priv) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2587 | { |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 2588 | if (INTEL_GEN(dev_priv) >= 8) |
Ville Syrjälä | 416f472 | 2013-11-02 21:07:46 -0700 | [diff] [blame] | 2589 | return 3072; |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 2590 | else if (INTEL_GEN(dev_priv) >= 7) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2591 | return 768; |
| 2592 | else |
| 2593 | return 512; |
| 2594 | } |
| 2595 | |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 2596 | static unsigned int |
| 2597 | ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv, |
| 2598 | int level, bool is_sprite) |
Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 2599 | { |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 2600 | if (INTEL_GEN(dev_priv) >= 8) |
Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 2601 | /* BDW primary/sprite plane watermarks */ |
| 2602 | return level == 0 ? 255 : 2047; |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 2603 | else if (INTEL_GEN(dev_priv) >= 7) |
Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 2604 | /* IVB/HSW primary/sprite plane watermarks */ |
| 2605 | return level == 0 ? 127 : 1023; |
| 2606 | else if (!is_sprite) |
| 2607 | /* ILK/SNB primary plane watermarks */ |
| 2608 | return level == 0 ? 127 : 511; |
| 2609 | else |
| 2610 | /* ILK/SNB sprite plane watermarks */ |
| 2611 | return level == 0 ? 63 : 255; |
| 2612 | } |
| 2613 | |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 2614 | static unsigned int |
| 2615 | ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level) |
Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 2616 | { |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 2617 | if (INTEL_GEN(dev_priv) >= 7) |
Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 2618 | return level == 0 ? 63 : 255; |
| 2619 | else |
| 2620 | return level == 0 ? 31 : 63; |
| 2621 | } |
| 2622 | |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 2623 | static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv) |
Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 2624 | { |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 2625 | if (INTEL_GEN(dev_priv) >= 8) |
Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 2626 | return 31; |
| 2627 | else |
| 2628 | return 15; |
| 2629 | } |
| 2630 | |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2631 | /* Calculate the maximum primary/sprite plane watermark */ |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 2632 | static unsigned int ilk_plane_wm_max(const struct drm_i915_private *dev_priv, |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2633 | int level, |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 2634 | const struct intel_wm_config *config, |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2635 | enum intel_ddb_partitioning ddb_partitioning, |
| 2636 | bool is_sprite) |
| 2637 | { |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 2638 | unsigned int fifo_size = ilk_display_fifo_size(dev_priv); |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2639 | |
| 2640 | /* if sprites aren't enabled, sprites get nothing */ |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 2641 | if (is_sprite && !config->sprites_enabled) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2642 | return 0; |
| 2643 | |
| 2644 | /* HSW allows LP1+ watermarks even with multiple pipes */ |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 2645 | if (level == 0 || config->num_pipes_active > 1) { |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 2646 | fifo_size /= INTEL_INFO(dev_priv)->num_pipes; |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2647 | |
| 2648 | /* |
| 2649 | * For some reason the non self refresh |
| 2650 | * FIFO size is only half of the self |
| 2651 | * refresh FIFO size on ILK/SNB. |
| 2652 | */ |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 2653 | if (INTEL_GEN(dev_priv) <= 6) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2654 | fifo_size /= 2; |
| 2655 | } |
| 2656 | |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 2657 | if (config->sprites_enabled) { |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2658 | /* level 0 is always calculated with 1:1 split */ |
| 2659 | if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) { |
| 2660 | if (is_sprite) |
| 2661 | fifo_size *= 5; |
| 2662 | fifo_size /= 6; |
| 2663 | } else { |
| 2664 | fifo_size /= 2; |
| 2665 | } |
| 2666 | } |
| 2667 | |
| 2668 | /* clamp to max that the registers can hold */ |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 2669 | return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite)); |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2670 | } |
| 2671 | |
| 2672 | /* Calculate the maximum cursor plane watermark */ |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 2673 | static unsigned int ilk_cursor_wm_max(const struct drm_i915_private *dev_priv, |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 2674 | int level, |
| 2675 | const struct intel_wm_config *config) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2676 | { |
| 2677 | /* HSW LP1+ watermarks w/ multiple pipes */ |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 2678 | if (level > 0 && config->num_pipes_active > 1) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2679 | return 64; |
| 2680 | |
| 2681 | /* otherwise just report max that registers can hold */ |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 2682 | return ilk_cursor_wm_reg_max(dev_priv, level); |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2683 | } |
| 2684 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 2685 | static void ilk_compute_wm_maximums(const struct drm_i915_private *dev_priv, |
Ville Syrjälä | 34982fe | 2013-10-09 19:18:09 +0300 | [diff] [blame] | 2686 | int level, |
| 2687 | const struct intel_wm_config *config, |
| 2688 | enum intel_ddb_partitioning ddb_partitioning, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2689 | struct ilk_wm_maximums *max) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2690 | { |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 2691 | max->pri = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, false); |
| 2692 | max->spr = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, true); |
| 2693 | max->cur = ilk_cursor_wm_max(dev_priv, level, config); |
| 2694 | max->fbc = ilk_fbc_wm_reg_max(dev_priv); |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2695 | } |
| 2696 | |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 2697 | static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv, |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 2698 | int level, |
| 2699 | struct ilk_wm_maximums *max) |
| 2700 | { |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 2701 | max->pri = ilk_plane_wm_reg_max(dev_priv, level, false); |
| 2702 | max->spr = ilk_plane_wm_reg_max(dev_priv, level, true); |
| 2703 | max->cur = ilk_cursor_wm_reg_max(dev_priv, level); |
| 2704 | max->fbc = ilk_fbc_wm_reg_max(dev_priv); |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 2705 | } |
| 2706 | |
Ville Syrjälä | d939565 | 2013-10-09 19:18:10 +0300 | [diff] [blame] | 2707 | static bool ilk_validate_wm_level(int level, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2708 | const struct ilk_wm_maximums *max, |
Ville Syrjälä | d939565 | 2013-10-09 19:18:10 +0300 | [diff] [blame] | 2709 | struct intel_wm_level *result) |
Ville Syrjälä | a9786a1 | 2013-08-07 13:24:47 +0300 | [diff] [blame] | 2710 | { |
| 2711 | bool ret; |
| 2712 | |
| 2713 | /* already determined to be invalid? */ |
| 2714 | if (!result->enable) |
| 2715 | return false; |
| 2716 | |
| 2717 | result->enable = result->pri_val <= max->pri && |
| 2718 | result->spr_val <= max->spr && |
| 2719 | result->cur_val <= max->cur; |
| 2720 | |
| 2721 | ret = result->enable; |
| 2722 | |
| 2723 | /* |
| 2724 | * HACK until we can pre-compute everything, |
| 2725 | * and thus fail gracefully if LP0 watermarks |
| 2726 | * are exceeded... |
| 2727 | */ |
| 2728 | if (level == 0 && !result->enable) { |
| 2729 | if (result->pri_val > max->pri) |
| 2730 | DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n", |
| 2731 | level, result->pri_val, max->pri); |
| 2732 | if (result->spr_val > max->spr) |
| 2733 | DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n", |
| 2734 | level, result->spr_val, max->spr); |
| 2735 | if (result->cur_val > max->cur) |
| 2736 | DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n", |
| 2737 | level, result->cur_val, max->cur); |
| 2738 | |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2739 | result->pri_val = min_t(u32, result->pri_val, max->pri); |
| 2740 | result->spr_val = min_t(u32, result->spr_val, max->spr); |
| 2741 | result->cur_val = min_t(u32, result->cur_val, max->cur); |
Ville Syrjälä | a9786a1 | 2013-08-07 13:24:47 +0300 | [diff] [blame] | 2742 | result->enable = true; |
| 2743 | } |
| 2744 | |
Ville Syrjälä | a9786a1 | 2013-08-07 13:24:47 +0300 | [diff] [blame] | 2745 | return ret; |
| 2746 | } |
| 2747 | |
Damien Lespiau | d34ff9c | 2014-01-06 19:17:23 +0000 | [diff] [blame] | 2748 | static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv, |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 2749 | const struct intel_crtc *intel_crtc, |
Ville Syrjälä | 6f5ddd1 | 2013-08-06 22:24:02 +0300 | [diff] [blame] | 2750 | int level, |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 2751 | struct intel_crtc_state *cstate, |
Maarten Lankhorst | 28283f4 | 2017-10-19 17:13:40 +0200 | [diff] [blame] | 2752 | const struct intel_plane_state *pristate, |
| 2753 | const struct intel_plane_state *sprstate, |
| 2754 | const struct intel_plane_state *curstate, |
Ville Syrjälä | 1fd527c | 2013-08-06 22:24:05 +0300 | [diff] [blame] | 2755 | struct intel_wm_level *result) |
Ville Syrjälä | 6f5ddd1 | 2013-08-06 22:24:02 +0300 | [diff] [blame] | 2756 | { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2757 | u16 pri_latency = dev_priv->wm.pri_latency[level]; |
| 2758 | u16 spr_latency = dev_priv->wm.spr_latency[level]; |
| 2759 | u16 cur_latency = dev_priv->wm.cur_latency[level]; |
Ville Syrjälä | 6f5ddd1 | 2013-08-06 22:24:02 +0300 | [diff] [blame] | 2760 | |
| 2761 | /* WM1+ latency values stored in 0.5us units */ |
| 2762 | if (level > 0) { |
| 2763 | pri_latency *= 5; |
| 2764 | spr_latency *= 5; |
| 2765 | cur_latency *= 5; |
| 2766 | } |
| 2767 | |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 2768 | if (pristate) { |
| 2769 | result->pri_val = ilk_compute_pri_wm(cstate, pristate, |
| 2770 | pri_latency, level); |
| 2771 | result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val); |
| 2772 | } |
| 2773 | |
| 2774 | if (sprstate) |
| 2775 | result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency); |
| 2776 | |
| 2777 | if (curstate) |
| 2778 | result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency); |
| 2779 | |
Ville Syrjälä | 6f5ddd1 | 2013-08-06 22:24:02 +0300 | [diff] [blame] | 2780 | result->enable = true; |
| 2781 | } |
| 2782 | |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2783 | static u32 |
Ville Syrjälä | 532f7a7 | 2016-04-29 17:31:17 +0300 | [diff] [blame] | 2784 | hsw_compute_linetime_wm(const struct intel_crtc_state *cstate) |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2785 | { |
Ville Syrjälä | 532f7a7 | 2016-04-29 17:31:17 +0300 | [diff] [blame] | 2786 | const struct intel_atomic_state *intel_state = |
| 2787 | to_intel_atomic_state(cstate->base.state); |
Matt Roper | ee91a15 | 2015-12-03 11:37:39 -0800 | [diff] [blame] | 2788 | const struct drm_display_mode *adjusted_mode = |
| 2789 | &cstate->base.adjusted_mode; |
Paulo Zanoni | 85a02de | 2013-05-03 17:23:43 -0300 | [diff] [blame] | 2790 | u32 linetime, ips_linetime; |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2791 | |
Matt Roper | ee91a15 | 2015-12-03 11:37:39 -0800 | [diff] [blame] | 2792 | if (!cstate->base.active) |
| 2793 | return 0; |
| 2794 | if (WARN_ON(adjusted_mode->crtc_clock == 0)) |
| 2795 | return 0; |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 2796 | if (WARN_ON(intel_state->cdclk.logical.cdclk == 0)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2797 | return 0; |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2798 | |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2799 | /* The WM are computed with base on how long it takes to fill a single |
| 2800 | * row at the given clock rate, multiplied by 8. |
| 2801 | * */ |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 2802 | linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8, |
| 2803 | adjusted_mode->crtc_clock); |
| 2804 | ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8, |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 2805 | intel_state->cdclk.logical.cdclk); |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2806 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2807 | return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) | |
| 2808 | PIPE_WM_LINETIME_TIME(linetime); |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2809 | } |
| 2810 | |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame] | 2811 | static void intel_read_wm_latency(struct drm_i915_private *dev_priv, |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2812 | u16 wm[8]) |
Ville Syrjälä | 12b134d | 2013-07-05 11:57:21 +0300 | [diff] [blame] | 2813 | { |
Paulo Zanoni | 50682ee | 2017-08-09 13:52:43 -0700 | [diff] [blame] | 2814 | if (INTEL_GEN(dev_priv) >= 9) { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2815 | u32 val; |
Vandana Kannan | 4f94738 | 2014-11-04 17:06:47 +0000 | [diff] [blame] | 2816 | int ret, i; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2817 | int level, max_level = ilk_wm_max_level(dev_priv); |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2818 | |
| 2819 | /* read the first set of memory latencies[0:3] */ |
| 2820 | val = 0; /* data0 to be programmed to 0 for first set */ |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2821 | ret = sandybridge_pcode_read(dev_priv, |
| 2822 | GEN9_PCODE_READ_MEM_LATENCY, |
| 2823 | &val); |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2824 | |
| 2825 | if (ret) { |
| 2826 | DRM_ERROR("SKL Mailbox read error = %d\n", ret); |
| 2827 | return; |
| 2828 | } |
| 2829 | |
| 2830 | wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2831 | wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) & |
| 2832 | GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2833 | wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) & |
| 2834 | GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2835 | wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) & |
| 2836 | GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2837 | |
| 2838 | /* read the second set of memory latencies[4:7] */ |
| 2839 | val = 1; /* data0 to be programmed to 1 for second set */ |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2840 | ret = sandybridge_pcode_read(dev_priv, |
| 2841 | GEN9_PCODE_READ_MEM_LATENCY, |
| 2842 | &val); |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2843 | if (ret) { |
| 2844 | DRM_ERROR("SKL Mailbox read error = %d\n", ret); |
| 2845 | return; |
| 2846 | } |
| 2847 | |
| 2848 | wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2849 | wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) & |
| 2850 | GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2851 | wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) & |
| 2852 | GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2853 | wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) & |
| 2854 | GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2855 | |
Vandana Kannan | 367294b | 2014-11-04 17:06:46 +0000 | [diff] [blame] | 2856 | /* |
Paulo Zanoni | 0727e40 | 2016-09-22 18:00:30 -0300 | [diff] [blame] | 2857 | * If a level n (n > 1) has a 0us latency, all levels m (m >= n) |
| 2858 | * need to be disabled. We make sure to sanitize the values out |
| 2859 | * of the punit to satisfy this requirement. |
| 2860 | */ |
| 2861 | for (level = 1; level <= max_level; level++) { |
| 2862 | if (wm[level] == 0) { |
| 2863 | for (i = level + 1; i <= max_level; i++) |
| 2864 | wm[i] = 0; |
| 2865 | break; |
| 2866 | } |
| 2867 | } |
| 2868 | |
| 2869 | /* |
Paulo Zanoni | 50682ee | 2017-08-09 13:52:43 -0700 | [diff] [blame] | 2870 | * WaWmMemoryReadLatency:skl+,glk |
Damien Lespiau | 6f97235 | 2015-02-09 19:33:07 +0000 | [diff] [blame] | 2871 | * |
Vandana Kannan | 367294b | 2014-11-04 17:06:46 +0000 | [diff] [blame] | 2872 | * punit doesn't take into account the read latency so we need |
Paulo Zanoni | 0727e40 | 2016-09-22 18:00:30 -0300 | [diff] [blame] | 2873 | * to add 2us to the various latency levels we retrieve from the |
| 2874 | * punit when level 0 response data us 0us. |
Vandana Kannan | 367294b | 2014-11-04 17:06:46 +0000 | [diff] [blame] | 2875 | */ |
Paulo Zanoni | 0727e40 | 2016-09-22 18:00:30 -0300 | [diff] [blame] | 2876 | if (wm[0] == 0) { |
| 2877 | wm[0] += 2; |
| 2878 | for (level = 1; level <= max_level; level++) { |
| 2879 | if (wm[level] == 0) |
| 2880 | break; |
Vandana Kannan | 367294b | 2014-11-04 17:06:46 +0000 | [diff] [blame] | 2881 | wm[level] += 2; |
Vandana Kannan | 4f94738 | 2014-11-04 17:06:47 +0000 | [diff] [blame] | 2882 | } |
Paulo Zanoni | 0727e40 | 2016-09-22 18:00:30 -0300 | [diff] [blame] | 2883 | } |
| 2884 | |
Mahesh Kumar | 86b5928 | 2018-08-31 16:39:42 +0530 | [diff] [blame] | 2885 | /* |
| 2886 | * WA Level-0 adjustment for 16GB DIMMs: SKL+ |
| 2887 | * If we could not get dimm info enable this WA to prevent from |
| 2888 | * any underrun. If not able to get Dimm info assume 16GB dimm |
| 2889 | * to avoid any underrun. |
| 2890 | */ |
Ville Syrjälä | 5d6f36b | 2018-10-23 21:21:02 +0300 | [diff] [blame] | 2891 | if (dev_priv->dram_info.is_16gb_dimm) |
Mahesh Kumar | 86b5928 | 2018-08-31 16:39:42 +0530 | [diff] [blame] | 2892 | wm[0] += 1; |
| 2893 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 2894 | } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2895 | u64 sskpd = I915_READ64(MCH_SSKPD); |
Ville Syrjälä | 12b134d | 2013-07-05 11:57:21 +0300 | [diff] [blame] | 2896 | |
| 2897 | wm[0] = (sskpd >> 56) & 0xFF; |
| 2898 | if (wm[0] == 0) |
| 2899 | wm[0] = sskpd & 0xF; |
Ville Syrjälä | e5d5019 | 2013-07-05 11:57:22 +0300 | [diff] [blame] | 2900 | wm[1] = (sskpd >> 4) & 0xFF; |
| 2901 | wm[2] = (sskpd >> 12) & 0xFF; |
| 2902 | wm[3] = (sskpd >> 20) & 0x1FF; |
| 2903 | wm[4] = (sskpd >> 32) & 0x1FF; |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame] | 2904 | } else if (INTEL_GEN(dev_priv) >= 6) { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2905 | u32 sskpd = I915_READ(MCH_SSKPD); |
Ville Syrjälä | 63cf9a1 | 2013-07-05 11:57:23 +0300 | [diff] [blame] | 2906 | |
| 2907 | wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK; |
| 2908 | wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK; |
| 2909 | wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK; |
| 2910 | wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK; |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame] | 2911 | } else if (INTEL_GEN(dev_priv) >= 5) { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2912 | u32 mltr = I915_READ(MLTR_ILK); |
Ville Syrjälä | 3a88d0a | 2013-08-01 16:18:49 +0300 | [diff] [blame] | 2913 | |
| 2914 | /* ILK primary LP0 latency is 700 ns */ |
| 2915 | wm[0] = 7; |
| 2916 | wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK; |
| 2917 | wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK; |
Paulo Zanoni | 50682ee | 2017-08-09 13:52:43 -0700 | [diff] [blame] | 2918 | } else { |
| 2919 | MISSING_CASE(INTEL_DEVID(dev_priv)); |
Ville Syrjälä | 12b134d | 2013-07-05 11:57:21 +0300 | [diff] [blame] | 2920 | } |
| 2921 | } |
| 2922 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2923 | static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv, |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2924 | u16 wm[5]) |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2925 | { |
| 2926 | /* ILK sprite LP0 latency is 1300 ns */ |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 2927 | if (IS_GEN(dev_priv, 5)) |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2928 | wm[0] = 13; |
| 2929 | } |
| 2930 | |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 2931 | static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv, |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2932 | u16 wm[5]) |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2933 | { |
| 2934 | /* ILK cursor LP0 latency is 1300 ns */ |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 2935 | if (IS_GEN(dev_priv, 5)) |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2936 | wm[0] = 13; |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2937 | } |
| 2938 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2939 | int ilk_wm_max_level(const struct drm_i915_private *dev_priv) |
Ville Syrjälä | ad0d6dc | 2013-08-30 14:30:25 +0300 | [diff] [blame] | 2940 | { |
| 2941 | /* how many WM levels are we expecting */ |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 2942 | if (INTEL_GEN(dev_priv) >= 9) |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2943 | return 7; |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 2944 | else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Ville Syrjälä | ad0d6dc | 2013-08-30 14:30:25 +0300 | [diff] [blame] | 2945 | return 4; |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 2946 | else if (INTEL_GEN(dev_priv) >= 6) |
Ville Syrjälä | ad0d6dc | 2013-08-30 14:30:25 +0300 | [diff] [blame] | 2947 | return 3; |
| 2948 | else |
| 2949 | return 2; |
| 2950 | } |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 2951 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2952 | static void intel_print_wm_latency(struct drm_i915_private *dev_priv, |
Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2953 | const char *name, |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2954 | const u16 wm[8]) |
Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2955 | { |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2956 | int level, max_level = ilk_wm_max_level(dev_priv); |
Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2957 | |
| 2958 | for (level = 0; level <= max_level; level++) { |
| 2959 | unsigned int latency = wm[level]; |
| 2960 | |
| 2961 | if (latency == 0) { |
Chris Wilson | 86c1c87 | 2018-07-26 17:15:27 +0100 | [diff] [blame] | 2962 | DRM_DEBUG_KMS("%s WM%d latency not provided\n", |
| 2963 | name, level); |
Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2964 | continue; |
| 2965 | } |
| 2966 | |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2967 | /* |
| 2968 | * - latencies are in us on gen9. |
| 2969 | * - before then, WM1+ latency values are in 0.5us units |
| 2970 | */ |
Paulo Zanoni | dfc267a | 2017-08-09 13:52:46 -0700 | [diff] [blame] | 2971 | if (INTEL_GEN(dev_priv) >= 9) |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2972 | latency *= 10; |
| 2973 | else if (level > 0) |
Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2974 | latency *= 5; |
| 2975 | |
| 2976 | DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n", |
| 2977 | name, level, wm[level], |
| 2978 | latency / 10, latency % 10); |
| 2979 | } |
| 2980 | } |
| 2981 | |
Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 2982 | static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv, |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2983 | u16 wm[5], u16 min) |
Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 2984 | { |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2985 | int level, max_level = ilk_wm_max_level(dev_priv); |
Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 2986 | |
| 2987 | if (wm[0] >= min) |
| 2988 | return false; |
| 2989 | |
| 2990 | wm[0] = max(wm[0], min); |
| 2991 | for (level = 1; level <= max_level; level++) |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 2992 | wm[level] = max_t(u16, wm[level], DIV_ROUND_UP(min, 5)); |
Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 2993 | |
| 2994 | return true; |
| 2995 | } |
| 2996 | |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame] | 2997 | static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv) |
Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 2998 | { |
Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 2999 | bool changed; |
| 3000 | |
| 3001 | /* |
| 3002 | * The BIOS provided WM memory latency values are often |
| 3003 | * inadequate for high resolution displays. Adjust them. |
| 3004 | */ |
| 3005 | changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) | |
| 3006 | ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) | |
| 3007 | ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12); |
| 3008 | |
| 3009 | if (!changed) |
| 3010 | return; |
| 3011 | |
| 3012 | DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n"); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 3013 | intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency); |
| 3014 | intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency); |
| 3015 | intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency); |
Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 3016 | } |
| 3017 | |
Ville Syrjälä | 03981c6 | 2018-11-14 19:34:40 +0200 | [diff] [blame] | 3018 | static void snb_wm_lp3_irq_quirk(struct drm_i915_private *dev_priv) |
| 3019 | { |
| 3020 | /* |
| 3021 | * On some SNB machines (Thinkpad X220 Tablet at least) |
| 3022 | * LP3 usage can cause vblank interrupts to be lost. |
| 3023 | * The DEIIR bit will go high but it looks like the CPU |
| 3024 | * never gets interrupted. |
| 3025 | * |
| 3026 | * It's not clear whether other interrupt source could |
| 3027 | * be affected or if this is somehow limited to vblank |
| 3028 | * interrupts only. To play it safe we disable LP3 |
| 3029 | * watermarks entirely. |
| 3030 | */ |
| 3031 | if (dev_priv->wm.pri_latency[3] == 0 && |
| 3032 | dev_priv->wm.spr_latency[3] == 0 && |
| 3033 | dev_priv->wm.cur_latency[3] == 0) |
| 3034 | return; |
| 3035 | |
| 3036 | dev_priv->wm.pri_latency[3] = 0; |
| 3037 | dev_priv->wm.spr_latency[3] = 0; |
| 3038 | dev_priv->wm.cur_latency[3] = 0; |
| 3039 | |
| 3040 | DRM_DEBUG_KMS("LP3 watermarks disabled due to potential for lost interrupts\n"); |
| 3041 | intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency); |
| 3042 | intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency); |
| 3043 | intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency); |
| 3044 | } |
| 3045 | |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame] | 3046 | static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 3047 | { |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame] | 3048 | intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency); |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 3049 | |
| 3050 | memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency, |
| 3051 | sizeof(dev_priv->wm.pri_latency)); |
| 3052 | memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency, |
| 3053 | sizeof(dev_priv->wm.pri_latency)); |
| 3054 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 3055 | intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency); |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 3056 | intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency); |
Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 3057 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 3058 | intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency); |
| 3059 | intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency); |
| 3060 | intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency); |
Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 3061 | |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 3062 | if (IS_GEN(dev_priv, 6)) { |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame] | 3063 | snb_wm_latency_quirk(dev_priv); |
Ville Syrjälä | 03981c6 | 2018-11-14 19:34:40 +0200 | [diff] [blame] | 3064 | snb_wm_lp3_irq_quirk(dev_priv); |
| 3065 | } |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 3066 | } |
| 3067 | |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame] | 3068 | static void skl_setup_wm_latency(struct drm_i915_private *dev_priv) |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 3069 | { |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame] | 3070 | intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 3071 | intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency); |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 3072 | } |
| 3073 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 3074 | static bool ilk_validate_pipe_wm(const struct drm_i915_private *dev_priv, |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 3075 | struct intel_pipe_wm *pipe_wm) |
| 3076 | { |
| 3077 | /* LP0 watermark maximums depend on this pipe alone */ |
| 3078 | const struct intel_wm_config config = { |
| 3079 | .num_pipes_active = 1, |
| 3080 | .sprites_enabled = pipe_wm->sprites_enabled, |
| 3081 | .sprites_scaled = pipe_wm->sprites_scaled, |
| 3082 | }; |
| 3083 | struct ilk_wm_maximums max; |
| 3084 | |
| 3085 | /* LP0 watermarks always use 1/2 DDB partitioning */ |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 3086 | ilk_compute_wm_maximums(dev_priv, 0, &config, INTEL_DDB_PART_1_2, &max); |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 3087 | |
| 3088 | /* At least LP0 must be valid */ |
| 3089 | if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) { |
| 3090 | DRM_DEBUG_KMS("LP0 watermark invalid\n"); |
| 3091 | return false; |
| 3092 | } |
| 3093 | |
| 3094 | return true; |
| 3095 | } |
| 3096 | |
Matt Roper | 261a27d | 2015-10-08 15:28:25 -0700 | [diff] [blame] | 3097 | /* Compute new watermarks for the pipe */ |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 3098 | static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate) |
Matt Roper | 261a27d | 2015-10-08 15:28:25 -0700 | [diff] [blame] | 3099 | { |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 3100 | struct drm_atomic_state *state = cstate->base.state; |
| 3101 | struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc); |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 3102 | struct intel_pipe_wm *pipe_wm; |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 3103 | struct drm_device *dev = state->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3104 | const struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 28283f4 | 2017-10-19 17:13:40 +0200 | [diff] [blame] | 3105 | struct drm_plane *plane; |
| 3106 | const struct drm_plane_state *plane_state; |
| 3107 | const struct intel_plane_state *pristate = NULL; |
| 3108 | const struct intel_plane_state *sprstate = NULL; |
| 3109 | const struct intel_plane_state *curstate = NULL; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 3110 | int level, max_level = ilk_wm_max_level(dev_priv), usable_level; |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 3111 | struct ilk_wm_maximums max; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3112 | |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 3113 | pipe_wm = &cstate->wm.ilk.optimal; |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 3114 | |
Maarten Lankhorst | 28283f4 | 2017-10-19 17:13:40 +0200 | [diff] [blame] | 3115 | drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, &cstate->base) { |
| 3116 | const struct intel_plane_state *ps = to_intel_plane_state(plane_state); |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 3117 | |
Maarten Lankhorst | 28283f4 | 2017-10-19 17:13:40 +0200 | [diff] [blame] | 3118 | if (plane->type == DRM_PLANE_TYPE_PRIMARY) |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 3119 | pristate = ps; |
Maarten Lankhorst | 28283f4 | 2017-10-19 17:13:40 +0200 | [diff] [blame] | 3120 | else if (plane->type == DRM_PLANE_TYPE_OVERLAY) |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 3121 | sprstate = ps; |
Maarten Lankhorst | 28283f4 | 2017-10-19 17:13:40 +0200 | [diff] [blame] | 3122 | else if (plane->type == DRM_PLANE_TYPE_CURSOR) |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 3123 | curstate = ps; |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 3124 | } |
| 3125 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 3126 | pipe_wm->pipe_enabled = cstate->base.active; |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 3127 | if (sprstate) { |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 3128 | pipe_wm->sprites_enabled = sprstate->base.visible; |
| 3129 | pipe_wm->sprites_scaled = sprstate->base.visible && |
| 3130 | (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 || |
| 3131 | drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16); |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 3132 | } |
| 3133 | |
Maarten Lankhorst | d81f04c | 2016-03-02 12:38:06 +0100 | [diff] [blame] | 3134 | usable_level = max_level; |
| 3135 | |
Ville Syrjälä | 7b39a0b | 2013-12-05 15:51:30 +0200 | [diff] [blame] | 3136 | /* ILK/SNB: LP2+ watermarks only w/o sprites */ |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 3137 | if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled) |
Maarten Lankhorst | d81f04c | 2016-03-02 12:38:06 +0100 | [diff] [blame] | 3138 | usable_level = 1; |
Ville Syrjälä | 7b39a0b | 2013-12-05 15:51:30 +0200 | [diff] [blame] | 3139 | |
| 3140 | /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */ |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 3141 | if (pipe_wm->sprites_scaled) |
Maarten Lankhorst | d81f04c | 2016-03-02 12:38:06 +0100 | [diff] [blame] | 3142 | usable_level = 0; |
Ville Syrjälä | 7b39a0b | 2013-12-05 15:51:30 +0200 | [diff] [blame] | 3143 | |
Maarten Lankhorst | 71f0a62 | 2016-03-08 10:57:16 +0100 | [diff] [blame] | 3144 | memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm)); |
Maarten Lankhorst | 28283f4 | 2017-10-19 17:13:40 +0200 | [diff] [blame] | 3145 | ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate, |
| 3146 | pristate, sprstate, curstate, &pipe_wm->wm[0]); |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3147 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 3148 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Ville Syrjälä | 532f7a7 | 2016-04-29 17:31:17 +0300 | [diff] [blame] | 3149 | pipe_wm->linetime = hsw_compute_linetime_wm(cstate); |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3150 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 3151 | if (!ilk_validate_pipe_wm(dev_priv, pipe_wm)) |
Maarten Lankhorst | 1a426d6 | 2016-03-02 12:36:03 +0100 | [diff] [blame] | 3152 | return -EINVAL; |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 3153 | |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 3154 | ilk_compute_wm_reg_maximums(dev_priv, 1, &max); |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 3155 | |
Maarten Lankhorst | 28283f4 | 2017-10-19 17:13:40 +0200 | [diff] [blame] | 3156 | for (level = 1; level <= usable_level; level++) { |
| 3157 | struct intel_wm_level *wm = &pipe_wm->wm[level]; |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 3158 | |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 3159 | ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate, |
Maarten Lankhorst | d81f04c | 2016-03-02 12:38:06 +0100 | [diff] [blame] | 3160 | pristate, sprstate, curstate, wm); |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 3161 | |
| 3162 | /* |
| 3163 | * Disable any watermark level that exceeds the |
| 3164 | * register maximums since such watermarks are |
| 3165 | * always invalid. |
| 3166 | */ |
Maarten Lankhorst | 28283f4 | 2017-10-19 17:13:40 +0200 | [diff] [blame] | 3167 | if (!ilk_validate_wm_level(level, &max, wm)) { |
| 3168 | memset(wm, 0, sizeof(*wm)); |
| 3169 | break; |
| 3170 | } |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 3171 | } |
| 3172 | |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 3173 | return 0; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3174 | } |
| 3175 | |
| 3176 | /* |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 3177 | * Build a set of 'intermediate' watermark values that satisfy both the old |
| 3178 | * state and the new state. These can be programmed to the hardware |
| 3179 | * immediately. |
| 3180 | */ |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 3181 | static int ilk_compute_intermediate_wm(struct intel_crtc_state *newstate) |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 3182 | { |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 3183 | struct intel_crtc *intel_crtc = to_intel_crtc(newstate->base.crtc); |
| 3184 | struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 3185 | struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate; |
Maarten Lankhorst | b6b178a | 2017-10-19 17:13:41 +0200 | [diff] [blame] | 3186 | struct intel_atomic_state *intel_state = |
| 3187 | to_intel_atomic_state(newstate->base.state); |
| 3188 | const struct intel_crtc_state *oldstate = |
| 3189 | intel_atomic_get_old_crtc_state(intel_state, intel_crtc); |
| 3190 | const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal; |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 3191 | int level, max_level = ilk_wm_max_level(dev_priv); |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 3192 | |
| 3193 | /* |
| 3194 | * Start with the final, target watermarks, then combine with the |
| 3195 | * currently active watermarks to get values that are safe both before |
| 3196 | * and after the vblank. |
| 3197 | */ |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 3198 | *a = newstate->wm.ilk.optimal; |
Ville Syrjälä | f255c62 | 2018-11-08 17:10:13 +0200 | [diff] [blame] | 3199 | if (!newstate->base.active || drm_atomic_crtc_needs_modeset(&newstate->base) || |
| 3200 | intel_state->skip_intermediate_wm) |
Maarten Lankhorst | b6b178a | 2017-10-19 17:13:41 +0200 | [diff] [blame] | 3201 | return 0; |
| 3202 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 3203 | a->pipe_enabled |= b->pipe_enabled; |
| 3204 | a->sprites_enabled |= b->sprites_enabled; |
| 3205 | a->sprites_scaled |= b->sprites_scaled; |
| 3206 | |
| 3207 | for (level = 0; level <= max_level; level++) { |
| 3208 | struct intel_wm_level *a_wm = &a->wm[level]; |
| 3209 | const struct intel_wm_level *b_wm = &b->wm[level]; |
| 3210 | |
| 3211 | a_wm->enable &= b_wm->enable; |
| 3212 | a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val); |
| 3213 | a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val); |
| 3214 | a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val); |
| 3215 | a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val); |
| 3216 | } |
| 3217 | |
| 3218 | /* |
| 3219 | * We need to make sure that these merged watermark values are |
| 3220 | * actually a valid configuration themselves. If they're not, |
| 3221 | * there's no safe way to transition from the old state to |
| 3222 | * the new state, so we need to fail the atomic transaction. |
| 3223 | */ |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 3224 | if (!ilk_validate_pipe_wm(dev_priv, a)) |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 3225 | return -EINVAL; |
| 3226 | |
| 3227 | /* |
| 3228 | * If our intermediate WM are identical to the final WM, then we can |
| 3229 | * omit the post-vblank programming; only update if it's different. |
| 3230 | */ |
Ville Syrjälä | 5eeb798 | 2017-03-02 19:15:00 +0200 | [diff] [blame] | 3231 | if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0) |
| 3232 | newstate->wm.need_postvbl_update = true; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 3233 | |
| 3234 | return 0; |
| 3235 | } |
| 3236 | |
| 3237 | /* |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3238 | * Merge the watermarks from all active pipes for a specific level. |
| 3239 | */ |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 3240 | static void ilk_merge_wm_level(struct drm_i915_private *dev_priv, |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3241 | int level, |
| 3242 | struct intel_wm_level *ret_wm) |
| 3243 | { |
| 3244 | const struct intel_crtc *intel_crtc; |
| 3245 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 3246 | ret_wm->enable = true; |
| 3247 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 3248 | for_each_intel_crtc(&dev_priv->drm, intel_crtc) { |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 3249 | const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk; |
Ville Syrjälä | fe392ef | 2014-03-07 18:32:10 +0200 | [diff] [blame] | 3250 | const struct intel_wm_level *wm = &active->wm[level]; |
| 3251 | |
| 3252 | if (!active->pipe_enabled) |
| 3253 | continue; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3254 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 3255 | /* |
| 3256 | * The watermark values may have been used in the past, |
| 3257 | * so we must maintain them in the registers for some |
| 3258 | * time even if the level is now disabled. |
| 3259 | */ |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3260 | if (!wm->enable) |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 3261 | ret_wm->enable = false; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3262 | |
| 3263 | ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val); |
| 3264 | ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val); |
| 3265 | ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val); |
| 3266 | ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val); |
| 3267 | } |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3268 | } |
| 3269 | |
| 3270 | /* |
| 3271 | * Merge all low power watermarks for all active pipes. |
| 3272 | */ |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 3273 | static void ilk_wm_merge(struct drm_i915_private *dev_priv, |
Ville Syrjälä | 0ba22e2 | 2013-12-05 15:51:34 +0200 | [diff] [blame] | 3274 | const struct intel_wm_config *config, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 3275 | const struct ilk_wm_maximums *max, |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3276 | struct intel_pipe_wm *merged) |
| 3277 | { |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 3278 | int level, max_level = ilk_wm_max_level(dev_priv); |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 3279 | int last_enabled_level = max_level; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3280 | |
Ville Syrjälä | 0ba22e2 | 2013-12-05 15:51:34 +0200 | [diff] [blame] | 3281 | /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */ |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 3282 | if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) && |
Ville Syrjälä | 0ba22e2 | 2013-12-05 15:51:34 +0200 | [diff] [blame] | 3283 | config->num_pipes_active > 1) |
Ville Syrjälä | 1204d5b | 2016-04-01 21:53:18 +0300 | [diff] [blame] | 3284 | last_enabled_level = 0; |
Ville Syrjälä | 0ba22e2 | 2013-12-05 15:51:34 +0200 | [diff] [blame] | 3285 | |
Ville Syrjälä | 6c8b6c2 | 2013-12-05 15:51:35 +0200 | [diff] [blame] | 3286 | /* ILK: FBC WM must be disabled always */ |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 3287 | merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3288 | |
| 3289 | /* merge each WM1+ level */ |
| 3290 | for (level = 1; level <= max_level; level++) { |
| 3291 | struct intel_wm_level *wm = &merged->wm[level]; |
| 3292 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 3293 | ilk_merge_wm_level(dev_priv, level, wm); |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3294 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 3295 | if (level > last_enabled_level) |
| 3296 | wm->enable = false; |
| 3297 | else if (!ilk_validate_wm_level(level, max, wm)) |
| 3298 | /* make sure all following levels get disabled */ |
| 3299 | last_enabled_level = level - 1; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3300 | |
| 3301 | /* |
| 3302 | * The spec says it is preferred to disable |
| 3303 | * FBC WMs instead of disabling a WM level. |
| 3304 | */ |
| 3305 | if (wm->fbc_val > max->fbc) { |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 3306 | if (wm->enable) |
| 3307 | merged->fbc_wm_enabled = false; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3308 | wm->fbc_val = 0; |
| 3309 | } |
| 3310 | } |
Ville Syrjälä | 6c8b6c2 | 2013-12-05 15:51:35 +0200 | [diff] [blame] | 3311 | |
| 3312 | /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */ |
| 3313 | /* |
| 3314 | * FIXME this is racy. FBC might get enabled later. |
| 3315 | * What we should check here is whether FBC can be |
| 3316 | * enabled sometime later. |
| 3317 | */ |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 3318 | if (IS_GEN(dev_priv, 5) && !merged->fbc_wm_enabled && |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 3319 | intel_fbc_is_active(dev_priv)) { |
Ville Syrjälä | 6c8b6c2 | 2013-12-05 15:51:35 +0200 | [diff] [blame] | 3320 | for (level = 2; level <= max_level; level++) { |
| 3321 | struct intel_wm_level *wm = &merged->wm[level]; |
| 3322 | |
| 3323 | wm->enable = false; |
| 3324 | } |
| 3325 | } |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3326 | } |
| 3327 | |
Ville Syrjälä | b380ca3 | 2013-10-09 19:18:01 +0300 | [diff] [blame] | 3328 | static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm) |
| 3329 | { |
| 3330 | /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */ |
| 3331 | return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable); |
| 3332 | } |
| 3333 | |
Ville Syrjälä | a68d68e | 2013-12-05 15:51:29 +0200 | [diff] [blame] | 3334 | /* The value we need to program into the WM_LPx latency field */ |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 3335 | static unsigned int ilk_wm_lp_latency(struct drm_i915_private *dev_priv, |
| 3336 | int level) |
Ville Syrjälä | a68d68e | 2013-12-05 15:51:29 +0200 | [diff] [blame] | 3337 | { |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 3338 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Ville Syrjälä | a68d68e | 2013-12-05 15:51:29 +0200 | [diff] [blame] | 3339 | return 2 * level; |
| 3340 | else |
| 3341 | return dev_priv->wm.pri_latency[level]; |
| 3342 | } |
| 3343 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 3344 | static void ilk_compute_wm_results(struct drm_i915_private *dev_priv, |
Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 3345 | const struct intel_pipe_wm *merged, |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 3346 | enum intel_ddb_partitioning partitioning, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 3347 | struct ilk_wm_values *results) |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 3348 | { |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3349 | struct intel_crtc *intel_crtc; |
| 3350 | int level, wm_lp; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 3351 | |
Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 3352 | results->enable_fbc_wm = merged->fbc_wm_enabled; |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 3353 | results->partitioning = partitioning; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 3354 | |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3355 | /* LP1+ register values */ |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 3356 | for (wm_lp = 1; wm_lp <= 3; wm_lp++) { |
Ville Syrjälä | 1fd527c | 2013-08-06 22:24:05 +0300 | [diff] [blame] | 3357 | const struct intel_wm_level *r; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 3358 | |
Ville Syrjälä | b380ca3 | 2013-10-09 19:18:01 +0300 | [diff] [blame] | 3359 | level = ilk_wm_lp_to_level(wm_lp, merged); |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3360 | |
Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 3361 | r = &merged->wm[level]; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 3362 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 3363 | /* |
| 3364 | * Maintain the watermark values even if the level is |
| 3365 | * disabled. Doing otherwise could cause underruns. |
| 3366 | */ |
| 3367 | results->wm_lp[wm_lp - 1] = |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 3368 | (ilk_wm_lp_latency(dev_priv, level) << WM1_LP_LATENCY_SHIFT) | |
Ville Syrjälä | 416f472 | 2013-11-02 21:07:46 -0700 | [diff] [blame] | 3369 | (r->pri_val << WM1_LP_SR_SHIFT) | |
| 3370 | r->cur_val; |
| 3371 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 3372 | if (r->enable) |
| 3373 | results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN; |
| 3374 | |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 3375 | if (INTEL_GEN(dev_priv) >= 8) |
Ville Syrjälä | 416f472 | 2013-11-02 21:07:46 -0700 | [diff] [blame] | 3376 | results->wm_lp[wm_lp - 1] |= |
| 3377 | r->fbc_val << WM1_LP_FBC_SHIFT_BDW; |
| 3378 | else |
| 3379 | results->wm_lp[wm_lp - 1] |= |
| 3380 | r->fbc_val << WM1_LP_FBC_SHIFT; |
| 3381 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 3382 | /* |
| 3383 | * Always set WM1S_LP_EN when spr_val != 0, even if the |
| 3384 | * level is disabled. Doing otherwise could cause underruns. |
| 3385 | */ |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 3386 | if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) { |
Ville Syrjälä | 6cef2b8a | 2013-12-05 15:51:32 +0200 | [diff] [blame] | 3387 | WARN_ON(wm_lp != 1); |
| 3388 | results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val; |
| 3389 | } else |
| 3390 | results->wm_lp_spr[wm_lp - 1] = r->spr_val; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 3391 | } |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 3392 | |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3393 | /* LP0 register values */ |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 3394 | for_each_intel_crtc(&dev_priv->drm, intel_crtc) { |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3395 | enum pipe pipe = intel_crtc->pipe; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 3396 | const struct intel_wm_level *r = |
| 3397 | &intel_crtc->wm.active.ilk.wm[0]; |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 3398 | |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3399 | if (WARN_ON(!r->enable)) |
| 3400 | continue; |
| 3401 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 3402 | results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 3403 | |
| 3404 | results->wm_pipe[pipe] = |
| 3405 | (r->pri_val << WM0_PIPE_PLANE_SHIFT) | |
| 3406 | (r->spr_val << WM0_PIPE_SPRITE_SHIFT) | |
| 3407 | r->cur_val; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 3408 | } |
| 3409 | } |
| 3410 | |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 3411 | /* Find the result with the highest level enabled. Check for enable_fbc_wm in |
| 3412 | * case both are at the same level. Prefer r1 in case they're the same. */ |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 3413 | static struct intel_pipe_wm * |
| 3414 | ilk_find_best_result(struct drm_i915_private *dev_priv, |
| 3415 | struct intel_pipe_wm *r1, |
| 3416 | struct intel_pipe_wm *r2) |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 3417 | { |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 3418 | int level, max_level = ilk_wm_max_level(dev_priv); |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 3419 | int level1 = 0, level2 = 0; |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 3420 | |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 3421 | for (level = 1; level <= max_level; level++) { |
| 3422 | if (r1->wm[level].enable) |
| 3423 | level1 = level; |
| 3424 | if (r2->wm[level].enable) |
| 3425 | level2 = level; |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 3426 | } |
| 3427 | |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 3428 | if (level1 == level2) { |
| 3429 | if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled) |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 3430 | return r2; |
| 3431 | else |
| 3432 | return r1; |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 3433 | } else if (level1 > level2) { |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 3434 | return r1; |
| 3435 | } else { |
| 3436 | return r2; |
| 3437 | } |
| 3438 | } |
| 3439 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 3440 | /* dirty bits used to track which watermarks need changes */ |
| 3441 | #define WM_DIRTY_PIPE(pipe) (1 << (pipe)) |
| 3442 | #define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe))) |
| 3443 | #define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp))) |
| 3444 | #define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3)) |
| 3445 | #define WM_DIRTY_FBC (1 << 24) |
| 3446 | #define WM_DIRTY_DDB (1 << 25) |
| 3447 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 3448 | static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 3449 | const struct ilk_wm_values *old, |
| 3450 | const struct ilk_wm_values *new) |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 3451 | { |
| 3452 | unsigned int dirty = 0; |
| 3453 | enum pipe pipe; |
| 3454 | int wm_lp; |
| 3455 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 3456 | for_each_pipe(dev_priv, pipe) { |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 3457 | if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) { |
| 3458 | dirty |= WM_DIRTY_LINETIME(pipe); |
| 3459 | /* Must disable LP1+ watermarks too */ |
| 3460 | dirty |= WM_DIRTY_LP_ALL; |
| 3461 | } |
| 3462 | |
| 3463 | if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) { |
| 3464 | dirty |= WM_DIRTY_PIPE(pipe); |
| 3465 | /* Must disable LP1+ watermarks too */ |
| 3466 | dirty |= WM_DIRTY_LP_ALL; |
| 3467 | } |
| 3468 | } |
| 3469 | |
| 3470 | if (old->enable_fbc_wm != new->enable_fbc_wm) { |
| 3471 | dirty |= WM_DIRTY_FBC; |
| 3472 | /* Must disable LP1+ watermarks too */ |
| 3473 | dirty |= WM_DIRTY_LP_ALL; |
| 3474 | } |
| 3475 | |
| 3476 | if (old->partitioning != new->partitioning) { |
| 3477 | dirty |= WM_DIRTY_DDB; |
| 3478 | /* Must disable LP1+ watermarks too */ |
| 3479 | dirty |= WM_DIRTY_LP_ALL; |
| 3480 | } |
| 3481 | |
| 3482 | /* LP1+ watermarks already deemed dirty, no need to continue */ |
| 3483 | if (dirty & WM_DIRTY_LP_ALL) |
| 3484 | return dirty; |
| 3485 | |
| 3486 | /* Find the lowest numbered LP1+ watermark in need of an update... */ |
| 3487 | for (wm_lp = 1; wm_lp <= 3; wm_lp++) { |
| 3488 | if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] || |
| 3489 | old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1]) |
| 3490 | break; |
| 3491 | } |
| 3492 | |
| 3493 | /* ...and mark it and all higher numbered LP1+ watermarks as dirty */ |
| 3494 | for (; wm_lp <= 3; wm_lp++) |
| 3495 | dirty |= WM_DIRTY_LP(wm_lp); |
| 3496 | |
| 3497 | return dirty; |
| 3498 | } |
| 3499 | |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 3500 | static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv, |
| 3501 | unsigned int dirty) |
| 3502 | { |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 3503 | struct ilk_wm_values *previous = &dev_priv->wm.hw; |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 3504 | bool changed = false; |
| 3505 | |
| 3506 | if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) { |
| 3507 | previous->wm_lp[2] &= ~WM1_LP_SR_EN; |
| 3508 | I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]); |
| 3509 | changed = true; |
| 3510 | } |
| 3511 | if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) { |
| 3512 | previous->wm_lp[1] &= ~WM1_LP_SR_EN; |
| 3513 | I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]); |
| 3514 | changed = true; |
| 3515 | } |
| 3516 | if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) { |
| 3517 | previous->wm_lp[0] &= ~WM1_LP_SR_EN; |
| 3518 | I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]); |
| 3519 | changed = true; |
| 3520 | } |
| 3521 | |
| 3522 | /* |
| 3523 | * Don't touch WM1S_LP_EN here. |
| 3524 | * Doing so could cause underruns. |
| 3525 | */ |
| 3526 | |
| 3527 | return changed; |
| 3528 | } |
| 3529 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 3530 | /* |
| 3531 | * The spec says we shouldn't write when we don't need, because every write |
| 3532 | * causes WMs to be re-evaluated, expending some power. |
| 3533 | */ |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 3534 | static void ilk_write_wm_values(struct drm_i915_private *dev_priv, |
| 3535 | struct ilk_wm_values *results) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 3536 | { |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 3537 | struct ilk_wm_values *previous = &dev_priv->wm.hw; |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 3538 | unsigned int dirty; |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 3539 | u32 val; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 3540 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 3541 | dirty = ilk_compute_wm_dirty(dev_priv, previous, results); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 3542 | if (!dirty) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 3543 | return; |
| 3544 | |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 3545 | _ilk_disable_lp_wm(dev_priv, dirty); |
Ville Syrjälä | 6cef2b8a | 2013-12-05 15:51:32 +0200 | [diff] [blame] | 3546 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 3547 | if (dirty & WM_DIRTY_PIPE(PIPE_A)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 3548 | I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 3549 | if (dirty & WM_DIRTY_PIPE(PIPE_B)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 3550 | I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 3551 | if (dirty & WM_DIRTY_PIPE(PIPE_C)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 3552 | I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]); |
| 3553 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 3554 | if (dirty & WM_DIRTY_LINETIME(PIPE_A)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 3555 | I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 3556 | if (dirty & WM_DIRTY_LINETIME(PIPE_B)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 3557 | I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 3558 | if (dirty & WM_DIRTY_LINETIME(PIPE_C)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 3559 | I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]); |
| 3560 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 3561 | if (dirty & WM_DIRTY_DDB) { |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 3562 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Ville Syrjälä | ac9545f | 2013-12-05 15:51:28 +0200 | [diff] [blame] | 3563 | val = I915_READ(WM_MISC); |
| 3564 | if (results->partitioning == INTEL_DDB_PART_1_2) |
| 3565 | val &= ~WM_MISC_DATA_PARTITION_5_6; |
| 3566 | else |
| 3567 | val |= WM_MISC_DATA_PARTITION_5_6; |
| 3568 | I915_WRITE(WM_MISC, val); |
| 3569 | } else { |
| 3570 | val = I915_READ(DISP_ARB_CTL2); |
| 3571 | if (results->partitioning == INTEL_DDB_PART_1_2) |
| 3572 | val &= ~DISP_DATA_PARTITION_5_6; |
| 3573 | else |
| 3574 | val |= DISP_DATA_PARTITION_5_6; |
| 3575 | I915_WRITE(DISP_ARB_CTL2, val); |
| 3576 | } |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 3577 | } |
| 3578 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 3579 | if (dirty & WM_DIRTY_FBC) { |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 3580 | val = I915_READ(DISP_ARB_CTL); |
| 3581 | if (results->enable_fbc_wm) |
| 3582 | val &= ~DISP_FBC_WM_DIS; |
| 3583 | else |
| 3584 | val |= DISP_FBC_WM_DIS; |
| 3585 | I915_WRITE(DISP_ARB_CTL, val); |
| 3586 | } |
| 3587 | |
Imre Deak | 954911e | 2013-12-17 14:46:34 +0200 | [diff] [blame] | 3588 | if (dirty & WM_DIRTY_LP(1) && |
| 3589 | previous->wm_lp_spr[0] != results->wm_lp_spr[0]) |
| 3590 | I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]); |
| 3591 | |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 3592 | if (INTEL_GEN(dev_priv) >= 7) { |
Ville Syrjälä | 6cef2b8a | 2013-12-05 15:51:32 +0200 | [diff] [blame] | 3593 | if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1]) |
| 3594 | I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]); |
| 3595 | if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2]) |
| 3596 | I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]); |
| 3597 | } |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 3598 | |
Ville Syrjälä | facd619b | 2013-12-05 15:51:33 +0200 | [diff] [blame] | 3599 | if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0]) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 3600 | I915_WRITE(WM1_LP_ILK, results->wm_lp[0]); |
Ville Syrjälä | facd619b | 2013-12-05 15:51:33 +0200 | [diff] [blame] | 3601 | if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1]) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 3602 | I915_WRITE(WM2_LP_ILK, results->wm_lp[1]); |
Ville Syrjälä | facd619b | 2013-12-05 15:51:33 +0200 | [diff] [blame] | 3603 | if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2]) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 3604 | I915_WRITE(WM3_LP_ILK, results->wm_lp[2]); |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 3605 | |
| 3606 | dev_priv->wm.hw = *results; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 3607 | } |
| 3608 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 3609 | bool ilk_disable_lp_wm(struct drm_device *dev) |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 3610 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3611 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 3612 | |
| 3613 | return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL); |
| 3614 | } |
| 3615 | |
Mahesh Kumar | 74bd800 | 2018-04-26 19:55:15 +0530 | [diff] [blame] | 3616 | static u8 intel_enabled_dbuf_slices_num(struct drm_i915_private *dev_priv) |
| 3617 | { |
| 3618 | u8 enabled_slices; |
| 3619 | |
| 3620 | /* Slice 1 will always be enabled */ |
| 3621 | enabled_slices = 1; |
| 3622 | |
| 3623 | /* Gen prior to GEN11 have only one DBuf slice */ |
| 3624 | if (INTEL_GEN(dev_priv) < 11) |
| 3625 | return enabled_slices; |
| 3626 | |
Imre Deak | 209d735 | 2019-03-07 12:32:35 +0200 | [diff] [blame] | 3627 | /* |
| 3628 | * FIXME: for now we'll only ever use 1 slice; pretend that we have |
| 3629 | * only that 1 slice enabled until we have a proper way for on-demand |
| 3630 | * toggling of the second slice. |
| 3631 | */ |
| 3632 | if (0 && I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE) |
Mahesh Kumar | 74bd800 | 2018-04-26 19:55:15 +0530 | [diff] [blame] | 3633 | enabled_slices++; |
| 3634 | |
| 3635 | return enabled_slices; |
| 3636 | } |
| 3637 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3638 | /* |
Paulo Zanoni | ee3d532 | 2016-10-11 15:25:38 -0300 | [diff] [blame] | 3639 | * FIXME: We still don't have the proper code detect if we need to apply the WA, |
| 3640 | * so assume we'll always need it in order to avoid underruns. |
| 3641 | */ |
Ville Syrjälä | 60e983f | 2018-12-21 19:14:33 +0200 | [diff] [blame] | 3642 | static bool skl_needs_memory_bw_wa(struct drm_i915_private *dev_priv) |
Paulo Zanoni | ee3d532 | 2016-10-11 15:25:38 -0300 | [diff] [blame] | 3643 | { |
Ville Syrjälä | 60e983f | 2018-12-21 19:14:33 +0200 | [diff] [blame] | 3644 | return IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv); |
Paulo Zanoni | ee3d532 | 2016-10-11 15:25:38 -0300 | [diff] [blame] | 3645 | } |
| 3646 | |
Paulo Zanoni | 56feca9 | 2016-09-22 18:00:28 -0300 | [diff] [blame] | 3647 | static bool |
| 3648 | intel_has_sagv(struct drm_i915_private *dev_priv) |
| 3649 | { |
Rodrigo Vivi | 1ca2b06 | 2018-10-26 13:03:17 -0700 | [diff] [blame] | 3650 | return (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) && |
| 3651 | dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED; |
Paulo Zanoni | 56feca9 | 2016-09-22 18:00:28 -0300 | [diff] [blame] | 3652 | } |
| 3653 | |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3654 | /* |
| 3655 | * SAGV dynamically adjusts the system agent voltage and clock frequencies |
| 3656 | * depending on power and performance requirements. The display engine access |
| 3657 | * to system memory is blocked during the adjustment time. Because of the |
| 3658 | * blocking time, having this enabled can cause full system hangs and/or pipe |
| 3659 | * underruns if we don't meet all of the following requirements: |
| 3660 | * |
| 3661 | * - <= 1 pipe enabled |
| 3662 | * - All planes can enable watermarks for latencies >= SAGV engine block time |
| 3663 | * - We're not using an interlaced display configuration |
| 3664 | */ |
| 3665 | int |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 3666 | intel_enable_sagv(struct drm_i915_private *dev_priv) |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3667 | { |
| 3668 | int ret; |
| 3669 | |
Paulo Zanoni | 56feca9 | 2016-09-22 18:00:28 -0300 | [diff] [blame] | 3670 | if (!intel_has_sagv(dev_priv)) |
| 3671 | return 0; |
| 3672 | |
| 3673 | if (dev_priv->sagv_status == I915_SAGV_ENABLED) |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3674 | return 0; |
| 3675 | |
Ville Syrjälä | ff61a97 | 2018-12-21 19:14:34 +0200 | [diff] [blame] | 3676 | DRM_DEBUG_KMS("Enabling SAGV\n"); |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3677 | ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL, |
| 3678 | GEN9_SAGV_ENABLE); |
| 3679 | |
Ville Syrjälä | ff61a97 | 2018-12-21 19:14:34 +0200 | [diff] [blame] | 3680 | /* We don't need to wait for SAGV when enabling */ |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3681 | |
| 3682 | /* |
| 3683 | * Some skl systems, pre-release machines in particular, |
Ville Syrjälä | ff61a97 | 2018-12-21 19:14:34 +0200 | [diff] [blame] | 3684 | * don't actually have SAGV. |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3685 | */ |
Paulo Zanoni | 6e3100e | 2016-09-22 18:00:29 -0300 | [diff] [blame] | 3686 | if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) { |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3687 | DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n"); |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 3688 | dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED; |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3689 | return 0; |
| 3690 | } else if (ret < 0) { |
Ville Syrjälä | ff61a97 | 2018-12-21 19:14:34 +0200 | [diff] [blame] | 3691 | DRM_ERROR("Failed to enable SAGV\n"); |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3692 | return ret; |
| 3693 | } |
| 3694 | |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 3695 | dev_priv->sagv_status = I915_SAGV_ENABLED; |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3696 | return 0; |
| 3697 | } |
| 3698 | |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3699 | int |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 3700 | intel_disable_sagv(struct drm_i915_private *dev_priv) |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3701 | { |
Imre Deak | b3b8e99 | 2016-12-05 18:27:38 +0200 | [diff] [blame] | 3702 | int ret; |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3703 | |
Paulo Zanoni | 56feca9 | 2016-09-22 18:00:28 -0300 | [diff] [blame] | 3704 | if (!intel_has_sagv(dev_priv)) |
| 3705 | return 0; |
| 3706 | |
| 3707 | if (dev_priv->sagv_status == I915_SAGV_DISABLED) |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3708 | return 0; |
| 3709 | |
Ville Syrjälä | ff61a97 | 2018-12-21 19:14:34 +0200 | [diff] [blame] | 3710 | DRM_DEBUG_KMS("Disabling SAGV\n"); |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3711 | /* bspec says to keep retrying for at least 1 ms */ |
Imre Deak | b3b8e99 | 2016-12-05 18:27:38 +0200 | [diff] [blame] | 3712 | ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL, |
| 3713 | GEN9_SAGV_DISABLE, |
| 3714 | GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED, |
| 3715 | 1); |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3716 | /* |
| 3717 | * Some skl systems, pre-release machines in particular, |
Ville Syrjälä | ff61a97 | 2018-12-21 19:14:34 +0200 | [diff] [blame] | 3718 | * don't actually have SAGV. |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3719 | */ |
Imre Deak | b3b8e99 | 2016-12-05 18:27:38 +0200 | [diff] [blame] | 3720 | if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) { |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3721 | DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n"); |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 3722 | dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED; |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3723 | return 0; |
Imre Deak | b3b8e99 | 2016-12-05 18:27:38 +0200 | [diff] [blame] | 3724 | } else if (ret < 0) { |
Ville Syrjälä | ff61a97 | 2018-12-21 19:14:34 +0200 | [diff] [blame] | 3725 | DRM_ERROR("Failed to disable SAGV (%d)\n", ret); |
Imre Deak | b3b8e99 | 2016-12-05 18:27:38 +0200 | [diff] [blame] | 3726 | return ret; |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3727 | } |
| 3728 | |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 3729 | dev_priv->sagv_status = I915_SAGV_DISABLED; |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3730 | return 0; |
| 3731 | } |
| 3732 | |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 3733 | bool intel_can_enable_sagv(struct drm_atomic_state *state) |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3734 | { |
| 3735 | struct drm_device *dev = state->dev; |
| 3736 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 3737 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
Paulo Zanoni | ee3d532 | 2016-10-11 15:25:38 -0300 | [diff] [blame] | 3738 | struct intel_crtc *crtc; |
| 3739 | struct intel_plane *plane; |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3740 | struct intel_crtc_state *cstate; |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3741 | enum pipe pipe; |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3742 | int level, latency; |
Paulo Zanoni | 4357ce0 | 2018-01-30 11:49:15 -0200 | [diff] [blame] | 3743 | int sagv_block_time_us; |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3744 | |
Paulo Zanoni | 56feca9 | 2016-09-22 18:00:28 -0300 | [diff] [blame] | 3745 | if (!intel_has_sagv(dev_priv)) |
| 3746 | return false; |
| 3747 | |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 3748 | if (IS_GEN(dev_priv, 9)) |
Paulo Zanoni | 4357ce0 | 2018-01-30 11:49:15 -0200 | [diff] [blame] | 3749 | sagv_block_time_us = 30; |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 3750 | else if (IS_GEN(dev_priv, 10)) |
Paulo Zanoni | 4357ce0 | 2018-01-30 11:49:15 -0200 | [diff] [blame] | 3751 | sagv_block_time_us = 20; |
| 3752 | else |
| 3753 | sagv_block_time_us = 10; |
| 3754 | |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3755 | /* |
Ville Syrjälä | ff61a97 | 2018-12-21 19:14:34 +0200 | [diff] [blame] | 3756 | * SKL+ workaround: bspec recommends we disable SAGV when we have |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3757 | * more then one pipe enabled |
| 3758 | * |
| 3759 | * If there are no active CRTCs, no additional checks need be performed |
| 3760 | */ |
| 3761 | if (hweight32(intel_state->active_crtcs) == 0) |
| 3762 | return true; |
| 3763 | else if (hweight32(intel_state->active_crtcs) > 1) |
| 3764 | return false; |
| 3765 | |
| 3766 | /* Since we're now guaranteed to only have one active CRTC... */ |
| 3767 | pipe = ffs(intel_state->active_crtcs) - 1; |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 3768 | crtc = intel_get_crtc_for_pipe(dev_priv, pipe); |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3769 | cstate = to_intel_crtc_state(crtc->base.state); |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3770 | |
Paulo Zanoni | c89cadd | 2016-10-10 17:30:59 -0300 | [diff] [blame] | 3771 | if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3772 | return false; |
| 3773 | |
Paulo Zanoni | ee3d532 | 2016-10-11 15:25:38 -0300 | [diff] [blame] | 3774 | for_each_intel_plane_on_crtc(dev, crtc, plane) { |
Ville Syrjälä | d5cdfdf5 | 2016-11-22 18:01:58 +0200 | [diff] [blame] | 3775 | struct skl_plane_wm *wm = |
| 3776 | &cstate->wm.skl.optimal.planes[plane->id]; |
Paulo Zanoni | ee3d532 | 2016-10-11 15:25:38 -0300 | [diff] [blame] | 3777 | |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3778 | /* Skip this plane if it's not enabled */ |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3779 | if (!wm->wm[0].plane_en) |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3780 | continue; |
| 3781 | |
| 3782 | /* Find the highest enabled wm level for this plane */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 3783 | for (level = ilk_wm_max_level(dev_priv); |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 3784 | !wm->wm[level].plane_en; --level) |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3785 | { } |
| 3786 | |
Paulo Zanoni | ee3d532 | 2016-10-11 15:25:38 -0300 | [diff] [blame] | 3787 | latency = dev_priv->wm.skl_latency[level]; |
| 3788 | |
Ville Syrjälä | 60e983f | 2018-12-21 19:14:33 +0200 | [diff] [blame] | 3789 | if (skl_needs_memory_bw_wa(dev_priv) && |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 3790 | plane->base.state->fb->modifier == |
Paulo Zanoni | ee3d532 | 2016-10-11 15:25:38 -0300 | [diff] [blame] | 3791 | I915_FORMAT_MOD_X_TILED) |
| 3792 | latency += 15; |
| 3793 | |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3794 | /* |
Paulo Zanoni | fdd11c2 | 2017-08-09 13:52:45 -0700 | [diff] [blame] | 3795 | * If any of the planes on this pipe don't enable wm levels that |
| 3796 | * incur memory latencies higher than sagv_block_time_us we |
Ville Syrjälä | ff61a97 | 2018-12-21 19:14:34 +0200 | [diff] [blame] | 3797 | * can't enable SAGV. |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3798 | */ |
Paulo Zanoni | fdd11c2 | 2017-08-09 13:52:45 -0700 | [diff] [blame] | 3799 | if (latency < sagv_block_time_us) |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 3800 | return false; |
| 3801 | } |
| 3802 | |
| 3803 | return true; |
| 3804 | } |
| 3805 | |
Mahesh Kumar | aaa0237 | 2018-07-31 19:54:44 +0530 | [diff] [blame] | 3806 | static u16 intel_get_ddb_size(struct drm_i915_private *dev_priv, |
| 3807 | const struct intel_crtc_state *cstate, |
Maarten Lankhorst | 24719e9 | 2018-10-22 12:20:00 +0200 | [diff] [blame] | 3808 | const u64 total_data_rate, |
Mahesh Kumar | aaa0237 | 2018-07-31 19:54:44 +0530 | [diff] [blame] | 3809 | const int num_active, |
| 3810 | struct skl_ddb_allocation *ddb) |
Mahesh Kumar | aa9664f | 2018-04-26 19:55:16 +0530 | [diff] [blame] | 3811 | { |
| 3812 | const struct drm_display_mode *adjusted_mode; |
| 3813 | u64 total_data_bw; |
| 3814 | u16 ddb_size = INTEL_INFO(dev_priv)->ddb_size; |
| 3815 | |
| 3816 | WARN_ON(ddb_size == 0); |
| 3817 | |
| 3818 | if (INTEL_GEN(dev_priv) < 11) |
| 3819 | return ddb_size - 4; /* 4 blocks for bypass path allocation */ |
| 3820 | |
| 3821 | adjusted_mode = &cstate->base.adjusted_mode; |
Maarten Lankhorst | 24719e9 | 2018-10-22 12:20:00 +0200 | [diff] [blame] | 3822 | total_data_bw = total_data_rate * drm_mode_vrefresh(adjusted_mode); |
Mahesh Kumar | aa9664f | 2018-04-26 19:55:16 +0530 | [diff] [blame] | 3823 | |
| 3824 | /* |
| 3825 | * 12GB/s is maximum BW supported by single DBuf slice. |
Ville Syrjälä | ad3e7b8 | 2019-01-30 17:51:10 +0200 | [diff] [blame] | 3826 | * |
| 3827 | * FIXME dbuf slice code is broken: |
| 3828 | * - must wait for planes to stop using the slice before powering it off |
| 3829 | * - plane straddling both slices is illegal in multi-pipe scenarios |
| 3830 | * - should validate we stay within the hw bandwidth limits |
Mahesh Kumar | aa9664f | 2018-04-26 19:55:16 +0530 | [diff] [blame] | 3831 | */ |
Ville Syrjälä | ad3e7b8 | 2019-01-30 17:51:10 +0200 | [diff] [blame] | 3832 | if (0 && (num_active > 1 || total_data_bw >= GBps(12))) { |
Mahesh Kumar | aa9664f | 2018-04-26 19:55:16 +0530 | [diff] [blame] | 3833 | ddb->enabled_slices = 2; |
| 3834 | } else { |
| 3835 | ddb->enabled_slices = 1; |
| 3836 | ddb_size /= 2; |
| 3837 | } |
| 3838 | |
| 3839 | return ddb_size; |
| 3840 | } |
| 3841 | |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3842 | static void |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 3843 | skl_ddb_get_pipe_allocation_limits(struct drm_i915_private *dev_priv, |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3844 | const struct intel_crtc_state *cstate, |
Maarten Lankhorst | 24719e9 | 2018-10-22 12:20:00 +0200 | [diff] [blame] | 3845 | const u64 total_data_rate, |
Mahesh Kumar | aa9664f | 2018-04-26 19:55:16 +0530 | [diff] [blame] | 3846 | struct skl_ddb_allocation *ddb, |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3847 | struct skl_ddb_entry *alloc, /* out */ |
| 3848 | int *num_active /* out */) |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3849 | { |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3850 | struct drm_atomic_state *state = cstate->base.state; |
| 3851 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3852 | struct drm_crtc *for_crtc = cstate->base.crtc; |
Mahesh Kumar | cf1f697 | 2018-08-01 20:41:13 +0530 | [diff] [blame] | 3853 | const struct drm_crtc_state *crtc_state; |
| 3854 | const struct drm_crtc *crtc; |
| 3855 | u32 pipe_width = 0, total_width = 0, width_before_pipe = 0; |
| 3856 | enum pipe for_pipe = to_intel_crtc(for_crtc)->pipe; |
| 3857 | u16 ddb_size; |
| 3858 | u32 i; |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3859 | |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 3860 | if (WARN_ON(!state) || !cstate->base.active) { |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3861 | alloc->start = 0; |
| 3862 | alloc->end = 0; |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 3863 | *num_active = hweight32(dev_priv->active_crtcs); |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3864 | return; |
| 3865 | } |
| 3866 | |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 3867 | if (intel_state->active_pipe_changes) |
| 3868 | *num_active = hweight32(intel_state->active_crtcs); |
| 3869 | else |
| 3870 | *num_active = hweight32(dev_priv->active_crtcs); |
| 3871 | |
Mahesh Kumar | aa9664f | 2018-04-26 19:55:16 +0530 | [diff] [blame] | 3872 | ddb_size = intel_get_ddb_size(dev_priv, cstate, total_data_rate, |
| 3873 | *num_active, ddb); |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3874 | |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3875 | /* |
Mahesh Kumar | cf1f697 | 2018-08-01 20:41:13 +0530 | [diff] [blame] | 3876 | * If the state doesn't change the active CRTC's or there is no |
| 3877 | * modeset request, then there's no need to recalculate; |
| 3878 | * the existing pipe allocation limits should remain unchanged. |
| 3879 | * Note that we're safe from racing commits since any racing commit |
| 3880 | * that changes the active CRTC list or do modeset would need to |
| 3881 | * grab _all_ crtc locks, including the one we currently hold. |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 3882 | */ |
Mahesh Kumar | cf1f697 | 2018-08-01 20:41:13 +0530 | [diff] [blame] | 3883 | if (!intel_state->active_pipe_changes && !intel_state->modeset) { |
Maarten Lankhorst | 512b552 | 2016-11-08 13:55:34 +0100 | [diff] [blame] | 3884 | /* |
| 3885 | * alloc may be cleared by clear_intel_crtc_state, |
| 3886 | * copy from old state to be sure |
| 3887 | */ |
| 3888 | *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb; |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 3889 | return; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3890 | } |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 3891 | |
Mahesh Kumar | cf1f697 | 2018-08-01 20:41:13 +0530 | [diff] [blame] | 3892 | /* |
| 3893 | * Watermark/ddb requirement highly depends upon width of the |
| 3894 | * framebuffer, So instead of allocating DDB equally among pipes |
| 3895 | * distribute DDB based on resolution/width of the display. |
| 3896 | */ |
| 3897 | for_each_new_crtc_in_state(state, crtc, crtc_state, i) { |
| 3898 | const struct drm_display_mode *adjusted_mode; |
| 3899 | int hdisplay, vdisplay; |
| 3900 | enum pipe pipe; |
| 3901 | |
| 3902 | if (!crtc_state->enable) |
| 3903 | continue; |
| 3904 | |
| 3905 | pipe = to_intel_crtc(crtc)->pipe; |
| 3906 | adjusted_mode = &crtc_state->adjusted_mode; |
| 3907 | drm_mode_get_hv_timing(adjusted_mode, &hdisplay, &vdisplay); |
| 3908 | total_width += hdisplay; |
| 3909 | |
| 3910 | if (pipe < for_pipe) |
| 3911 | width_before_pipe += hdisplay; |
| 3912 | else if (pipe == for_pipe) |
| 3913 | pipe_width = hdisplay; |
| 3914 | } |
| 3915 | |
| 3916 | alloc->start = ddb_size * width_before_pipe / total_width; |
| 3917 | alloc->end = ddb_size * (width_before_pipe + pipe_width) / total_width; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3918 | } |
| 3919 | |
Ville Syrjälä | df331de | 2019-03-19 18:03:11 +0200 | [diff] [blame] | 3920 | static int skl_compute_wm_params(const struct intel_crtc_state *crtc_state, |
| 3921 | int width, const struct drm_format_info *format, |
| 3922 | u64 modifier, unsigned int rotation, |
| 3923 | u32 plane_pixel_rate, struct skl_wm_params *wp, |
| 3924 | int color_plane); |
| 3925 | static void skl_compute_plane_wm(const struct intel_crtc_state *cstate, |
| 3926 | int level, |
| 3927 | const struct skl_wm_params *wp, |
| 3928 | const struct skl_wm_level *result_prev, |
| 3929 | struct skl_wm_level *result /* out */); |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3930 | |
Ville Syrjälä | df331de | 2019-03-19 18:03:11 +0200 | [diff] [blame] | 3931 | static unsigned int |
| 3932 | skl_cursor_allocation(const struct intel_crtc_state *crtc_state, |
| 3933 | int num_active) |
| 3934 | { |
| 3935 | struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev); |
| 3936 | int level, max_level = ilk_wm_max_level(dev_priv); |
| 3937 | struct skl_wm_level wm = {}; |
| 3938 | int ret, min_ddb_alloc = 0; |
| 3939 | struct skl_wm_params wp; |
| 3940 | |
| 3941 | ret = skl_compute_wm_params(crtc_state, 256, |
| 3942 | drm_format_info(DRM_FORMAT_ARGB8888), |
| 3943 | DRM_FORMAT_MOD_LINEAR, |
| 3944 | DRM_MODE_ROTATE_0, |
| 3945 | crtc_state->pixel_rate, &wp, 0); |
| 3946 | WARN_ON(ret); |
| 3947 | |
| 3948 | for (level = 0; level <= max_level; level++) { |
Ville Syrjälä | 6086e47 | 2019-03-21 19:51:28 +0200 | [diff] [blame] | 3949 | skl_compute_plane_wm(crtc_state, level, &wp, &wm, &wm); |
Ville Syrjälä | df331de | 2019-03-19 18:03:11 +0200 | [diff] [blame] | 3950 | if (wm.min_ddb_alloc == U16_MAX) |
| 3951 | break; |
| 3952 | |
| 3953 | min_ddb_alloc = wm.min_ddb_alloc; |
| 3954 | } |
| 3955 | |
| 3956 | return max(num_active == 1 ? 32 : 8, min_ddb_alloc); |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3957 | } |
| 3958 | |
Mahesh Kumar | 37cde11 | 2018-04-26 19:55:17 +0530 | [diff] [blame] | 3959 | static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv, |
| 3960 | struct skl_ddb_entry *entry, u32 reg) |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 3961 | { |
Mahesh Kumar | 37cde11 | 2018-04-26 19:55:17 +0530 | [diff] [blame] | 3962 | |
Ville Syrjälä | d7e449a | 2019-02-05 22:50:56 +0200 | [diff] [blame] | 3963 | entry->start = reg & DDB_ENTRY_MASK; |
| 3964 | entry->end = (reg >> DDB_ENTRY_END_SHIFT) & DDB_ENTRY_MASK; |
Mahesh Kumar | 37cde11 | 2018-04-26 19:55:17 +0530 | [diff] [blame] | 3965 | |
Damien Lespiau | 16160e3 | 2014-11-04 17:06:53 +0000 | [diff] [blame] | 3966 | if (entry->end) |
| 3967 | entry->end += 1; |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 3968 | } |
| 3969 | |
Mahesh Kumar | ddf3431 | 2018-04-09 09:11:03 +0530 | [diff] [blame] | 3970 | static void |
| 3971 | skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv, |
| 3972 | const enum pipe pipe, |
| 3973 | const enum plane_id plane_id, |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 3974 | struct skl_ddb_entry *ddb_y, |
| 3975 | struct skl_ddb_entry *ddb_uv) |
Mahesh Kumar | ddf3431 | 2018-04-09 09:11:03 +0530 | [diff] [blame] | 3976 | { |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 3977 | u32 val, val2; |
| 3978 | u32 fourcc = 0; |
Mahesh Kumar | ddf3431 | 2018-04-09 09:11:03 +0530 | [diff] [blame] | 3979 | |
| 3980 | /* Cursor doesn't support NV12/planar, so no extra calculation needed */ |
| 3981 | if (plane_id == PLANE_CURSOR) { |
| 3982 | val = I915_READ(CUR_BUF_CFG(pipe)); |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 3983 | skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val); |
Mahesh Kumar | ddf3431 | 2018-04-09 09:11:03 +0530 | [diff] [blame] | 3984 | return; |
| 3985 | } |
| 3986 | |
| 3987 | val = I915_READ(PLANE_CTL(pipe, plane_id)); |
| 3988 | |
| 3989 | /* No DDB allocated for disabled planes */ |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 3990 | if (val & PLANE_CTL_ENABLE) |
| 3991 | fourcc = skl_format_to_fourcc(val & PLANE_CTL_FORMAT_MASK, |
| 3992 | val & PLANE_CTL_ORDER_RGBX, |
| 3993 | val & PLANE_CTL_ALPHA_MASK); |
Mahesh Kumar | ddf3431 | 2018-04-09 09:11:03 +0530 | [diff] [blame] | 3994 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 3995 | if (INTEL_GEN(dev_priv) >= 11) { |
| 3996 | val = I915_READ(PLANE_BUF_CFG(pipe, plane_id)); |
| 3997 | skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val); |
| 3998 | } else { |
| 3999 | val = I915_READ(PLANE_BUF_CFG(pipe, plane_id)); |
Paulo Zanoni | 12a6c93 | 2018-07-31 17:46:14 -0700 | [diff] [blame] | 4000 | val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id)); |
Mahesh Kumar | ddf3431 | 2018-04-09 09:11:03 +0530 | [diff] [blame] | 4001 | |
Juha-Pekka Heikkila | df7d415 | 2019-03-04 17:26:31 +0530 | [diff] [blame] | 4002 | if (is_planar_yuv_format(fourcc)) |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 4003 | swap(val, val2); |
| 4004 | |
| 4005 | skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val); |
| 4006 | skl_ddb_entry_init_from_hw(dev_priv, ddb_uv, val2); |
Mahesh Kumar | ddf3431 | 2018-04-09 09:11:03 +0530 | [diff] [blame] | 4007 | } |
| 4008 | } |
| 4009 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 4010 | void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc, |
| 4011 | struct skl_ddb_entry *ddb_y, |
| 4012 | struct skl_ddb_entry *ddb_uv) |
| 4013 | { |
| 4014 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 4015 | enum intel_display_power_domain power_domain; |
| 4016 | enum pipe pipe = crtc->pipe; |
Chris Wilson | 0e6e0be | 2019-01-14 14:21:24 +0000 | [diff] [blame] | 4017 | intel_wakeref_t wakeref; |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 4018 | enum plane_id plane_id; |
| 4019 | |
| 4020 | power_domain = POWER_DOMAIN_PIPE(pipe); |
Chris Wilson | 0e6e0be | 2019-01-14 14:21:24 +0000 | [diff] [blame] | 4021 | wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain); |
| 4022 | if (!wakeref) |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 4023 | return; |
| 4024 | |
| 4025 | for_each_plane_id_on_crtc(crtc, plane_id) |
| 4026 | skl_ddb_get_hw_plane_state(dev_priv, pipe, |
| 4027 | plane_id, |
| 4028 | &ddb_y[plane_id], |
| 4029 | &ddb_uv[plane_id]); |
| 4030 | |
Chris Wilson | 0e6e0be | 2019-01-14 14:21:24 +0000 | [diff] [blame] | 4031 | intel_display_power_put(dev_priv, power_domain, wakeref); |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 4032 | } |
| 4033 | |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 4034 | void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv, |
| 4035 | struct skl_ddb_allocation *ddb /* out */) |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 4036 | { |
Mahesh Kumar | 74bd800 | 2018-04-26 19:55:15 +0530 | [diff] [blame] | 4037 | ddb->enabled_slices = intel_enabled_dbuf_slices_num(dev_priv); |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 4038 | } |
| 4039 | |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 4040 | /* |
| 4041 | * Determines the downscale amount of a plane for the purposes of watermark calculations. |
| 4042 | * The bspec defines downscale amount as: |
| 4043 | * |
| 4044 | * """ |
| 4045 | * Horizontal down scale amount = maximum[1, Horizontal source size / |
| 4046 | * Horizontal destination size] |
| 4047 | * Vertical down scale amount = maximum[1, Vertical source size / |
| 4048 | * Vertical destination size] |
| 4049 | * Total down scale amount = Horizontal down scale amount * |
| 4050 | * Vertical down scale amount |
| 4051 | * """ |
| 4052 | * |
| 4053 | * Return value is provided in 16.16 fixed point form to retain fractional part. |
| 4054 | * Caller should take care of dividing & rounding off the value. |
| 4055 | */ |
Kumar, Mahesh | 7084b50 | 2017-05-17 17:28:23 +0530 | [diff] [blame] | 4056 | static uint_fixed_16_16_t |
Ville Syrjälä | 93aa2a1 | 2017-03-14 17:10:50 +0200 | [diff] [blame] | 4057 | skl_plane_downscale_amount(const struct intel_crtc_state *cstate, |
| 4058 | const struct intel_plane_state *pstate) |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 4059 | { |
Ville Syrjälä | 93aa2a1 | 2017-03-14 17:10:50 +0200 | [diff] [blame] | 4060 | struct intel_plane *plane = to_intel_plane(pstate->base.plane); |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 4061 | u32 src_w, src_h, dst_w, dst_h; |
Kumar, Mahesh | 7084b50 | 2017-05-17 17:28:23 +0530 | [diff] [blame] | 4062 | uint_fixed_16_16_t fp_w_ratio, fp_h_ratio; |
| 4063 | uint_fixed_16_16_t downscale_h, downscale_w; |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 4064 | |
Ville Syrjälä | 93aa2a1 | 2017-03-14 17:10:50 +0200 | [diff] [blame] | 4065 | if (WARN_ON(!intel_wm_plane_visible(cstate, pstate))) |
Kumar, Mahesh | eac2cb8 | 2017-07-05 20:01:46 +0530 | [diff] [blame] | 4066 | return u32_to_fixed16(0); |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 4067 | |
| 4068 | /* n.b., src is 16.16 fixed point, dst is whole integer */ |
Ville Syrjälä | 93aa2a1 | 2017-03-14 17:10:50 +0200 | [diff] [blame] | 4069 | if (plane->id == PLANE_CURSOR) { |
Ville Syrjälä | fce5adf | 2017-03-31 21:00:55 +0300 | [diff] [blame] | 4070 | /* |
| 4071 | * Cursors only support 0/180 degree rotation, |
| 4072 | * hence no need to account for rotation here. |
| 4073 | */ |
Kumar, Mahesh | 7084b50 | 2017-05-17 17:28:23 +0530 | [diff] [blame] | 4074 | src_w = pstate->base.src_w >> 16; |
| 4075 | src_h = pstate->base.src_h >> 16; |
Ville Syrjälä | 93aa2a1 | 2017-03-14 17:10:50 +0200 | [diff] [blame] | 4076 | dst_w = pstate->base.crtc_w; |
| 4077 | dst_h = pstate->base.crtc_h; |
| 4078 | } else { |
Ville Syrjälä | fce5adf | 2017-03-31 21:00:55 +0300 | [diff] [blame] | 4079 | /* |
| 4080 | * Src coordinates are already rotated by 270 degrees for |
| 4081 | * the 90/270 degree plane rotation cases (to match the |
| 4082 | * GTT mapping), hence no need to account for rotation here. |
| 4083 | */ |
Kumar, Mahesh | 7084b50 | 2017-05-17 17:28:23 +0530 | [diff] [blame] | 4084 | src_w = drm_rect_width(&pstate->base.src) >> 16; |
| 4085 | src_h = drm_rect_height(&pstate->base.src) >> 16; |
Ville Syrjälä | 93aa2a1 | 2017-03-14 17:10:50 +0200 | [diff] [blame] | 4086 | dst_w = drm_rect_width(&pstate->base.dst); |
| 4087 | dst_h = drm_rect_height(&pstate->base.dst); |
| 4088 | } |
| 4089 | |
Kumar, Mahesh | eac2cb8 | 2017-07-05 20:01:46 +0530 | [diff] [blame] | 4090 | fp_w_ratio = div_fixed16(src_w, dst_w); |
| 4091 | fp_h_ratio = div_fixed16(src_h, dst_h); |
| 4092 | downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1)); |
| 4093 | downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1)); |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 4094 | |
Kumar, Mahesh | 7084b50 | 2017-05-17 17:28:23 +0530 | [diff] [blame] | 4095 | return mul_fixed16(downscale_w, downscale_h); |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 4096 | } |
| 4097 | |
Mahesh Kumar | 73b0ca8 | 2017-05-26 20:45:46 +0530 | [diff] [blame] | 4098 | static uint_fixed_16_16_t |
| 4099 | skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state) |
| 4100 | { |
Kumar, Mahesh | eac2cb8 | 2017-07-05 20:01:46 +0530 | [diff] [blame] | 4101 | uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1); |
Mahesh Kumar | 73b0ca8 | 2017-05-26 20:45:46 +0530 | [diff] [blame] | 4102 | |
| 4103 | if (!crtc_state->base.enable) |
| 4104 | return pipe_downscale; |
| 4105 | |
| 4106 | if (crtc_state->pch_pfit.enabled) { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 4107 | u32 src_w, src_h, dst_w, dst_h; |
| 4108 | u32 pfit_size = crtc_state->pch_pfit.size; |
Mahesh Kumar | 73b0ca8 | 2017-05-26 20:45:46 +0530 | [diff] [blame] | 4109 | uint_fixed_16_16_t fp_w_ratio, fp_h_ratio; |
| 4110 | uint_fixed_16_16_t downscale_h, downscale_w; |
| 4111 | |
| 4112 | src_w = crtc_state->pipe_src_w; |
| 4113 | src_h = crtc_state->pipe_src_h; |
| 4114 | dst_w = pfit_size >> 16; |
| 4115 | dst_h = pfit_size & 0xffff; |
| 4116 | |
| 4117 | if (!dst_w || !dst_h) |
| 4118 | return pipe_downscale; |
| 4119 | |
Kumar, Mahesh | eac2cb8 | 2017-07-05 20:01:46 +0530 | [diff] [blame] | 4120 | fp_w_ratio = div_fixed16(src_w, dst_w); |
| 4121 | fp_h_ratio = div_fixed16(src_h, dst_h); |
| 4122 | downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1)); |
| 4123 | downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1)); |
Mahesh Kumar | 73b0ca8 | 2017-05-26 20:45:46 +0530 | [diff] [blame] | 4124 | |
| 4125 | pipe_downscale = mul_fixed16(downscale_w, downscale_h); |
| 4126 | } |
| 4127 | |
| 4128 | return pipe_downscale; |
| 4129 | } |
| 4130 | |
| 4131 | int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc, |
| 4132 | struct intel_crtc_state *cstate) |
| 4133 | { |
Rodrigo Vivi | 43037c8 | 2017-10-03 15:31:42 -0700 | [diff] [blame] | 4134 | struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); |
Mahesh Kumar | 73b0ca8 | 2017-05-26 20:45:46 +0530 | [diff] [blame] | 4135 | struct drm_crtc_state *crtc_state = &cstate->base; |
| 4136 | struct drm_atomic_state *state = crtc_state->state; |
| 4137 | struct drm_plane *plane; |
| 4138 | const struct drm_plane_state *pstate; |
| 4139 | struct intel_plane_state *intel_pstate; |
Maarten Lankhorst | 789f35d | 2017-06-01 12:34:13 +0200 | [diff] [blame] | 4140 | int crtc_clock, dotclk; |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 4141 | u32 pipe_max_pixel_rate; |
Mahesh Kumar | 73b0ca8 | 2017-05-26 20:45:46 +0530 | [diff] [blame] | 4142 | uint_fixed_16_16_t pipe_downscale; |
Kumar, Mahesh | eac2cb8 | 2017-07-05 20:01:46 +0530 | [diff] [blame] | 4143 | uint_fixed_16_16_t max_downscale = u32_to_fixed16(1); |
Mahesh Kumar | 73b0ca8 | 2017-05-26 20:45:46 +0530 | [diff] [blame] | 4144 | |
| 4145 | if (!cstate->base.enable) |
| 4146 | return 0; |
| 4147 | |
| 4148 | drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) { |
| 4149 | uint_fixed_16_16_t plane_downscale; |
Kumar, Mahesh | eac2cb8 | 2017-07-05 20:01:46 +0530 | [diff] [blame] | 4150 | uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8); |
Mahesh Kumar | 73b0ca8 | 2017-05-26 20:45:46 +0530 | [diff] [blame] | 4151 | int bpp; |
| 4152 | |
| 4153 | if (!intel_wm_plane_visible(cstate, |
| 4154 | to_intel_plane_state(pstate))) |
| 4155 | continue; |
| 4156 | |
| 4157 | if (WARN_ON(!pstate->fb)) |
| 4158 | return -EINVAL; |
| 4159 | |
| 4160 | intel_pstate = to_intel_plane_state(pstate); |
| 4161 | plane_downscale = skl_plane_downscale_amount(cstate, |
| 4162 | intel_pstate); |
| 4163 | bpp = pstate->fb->format->cpp[0] * 8; |
| 4164 | if (bpp == 64) |
| 4165 | plane_downscale = mul_fixed16(plane_downscale, |
| 4166 | fp_9_div_8); |
| 4167 | |
Kumar, Mahesh | eac2cb8 | 2017-07-05 20:01:46 +0530 | [diff] [blame] | 4168 | max_downscale = max_fixed16(plane_downscale, max_downscale); |
Mahesh Kumar | 73b0ca8 | 2017-05-26 20:45:46 +0530 | [diff] [blame] | 4169 | } |
| 4170 | pipe_downscale = skl_pipe_downscale_amount(cstate); |
| 4171 | |
| 4172 | pipe_downscale = mul_fixed16(pipe_downscale, max_downscale); |
| 4173 | |
| 4174 | crtc_clock = crtc_state->adjusted_mode.crtc_clock; |
Maarten Lankhorst | 789f35d | 2017-06-01 12:34:13 +0200 | [diff] [blame] | 4175 | dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk; |
| 4176 | |
Rodrigo Vivi | 43037c8 | 2017-10-03 15:31:42 -0700 | [diff] [blame] | 4177 | if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10) |
Maarten Lankhorst | 789f35d | 2017-06-01 12:34:13 +0200 | [diff] [blame] | 4178 | dotclk *= 2; |
| 4179 | |
| 4180 | pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale); |
Mahesh Kumar | 73b0ca8 | 2017-05-26 20:45:46 +0530 | [diff] [blame] | 4181 | |
| 4182 | if (pipe_max_pixel_rate < crtc_clock) { |
Maarten Lankhorst | 789f35d | 2017-06-01 12:34:13 +0200 | [diff] [blame] | 4183 | DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n"); |
Mahesh Kumar | 73b0ca8 | 2017-05-26 20:45:46 +0530 | [diff] [blame] | 4184 | return -EINVAL; |
| 4185 | } |
| 4186 | |
| 4187 | return 0; |
| 4188 | } |
| 4189 | |
Maarten Lankhorst | 24719e9 | 2018-10-22 12:20:00 +0200 | [diff] [blame] | 4190 | static u64 |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 4191 | skl_plane_relative_data_rate(const struct intel_crtc_state *cstate, |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4192 | const struct intel_plane_state *intel_pstate, |
Mahesh Kumar | b879d58 | 2018-04-09 09:11:01 +0530 | [diff] [blame] | 4193 | const int plane) |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 4194 | { |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4195 | struct intel_plane *intel_plane = |
| 4196 | to_intel_plane(intel_pstate->base.plane); |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 4197 | u32 data_rate; |
| 4198 | u32 width = 0, height = 0; |
Ville Syrjälä | 8305494 | 2016-11-18 21:53:00 +0200 | [diff] [blame] | 4199 | struct drm_framebuffer *fb; |
| 4200 | u32 format; |
Kumar, Mahesh | 7084b50 | 2017-05-17 17:28:23 +0530 | [diff] [blame] | 4201 | uint_fixed_16_16_t down_scale_amount; |
Maarten Lankhorst | 24719e9 | 2018-10-22 12:20:00 +0200 | [diff] [blame] | 4202 | u64 rate; |
Matt Roper | a1de91e | 2016-05-12 07:05:57 -0700 | [diff] [blame] | 4203 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 4204 | if (!intel_pstate->base.visible) |
Matt Roper | a1de91e | 2016-05-12 07:05:57 -0700 | [diff] [blame] | 4205 | return 0; |
Ville Syrjälä | 8305494 | 2016-11-18 21:53:00 +0200 | [diff] [blame] | 4206 | |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4207 | fb = intel_pstate->base.fb; |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 4208 | format = fb->format->format; |
Ville Syrjälä | 8305494 | 2016-11-18 21:53:00 +0200 | [diff] [blame] | 4209 | |
Mahesh Kumar | b879d58 | 2018-04-09 09:11:01 +0530 | [diff] [blame] | 4210 | if (intel_plane->id == PLANE_CURSOR) |
Matt Roper | a1de91e | 2016-05-12 07:05:57 -0700 | [diff] [blame] | 4211 | return 0; |
Juha-Pekka Heikkila | df7d415 | 2019-03-04 17:26:31 +0530 | [diff] [blame] | 4212 | if (plane == 1 && !is_planar_yuv_format(format)) |
Matt Roper | a1de91e | 2016-05-12 07:05:57 -0700 | [diff] [blame] | 4213 | return 0; |
Kumar, Mahesh | a280f7d | 2016-04-06 08:26:39 -0700 | [diff] [blame] | 4214 | |
Ville Syrjälä | fce5adf | 2017-03-31 21:00:55 +0300 | [diff] [blame] | 4215 | /* |
| 4216 | * Src coordinates are already rotated by 270 degrees for |
| 4217 | * the 90/270 degree plane rotation cases (to match the |
| 4218 | * GTT mapping), hence no need to account for rotation here. |
| 4219 | */ |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 4220 | width = drm_rect_width(&intel_pstate->base.src) >> 16; |
| 4221 | height = drm_rect_height(&intel_pstate->base.src) >> 16; |
Kumar, Mahesh | a280f7d | 2016-04-06 08:26:39 -0700 | [diff] [blame] | 4222 | |
Mahesh Kumar | b879d58 | 2018-04-09 09:11:01 +0530 | [diff] [blame] | 4223 | /* UV plane does 1/2 pixel sub-sampling */ |
Juha-Pekka Heikkila | df7d415 | 2019-03-04 17:26:31 +0530 | [diff] [blame] | 4224 | if (plane == 1 && is_planar_yuv_format(format)) { |
Mahesh Kumar | b879d58 | 2018-04-09 09:11:01 +0530 | [diff] [blame] | 4225 | width /= 2; |
| 4226 | height /= 2; |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 4227 | } |
| 4228 | |
Maarten Lankhorst | 24719e9 | 2018-10-22 12:20:00 +0200 | [diff] [blame] | 4229 | data_rate = width * height; |
Mahesh Kumar | b879d58 | 2018-04-09 09:11:01 +0530 | [diff] [blame] | 4230 | |
Ville Syrjälä | 93aa2a1 | 2017-03-14 17:10:50 +0200 | [diff] [blame] | 4231 | down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate); |
Kumar, Mahesh | 8d19d7d | 2016-05-19 15:03:01 -0700 | [diff] [blame] | 4232 | |
Maarten Lankhorst | 24719e9 | 2018-10-22 12:20:00 +0200 | [diff] [blame] | 4233 | rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount); |
| 4234 | |
| 4235 | rate *= fb->format->cpp[plane]; |
| 4236 | return rate; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 4237 | } |
| 4238 | |
Maarten Lankhorst | 24719e9 | 2018-10-22 12:20:00 +0200 | [diff] [blame] | 4239 | static u64 |
Maarten Lankhorst | 1e6ee54 | 2016-10-26 15:41:32 +0200 | [diff] [blame] | 4240 | skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate, |
Maarten Lankhorst | 24719e9 | 2018-10-22 12:20:00 +0200 | [diff] [blame] | 4241 | u64 *plane_data_rate, |
| 4242 | u64 *uv_plane_data_rate) |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 4243 | { |
Matt Roper | 9c74d82 | 2016-05-12 07:05:58 -0700 | [diff] [blame] | 4244 | struct drm_crtc_state *cstate = &intel_cstate->base; |
| 4245 | struct drm_atomic_state *state = cstate->state; |
Maarten Lankhorst | c8fe32c | 2016-10-26 15:41:29 +0200 | [diff] [blame] | 4246 | struct drm_plane *plane; |
Maarten Lankhorst | c8fe32c | 2016-10-26 15:41:29 +0200 | [diff] [blame] | 4247 | const struct drm_plane_state *pstate; |
Maarten Lankhorst | 24719e9 | 2018-10-22 12:20:00 +0200 | [diff] [blame] | 4248 | u64 total_data_rate = 0; |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 4249 | |
| 4250 | if (WARN_ON(!state)) |
| 4251 | return 0; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 4252 | |
Matt Roper | a1de91e | 2016-05-12 07:05:57 -0700 | [diff] [blame] | 4253 | /* Calculate and cache data rate for each plane */ |
Maarten Lankhorst | c8fe32c | 2016-10-26 15:41:29 +0200 | [diff] [blame] | 4254 | drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) { |
Ville Syrjälä | d5cdfdf5 | 2016-11-22 18:01:58 +0200 | [diff] [blame] | 4255 | enum plane_id plane_id = to_intel_plane(plane)->id; |
Maarten Lankhorst | 24719e9 | 2018-10-22 12:20:00 +0200 | [diff] [blame] | 4256 | u64 rate; |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4257 | const struct intel_plane_state *intel_pstate = |
| 4258 | to_intel_plane_state(pstate); |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 4259 | |
Mahesh Kumar | b879d58 | 2018-04-09 09:11:01 +0530 | [diff] [blame] | 4260 | /* packed/y */ |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 4261 | rate = skl_plane_relative_data_rate(intel_cstate, |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4262 | intel_pstate, 0); |
Ville Syrjälä | d5cdfdf5 | 2016-11-22 18:01:58 +0200 | [diff] [blame] | 4263 | plane_data_rate[plane_id] = rate; |
Maarten Lankhorst | 1e6ee54 | 2016-10-26 15:41:32 +0200 | [diff] [blame] | 4264 | total_data_rate += rate; |
Matt Roper | 9c74d82 | 2016-05-12 07:05:58 -0700 | [diff] [blame] | 4265 | |
Mahesh Kumar | b879d58 | 2018-04-09 09:11:01 +0530 | [diff] [blame] | 4266 | /* uv-plane */ |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 4267 | rate = skl_plane_relative_data_rate(intel_cstate, |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4268 | intel_pstate, 1); |
Mahesh Kumar | b879d58 | 2018-04-09 09:11:01 +0530 | [diff] [blame] | 4269 | uv_plane_data_rate[plane_id] = rate; |
Maarten Lankhorst | 1e6ee54 | 2016-10-26 15:41:32 +0200 | [diff] [blame] | 4270 | total_data_rate += rate; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 4271 | } |
| 4272 | |
| 4273 | return total_data_rate; |
| 4274 | } |
| 4275 | |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4276 | static u64 |
| 4277 | icl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate, |
| 4278 | u64 *plane_data_rate) |
| 4279 | { |
| 4280 | struct drm_crtc_state *cstate = &intel_cstate->base; |
| 4281 | struct drm_atomic_state *state = cstate->state; |
| 4282 | struct drm_plane *plane; |
| 4283 | const struct drm_plane_state *pstate; |
| 4284 | u64 total_data_rate = 0; |
| 4285 | |
| 4286 | if (WARN_ON(!state)) |
| 4287 | return 0; |
| 4288 | |
| 4289 | /* Calculate and cache data rate for each plane */ |
| 4290 | drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) { |
| 4291 | const struct intel_plane_state *intel_pstate = |
| 4292 | to_intel_plane_state(pstate); |
| 4293 | enum plane_id plane_id = to_intel_plane(plane)->id; |
| 4294 | u64 rate; |
| 4295 | |
| 4296 | if (!intel_pstate->linked_plane) { |
| 4297 | rate = skl_plane_relative_data_rate(intel_cstate, |
| 4298 | intel_pstate, 0); |
| 4299 | plane_data_rate[plane_id] = rate; |
| 4300 | total_data_rate += rate; |
| 4301 | } else { |
| 4302 | enum plane_id y_plane_id; |
| 4303 | |
| 4304 | /* |
| 4305 | * The slave plane might not iterate in |
| 4306 | * drm_atomic_crtc_state_for_each_plane_state(), |
| 4307 | * and needs the master plane state which may be |
| 4308 | * NULL if we try get_new_plane_state(), so we |
| 4309 | * always calculate from the master. |
| 4310 | */ |
| 4311 | if (intel_pstate->slave) |
| 4312 | continue; |
| 4313 | |
| 4314 | /* Y plane rate is calculated on the slave */ |
| 4315 | rate = skl_plane_relative_data_rate(intel_cstate, |
| 4316 | intel_pstate, 0); |
| 4317 | y_plane_id = intel_pstate->linked_plane->id; |
| 4318 | plane_data_rate[y_plane_id] = rate; |
| 4319 | total_data_rate += rate; |
| 4320 | |
| 4321 | rate = skl_plane_relative_data_rate(intel_cstate, |
| 4322 | intel_pstate, 1); |
| 4323 | plane_data_rate[plane_id] = rate; |
| 4324 | total_data_rate += rate; |
| 4325 | } |
| 4326 | } |
| 4327 | |
| 4328 | return total_data_rate; |
| 4329 | } |
| 4330 | |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 4331 | static int |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 4332 | skl_allocate_pipe_ddb(struct intel_crtc_state *cstate, |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 4333 | struct skl_ddb_allocation *ddb /* out */) |
| 4334 | { |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 4335 | struct drm_atomic_state *state = cstate->base.state; |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 4336 | struct drm_crtc *crtc = cstate->base.crtc; |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4337 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 4338 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 4339 | struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb; |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 4340 | u16 alloc_size, start = 0; |
| 4341 | u16 total[I915_MAX_PLANES] = {}; |
| 4342 | u16 uv_total[I915_MAX_PLANES] = {}; |
Maarten Lankhorst | 24719e9 | 2018-10-22 12:20:00 +0200 | [diff] [blame] | 4343 | u64 total_data_rate; |
Ville Syrjälä | d5cdfdf5 | 2016-11-22 18:01:58 +0200 | [diff] [blame] | 4344 | enum plane_id plane_id; |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 4345 | int num_active; |
Maarten Lankhorst | 24719e9 | 2018-10-22 12:20:00 +0200 | [diff] [blame] | 4346 | u64 plane_data_rate[I915_MAX_PLANES] = {}; |
| 4347 | u64 uv_plane_data_rate[I915_MAX_PLANES] = {}; |
Ville Syrjälä | 0aded17 | 2019-02-05 17:50:53 +0200 | [diff] [blame] | 4348 | u32 blocks; |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4349 | int level; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 4350 | |
Paulo Zanoni | 5a920b8 | 2016-10-04 14:37:32 -0300 | [diff] [blame] | 4351 | /* Clear the partitioning for disabled planes. */ |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 4352 | memset(cstate->wm.skl.plane_ddb_y, 0, sizeof(cstate->wm.skl.plane_ddb_y)); |
| 4353 | memset(cstate->wm.skl.plane_ddb_uv, 0, sizeof(cstate->wm.skl.plane_ddb_uv)); |
Paulo Zanoni | 5a920b8 | 2016-10-04 14:37:32 -0300 | [diff] [blame] | 4354 | |
Matt Roper | a6d3460e | 2016-05-12 07:06:04 -0700 | [diff] [blame] | 4355 | if (WARN_ON(!state)) |
| 4356 | return 0; |
| 4357 | |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 4358 | if (!cstate->base.active) { |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 4359 | alloc->start = alloc->end = 0; |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 4360 | return 0; |
| 4361 | } |
| 4362 | |
Lucas De Marchi | 323b0a8 | 2019-04-04 16:04:25 -0700 | [diff] [blame^] | 4363 | if (INTEL_GEN(dev_priv) >= 11) |
| 4364 | total_data_rate = |
| 4365 | icl_get_total_relative_data_rate(cstate, |
| 4366 | plane_data_rate); |
| 4367 | else |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4368 | total_data_rate = |
| 4369 | skl_get_total_relative_data_rate(cstate, |
| 4370 | plane_data_rate, |
| 4371 | uv_plane_data_rate); |
Lucas De Marchi | 323b0a8 | 2019-04-04 16:04:25 -0700 | [diff] [blame^] | 4372 | |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4373 | |
| 4374 | skl_ddb_get_pipe_allocation_limits(dev_priv, cstate, total_data_rate, |
| 4375 | ddb, alloc, &num_active); |
Damien Lespiau | 34bb56a | 2014-11-04 17:07:01 +0000 | [diff] [blame] | 4376 | alloc_size = skl_ddb_entry_size(alloc); |
Kumar, Mahesh | 336031e | 2017-05-17 17:28:25 +0530 | [diff] [blame] | 4377 | if (alloc_size == 0) |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 4378 | return 0; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 4379 | |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4380 | /* Allocate fixed number of blocks for cursor. */ |
Ville Syrjälä | df331de | 2019-03-19 18:03:11 +0200 | [diff] [blame] | 4381 | total[PLANE_CURSOR] = skl_cursor_allocation(cstate, num_active); |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4382 | alloc_size -= total[PLANE_CURSOR]; |
| 4383 | cstate->wm.skl.plane_ddb_y[PLANE_CURSOR].start = |
| 4384 | alloc->end - total[PLANE_CURSOR]; |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 4385 | cstate->wm.skl.plane_ddb_y[PLANE_CURSOR].end = alloc->end; |
Maarten Lankhorst | 49845a7 | 2016-10-26 15:41:34 +0200 | [diff] [blame] | 4386 | |
Matt Roper | a1de91e | 2016-05-12 07:05:57 -0700 | [diff] [blame] | 4387 | if (total_data_rate == 0) |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 4388 | return 0; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 4389 | |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4390 | /* |
| 4391 | * Find the highest watermark level for which we can satisfy the block |
| 4392 | * requirement of active planes. |
| 4393 | */ |
| 4394 | for (level = ilk_wm_max_level(dev_priv); level >= 0; level--) { |
Matt Roper | 25db2ea | 2018-12-12 11:17:20 -0800 | [diff] [blame] | 4395 | blocks = 0; |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4396 | for_each_plane_id_on_crtc(intel_crtc, plane_id) { |
Ville Syrjälä | 5e6037c | 2019-03-12 22:58:42 +0200 | [diff] [blame] | 4397 | const struct skl_plane_wm *wm = |
| 4398 | &cstate->wm.skl.optimal.planes[plane_id]; |
Ville Syrjälä | 10a7e07 | 2019-03-12 22:58:40 +0200 | [diff] [blame] | 4399 | |
| 4400 | if (plane_id == PLANE_CURSOR) { |
| 4401 | if (WARN_ON(wm->wm[level].min_ddb_alloc > |
| 4402 | total[PLANE_CURSOR])) { |
| 4403 | blocks = U32_MAX; |
| 4404 | break; |
| 4405 | } |
| 4406 | continue; |
| 4407 | } |
| 4408 | |
Ville Syrjälä | 961d95e | 2018-12-21 19:14:32 +0200 | [diff] [blame] | 4409 | blocks += wm->wm[level].min_ddb_alloc; |
| 4410 | blocks += wm->uv_wm[level].min_ddb_alloc; |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4411 | } |
| 4412 | |
Ville Syrjälä | 3cf963c | 2019-03-12 22:58:36 +0200 | [diff] [blame] | 4413 | if (blocks <= alloc_size) { |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4414 | alloc_size -= blocks; |
| 4415 | break; |
| 4416 | } |
| 4417 | } |
| 4418 | |
| 4419 | if (level < 0) { |
| 4420 | DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations"); |
| 4421 | DRM_DEBUG_KMS("minimum required %d/%d\n", blocks, |
| 4422 | alloc_size); |
| 4423 | return -EINVAL; |
| 4424 | } |
| 4425 | |
| 4426 | /* |
| 4427 | * Grant each plane the blocks it requires at the highest achievable |
| 4428 | * watermark level, plus an extra share of the leftover blocks |
| 4429 | * proportional to its relative data rate. |
| 4430 | */ |
Ville Syrjälä | d5cdfdf5 | 2016-11-22 18:01:58 +0200 | [diff] [blame] | 4431 | for_each_plane_id_on_crtc(intel_crtc, plane_id) { |
Ville Syrjälä | 5e6037c | 2019-03-12 22:58:42 +0200 | [diff] [blame] | 4432 | const struct skl_plane_wm *wm = |
| 4433 | &cstate->wm.skl.optimal.planes[plane_id]; |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4434 | u64 rate; |
| 4435 | u16 extra; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 4436 | |
Ville Syrjälä | d5cdfdf5 | 2016-11-22 18:01:58 +0200 | [diff] [blame] | 4437 | if (plane_id == PLANE_CURSOR) |
Maarten Lankhorst | 49845a7 | 2016-10-26 15:41:34 +0200 | [diff] [blame] | 4438 | continue; |
| 4439 | |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 4440 | /* |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4441 | * We've accounted for all active planes; remaining planes are |
| 4442 | * all disabled. |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 4443 | */ |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4444 | if (total_data_rate == 0) |
| 4445 | break; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 4446 | |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4447 | rate = plane_data_rate[plane_id]; |
| 4448 | extra = min_t(u16, alloc_size, |
| 4449 | DIV64_U64_ROUND_UP(alloc_size * rate, |
| 4450 | total_data_rate)); |
Ville Syrjälä | 961d95e | 2018-12-21 19:14:32 +0200 | [diff] [blame] | 4451 | total[plane_id] = wm->wm[level].min_ddb_alloc + extra; |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4452 | alloc_size -= extra; |
| 4453 | total_data_rate -= rate; |
Rodrigo Vivi | 9a30a26 | 2017-06-13 10:52:30 -0700 | [diff] [blame] | 4454 | |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4455 | if (total_data_rate == 0) |
| 4456 | break; |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 4457 | |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4458 | rate = uv_plane_data_rate[plane_id]; |
| 4459 | extra = min_t(u16, alloc_size, |
| 4460 | DIV64_U64_ROUND_UP(alloc_size * rate, |
| 4461 | total_data_rate)); |
Ville Syrjälä | 961d95e | 2018-12-21 19:14:32 +0200 | [diff] [blame] | 4462 | uv_total[plane_id] = wm->uv_wm[level].min_ddb_alloc + extra; |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4463 | alloc_size -= extra; |
| 4464 | total_data_rate -= rate; |
| 4465 | } |
| 4466 | WARN_ON(alloc_size != 0 || total_data_rate != 0); |
| 4467 | |
| 4468 | /* Set the actual DDB start/end points for each plane */ |
| 4469 | start = alloc->start; |
| 4470 | for_each_plane_id_on_crtc(intel_crtc, plane_id) { |
Ville Syrjälä | 5e6037c | 2019-03-12 22:58:42 +0200 | [diff] [blame] | 4471 | struct skl_ddb_entry *plane_alloc = |
| 4472 | &cstate->wm.skl.plane_ddb_y[plane_id]; |
| 4473 | struct skl_ddb_entry *uv_plane_alloc = |
| 4474 | &cstate->wm.skl.plane_ddb_uv[plane_id]; |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4475 | |
| 4476 | if (plane_id == PLANE_CURSOR) |
| 4477 | continue; |
| 4478 | |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4479 | /* Gen11+ uses a separate plane for UV watermarks */ |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4480 | WARN_ON(INTEL_GEN(dev_priv) >= 11 && uv_total[plane_id]); |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4481 | |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4482 | /* Leave disabled planes at (0,0) */ |
| 4483 | if (total[plane_id]) { |
| 4484 | plane_alloc->start = start; |
| 4485 | start += total[plane_id]; |
| 4486 | plane_alloc->end = start; |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 4487 | } |
Rodrigo Vivi | 9a30a26 | 2017-06-13 10:52:30 -0700 | [diff] [blame] | 4488 | |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4489 | if (uv_total[plane_id]) { |
| 4490 | uv_plane_alloc->start = start; |
| 4491 | start += uv_total[plane_id]; |
| 4492 | uv_plane_alloc->end = start; |
| 4493 | } |
| 4494 | } |
| 4495 | |
| 4496 | /* |
| 4497 | * When we calculated watermark values we didn't know how high |
| 4498 | * of a level we'd actually be able to hit, so we just marked |
| 4499 | * all levels as "enabled." Go back now and disable the ones |
| 4500 | * that aren't actually possible. |
| 4501 | */ |
| 4502 | for (level++; level <= ilk_wm_max_level(dev_priv); level++) { |
| 4503 | for_each_plane_id_on_crtc(intel_crtc, plane_id) { |
Ville Syrjälä | 5e6037c | 2019-03-12 22:58:42 +0200 | [diff] [blame] | 4504 | struct skl_plane_wm *wm = |
| 4505 | &cstate->wm.skl.optimal.planes[plane_id]; |
Ville Syrjälä | a301cb0 | 2019-03-12 22:58:41 +0200 | [diff] [blame] | 4506 | |
| 4507 | /* |
| 4508 | * We only disable the watermarks for each plane if |
| 4509 | * they exceed the ddb allocation of said plane. This |
| 4510 | * is done so that we don't end up touching cursor |
| 4511 | * watermarks needlessly when some other plane reduces |
| 4512 | * our max possible watermark level. |
| 4513 | * |
| 4514 | * Bspec has this to say about the PLANE_WM enable bit: |
| 4515 | * "All the watermarks at this level for all enabled |
| 4516 | * planes must be enabled before the level will be used." |
| 4517 | * So this is actually safe to do. |
| 4518 | */ |
| 4519 | if (wm->wm[level].min_ddb_alloc > total[plane_id] || |
| 4520 | wm->uv_wm[level].min_ddb_alloc > uv_total[plane_id]) |
| 4521 | memset(&wm->wm[level], 0, sizeof(wm->wm[level])); |
Ville Syrjälä | 290248c | 2019-02-13 18:54:24 +0200 | [diff] [blame] | 4522 | |
Ville Syrjälä | c384afe | 2019-02-28 19:36:39 +0200 | [diff] [blame] | 4523 | /* |
Bob Paauwe | 39564ae | 2019-04-12 11:09:20 -0700 | [diff] [blame] | 4524 | * Wa_1408961008:icl, ehl |
Ville Syrjälä | c384afe | 2019-02-28 19:36:39 +0200 | [diff] [blame] | 4525 | * Underruns with WM1+ disabled |
| 4526 | */ |
Bob Paauwe | 39564ae | 2019-04-12 11:09:20 -0700 | [diff] [blame] | 4527 | if (IS_GEN(dev_priv, 11) && |
Ville Syrjälä | 290248c | 2019-02-13 18:54:24 +0200 | [diff] [blame] | 4528 | level == 1 && wm->wm[0].plane_en) { |
| 4529 | wm->wm[level].plane_res_b = wm->wm[0].plane_res_b; |
Ville Syrjälä | c384afe | 2019-02-28 19:36:39 +0200 | [diff] [blame] | 4530 | wm->wm[level].plane_res_l = wm->wm[0].plane_res_l; |
| 4531 | wm->wm[level].ignore_lines = wm->wm[0].ignore_lines; |
Ville Syrjälä | 290248c | 2019-02-13 18:54:24 +0200 | [diff] [blame] | 4532 | } |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4533 | } |
| 4534 | } |
| 4535 | |
| 4536 | /* |
| 4537 | * Go back and disable the transition watermark if it turns out we |
| 4538 | * don't have enough DDB blocks for it. |
| 4539 | */ |
| 4540 | for_each_plane_id_on_crtc(intel_crtc, plane_id) { |
Ville Syrjälä | 5e6037c | 2019-03-12 22:58:42 +0200 | [diff] [blame] | 4541 | struct skl_plane_wm *wm = |
| 4542 | &cstate->wm.skl.optimal.planes[plane_id]; |
| 4543 | |
Ville Syrjälä | b19c9bc | 2018-12-21 19:14:31 +0200 | [diff] [blame] | 4544 | if (wm->trans_wm.plane_res_b >= total[plane_id]) |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4545 | memset(&wm->trans_wm, 0, sizeof(wm->trans_wm)); |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 4546 | } |
| 4547 | |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 4548 | return 0; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 4549 | } |
| 4550 | |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4551 | /* |
| 4552 | * The max latency should be 257 (max the punit can code is 255 and we add 2us |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 4553 | * for the read latency) and cpp should always be <= 8, so that |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4554 | * should allow pixel_rate up to ~2 GHz which seems sufficient since max |
| 4555 | * 2xcdclk is 1350 MHz and the pixel rate should never exceed that. |
| 4556 | */ |
Paulo Zanoni | 6c64dd3 | 2017-08-11 16:38:25 -0700 | [diff] [blame] | 4557 | static uint_fixed_16_16_t |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 4558 | skl_wm_method1(const struct drm_i915_private *dev_priv, u32 pixel_rate, |
| 4559 | u8 cpp, u32 latency, u32 dbuf_block_size) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4560 | { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 4561 | u32 wm_intermediate_val; |
Mahesh Kumar | b95320b | 2016-12-01 21:19:37 +0530 | [diff] [blame] | 4562 | uint_fixed_16_16_t ret; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4563 | |
| 4564 | if (latency == 0) |
Mahesh Kumar | b95320b | 2016-12-01 21:19:37 +0530 | [diff] [blame] | 4565 | return FP_16_16_MAX; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4566 | |
Mahesh Kumar | b95320b | 2016-12-01 21:19:37 +0530 | [diff] [blame] | 4567 | wm_intermediate_val = latency * pixel_rate * cpp; |
Mahesh Kumar | df8ee19 | 2018-01-30 11:49:11 -0200 | [diff] [blame] | 4568 | ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size); |
Paulo Zanoni | 6c64dd3 | 2017-08-11 16:38:25 -0700 | [diff] [blame] | 4569 | |
| 4570 | if (INTEL_GEN(dev_priv) >= 10) |
| 4571 | ret = add_fixed16_u32(ret, 1); |
| 4572 | |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4573 | return ret; |
| 4574 | } |
| 4575 | |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 4576 | static uint_fixed_16_16_t |
| 4577 | skl_wm_method2(u32 pixel_rate, u32 pipe_htotal, u32 latency, |
| 4578 | uint_fixed_16_16_t plane_blocks_per_line) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4579 | { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 4580 | u32 wm_intermediate_val; |
Mahesh Kumar | b95320b | 2016-12-01 21:19:37 +0530 | [diff] [blame] | 4581 | uint_fixed_16_16_t ret; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4582 | |
| 4583 | if (latency == 0) |
Mahesh Kumar | b95320b | 2016-12-01 21:19:37 +0530 | [diff] [blame] | 4584 | return FP_16_16_MAX; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4585 | |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4586 | wm_intermediate_val = latency * pixel_rate; |
Mahesh Kumar | b95320b | 2016-12-01 21:19:37 +0530 | [diff] [blame] | 4587 | wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val, |
| 4588 | pipe_htotal * 1000); |
Kumar, Mahesh | eac2cb8 | 2017-07-05 20:01:46 +0530 | [diff] [blame] | 4589 | ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4590 | return ret; |
| 4591 | } |
| 4592 | |
Kumar, Mahesh | d555cb5 | 2017-05-17 17:28:29 +0530 | [diff] [blame] | 4593 | static uint_fixed_16_16_t |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4594 | intel_get_linetime_us(const struct intel_crtc_state *cstate) |
Kumar, Mahesh | d555cb5 | 2017-05-17 17:28:29 +0530 | [diff] [blame] | 4595 | { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 4596 | u32 pixel_rate; |
| 4597 | u32 crtc_htotal; |
Kumar, Mahesh | d555cb5 | 2017-05-17 17:28:29 +0530 | [diff] [blame] | 4598 | uint_fixed_16_16_t linetime_us; |
| 4599 | |
| 4600 | if (!cstate->base.active) |
Kumar, Mahesh | eac2cb8 | 2017-07-05 20:01:46 +0530 | [diff] [blame] | 4601 | return u32_to_fixed16(0); |
Kumar, Mahesh | d555cb5 | 2017-05-17 17:28:29 +0530 | [diff] [blame] | 4602 | |
| 4603 | pixel_rate = cstate->pixel_rate; |
| 4604 | |
| 4605 | if (WARN_ON(pixel_rate == 0)) |
Kumar, Mahesh | eac2cb8 | 2017-07-05 20:01:46 +0530 | [diff] [blame] | 4606 | return u32_to_fixed16(0); |
Kumar, Mahesh | d555cb5 | 2017-05-17 17:28:29 +0530 | [diff] [blame] | 4607 | |
| 4608 | crtc_htotal = cstate->base.adjusted_mode.crtc_htotal; |
Kumar, Mahesh | eac2cb8 | 2017-07-05 20:01:46 +0530 | [diff] [blame] | 4609 | linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate); |
Kumar, Mahesh | d555cb5 | 2017-05-17 17:28:29 +0530 | [diff] [blame] | 4610 | |
| 4611 | return linetime_us; |
| 4612 | } |
| 4613 | |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 4614 | static u32 |
Kumar, Mahesh | eb2fdcd | 2017-05-17 17:28:27 +0530 | [diff] [blame] | 4615 | skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate, |
| 4616 | const struct intel_plane_state *pstate) |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 4617 | { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 4618 | u64 adjusted_pixel_rate; |
Kumar, Mahesh | 7084b50 | 2017-05-17 17:28:23 +0530 | [diff] [blame] | 4619 | uint_fixed_16_16_t downscale_amount; |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 4620 | |
| 4621 | /* Shouldn't reach here on disabled planes... */ |
Ville Syrjälä | 93aa2a1 | 2017-03-14 17:10:50 +0200 | [diff] [blame] | 4622 | if (WARN_ON(!intel_wm_plane_visible(cstate, pstate))) |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 4623 | return 0; |
| 4624 | |
| 4625 | /* |
| 4626 | * Adjusted plane pixel rate is just the pipe's adjusted pixel rate |
| 4627 | * with additional adjustments for plane-specific scaling. |
| 4628 | */ |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 4629 | adjusted_pixel_rate = cstate->pixel_rate; |
Ville Syrjälä | 93aa2a1 | 2017-03-14 17:10:50 +0200 | [diff] [blame] | 4630 | downscale_amount = skl_plane_downscale_amount(cstate, pstate); |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 4631 | |
Kumar, Mahesh | 7084b50 | 2017-05-17 17:28:23 +0530 | [diff] [blame] | 4632 | return mul_round_up_u32_fixed16(adjusted_pixel_rate, |
| 4633 | downscale_amount); |
Kumar, Mahesh | 9c2f7a9 | 2016-05-16 15:52:00 -0700 | [diff] [blame] | 4634 | } |
| 4635 | |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 4636 | static int |
Ville Syrjälä | c92558a | 2019-03-12 22:58:38 +0200 | [diff] [blame] | 4637 | skl_compute_wm_params(const struct intel_crtc_state *crtc_state, |
| 4638 | int width, const struct drm_format_info *format, |
| 4639 | u64 modifier, unsigned int rotation, |
| 4640 | u32 plane_pixel_rate, struct skl_wm_params *wp, |
| 4641 | int color_plane) |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 4642 | { |
Ville Syrjälä | c92558a | 2019-03-12 22:58:38 +0200 | [diff] [blame] | 4643 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
| 4644 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 4645 | u32 interm_pbpl; |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 4646 | |
Juha-Pekka Heikkila | df7d415 | 2019-03-04 17:26:31 +0530 | [diff] [blame] | 4647 | /* only planar format has two planes */ |
Ville Syrjälä | c92558a | 2019-03-12 22:58:38 +0200 | [diff] [blame] | 4648 | if (color_plane == 1 && !is_planar_yuv_format(format->format)) { |
Juha-Pekka Heikkila | df7d415 | 2019-03-04 17:26:31 +0530 | [diff] [blame] | 4649 | DRM_DEBUG_KMS("Non planar format have single plane\n"); |
Mahesh Kumar | 942aa2d | 2018-04-09 09:11:04 +0530 | [diff] [blame] | 4650 | return -EINVAL; |
| 4651 | } |
| 4652 | |
Ville Syrjälä | c92558a | 2019-03-12 22:58:38 +0200 | [diff] [blame] | 4653 | wp->y_tiled = modifier == I915_FORMAT_MOD_Y_TILED || |
| 4654 | modifier == I915_FORMAT_MOD_Yf_TILED || |
| 4655 | modifier == I915_FORMAT_MOD_Y_TILED_CCS || |
| 4656 | modifier == I915_FORMAT_MOD_Yf_TILED_CCS; |
| 4657 | wp->x_tiled = modifier == I915_FORMAT_MOD_X_TILED; |
| 4658 | wp->rc_surface = modifier == I915_FORMAT_MOD_Y_TILED_CCS || |
| 4659 | modifier == I915_FORMAT_MOD_Yf_TILED_CCS; |
| 4660 | wp->is_planar = is_planar_yuv_format(format->format); |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 4661 | |
Ville Syrjälä | c92558a | 2019-03-12 22:58:38 +0200 | [diff] [blame] | 4662 | wp->width = width; |
Ville Syrjälä | 45bee43 | 2018-11-14 23:07:28 +0200 | [diff] [blame] | 4663 | if (color_plane == 1 && wp->is_planar) |
Mahesh Kumar | 942aa2d | 2018-04-09 09:11:04 +0530 | [diff] [blame] | 4664 | wp->width /= 2; |
| 4665 | |
Ville Syrjälä | c92558a | 2019-03-12 22:58:38 +0200 | [diff] [blame] | 4666 | wp->cpp = format->cpp[color_plane]; |
| 4667 | wp->plane_pixel_rate = plane_pixel_rate; |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 4668 | |
Mahesh Kumar | df8ee19 | 2018-01-30 11:49:11 -0200 | [diff] [blame] | 4669 | if (INTEL_GEN(dev_priv) >= 11 && |
Ville Syrjälä | c92558a | 2019-03-12 22:58:38 +0200 | [diff] [blame] | 4670 | modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 1) |
Mahesh Kumar | df8ee19 | 2018-01-30 11:49:11 -0200 | [diff] [blame] | 4671 | wp->dbuf_block_size = 256; |
| 4672 | else |
| 4673 | wp->dbuf_block_size = 512; |
| 4674 | |
Ville Syrjälä | c92558a | 2019-03-12 22:58:38 +0200 | [diff] [blame] | 4675 | if (drm_rotation_90_or_270(rotation)) { |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 4676 | switch (wp->cpp) { |
| 4677 | case 1: |
| 4678 | wp->y_min_scanlines = 16; |
| 4679 | break; |
| 4680 | case 2: |
| 4681 | wp->y_min_scanlines = 8; |
| 4682 | break; |
| 4683 | case 4: |
| 4684 | wp->y_min_scanlines = 4; |
| 4685 | break; |
| 4686 | default: |
| 4687 | MISSING_CASE(wp->cpp); |
| 4688 | return -EINVAL; |
| 4689 | } |
| 4690 | } else { |
| 4691 | wp->y_min_scanlines = 4; |
| 4692 | } |
| 4693 | |
Ville Syrjälä | 60e983f | 2018-12-21 19:14:33 +0200 | [diff] [blame] | 4694 | if (skl_needs_memory_bw_wa(dev_priv)) |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 4695 | wp->y_min_scanlines *= 2; |
| 4696 | |
| 4697 | wp->plane_bytes_per_line = wp->width * wp->cpp; |
| 4698 | if (wp->y_tiled) { |
| 4699 | interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line * |
Mahesh Kumar | df8ee19 | 2018-01-30 11:49:11 -0200 | [diff] [blame] | 4700 | wp->y_min_scanlines, |
| 4701 | wp->dbuf_block_size); |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 4702 | |
| 4703 | if (INTEL_GEN(dev_priv) >= 10) |
| 4704 | interm_pbpl++; |
| 4705 | |
| 4706 | wp->plane_blocks_per_line = div_fixed16(interm_pbpl, |
| 4707 | wp->y_min_scanlines); |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 4708 | } else if (wp->x_tiled && IS_GEN(dev_priv, 9)) { |
Mahesh Kumar | df8ee19 | 2018-01-30 11:49:11 -0200 | [diff] [blame] | 4709 | interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line, |
| 4710 | wp->dbuf_block_size); |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 4711 | wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl); |
| 4712 | } else { |
Mahesh Kumar | df8ee19 | 2018-01-30 11:49:11 -0200 | [diff] [blame] | 4713 | interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line, |
| 4714 | wp->dbuf_block_size) + 1; |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 4715 | wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl); |
| 4716 | } |
| 4717 | |
| 4718 | wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines, |
| 4719 | wp->plane_blocks_per_line); |
Ville Syrjälä | c92558a | 2019-03-12 22:58:38 +0200 | [diff] [blame] | 4720 | |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 4721 | wp->linetime_us = fixed16_to_u32_round_up( |
Ville Syrjälä | c92558a | 2019-03-12 22:58:38 +0200 | [diff] [blame] | 4722 | intel_get_linetime_us(crtc_state)); |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 4723 | |
| 4724 | return 0; |
| 4725 | } |
| 4726 | |
Ville Syrjälä | c92558a | 2019-03-12 22:58:38 +0200 | [diff] [blame] | 4727 | static int |
| 4728 | skl_compute_plane_wm_params(const struct intel_crtc_state *crtc_state, |
| 4729 | const struct intel_plane_state *plane_state, |
| 4730 | struct skl_wm_params *wp, int color_plane) |
| 4731 | { |
| 4732 | struct intel_plane *plane = to_intel_plane(plane_state->base.plane); |
| 4733 | const struct drm_framebuffer *fb = plane_state->base.fb; |
| 4734 | int width; |
| 4735 | |
| 4736 | if (plane->id == PLANE_CURSOR) { |
| 4737 | width = plane_state->base.crtc_w; |
| 4738 | } else { |
| 4739 | /* |
| 4740 | * Src coordinates are already rotated by 270 degrees for |
| 4741 | * the 90/270 degree plane rotation cases (to match the |
| 4742 | * GTT mapping), hence no need to account for rotation here. |
| 4743 | */ |
| 4744 | width = drm_rect_width(&plane_state->base.src) >> 16; |
| 4745 | } |
| 4746 | |
| 4747 | return skl_compute_wm_params(crtc_state, width, |
| 4748 | fb->format, fb->modifier, |
| 4749 | plane_state->base.rotation, |
| 4750 | skl_adjusted_plane_pixel_rate(crtc_state, plane_state), |
| 4751 | wp, color_plane); |
| 4752 | } |
| 4753 | |
Ville Syrjälä | b52c273 | 2018-12-21 19:14:28 +0200 | [diff] [blame] | 4754 | static bool skl_wm_has_lines(struct drm_i915_private *dev_priv, int level) |
| 4755 | { |
| 4756 | if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) |
| 4757 | return true; |
| 4758 | |
| 4759 | /* The number of lines are ignored for the level 0 watermark. */ |
| 4760 | return level > 0; |
| 4761 | } |
| 4762 | |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4763 | static void skl_compute_plane_wm(const struct intel_crtc_state *cstate, |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4764 | int level, |
| 4765 | const struct skl_wm_params *wp, |
| 4766 | const struct skl_wm_level *result_prev, |
| 4767 | struct skl_wm_level *result /* out */) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4768 | { |
Ville Syrjälä | 67155a6 | 2019-03-12 22:58:37 +0200 | [diff] [blame] | 4769 | struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev); |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 4770 | u32 latency = dev_priv->wm.skl_latency[level]; |
Mahesh Kumar | b95320b | 2016-12-01 21:19:37 +0530 | [diff] [blame] | 4771 | uint_fixed_16_16_t method1, method2; |
Mahesh Kumar | b95320b | 2016-12-01 21:19:37 +0530 | [diff] [blame] | 4772 | uint_fixed_16_16_t selected_result; |
Ville Syrjälä | 961d95e | 2018-12-21 19:14:32 +0200 | [diff] [blame] | 4773 | u32 res_blocks, res_lines, min_ddb_alloc = 0; |
Ville Syrjälä | ce110ec | 2018-11-14 23:07:21 +0200 | [diff] [blame] | 4774 | |
Ville Syrjälä | 0aded17 | 2019-02-05 17:50:53 +0200 | [diff] [blame] | 4775 | if (latency == 0) { |
| 4776 | /* reject it */ |
| 4777 | result->min_ddb_alloc = U16_MAX; |
Ville Syrjälä | 692927f | 2018-12-21 19:14:29 +0200 | [diff] [blame] | 4778 | return; |
Ville Syrjälä | 0aded17 | 2019-02-05 17:50:53 +0200 | [diff] [blame] | 4779 | } |
Ville Syrjälä | 692927f | 2018-12-21 19:14:29 +0200 | [diff] [blame] | 4780 | |
Rodrigo Vivi | 82525c1 | 2017-06-08 08:50:00 -0700 | [diff] [blame] | 4781 | /* Display WA #1141: kbl,cfl */ |
Kumar, Mahesh | d86ba62 | 2017-08-17 19:15:26 +0530 | [diff] [blame] | 4782 | if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) || |
| 4783 | IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0)) && |
Rodrigo Vivi | 82525c1 | 2017-06-08 08:50:00 -0700 | [diff] [blame] | 4784 | dev_priv->ipc_enabled) |
Mahesh Kumar | 4b7b233 | 2016-12-01 21:19:35 +0530 | [diff] [blame] | 4785 | latency += 4; |
| 4786 | |
Ville Syrjälä | 60e983f | 2018-12-21 19:14:33 +0200 | [diff] [blame] | 4787 | if (skl_needs_memory_bw_wa(dev_priv) && wp->x_tiled) |
Paulo Zanoni | ee3d532 | 2016-10-11 15:25:38 -0300 | [diff] [blame] | 4788 | latency += 15; |
| 4789 | |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 4790 | method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate, |
Mahesh Kumar | df8ee19 | 2018-01-30 11:49:11 -0200 | [diff] [blame] | 4791 | wp->cpp, latency, wp->dbuf_block_size); |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 4792 | method2 = skl_wm_method2(wp->plane_pixel_rate, |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 4793 | cstate->base.adjusted_mode.crtc_htotal, |
Paulo Zanoni | 1186fa8 | 2016-09-22 18:00:31 -0300 | [diff] [blame] | 4794 | latency, |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 4795 | wp->plane_blocks_per_line); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4796 | |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 4797 | if (wp->y_tiled) { |
| 4798 | selected_result = max_fixed16(method2, wp->y_tile_minimum); |
Tvrtko Ursulin | 0fda656 | 2015-02-27 15:12:35 +0000 | [diff] [blame] | 4799 | } else { |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 4800 | if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal / |
Mahesh Kumar | df8ee19 | 2018-01-30 11:49:11 -0200 | [diff] [blame] | 4801 | wp->dbuf_block_size < 1) && |
Paulo Zanoni | 077b582 | 2018-10-04 16:15:57 -0700 | [diff] [blame] | 4802 | (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) { |
Paulo Zanoni | f1db3ea | 2016-09-22 18:00:34 -0300 | [diff] [blame] | 4803 | selected_result = method2; |
Paulo Zanoni | 077b582 | 2018-10-04 16:15:57 -0700 | [diff] [blame] | 4804 | } else if (latency >= wp->linetime_us) { |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 4805 | if (IS_GEN(dev_priv, 9) && |
Paulo Zanoni | 077b582 | 2018-10-04 16:15:57 -0700 | [diff] [blame] | 4806 | !IS_GEMINILAKE(dev_priv)) |
| 4807 | selected_result = min_fixed16(method1, method2); |
| 4808 | else |
| 4809 | selected_result = method2; |
| 4810 | } else { |
Tvrtko Ursulin | 0fda656 | 2015-02-27 15:12:35 +0000 | [diff] [blame] | 4811 | selected_result = method1; |
Paulo Zanoni | 077b582 | 2018-10-04 16:15:57 -0700 | [diff] [blame] | 4812 | } |
Tvrtko Ursulin | 0fda656 | 2015-02-27 15:12:35 +0000 | [diff] [blame] | 4813 | } |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4814 | |
Kumar, Mahesh | eac2cb8 | 2017-07-05 20:01:46 +0530 | [diff] [blame] | 4815 | res_blocks = fixed16_to_u32_round_up(selected_result) + 1; |
Kumar, Mahesh | d273ecc | 2017-05-17 17:28:22 +0530 | [diff] [blame] | 4816 | res_lines = div_round_up_fixed16(selected_result, |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 4817 | wp->plane_blocks_per_line); |
Damien Lespiau | e6d6617 | 2014-11-04 17:06:55 +0000 | [diff] [blame] | 4818 | |
Paulo Zanoni | a5b79d3 | 2018-11-13 17:24:32 -0800 | [diff] [blame] | 4819 | if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv)) { |
| 4820 | /* Display WA #1125: skl,bxt,kbl */ |
| 4821 | if (level == 0 && wp->rc_surface) |
| 4822 | res_blocks += |
| 4823 | fixed16_to_u32_round_up(wp->y_tile_minimum); |
Ville Syrjälä | 2e2adb0 | 2017-08-01 09:58:13 -0700 | [diff] [blame] | 4824 | |
Paulo Zanoni | a5b79d3 | 2018-11-13 17:24:32 -0800 | [diff] [blame] | 4825 | /* Display WA #1126: skl,bxt,kbl */ |
| 4826 | if (level >= 1 && level <= 7) { |
| 4827 | if (wp->y_tiled) { |
| 4828 | res_blocks += |
| 4829 | fixed16_to_u32_round_up(wp->y_tile_minimum); |
| 4830 | res_lines += wp->y_min_scanlines; |
| 4831 | } else { |
| 4832 | res_blocks++; |
| 4833 | } |
| 4834 | |
| 4835 | /* |
| 4836 | * Make sure result blocks for higher latency levels are |
| 4837 | * atleast as high as level below the current level. |
| 4838 | * Assumption in DDB algorithm optimization for special |
| 4839 | * cases. Also covers Display WA #1125 for RC. |
| 4840 | */ |
| 4841 | if (result_prev->plane_res_b > res_blocks) |
| 4842 | res_blocks = result_prev->plane_res_b; |
Paulo Zanoni | 75676ed | 2016-09-22 18:00:33 -0300 | [diff] [blame] | 4843 | } |
Tvrtko Ursulin | 0fda656 | 2015-02-27 15:12:35 +0000 | [diff] [blame] | 4844 | } |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 4845 | |
Ville Syrjälä | 961d95e | 2018-12-21 19:14:32 +0200 | [diff] [blame] | 4846 | if (INTEL_GEN(dev_priv) >= 11) { |
| 4847 | if (wp->y_tiled) { |
| 4848 | int extra_lines; |
| 4849 | |
| 4850 | if (res_lines % wp->y_min_scanlines == 0) |
| 4851 | extra_lines = wp->y_min_scanlines; |
| 4852 | else |
| 4853 | extra_lines = wp->y_min_scanlines * 2 - |
| 4854 | res_lines % wp->y_min_scanlines; |
| 4855 | |
| 4856 | min_ddb_alloc = mul_round_up_u32_fixed16(res_lines + extra_lines, |
| 4857 | wp->plane_blocks_per_line); |
| 4858 | } else { |
| 4859 | min_ddb_alloc = res_blocks + |
| 4860 | DIV_ROUND_UP(res_blocks, 10); |
| 4861 | } |
| 4862 | } |
| 4863 | |
Ville Syrjälä | b52c273 | 2018-12-21 19:14:28 +0200 | [diff] [blame] | 4864 | if (!skl_wm_has_lines(dev_priv, level)) |
| 4865 | res_lines = 0; |
| 4866 | |
Ville Syrjälä | 0aded17 | 2019-02-05 17:50:53 +0200 | [diff] [blame] | 4867 | if (res_lines > 31) { |
| 4868 | /* reject it */ |
| 4869 | result->min_ddb_alloc = U16_MAX; |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4870 | return; |
Ville Syrjälä | 0aded17 | 2019-02-05 17:50:53 +0200 | [diff] [blame] | 4871 | } |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4872 | |
| 4873 | /* |
| 4874 | * If res_lines is valid, assume we can use this watermark level |
| 4875 | * for now. We'll come back and disable it after we calculate the |
| 4876 | * DDB allocation if it turns out we don't actually have enough |
| 4877 | * blocks to satisfy it. |
| 4878 | */ |
Mahesh Kumar | 62027b7 | 2018-04-09 09:11:05 +0530 | [diff] [blame] | 4879 | result->plane_res_b = res_blocks; |
| 4880 | result->plane_res_l = res_lines; |
Ville Syrjälä | 961d95e | 2018-12-21 19:14:32 +0200 | [diff] [blame] | 4881 | /* Bspec says: value >= plane ddb allocation -> invalid, hence the +1 here */ |
| 4882 | result->min_ddb_alloc = max(min_ddb_alloc, res_blocks) + 1; |
Mahesh Kumar | 62027b7 | 2018-04-09 09:11:05 +0530 | [diff] [blame] | 4883 | result->plane_en = true; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4884 | } |
| 4885 | |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4886 | static void |
Ville Syrjälä | 51de9c6 | 2018-11-14 23:07:25 +0200 | [diff] [blame] | 4887 | skl_compute_wm_levels(const struct intel_crtc_state *cstate, |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 4888 | const struct skl_wm_params *wm_params, |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4889 | struct skl_wm_level *levels) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4890 | { |
Ville Syrjälä | 67155a6 | 2019-03-12 22:58:37 +0200 | [diff] [blame] | 4891 | struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev); |
Kumar, Mahesh | d2f5e36 | 2017-05-17 17:28:28 +0530 | [diff] [blame] | 4892 | int level, max_level = ilk_wm_max_level(dev_priv); |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4893 | struct skl_wm_level *result_prev = &levels[0]; |
Lyude | a62163e | 2016-10-04 14:28:20 -0400 | [diff] [blame] | 4894 | |
Kumar, Mahesh | d2f5e36 | 2017-05-17 17:28:28 +0530 | [diff] [blame] | 4895 | for (level = 0; level <= max_level; level++) { |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4896 | struct skl_wm_level *result = &levels[level]; |
Kumar, Mahesh | d2f5e36 | 2017-05-17 17:28:28 +0530 | [diff] [blame] | 4897 | |
Ville Syrjälä | 67155a6 | 2019-03-12 22:58:37 +0200 | [diff] [blame] | 4898 | skl_compute_plane_wm(cstate, level, wm_params, |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4899 | result_prev, result); |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4900 | |
| 4901 | result_prev = result; |
Kumar, Mahesh | d2f5e36 | 2017-05-17 17:28:28 +0530 | [diff] [blame] | 4902 | } |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 4903 | } |
| 4904 | |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 4905 | static u32 |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4906 | skl_compute_linetime_wm(const struct intel_crtc_state *cstate) |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 4907 | { |
Mahesh Kumar | a3a8986 | 2016-12-01 21:19:34 +0530 | [diff] [blame] | 4908 | struct drm_atomic_state *state = cstate->base.state; |
| 4909 | struct drm_i915_private *dev_priv = to_i915(state->dev); |
Kumar, Mahesh | d555cb5 | 2017-05-17 17:28:29 +0530 | [diff] [blame] | 4910 | uint_fixed_16_16_t linetime_us; |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 4911 | u32 linetime_wm; |
Paulo Zanoni | 30d1b5f | 2016-10-07 17:28:58 -0300 | [diff] [blame] | 4912 | |
Kumar, Mahesh | d555cb5 | 2017-05-17 17:28:29 +0530 | [diff] [blame] | 4913 | linetime_us = intel_get_linetime_us(cstate); |
Kumar, Mahesh | eac2cb8 | 2017-07-05 20:01:46 +0530 | [diff] [blame] | 4914 | linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us)); |
Mahesh Kumar | a3a8986 | 2016-12-01 21:19:34 +0530 | [diff] [blame] | 4915 | |
Ville Syrjälä | 717671c | 2018-12-21 19:14:36 +0200 | [diff] [blame] | 4916 | /* Display WA #1135: BXT:ALL GLK:ALL */ |
| 4917 | if (IS_GEN9_LP(dev_priv) && dev_priv->ipc_enabled) |
Kumar, Mahesh | 446e850 | 2017-08-17 19:15:25 +0530 | [diff] [blame] | 4918 | linetime_wm /= 2; |
Mahesh Kumar | a3a8986 | 2016-12-01 21:19:34 +0530 | [diff] [blame] | 4919 | |
| 4920 | return linetime_wm; |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 4921 | } |
| 4922 | |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4923 | static void skl_compute_transition_wm(const struct intel_crtc_state *cstate, |
Ville Syrjälä | 6a3c910b | 2018-11-14 23:07:23 +0200 | [diff] [blame] | 4924 | const struct skl_wm_params *wp, |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4925 | struct skl_plane_wm *wm) |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 4926 | { |
Kumar, Mahesh | ca47667 | 2017-08-17 19:15:24 +0530 | [diff] [blame] | 4927 | struct drm_device *dev = cstate->base.crtc->dev; |
| 4928 | const struct drm_i915_private *dev_priv = to_i915(dev); |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 4929 | u16 trans_min, trans_y_tile_min; |
| 4930 | const u16 trans_amount = 10; /* This is configurable amount */ |
| 4931 | u16 wm0_sel_res_b, trans_offset_b, res_blocks; |
Damien Lespiau | 9414f56 | 2014-11-04 17:06:58 +0000 | [diff] [blame] | 4932 | |
Kumar, Mahesh | ca47667 | 2017-08-17 19:15:24 +0530 | [diff] [blame] | 4933 | /* Transition WM are not recommended by HW team for GEN9 */ |
| 4934 | if (INTEL_GEN(dev_priv) <= 9) |
Ville Syrjälä | 14a4306 | 2018-11-14 23:07:22 +0200 | [diff] [blame] | 4935 | return; |
Kumar, Mahesh | ca47667 | 2017-08-17 19:15:24 +0530 | [diff] [blame] | 4936 | |
| 4937 | /* Transition WM don't make any sense if ipc is disabled */ |
| 4938 | if (!dev_priv->ipc_enabled) |
Ville Syrjälä | 14a4306 | 2018-11-14 23:07:22 +0200 | [diff] [blame] | 4939 | return; |
Kumar, Mahesh | ca47667 | 2017-08-17 19:15:24 +0530 | [diff] [blame] | 4940 | |
Paulo Zanoni | 91961a8 | 2018-10-04 16:15:56 -0700 | [diff] [blame] | 4941 | trans_min = 14; |
| 4942 | if (INTEL_GEN(dev_priv) >= 11) |
Kumar, Mahesh | ca47667 | 2017-08-17 19:15:24 +0530 | [diff] [blame] | 4943 | trans_min = 4; |
| 4944 | |
| 4945 | trans_offset_b = trans_min + trans_amount; |
| 4946 | |
Paulo Zanoni | cbacc79 | 2018-10-04 16:15:58 -0700 | [diff] [blame] | 4947 | /* |
| 4948 | * The spec asks for Selected Result Blocks for wm0 (the real value), |
| 4949 | * not Result Blocks (the integer value). Pay attention to the capital |
| 4950 | * letters. The value wm_l0->plane_res_b is actually Result Blocks, but |
| 4951 | * since Result Blocks is the ceiling of Selected Result Blocks plus 1, |
| 4952 | * and since we later will have to get the ceiling of the sum in the |
| 4953 | * transition watermarks calculation, we can just pretend Selected |
| 4954 | * Result Blocks is Result Blocks minus 1 and it should work for the |
| 4955 | * current platforms. |
| 4956 | */ |
Ville Syrjälä | 6a3c910b | 2018-11-14 23:07:23 +0200 | [diff] [blame] | 4957 | wm0_sel_res_b = wm->wm[0].plane_res_b - 1; |
Paulo Zanoni | cbacc79 | 2018-10-04 16:15:58 -0700 | [diff] [blame] | 4958 | |
Kumar, Mahesh | ca47667 | 2017-08-17 19:15:24 +0530 | [diff] [blame] | 4959 | if (wp->y_tiled) { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 4960 | trans_y_tile_min = |
| 4961 | (u16)mul_round_up_u32_fixed16(2, wp->y_tile_minimum); |
Paulo Zanoni | cbacc79 | 2018-10-04 16:15:58 -0700 | [diff] [blame] | 4962 | res_blocks = max(wm0_sel_res_b, trans_y_tile_min) + |
Kumar, Mahesh | ca47667 | 2017-08-17 19:15:24 +0530 | [diff] [blame] | 4963 | trans_offset_b; |
| 4964 | } else { |
Paulo Zanoni | cbacc79 | 2018-10-04 16:15:58 -0700 | [diff] [blame] | 4965 | res_blocks = wm0_sel_res_b + trans_offset_b; |
Kumar, Mahesh | ca47667 | 2017-08-17 19:15:24 +0530 | [diff] [blame] | 4966 | |
| 4967 | /* WA BUG:1938466 add one block for non y-tile planes */ |
| 4968 | if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0)) |
| 4969 | res_blocks += 1; |
| 4970 | |
| 4971 | } |
| 4972 | |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4973 | /* |
| 4974 | * Just assume we can enable the transition watermark. After |
| 4975 | * computing the DDB we'll come back and disable it if that |
| 4976 | * assumption turns out to be false. |
| 4977 | */ |
| 4978 | wm->trans_wm.plane_res_b = res_blocks + 1; |
| 4979 | wm->trans_wm.plane_en = true; |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 4980 | } |
| 4981 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 4982 | static int skl_build_plane_wm_single(struct intel_crtc_state *crtc_state, |
Ville Syrjälä | 8315847 | 2018-11-27 18:57:26 +0200 | [diff] [blame] | 4983 | const struct intel_plane_state *plane_state, |
| 4984 | enum plane_id plane_id, int color_plane) |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4985 | { |
Ville Syrjälä | 8315847 | 2018-11-27 18:57:26 +0200 | [diff] [blame] | 4986 | struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id]; |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4987 | struct skl_wm_params wm_params; |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4988 | int ret; |
| 4989 | |
Ville Syrjälä | 51de9c6 | 2018-11-14 23:07:25 +0200 | [diff] [blame] | 4990 | ret = skl_compute_plane_wm_params(crtc_state, plane_state, |
Ville Syrjälä | 8315847 | 2018-11-27 18:57:26 +0200 | [diff] [blame] | 4991 | &wm_params, color_plane); |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4992 | if (ret) |
| 4993 | return ret; |
| 4994 | |
Ville Syrjälä | 67155a6 | 2019-03-12 22:58:37 +0200 | [diff] [blame] | 4995 | skl_compute_wm_levels(crtc_state, &wm_params, wm->wm); |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 4996 | skl_compute_transition_wm(crtc_state, &wm_params, wm); |
Ville Syrjälä | 8315847 | 2018-11-27 18:57:26 +0200 | [diff] [blame] | 4997 | |
| 4998 | return 0; |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 4999 | } |
| 5000 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5001 | static int skl_build_plane_wm_uv(struct intel_crtc_state *crtc_state, |
Ville Syrjälä | 8315847 | 2018-11-27 18:57:26 +0200 | [diff] [blame] | 5002 | const struct intel_plane_state *plane_state, |
| 5003 | enum plane_id plane_id) |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 5004 | { |
Ville Syrjälä | 8315847 | 2018-11-27 18:57:26 +0200 | [diff] [blame] | 5005 | struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id]; |
| 5006 | struct skl_wm_params wm_params; |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 5007 | int ret; |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 5008 | |
Ville Syrjälä | 8315847 | 2018-11-27 18:57:26 +0200 | [diff] [blame] | 5009 | wm->is_planar = true; |
| 5010 | |
| 5011 | /* uv plane watermarks must also be validated for NV12/Planar */ |
Ville Syrjälä | 51de9c6 | 2018-11-14 23:07:25 +0200 | [diff] [blame] | 5012 | ret = skl_compute_plane_wm_params(crtc_state, plane_state, |
Ville Syrjälä | 8315847 | 2018-11-27 18:57:26 +0200 | [diff] [blame] | 5013 | &wm_params, 1); |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 5014 | if (ret) |
| 5015 | return ret; |
| 5016 | |
Ville Syrjälä | 67155a6 | 2019-03-12 22:58:37 +0200 | [diff] [blame] | 5017 | skl_compute_wm_levels(crtc_state, &wm_params, wm->uv_wm); |
Ville Syrjälä | 8315847 | 2018-11-27 18:57:26 +0200 | [diff] [blame] | 5018 | |
| 5019 | return 0; |
| 5020 | } |
| 5021 | |
Ville Syrjälä | 96cb7cd | 2019-03-12 22:58:43 +0200 | [diff] [blame] | 5022 | static int skl_build_plane_wm(struct intel_crtc_state *crtc_state, |
Ville Syrjälä | 8315847 | 2018-11-27 18:57:26 +0200 | [diff] [blame] | 5023 | const struct intel_plane_state *plane_state) |
| 5024 | { |
| 5025 | struct intel_plane *plane = to_intel_plane(plane_state->base.plane); |
| 5026 | const struct drm_framebuffer *fb = plane_state->base.fb; |
| 5027 | enum plane_id plane_id = plane->id; |
| 5028 | int ret; |
| 5029 | |
| 5030 | if (!intel_wm_plane_visible(crtc_state, plane_state)) |
| 5031 | return 0; |
| 5032 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5033 | ret = skl_build_plane_wm_single(crtc_state, plane_state, |
Ville Syrjälä | 8315847 | 2018-11-27 18:57:26 +0200 | [diff] [blame] | 5034 | plane_id, 0); |
| 5035 | if (ret) |
| 5036 | return ret; |
| 5037 | |
| 5038 | if (fb->format->is_yuv && fb->format->num_planes > 1) { |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5039 | ret = skl_build_plane_wm_uv(crtc_state, plane_state, |
Ville Syrjälä | 8315847 | 2018-11-27 18:57:26 +0200 | [diff] [blame] | 5040 | plane_id); |
| 5041 | if (ret) |
| 5042 | return ret; |
| 5043 | } |
| 5044 | |
| 5045 | return 0; |
| 5046 | } |
| 5047 | |
Ville Syrjälä | 96cb7cd | 2019-03-12 22:58:43 +0200 | [diff] [blame] | 5048 | static int icl_build_plane_wm(struct intel_crtc_state *crtc_state, |
Ville Syrjälä | 8315847 | 2018-11-27 18:57:26 +0200 | [diff] [blame] | 5049 | const struct intel_plane_state *plane_state) |
| 5050 | { |
| 5051 | enum plane_id plane_id = to_intel_plane(plane_state->base.plane)->id; |
| 5052 | int ret; |
| 5053 | |
| 5054 | /* Watermarks calculated in master */ |
| 5055 | if (plane_state->slave) |
| 5056 | return 0; |
| 5057 | |
| 5058 | if (plane_state->linked_plane) { |
| 5059 | const struct drm_framebuffer *fb = plane_state->base.fb; |
| 5060 | enum plane_id y_plane_id = plane_state->linked_plane->id; |
| 5061 | |
| 5062 | WARN_ON(!intel_wm_plane_visible(crtc_state, plane_state)); |
| 5063 | WARN_ON(!fb->format->is_yuv || |
| 5064 | fb->format->num_planes == 1); |
| 5065 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5066 | ret = skl_build_plane_wm_single(crtc_state, plane_state, |
Ville Syrjälä | 8315847 | 2018-11-27 18:57:26 +0200 | [diff] [blame] | 5067 | y_plane_id, 0); |
| 5068 | if (ret) |
| 5069 | return ret; |
| 5070 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5071 | ret = skl_build_plane_wm_single(crtc_state, plane_state, |
Ville Syrjälä | 8315847 | 2018-11-27 18:57:26 +0200 | [diff] [blame] | 5072 | plane_id, 1); |
| 5073 | if (ret) |
| 5074 | return ret; |
| 5075 | } else if (intel_wm_plane_visible(crtc_state, plane_state)) { |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5076 | ret = skl_build_plane_wm_single(crtc_state, plane_state, |
Ville Syrjälä | 8315847 | 2018-11-27 18:57:26 +0200 | [diff] [blame] | 5077 | plane_id, 0); |
| 5078 | if (ret) |
| 5079 | return ret; |
| 5080 | } |
| 5081 | |
| 5082 | return 0; |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 5083 | } |
| 5084 | |
Ville Syrjälä | 96cb7cd | 2019-03-12 22:58:43 +0200 | [diff] [blame] | 5085 | static int skl_build_pipe_wm(struct intel_crtc_state *cstate) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 5086 | { |
Ville Syrjälä | 8315847 | 2018-11-27 18:57:26 +0200 | [diff] [blame] | 5087 | struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev); |
Ville Syrjälä | 96cb7cd | 2019-03-12 22:58:43 +0200 | [diff] [blame] | 5088 | struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal; |
Kumar, Mahesh | eb2fdcd | 2017-05-17 17:28:27 +0530 | [diff] [blame] | 5089 | struct drm_crtc_state *crtc_state = &cstate->base; |
Kumar, Mahesh | eb2fdcd | 2017-05-17 17:28:27 +0530 | [diff] [blame] | 5090 | struct drm_plane *plane; |
| 5091 | const struct drm_plane_state *pstate; |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 5092 | int ret; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 5093 | |
Lyude | a62163e | 2016-10-04 14:28:20 -0400 | [diff] [blame] | 5094 | /* |
| 5095 | * We'll only calculate watermarks for planes that are actually |
| 5096 | * enabled, so make sure all other planes are set as disabled. |
| 5097 | */ |
| 5098 | memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes)); |
| 5099 | |
Kumar, Mahesh | eb2fdcd | 2017-05-17 17:28:27 +0530 | [diff] [blame] | 5100 | drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) { |
| 5101 | const struct intel_plane_state *intel_pstate = |
| 5102 | to_intel_plane_state(pstate); |
Kumar, Mahesh | eb2fdcd | 2017-05-17 17:28:27 +0530 | [diff] [blame] | 5103 | |
Ville Syrjälä | 8315847 | 2018-11-27 18:57:26 +0200 | [diff] [blame] | 5104 | if (INTEL_GEN(dev_priv) >= 11) |
Ville Syrjälä | 96cb7cd | 2019-03-12 22:58:43 +0200 | [diff] [blame] | 5105 | ret = icl_build_plane_wm(cstate, intel_pstate); |
Maarten Lankhorst | b048a00 | 2018-10-18 13:51:30 +0200 | [diff] [blame] | 5106 | else |
Ville Syrjälä | 96cb7cd | 2019-03-12 22:58:43 +0200 | [diff] [blame] | 5107 | ret = skl_build_plane_wm(cstate, intel_pstate); |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 5108 | if (ret) |
| 5109 | return ret; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 5110 | } |
Mahesh Kumar | 942aa2d | 2018-04-09 09:11:04 +0530 | [diff] [blame] | 5111 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 5112 | pipe_wm->linetime = skl_compute_linetime_wm(cstate); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 5113 | |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 5114 | return 0; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 5115 | } |
| 5116 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5117 | static void skl_ddb_entry_write(struct drm_i915_private *dev_priv, |
| 5118 | i915_reg_t reg, |
Damien Lespiau | 16160e3 | 2014-11-04 17:06:53 +0000 | [diff] [blame] | 5119 | const struct skl_ddb_entry *entry) |
| 5120 | { |
| 5121 | if (entry->end) |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5122 | I915_WRITE_FW(reg, (entry->end - 1) << 16 | entry->start); |
Damien Lespiau | 16160e3 | 2014-11-04 17:06:53 +0000 | [diff] [blame] | 5123 | else |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5124 | I915_WRITE_FW(reg, 0); |
Damien Lespiau | 16160e3 | 2014-11-04 17:06:53 +0000 | [diff] [blame] | 5125 | } |
| 5126 | |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 5127 | static void skl_write_wm_level(struct drm_i915_private *dev_priv, |
| 5128 | i915_reg_t reg, |
| 5129 | const struct skl_wm_level *level) |
| 5130 | { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 5131 | u32 val = 0; |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 5132 | |
Ville Syrjälä | 2ed8e1f | 2019-02-13 18:54:23 +0200 | [diff] [blame] | 5133 | if (level->plane_en) |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 5134 | val |= PLANE_WM_EN; |
Ville Syrjälä | 2ed8e1f | 2019-02-13 18:54:23 +0200 | [diff] [blame] | 5135 | if (level->ignore_lines) |
| 5136 | val |= PLANE_WM_IGNORE_LINES; |
| 5137 | val |= level->plane_res_b; |
| 5138 | val |= level->plane_res_l << PLANE_WM_LINES_SHIFT; |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 5139 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5140 | I915_WRITE_FW(reg, val); |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 5141 | } |
| 5142 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5143 | void skl_write_plane_wm(struct intel_plane *plane, |
| 5144 | const struct intel_crtc_state *crtc_state) |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 5145 | { |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5146 | struct drm_i915_private *dev_priv = to_i915(plane->base.dev); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 5147 | int level, max_level = ilk_wm_max_level(dev_priv); |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5148 | enum plane_id plane_id = plane->id; |
| 5149 | enum pipe pipe = plane->pipe; |
| 5150 | const struct skl_plane_wm *wm = |
| 5151 | &crtc_state->wm.skl.optimal.planes[plane_id]; |
| 5152 | const struct skl_ddb_entry *ddb_y = |
| 5153 | &crtc_state->wm.skl.plane_ddb_y[plane_id]; |
| 5154 | const struct skl_ddb_entry *ddb_uv = |
| 5155 | &crtc_state->wm.skl.plane_ddb_uv[plane_id]; |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 5156 | |
| 5157 | for (level = 0; level <= max_level; level++) { |
Ville Syrjälä | d5cdfdf5 | 2016-11-22 18:01:58 +0200 | [diff] [blame] | 5158 | skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level), |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 5159 | &wm->wm[level]); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 5160 | } |
Ville Syrjälä | d5cdfdf5 | 2016-11-22 18:01:58 +0200 | [diff] [blame] | 5161 | skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id), |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 5162 | &wm->trans_wm); |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 5163 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5164 | if (INTEL_GEN(dev_priv) >= 11) { |
Mahesh Kumar | 234059d | 2018-01-30 11:49:13 -0200 | [diff] [blame] | 5165 | skl_ddb_entry_write(dev_priv, |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5166 | PLANE_BUF_CFG(pipe, plane_id), ddb_y); |
| 5167 | return; |
Mahesh Kumar | b879d58 | 2018-04-09 09:11:01 +0530 | [diff] [blame] | 5168 | } |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5169 | |
| 5170 | if (wm->is_planar) |
| 5171 | swap(ddb_y, ddb_uv); |
| 5172 | |
| 5173 | skl_ddb_entry_write(dev_priv, |
| 5174 | PLANE_BUF_CFG(pipe, plane_id), ddb_y); |
| 5175 | skl_ddb_entry_write(dev_priv, |
| 5176 | PLANE_NV12_BUF_CFG(pipe, plane_id), ddb_uv); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 5177 | } |
| 5178 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5179 | void skl_write_cursor_wm(struct intel_plane *plane, |
| 5180 | const struct intel_crtc_state *crtc_state) |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 5181 | { |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5182 | struct drm_i915_private *dev_priv = to_i915(plane->base.dev); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 5183 | int level, max_level = ilk_wm_max_level(dev_priv); |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5184 | enum plane_id plane_id = plane->id; |
| 5185 | enum pipe pipe = plane->pipe; |
| 5186 | const struct skl_plane_wm *wm = |
| 5187 | &crtc_state->wm.skl.optimal.planes[plane_id]; |
| 5188 | const struct skl_ddb_entry *ddb = |
| 5189 | &crtc_state->wm.skl.plane_ddb_y[plane_id]; |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 5190 | |
| 5191 | for (level = 0; level <= max_level; level++) { |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 5192 | skl_write_wm_level(dev_priv, CUR_WM(pipe, level), |
| 5193 | &wm->wm[level]); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 5194 | } |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 5195 | skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm); |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 5196 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5197 | skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe), ddb); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 5198 | } |
| 5199 | |
cpaul@redhat.com | 45ece23 | 2016-10-14 17:31:56 -0400 | [diff] [blame] | 5200 | bool skl_wm_level_equals(const struct skl_wm_level *l1, |
| 5201 | const struct skl_wm_level *l2) |
| 5202 | { |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5203 | return l1->plane_en == l2->plane_en && |
Ville Syrjälä | 2ed8e1f | 2019-02-13 18:54:23 +0200 | [diff] [blame] | 5204 | l1->ignore_lines == l2->ignore_lines && |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5205 | l1->plane_res_l == l2->plane_res_l && |
| 5206 | l1->plane_res_b == l2->plane_res_b; |
| 5207 | } |
cpaul@redhat.com | 45ece23 | 2016-10-14 17:31:56 -0400 | [diff] [blame] | 5208 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5209 | static bool skl_plane_wm_equals(struct drm_i915_private *dev_priv, |
| 5210 | const struct skl_plane_wm *wm1, |
| 5211 | const struct skl_plane_wm *wm2) |
| 5212 | { |
| 5213 | int level, max_level = ilk_wm_max_level(dev_priv); |
cpaul@redhat.com | 45ece23 | 2016-10-14 17:31:56 -0400 | [diff] [blame] | 5214 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5215 | for (level = 0; level <= max_level; level++) { |
| 5216 | if (!skl_wm_level_equals(&wm1->wm[level], &wm2->wm[level]) || |
| 5217 | !skl_wm_level_equals(&wm1->uv_wm[level], &wm2->uv_wm[level])) |
| 5218 | return false; |
| 5219 | } |
| 5220 | |
| 5221 | return skl_wm_level_equals(&wm1->trans_wm, &wm2->trans_wm); |
cpaul@redhat.com | 45ece23 | 2016-10-14 17:31:56 -0400 | [diff] [blame] | 5222 | } |
| 5223 | |
Ville Syrjälä | 961d95e | 2018-12-21 19:14:32 +0200 | [diff] [blame] | 5224 | static bool skl_pipe_wm_equals(struct intel_crtc *crtc, |
| 5225 | const struct skl_pipe_wm *wm1, |
| 5226 | const struct skl_pipe_wm *wm2) |
| 5227 | { |
| 5228 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 5229 | enum plane_id plane_id; |
| 5230 | |
| 5231 | for_each_plane_id_on_crtc(crtc, plane_id) { |
| 5232 | if (!skl_plane_wm_equals(dev_priv, |
| 5233 | &wm1->planes[plane_id], |
| 5234 | &wm2->planes[plane_id])) |
| 5235 | return false; |
| 5236 | } |
| 5237 | |
| 5238 | return wm1->linetime == wm2->linetime; |
| 5239 | } |
| 5240 | |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 5241 | static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a, |
| 5242 | const struct skl_ddb_entry *b) |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 5243 | { |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 5244 | return a->start < b->end && b->start < a->end; |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 5245 | } |
| 5246 | |
Ville Syrjälä | 53cc6880 | 2018-11-01 17:05:59 +0200 | [diff] [blame] | 5247 | bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb, |
Jani Nikula | 696173b | 2019-04-05 14:00:15 +0300 | [diff] [blame] | 5248 | const struct skl_ddb_entry *entries, |
Ville Syrjälä | 53cc6880 | 2018-11-01 17:05:59 +0200 | [diff] [blame] | 5249 | int num_entries, int ignore_idx) |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 5250 | { |
Ville Syrjälä | 53cc6880 | 2018-11-01 17:05:59 +0200 | [diff] [blame] | 5251 | int i; |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 5252 | |
Ville Syrjälä | 53cc6880 | 2018-11-01 17:05:59 +0200 | [diff] [blame] | 5253 | for (i = 0; i < num_entries; i++) { |
| 5254 | if (i != ignore_idx && |
| 5255 | skl_ddb_entries_overlap(ddb, &entries[i])) |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 5256 | return true; |
Mika Kahola | 2b68504 | 2017-10-10 13:17:03 +0300 | [diff] [blame] | 5257 | } |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 5258 | |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 5259 | return false; |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 5260 | } |
| 5261 | |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 5262 | static u32 |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5263 | pipes_modified(struct intel_atomic_state *state) |
Matt Roper | 9b61302 | 2016-06-27 16:42:44 -0700 | [diff] [blame] | 5264 | { |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5265 | struct intel_crtc *crtc; |
| 5266 | struct intel_crtc_state *cstate; |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 5267 | u32 i, ret = 0; |
Matt Roper | 9b61302 | 2016-06-27 16:42:44 -0700 | [diff] [blame] | 5268 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5269 | for_each_new_intel_crtc_in_state(state, crtc, cstate, i) |
| 5270 | ret |= drm_crtc_mask(&crtc->base); |
Matt Roper | 9b61302 | 2016-06-27 16:42:44 -0700 | [diff] [blame] | 5271 | |
| 5272 | return ret; |
| 5273 | } |
| 5274 | |
Jani Nikula | bb7791b | 2016-10-04 12:29:17 +0300 | [diff] [blame] | 5275 | static int |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5276 | skl_ddb_add_affected_planes(const struct intel_crtc_state *old_crtc_state, |
| 5277 | struct intel_crtc_state *new_crtc_state) |
Rodrigo Vivi | 9a30a26 | 2017-06-13 10:52:30 -0700 | [diff] [blame] | 5278 | { |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5279 | struct intel_atomic_state *state = to_intel_atomic_state(new_crtc_state->base.state); |
| 5280 | struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc); |
| 5281 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 5282 | struct intel_plane *plane; |
Rodrigo Vivi | 9a30a26 | 2017-06-13 10:52:30 -0700 | [diff] [blame] | 5283 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5284 | for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) { |
| 5285 | struct intel_plane_state *plane_state; |
| 5286 | enum plane_id plane_id = plane->id; |
Rodrigo Vivi | 9a30a26 | 2017-06-13 10:52:30 -0700 | [diff] [blame] | 5287 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5288 | if (skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_y[plane_id], |
| 5289 | &new_crtc_state->wm.skl.plane_ddb_y[plane_id]) && |
| 5290 | skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_uv[plane_id], |
| 5291 | &new_crtc_state->wm.skl.plane_ddb_uv[plane_id])) |
Rodrigo Vivi | 9a30a26 | 2017-06-13 10:52:30 -0700 | [diff] [blame] | 5292 | continue; |
| 5293 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5294 | plane_state = intel_atomic_get_plane_state(state, plane); |
Rodrigo Vivi | 9a30a26 | 2017-06-13 10:52:30 -0700 | [diff] [blame] | 5295 | if (IS_ERR(plane_state)) |
| 5296 | return PTR_ERR(plane_state); |
Maarten Lankhorst | 1ab554b | 2018-10-22 15:51:52 +0200 | [diff] [blame] | 5297 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5298 | new_crtc_state->update_planes |= BIT(plane_id); |
Rodrigo Vivi | 9a30a26 | 2017-06-13 10:52:30 -0700 | [diff] [blame] | 5299 | } |
| 5300 | |
| 5301 | return 0; |
| 5302 | } |
| 5303 | |
| 5304 | static int |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5305 | skl_compute_ddb(struct intel_atomic_state *state) |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 5306 | { |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5307 | const struct drm_i915_private *dev_priv = to_i915(state->base.dev); |
| 5308 | struct skl_ddb_allocation *ddb = &state->wm_results.ddb; |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5309 | struct intel_crtc_state *old_crtc_state; |
| 5310 | struct intel_crtc_state *new_crtc_state; |
Mahesh Kumar | e1f96a6 | 2018-04-09 09:11:08 +0530 | [diff] [blame] | 5311 | struct intel_crtc *crtc; |
Mahesh Kumar | e1f96a6 | 2018-04-09 09:11:08 +0530 | [diff] [blame] | 5312 | int ret, i; |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 5313 | |
Paulo Zanoni | 5a920b8 | 2016-10-04 14:37:32 -0300 | [diff] [blame] | 5314 | memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb)); |
| 5315 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5316 | for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state, |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5317 | new_crtc_state, i) { |
| 5318 | ret = skl_allocate_pipe_ddb(new_crtc_state, ddb); |
Rodrigo Vivi | 9a30a26 | 2017-06-13 10:52:30 -0700 | [diff] [blame] | 5319 | if (ret) |
| 5320 | return ret; |
| 5321 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5322 | ret = skl_ddb_add_affected_planes(old_crtc_state, |
| 5323 | new_crtc_state); |
Rodrigo Vivi | 9a30a26 | 2017-06-13 10:52:30 -0700 | [diff] [blame] | 5324 | if (ret) |
| 5325 | return ret; |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 5326 | } |
| 5327 | |
| 5328 | return 0; |
| 5329 | } |
| 5330 | |
Ville Syrjälä | ab98e94 | 2019-02-08 22:05:27 +0200 | [diff] [blame] | 5331 | static char enast(bool enable) |
| 5332 | { |
| 5333 | return enable ? '*' : ' '; |
| 5334 | } |
| 5335 | |
Matt Roper | 2722efb | 2016-08-17 15:55:55 -0400 | [diff] [blame] | 5336 | static void |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5337 | skl_print_wm_changes(struct intel_atomic_state *state) |
cpaul@redhat.com | 413fc53 | 2016-10-14 17:31:54 -0400 | [diff] [blame] | 5338 | { |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5339 | struct drm_i915_private *dev_priv = to_i915(state->base.dev); |
| 5340 | const struct intel_crtc_state *old_crtc_state; |
| 5341 | const struct intel_crtc_state *new_crtc_state; |
| 5342 | struct intel_plane *plane; |
| 5343 | struct intel_crtc *crtc; |
Maarten Lankhorst | 7570498 | 2016-11-01 12:04:10 +0100 | [diff] [blame] | 5344 | int i; |
cpaul@redhat.com | 413fc53 | 2016-10-14 17:31:54 -0400 | [diff] [blame] | 5345 | |
Ville Syrjälä | ab98e94 | 2019-02-08 22:05:27 +0200 | [diff] [blame] | 5346 | if ((drm_debug & DRM_UT_KMS) == 0) |
| 5347 | return; |
| 5348 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5349 | for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state, |
| 5350 | new_crtc_state, i) { |
Ville Syrjälä | ab98e94 | 2019-02-08 22:05:27 +0200 | [diff] [blame] | 5351 | const struct skl_pipe_wm *old_pipe_wm, *new_pipe_wm; |
| 5352 | |
| 5353 | old_pipe_wm = &old_crtc_state->wm.skl.optimal; |
| 5354 | new_pipe_wm = &new_crtc_state->wm.skl.optimal; |
| 5355 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5356 | for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) { |
| 5357 | enum plane_id plane_id = plane->id; |
cpaul@redhat.com | 413fc53 | 2016-10-14 17:31:54 -0400 | [diff] [blame] | 5358 | const struct skl_ddb_entry *old, *new; |
| 5359 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5360 | old = &old_crtc_state->wm.skl.plane_ddb_y[plane_id]; |
| 5361 | new = &new_crtc_state->wm.skl.plane_ddb_y[plane_id]; |
cpaul@redhat.com | 413fc53 | 2016-10-14 17:31:54 -0400 | [diff] [blame] | 5362 | |
cpaul@redhat.com | 413fc53 | 2016-10-14 17:31:54 -0400 | [diff] [blame] | 5363 | if (skl_ddb_entry_equal(old, new)) |
| 5364 | continue; |
| 5365 | |
Ville Syrjälä | ab98e94 | 2019-02-08 22:05:27 +0200 | [diff] [blame] | 5366 | DRM_DEBUG_KMS("[PLANE:%d:%s] ddb (%4d - %4d) -> (%4d - %4d), size %4d -> %4d\n", |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5367 | plane->base.base.id, plane->base.name, |
Ville Syrjälä | ab98e94 | 2019-02-08 22:05:27 +0200 | [diff] [blame] | 5368 | old->start, old->end, new->start, new->end, |
| 5369 | skl_ddb_entry_size(old), skl_ddb_entry_size(new)); |
| 5370 | } |
| 5371 | |
| 5372 | for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) { |
| 5373 | enum plane_id plane_id = plane->id; |
| 5374 | const struct skl_plane_wm *old_wm, *new_wm; |
| 5375 | |
| 5376 | old_wm = &old_pipe_wm->planes[plane_id]; |
| 5377 | new_wm = &new_pipe_wm->planes[plane_id]; |
| 5378 | |
| 5379 | if (skl_plane_wm_equals(dev_priv, old_wm, new_wm)) |
| 5380 | continue; |
| 5381 | |
| 5382 | DRM_DEBUG_KMS("[PLANE:%d:%s] level %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm" |
| 5383 | " -> %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm\n", |
| 5384 | plane->base.base.id, plane->base.name, |
| 5385 | enast(old_wm->wm[0].plane_en), enast(old_wm->wm[1].plane_en), |
| 5386 | enast(old_wm->wm[2].plane_en), enast(old_wm->wm[3].plane_en), |
| 5387 | enast(old_wm->wm[4].plane_en), enast(old_wm->wm[5].plane_en), |
| 5388 | enast(old_wm->wm[6].plane_en), enast(old_wm->wm[7].plane_en), |
| 5389 | enast(old_wm->trans_wm.plane_en), |
| 5390 | enast(new_wm->wm[0].plane_en), enast(new_wm->wm[1].plane_en), |
| 5391 | enast(new_wm->wm[2].plane_en), enast(new_wm->wm[3].plane_en), |
| 5392 | enast(new_wm->wm[4].plane_en), enast(new_wm->wm[5].plane_en), |
| 5393 | enast(new_wm->wm[6].plane_en), enast(new_wm->wm[7].plane_en), |
| 5394 | enast(new_wm->trans_wm.plane_en)); |
| 5395 | |
Ville Syrjälä | 2ed8e1f | 2019-02-13 18:54:23 +0200 | [diff] [blame] | 5396 | DRM_DEBUG_KMS("[PLANE:%d:%s] lines %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d" |
| 5397 | " -> %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d\n", |
Ville Syrjälä | ab98e94 | 2019-02-08 22:05:27 +0200 | [diff] [blame] | 5398 | plane->base.base.id, plane->base.name, |
Ville Syrjälä | 2ed8e1f | 2019-02-13 18:54:23 +0200 | [diff] [blame] | 5399 | enast(old_wm->wm[0].ignore_lines), old_wm->wm[0].plane_res_l, |
| 5400 | enast(old_wm->wm[1].ignore_lines), old_wm->wm[1].plane_res_l, |
| 5401 | enast(old_wm->wm[2].ignore_lines), old_wm->wm[2].plane_res_l, |
| 5402 | enast(old_wm->wm[3].ignore_lines), old_wm->wm[3].plane_res_l, |
| 5403 | enast(old_wm->wm[4].ignore_lines), old_wm->wm[4].plane_res_l, |
| 5404 | enast(old_wm->wm[5].ignore_lines), old_wm->wm[5].plane_res_l, |
| 5405 | enast(old_wm->wm[6].ignore_lines), old_wm->wm[6].plane_res_l, |
| 5406 | enast(old_wm->wm[7].ignore_lines), old_wm->wm[7].plane_res_l, |
| 5407 | enast(old_wm->trans_wm.ignore_lines), old_wm->trans_wm.plane_res_l, |
| 5408 | |
| 5409 | enast(new_wm->wm[0].ignore_lines), new_wm->wm[0].plane_res_l, |
| 5410 | enast(new_wm->wm[1].ignore_lines), new_wm->wm[1].plane_res_l, |
| 5411 | enast(new_wm->wm[2].ignore_lines), new_wm->wm[2].plane_res_l, |
| 5412 | enast(new_wm->wm[3].ignore_lines), new_wm->wm[3].plane_res_l, |
| 5413 | enast(new_wm->wm[4].ignore_lines), new_wm->wm[4].plane_res_l, |
| 5414 | enast(new_wm->wm[5].ignore_lines), new_wm->wm[5].plane_res_l, |
| 5415 | enast(new_wm->wm[6].ignore_lines), new_wm->wm[6].plane_res_l, |
| 5416 | enast(new_wm->wm[7].ignore_lines), new_wm->wm[7].plane_res_l, |
| 5417 | enast(new_wm->trans_wm.ignore_lines), new_wm->trans_wm.plane_res_l); |
Ville Syrjälä | ab98e94 | 2019-02-08 22:05:27 +0200 | [diff] [blame] | 5418 | |
| 5419 | DRM_DEBUG_KMS("[PLANE:%d:%s] blocks %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d" |
| 5420 | " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n", |
| 5421 | plane->base.base.id, plane->base.name, |
| 5422 | old_wm->wm[0].plane_res_b, old_wm->wm[1].plane_res_b, |
| 5423 | old_wm->wm[2].plane_res_b, old_wm->wm[3].plane_res_b, |
| 5424 | old_wm->wm[4].plane_res_b, old_wm->wm[5].plane_res_b, |
| 5425 | old_wm->wm[6].plane_res_b, old_wm->wm[7].plane_res_b, |
| 5426 | old_wm->trans_wm.plane_res_b, |
| 5427 | new_wm->wm[0].plane_res_b, new_wm->wm[1].plane_res_b, |
| 5428 | new_wm->wm[2].plane_res_b, new_wm->wm[3].plane_res_b, |
| 5429 | new_wm->wm[4].plane_res_b, new_wm->wm[5].plane_res_b, |
| 5430 | new_wm->wm[6].plane_res_b, new_wm->wm[7].plane_res_b, |
| 5431 | new_wm->trans_wm.plane_res_b); |
| 5432 | |
| 5433 | DRM_DEBUG_KMS("[PLANE:%d:%s] min_ddb %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d" |
| 5434 | " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n", |
| 5435 | plane->base.base.id, plane->base.name, |
| 5436 | old_wm->wm[0].min_ddb_alloc, old_wm->wm[1].min_ddb_alloc, |
| 5437 | old_wm->wm[2].min_ddb_alloc, old_wm->wm[3].min_ddb_alloc, |
| 5438 | old_wm->wm[4].min_ddb_alloc, old_wm->wm[5].min_ddb_alloc, |
| 5439 | old_wm->wm[6].min_ddb_alloc, old_wm->wm[7].min_ddb_alloc, |
| 5440 | old_wm->trans_wm.min_ddb_alloc, |
| 5441 | new_wm->wm[0].min_ddb_alloc, new_wm->wm[1].min_ddb_alloc, |
| 5442 | new_wm->wm[2].min_ddb_alloc, new_wm->wm[3].min_ddb_alloc, |
| 5443 | new_wm->wm[4].min_ddb_alloc, new_wm->wm[5].min_ddb_alloc, |
| 5444 | new_wm->wm[6].min_ddb_alloc, new_wm->wm[7].min_ddb_alloc, |
| 5445 | new_wm->trans_wm.min_ddb_alloc); |
cpaul@redhat.com | 413fc53 | 2016-10-14 17:31:54 -0400 | [diff] [blame] | 5446 | } |
| 5447 | } |
| 5448 | } |
| 5449 | |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 5450 | static int |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5451 | skl_ddb_add_affected_pipes(struct intel_atomic_state *state, bool *changed) |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 5452 | { |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5453 | struct drm_device *dev = state->base.dev; |
Mahesh Kumar | e1f96a6 | 2018-04-09 09:11:08 +0530 | [diff] [blame] | 5454 | const struct drm_i915_private *dev_priv = to_i915(dev); |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5455 | struct intel_crtc *crtc; |
| 5456 | struct intel_crtc_state *crtc_state; |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 5457 | u32 realloc_pipes = pipes_modified(state); |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 5458 | int ret, i; |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 5459 | |
| 5460 | /* |
Maarten Lankhorst | 367d73d | 2017-05-31 17:42:36 +0200 | [diff] [blame] | 5461 | * When we distrust bios wm we always need to recompute to set the |
| 5462 | * expected DDB allocations for each CRTC. |
| 5463 | */ |
Mahesh Kumar | e1f96a6 | 2018-04-09 09:11:08 +0530 | [diff] [blame] | 5464 | if (dev_priv->wm.distrust_bios_wm) |
| 5465 | (*changed) = true; |
Maarten Lankhorst | 367d73d | 2017-05-31 17:42:36 +0200 | [diff] [blame] | 5466 | |
| 5467 | /* |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 5468 | * If this transaction isn't actually touching any CRTC's, don't |
| 5469 | * bother with watermark calculation. Note that if we pass this |
| 5470 | * test, we're guaranteed to hold at least one CRTC state mutex, |
| 5471 | * which means we can safely use values like dev_priv->active_crtcs |
| 5472 | * since any racing commits that want to update them would need to |
| 5473 | * hold _all_ CRTC state mutexes. |
| 5474 | */ |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5475 | for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) |
Mahesh Kumar | e1f96a6 | 2018-04-09 09:11:08 +0530 | [diff] [blame] | 5476 | (*changed) = true; |
Maarten Lankhorst | 367d73d | 2017-05-31 17:42:36 +0200 | [diff] [blame] | 5477 | |
Mahesh Kumar | e1f96a6 | 2018-04-09 09:11:08 +0530 | [diff] [blame] | 5478 | if (!*changed) |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 5479 | return 0; |
| 5480 | |
Mahesh Kumar | e1f96a6 | 2018-04-09 09:11:08 +0530 | [diff] [blame] | 5481 | /* |
| 5482 | * If this is our first atomic update following hardware readout, |
| 5483 | * we can't trust the DDB that the BIOS programmed for us. Let's |
| 5484 | * pretend that all pipes switched active status so that we'll |
| 5485 | * ensure a full DDB recompute. |
| 5486 | */ |
| 5487 | if (dev_priv->wm.distrust_bios_wm) { |
| 5488 | ret = drm_modeset_lock(&dev->mode_config.connection_mutex, |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5489 | state->base.acquire_ctx); |
Mahesh Kumar | e1f96a6 | 2018-04-09 09:11:08 +0530 | [diff] [blame] | 5490 | if (ret) |
| 5491 | return ret; |
| 5492 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5493 | state->active_pipe_changes = ~0; |
Mahesh Kumar | e1f96a6 | 2018-04-09 09:11:08 +0530 | [diff] [blame] | 5494 | |
| 5495 | /* |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5496 | * We usually only initialize state->active_crtcs if we |
Mahesh Kumar | e1f96a6 | 2018-04-09 09:11:08 +0530 | [diff] [blame] | 5497 | * we're doing a modeset; make sure this field is always |
| 5498 | * initialized during the sanitization process that happens |
| 5499 | * on the first commit too. |
| 5500 | */ |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5501 | if (!state->modeset) |
| 5502 | state->active_crtcs = dev_priv->active_crtcs; |
Mahesh Kumar | e1f96a6 | 2018-04-09 09:11:08 +0530 | [diff] [blame] | 5503 | } |
| 5504 | |
| 5505 | /* |
| 5506 | * If the modeset changes which CRTC's are active, we need to |
| 5507 | * recompute the DDB allocation for *all* active pipes, even |
| 5508 | * those that weren't otherwise being modified in any way by this |
| 5509 | * atomic commit. Due to the shrinking of the per-pipe allocations |
| 5510 | * when new active CRTC's are added, it's possible for a pipe that |
| 5511 | * we were already using and aren't changing at all here to suddenly |
| 5512 | * become invalid if its DDB needs exceeds its new allocation. |
| 5513 | * |
| 5514 | * Note that if we wind up doing a full DDB recompute, we can't let |
| 5515 | * any other display updates race with this transaction, so we need |
| 5516 | * to grab the lock on *all* CRTC's. |
| 5517 | */ |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5518 | if (state->active_pipe_changes || state->modeset) { |
Mahesh Kumar | e1f96a6 | 2018-04-09 09:11:08 +0530 | [diff] [blame] | 5519 | realloc_pipes = ~0; |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5520 | state->wm_results.dirty_pipes = ~0; |
Mahesh Kumar | e1f96a6 | 2018-04-09 09:11:08 +0530 | [diff] [blame] | 5521 | } |
| 5522 | |
| 5523 | /* |
| 5524 | * We're not recomputing for the pipes not included in the commit, so |
| 5525 | * make sure we start with the current state. |
| 5526 | */ |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5527 | for_each_intel_crtc_mask(dev, crtc, realloc_pipes) { |
| 5528 | crtc_state = intel_atomic_get_crtc_state(&state->base, crtc); |
| 5529 | if (IS_ERR(crtc_state)) |
| 5530 | return PTR_ERR(crtc_state); |
Mahesh Kumar | e1f96a6 | 2018-04-09 09:11:08 +0530 | [diff] [blame] | 5531 | } |
| 5532 | |
| 5533 | return 0; |
| 5534 | } |
| 5535 | |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5536 | /* |
| 5537 | * To make sure the cursor watermark registers are always consistent |
| 5538 | * with our computed state the following scenario needs special |
| 5539 | * treatment: |
| 5540 | * |
| 5541 | * 1. enable cursor |
| 5542 | * 2. move cursor entirely offscreen |
| 5543 | * 3. disable cursor |
| 5544 | * |
| 5545 | * Step 2. does call .disable_plane() but does not zero the watermarks |
| 5546 | * (since we consider an offscreen cursor still active for the purposes |
| 5547 | * of watermarks). Step 3. would not normally call .disable_plane() |
| 5548 | * because the actual plane visibility isn't changing, and we don't |
| 5549 | * deallocate the cursor ddb until the pipe gets disabled. So we must |
| 5550 | * force step 3. to call .disable_plane() to update the watermark |
| 5551 | * registers properly. |
| 5552 | * |
| 5553 | * Other planes do not suffer from this issues as their watermarks are |
| 5554 | * calculated based on the actual plane visibility. The only time this |
| 5555 | * can trigger for the other planes is during the initial readout as the |
| 5556 | * default value of the watermarks registers is not zero. |
| 5557 | */ |
| 5558 | static int skl_wm_add_affected_planes(struct intel_atomic_state *state, |
| 5559 | struct intel_crtc *crtc) |
| 5560 | { |
| 5561 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 5562 | const struct intel_crtc_state *old_crtc_state = |
| 5563 | intel_atomic_get_old_crtc_state(state, crtc); |
| 5564 | struct intel_crtc_state *new_crtc_state = |
| 5565 | intel_atomic_get_new_crtc_state(state, crtc); |
| 5566 | struct intel_plane *plane; |
| 5567 | |
| 5568 | for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) { |
| 5569 | struct intel_plane_state *plane_state; |
| 5570 | enum plane_id plane_id = plane->id; |
| 5571 | |
| 5572 | /* |
| 5573 | * Force a full wm update for every plane on modeset. |
| 5574 | * Required because the reset value of the wm registers |
| 5575 | * is non-zero, whereas we want all disabled planes to |
| 5576 | * have zero watermarks. So if we turn off the relevant |
| 5577 | * power well the hardware state will go out of sync |
| 5578 | * with the software state. |
| 5579 | */ |
| 5580 | if (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) && |
| 5581 | skl_plane_wm_equals(dev_priv, |
| 5582 | &old_crtc_state->wm.skl.optimal.planes[plane_id], |
| 5583 | &new_crtc_state->wm.skl.optimal.planes[plane_id])) |
| 5584 | continue; |
| 5585 | |
| 5586 | plane_state = intel_atomic_get_plane_state(state, plane); |
| 5587 | if (IS_ERR(plane_state)) |
| 5588 | return PTR_ERR(plane_state); |
| 5589 | |
| 5590 | new_crtc_state->update_planes |= BIT(plane_id); |
| 5591 | } |
| 5592 | |
| 5593 | return 0; |
| 5594 | } |
| 5595 | |
Mahesh Kumar | e1f96a6 | 2018-04-09 09:11:08 +0530 | [diff] [blame] | 5596 | static int |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5597 | skl_compute_wm(struct intel_atomic_state *state) |
Mahesh Kumar | e1f96a6 | 2018-04-09 09:11:08 +0530 | [diff] [blame] | 5598 | { |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5599 | struct intel_crtc *crtc; |
Ville Syrjälä | 8cac9fd | 2019-03-12 22:58:44 +0200 | [diff] [blame] | 5600 | struct intel_crtc_state *new_crtc_state; |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5601 | struct intel_crtc_state *old_crtc_state; |
| 5602 | struct skl_ddb_values *results = &state->wm_results; |
Mahesh Kumar | e1f96a6 | 2018-04-09 09:11:08 +0530 | [diff] [blame] | 5603 | bool changed = false; |
| 5604 | int ret, i; |
| 5605 | |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 5606 | /* Clear all dirty flags */ |
| 5607 | results->dirty_pipes = 0; |
| 5608 | |
Mahesh Kumar | e1f96a6 | 2018-04-09 09:11:08 +0530 | [diff] [blame] | 5609 | ret = skl_ddb_add_affected_pipes(state, &changed); |
| 5610 | if (ret || !changed) |
| 5611 | return ret; |
| 5612 | |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 5613 | /* |
| 5614 | * Calculate WM's for all pipes that are part of this transaction. |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 5615 | * Note that skl_ddb_add_affected_pipes may have added more CRTC's that |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 5616 | * weren't otherwise being modified (and set bits in dirty_pipes) if |
| 5617 | * pipe allocations had to change. |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 5618 | */ |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5619 | for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state, |
Ville Syrjälä | 8cac9fd | 2019-03-12 22:58:44 +0200 | [diff] [blame] | 5620 | new_crtc_state, i) { |
| 5621 | ret = skl_build_pipe_wm(new_crtc_state); |
Ville Syrjälä | ff43bc3 | 2018-11-27 18:59:00 +0200 | [diff] [blame] | 5622 | if (ret) |
| 5623 | return ret; |
| 5624 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5625 | ret = skl_wm_add_affected_planes(state, crtc); |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 5626 | if (ret) |
| 5627 | return ret; |
| 5628 | |
Ville Syrjälä | 8cac9fd | 2019-03-12 22:58:44 +0200 | [diff] [blame] | 5629 | if (!skl_pipe_wm_equals(crtc, |
| 5630 | &old_crtc_state->wm.skl.optimal, |
| 5631 | &new_crtc_state->wm.skl.optimal)) |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5632 | results->dirty_pipes |= drm_crtc_mask(&crtc->base); |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 5633 | } |
| 5634 | |
Matt Roper | d8e8749 | 2018-12-11 09:31:07 -0800 | [diff] [blame] | 5635 | ret = skl_compute_ddb(state); |
| 5636 | if (ret) |
| 5637 | return ret; |
| 5638 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5639 | skl_print_wm_changes(state); |
cpaul@redhat.com | 413fc53 | 2016-10-14 17:31:54 -0400 | [diff] [blame] | 5640 | |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 5641 | return 0; |
| 5642 | } |
| 5643 | |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 5644 | static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state, |
| 5645 | struct intel_crtc_state *cstate) |
| 5646 | { |
| 5647 | struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc); |
| 5648 | struct drm_i915_private *dev_priv = to_i915(state->base.dev); |
| 5649 | struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal; |
| 5650 | enum pipe pipe = crtc->pipe; |
Maarten Lankhorst | e62929b | 2016-11-08 13:55:33 +0100 | [diff] [blame] | 5651 | |
| 5652 | if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base))) |
| 5653 | return; |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 5654 | |
| 5655 | I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime); |
| 5656 | } |
| 5657 | |
Maarten Lankhorst | e62929b | 2016-11-08 13:55:33 +0100 | [diff] [blame] | 5658 | static void skl_initial_wm(struct intel_atomic_state *state, |
| 5659 | struct intel_crtc_state *cstate) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 5660 | { |
Maarten Lankhorst | e62929b | 2016-11-08 13:55:33 +0100 | [diff] [blame] | 5661 | struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc); |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 5662 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5663 | struct drm_i915_private *dev_priv = to_i915(dev); |
Mahesh Kumar | 60f8e87 | 2018-04-09 09:11:00 +0530 | [diff] [blame] | 5664 | struct skl_ddb_values *results = &state->wm_results; |
Bob Paauwe | adda50b | 2015-07-21 10:42:53 -0700 | [diff] [blame] | 5665 | |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 5666 | if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 5667 | return; |
| 5668 | |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 5669 | mutex_lock(&dev_priv->wm.wm_mutex); |
| 5670 | |
Maarten Lankhorst | e62929b | 2016-11-08 13:55:33 +0100 | [diff] [blame] | 5671 | if (cstate->base.active_changed) |
| 5672 | skl_atomic_update_crtc_wm(state, cstate); |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 5673 | |
Matt Roper | 734fa01 | 2016-05-12 15:11:40 -0700 | [diff] [blame] | 5674 | mutex_unlock(&dev_priv->wm.wm_mutex); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 5675 | } |
| 5676 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5677 | static void ilk_compute_wm_config(struct drm_i915_private *dev_priv, |
Ville Syrjälä | d890565 | 2016-01-14 14:53:35 +0200 | [diff] [blame] | 5678 | struct intel_wm_config *config) |
| 5679 | { |
| 5680 | struct intel_crtc *crtc; |
| 5681 | |
| 5682 | /* Compute the currently _active_ config */ |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5683 | for_each_intel_crtc(&dev_priv->drm, crtc) { |
Ville Syrjälä | d890565 | 2016-01-14 14:53:35 +0200 | [diff] [blame] | 5684 | const struct intel_pipe_wm *wm = &crtc->wm.active.ilk; |
| 5685 | |
| 5686 | if (!wm->pipe_enabled) |
| 5687 | continue; |
| 5688 | |
| 5689 | config->sprites_enabled |= wm->sprites_enabled; |
| 5690 | config->sprites_scaled |= wm->sprites_scaled; |
| 5691 | config->num_pipes_active++; |
| 5692 | } |
| 5693 | } |
| 5694 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 5695 | static void ilk_program_watermarks(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 5696 | { |
Ville Syrjälä | b9d5c83 | 2015-09-24 15:53:14 -0700 | [diff] [blame] | 5697 | struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm; |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 5698 | struct ilk_wm_maximums max; |
Ville Syrjälä | d890565 | 2016-01-14 14:53:35 +0200 | [diff] [blame] | 5699 | struct intel_wm_config config = {}; |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 5700 | struct ilk_wm_values results = {}; |
Ville Syrjälä | 77c122b | 2013-08-06 22:24:04 +0300 | [diff] [blame] | 5701 | enum intel_ddb_partitioning partitioning; |
Matt Roper | 261a27d | 2015-10-08 15:28:25 -0700 | [diff] [blame] | 5702 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5703 | ilk_compute_wm_config(dev_priv, &config); |
Ville Syrjälä | d890565 | 2016-01-14 14:53:35 +0200 | [diff] [blame] | 5704 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5705 | ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_1_2, &max); |
| 5706 | ilk_wm_merge(dev_priv, &config, &max, &lp_wm_1_2); |
Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 5707 | |
Ville Syrjälä | a485bfb | 2013-10-09 19:17:59 +0300 | [diff] [blame] | 5708 | /* 5/6 split only in single pipe config on IVB+ */ |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 5709 | if (INTEL_GEN(dev_priv) >= 7 && |
Ville Syrjälä | d890565 | 2016-01-14 14:53:35 +0200 | [diff] [blame] | 5710 | config.num_pipes_active == 1 && config.sprites_enabled) { |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5711 | ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_5_6, &max); |
| 5712 | ilk_wm_merge(dev_priv, &config, &max, &lp_wm_5_6); |
Ville Syrjälä | a485bfb | 2013-10-09 19:17:59 +0300 | [diff] [blame] | 5713 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5714 | best_lp_wm = ilk_find_best_result(dev_priv, &lp_wm_1_2, &lp_wm_5_6); |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 5715 | } else { |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 5716 | best_lp_wm = &lp_wm_1_2; |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 5717 | } |
| 5718 | |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 5719 | partitioning = (best_lp_wm == &lp_wm_1_2) ? |
Ville Syrjälä | 77c122b | 2013-08-06 22:24:04 +0300 | [diff] [blame] | 5720 | INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6; |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 5721 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5722 | ilk_compute_wm_results(dev_priv, best_lp_wm, partitioning, &results); |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 5723 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 5724 | ilk_write_wm_values(dev_priv, &results); |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 5725 | } |
| 5726 | |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 5727 | static void ilk_initial_watermarks(struct intel_atomic_state *state, |
| 5728 | struct intel_crtc_state *cstate) |
Ville Syrjälä | b9d5c83 | 2015-09-24 15:53:14 -0700 | [diff] [blame] | 5729 | { |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 5730 | struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev); |
| 5731 | struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc); |
Ville Syrjälä | b9d5c83 | 2015-09-24 15:53:14 -0700 | [diff] [blame] | 5732 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 5733 | mutex_lock(&dev_priv->wm.wm_mutex); |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 5734 | intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 5735 | ilk_program_watermarks(dev_priv); |
| 5736 | mutex_unlock(&dev_priv->wm.wm_mutex); |
| 5737 | } |
Ville Syrjälä | b9d5c83 | 2015-09-24 15:53:14 -0700 | [diff] [blame] | 5738 | |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 5739 | static void ilk_optimize_watermarks(struct intel_atomic_state *state, |
| 5740 | struct intel_crtc_state *cstate) |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 5741 | { |
| 5742 | struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev); |
| 5743 | struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc); |
| 5744 | |
| 5745 | mutex_lock(&dev_priv->wm.wm_mutex); |
| 5746 | if (cstate->wm.need_postvbl_update) { |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 5747 | intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 5748 | ilk_program_watermarks(dev_priv); |
Ville Syrjälä | b9d5c83 | 2015-09-24 15:53:14 -0700 | [diff] [blame] | 5749 | } |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 5750 | mutex_unlock(&dev_priv->wm.wm_mutex); |
Ville Syrjälä | b9d5c83 | 2015-09-24 15:53:14 -0700 | [diff] [blame] | 5751 | } |
| 5752 | |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 5753 | static inline void skl_wm_level_from_reg_val(u32 val, |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 5754 | struct skl_wm_level *level) |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 5755 | { |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 5756 | level->plane_en = val & PLANE_WM_EN; |
Ville Syrjälä | 2ed8e1f | 2019-02-13 18:54:23 +0200 | [diff] [blame] | 5757 | level->ignore_lines = val & PLANE_WM_IGNORE_LINES; |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 5758 | level->plane_res_b = val & PLANE_WM_BLOCKS_MASK; |
| 5759 | level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) & |
| 5760 | PLANE_WM_LINES_MASK; |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 5761 | } |
| 5762 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5763 | void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc, |
cpaul@redhat.com | bf9d99a | 2016-10-14 17:31:55 -0400 | [diff] [blame] | 5764 | struct skl_pipe_wm *out) |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 5765 | { |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5766 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 5767 | enum pipe pipe = crtc->pipe; |
Ville Syrjälä | d5cdfdf5 | 2016-11-22 18:01:58 +0200 | [diff] [blame] | 5768 | int level, max_level; |
| 5769 | enum plane_id plane_id; |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 5770 | u32 val; |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 5771 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 5772 | max_level = ilk_wm_max_level(dev_priv); |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 5773 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5774 | for_each_plane_id_on_crtc(crtc, plane_id) { |
Ville Syrjälä | d5cdfdf5 | 2016-11-22 18:01:58 +0200 | [diff] [blame] | 5775 | struct skl_plane_wm *wm = &out->planes[plane_id]; |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 5776 | |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 5777 | for (level = 0; level <= max_level; level++) { |
Ville Syrjälä | d5cdfdf5 | 2016-11-22 18:01:58 +0200 | [diff] [blame] | 5778 | if (plane_id != PLANE_CURSOR) |
| 5779 | val = I915_READ(PLANE_WM(pipe, plane_id, level)); |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 5780 | else |
| 5781 | val = I915_READ(CUR_WM(pipe, level)); |
| 5782 | |
| 5783 | skl_wm_level_from_reg_val(val, &wm->wm[level]); |
| 5784 | } |
| 5785 | |
Ville Syrjälä | d5cdfdf5 | 2016-11-22 18:01:58 +0200 | [diff] [blame] | 5786 | if (plane_id != PLANE_CURSOR) |
| 5787 | val = I915_READ(PLANE_WM_TRANS(pipe, plane_id)); |
cpaul@redhat.com | d8c0faf | 2016-10-18 16:09:49 -0200 | [diff] [blame] | 5788 | else |
| 5789 | val = I915_READ(CUR_WM_TRANS(pipe)); |
| 5790 | |
| 5791 | skl_wm_level_from_reg_val(val, &wm->trans_wm); |
| 5792 | } |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 5793 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5794 | if (!crtc->active) |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 5795 | return; |
| 5796 | |
cpaul@redhat.com | bf9d99a | 2016-10-14 17:31:55 -0400 | [diff] [blame] | 5797 | out->linetime = I915_READ(PIPE_WM_LINETIME(pipe)); |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 5798 | } |
| 5799 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5800 | void skl_wm_get_hw_state(struct drm_i915_private *dev_priv) |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 5801 | { |
Mahesh Kumar | 60f8e87 | 2018-04-09 09:11:00 +0530 | [diff] [blame] | 5802 | struct skl_ddb_values *hw = &dev_priv->wm.skl_hw; |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 5803 | struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb; |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5804 | struct intel_crtc *crtc; |
cpaul@redhat.com | bf9d99a | 2016-10-14 17:31:55 -0400 | [diff] [blame] | 5805 | struct intel_crtc_state *cstate; |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 5806 | |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 5807 | skl_ddb_get_hw_state(dev_priv, ddb); |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5808 | for_each_intel_crtc(&dev_priv->drm, crtc) { |
| 5809 | cstate = to_intel_crtc_state(crtc->base.state); |
cpaul@redhat.com | bf9d99a | 2016-10-14 17:31:55 -0400 | [diff] [blame] | 5810 | |
| 5811 | skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal); |
| 5812 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5813 | if (crtc->active) |
| 5814 | hw->dirty_pipes |= drm_crtc_mask(&crtc->base); |
cpaul@redhat.com | bf9d99a | 2016-10-14 17:31:55 -0400 | [diff] [blame] | 5815 | } |
Matt Roper | a1de91e | 2016-05-12 07:05:57 -0700 | [diff] [blame] | 5816 | |
Matt Roper | 279e99d | 2016-05-12 07:06:02 -0700 | [diff] [blame] | 5817 | if (dev_priv->active_crtcs) { |
| 5818 | /* Fully recompute DDB on first atomic commit */ |
| 5819 | dev_priv->wm.distrust_bios_wm = true; |
Matt Roper | 279e99d | 2016-05-12 07:06:02 -0700 | [diff] [blame] | 5820 | } |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 5821 | } |
| 5822 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5823 | static void ilk_pipe_wm_get_hw_state(struct intel_crtc *crtc) |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 5824 | { |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5825 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5826 | struct drm_i915_private *dev_priv = to_i915(dev); |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 5827 | struct ilk_wm_values *hw = &dev_priv->wm.hw; |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5828 | struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->base.state); |
Matt Roper | e8f1f02 | 2016-05-12 07:05:55 -0700 | [diff] [blame] | 5829 | struct intel_pipe_wm *active = &cstate->wm.ilk.optimal; |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5830 | enum pipe pipe = crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5831 | static const i915_reg_t wm0_pipe_reg[] = { |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 5832 | [PIPE_A] = WM0_PIPEA_ILK, |
| 5833 | [PIPE_B] = WM0_PIPEB_ILK, |
| 5834 | [PIPE_C] = WM0_PIPEC_IVB, |
| 5835 | }; |
| 5836 | |
| 5837 | hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]); |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 5838 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Ville Syrjälä | ce0e071 | 2013-12-05 15:51:36 +0200 | [diff] [blame] | 5839 | hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe)); |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 5840 | |
Ville Syrjälä | 1560653 | 2016-05-13 17:55:17 +0300 | [diff] [blame] | 5841 | memset(active, 0, sizeof(*active)); |
| 5842 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5843 | active->pipe_enabled = crtc->active; |
Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 5844 | |
| 5845 | if (active->pipe_enabled) { |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 5846 | u32 tmp = hw->wm_pipe[pipe]; |
| 5847 | |
| 5848 | /* |
| 5849 | * For active pipes LP0 watermark is marked as |
| 5850 | * enabled, and LP1+ watermaks as disabled since |
| 5851 | * we can't really reverse compute them in case |
| 5852 | * multiple pipes are active. |
| 5853 | */ |
| 5854 | active->wm[0].enable = true; |
| 5855 | active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT; |
| 5856 | active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT; |
| 5857 | active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK; |
| 5858 | active->linetime = hw->wm_linetime[pipe]; |
| 5859 | } else { |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 5860 | int level, max_level = ilk_wm_max_level(dev_priv); |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 5861 | |
| 5862 | /* |
| 5863 | * For inactive pipes, all watermark levels |
| 5864 | * should be marked as enabled but zeroed, |
| 5865 | * which is what we'd compute them to. |
| 5866 | */ |
| 5867 | for (level = 0; level <= max_level; level++) |
| 5868 | active->wm[level].enable = true; |
| 5869 | } |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 5870 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5871 | crtc->wm.active.ilk = *active; |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 5872 | } |
| 5873 | |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 5874 | #define _FW_WM(value, plane) \ |
| 5875 | (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT) |
| 5876 | #define _FW_WM_VLV(value, plane) \ |
| 5877 | (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT) |
| 5878 | |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 5879 | static void g4x_read_wm_values(struct drm_i915_private *dev_priv, |
| 5880 | struct g4x_wm_values *wm) |
| 5881 | { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 5882 | u32 tmp; |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 5883 | |
| 5884 | tmp = I915_READ(DSPFW1); |
| 5885 | wm->sr.plane = _FW_WM(tmp, SR); |
| 5886 | wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB); |
| 5887 | wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB); |
| 5888 | wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA); |
| 5889 | |
| 5890 | tmp = I915_READ(DSPFW2); |
| 5891 | wm->fbc_en = tmp & DSPFW_FBC_SR_EN; |
| 5892 | wm->sr.fbc = _FW_WM(tmp, FBC_SR); |
| 5893 | wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR); |
| 5894 | wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB); |
| 5895 | wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA); |
| 5896 | wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA); |
| 5897 | |
| 5898 | tmp = I915_READ(DSPFW3); |
| 5899 | wm->hpll_en = tmp & DSPFW_HPLL_SR_EN; |
| 5900 | wm->sr.cursor = _FW_WM(tmp, CURSOR_SR); |
| 5901 | wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR); |
| 5902 | wm->hpll.plane = _FW_WM(tmp, HPLL_SR); |
| 5903 | } |
| 5904 | |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 5905 | static void vlv_read_wm_values(struct drm_i915_private *dev_priv, |
| 5906 | struct vlv_wm_values *wm) |
| 5907 | { |
| 5908 | enum pipe pipe; |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 5909 | u32 tmp; |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 5910 | |
| 5911 | for_each_pipe(dev_priv, pipe) { |
| 5912 | tmp = I915_READ(VLV_DDL(pipe)); |
| 5913 | |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 5914 | wm->ddl[pipe].plane[PLANE_PRIMARY] = |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 5915 | (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK); |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 5916 | wm->ddl[pipe].plane[PLANE_CURSOR] = |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 5917 | (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK); |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 5918 | wm->ddl[pipe].plane[PLANE_SPRITE0] = |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 5919 | (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK); |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 5920 | wm->ddl[pipe].plane[PLANE_SPRITE1] = |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 5921 | (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK); |
| 5922 | } |
| 5923 | |
| 5924 | tmp = I915_READ(DSPFW1); |
| 5925 | wm->sr.plane = _FW_WM(tmp, SR); |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 5926 | wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB); |
| 5927 | wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB); |
| 5928 | wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA); |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 5929 | |
| 5930 | tmp = I915_READ(DSPFW2); |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 5931 | wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB); |
| 5932 | wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA); |
| 5933 | wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA); |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 5934 | |
| 5935 | tmp = I915_READ(DSPFW3); |
| 5936 | wm->sr.cursor = _FW_WM(tmp, CURSOR_SR); |
| 5937 | |
| 5938 | if (IS_CHERRYVIEW(dev_priv)) { |
| 5939 | tmp = I915_READ(DSPFW7_CHV); |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 5940 | wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED); |
| 5941 | wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC); |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 5942 | |
| 5943 | tmp = I915_READ(DSPFW8_CHV); |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 5944 | wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF); |
| 5945 | wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE); |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 5946 | |
| 5947 | tmp = I915_READ(DSPFW9_CHV); |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 5948 | wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC); |
| 5949 | wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC); |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 5950 | |
| 5951 | tmp = I915_READ(DSPHOWM); |
| 5952 | wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9; |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 5953 | wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8; |
| 5954 | wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8; |
| 5955 | wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8; |
| 5956 | wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8; |
| 5957 | wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8; |
| 5958 | wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8; |
| 5959 | wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8; |
| 5960 | wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8; |
| 5961 | wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8; |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 5962 | } else { |
| 5963 | tmp = I915_READ(DSPFW7); |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 5964 | wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED); |
| 5965 | wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC); |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 5966 | |
| 5967 | tmp = I915_READ(DSPHOWM); |
| 5968 | wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9; |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 5969 | wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8; |
| 5970 | wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8; |
| 5971 | wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8; |
| 5972 | wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8; |
| 5973 | wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8; |
| 5974 | wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8; |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 5975 | } |
| 5976 | } |
| 5977 | |
| 5978 | #undef _FW_WM |
| 5979 | #undef _FW_WM_VLV |
| 5980 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5981 | void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 5982 | { |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 5983 | struct g4x_wm_values *wm = &dev_priv->wm.g4x; |
| 5984 | struct intel_crtc *crtc; |
| 5985 | |
| 5986 | g4x_read_wm_values(dev_priv, wm); |
| 5987 | |
| 5988 | wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN; |
| 5989 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 5990 | for_each_intel_crtc(&dev_priv->drm, crtc) { |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 5991 | struct intel_crtc_state *crtc_state = |
| 5992 | to_intel_crtc_state(crtc->base.state); |
| 5993 | struct g4x_wm_state *active = &crtc->wm.active.g4x; |
| 5994 | struct g4x_pipe_wm *raw; |
| 5995 | enum pipe pipe = crtc->pipe; |
| 5996 | enum plane_id plane_id; |
| 5997 | int level, max_level; |
| 5998 | |
| 5999 | active->cxsr = wm->cxsr; |
| 6000 | active->hpll_en = wm->hpll_en; |
| 6001 | active->fbc_en = wm->fbc_en; |
| 6002 | |
| 6003 | active->sr = wm->sr; |
| 6004 | active->hpll = wm->hpll; |
| 6005 | |
| 6006 | for_each_plane_id_on_crtc(crtc, plane_id) { |
| 6007 | active->wm.plane[plane_id] = |
| 6008 | wm->pipe[pipe].plane[plane_id]; |
| 6009 | } |
| 6010 | |
| 6011 | if (wm->cxsr && wm->hpll_en) |
| 6012 | max_level = G4X_WM_LEVEL_HPLL; |
| 6013 | else if (wm->cxsr) |
| 6014 | max_level = G4X_WM_LEVEL_SR; |
| 6015 | else |
| 6016 | max_level = G4X_WM_LEVEL_NORMAL; |
| 6017 | |
| 6018 | level = G4X_WM_LEVEL_NORMAL; |
| 6019 | raw = &crtc_state->wm.g4x.raw[level]; |
| 6020 | for_each_plane_id_on_crtc(crtc, plane_id) |
| 6021 | raw->plane[plane_id] = active->wm.plane[plane_id]; |
| 6022 | |
| 6023 | if (++level > max_level) |
| 6024 | goto out; |
| 6025 | |
| 6026 | raw = &crtc_state->wm.g4x.raw[level]; |
| 6027 | raw->plane[PLANE_PRIMARY] = active->sr.plane; |
| 6028 | raw->plane[PLANE_CURSOR] = active->sr.cursor; |
| 6029 | raw->plane[PLANE_SPRITE0] = 0; |
| 6030 | raw->fbc = active->sr.fbc; |
| 6031 | |
| 6032 | if (++level > max_level) |
| 6033 | goto out; |
| 6034 | |
| 6035 | raw = &crtc_state->wm.g4x.raw[level]; |
| 6036 | raw->plane[PLANE_PRIMARY] = active->hpll.plane; |
| 6037 | raw->plane[PLANE_CURSOR] = active->hpll.cursor; |
| 6038 | raw->plane[PLANE_SPRITE0] = 0; |
| 6039 | raw->fbc = active->hpll.fbc; |
| 6040 | |
| 6041 | out: |
| 6042 | for_each_plane_id_on_crtc(crtc, plane_id) |
| 6043 | g4x_raw_plane_wm_set(crtc_state, level, |
| 6044 | plane_id, USHRT_MAX); |
| 6045 | g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX); |
| 6046 | |
| 6047 | crtc_state->wm.g4x.optimal = *active; |
| 6048 | crtc_state->wm.g4x.intermediate = *active; |
| 6049 | |
| 6050 | DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n", |
| 6051 | pipe_name(pipe), |
| 6052 | wm->pipe[pipe].plane[PLANE_PRIMARY], |
| 6053 | wm->pipe[pipe].plane[PLANE_CURSOR], |
| 6054 | wm->pipe[pipe].plane[PLANE_SPRITE0]); |
| 6055 | } |
| 6056 | |
| 6057 | DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n", |
| 6058 | wm->sr.plane, wm->sr.cursor, wm->sr.fbc); |
| 6059 | DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n", |
| 6060 | wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc); |
| 6061 | DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n", |
| 6062 | yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en)); |
| 6063 | } |
| 6064 | |
| 6065 | void g4x_wm_sanitize(struct drm_i915_private *dev_priv) |
| 6066 | { |
| 6067 | struct intel_plane *plane; |
| 6068 | struct intel_crtc *crtc; |
| 6069 | |
| 6070 | mutex_lock(&dev_priv->wm.wm_mutex); |
| 6071 | |
| 6072 | for_each_intel_plane(&dev_priv->drm, plane) { |
| 6073 | struct intel_crtc *crtc = |
| 6074 | intel_get_crtc_for_pipe(dev_priv, plane->pipe); |
| 6075 | struct intel_crtc_state *crtc_state = |
| 6076 | to_intel_crtc_state(crtc->base.state); |
| 6077 | struct intel_plane_state *plane_state = |
| 6078 | to_intel_plane_state(plane->base.state); |
| 6079 | struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal; |
| 6080 | enum plane_id plane_id = plane->id; |
| 6081 | int level; |
| 6082 | |
| 6083 | if (plane_state->base.visible) |
| 6084 | continue; |
| 6085 | |
| 6086 | for (level = 0; level < 3; level++) { |
| 6087 | struct g4x_pipe_wm *raw = |
| 6088 | &crtc_state->wm.g4x.raw[level]; |
| 6089 | |
| 6090 | raw->plane[plane_id] = 0; |
| 6091 | wm_state->wm.plane[plane_id] = 0; |
| 6092 | } |
| 6093 | |
| 6094 | if (plane_id == PLANE_PRIMARY) { |
| 6095 | for (level = 0; level < 3; level++) { |
| 6096 | struct g4x_pipe_wm *raw = |
| 6097 | &crtc_state->wm.g4x.raw[level]; |
| 6098 | raw->fbc = 0; |
| 6099 | } |
| 6100 | |
| 6101 | wm_state->sr.fbc = 0; |
| 6102 | wm_state->hpll.fbc = 0; |
| 6103 | wm_state->fbc_en = false; |
| 6104 | } |
| 6105 | } |
| 6106 | |
| 6107 | for_each_intel_crtc(&dev_priv->drm, crtc) { |
| 6108 | struct intel_crtc_state *crtc_state = |
| 6109 | to_intel_crtc_state(crtc->base.state); |
| 6110 | |
| 6111 | crtc_state->wm.g4x.intermediate = |
| 6112 | crtc_state->wm.g4x.optimal; |
| 6113 | crtc->wm.active.g4x = crtc_state->wm.g4x.optimal; |
| 6114 | } |
| 6115 | |
| 6116 | g4x_program_watermarks(dev_priv); |
| 6117 | |
| 6118 | mutex_unlock(&dev_priv->wm.wm_mutex); |
| 6119 | } |
| 6120 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 6121 | void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 6122 | { |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 6123 | struct vlv_wm_values *wm = &dev_priv->wm.vlv; |
Ville Syrjälä | f07d43d | 2017-03-02 19:14:52 +0200 | [diff] [blame] | 6124 | struct intel_crtc *crtc; |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 6125 | u32 val; |
| 6126 | |
| 6127 | vlv_read_wm_values(dev_priv, wm); |
| 6128 | |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 6129 | wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN; |
| 6130 | wm->level = VLV_WM_LEVEL_PM2; |
| 6131 | |
| 6132 | if (IS_CHERRYVIEW(dev_priv)) { |
Chris Wilson | 337fa6e | 2019-04-26 09:17:20 +0100 | [diff] [blame] | 6133 | vlv_punit_get(dev_priv); |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 6134 | |
Ville Syrjälä | c11b813 | 2018-11-29 19:55:03 +0200 | [diff] [blame] | 6135 | val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM); |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 6136 | if (val & DSP_MAXFIFO_PM5_ENABLE) |
| 6137 | wm->level = VLV_WM_LEVEL_PM5; |
| 6138 | |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 6139 | /* |
| 6140 | * If DDR DVFS is disabled in the BIOS, Punit |
| 6141 | * will never ack the request. So if that happens |
| 6142 | * assume we don't have to enable/disable DDR DVFS |
| 6143 | * dynamically. To test that just set the REQ_ACK |
| 6144 | * bit to poke the Punit, but don't change the |
| 6145 | * HIGH/LOW bits so that we don't actually change |
| 6146 | * the current state. |
| 6147 | */ |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 6148 | val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2); |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 6149 | val |= FORCE_DDR_FREQ_REQ_ACK; |
| 6150 | vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val); |
| 6151 | |
| 6152 | if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) & |
| 6153 | FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) { |
| 6154 | DRM_DEBUG_KMS("Punit not acking DDR DVFS request, " |
| 6155 | "assuming DDR DVFS is disabled\n"); |
| 6156 | dev_priv->wm.max_level = VLV_WM_LEVEL_PM5; |
| 6157 | } else { |
| 6158 | val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2); |
| 6159 | if ((val & FORCE_DDR_HIGH_FREQ) == 0) |
| 6160 | wm->level = VLV_WM_LEVEL_DDR_DVFS; |
| 6161 | } |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 6162 | |
Chris Wilson | 337fa6e | 2019-04-26 09:17:20 +0100 | [diff] [blame] | 6163 | vlv_punit_put(dev_priv); |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 6164 | } |
| 6165 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 6166 | for_each_intel_crtc(&dev_priv->drm, crtc) { |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 6167 | struct intel_crtc_state *crtc_state = |
| 6168 | to_intel_crtc_state(crtc->base.state); |
| 6169 | struct vlv_wm_state *active = &crtc->wm.active.vlv; |
| 6170 | const struct vlv_fifo_state *fifo_state = |
| 6171 | &crtc_state->wm.vlv.fifo_state; |
| 6172 | enum pipe pipe = crtc->pipe; |
| 6173 | enum plane_id plane_id; |
| 6174 | int level; |
| 6175 | |
| 6176 | vlv_get_fifo_size(crtc_state); |
| 6177 | |
| 6178 | active->num_levels = wm->level + 1; |
| 6179 | active->cxsr = wm->cxsr; |
| 6180 | |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 6181 | for (level = 0; level < active->num_levels; level++) { |
Ville Syrjälä | 114d7dc | 2017-04-21 21:14:21 +0300 | [diff] [blame] | 6182 | struct g4x_pipe_wm *raw = |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 6183 | &crtc_state->wm.vlv.raw[level]; |
| 6184 | |
| 6185 | active->sr[level].plane = wm->sr.plane; |
| 6186 | active->sr[level].cursor = wm->sr.cursor; |
| 6187 | |
| 6188 | for_each_plane_id_on_crtc(crtc, plane_id) { |
| 6189 | active->wm[level].plane[plane_id] = |
| 6190 | wm->pipe[pipe].plane[plane_id]; |
| 6191 | |
| 6192 | raw->plane[plane_id] = |
| 6193 | vlv_invert_wm_value(active->wm[level].plane[plane_id], |
| 6194 | fifo_state->plane[plane_id]); |
| 6195 | } |
| 6196 | } |
| 6197 | |
| 6198 | for_each_plane_id_on_crtc(crtc, plane_id) |
| 6199 | vlv_raw_plane_wm_set(crtc_state, level, |
| 6200 | plane_id, USHRT_MAX); |
| 6201 | vlv_invalidate_wms(crtc, active, level); |
| 6202 | |
| 6203 | crtc_state->wm.vlv.optimal = *active; |
Ville Syrjälä | 4841da5 | 2017-03-02 19:14:59 +0200 | [diff] [blame] | 6204 | crtc_state->wm.vlv.intermediate = *active; |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 6205 | |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 6206 | DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n", |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 6207 | pipe_name(pipe), |
| 6208 | wm->pipe[pipe].plane[PLANE_PRIMARY], |
| 6209 | wm->pipe[pipe].plane[PLANE_CURSOR], |
| 6210 | wm->pipe[pipe].plane[PLANE_SPRITE0], |
| 6211 | wm->pipe[pipe].plane[PLANE_SPRITE1]); |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 6212 | } |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 6213 | |
| 6214 | DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n", |
| 6215 | wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr); |
| 6216 | } |
| 6217 | |
Ville Syrjälä | 602ae83 | 2017-03-02 19:15:02 +0200 | [diff] [blame] | 6218 | void vlv_wm_sanitize(struct drm_i915_private *dev_priv) |
| 6219 | { |
| 6220 | struct intel_plane *plane; |
| 6221 | struct intel_crtc *crtc; |
| 6222 | |
| 6223 | mutex_lock(&dev_priv->wm.wm_mutex); |
| 6224 | |
| 6225 | for_each_intel_plane(&dev_priv->drm, plane) { |
| 6226 | struct intel_crtc *crtc = |
| 6227 | intel_get_crtc_for_pipe(dev_priv, plane->pipe); |
| 6228 | struct intel_crtc_state *crtc_state = |
| 6229 | to_intel_crtc_state(crtc->base.state); |
| 6230 | struct intel_plane_state *plane_state = |
| 6231 | to_intel_plane_state(plane->base.state); |
| 6232 | struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal; |
| 6233 | const struct vlv_fifo_state *fifo_state = |
| 6234 | &crtc_state->wm.vlv.fifo_state; |
| 6235 | enum plane_id plane_id = plane->id; |
| 6236 | int level; |
| 6237 | |
| 6238 | if (plane_state->base.visible) |
| 6239 | continue; |
| 6240 | |
| 6241 | for (level = 0; level < wm_state->num_levels; level++) { |
Ville Syrjälä | 114d7dc | 2017-04-21 21:14:21 +0300 | [diff] [blame] | 6242 | struct g4x_pipe_wm *raw = |
Ville Syrjälä | 602ae83 | 2017-03-02 19:15:02 +0200 | [diff] [blame] | 6243 | &crtc_state->wm.vlv.raw[level]; |
| 6244 | |
| 6245 | raw->plane[plane_id] = 0; |
| 6246 | |
| 6247 | wm_state->wm[level].plane[plane_id] = |
| 6248 | vlv_invert_wm_value(raw->plane[plane_id], |
| 6249 | fifo_state->plane[plane_id]); |
| 6250 | } |
| 6251 | } |
| 6252 | |
| 6253 | for_each_intel_crtc(&dev_priv->drm, crtc) { |
| 6254 | struct intel_crtc_state *crtc_state = |
| 6255 | to_intel_crtc_state(crtc->base.state); |
| 6256 | |
| 6257 | crtc_state->wm.vlv.intermediate = |
| 6258 | crtc_state->wm.vlv.optimal; |
| 6259 | crtc->wm.active.vlv = crtc_state->wm.vlv.optimal; |
| 6260 | } |
| 6261 | |
| 6262 | vlv_program_watermarks(dev_priv); |
| 6263 | |
| 6264 | mutex_unlock(&dev_priv->wm.wm_mutex); |
| 6265 | } |
| 6266 | |
Ville Syrjälä | f72b84c | 2017-11-08 15:35:55 +0200 | [diff] [blame] | 6267 | /* |
| 6268 | * FIXME should probably kill this and improve |
| 6269 | * the real watermark readout/sanitation instead |
| 6270 | */ |
| 6271 | static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv) |
| 6272 | { |
| 6273 | I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN); |
| 6274 | I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN); |
| 6275 | I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN); |
| 6276 | |
| 6277 | /* |
| 6278 | * Don't touch WM1S_LP_EN here. |
| 6279 | * Doing so could cause underruns. |
| 6280 | */ |
| 6281 | } |
| 6282 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 6283 | void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 6284 | { |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 6285 | struct ilk_wm_values *hw = &dev_priv->wm.hw; |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 6286 | struct intel_crtc *crtc; |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 6287 | |
Ville Syrjälä | f72b84c | 2017-11-08 15:35:55 +0200 | [diff] [blame] | 6288 | ilk_init_lp_watermarks(dev_priv); |
| 6289 | |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 6290 | for_each_intel_crtc(&dev_priv->drm, crtc) |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 6291 | ilk_pipe_wm_get_hw_state(crtc); |
| 6292 | |
| 6293 | hw->wm_lp[0] = I915_READ(WM1_LP_ILK); |
| 6294 | hw->wm_lp[1] = I915_READ(WM2_LP_ILK); |
| 6295 | hw->wm_lp[2] = I915_READ(WM3_LP_ILK); |
| 6296 | |
| 6297 | hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK); |
Tvrtko Ursulin | 175fded | 2016-11-16 08:55:42 +0000 | [diff] [blame] | 6298 | if (INTEL_GEN(dev_priv) >= 7) { |
Ville Syrjälä | cfa7698 | 2014-03-07 18:32:08 +0200 | [diff] [blame] | 6299 | hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB); |
| 6300 | hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB); |
| 6301 | } |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 6302 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 6303 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Ville Syrjälä | ac9545f | 2013-12-05 15:51:28 +0200 | [diff] [blame] | 6304 | hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ? |
| 6305 | INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2; |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 6306 | else if (IS_IVYBRIDGE(dev_priv)) |
Ville Syrjälä | ac9545f | 2013-12-05 15:51:28 +0200 | [diff] [blame] | 6307 | hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ? |
| 6308 | INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2; |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 6309 | |
| 6310 | hw->enable_fbc_wm = |
| 6311 | !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS); |
| 6312 | } |
| 6313 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 6314 | /** |
| 6315 | * intel_update_watermarks - update FIFO watermark values based on current modes |
Chris Wilson | 3138341 | 2018-02-14 14:03:03 +0000 | [diff] [blame] | 6316 | * @crtc: the #intel_crtc on which to compute the WM |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 6317 | * |
| 6318 | * Calculate watermark values for the various WM regs based on current mode |
| 6319 | * and plane configuration. |
| 6320 | * |
| 6321 | * There are several cases to deal with here: |
| 6322 | * - normal (i.e. non-self-refresh) |
| 6323 | * - self-refresh (SR) mode |
| 6324 | * - lines are large relative to FIFO size (buffer can hold up to 2) |
| 6325 | * - lines are small relative to FIFO size (buffer can hold more than 2 |
| 6326 | * lines), so need to account for TLB latency |
| 6327 | * |
| 6328 | * The normal calculation is: |
| 6329 | * watermark = dotclock * bytes per pixel * latency |
| 6330 | * where latency is platform & configuration dependent (we assume pessimal |
| 6331 | * values here). |
| 6332 | * |
| 6333 | * The SR calculation is: |
| 6334 | * watermark = (trunc(latency/line time)+1) * surface width * |
| 6335 | * bytes per pixel |
| 6336 | * where |
| 6337 | * line time = htotal / dotclock |
| 6338 | * surface width = hdisplay for normal plane and 64 for cursor |
| 6339 | * and latency is assumed to be high, as above. |
| 6340 | * |
| 6341 | * The final value programmed to the register should always be rounded up, |
| 6342 | * and include an extra 2 entries to account for clock crossings. |
| 6343 | * |
| 6344 | * We don't use the sprite, so we can ignore that. And on Crestline we have |
| 6345 | * to set the non-SR watermarks to 8. |
| 6346 | */ |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 6347 | void intel_update_watermarks(struct intel_crtc *crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 6348 | { |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 6349 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 6350 | |
| 6351 | if (dev_priv->display.update_wm) |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 6352 | dev_priv->display.update_wm(crtc); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 6353 | } |
| 6354 | |
Kumar, Mahesh | 2503a0f | 2017-08-17 19:15:28 +0530 | [diff] [blame] | 6355 | void intel_enable_ipc(struct drm_i915_private *dev_priv) |
| 6356 | { |
| 6357 | u32 val; |
| 6358 | |
José Roberto de Souza | fd847b8 | 2018-09-18 13:47:11 -0700 | [diff] [blame] | 6359 | if (!HAS_IPC(dev_priv)) |
| 6360 | return; |
| 6361 | |
Kumar, Mahesh | 2503a0f | 2017-08-17 19:15:28 +0530 | [diff] [blame] | 6362 | val = I915_READ(DISP_ARB_CTL2); |
| 6363 | |
| 6364 | if (dev_priv->ipc_enabled) |
| 6365 | val |= DISP_IPC_ENABLE; |
| 6366 | else |
| 6367 | val &= ~DISP_IPC_ENABLE; |
| 6368 | |
| 6369 | I915_WRITE(DISP_ARB_CTL2, val); |
| 6370 | } |
| 6371 | |
| 6372 | void intel_init_ipc(struct drm_i915_private *dev_priv) |
| 6373 | { |
Kumar, Mahesh | 2503a0f | 2017-08-17 19:15:28 +0530 | [diff] [blame] | 6374 | if (!HAS_IPC(dev_priv)) |
| 6375 | return; |
| 6376 | |
José Roberto de Souza | c9b818d | 2018-09-18 13:47:13 -0700 | [diff] [blame] | 6377 | /* Display WA #1141: SKL:all KBL:all CFL */ |
| 6378 | if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) |
| 6379 | dev_priv->ipc_enabled = dev_priv->dram_info.symmetric_memory; |
| 6380 | else |
| 6381 | dev_priv->ipc_enabled = true; |
| 6382 | |
Kumar, Mahesh | 2503a0f | 2017-08-17 19:15:28 +0530 | [diff] [blame] | 6383 | intel_enable_ipc(dev_priv); |
| 6384 | } |
| 6385 | |
Jani Nikula | e282891 | 2016-01-18 09:19:47 +0200 | [diff] [blame] | 6386 | /* |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6387 | * Lock protecting IPS related data structures |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6388 | */ |
| 6389 | DEFINE_SPINLOCK(mchdev_lock); |
| 6390 | |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 6391 | bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6392 | { |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6393 | u16 rgvswctl; |
| 6394 | |
Chris Wilson | 6752041 | 2017-03-02 13:28:01 +0000 | [diff] [blame] | 6395 | lockdep_assert_held(&mchdev_lock); |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6396 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6397 | rgvswctl = I915_READ16(MEMSWCTL); |
| 6398 | if (rgvswctl & MEMCTL_CMD_STS) { |
| 6399 | DRM_DEBUG("gpu busy, RCS change rejected\n"); |
| 6400 | return false; /* still busy with another command */ |
| 6401 | } |
| 6402 | |
| 6403 | rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) | |
| 6404 | (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM; |
| 6405 | I915_WRITE16(MEMSWCTL, rgvswctl); |
| 6406 | POSTING_READ16(MEMSWCTL); |
| 6407 | |
| 6408 | rgvswctl |= MEMCTL_CMD_STS; |
| 6409 | I915_WRITE16(MEMSWCTL, rgvswctl); |
| 6410 | |
| 6411 | return true; |
| 6412 | } |
| 6413 | |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 6414 | static void ironlake_enable_drps(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6415 | { |
Tvrtko Ursulin | 84f1b20 | 2016-02-11 10:27:32 +0000 | [diff] [blame] | 6416 | u32 rgvmodectl; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6417 | u8 fmax, fmin, fstart, vstart; |
| 6418 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6419 | spin_lock_irq(&mchdev_lock); |
| 6420 | |
Tvrtko Ursulin | 84f1b20 | 2016-02-11 10:27:32 +0000 | [diff] [blame] | 6421 | rgvmodectl = I915_READ(MEMMODECTL); |
| 6422 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6423 | /* Enable temp reporting */ |
| 6424 | I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN); |
| 6425 | I915_WRITE16(TSC1, I915_READ(TSC1) | TSE); |
| 6426 | |
| 6427 | /* 100ms RC evaluation intervals */ |
| 6428 | I915_WRITE(RCUPEI, 100000); |
| 6429 | I915_WRITE(RCDNEI, 100000); |
| 6430 | |
| 6431 | /* Set max/min thresholds to 90ms and 80ms respectively */ |
| 6432 | I915_WRITE(RCBMAXAVG, 90000); |
| 6433 | I915_WRITE(RCBMINAVG, 80000); |
| 6434 | |
| 6435 | I915_WRITE(MEMIHYST, 1); |
| 6436 | |
| 6437 | /* Set up min, max, and cur for interrupt handling */ |
| 6438 | fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT; |
| 6439 | fmin = (rgvmodectl & MEMMODE_FMIN_MASK); |
| 6440 | fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >> |
| 6441 | MEMMODE_FSTART_SHIFT; |
| 6442 | |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 6443 | vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >> |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6444 | PXVFREQ_PX_SHIFT; |
| 6445 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6446 | dev_priv->ips.fmax = fmax; /* IPS callback will increase this */ |
| 6447 | dev_priv->ips.fstart = fstart; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6448 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6449 | dev_priv->ips.max_delay = fstart; |
| 6450 | dev_priv->ips.min_delay = fmin; |
| 6451 | dev_priv->ips.cur_delay = fstart; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6452 | |
| 6453 | DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", |
| 6454 | fmax, fmin, fstart); |
| 6455 | |
| 6456 | I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN); |
| 6457 | |
| 6458 | /* |
| 6459 | * Interrupts will be enabled in ironlake_irq_postinstall |
| 6460 | */ |
| 6461 | |
| 6462 | I915_WRITE(VIDSTART, vstart); |
| 6463 | POSTING_READ(VIDSTART); |
| 6464 | |
| 6465 | rgvmodectl |= MEMMODE_SWMODE_EN; |
| 6466 | I915_WRITE(MEMMODECTL, rgvmodectl); |
| 6467 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6468 | if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10)) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6469 | DRM_ERROR("stuck trying to change perf mode\n"); |
Daniel Vetter | dd92d8d | 2015-07-20 10:58:21 +0200 | [diff] [blame] | 6470 | mdelay(1); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6471 | |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 6472 | ironlake_set_drps(dev_priv, fstart); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6473 | |
Ville Syrjälä | 7d81c3e | 2015-09-18 20:03:20 +0300 | [diff] [blame] | 6474 | dev_priv->ips.last_count1 = I915_READ(DMIEC) + |
| 6475 | I915_READ(DDREC) + I915_READ(CSIEC); |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6476 | dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies); |
Ville Syrjälä | 7d81c3e | 2015-09-18 20:03:20 +0300 | [diff] [blame] | 6477 | dev_priv->ips.last_count2 = I915_READ(GFXEC); |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 6478 | dev_priv->ips.last_time2 = ktime_get_raw_ns(); |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6479 | |
| 6480 | spin_unlock_irq(&mchdev_lock); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6481 | } |
| 6482 | |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 6483 | static void ironlake_disable_drps(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6484 | { |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6485 | u16 rgvswctl; |
| 6486 | |
| 6487 | spin_lock_irq(&mchdev_lock); |
| 6488 | |
| 6489 | rgvswctl = I915_READ16(MEMSWCTL); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6490 | |
| 6491 | /* Ack interrupts, disable EFC interrupt */ |
| 6492 | I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN); |
| 6493 | I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG); |
| 6494 | I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT); |
| 6495 | I915_WRITE(DEIIR, DE_PCU_EVENT); |
| 6496 | I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT); |
| 6497 | |
| 6498 | /* Go back to the starting frequency */ |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 6499 | ironlake_set_drps(dev_priv, dev_priv->ips.fstart); |
Daniel Vetter | dd92d8d | 2015-07-20 10:58:21 +0200 | [diff] [blame] | 6500 | mdelay(1); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6501 | rgvswctl |= MEMCTL_CMD_STS; |
| 6502 | I915_WRITE(MEMSWCTL, rgvswctl); |
Daniel Vetter | dd92d8d | 2015-07-20 10:58:21 +0200 | [diff] [blame] | 6503 | mdelay(1); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6504 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 6505 | spin_unlock_irq(&mchdev_lock); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6506 | } |
| 6507 | |
Daniel Vetter | acbe947 | 2012-07-26 11:50:05 +0200 | [diff] [blame] | 6508 | /* There's a funny hw issue where the hw returns all 0 when reading from |
| 6509 | * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value |
| 6510 | * ourselves, instead of doing a rmw cycle (which might result in us clearing |
| 6511 | * all limits and the gpu stuck at whatever frequency it is at atm). |
| 6512 | */ |
Akash Goel | 74ef117 | 2015-03-06 11:07:19 +0530 | [diff] [blame] | 6513 | static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6514 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6515 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 6516 | u32 limits; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6517 | |
Daniel Vetter | 20b46e5 | 2012-07-26 11:16:14 +0200 | [diff] [blame] | 6518 | /* Only set the down limit when we've reached the lowest level to avoid |
| 6519 | * getting more interrupts, otherwise leave this clear. This prevents a |
| 6520 | * race in the hw when coming out of rc6: There's a tiny window where |
| 6521 | * the hw runs at the minimal clock before selecting the desired |
| 6522 | * frequency, if the down threshold expires in that window we will not |
| 6523 | * receive a down interrupt. */ |
Rodrigo Vivi | 35ceabf | 2017-07-06 13:41:13 -0700 | [diff] [blame] | 6524 | if (INTEL_GEN(dev_priv) >= 9) { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6525 | limits = (rps->max_freq_softlimit) << 23; |
| 6526 | if (val <= rps->min_freq_softlimit) |
| 6527 | limits |= (rps->min_freq_softlimit) << 14; |
Akash Goel | 74ef117 | 2015-03-06 11:07:19 +0530 | [diff] [blame] | 6528 | } else { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6529 | limits = rps->max_freq_softlimit << 24; |
| 6530 | if (val <= rps->min_freq_softlimit) |
| 6531 | limits |= rps->min_freq_softlimit << 16; |
Akash Goel | 74ef117 | 2015-03-06 11:07:19 +0530 | [diff] [blame] | 6532 | } |
Daniel Vetter | 20b46e5 | 2012-07-26 11:16:14 +0200 | [diff] [blame] | 6533 | |
| 6534 | return limits; |
| 6535 | } |
| 6536 | |
Chris Wilson | 60548c5 | 2018-07-31 14:26:29 +0100 | [diff] [blame] | 6537 | static void rps_set_power(struct drm_i915_private *dev_priv, int new_power) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 6538 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6539 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 6540 | u32 threshold_up = 0, threshold_down = 0; /* in % */ |
| 6541 | u32 ei_up = 0, ei_down = 0; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 6542 | |
Chris Wilson | 60548c5 | 2018-07-31 14:26:29 +0100 | [diff] [blame] | 6543 | lockdep_assert_held(&rps->power.mutex); |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 6544 | |
Chris Wilson | 60548c5 | 2018-07-31 14:26:29 +0100 | [diff] [blame] | 6545 | if (new_power == rps->power.mode) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 6546 | return; |
| 6547 | |
| 6548 | /* Note the units here are not exactly 1us, but 1280ns. */ |
| 6549 | switch (new_power) { |
| 6550 | case LOW_POWER: |
| 6551 | /* Upclock if more than 95% busy over 16ms */ |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 6552 | ei_up = 16000; |
| 6553 | threshold_up = 95; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 6554 | |
| 6555 | /* Downclock if less than 85% busy over 32ms */ |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 6556 | ei_down = 32000; |
| 6557 | threshold_down = 85; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 6558 | break; |
| 6559 | |
| 6560 | case BETWEEN: |
| 6561 | /* Upclock if more than 90% busy over 13ms */ |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 6562 | ei_up = 13000; |
| 6563 | threshold_up = 90; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 6564 | |
| 6565 | /* Downclock if less than 75% busy over 32ms */ |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 6566 | ei_down = 32000; |
| 6567 | threshold_down = 75; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 6568 | break; |
| 6569 | |
| 6570 | case HIGH_POWER: |
| 6571 | /* Upclock if more than 85% busy over 10ms */ |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 6572 | ei_up = 10000; |
| 6573 | threshold_up = 85; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 6574 | |
| 6575 | /* Downclock if less than 60% busy over 32ms */ |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 6576 | ei_down = 32000; |
| 6577 | threshold_down = 60; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 6578 | break; |
| 6579 | } |
| 6580 | |
Mika Kuoppala | 6067a27 | 2017-02-15 15:52:59 +0200 | [diff] [blame] | 6581 | /* When byt can survive without system hang with dynamic |
| 6582 | * sw freq adjustments, this restriction can be lifted. |
| 6583 | */ |
| 6584 | if (IS_VALLEYVIEW(dev_priv)) |
| 6585 | goto skip_hw_write; |
| 6586 | |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 6587 | I915_WRITE(GEN6_RP_UP_EI, |
Chris Wilson | a72b562 | 2016-07-02 15:35:59 +0100 | [diff] [blame] | 6588 | GT_INTERVAL_FROM_US(dev_priv, ei_up)); |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 6589 | I915_WRITE(GEN6_RP_UP_THRESHOLD, |
Chris Wilson | a72b562 | 2016-07-02 15:35:59 +0100 | [diff] [blame] | 6590 | GT_INTERVAL_FROM_US(dev_priv, |
| 6591 | ei_up * threshold_up / 100)); |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 6592 | |
| 6593 | I915_WRITE(GEN6_RP_DOWN_EI, |
Chris Wilson | a72b562 | 2016-07-02 15:35:59 +0100 | [diff] [blame] | 6594 | GT_INTERVAL_FROM_US(dev_priv, ei_down)); |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 6595 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, |
Chris Wilson | a72b562 | 2016-07-02 15:35:59 +0100 | [diff] [blame] | 6596 | GT_INTERVAL_FROM_US(dev_priv, |
| 6597 | ei_down * threshold_down / 100)); |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 6598 | |
Chris Wilson | a72b562 | 2016-07-02 15:35:59 +0100 | [diff] [blame] | 6599 | I915_WRITE(GEN6_RP_CONTROL, |
Mika Kuoppala | 1071d0f | 2019-04-10 16:24:36 +0300 | [diff] [blame] | 6600 | (INTEL_GEN(dev_priv) > 9 ? 0 : GEN6_RP_MEDIA_TURBO) | |
Chris Wilson | a72b562 | 2016-07-02 15:35:59 +0100 | [diff] [blame] | 6601 | GEN6_RP_MEDIA_HW_NORMAL_MODE | |
| 6602 | GEN6_RP_MEDIA_IS_GFX | |
| 6603 | GEN6_RP_ENABLE | |
| 6604 | GEN6_RP_UP_BUSY_AVG | |
| 6605 | GEN6_RP_DOWN_IDLE_AVG); |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 6606 | |
Mika Kuoppala | 6067a27 | 2017-02-15 15:52:59 +0200 | [diff] [blame] | 6607 | skip_hw_write: |
Chris Wilson | 60548c5 | 2018-07-31 14:26:29 +0100 | [diff] [blame] | 6608 | rps->power.mode = new_power; |
| 6609 | rps->power.up_threshold = threshold_up; |
| 6610 | rps->power.down_threshold = threshold_down; |
| 6611 | } |
| 6612 | |
| 6613 | static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val) |
| 6614 | { |
| 6615 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
| 6616 | int new_power; |
| 6617 | |
| 6618 | new_power = rps->power.mode; |
| 6619 | switch (rps->power.mode) { |
| 6620 | case LOW_POWER: |
| 6621 | if (val > rps->efficient_freq + 1 && |
| 6622 | val > rps->cur_freq) |
| 6623 | new_power = BETWEEN; |
| 6624 | break; |
| 6625 | |
| 6626 | case BETWEEN: |
| 6627 | if (val <= rps->efficient_freq && |
| 6628 | val < rps->cur_freq) |
| 6629 | new_power = LOW_POWER; |
| 6630 | else if (val >= rps->rp0_freq && |
| 6631 | val > rps->cur_freq) |
| 6632 | new_power = HIGH_POWER; |
| 6633 | break; |
| 6634 | |
| 6635 | case HIGH_POWER: |
| 6636 | if (val < (rps->rp1_freq + rps->rp0_freq) >> 1 && |
| 6637 | val < rps->cur_freq) |
| 6638 | new_power = BETWEEN; |
| 6639 | break; |
| 6640 | } |
| 6641 | /* Max/min bins are special */ |
| 6642 | if (val <= rps->min_freq_softlimit) |
| 6643 | new_power = LOW_POWER; |
| 6644 | if (val >= rps->max_freq_softlimit) |
| 6645 | new_power = HIGH_POWER; |
| 6646 | |
| 6647 | mutex_lock(&rps->power.mutex); |
| 6648 | if (rps->power.interactive) |
| 6649 | new_power = HIGH_POWER; |
| 6650 | rps_set_power(dev_priv, new_power); |
| 6651 | mutex_unlock(&rps->power.mutex); |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 6652 | } |
| 6653 | |
Chris Wilson | 60548c5 | 2018-07-31 14:26:29 +0100 | [diff] [blame] | 6654 | void intel_rps_mark_interactive(struct drm_i915_private *i915, bool interactive) |
| 6655 | { |
| 6656 | struct intel_rps *rps = &i915->gt_pm.rps; |
| 6657 | |
| 6658 | if (INTEL_GEN(i915) < 6) |
| 6659 | return; |
| 6660 | |
| 6661 | mutex_lock(&rps->power.mutex); |
| 6662 | if (interactive) { |
| 6663 | if (!rps->power.interactive++ && READ_ONCE(i915->gt.awake)) |
| 6664 | rps_set_power(i915, HIGH_POWER); |
| 6665 | } else { |
| 6666 | GEM_BUG_ON(!rps->power.interactive); |
| 6667 | rps->power.interactive--; |
| 6668 | } |
| 6669 | mutex_unlock(&rps->power.mutex); |
| 6670 | } |
| 6671 | |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 6672 | static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val) |
| 6673 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6674 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 6675 | u32 mask = 0; |
| 6676 | |
Chris Wilson | e0e8c7c | 2017-03-09 21:12:30 +0000 | [diff] [blame] | 6677 | /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */ |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6678 | if (val > rps->min_freq_softlimit) |
Chris Wilson | e0e8c7c | 2017-03-09 21:12:30 +0000 | [diff] [blame] | 6679 | mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT; |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6680 | if (val < rps->max_freq_softlimit) |
Chris Wilson | 6f4b12f8 | 2015-03-18 09:48:23 +0000 | [diff] [blame] | 6681 | mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD; |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 6682 | |
Chris Wilson | 7b3c29f | 2014-07-10 20:31:19 +0100 | [diff] [blame] | 6683 | mask &= dev_priv->pm_rps_events; |
| 6684 | |
Imre Deak | 59d02a1 | 2014-12-19 19:33:26 +0200 | [diff] [blame] | 6685 | return gen6_sanitize_rps_pm_mask(dev_priv, ~mask); |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 6686 | } |
| 6687 | |
Jeff McGee | b8a5ff8 | 2014-02-04 11:37:01 -0600 | [diff] [blame] | 6688 | /* gen6_set_rps is called to update the frequency request, but should also be |
| 6689 | * called when the range (min_delay and max_delay) is modified so that we can |
| 6690 | * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */ |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 6691 | static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val) |
Daniel Vetter | 20b46e5 | 2012-07-26 11:16:14 +0200 | [diff] [blame] | 6692 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6693 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
| 6694 | |
Chris Wilson | eb64cad | 2014-03-27 08:24:20 +0000 | [diff] [blame] | 6695 | /* min/max delay may still have been modified so be sure to |
| 6696 | * write the limits value. |
| 6697 | */ |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6698 | if (val != rps->cur_freq) { |
Chris Wilson | eb64cad | 2014-03-27 08:24:20 +0000 | [diff] [blame] | 6699 | gen6_set_rps_thresholds(dev_priv, val); |
Jeff McGee | b8a5ff8 | 2014-02-04 11:37:01 -0600 | [diff] [blame] | 6700 | |
Rodrigo Vivi | 35ceabf | 2017-07-06 13:41:13 -0700 | [diff] [blame] | 6701 | if (INTEL_GEN(dev_priv) >= 9) |
Akash Goel | 5704195 | 2015-03-06 11:07:17 +0530 | [diff] [blame] | 6702 | I915_WRITE(GEN6_RPNSWREQ, |
| 6703 | GEN9_FREQUENCY(val)); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6704 | else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Chris Wilson | eb64cad | 2014-03-27 08:24:20 +0000 | [diff] [blame] | 6705 | I915_WRITE(GEN6_RPNSWREQ, |
| 6706 | HSW_FREQUENCY(val)); |
| 6707 | else |
| 6708 | I915_WRITE(GEN6_RPNSWREQ, |
| 6709 | GEN6_FREQUENCY(val) | |
| 6710 | GEN6_OFFSET(0) | |
| 6711 | GEN6_AGGRESSIVE_TURBO); |
Jeff McGee | b8a5ff8 | 2014-02-04 11:37:01 -0600 | [diff] [blame] | 6712 | } |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 6713 | |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 6714 | /* Make sure we continue to get interrupts |
| 6715 | * until we hit the minimum or maximum frequencies. |
| 6716 | */ |
Akash Goel | 74ef117 | 2015-03-06 11:07:19 +0530 | [diff] [blame] | 6717 | I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val)); |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 6718 | I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val)); |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 6719 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6720 | rps->cur_freq = val; |
Mika Kuoppala | 0f94592 | 2015-11-17 18:14:26 +0200 | [diff] [blame] | 6721 | trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val)); |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 6722 | |
| 6723 | return 0; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 6724 | } |
| 6725 | |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 6726 | static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val) |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 6727 | { |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 6728 | int err; |
| 6729 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6730 | if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1), |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 6731 | "Odd GPU freq value\n")) |
| 6732 | val &= ~1; |
| 6733 | |
Deepak S | cd25dd5 | 2015-07-10 18:31:40 +0530 | [diff] [blame] | 6734 | I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val)); |
| 6735 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6736 | if (val != dev_priv->gt_pm.rps.cur_freq) { |
Chris Wilson | 337fa6e | 2019-04-26 09:17:20 +0100 | [diff] [blame] | 6737 | vlv_punit_get(dev_priv); |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 6738 | err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val); |
Chris Wilson | 337fa6e | 2019-04-26 09:17:20 +0100 | [diff] [blame] | 6739 | vlv_punit_put(dev_priv); |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 6740 | if (err) |
| 6741 | return err; |
| 6742 | |
Chris Wilson | db4c5e0 | 2017-02-10 15:03:46 +0000 | [diff] [blame] | 6743 | gen6_set_rps_thresholds(dev_priv, val); |
Chris Wilson | 8fb5519 | 2015-04-07 16:20:28 +0100 | [diff] [blame] | 6744 | } |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 6745 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6746 | dev_priv->gt_pm.rps.cur_freq = val; |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 6747 | trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val)); |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 6748 | |
| 6749 | return 0; |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 6750 | } |
| 6751 | |
Deepak S | a7f6e23 | 2015-05-09 18:04:44 +0530 | [diff] [blame] | 6752 | /* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 6753 | * |
| 6754 | * * If Gfx is Idle, then |
Deepak S | a7f6e23 | 2015-05-09 18:04:44 +0530 | [diff] [blame] | 6755 | * 1. Forcewake Media well. |
| 6756 | * 2. Request idle freq. |
| 6757 | * 3. Release Forcewake of Media well. |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 6758 | */ |
| 6759 | static void vlv_set_rps_idle(struct drm_i915_private *dev_priv) |
| 6760 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6761 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
| 6762 | u32 val = rps->idle_freq; |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 6763 | int err; |
Deepak S | 5549d25 | 2014-06-28 11:26:11 +0530 | [diff] [blame] | 6764 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6765 | if (rps->cur_freq <= val) |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 6766 | return; |
| 6767 | |
Chris Wilson | c9efef7 | 2017-01-02 15:28:45 +0000 | [diff] [blame] | 6768 | /* The punit delays the write of the frequency and voltage until it |
| 6769 | * determines the GPU is awake. During normal usage we don't want to |
| 6770 | * waste power changing the frequency if the GPU is sleeping (rc6). |
| 6771 | * However, the GPU and driver is now idle and we do not want to delay |
| 6772 | * switching to minimum voltage (reducing power whilst idle) as we do |
| 6773 | * not expect to be woken in the near future and so must flush the |
| 6774 | * change by waking the device. |
| 6775 | * |
| 6776 | * We choose to take the media powerwell (either would do to trick the |
| 6777 | * punit into committing the voltage change) as that takes a lot less |
| 6778 | * power than the render powerwell. |
| 6779 | */ |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 6780 | intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_MEDIA); |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 6781 | err = valleyview_set_rps(dev_priv, val); |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 6782 | intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_MEDIA); |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 6783 | |
| 6784 | if (err) |
| 6785 | DRM_ERROR("Failed to set RPS for idle\n"); |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 6786 | } |
| 6787 | |
Chris Wilson | 43cf3bf | 2015-03-18 09:48:22 +0000 | [diff] [blame] | 6788 | void gen6_rps_busy(struct drm_i915_private *dev_priv) |
| 6789 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6790 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
| 6791 | |
Chris Wilson | ebb5eb7 | 2019-04-26 09:17:21 +0100 | [diff] [blame] | 6792 | mutex_lock(&rps->lock); |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6793 | if (rps->enabled) { |
Chris Wilson | bd64818 | 2017-02-10 15:03:48 +0000 | [diff] [blame] | 6794 | u8 freq; |
| 6795 | |
Chris Wilson | e0e8c7c | 2017-03-09 21:12:30 +0000 | [diff] [blame] | 6796 | if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED) |
Chris Wilson | 43cf3bf | 2015-03-18 09:48:22 +0000 | [diff] [blame] | 6797 | gen6_rps_reset_ei(dev_priv); |
| 6798 | I915_WRITE(GEN6_PMINTRMSK, |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6799 | gen6_rps_pm_mask(dev_priv, rps->cur_freq)); |
Michał Winiarski | 2b83c4c | 2016-06-20 11:58:27 +0200 | [diff] [blame] | 6800 | |
Chris Wilson | c33d247 | 2016-07-04 08:08:36 +0100 | [diff] [blame] | 6801 | gen6_enable_rps_interrupts(dev_priv); |
| 6802 | |
Chris Wilson | bd64818 | 2017-02-10 15:03:48 +0000 | [diff] [blame] | 6803 | /* Use the user's desired frequency as a guide, but for better |
| 6804 | * performance, jump directly to RPe as our starting frequency. |
| 6805 | */ |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6806 | freq = max(rps->cur_freq, |
| 6807 | rps->efficient_freq); |
Chris Wilson | bd64818 | 2017-02-10 15:03:48 +0000 | [diff] [blame] | 6808 | |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 6809 | if (intel_set_rps(dev_priv, |
Chris Wilson | bd64818 | 2017-02-10 15:03:48 +0000 | [diff] [blame] | 6810 | clamp(freq, |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6811 | rps->min_freq_softlimit, |
| 6812 | rps->max_freq_softlimit))) |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 6813 | DRM_DEBUG_DRIVER("Failed to set idle frequency\n"); |
Chris Wilson | 43cf3bf | 2015-03-18 09:48:22 +0000 | [diff] [blame] | 6814 | } |
Chris Wilson | ebb5eb7 | 2019-04-26 09:17:21 +0100 | [diff] [blame] | 6815 | mutex_unlock(&rps->lock); |
Chris Wilson | 43cf3bf | 2015-03-18 09:48:22 +0000 | [diff] [blame] | 6816 | } |
| 6817 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 6818 | void gen6_rps_idle(struct drm_i915_private *dev_priv) |
| 6819 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6820 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
| 6821 | |
Chris Wilson | c33d247 | 2016-07-04 08:08:36 +0100 | [diff] [blame] | 6822 | /* Flush our bottom-half so that it does not race with us |
| 6823 | * setting the idle frequency and so that it is bounded by |
| 6824 | * our rpm wakeref. And then disable the interrupts to stop any |
| 6825 | * futher RPS reclocking whilst we are asleep. |
| 6826 | */ |
| 6827 | gen6_disable_rps_interrupts(dev_priv); |
| 6828 | |
Chris Wilson | ebb5eb7 | 2019-04-26 09:17:21 +0100 | [diff] [blame] | 6829 | mutex_lock(&rps->lock); |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6830 | if (rps->enabled) { |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6831 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 6832 | vlv_set_rps_idle(dev_priv); |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 6833 | else |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6834 | gen6_set_rps(dev_priv, rps->idle_freq); |
| 6835 | rps->last_adj = 0; |
Ville Syrjälä | 12c100b | 2016-05-23 17:42:48 +0300 | [diff] [blame] | 6836 | I915_WRITE(GEN6_PMINTRMSK, |
| 6837 | gen6_sanitize_rps_pm_mask(dev_priv, ~0)); |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 6838 | } |
Chris Wilson | ebb5eb7 | 2019-04-26 09:17:21 +0100 | [diff] [blame] | 6839 | mutex_unlock(&rps->lock); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 6840 | } |
| 6841 | |
Chris Wilson | 62eb3c2 | 2019-02-13 09:25:04 +0000 | [diff] [blame] | 6842 | void gen6_rps_boost(struct i915_request *rq) |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 6843 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6844 | struct intel_rps *rps = &rq->i915->gt_pm.rps; |
Chris Wilson | 74d290f | 2017-08-17 13:37:06 +0100 | [diff] [blame] | 6845 | unsigned long flags; |
Chris Wilson | 7b92c1b | 2017-06-28 13:35:48 +0100 | [diff] [blame] | 6846 | bool boost; |
| 6847 | |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 6848 | /* This is intentionally racy! We peek at the state here, then |
| 6849 | * validate inside the RPS worker. |
| 6850 | */ |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6851 | if (!rps->enabled) |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 6852 | return; |
Chris Wilson | 43cf3bf | 2015-03-18 09:48:22 +0000 | [diff] [blame] | 6853 | |
Chris Wilson | 0e21834 | 2019-01-21 22:21:02 +0000 | [diff] [blame] | 6854 | if (i915_request_signaled(rq)) |
Chris Wilson | 253a281 | 2018-02-06 14:31:37 +0000 | [diff] [blame] | 6855 | return; |
| 6856 | |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 6857 | /* Serializes with i915_request_retire() */ |
Chris Wilson | 7b92c1b | 2017-06-28 13:35:48 +0100 | [diff] [blame] | 6858 | boost = false; |
Chris Wilson | 74d290f | 2017-08-17 13:37:06 +0100 | [diff] [blame] | 6859 | spin_lock_irqsave(&rq->lock, flags); |
Chris Wilson | 253a281 | 2018-02-06 14:31:37 +0000 | [diff] [blame] | 6860 | if (!rq->waitboost && !dma_fence_is_signaled_locked(&rq->fence)) { |
| 6861 | boost = !atomic_fetch_inc(&rps->num_waiters); |
Chris Wilson | 7b92c1b | 2017-06-28 13:35:48 +0100 | [diff] [blame] | 6862 | rq->waitboost = true; |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 6863 | } |
Chris Wilson | 74d290f | 2017-08-17 13:37:06 +0100 | [diff] [blame] | 6864 | spin_unlock_irqrestore(&rq->lock, flags); |
Chris Wilson | 7b92c1b | 2017-06-28 13:35:48 +0100 | [diff] [blame] | 6865 | if (!boost) |
| 6866 | return; |
| 6867 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6868 | if (READ_ONCE(rps->cur_freq) < rps->boost_freq) |
| 6869 | schedule_work(&rps->work); |
Chris Wilson | 7b92c1b | 2017-06-28 13:35:48 +0100 | [diff] [blame] | 6870 | |
Chris Wilson | 62eb3c2 | 2019-02-13 09:25:04 +0000 | [diff] [blame] | 6871 | atomic_inc(&rps->boosts); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 6872 | } |
| 6873 | |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 6874 | int intel_set_rps(struct drm_i915_private *dev_priv, u8 val) |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6875 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6876 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 6877 | int err; |
| 6878 | |
Chris Wilson | ebb5eb7 | 2019-04-26 09:17:21 +0100 | [diff] [blame] | 6879 | lockdep_assert_held(&rps->lock); |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6880 | GEM_BUG_ON(val > rps->max_freq); |
| 6881 | GEM_BUG_ON(val < rps->min_freq); |
Chris Wilson | cfd1c48 | 2017-02-20 09:47:07 +0000 | [diff] [blame] | 6882 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 6883 | if (!rps->enabled) { |
| 6884 | rps->cur_freq = val; |
Chris Wilson | 76e4e4b | 2017-02-20 09:47:08 +0000 | [diff] [blame] | 6885 | return 0; |
| 6886 | } |
| 6887 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6888 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 6889 | err = valleyview_set_rps(dev_priv, val); |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 6890 | else |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 6891 | err = gen6_set_rps(dev_priv, val); |
| 6892 | |
| 6893 | return err; |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6894 | } |
| 6895 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6896 | static void gen9_disable_rc6(struct drm_i915_private *dev_priv) |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 6897 | { |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 6898 | I915_WRITE(GEN6_RC_CONTROL, 0); |
Zhe Wang | 38c2352 | 2015-01-20 12:23:04 +0000 | [diff] [blame] | 6899 | I915_WRITE(GEN9_PG_ENABLE, 0); |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 6900 | } |
| 6901 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6902 | static void gen9_disable_rps(struct drm_i915_private *dev_priv) |
Akash Goel | 2030d68 | 2016-04-23 00:05:45 +0530 | [diff] [blame] | 6903 | { |
Akash Goel | 2030d68 | 2016-04-23 00:05:45 +0530 | [diff] [blame] | 6904 | I915_WRITE(GEN6_RP_CONTROL, 0); |
| 6905 | } |
| 6906 | |
Sagar Arun Kamble | 960e546 | 2017-10-10 22:29:59 +0100 | [diff] [blame] | 6907 | static void gen6_disable_rc6(struct drm_i915_private *dev_priv) |
Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 6908 | { |
Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 6909 | I915_WRITE(GEN6_RC_CONTROL, 0); |
Sagar Arun Kamble | 960e546 | 2017-10-10 22:29:59 +0100 | [diff] [blame] | 6910 | } |
| 6911 | |
| 6912 | static void gen6_disable_rps(struct drm_i915_private *dev_priv) |
| 6913 | { |
Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 6914 | I915_WRITE(GEN6_RPNSWREQ, 1 << 31); |
Akash Goel | 2030d68 | 2016-04-23 00:05:45 +0530 | [diff] [blame] | 6915 | I915_WRITE(GEN6_RP_CONTROL, 0); |
Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 6916 | } |
| 6917 | |
Sagar Arun Kamble | d46b00d | 2017-10-10 22:30:03 +0100 | [diff] [blame] | 6918 | static void cherryview_disable_rc6(struct drm_i915_private *dev_priv) |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 6919 | { |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 6920 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 6921 | } |
| 6922 | |
Sagar Arun Kamble | d46b00d | 2017-10-10 22:30:03 +0100 | [diff] [blame] | 6923 | static void cherryview_disable_rps(struct drm_i915_private *dev_priv) |
| 6924 | { |
| 6925 | I915_WRITE(GEN6_RP_CONTROL, 0); |
| 6926 | } |
| 6927 | |
Sagar Arun Kamble | 0d6fc92 | 2017-10-10 22:30:02 +0100 | [diff] [blame] | 6928 | static void valleyview_disable_rc6(struct drm_i915_private *dev_priv) |
Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 6929 | { |
Sagar Arun Kamble | 0d6fc92 | 2017-10-10 22:30:02 +0100 | [diff] [blame] | 6930 | /* We're doing forcewake before Disabling RC6, |
Deepak S | 98a2e5f | 2014-08-18 10:35:27 -0700 | [diff] [blame] | 6931 | * This what the BIOS expects when going into suspend */ |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 6932 | intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL); |
Deepak S | 98a2e5f | 2014-08-18 10:35:27 -0700 | [diff] [blame] | 6933 | |
Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 6934 | I915_WRITE(GEN6_RC_CONTROL, 0); |
Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 6935 | |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 6936 | intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL); |
Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 6937 | } |
| 6938 | |
Sagar Arun Kamble | 0d6fc92 | 2017-10-10 22:30:02 +0100 | [diff] [blame] | 6939 | static void valleyview_disable_rps(struct drm_i915_private *dev_priv) |
| 6940 | { |
| 6941 | I915_WRITE(GEN6_RP_CONTROL, 0); |
| 6942 | } |
| 6943 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 6944 | static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv) |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 6945 | { |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 6946 | bool enable_rc6 = true; |
| 6947 | unsigned long rc6_ctx_base; |
Imre Deak | fc61984 | 2016-06-29 19:13:55 +0300 | [diff] [blame] | 6948 | u32 rc_ctl; |
| 6949 | int rc_sw_target; |
| 6950 | |
| 6951 | rc_ctl = I915_READ(GEN6_RC_CONTROL); |
| 6952 | rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >> |
| 6953 | RC_SW_TARGET_STATE_SHIFT; |
| 6954 | DRM_DEBUG_DRIVER("BIOS enabled RC states: " |
| 6955 | "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n", |
| 6956 | onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE), |
| 6957 | onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE), |
| 6958 | rc_sw_target); |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 6959 | |
| 6960 | if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) { |
Imre Deak | b99d49c | 2016-06-29 19:13:54 +0300 | [diff] [blame] | 6961 | DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n"); |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 6962 | enable_rc6 = false; |
| 6963 | } |
| 6964 | |
| 6965 | /* |
| 6966 | * The exact context size is not known for BXT, so assume a page size |
| 6967 | * for this check. |
| 6968 | */ |
| 6969 | rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK; |
Matthew Auld | 17a0534 | 2017-12-11 15:18:19 +0000 | [diff] [blame] | 6970 | if (!((rc6_ctx_base >= dev_priv->dsm_reserved.start) && |
| 6971 | (rc6_ctx_base + PAGE_SIZE < dev_priv->dsm_reserved.end))) { |
Imre Deak | b99d49c | 2016-06-29 19:13:54 +0300 | [diff] [blame] | 6972 | DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n"); |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 6973 | enable_rc6 = false; |
| 6974 | } |
| 6975 | |
| 6976 | if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) && |
| 6977 | ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) && |
| 6978 | ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) && |
| 6979 | ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) { |
Imre Deak | b99d49c | 2016-06-29 19:13:54 +0300 | [diff] [blame] | 6980 | DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n"); |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 6981 | enable_rc6 = false; |
| 6982 | } |
| 6983 | |
Imre Deak | fc61984 | 2016-06-29 19:13:55 +0300 | [diff] [blame] | 6984 | if (!I915_READ(GEN8_PUSHBUS_CONTROL) || |
| 6985 | !I915_READ(GEN8_PUSHBUS_ENABLE) || |
| 6986 | !I915_READ(GEN8_PUSHBUS_SHIFT)) { |
| 6987 | DRM_DEBUG_DRIVER("Pushbus not setup properly.\n"); |
| 6988 | enable_rc6 = false; |
| 6989 | } |
| 6990 | |
| 6991 | if (!I915_READ(GEN6_GFXPAUSE)) { |
| 6992 | DRM_DEBUG_DRIVER("GFX pause not setup properly.\n"); |
| 6993 | enable_rc6 = false; |
| 6994 | } |
| 6995 | |
| 6996 | if (!I915_READ(GEN8_MISC_CTRL0)) { |
| 6997 | DRM_DEBUG_DRIVER("GPM control not setup properly.\n"); |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 6998 | enable_rc6 = false; |
| 6999 | } |
| 7000 | |
| 7001 | return enable_rc6; |
| 7002 | } |
| 7003 | |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 7004 | static bool sanitize_rc6(struct drm_i915_private *i915) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7005 | { |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 7006 | struct intel_device_info *info = mkwrite_device_info(i915); |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 7007 | |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 7008 | /* Powersaving is controlled by the host when inside a VM */ |
Chris Wilson | 91cbdb8 | 2019-04-19 14:48:36 +0100 | [diff] [blame] | 7009 | if (intel_vgpu_active(i915)) { |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 7010 | info->has_rc6 = 0; |
Chris Wilson | 91cbdb8 | 2019-04-19 14:48:36 +0100 | [diff] [blame] | 7011 | info->has_rps = false; |
| 7012 | } |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 7013 | |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 7014 | if (info->has_rc6 && |
| 7015 | IS_GEN9_LP(i915) && !bxt_check_bios_rc6_setup(i915)) { |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 7016 | DRM_INFO("RC6 disabled by BIOS\n"); |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 7017 | info->has_rc6 = 0; |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 7018 | } |
| 7019 | |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 7020 | /* |
| 7021 | * We assume that we do not have any deep rc6 levels if we don't have |
| 7022 | * have the previous rc6 level supported, i.e. we use HAS_RC6() |
| 7023 | * as the initial coarse check for rc6 in general, moving on to |
| 7024 | * progressively finer/deeper levels. |
| 7025 | */ |
| 7026 | if (!info->has_rc6 && info->has_rc6p) |
| 7027 | info->has_rc6p = 0; |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 7028 | |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 7029 | return info->has_rc6; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7030 | } |
| 7031 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 7032 | static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv) |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 7033 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7034 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
| 7035 | |
Ben Widawsky | 3280e8b | 2014-03-31 17:16:42 -0700 | [diff] [blame] | 7036 | /* All of these values are in units of 50MHz */ |
Chris Wilson | 773ea9a | 2016-07-13 09:10:33 +0100 | [diff] [blame] | 7037 | |
Tom O'Rourke | 93ee292 | 2014-11-19 14:21:52 -0800 | [diff] [blame] | 7038 | /* static values from HW: RP0 > RP1 > RPn (min_freq) */ |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 7039 | if (IS_GEN9_LP(dev_priv)) { |
Chris Wilson | 773ea9a | 2016-07-13 09:10:33 +0100 | [diff] [blame] | 7040 | u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP); |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7041 | rps->rp0_freq = (rp_state_cap >> 16) & 0xff; |
| 7042 | rps->rp1_freq = (rp_state_cap >> 8) & 0xff; |
| 7043 | rps->min_freq = (rp_state_cap >> 0) & 0xff; |
Bob Paauwe | 3504056 | 2015-06-25 14:54:07 -0700 | [diff] [blame] | 7044 | } else { |
Chris Wilson | 773ea9a | 2016-07-13 09:10:33 +0100 | [diff] [blame] | 7045 | u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP); |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7046 | rps->rp0_freq = (rp_state_cap >> 0) & 0xff; |
| 7047 | rps->rp1_freq = (rp_state_cap >> 8) & 0xff; |
| 7048 | rps->min_freq = (rp_state_cap >> 16) & 0xff; |
Bob Paauwe | 3504056 | 2015-06-25 14:54:07 -0700 | [diff] [blame] | 7049 | } |
Ben Widawsky | 3280e8b | 2014-03-31 17:16:42 -0700 | [diff] [blame] | 7050 | /* hw_max = RP0 until we check for overclocking */ |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7051 | rps->max_freq = rps->rp0_freq; |
Ben Widawsky | 3280e8b | 2014-03-31 17:16:42 -0700 | [diff] [blame] | 7052 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7053 | rps->efficient_freq = rps->rp1_freq; |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 7054 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) || |
Oscar Mateo | 2b2874e | 2018-04-05 17:00:52 +0300 | [diff] [blame] | 7055 | IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) { |
Chris Wilson | 773ea9a | 2016-07-13 09:10:33 +0100 | [diff] [blame] | 7056 | u32 ddcc_status = 0; |
| 7057 | |
| 7058 | if (sandybridge_pcode_read(dev_priv, |
| 7059 | HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL, |
| 7060 | &ddcc_status) == 0) |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7061 | rps->efficient_freq = |
Tom O'Rourke | 46efa4a | 2015-02-10 23:06:46 -0800 | [diff] [blame] | 7062 | clamp_t(u8, |
| 7063 | ((ddcc_status >> 8) & 0xff), |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7064 | rps->min_freq, |
| 7065 | rps->max_freq); |
Tom O'Rourke | 93ee292 | 2014-11-19 14:21:52 -0800 | [diff] [blame] | 7066 | } |
| 7067 | |
Oscar Mateo | 2b2874e | 2018-04-05 17:00:52 +0300 | [diff] [blame] | 7068 | if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) { |
Akash Goel | c5e0688 | 2015-06-29 14:50:19 +0530 | [diff] [blame] | 7069 | /* Store the frequency values in 16.66 MHZ units, which is |
Chris Wilson | 773ea9a | 2016-07-13 09:10:33 +0100 | [diff] [blame] | 7070 | * the natural hardware unit for SKL |
| 7071 | */ |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7072 | rps->rp0_freq *= GEN9_FREQ_SCALER; |
| 7073 | rps->rp1_freq *= GEN9_FREQ_SCALER; |
| 7074 | rps->min_freq *= GEN9_FREQ_SCALER; |
| 7075 | rps->max_freq *= GEN9_FREQ_SCALER; |
| 7076 | rps->efficient_freq *= GEN9_FREQ_SCALER; |
Akash Goel | c5e0688 | 2015-06-29 14:50:19 +0530 | [diff] [blame] | 7077 | } |
Ben Widawsky | 3280e8b | 2014-03-31 17:16:42 -0700 | [diff] [blame] | 7078 | } |
| 7079 | |
Chris Wilson | 3a45b05 | 2016-07-13 09:10:32 +0100 | [diff] [blame] | 7080 | static void reset_rps(struct drm_i915_private *dev_priv, |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 7081 | int (*set)(struct drm_i915_private *, u8)) |
Chris Wilson | 3a45b05 | 2016-07-13 09:10:32 +0100 | [diff] [blame] | 7082 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7083 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
| 7084 | u8 freq = rps->cur_freq; |
Chris Wilson | 3a45b05 | 2016-07-13 09:10:32 +0100 | [diff] [blame] | 7085 | |
| 7086 | /* force a reset */ |
Chris Wilson | 60548c5 | 2018-07-31 14:26:29 +0100 | [diff] [blame] | 7087 | rps->power.mode = -1; |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7088 | rps->cur_freq = -1; |
Chris Wilson | 3a45b05 | 2016-07-13 09:10:32 +0100 | [diff] [blame] | 7089 | |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 7090 | if (set(dev_priv, freq)) |
| 7091 | DRM_ERROR("Failed to reset RPS to initial values\n"); |
Chris Wilson | 3a45b05 | 2016-07-13 09:10:32 +0100 | [diff] [blame] | 7092 | } |
| 7093 | |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 7094 | /* See the Gen9_GT_PM_Programming_Guide doc for the below */ |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 7095 | static void gen9_enable_rps(struct drm_i915_private *dev_priv) |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 7096 | { |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 7097 | intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL); |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 7098 | |
David Weinehall | 36fe778 | 2017-11-17 10:01:46 +0200 | [diff] [blame] | 7099 | /* Program defaults and thresholds for RPS */ |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 7100 | if (IS_GEN(dev_priv, 9)) |
David Weinehall | 36fe778 | 2017-11-17 10:01:46 +0200 | [diff] [blame] | 7101 | I915_WRITE(GEN6_RC_VIDEO_FREQ, |
| 7102 | GEN9_FREQUENCY(dev_priv->gt_pm.rps.rp1_freq)); |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 7103 | |
Akash Goel | 0beb059 | 2015-03-06 11:07:20 +0530 | [diff] [blame] | 7104 | /* 1 second timeout*/ |
| 7105 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, |
| 7106 | GT_INTERVAL_FROM_US(dev_priv, 1000000)); |
| 7107 | |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 7108 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa); |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 7109 | |
Akash Goel | 0beb059 | 2015-03-06 11:07:20 +0530 | [diff] [blame] | 7110 | /* Leaning on the below call to gen6_set_rps to program/setup the |
| 7111 | * Up/Down EI & threshold registers, as well as the RP_CONTROL, |
| 7112 | * RP_INTERRUPT_LIMITS & RPNSWREQ registers */ |
Chris Wilson | 3a45b05 | 2016-07-13 09:10:32 +0100 | [diff] [blame] | 7113 | reset_rps(dev_priv, gen6_set_rps); |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 7114 | |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 7115 | intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL); |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 7116 | } |
| 7117 | |
Mika Kuoppala | a79208d | 2019-04-10 13:59:17 +0300 | [diff] [blame] | 7118 | static void gen11_enable_rc6(struct drm_i915_private *dev_priv) |
| 7119 | { |
| 7120 | struct intel_engine_cs *engine; |
| 7121 | enum intel_engine_id id; |
| 7122 | |
| 7123 | /* 1a: Software RC state - RC0 */ |
| 7124 | I915_WRITE(GEN6_RC_STATE, 0); |
| 7125 | |
| 7126 | /* |
| 7127 | * 1b: Get forcewake during program sequence. Although the driver |
| 7128 | * hasn't enabled a state yet where we need forcewake, BIOS may have. |
| 7129 | */ |
| 7130 | intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL); |
| 7131 | |
| 7132 | /* 2a: Disable RC states. */ |
| 7133 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 7134 | |
| 7135 | /* 2b: Program RC6 thresholds.*/ |
| 7136 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85); |
| 7137 | I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150); |
| 7138 | |
| 7139 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */ |
| 7140 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */ |
| 7141 | for_each_engine(engine, dev_priv, id) |
| 7142 | I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10); |
| 7143 | |
| 7144 | if (HAS_GUC(dev_priv)) |
| 7145 | I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA); |
| 7146 | |
| 7147 | I915_WRITE(GEN6_RC_SLEEP, 0); |
| 7148 | |
Mika Kuoppala | d105e9a | 2019-04-10 13:59:18 +0300 | [diff] [blame] | 7149 | I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */ |
| 7150 | |
Mika Kuoppala | a79208d | 2019-04-10 13:59:17 +0300 | [diff] [blame] | 7151 | /* |
| 7152 | * 2c: Program Coarse Power Gating Policies. |
| 7153 | * |
| 7154 | * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we |
| 7155 | * use instead is a more conservative estimate for the maximum time |
| 7156 | * it takes us to service a CS interrupt and submit a new ELSP - that |
| 7157 | * is the time which the GPU is idle waiting for the CPU to select the |
| 7158 | * next request to execute. If the idle hysteresis is less than that |
| 7159 | * interrupt service latency, the hardware will automatically gate |
| 7160 | * the power well and we will then incur the wake up cost on top of |
| 7161 | * the service latency. A similar guide from intel_pstate is that we |
| 7162 | * do not want the enable hysteresis to less than the wakeup latency. |
| 7163 | * |
| 7164 | * igt/gem_exec_nop/sequential provides a rough estimate for the |
| 7165 | * service latency, and puts it around 10us for Broadwell (and other |
| 7166 | * big core) and around 40us for Broxton (and other low power cores). |
| 7167 | * [Note that for legacy ringbuffer submission, this is less than 1us!] |
| 7168 | * However, the wakeup latency on Broxton is closer to 100us. To be |
| 7169 | * conservative, we have to factor in a context switch on top (due |
| 7170 | * to ksoftirqd). |
| 7171 | */ |
| 7172 | I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250); |
| 7173 | I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250); |
| 7174 | |
| 7175 | /* 3a: Enable RC6 */ |
Mika Kuoppala | a79208d | 2019-04-10 13:59:17 +0300 | [diff] [blame] | 7176 | I915_WRITE(GEN6_RC_CONTROL, |
| 7177 | GEN6_RC_CTL_HW_ENABLE | |
| 7178 | GEN6_RC_CTL_RC6_ENABLE | |
| 7179 | GEN6_RC_CTL_EI_MODE(1)); |
| 7180 | |
| 7181 | /* 3b: Enable Coarse Power Gating only when RC6 is enabled. */ |
| 7182 | I915_WRITE(GEN9_PG_ENABLE, |
Mika Kuoppala | 2ea7414 | 2019-04-10 13:59:19 +0300 | [diff] [blame] | 7183 | GEN9_RENDER_PG_ENABLE | |
| 7184 | GEN9_MEDIA_PG_ENABLE | |
| 7185 | GEN11_MEDIA_SAMPLER_PG_ENABLE); |
Mika Kuoppala | a79208d | 2019-04-10 13:59:17 +0300 | [diff] [blame] | 7186 | |
| 7187 | intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL); |
| 7188 | } |
| 7189 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 7190 | static void gen9_enable_rc6(struct drm_i915_private *dev_priv) |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 7191 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 7192 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 7193 | enum intel_engine_id id; |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 7194 | u32 rc6_mode; |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 7195 | |
| 7196 | /* 1a: Software RC state - RC0 */ |
| 7197 | I915_WRITE(GEN6_RC_STATE, 0); |
| 7198 | |
| 7199 | /* 1b: Get forcewake during program sequence. Although the driver |
| 7200 | * hasn't enabled a state yet where we need forcewake, BIOS may have.*/ |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 7201 | intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL); |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 7202 | |
| 7203 | /* 2a: Disable RC states. */ |
| 7204 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 7205 | |
| 7206 | /* 2b: Program RC6 thresholds.*/ |
Rodrigo Vivi | 0aab201 | 2017-10-23 15:46:12 -0700 | [diff] [blame] | 7207 | if (INTEL_GEN(dev_priv) >= 10) { |
| 7208 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85); |
| 7209 | I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150); |
| 7210 | } else if (IS_SKYLAKE(dev_priv)) { |
| 7211 | /* |
| 7212 | * WaRsDoubleRc6WrlWithCoarsePowerGating:skl Doubling WRL only |
| 7213 | * when CPG is enabled |
| 7214 | */ |
Sagar Arun Kamble | 63a4dec | 2015-09-12 10:17:53 +0530 | [diff] [blame] | 7215 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16); |
Rodrigo Vivi | 0aab201 | 2017-10-23 15:46:12 -0700 | [diff] [blame] | 7216 | } else { |
Sagar Arun Kamble | 63a4dec | 2015-09-12 10:17:53 +0530 | [diff] [blame] | 7217 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16); |
Rodrigo Vivi | 0aab201 | 2017-10-23 15:46:12 -0700 | [diff] [blame] | 7218 | } |
| 7219 | |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 7220 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */ |
| 7221 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */ |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 7222 | for_each_engine(engine, dev_priv, id) |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 7223 | I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10); |
Sagar Arun Kamble | 97c322e | 2015-09-12 10:17:54 +0530 | [diff] [blame] | 7224 | |
Dave Gordon | 1a3d189 | 2016-05-13 15:36:30 +0100 | [diff] [blame] | 7225 | if (HAS_GUC(dev_priv)) |
Sagar Arun Kamble | 97c322e | 2015-09-12 10:17:54 +0530 | [diff] [blame] | 7226 | I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA); |
| 7227 | |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 7228 | I915_WRITE(GEN6_RC_SLEEP, 0); |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 7229 | |
Chris Wilson | c1beabc | 2018-01-22 13:55:41 +0000 | [diff] [blame] | 7230 | /* |
| 7231 | * 2c: Program Coarse Power Gating Policies. |
| 7232 | * |
| 7233 | * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we |
| 7234 | * use instead is a more conservative estimate for the maximum time |
| 7235 | * it takes us to service a CS interrupt and submit a new ELSP - that |
| 7236 | * is the time which the GPU is idle waiting for the CPU to select the |
| 7237 | * next request to execute. If the idle hysteresis is less than that |
| 7238 | * interrupt service latency, the hardware will automatically gate |
| 7239 | * the power well and we will then incur the wake up cost on top of |
| 7240 | * the service latency. A similar guide from intel_pstate is that we |
| 7241 | * do not want the enable hysteresis to less than the wakeup latency. |
| 7242 | * |
| 7243 | * igt/gem_exec_nop/sequential provides a rough estimate for the |
| 7244 | * service latency, and puts it around 10us for Broadwell (and other |
| 7245 | * big core) and around 40us for Broxton (and other low power cores). |
| 7246 | * [Note that for legacy ringbuffer submission, this is less than 1us!] |
| 7247 | * However, the wakeup latency on Broxton is closer to 100us. To be |
| 7248 | * conservative, we have to factor in a context switch on top (due |
| 7249 | * to ksoftirqd). |
| 7250 | */ |
| 7251 | I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250); |
| 7252 | I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250); |
Zhe Wang | 38c2352 | 2015-01-20 12:23:04 +0000 | [diff] [blame] | 7253 | |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 7254 | /* 3a: Enable RC6 */ |
Chris Wilson | 1c044f9 | 2017-01-25 17:26:01 +0000 | [diff] [blame] | 7255 | I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */ |
Rodrigo Vivi | e4ffc83 | 2017-08-22 16:58:28 -0700 | [diff] [blame] | 7256 | |
| 7257 | /* WaRsUseTimeoutMode:cnl (pre-prod) */ |
| 7258 | if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_C0)) |
| 7259 | rc6_mode = GEN7_RC_CTL_TO_MODE; |
| 7260 | else |
| 7261 | rc6_mode = GEN6_RC_CTL_EI_MODE(1); |
| 7262 | |
Chris Wilson | 1c044f9 | 2017-01-25 17:26:01 +0000 | [diff] [blame] | 7263 | I915_WRITE(GEN6_RC_CONTROL, |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 7264 | GEN6_RC_CTL_HW_ENABLE | |
| 7265 | GEN6_RC_CTL_RC6_ENABLE | |
| 7266 | rc6_mode); |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 7267 | |
Sagar Kamble | cb07bae | 2015-04-12 11:28:14 +0530 | [diff] [blame] | 7268 | /* |
| 7269 | * 3b: Enable Coarse Power Gating only when RC6 is enabled. |
Rodrigo Vivi | d66047e4 | 2018-02-22 12:05:35 -0800 | [diff] [blame] | 7270 | * WaRsDisableCoarsePowerGating:skl,cnl - Render/Media PG need to be disabled with RC6. |
Sagar Kamble | cb07bae | 2015-04-12 11:28:14 +0530 | [diff] [blame] | 7271 | */ |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 7272 | if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv)) |
Sagar Arun Kamble | f2d2fe9 | 2015-09-12 10:17:51 +0530 | [diff] [blame] | 7273 | I915_WRITE(GEN9_PG_ENABLE, 0); |
| 7274 | else |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 7275 | I915_WRITE(GEN9_PG_ENABLE, |
| 7276 | GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE); |
Zhe Wang | 38c2352 | 2015-01-20 12:23:04 +0000 | [diff] [blame] | 7277 | |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 7278 | intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL); |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 7279 | } |
| 7280 | |
Sagar Arun Kamble | 3a85392 | 2017-10-10 22:30:01 +0100 | [diff] [blame] | 7281 | static void gen8_enable_rc6(struct drm_i915_private *dev_priv) |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 7282 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 7283 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 7284 | enum intel_engine_id id; |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 7285 | |
| 7286 | /* 1a: Software RC state - RC0 */ |
| 7287 | I915_WRITE(GEN6_RC_STATE, 0); |
| 7288 | |
Sagar Arun Kamble | 3a85392 | 2017-10-10 22:30:01 +0100 | [diff] [blame] | 7289 | /* 1b: Get forcewake during program sequence. Although the driver |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 7290 | * hasn't enabled a state yet where we need forcewake, BIOS may have.*/ |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 7291 | intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 7292 | |
| 7293 | /* 2a: Disable RC states. */ |
| 7294 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 7295 | |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 7296 | /* 2b: Program RC6 thresholds.*/ |
| 7297 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16); |
| 7298 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */ |
| 7299 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */ |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 7300 | for_each_engine(engine, dev_priv, id) |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 7301 | I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 7302 | I915_WRITE(GEN6_RC_SLEEP, 0); |
Sagar Arun Kamble | 415544d | 2017-10-10 22:30:00 +0100 | [diff] [blame] | 7303 | I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */ |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 7304 | |
| 7305 | /* 3: Enable RC6 */ |
Sagar Arun Kamble | 415544d | 2017-10-10 22:30:00 +0100 | [diff] [blame] | 7306 | |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 7307 | I915_WRITE(GEN6_RC_CONTROL, |
| 7308 | GEN6_RC_CTL_HW_ENABLE | |
| 7309 | GEN7_RC_CTL_TO_MODE | |
| 7310 | GEN6_RC_CTL_RC6_ENABLE); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 7311 | |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 7312 | intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL); |
Sagar Arun Kamble | 3a85392 | 2017-10-10 22:30:01 +0100 | [diff] [blame] | 7313 | } |
| 7314 | |
| 7315 | static void gen8_enable_rps(struct drm_i915_private *dev_priv) |
| 7316 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7317 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
| 7318 | |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 7319 | intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL); |
Sagar Arun Kamble | 3a85392 | 2017-10-10 22:30:01 +0100 | [diff] [blame] | 7320 | |
| 7321 | /* 1 Program defaults and thresholds for RPS*/ |
Ben Widawsky | f9bdc58 | 2014-03-31 17:16:41 -0700 | [diff] [blame] | 7322 | I915_WRITE(GEN6_RPNSWREQ, |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7323 | HSW_FREQUENCY(rps->rp1_freq)); |
Ben Widawsky | f9bdc58 | 2014-03-31 17:16:41 -0700 | [diff] [blame] | 7324 | I915_WRITE(GEN6_RC_VIDEO_FREQ, |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7325 | HSW_FREQUENCY(rps->rp1_freq)); |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 7326 | /* NB: Docs say 1s, and 1000000 - which aren't equivalent */ |
| 7327 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */ |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 7328 | |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 7329 | /* Docs recommend 900MHz, and 300 MHz respectively */ |
| 7330 | I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7331 | rps->max_freq_softlimit << 24 | |
| 7332 | rps->min_freq_softlimit << 16); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 7333 | |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 7334 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */ |
| 7335 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/ |
| 7336 | I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */ |
| 7337 | I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */ |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 7338 | |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 7339 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 7340 | |
Sagar Arun Kamble | 3a85392 | 2017-10-10 22:30:01 +0100 | [diff] [blame] | 7341 | /* 2: Enable RPS */ |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 7342 | I915_WRITE(GEN6_RP_CONTROL, |
| 7343 | GEN6_RP_MEDIA_TURBO | |
| 7344 | GEN6_RP_MEDIA_HW_NORMAL_MODE | |
| 7345 | GEN6_RP_MEDIA_IS_GFX | |
| 7346 | GEN6_RP_ENABLE | |
| 7347 | GEN6_RP_UP_BUSY_AVG | |
| 7348 | GEN6_RP_DOWN_IDLE_AVG); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 7349 | |
Chris Wilson | 3a45b05 | 2016-07-13 09:10:32 +0100 | [diff] [blame] | 7350 | reset_rps(dev_priv, gen6_set_rps); |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 7351 | |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 7352 | intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 7353 | } |
| 7354 | |
Sagar Arun Kamble | 960e546 | 2017-10-10 22:29:59 +0100 | [diff] [blame] | 7355 | static void gen6_enable_rc6(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7356 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 7357 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 7358 | enum intel_engine_id id; |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 7359 | u32 rc6vids, rc6_mask; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7360 | u32 gtfifodbg; |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 7361 | int ret; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7362 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7363 | I915_WRITE(GEN6_RC_STATE, 0); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7364 | |
| 7365 | /* Clear the DBG now so we don't confuse earlier errors */ |
Ville Syrjälä | 297b32e | 2016-04-13 21:09:30 +0300 | [diff] [blame] | 7366 | gtfifodbg = I915_READ(GTFIFODBG); |
| 7367 | if (gtfifodbg) { |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7368 | DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg); |
| 7369 | I915_WRITE(GTFIFODBG, gtfifodbg); |
| 7370 | } |
| 7371 | |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 7372 | intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7373 | |
| 7374 | /* disable the counters and set deterministic thresholds */ |
| 7375 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 7376 | |
| 7377 | I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16); |
| 7378 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30); |
| 7379 | I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30); |
| 7380 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); |
| 7381 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); |
| 7382 | |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 7383 | for_each_engine(engine, dev_priv, id) |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 7384 | I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7385 | |
| 7386 | I915_WRITE(GEN6_RC_SLEEP, 0); |
| 7387 | I915_WRITE(GEN6_RC1e_THRESHOLD, 1000); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 7388 | if (IS_IVYBRIDGE(dev_priv)) |
Stéphane Marchesin | 351aa56 | 2013-08-13 11:55:17 -0700 | [diff] [blame] | 7389 | I915_WRITE(GEN6_RC6_THRESHOLD, 125000); |
| 7390 | else |
| 7391 | I915_WRITE(GEN6_RC6_THRESHOLD, 50000); |
Stéphane Marchesin | 0920a48 | 2013-01-29 19:41:59 -0800 | [diff] [blame] | 7392 | I915_WRITE(GEN6_RC6p_THRESHOLD, 150000); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7393 | I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */ |
| 7394 | |
Eugeni Dodonov | 5a7dc92 | 2012-07-02 11:51:05 -0300 | [diff] [blame] | 7395 | /* We don't use those on Haswell */ |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 7396 | rc6_mask = GEN6_RC_CTL_RC6_ENABLE; |
| 7397 | if (HAS_RC6p(dev_priv)) |
| 7398 | rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE; |
| 7399 | if (HAS_RC6pp(dev_priv)) |
| 7400 | rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7401 | I915_WRITE(GEN6_RC_CONTROL, |
| 7402 | rc6_mask | |
| 7403 | GEN6_RC_CTL_EI_MODE(1) | |
| 7404 | GEN6_RC_CTL_HW_ENABLE); |
| 7405 | |
Ben Widawsky | 31643d5 | 2012-09-26 10:34:01 -0700 | [diff] [blame] | 7406 | rc6vids = 0; |
| 7407 | ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids); |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 7408 | if (IS_GEN(dev_priv, 6) && ret) { |
Ben Widawsky | 31643d5 | 2012-09-26 10:34:01 -0700 | [diff] [blame] | 7409 | DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n"); |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 7410 | } else if (IS_GEN(dev_priv, 6) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) { |
Ben Widawsky | 31643d5 | 2012-09-26 10:34:01 -0700 | [diff] [blame] | 7411 | DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n", |
| 7412 | GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450); |
| 7413 | rc6vids &= 0xffff00; |
| 7414 | rc6vids |= GEN6_ENCODE_RC6_VID(450); |
| 7415 | ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids); |
| 7416 | if (ret) |
| 7417 | DRM_ERROR("Couldn't fix incorrect rc6 voltage\n"); |
| 7418 | } |
| 7419 | |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 7420 | intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7421 | } |
| 7422 | |
Sagar Arun Kamble | 960e546 | 2017-10-10 22:29:59 +0100 | [diff] [blame] | 7423 | static void gen6_enable_rps(struct drm_i915_private *dev_priv) |
| 7424 | { |
Sagar Arun Kamble | 960e546 | 2017-10-10 22:29:59 +0100 | [diff] [blame] | 7425 | /* Here begins a magic sequence of register writes to enable |
| 7426 | * auto-downclocking. |
| 7427 | * |
| 7428 | * Perhaps there might be some value in exposing these to |
| 7429 | * userspace... |
| 7430 | */ |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 7431 | intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL); |
Sagar Arun Kamble | 960e546 | 2017-10-10 22:29:59 +0100 | [diff] [blame] | 7432 | |
| 7433 | /* Power down if completely idle for over 50ms */ |
| 7434 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000); |
| 7435 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); |
| 7436 | |
| 7437 | reset_rps(dev_priv, gen6_set_rps); |
| 7438 | |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 7439 | intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL); |
Sagar Arun Kamble | 960e546 | 2017-10-10 22:29:59 +0100 | [diff] [blame] | 7440 | } |
| 7441 | |
Chris Wilson | fb7404e | 2016-07-13 09:10:38 +0100 | [diff] [blame] | 7442 | static void gen6_update_ring_freq(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7443 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7444 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
Mika Kuoppala | 66c1f77 | 2018-03-20 17:17:33 +0200 | [diff] [blame] | 7445 | const int min_freq = 15; |
| 7446 | const int scaling_factor = 180; |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 7447 | unsigned int gpu_freq; |
| 7448 | unsigned int max_ia_freq, min_ring_freq; |
Akash Goel | 4c8c774 | 2015-06-29 14:50:20 +0530 | [diff] [blame] | 7449 | unsigned int max_gpu_freq, min_gpu_freq; |
Ben Widawsky | eda7964 | 2013-10-07 17:15:48 -0300 | [diff] [blame] | 7450 | struct cpufreq_policy *policy; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7451 | |
Chris Wilson | ebb5eb7 | 2019-04-26 09:17:21 +0100 | [diff] [blame] | 7452 | lockdep_assert_held(&rps->lock); |
Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 7453 | |
Mika Kuoppala | 66c1f77 | 2018-03-20 17:17:33 +0200 | [diff] [blame] | 7454 | if (rps->max_freq <= rps->min_freq) |
| 7455 | return; |
| 7456 | |
Ben Widawsky | eda7964 | 2013-10-07 17:15:48 -0300 | [diff] [blame] | 7457 | policy = cpufreq_cpu_get(0); |
| 7458 | if (policy) { |
| 7459 | max_ia_freq = policy->cpuinfo.max_freq; |
| 7460 | cpufreq_cpu_put(policy); |
| 7461 | } else { |
| 7462 | /* |
| 7463 | * Default to measured freq if none found, PCU will ensure we |
| 7464 | * don't go over |
| 7465 | */ |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7466 | max_ia_freq = tsc_khz; |
Ben Widawsky | eda7964 | 2013-10-07 17:15:48 -0300 | [diff] [blame] | 7467 | } |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7468 | |
| 7469 | /* Convert from kHz to MHz */ |
| 7470 | max_ia_freq /= 1000; |
| 7471 | |
Ben Widawsky | 153b4b95 | 2013-10-22 22:05:09 -0700 | [diff] [blame] | 7472 | min_ring_freq = I915_READ(DCLK) & 0xf; |
Ben Widawsky | f6aca45 | 2013-10-02 09:25:02 -0700 | [diff] [blame] | 7473 | /* convert DDR frequency from units of 266.6MHz to bandwidth */ |
| 7474 | min_ring_freq = mult_frac(min_ring_freq, 8, 3); |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 7475 | |
Chris Wilson | d586b5f | 2018-03-08 14:26:48 +0000 | [diff] [blame] | 7476 | min_gpu_freq = rps->min_freq; |
| 7477 | max_gpu_freq = rps->max_freq; |
Oscar Mateo | 2b2874e | 2018-04-05 17:00:52 +0300 | [diff] [blame] | 7478 | if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) { |
Akash Goel | 4c8c774 | 2015-06-29 14:50:20 +0530 | [diff] [blame] | 7479 | /* Convert GT frequency to 50 HZ units */ |
Chris Wilson | d586b5f | 2018-03-08 14:26:48 +0000 | [diff] [blame] | 7480 | min_gpu_freq /= GEN9_FREQ_SCALER; |
| 7481 | max_gpu_freq /= GEN9_FREQ_SCALER; |
Akash Goel | 4c8c774 | 2015-06-29 14:50:20 +0530 | [diff] [blame] | 7482 | } |
| 7483 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7484 | /* |
| 7485 | * For each potential GPU frequency, load a ring frequency we'd like |
| 7486 | * to use for memory access. We do this by specifying the IA frequency |
| 7487 | * the PCU should use as a reference to determine the ring frequency. |
| 7488 | */ |
Akash Goel | 4c8c774 | 2015-06-29 14:50:20 +0530 | [diff] [blame] | 7489 | for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) { |
Mika Kuoppala | 66c1f77 | 2018-03-20 17:17:33 +0200 | [diff] [blame] | 7490 | const int diff = max_gpu_freq - gpu_freq; |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 7491 | unsigned int ia_freq = 0, ring_freq = 0; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7492 | |
Oscar Mateo | 2b2874e | 2018-04-05 17:00:52 +0300 | [diff] [blame] | 7493 | if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) { |
Akash Goel | 4c8c774 | 2015-06-29 14:50:20 +0530 | [diff] [blame] | 7494 | /* |
| 7495 | * ring_freq = 2 * GT. ring_freq is in 100MHz units |
| 7496 | * No floor required for ring frequency on SKL. |
| 7497 | */ |
| 7498 | ring_freq = gpu_freq; |
Tvrtko Ursulin | c56b89f | 2018-02-09 21:58:46 +0000 | [diff] [blame] | 7499 | } else if (INTEL_GEN(dev_priv) >= 8) { |
Ben Widawsky | 46c764d | 2013-11-02 21:07:49 -0700 | [diff] [blame] | 7500 | /* max(2 * GT, DDR). NB: GT is 50MHz units */ |
| 7501 | ring_freq = max(min_ring_freq, gpu_freq); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 7502 | } else if (IS_HASWELL(dev_priv)) { |
Ben Widawsky | f6aca45 | 2013-10-02 09:25:02 -0700 | [diff] [blame] | 7503 | ring_freq = mult_frac(gpu_freq, 5, 4); |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 7504 | ring_freq = max(min_ring_freq, ring_freq); |
| 7505 | /* leave ia_freq as the default, chosen by cpufreq */ |
| 7506 | } else { |
| 7507 | /* On older processors, there is no separate ring |
| 7508 | * clock domain, so in order to boost the bandwidth |
| 7509 | * of the ring, we need to upclock the CPU (ia_freq). |
| 7510 | * |
| 7511 | * For GPU frequencies less than 750MHz, |
| 7512 | * just use the lowest ring freq. |
| 7513 | */ |
| 7514 | if (gpu_freq < min_freq) |
| 7515 | ia_freq = 800; |
| 7516 | else |
| 7517 | ia_freq = max_ia_freq - ((diff * scaling_factor) / 2); |
| 7518 | ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100); |
| 7519 | } |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7520 | |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7521 | sandybridge_pcode_write(dev_priv, |
| 7522 | GEN6_PCODE_WRITE_MIN_FREQ_TABLE, |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 7523 | ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT | |
| 7524 | ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT | |
| 7525 | gpu_freq); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7526 | } |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 7527 | } |
| 7528 | |
Ville Syrjälä | 03af204 | 2014-06-28 02:03:53 +0300 | [diff] [blame] | 7529 | static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv) |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 7530 | { |
| 7531 | u32 val, rp0; |
| 7532 | |
Jani Nikula | 5b5929c | 2015-10-07 11:17:46 +0300 | [diff] [blame] | 7533 | val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 7534 | |
Jani Nikula | 0258404 | 2018-12-31 16:56:41 +0200 | [diff] [blame] | 7535 | switch (RUNTIME_INFO(dev_priv)->sseu.eu_total) { |
Jani Nikula | 5b5929c | 2015-10-07 11:17:46 +0300 | [diff] [blame] | 7536 | case 8: |
| 7537 | /* (2 * 4) config */ |
| 7538 | rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT); |
| 7539 | break; |
| 7540 | case 12: |
| 7541 | /* (2 * 6) config */ |
| 7542 | rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT); |
| 7543 | break; |
| 7544 | case 16: |
| 7545 | /* (2 * 8) config */ |
| 7546 | default: |
| 7547 | /* Setting (2 * 8) Min RP0 for any other combination */ |
| 7548 | rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT); |
| 7549 | break; |
Deepak S | 095acd5 | 2015-01-17 11:05:59 +0530 | [diff] [blame] | 7550 | } |
Jani Nikula | 5b5929c | 2015-10-07 11:17:46 +0300 | [diff] [blame] | 7551 | |
| 7552 | rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK); |
| 7553 | |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 7554 | return rp0; |
| 7555 | } |
| 7556 | |
| 7557 | static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv) |
| 7558 | { |
| 7559 | u32 val, rpe; |
| 7560 | |
| 7561 | val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG); |
| 7562 | rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK; |
| 7563 | |
| 7564 | return rpe; |
| 7565 | } |
| 7566 | |
Deepak S | 7707df4 | 2014-07-12 18:46:14 +0530 | [diff] [blame] | 7567 | static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv) |
| 7568 | { |
| 7569 | u32 val, rp1; |
| 7570 | |
Jani Nikula | 5b5929c | 2015-10-07 11:17:46 +0300 | [diff] [blame] | 7571 | val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE); |
| 7572 | rp1 = (val & FB_GFX_FREQ_FUSE_MASK); |
| 7573 | |
Deepak S | 7707df4 | 2014-07-12 18:46:14 +0530 | [diff] [blame] | 7574 | return rp1; |
| 7575 | } |
| 7576 | |
Deepak S | 96676fe | 2016-08-12 18:46:41 +0530 | [diff] [blame] | 7577 | static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv) |
| 7578 | { |
| 7579 | u32 val, rpn; |
| 7580 | |
| 7581 | val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE); |
| 7582 | rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) & |
| 7583 | FB_GFX_FREQ_FUSE_MASK); |
| 7584 | |
| 7585 | return rpn; |
| 7586 | } |
| 7587 | |
Deepak S | f8f2b00 | 2014-07-10 13:16:21 +0530 | [diff] [blame] | 7588 | static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv) |
| 7589 | { |
| 7590 | u32 val, rp1; |
| 7591 | |
| 7592 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE); |
| 7593 | |
| 7594 | rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT; |
| 7595 | |
| 7596 | return rp1; |
| 7597 | } |
| 7598 | |
Ville Syrjälä | 03af204 | 2014-06-28 02:03:53 +0300 | [diff] [blame] | 7599 | static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv) |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 7600 | { |
| 7601 | u32 val, rp0; |
| 7602 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 7603 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 7604 | |
| 7605 | rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT; |
| 7606 | /* Clamp to max */ |
| 7607 | rp0 = min_t(u32, rp0, 0xea); |
| 7608 | |
| 7609 | return rp0; |
| 7610 | } |
| 7611 | |
| 7612 | static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv) |
| 7613 | { |
| 7614 | u32 val, rpe; |
| 7615 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 7616 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 7617 | rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT; |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 7618 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 7619 | rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5; |
| 7620 | |
| 7621 | return rpe; |
| 7622 | } |
| 7623 | |
Ville Syrjälä | 03af204 | 2014-06-28 02:03:53 +0300 | [diff] [blame] | 7624 | static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv) |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 7625 | { |
Imre Deak | 3614603 | 2014-12-04 18:39:35 +0200 | [diff] [blame] | 7626 | u32 val; |
| 7627 | |
| 7628 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff; |
| 7629 | /* |
| 7630 | * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value |
| 7631 | * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on |
| 7632 | * a BYT-M B0 the above register contains 0xbf. Moreover when setting |
| 7633 | * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0 |
| 7634 | * to make sure it matches what Punit accepts. |
| 7635 | */ |
| 7636 | return max_t(u32, val, 0xc0); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 7637 | } |
| 7638 | |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 7639 | /* Check that the pctx buffer wasn't move under us. */ |
| 7640 | static void valleyview_check_pctx(struct drm_i915_private *dev_priv) |
| 7641 | { |
| 7642 | unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095; |
| 7643 | |
Matthew Auld | 7789422 | 2017-12-11 15:18:18 +0000 | [diff] [blame] | 7644 | WARN_ON(pctx_addr != dev_priv->dsm.start + |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 7645 | dev_priv->vlv_pctx->stolen->start); |
| 7646 | } |
| 7647 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7648 | |
| 7649 | /* Check that the pcbr address is not empty. */ |
| 7650 | static void cherryview_check_pctx(struct drm_i915_private *dev_priv) |
| 7651 | { |
| 7652 | unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095; |
| 7653 | |
| 7654 | WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0); |
| 7655 | } |
| 7656 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 7657 | static void cherryview_setup_pctx(struct drm_i915_private *dev_priv) |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7658 | { |
Matthew Auld | b7128ef | 2017-12-11 15:18:22 +0000 | [diff] [blame] | 7659 | resource_size_t pctx_paddr, paddr; |
| 7660 | resource_size_t pctx_size = 32*1024; |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7661 | u32 pcbr; |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7662 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7663 | pcbr = I915_READ(VLV_PCBR); |
| 7664 | if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) { |
Ville Syrjälä | ce611ef | 2014-11-07 21:33:46 +0200 | [diff] [blame] | 7665 | DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n"); |
Matthew Auld | 7789422 | 2017-12-11 15:18:18 +0000 | [diff] [blame] | 7666 | paddr = dev_priv->dsm.end + 1 - pctx_size; |
| 7667 | GEM_BUG_ON(paddr > U32_MAX); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7668 | |
| 7669 | pctx_paddr = (paddr & (~4095)); |
| 7670 | I915_WRITE(VLV_PCBR, pctx_paddr); |
| 7671 | } |
Ville Syrjälä | ce611ef | 2014-11-07 21:33:46 +0200 | [diff] [blame] | 7672 | |
| 7673 | DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR)); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7674 | } |
| 7675 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 7676 | static void valleyview_setup_pctx(struct drm_i915_private *dev_priv) |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 7677 | { |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 7678 | struct drm_i915_gem_object *pctx; |
Matthew Auld | b7128ef | 2017-12-11 15:18:22 +0000 | [diff] [blame] | 7679 | resource_size_t pctx_paddr; |
| 7680 | resource_size_t pctx_size = 24*1024; |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 7681 | u32 pcbr; |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 7682 | |
| 7683 | pcbr = I915_READ(VLV_PCBR); |
| 7684 | if (pcbr) { |
| 7685 | /* BIOS set it up already, grab the pre-alloc'd space */ |
Matthew Auld | b7128ef | 2017-12-11 15:18:22 +0000 | [diff] [blame] | 7686 | resource_size_t pcbr_offset; |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 7687 | |
Matthew Auld | 7789422 | 2017-12-11 15:18:18 +0000 | [diff] [blame] | 7688 | pcbr_offset = (pcbr & (~4095)) - dev_priv->dsm.start; |
Tvrtko Ursulin | 187685c | 2016-12-01 14:16:36 +0000 | [diff] [blame] | 7689 | pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv, |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 7690 | pcbr_offset, |
Daniel Vetter | 190d6cd | 2013-07-04 13:06:28 +0200 | [diff] [blame] | 7691 | I915_GTT_OFFSET_NONE, |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 7692 | pctx_size); |
| 7693 | goto out; |
| 7694 | } |
| 7695 | |
Ville Syrjälä | ce611ef | 2014-11-07 21:33:46 +0200 | [diff] [blame] | 7696 | DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n"); |
| 7697 | |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 7698 | /* |
| 7699 | * From the Gunit register HAS: |
| 7700 | * The Gfx driver is expected to program this register and ensure |
| 7701 | * proper allocation within Gfx stolen memory. For example, this |
| 7702 | * register should be programmed such than the PCBR range does not |
| 7703 | * overlap with other ranges, such as the frame buffer, protected |
| 7704 | * memory, or any other relevant ranges. |
| 7705 | */ |
Tvrtko Ursulin | 187685c | 2016-12-01 14:16:36 +0000 | [diff] [blame] | 7706 | pctx = i915_gem_object_create_stolen(dev_priv, pctx_size); |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 7707 | if (!pctx) { |
| 7708 | DRM_DEBUG("not enough stolen space for PCTX, disabling\n"); |
Tvrtko Ursulin | ee50489 | 2016-02-11 10:27:30 +0000 | [diff] [blame] | 7709 | goto out; |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 7710 | } |
| 7711 | |
Matthew Auld | 7789422 | 2017-12-11 15:18:18 +0000 | [diff] [blame] | 7712 | GEM_BUG_ON(range_overflows_t(u64, |
| 7713 | dev_priv->dsm.start, |
| 7714 | pctx->stolen->start, |
| 7715 | U32_MAX)); |
| 7716 | pctx_paddr = dev_priv->dsm.start + pctx->stolen->start; |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 7717 | I915_WRITE(VLV_PCBR, pctx_paddr); |
| 7718 | |
| 7719 | out: |
Ville Syrjälä | ce611ef | 2014-11-07 21:33:46 +0200 | [diff] [blame] | 7720 | DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR)); |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 7721 | dev_priv->vlv_pctx = pctx; |
| 7722 | } |
| 7723 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 7724 | static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv) |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 7725 | { |
Chris Wilson | 818fed4 | 2018-07-12 11:54:54 +0100 | [diff] [blame] | 7726 | struct drm_i915_gem_object *pctx; |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 7727 | |
Chris Wilson | 818fed4 | 2018-07-12 11:54:54 +0100 | [diff] [blame] | 7728 | pctx = fetch_and_zero(&dev_priv->vlv_pctx); |
| 7729 | if (pctx) |
| 7730 | i915_gem_object_put(pctx); |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 7731 | } |
| 7732 | |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 7733 | static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv) |
| 7734 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7735 | dev_priv->gt_pm.rps.gpll_ref_freq = |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 7736 | vlv_get_cck_clock(dev_priv, "GPLL ref", |
| 7737 | CCK_GPLL_CLOCK_CONTROL, |
| 7738 | dev_priv->czclk_freq); |
| 7739 | |
| 7740 | DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n", |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7741 | dev_priv->gt_pm.rps.gpll_ref_freq); |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 7742 | } |
| 7743 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 7744 | static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv) |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 7745 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7746 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 7747 | u32 val; |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 7748 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 7749 | valleyview_setup_pctx(dev_priv); |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 7750 | |
Chris Wilson | 337fa6e | 2019-04-26 09:17:20 +0100 | [diff] [blame] | 7751 | vlv_iosf_sb_get(dev_priv, |
| 7752 | BIT(VLV_IOSF_SB_PUNIT) | |
| 7753 | BIT(VLV_IOSF_SB_NC) | |
| 7754 | BIT(VLV_IOSF_SB_CCK)); |
| 7755 | |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 7756 | vlv_init_gpll_ref_freq(dev_priv); |
| 7757 | |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 7758 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); |
| 7759 | switch ((val >> 6) & 3) { |
| 7760 | case 0: |
| 7761 | case 1: |
| 7762 | dev_priv->mem_freq = 800; |
| 7763 | break; |
| 7764 | case 2: |
| 7765 | dev_priv->mem_freq = 1066; |
| 7766 | break; |
| 7767 | case 3: |
| 7768 | dev_priv->mem_freq = 1333; |
| 7769 | break; |
| 7770 | } |
Ville Syrjälä | 80b83b6 | 2014-11-10 22:55:14 +0200 | [diff] [blame] | 7771 | DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq); |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 7772 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7773 | rps->max_freq = valleyview_rps_max_freq(dev_priv); |
| 7774 | rps->rp0_freq = rps->max_freq; |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 7775 | DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n", |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7776 | intel_gpu_freq(dev_priv, rps->max_freq), |
| 7777 | rps->max_freq); |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 7778 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7779 | rps->efficient_freq = valleyview_rps_rpe_freq(dev_priv); |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 7780 | DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n", |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7781 | intel_gpu_freq(dev_priv, rps->efficient_freq), |
| 7782 | rps->efficient_freq); |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 7783 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7784 | rps->rp1_freq = valleyview_rps_guar_freq(dev_priv); |
Deepak S | f8f2b00 | 2014-07-10 13:16:21 +0530 | [diff] [blame] | 7785 | DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n", |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7786 | intel_gpu_freq(dev_priv, rps->rp1_freq), |
| 7787 | rps->rp1_freq); |
Deepak S | f8f2b00 | 2014-07-10 13:16:21 +0530 | [diff] [blame] | 7788 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7789 | rps->min_freq = valleyview_rps_min_freq(dev_priv); |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 7790 | DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n", |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7791 | intel_gpu_freq(dev_priv, rps->min_freq), |
| 7792 | rps->min_freq); |
Chris Wilson | 337fa6e | 2019-04-26 09:17:20 +0100 | [diff] [blame] | 7793 | |
| 7794 | vlv_iosf_sb_put(dev_priv, |
| 7795 | BIT(VLV_IOSF_SB_PUNIT) | |
| 7796 | BIT(VLV_IOSF_SB_NC) | |
| 7797 | BIT(VLV_IOSF_SB_CCK)); |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 7798 | } |
| 7799 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 7800 | static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv) |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7801 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7802 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 7803 | u32 val; |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 7804 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 7805 | cherryview_setup_pctx(dev_priv); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 7806 | |
Chris Wilson | 337fa6e | 2019-04-26 09:17:20 +0100 | [diff] [blame] | 7807 | vlv_iosf_sb_get(dev_priv, |
| 7808 | BIT(VLV_IOSF_SB_PUNIT) | |
| 7809 | BIT(VLV_IOSF_SB_NC) | |
| 7810 | BIT(VLV_IOSF_SB_CCK)); |
| 7811 | |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 7812 | vlv_init_gpll_ref_freq(dev_priv); |
| 7813 | |
Ville Syrjälä | c6e8f39 | 2014-11-07 21:33:43 +0200 | [diff] [blame] | 7814 | val = vlv_cck_read(dev_priv, CCK_FUSE_REG); |
Ville Syrjälä | c6e8f39 | 2014-11-07 21:33:43 +0200 | [diff] [blame] | 7815 | |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 7816 | switch ((val >> 2) & 0x7) { |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 7817 | case 3: |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 7818 | dev_priv->mem_freq = 2000; |
| 7819 | break; |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 7820 | default: |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 7821 | dev_priv->mem_freq = 1600; |
| 7822 | break; |
| 7823 | } |
Ville Syrjälä | 80b83b6 | 2014-11-10 22:55:14 +0200 | [diff] [blame] | 7824 | DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq); |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 7825 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7826 | rps->max_freq = cherryview_rps_max_freq(dev_priv); |
| 7827 | rps->rp0_freq = rps->max_freq; |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 7828 | DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n", |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7829 | intel_gpu_freq(dev_priv, rps->max_freq), |
| 7830 | rps->max_freq); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 7831 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7832 | rps->efficient_freq = cherryview_rps_rpe_freq(dev_priv); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 7833 | DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n", |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7834 | intel_gpu_freq(dev_priv, rps->efficient_freq), |
| 7835 | rps->efficient_freq); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 7836 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7837 | rps->rp1_freq = cherryview_rps_guar_freq(dev_priv); |
Deepak S | 7707df4 | 2014-07-12 18:46:14 +0530 | [diff] [blame] | 7838 | DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n", |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7839 | intel_gpu_freq(dev_priv, rps->rp1_freq), |
| 7840 | rps->rp1_freq); |
Deepak S | 7707df4 | 2014-07-12 18:46:14 +0530 | [diff] [blame] | 7841 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7842 | rps->min_freq = cherryview_rps_min_freq(dev_priv); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 7843 | DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n", |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7844 | intel_gpu_freq(dev_priv, rps->min_freq), |
| 7845 | rps->min_freq); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 7846 | |
Chris Wilson | 337fa6e | 2019-04-26 09:17:20 +0100 | [diff] [blame] | 7847 | vlv_iosf_sb_put(dev_priv, |
| 7848 | BIT(VLV_IOSF_SB_PUNIT) | |
| 7849 | BIT(VLV_IOSF_SB_NC) | |
| 7850 | BIT(VLV_IOSF_SB_CCK)); |
| 7851 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 7852 | WARN_ONCE((rps->max_freq | rps->efficient_freq | rps->rp1_freq | |
| 7853 | rps->min_freq) & 1, |
Ville Syrjälä | 1c14762 | 2014-08-18 14:42:43 +0300 | [diff] [blame] | 7854 | "Odd GPU freq values\n"); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7855 | } |
| 7856 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 7857 | static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv) |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 7858 | { |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 7859 | valleyview_cleanup_pctx(dev_priv); |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 7860 | } |
| 7861 | |
Sagar Arun Kamble | d46b00d | 2017-10-10 22:30:03 +0100 | [diff] [blame] | 7862 | static void cherryview_enable_rc6(struct drm_i915_private *dev_priv) |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7863 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 7864 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 7865 | enum intel_engine_id id; |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 7866 | u32 gtfifodbg, rc6_mode, pcbr; |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7867 | |
Ville Syrjälä | 297b32e | 2016-04-13 21:09:30 +0300 | [diff] [blame] | 7868 | gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV | |
| 7869 | GT_FIFO_FREE_ENTRIES_CHV); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7870 | if (gtfifodbg) { |
| 7871 | DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n", |
| 7872 | gtfifodbg); |
| 7873 | I915_WRITE(GTFIFODBG, gtfifodbg); |
| 7874 | } |
| 7875 | |
| 7876 | cherryview_check_pctx(dev_priv); |
| 7877 | |
| 7878 | /* 1a & 1b: Get forcewake during program sequence. Although the driver |
| 7879 | * hasn't enabled a state yet where we need forcewake, BIOS may have.*/ |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 7880 | intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7881 | |
Ville Syrjälä | 160614a | 2015-01-19 13:50:47 +0200 | [diff] [blame] | 7882 | /* Disable RC states. */ |
| 7883 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 7884 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7885 | /* 2a: Program RC6 thresholds.*/ |
| 7886 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16); |
| 7887 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */ |
| 7888 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */ |
| 7889 | |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 7890 | for_each_engine(engine, dev_priv, id) |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 7891 | I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7892 | I915_WRITE(GEN6_RC_SLEEP, 0); |
| 7893 | |
Deepak S | f4f71c7 | 2015-03-28 15:23:35 +0530 | [diff] [blame] | 7894 | /* TO threshold set to 500 us ( 0x186 * 1.28 us) */ |
| 7895 | I915_WRITE(GEN6_RC6_THRESHOLD, 0x186); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7896 | |
Sagar Arun Kamble | d46b00d | 2017-10-10 22:30:03 +0100 | [diff] [blame] | 7897 | /* Allows RC6 residency counter to work */ |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7898 | I915_WRITE(VLV_COUNTER_CONTROL, |
| 7899 | _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH | |
| 7900 | VLV_MEDIA_RC6_COUNT_EN | |
| 7901 | VLV_RENDER_RC6_COUNT_EN)); |
| 7902 | |
| 7903 | /* For now we assume BIOS is allocating and populating the PCBR */ |
| 7904 | pcbr = I915_READ(VLV_PCBR); |
| 7905 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7906 | /* 3: Enable RC6 */ |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 7907 | rc6_mode = 0; |
| 7908 | if (pcbr >> VLV_PCBR_ADDR_SHIFT) |
Ville Syrjälä | af5a75a | 2015-01-19 13:50:50 +0200 | [diff] [blame] | 7909 | rc6_mode = GEN7_RC_CTL_TO_MODE; |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7910 | I915_WRITE(GEN6_RC_CONTROL, rc6_mode); |
| 7911 | |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 7912 | intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL); |
Sagar Arun Kamble | d46b00d | 2017-10-10 22:30:03 +0100 | [diff] [blame] | 7913 | } |
| 7914 | |
| 7915 | static void cherryview_enable_rps(struct drm_i915_private *dev_priv) |
| 7916 | { |
| 7917 | u32 val; |
| 7918 | |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 7919 | intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL); |
Sagar Arun Kamble | d46b00d | 2017-10-10 22:30:03 +0100 | [diff] [blame] | 7920 | |
| 7921 | /* 1: Program defaults and thresholds for RPS*/ |
Ville Syrjälä | 3cbdb48 | 2015-01-19 13:50:49 +0200 | [diff] [blame] | 7922 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 7923 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400); |
| 7924 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000); |
| 7925 | I915_WRITE(GEN6_RP_UP_EI, 66000); |
| 7926 | I915_WRITE(GEN6_RP_DOWN_EI, 350000); |
| 7927 | |
| 7928 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); |
| 7929 | |
Sagar Arun Kamble | d46b00d | 2017-10-10 22:30:03 +0100 | [diff] [blame] | 7930 | /* 2: Enable RPS */ |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 7931 | I915_WRITE(GEN6_RP_CONTROL, |
| 7932 | GEN6_RP_MEDIA_HW_NORMAL_MODE | |
Ville Syrjälä | eb973a5 | 2015-01-21 19:37:59 +0200 | [diff] [blame] | 7933 | GEN6_RP_MEDIA_IS_GFX | |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 7934 | GEN6_RP_ENABLE | |
| 7935 | GEN6_RP_UP_BUSY_AVG | |
| 7936 | GEN6_RP_DOWN_IDLE_AVG); |
| 7937 | |
Deepak S | 3ef6234 | 2015-04-29 08:36:24 +0530 | [diff] [blame] | 7938 | /* Setting Fixed Bias */ |
Chris Wilson | 337fa6e | 2019-04-26 09:17:20 +0100 | [diff] [blame] | 7939 | vlv_punit_get(dev_priv); |
| 7940 | |
| 7941 | val = VLV_OVERRIDE_EN | VLV_SOC_TDP_EN | CHV_BIAS_CPU_50_SOC_50; |
Deepak S | 3ef6234 | 2015-04-29 08:36:24 +0530 | [diff] [blame] | 7942 | vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val); |
| 7943 | |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 7944 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); |
| 7945 | |
Chris Wilson | 337fa6e | 2019-04-26 09:17:20 +0100 | [diff] [blame] | 7946 | vlv_punit_put(dev_priv); |
| 7947 | |
Ville Syrjälä | 8d40c3a | 2014-11-07 21:33:45 +0200 | [diff] [blame] | 7948 | /* RPS code assumes GPLL is used */ |
| 7949 | WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n"); |
| 7950 | |
Jani Nikula | 742f491 | 2015-09-03 11:16:09 +0300 | [diff] [blame] | 7951 | DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE)); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 7952 | DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val); |
| 7953 | |
Chris Wilson | 3a45b05 | 2016-07-13 09:10:32 +0100 | [diff] [blame] | 7954 | reset_rps(dev_priv, valleyview_set_rps); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 7955 | |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 7956 | intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 7957 | } |
| 7958 | |
Sagar Arun Kamble | 0d6fc92 | 2017-10-10 22:30:02 +0100 | [diff] [blame] | 7959 | static void valleyview_enable_rc6(struct drm_i915_private *dev_priv) |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 7960 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 7961 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 7962 | enum intel_engine_id id; |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 7963 | u32 gtfifodbg; |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 7964 | |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 7965 | valleyview_check_pctx(dev_priv); |
| 7966 | |
Ville Syrjälä | 297b32e | 2016-04-13 21:09:30 +0300 | [diff] [blame] | 7967 | gtfifodbg = I915_READ(GTFIFODBG); |
| 7968 | if (gtfifodbg) { |
Jesse Barnes | f7d85c1 | 2013-09-27 10:40:54 -0700 | [diff] [blame] | 7969 | DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n", |
| 7970 | gtfifodbg); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 7971 | I915_WRITE(GTFIFODBG, gtfifodbg); |
| 7972 | } |
| 7973 | |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 7974 | intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 7975 | |
Ville Syrjälä | 160614a | 2015-01-19 13:50:47 +0200 | [diff] [blame] | 7976 | /* Disable RC states. */ |
| 7977 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 7978 | |
Sagar Arun Kamble | 0d6fc92 | 2017-10-10 22:30:02 +0100 | [diff] [blame] | 7979 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000); |
| 7980 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); |
| 7981 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); |
| 7982 | |
| 7983 | for_each_engine(engine, dev_priv, id) |
| 7984 | I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10); |
| 7985 | |
| 7986 | I915_WRITE(GEN6_RC6_THRESHOLD, 0x557); |
| 7987 | |
| 7988 | /* Allows RC6 residency counter to work */ |
| 7989 | I915_WRITE(VLV_COUNTER_CONTROL, |
| 7990 | _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH | |
| 7991 | VLV_MEDIA_RC0_COUNT_EN | |
| 7992 | VLV_RENDER_RC0_COUNT_EN | |
| 7993 | VLV_MEDIA_RC6_COUNT_EN | |
| 7994 | VLV_RENDER_RC6_COUNT_EN)); |
| 7995 | |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 7996 | I915_WRITE(GEN6_RC_CONTROL, |
| 7997 | GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL); |
Sagar Arun Kamble | 0d6fc92 | 2017-10-10 22:30:02 +0100 | [diff] [blame] | 7998 | |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 7999 | intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL); |
Sagar Arun Kamble | 0d6fc92 | 2017-10-10 22:30:02 +0100 | [diff] [blame] | 8000 | } |
| 8001 | |
| 8002 | static void valleyview_enable_rps(struct drm_i915_private *dev_priv) |
| 8003 | { |
| 8004 | u32 val; |
| 8005 | |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 8006 | intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL); |
Sagar Arun Kamble | 0d6fc92 | 2017-10-10 22:30:02 +0100 | [diff] [blame] | 8007 | |
Ville Syrjälä | cad725f | 2015-01-19 13:50:48 +0200 | [diff] [blame] | 8008 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 8009 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400); |
| 8010 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000); |
| 8011 | I915_WRITE(GEN6_RP_UP_EI, 66000); |
| 8012 | I915_WRITE(GEN6_RP_DOWN_EI, 350000); |
| 8013 | |
| 8014 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); |
| 8015 | |
| 8016 | I915_WRITE(GEN6_RP_CONTROL, |
| 8017 | GEN6_RP_MEDIA_TURBO | |
| 8018 | GEN6_RP_MEDIA_HW_NORMAL_MODE | |
| 8019 | GEN6_RP_MEDIA_IS_GFX | |
| 8020 | GEN6_RP_ENABLE | |
| 8021 | GEN6_RP_UP_BUSY_AVG | |
| 8022 | GEN6_RP_DOWN_IDLE_CONT); |
| 8023 | |
Chris Wilson | 337fa6e | 2019-04-26 09:17:20 +0100 | [diff] [blame] | 8024 | vlv_punit_get(dev_priv); |
| 8025 | |
Deepak S | 3ef6234 | 2015-04-29 08:36:24 +0530 | [diff] [blame] | 8026 | /* Setting Fixed Bias */ |
Chris Wilson | 337fa6e | 2019-04-26 09:17:20 +0100 | [diff] [blame] | 8027 | val = VLV_OVERRIDE_EN | VLV_SOC_TDP_EN | VLV_BIAS_CPU_125_SOC_875; |
Deepak S | 3ef6234 | 2015-04-29 08:36:24 +0530 | [diff] [blame] | 8028 | vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val); |
| 8029 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 8030 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 8031 | |
Chris Wilson | 337fa6e | 2019-04-26 09:17:20 +0100 | [diff] [blame] | 8032 | vlv_punit_put(dev_priv); |
| 8033 | |
Ville Syrjälä | 8d40c3a | 2014-11-07 21:33:45 +0200 | [diff] [blame] | 8034 | /* RPS code assumes GPLL is used */ |
| 8035 | WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n"); |
| 8036 | |
Jani Nikula | 742f491 | 2015-09-03 11:16:09 +0300 | [diff] [blame] | 8037 | DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE)); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 8038 | DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val); |
| 8039 | |
Chris Wilson | 3a45b05 | 2016-07-13 09:10:32 +0100 | [diff] [blame] | 8040 | reset_rps(dev_priv, valleyview_set_rps); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 8041 | |
Daniele Ceraolo Spurio | 3ceea6a | 2019-03-19 11:35:36 -0700 | [diff] [blame] | 8042 | intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 8043 | } |
| 8044 | |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 8045 | static unsigned long intel_pxfreq(u32 vidfreq) |
| 8046 | { |
| 8047 | unsigned long freq; |
| 8048 | int div = (vidfreq & 0x3f0000) >> 16; |
| 8049 | int post = (vidfreq & 0x3000) >> 12; |
| 8050 | int pre = (vidfreq & 0x7); |
| 8051 | |
| 8052 | if (!pre) |
| 8053 | return 0; |
| 8054 | |
| 8055 | freq = ((div * 133333) / ((1<<post) * pre)); |
| 8056 | |
| 8057 | return freq; |
| 8058 | } |
| 8059 | |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8060 | static const struct cparams { |
| 8061 | u16 i; |
| 8062 | u16 t; |
| 8063 | u16 m; |
| 8064 | u16 c; |
| 8065 | } cparams[] = { |
| 8066 | { 1, 1333, 301, 28664 }, |
| 8067 | { 1, 1066, 294, 24460 }, |
| 8068 | { 1, 800, 294, 25192 }, |
| 8069 | { 0, 1333, 276, 27605 }, |
| 8070 | { 0, 1066, 276, 27605 }, |
| 8071 | { 0, 800, 231, 23784 }, |
| 8072 | }; |
| 8073 | |
Chris Wilson | f531dcb2 | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 8074 | static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv) |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8075 | { |
| 8076 | u64 total_count, diff, ret; |
| 8077 | u32 count1, count2, count3, m = 0, c = 0; |
| 8078 | unsigned long now = jiffies_to_msecs(jiffies), diff1; |
| 8079 | int i; |
| 8080 | |
Chris Wilson | 6752041 | 2017-03-02 13:28:01 +0000 | [diff] [blame] | 8081 | lockdep_assert_held(&mchdev_lock); |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 8082 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 8083 | diff1 = now - dev_priv->ips.last_time1; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8084 | |
| 8085 | /* Prevent division-by-zero if we are asking too fast. |
| 8086 | * Also, we don't get interesting results if we are polling |
| 8087 | * faster than once in 10ms, so just return the saved value |
| 8088 | * in such cases. |
| 8089 | */ |
| 8090 | if (diff1 <= 10) |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 8091 | return dev_priv->ips.chipset_power; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8092 | |
| 8093 | count1 = I915_READ(DMIEC); |
| 8094 | count2 = I915_READ(DDREC); |
| 8095 | count3 = I915_READ(CSIEC); |
| 8096 | |
| 8097 | total_count = count1 + count2 + count3; |
| 8098 | |
| 8099 | /* FIXME: handle per-counter overflow */ |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 8100 | if (total_count < dev_priv->ips.last_count1) { |
| 8101 | diff = ~0UL - dev_priv->ips.last_count1; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8102 | diff += total_count; |
| 8103 | } else { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 8104 | diff = total_count - dev_priv->ips.last_count1; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8105 | } |
| 8106 | |
| 8107 | for (i = 0; i < ARRAY_SIZE(cparams); i++) { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 8108 | if (cparams[i].i == dev_priv->ips.c_m && |
| 8109 | cparams[i].t == dev_priv->ips.r_t) { |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8110 | m = cparams[i].m; |
| 8111 | c = cparams[i].c; |
| 8112 | break; |
| 8113 | } |
| 8114 | } |
| 8115 | |
| 8116 | diff = div_u64(diff, diff1); |
| 8117 | ret = ((m * diff) + c); |
| 8118 | ret = div_u64(ret, 10); |
| 8119 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 8120 | dev_priv->ips.last_count1 = total_count; |
| 8121 | dev_priv->ips.last_time1 = now; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8122 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 8123 | dev_priv->ips.chipset_power = ret; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8124 | |
| 8125 | return ret; |
| 8126 | } |
| 8127 | |
Chris Wilson | f531dcb2 | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 8128 | unsigned long i915_chipset_val(struct drm_i915_private *dev_priv) |
| 8129 | { |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8130 | intel_wakeref_t wakeref; |
| 8131 | unsigned long val = 0; |
Chris Wilson | f531dcb2 | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 8132 | |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 8133 | if (!IS_GEN(dev_priv, 5)) |
Chris Wilson | f531dcb2 | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 8134 | return 0; |
| 8135 | |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8136 | with_intel_runtime_pm(dev_priv, wakeref) { |
| 8137 | spin_lock_irq(&mchdev_lock); |
| 8138 | val = __i915_chipset_val(dev_priv); |
| 8139 | spin_unlock_irq(&mchdev_lock); |
| 8140 | } |
Chris Wilson | f531dcb2 | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 8141 | |
| 8142 | return val; |
| 8143 | } |
| 8144 | |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8145 | unsigned long i915_mch_val(struct drm_i915_private *dev_priv) |
| 8146 | { |
| 8147 | unsigned long m, x, b; |
| 8148 | u32 tsfs; |
| 8149 | |
| 8150 | tsfs = I915_READ(TSFS); |
| 8151 | |
| 8152 | m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT); |
| 8153 | x = I915_READ8(TR1); |
| 8154 | |
| 8155 | b = tsfs & TSFS_INTR_MASK; |
| 8156 | |
| 8157 | return ((m * x) / 127) - b; |
| 8158 | } |
| 8159 | |
Mika Kuoppala | d972d6e | 2014-12-01 18:01:05 +0200 | [diff] [blame] | 8160 | static int _pxvid_to_vd(u8 pxvid) |
| 8161 | { |
| 8162 | if (pxvid == 0) |
| 8163 | return 0; |
| 8164 | |
| 8165 | if (pxvid >= 8 && pxvid < 31) |
| 8166 | pxvid = 31; |
| 8167 | |
| 8168 | return (pxvid + 2) * 125; |
| 8169 | } |
| 8170 | |
| 8171 | static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid) |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8172 | { |
Mika Kuoppala | d972d6e | 2014-12-01 18:01:05 +0200 | [diff] [blame] | 8173 | const int vd = _pxvid_to_vd(pxvid); |
| 8174 | const int vm = vd - 1125; |
| 8175 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 8176 | if (INTEL_INFO(dev_priv)->is_mobile) |
Mika Kuoppala | d972d6e | 2014-12-01 18:01:05 +0200 | [diff] [blame] | 8177 | return vm > 0 ? vm : 0; |
| 8178 | |
| 8179 | return vd; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8180 | } |
| 8181 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 8182 | static void __i915_update_gfx_val(struct drm_i915_private *dev_priv) |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8183 | { |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 8184 | u64 now, diff, diffms; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8185 | u32 count; |
| 8186 | |
Chris Wilson | 6752041 | 2017-03-02 13:28:01 +0000 | [diff] [blame] | 8187 | lockdep_assert_held(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8188 | |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 8189 | now = ktime_get_raw_ns(); |
| 8190 | diffms = now - dev_priv->ips.last_time2; |
| 8191 | do_div(diffms, NSEC_PER_MSEC); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8192 | |
| 8193 | /* Don't divide by 0 */ |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8194 | if (!diffms) |
| 8195 | return; |
| 8196 | |
| 8197 | count = I915_READ(GFXEC); |
| 8198 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 8199 | if (count < dev_priv->ips.last_count2) { |
| 8200 | diff = ~0UL - dev_priv->ips.last_count2; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8201 | diff += count; |
| 8202 | } else { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 8203 | diff = count - dev_priv->ips.last_count2; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8204 | } |
| 8205 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 8206 | dev_priv->ips.last_count2 = count; |
| 8207 | dev_priv->ips.last_time2 = now; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8208 | |
| 8209 | /* More magic constants... */ |
| 8210 | diff = diff * 1181; |
| 8211 | diff = div_u64(diff, diffms * 10); |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 8212 | dev_priv->ips.gfx_power = diff; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8213 | } |
| 8214 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 8215 | void i915_update_gfx_val(struct drm_i915_private *dev_priv) |
| 8216 | { |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8217 | intel_wakeref_t wakeref; |
| 8218 | |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 8219 | if (!IS_GEN(dev_priv, 5)) |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 8220 | return; |
| 8221 | |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8222 | with_intel_runtime_pm(dev_priv, wakeref) { |
| 8223 | spin_lock_irq(&mchdev_lock); |
| 8224 | __i915_update_gfx_val(dev_priv); |
| 8225 | spin_unlock_irq(&mchdev_lock); |
| 8226 | } |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 8227 | } |
| 8228 | |
Chris Wilson | f531dcb2 | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 8229 | static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv) |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8230 | { |
| 8231 | unsigned long t, corr, state1, corr2, state2; |
| 8232 | u32 pxvid, ext_v; |
| 8233 | |
Chris Wilson | 6752041 | 2017-03-02 13:28:01 +0000 | [diff] [blame] | 8234 | lockdep_assert_held(&mchdev_lock); |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 8235 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 8236 | pxvid = I915_READ(PXVFREQ(dev_priv->gt_pm.rps.cur_freq)); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8237 | pxvid = (pxvid >> 24) & 0x7f; |
| 8238 | ext_v = pvid_to_extvid(dev_priv, pxvid); |
| 8239 | |
| 8240 | state1 = ext_v; |
| 8241 | |
| 8242 | t = i915_mch_val(dev_priv); |
| 8243 | |
| 8244 | /* Revel in the empirically derived constants */ |
| 8245 | |
| 8246 | /* Correction factor in 1/100000 units */ |
| 8247 | if (t > 80) |
| 8248 | corr = ((t * 2349) + 135940); |
| 8249 | else if (t >= 50) |
| 8250 | corr = ((t * 964) + 29317); |
| 8251 | else /* < 50 */ |
| 8252 | corr = ((t * 301) + 1004); |
| 8253 | |
| 8254 | corr = corr * ((150142 * state1) / 10000 - 78642); |
| 8255 | corr /= 100000; |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 8256 | corr2 = (corr * dev_priv->ips.corr); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8257 | |
| 8258 | state2 = (corr2 * state1) / 10000; |
| 8259 | state2 /= 100; /* convert to mW */ |
| 8260 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 8261 | __i915_update_gfx_val(dev_priv); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8262 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 8263 | return dev_priv->ips.gfx_power + state2; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8264 | } |
| 8265 | |
Chris Wilson | f531dcb2 | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 8266 | unsigned long i915_gfx_val(struct drm_i915_private *dev_priv) |
| 8267 | { |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8268 | intel_wakeref_t wakeref; |
| 8269 | unsigned long val = 0; |
Chris Wilson | f531dcb2 | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 8270 | |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 8271 | if (!IS_GEN(dev_priv, 5)) |
Chris Wilson | f531dcb2 | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 8272 | return 0; |
| 8273 | |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8274 | with_intel_runtime_pm(dev_priv, wakeref) { |
| 8275 | spin_lock_irq(&mchdev_lock); |
| 8276 | val = __i915_gfx_val(dev_priv); |
| 8277 | spin_unlock_irq(&mchdev_lock); |
| 8278 | } |
Chris Wilson | f531dcb2 | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 8279 | |
| 8280 | return val; |
| 8281 | } |
| 8282 | |
Chris Wilson | adc674c | 2019-04-12 09:53:22 +0100 | [diff] [blame] | 8283 | static struct drm_i915_private __rcu *i915_mch_dev; |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8284 | |
| 8285 | static struct drm_i915_private *mchdev_get(void) |
| 8286 | { |
| 8287 | struct drm_i915_private *i915; |
| 8288 | |
| 8289 | rcu_read_lock(); |
Chris Wilson | adc674c | 2019-04-12 09:53:22 +0100 | [diff] [blame] | 8290 | i915 = rcu_dereference(i915_mch_dev); |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8291 | if (!kref_get_unless_zero(&i915->drm.ref)) |
| 8292 | i915 = NULL; |
| 8293 | rcu_read_unlock(); |
| 8294 | |
| 8295 | return i915; |
| 8296 | } |
| 8297 | |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8298 | /** |
| 8299 | * i915_read_mch_val - return value for IPS use |
| 8300 | * |
| 8301 | * Calculate and return a value for the IPS driver to use when deciding whether |
| 8302 | * we have thermal and power headroom to increase CPU or GPU power budget. |
| 8303 | */ |
| 8304 | unsigned long i915_read_mch_val(void) |
| 8305 | { |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8306 | struct drm_i915_private *i915; |
| 8307 | unsigned long chipset_val = 0; |
| 8308 | unsigned long graphics_val = 0; |
| 8309 | intel_wakeref_t wakeref; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8310 | |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8311 | i915 = mchdev_get(); |
| 8312 | if (!i915) |
| 8313 | return 0; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8314 | |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8315 | with_intel_runtime_pm(i915, wakeref) { |
| 8316 | spin_lock_irq(&mchdev_lock); |
| 8317 | chipset_val = __i915_chipset_val(i915); |
| 8318 | graphics_val = __i915_gfx_val(i915); |
| 8319 | spin_unlock_irq(&mchdev_lock); |
| 8320 | } |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8321 | |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8322 | drm_dev_put(&i915->drm); |
| 8323 | return chipset_val + graphics_val; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8324 | } |
| 8325 | EXPORT_SYMBOL_GPL(i915_read_mch_val); |
| 8326 | |
| 8327 | /** |
| 8328 | * i915_gpu_raise - raise GPU frequency limit |
| 8329 | * |
| 8330 | * Raise the limit; IPS indicates we have thermal headroom. |
| 8331 | */ |
| 8332 | bool i915_gpu_raise(void) |
| 8333 | { |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8334 | struct drm_i915_private *i915; |
| 8335 | |
| 8336 | i915 = mchdev_get(); |
| 8337 | if (!i915) |
| 8338 | return false; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8339 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 8340 | spin_lock_irq(&mchdev_lock); |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8341 | if (i915->ips.max_delay > i915->ips.fmax) |
| 8342 | i915->ips.max_delay--; |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 8343 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8344 | |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8345 | drm_dev_put(&i915->drm); |
| 8346 | return true; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8347 | } |
| 8348 | EXPORT_SYMBOL_GPL(i915_gpu_raise); |
| 8349 | |
| 8350 | /** |
| 8351 | * i915_gpu_lower - lower GPU frequency limit |
| 8352 | * |
| 8353 | * IPS indicates we're close to a thermal limit, so throttle back the GPU |
| 8354 | * frequency maximum. |
| 8355 | */ |
| 8356 | bool i915_gpu_lower(void) |
| 8357 | { |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8358 | struct drm_i915_private *i915; |
| 8359 | |
| 8360 | i915 = mchdev_get(); |
| 8361 | if (!i915) |
| 8362 | return false; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8363 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 8364 | spin_lock_irq(&mchdev_lock); |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8365 | if (i915->ips.max_delay < i915->ips.min_delay) |
| 8366 | i915->ips.max_delay++; |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 8367 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8368 | |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8369 | drm_dev_put(&i915->drm); |
| 8370 | return true; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8371 | } |
| 8372 | EXPORT_SYMBOL_GPL(i915_gpu_lower); |
| 8373 | |
| 8374 | /** |
| 8375 | * i915_gpu_busy - indicate GPU business to IPS |
| 8376 | * |
| 8377 | * Tell the IPS driver whether or not the GPU is busy. |
| 8378 | */ |
| 8379 | bool i915_gpu_busy(void) |
| 8380 | { |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8381 | struct drm_i915_private *i915; |
| 8382 | bool ret; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8383 | |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8384 | i915 = mchdev_get(); |
| 8385 | if (!i915) |
| 8386 | return false; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8387 | |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8388 | ret = i915->gt.awake; |
| 8389 | |
| 8390 | drm_dev_put(&i915->drm); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8391 | return ret; |
| 8392 | } |
| 8393 | EXPORT_SYMBOL_GPL(i915_gpu_busy); |
| 8394 | |
| 8395 | /** |
| 8396 | * i915_gpu_turbo_disable - disable graphics turbo |
| 8397 | * |
| 8398 | * Disable graphics turbo by resetting the max frequency and setting the |
| 8399 | * current frequency to the default. |
| 8400 | */ |
| 8401 | bool i915_gpu_turbo_disable(void) |
| 8402 | { |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8403 | struct drm_i915_private *i915; |
| 8404 | bool ret; |
| 8405 | |
| 8406 | i915 = mchdev_get(); |
| 8407 | if (!i915) |
| 8408 | return false; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8409 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 8410 | spin_lock_irq(&mchdev_lock); |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8411 | i915->ips.max_delay = i915->ips.fstart; |
| 8412 | ret = ironlake_set_drps(i915, i915->ips.fstart); |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 8413 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8414 | |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8415 | drm_dev_put(&i915->drm); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8416 | return ret; |
| 8417 | } |
| 8418 | EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable); |
| 8419 | |
| 8420 | /** |
| 8421 | * Tells the intel_ips driver that the i915 driver is now loaded, if |
| 8422 | * IPS got loaded first. |
| 8423 | * |
| 8424 | * This awkward dance is so that neither module has to depend on the |
| 8425 | * other in order for IPS to do the appropriate communication of |
| 8426 | * GPU turbo limits to i915. |
| 8427 | */ |
| 8428 | static void |
| 8429 | ips_ping_for_i915_load(void) |
| 8430 | { |
| 8431 | void (*link)(void); |
| 8432 | |
| 8433 | link = symbol_get(ips_link_to_i915_driver); |
| 8434 | if (link) { |
| 8435 | link(); |
| 8436 | symbol_put(ips_link_to_i915_driver); |
| 8437 | } |
| 8438 | } |
| 8439 | |
| 8440 | void intel_gpu_ips_init(struct drm_i915_private *dev_priv) |
| 8441 | { |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 8442 | /* We only register the i915 ips part with intel-ips once everything is |
| 8443 | * set up, to avoid intel-ips sneaking in and reading bogus values. */ |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8444 | rcu_assign_pointer(i915_mch_dev, dev_priv); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8445 | |
| 8446 | ips_ping_for_i915_load(); |
| 8447 | } |
| 8448 | |
| 8449 | void intel_gpu_ips_teardown(void) |
| 8450 | { |
Chris Wilson | 4a8ab5e | 2019-01-14 14:21:29 +0000 | [diff] [blame] | 8451 | rcu_assign_pointer(i915_mch_dev, NULL); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 8452 | } |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 8453 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 8454 | static void intel_init_emon(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 8455 | { |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 8456 | u32 lcfuse; |
| 8457 | u8 pxw[16]; |
| 8458 | int i; |
| 8459 | |
| 8460 | /* Disable to program */ |
| 8461 | I915_WRITE(ECR, 0); |
| 8462 | POSTING_READ(ECR); |
| 8463 | |
| 8464 | /* Program energy weights for various events */ |
| 8465 | I915_WRITE(SDEW, 0x15040d00); |
| 8466 | I915_WRITE(CSIEW0, 0x007f0000); |
| 8467 | I915_WRITE(CSIEW1, 0x1e220004); |
| 8468 | I915_WRITE(CSIEW2, 0x04000004); |
| 8469 | |
| 8470 | for (i = 0; i < 5; i++) |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 8471 | I915_WRITE(PEW(i), 0); |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 8472 | for (i = 0; i < 3; i++) |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 8473 | I915_WRITE(DEW(i), 0); |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 8474 | |
| 8475 | /* Program P-state weights to account for frequency power adjustment */ |
| 8476 | for (i = 0; i < 16; i++) { |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 8477 | u32 pxvidfreq = I915_READ(PXVFREQ(i)); |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 8478 | unsigned long freq = intel_pxfreq(pxvidfreq); |
| 8479 | unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >> |
| 8480 | PXVFREQ_PX_SHIFT; |
| 8481 | unsigned long val; |
| 8482 | |
| 8483 | val = vid * vid; |
| 8484 | val *= (freq / 1000); |
| 8485 | val *= 255; |
| 8486 | val /= (127*127*900); |
| 8487 | if (val > 0xff) |
| 8488 | DRM_ERROR("bad pxval: %ld\n", val); |
| 8489 | pxw[i] = val; |
| 8490 | } |
| 8491 | /* Render standby states get 0 weight */ |
| 8492 | pxw[14] = 0; |
| 8493 | pxw[15] = 0; |
| 8494 | |
| 8495 | for (i = 0; i < 4; i++) { |
| 8496 | u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) | |
| 8497 | (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]); |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 8498 | I915_WRITE(PXW(i), val); |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 8499 | } |
| 8500 | |
| 8501 | /* Adjust magic regs to magic values (more experimental results) */ |
| 8502 | I915_WRITE(OGW0, 0); |
| 8503 | I915_WRITE(OGW1, 0); |
| 8504 | I915_WRITE(EG0, 0x00007f00); |
| 8505 | I915_WRITE(EG1, 0x0000000e); |
| 8506 | I915_WRITE(EG2, 0x000e0000); |
| 8507 | I915_WRITE(EG3, 0x68000300); |
| 8508 | I915_WRITE(EG4, 0x42000000); |
| 8509 | I915_WRITE(EG5, 0x00140031); |
| 8510 | I915_WRITE(EG6, 0); |
| 8511 | I915_WRITE(EG7, 0); |
| 8512 | |
| 8513 | for (i = 0; i < 8; i++) |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 8514 | I915_WRITE(PXWL(i), 0); |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 8515 | |
| 8516 | /* Enable PMON + select events */ |
| 8517 | I915_WRITE(ECR, 0x80000019); |
| 8518 | |
| 8519 | lcfuse = I915_READ(LCFUSE02); |
| 8520 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 8521 | dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK); |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 8522 | } |
| 8523 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 8524 | void intel_init_gt_powersave(struct drm_i915_private *dev_priv) |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 8525 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 8526 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
| 8527 | |
Imre Deak | b268c69 | 2015-12-15 20:10:31 +0200 | [diff] [blame] | 8528 | /* |
| 8529 | * RPM depends on RC6 to save restore the GT HW context, so make RC6 a |
| 8530 | * requirement. |
| 8531 | */ |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 8532 | if (!sanitize_rc6(dev_priv)) { |
Imre Deak | b268c69 | 2015-12-15 20:10:31 +0200 | [diff] [blame] | 8533 | DRM_INFO("RC6 disabled, disabling runtime PM support\n"); |
Chris Wilson | 08ea70a | 2018-08-12 23:36:31 +0100 | [diff] [blame] | 8534 | pm_runtime_get(&dev_priv->drm.pdev->dev); |
Imre Deak | b268c69 | 2015-12-15 20:10:31 +0200 | [diff] [blame] | 8535 | } |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 8536 | |
Chris Wilson | 773ea9a | 2016-07-13 09:10:33 +0100 | [diff] [blame] | 8537 | /* Initialize RPS limits (for userspace) */ |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 8538 | if (IS_CHERRYVIEW(dev_priv)) |
| 8539 | cherryview_init_gt_powersave(dev_priv); |
| 8540 | else if (IS_VALLEYVIEW(dev_priv)) |
| 8541 | valleyview_init_gt_powersave(dev_priv); |
Chris Wilson | 2a13ae7 | 2016-08-02 11:15:27 +0100 | [diff] [blame] | 8542 | else if (INTEL_GEN(dev_priv) >= 6) |
Chris Wilson | 773ea9a | 2016-07-13 09:10:33 +0100 | [diff] [blame] | 8543 | gen6_init_rps_frequencies(dev_priv); |
| 8544 | |
| 8545 | /* Derive initial user preferences/limits from the hardware limits */ |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 8546 | rps->max_freq_softlimit = rps->max_freq; |
| 8547 | rps->min_freq_softlimit = rps->min_freq; |
Chris Wilson | 773ea9a | 2016-07-13 09:10:33 +0100 | [diff] [blame] | 8548 | |
Chris Wilson | 99ac961 | 2016-07-13 09:10:34 +0100 | [diff] [blame] | 8549 | /* After setting max-softlimit, find the overclock max freq */ |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 8550 | if (IS_GEN(dev_priv, 6) || |
Chris Wilson | 99ac961 | 2016-07-13 09:10:34 +0100 | [diff] [blame] | 8551 | IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) { |
| 8552 | u32 params = 0; |
| 8553 | |
| 8554 | sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, ¶ms); |
| 8555 | if (params & BIT(31)) { /* OC supported */ |
| 8556 | DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n", |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 8557 | (rps->max_freq & 0xff) * 50, |
Chris Wilson | 99ac961 | 2016-07-13 09:10:34 +0100 | [diff] [blame] | 8558 | (params & 0xff) * 50); |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 8559 | rps->max_freq = params & 0xff; |
Chris Wilson | 99ac961 | 2016-07-13 09:10:34 +0100 | [diff] [blame] | 8560 | } |
| 8561 | } |
| 8562 | |
Chris Wilson | 29ecd78d | 2016-07-13 09:10:35 +0100 | [diff] [blame] | 8563 | /* Finally allow us to boost to max by default */ |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 8564 | rps->boost_freq = rps->max_freq; |
Chris Wilson | 844e331 | 2019-04-18 21:53:58 +0100 | [diff] [blame] | 8565 | rps->idle_freq = rps->min_freq; |
| 8566 | rps->cur_freq = rps->idle_freq; |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 8567 | } |
| 8568 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 8569 | void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv) |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 8570 | { |
Ville Syrjälä | 8dac1e1 | 2016-08-02 14:07:33 +0300 | [diff] [blame] | 8571 | if (IS_VALLEYVIEW(dev_priv)) |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 8572 | valleyview_cleanup_gt_powersave(dev_priv); |
Imre Deak | b268c69 | 2015-12-15 20:10:31 +0200 | [diff] [blame] | 8573 | |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 8574 | if (!HAS_RC6(dev_priv)) |
Chris Wilson | 08ea70a | 2018-08-12 23:36:31 +0100 | [diff] [blame] | 8575 | pm_runtime_put(&dev_priv->drm.pdev->dev); |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 8576 | } |
| 8577 | |
Chris Wilson | b7137e0 | 2016-07-13 09:10:37 +0100 | [diff] [blame] | 8578 | void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv) |
| 8579 | { |
Sagar Arun Kamble | 37d933f | 2017-10-10 22:30:10 +0100 | [diff] [blame] | 8580 | dev_priv->gt_pm.rps.enabled = true; /* force RPS disabling */ |
| 8581 | dev_priv->gt_pm.rc6.enabled = true; /* force RC6 disabling */ |
Chris Wilson | b7137e0 | 2016-07-13 09:10:37 +0100 | [diff] [blame] | 8582 | intel_disable_gt_powersave(dev_priv); |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 8583 | |
Oscar Mateo | d02b98b | 2018-04-05 17:00:50 +0300 | [diff] [blame] | 8584 | if (INTEL_GEN(dev_priv) >= 11) |
| 8585 | gen11_reset_rps_interrupts(dev_priv); |
Chris Wilson | 61e1e37 | 2018-08-12 23:36:30 +0100 | [diff] [blame] | 8586 | else if (INTEL_GEN(dev_priv) >= 6) |
Oscar Mateo | d02b98b | 2018-04-05 17:00:50 +0300 | [diff] [blame] | 8587 | gen6_reset_rps_interrupts(dev_priv); |
Jesse Barnes | 156c7ca | 2014-06-12 08:35:45 -0700 | [diff] [blame] | 8588 | } |
| 8589 | |
Sagar Arun Kamble | 0870a2a | 2017-10-10 22:30:08 +0100 | [diff] [blame] | 8590 | static inline void intel_disable_llc_pstate(struct drm_i915_private *i915) |
| 8591 | { |
Chris Wilson | ebb5eb7 | 2019-04-26 09:17:21 +0100 | [diff] [blame] | 8592 | lockdep_assert_held(&i915->gt_pm.rps.lock); |
Sagar Arun Kamble | 0870a2a | 2017-10-10 22:30:08 +0100 | [diff] [blame] | 8593 | |
Sagar Arun Kamble | 37d933f | 2017-10-10 22:30:10 +0100 | [diff] [blame] | 8594 | if (!i915->gt_pm.llc_pstate.enabled) |
| 8595 | return; |
| 8596 | |
Sagar Arun Kamble | 0870a2a | 2017-10-10 22:30:08 +0100 | [diff] [blame] | 8597 | /* Currently there is no HW configuration to be done to disable. */ |
Sagar Arun Kamble | 37d933f | 2017-10-10 22:30:10 +0100 | [diff] [blame] | 8598 | |
| 8599 | i915->gt_pm.llc_pstate.enabled = false; |
Sagar Arun Kamble | 0870a2a | 2017-10-10 22:30:08 +0100 | [diff] [blame] | 8600 | } |
| 8601 | |
Sagar Arun Kamble | fc77426 | 2017-10-10 22:30:09 +0100 | [diff] [blame] | 8602 | static void intel_disable_rc6(struct drm_i915_private *dev_priv) |
| 8603 | { |
Chris Wilson | ebb5eb7 | 2019-04-26 09:17:21 +0100 | [diff] [blame] | 8604 | lockdep_assert_held(&dev_priv->gt_pm.rps.lock); |
Sagar Arun Kamble | fc77426 | 2017-10-10 22:30:09 +0100 | [diff] [blame] | 8605 | |
Sagar Arun Kamble | 37d933f | 2017-10-10 22:30:10 +0100 | [diff] [blame] | 8606 | if (!dev_priv->gt_pm.rc6.enabled) |
| 8607 | return; |
| 8608 | |
Sagar Arun Kamble | fc77426 | 2017-10-10 22:30:09 +0100 | [diff] [blame] | 8609 | if (INTEL_GEN(dev_priv) >= 9) |
| 8610 | gen9_disable_rc6(dev_priv); |
| 8611 | else if (IS_CHERRYVIEW(dev_priv)) |
| 8612 | cherryview_disable_rc6(dev_priv); |
| 8613 | else if (IS_VALLEYVIEW(dev_priv)) |
| 8614 | valleyview_disable_rc6(dev_priv); |
| 8615 | else if (INTEL_GEN(dev_priv) >= 6) |
| 8616 | gen6_disable_rc6(dev_priv); |
Sagar Arun Kamble | 37d933f | 2017-10-10 22:30:10 +0100 | [diff] [blame] | 8617 | |
| 8618 | dev_priv->gt_pm.rc6.enabled = false; |
Sagar Arun Kamble | fc77426 | 2017-10-10 22:30:09 +0100 | [diff] [blame] | 8619 | } |
| 8620 | |
| 8621 | static void intel_disable_rps(struct drm_i915_private *dev_priv) |
| 8622 | { |
Chris Wilson | ebb5eb7 | 2019-04-26 09:17:21 +0100 | [diff] [blame] | 8623 | lockdep_assert_held(&dev_priv->gt_pm.rps.lock); |
Sagar Arun Kamble | fc77426 | 2017-10-10 22:30:09 +0100 | [diff] [blame] | 8624 | |
Sagar Arun Kamble | 37d933f | 2017-10-10 22:30:10 +0100 | [diff] [blame] | 8625 | if (!dev_priv->gt_pm.rps.enabled) |
| 8626 | return; |
| 8627 | |
Sagar Arun Kamble | fc77426 | 2017-10-10 22:30:09 +0100 | [diff] [blame] | 8628 | if (INTEL_GEN(dev_priv) >= 9) |
| 8629 | gen9_disable_rps(dev_priv); |
| 8630 | else if (IS_CHERRYVIEW(dev_priv)) |
| 8631 | cherryview_disable_rps(dev_priv); |
| 8632 | else if (IS_VALLEYVIEW(dev_priv)) |
| 8633 | valleyview_disable_rps(dev_priv); |
| 8634 | else if (INTEL_GEN(dev_priv) >= 6) |
| 8635 | gen6_disable_rps(dev_priv); |
| 8636 | else if (IS_IRONLAKE_M(dev_priv)) |
| 8637 | ironlake_disable_drps(dev_priv); |
Sagar Arun Kamble | 37d933f | 2017-10-10 22:30:10 +0100 | [diff] [blame] | 8638 | |
| 8639 | dev_priv->gt_pm.rps.enabled = false; |
Sagar Arun Kamble | fc77426 | 2017-10-10 22:30:09 +0100 | [diff] [blame] | 8640 | } |
| 8641 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 8642 | void intel_disable_gt_powersave(struct drm_i915_private *dev_priv) |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 8643 | { |
Chris Wilson | ebb5eb7 | 2019-04-26 09:17:21 +0100 | [diff] [blame] | 8644 | mutex_lock(&dev_priv->gt_pm.rps.lock); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 8645 | |
Sagar Arun Kamble | fc77426 | 2017-10-10 22:30:09 +0100 | [diff] [blame] | 8646 | intel_disable_rc6(dev_priv); |
| 8647 | intel_disable_rps(dev_priv); |
Sagar Arun Kamble | 0870a2a | 2017-10-10 22:30:08 +0100 | [diff] [blame] | 8648 | if (HAS_LLC(dev_priv)) |
| 8649 | intel_disable_llc_pstate(dev_priv); |
| 8650 | |
Chris Wilson | ebb5eb7 | 2019-04-26 09:17:21 +0100 | [diff] [blame] | 8651 | mutex_unlock(&dev_priv->gt_pm.rps.lock); |
Chris Wilson | b7137e0 | 2016-07-13 09:10:37 +0100 | [diff] [blame] | 8652 | } |
| 8653 | |
Sagar Arun Kamble | 0870a2a | 2017-10-10 22:30:08 +0100 | [diff] [blame] | 8654 | static inline void intel_enable_llc_pstate(struct drm_i915_private *i915) |
| 8655 | { |
Chris Wilson | ebb5eb7 | 2019-04-26 09:17:21 +0100 | [diff] [blame] | 8656 | lockdep_assert_held(&i915->gt_pm.rps.lock); |
Sagar Arun Kamble | 0870a2a | 2017-10-10 22:30:08 +0100 | [diff] [blame] | 8657 | |
Sagar Arun Kamble | 37d933f | 2017-10-10 22:30:10 +0100 | [diff] [blame] | 8658 | if (i915->gt_pm.llc_pstate.enabled) |
| 8659 | return; |
| 8660 | |
Sagar Arun Kamble | 0870a2a | 2017-10-10 22:30:08 +0100 | [diff] [blame] | 8661 | gen6_update_ring_freq(i915); |
Sagar Arun Kamble | 37d933f | 2017-10-10 22:30:10 +0100 | [diff] [blame] | 8662 | |
| 8663 | i915->gt_pm.llc_pstate.enabled = true; |
Sagar Arun Kamble | 0870a2a | 2017-10-10 22:30:08 +0100 | [diff] [blame] | 8664 | } |
| 8665 | |
Sagar Arun Kamble | fc77426 | 2017-10-10 22:30:09 +0100 | [diff] [blame] | 8666 | static void intel_enable_rc6(struct drm_i915_private *dev_priv) |
| 8667 | { |
Chris Wilson | ebb5eb7 | 2019-04-26 09:17:21 +0100 | [diff] [blame] | 8668 | lockdep_assert_held(&dev_priv->gt_pm.rps.lock); |
Sagar Arun Kamble | fc77426 | 2017-10-10 22:30:09 +0100 | [diff] [blame] | 8669 | |
Sagar Arun Kamble | 37d933f | 2017-10-10 22:30:10 +0100 | [diff] [blame] | 8670 | if (dev_priv->gt_pm.rc6.enabled) |
| 8671 | return; |
| 8672 | |
Sagar Arun Kamble | fc77426 | 2017-10-10 22:30:09 +0100 | [diff] [blame] | 8673 | if (IS_CHERRYVIEW(dev_priv)) |
| 8674 | cherryview_enable_rc6(dev_priv); |
| 8675 | else if (IS_VALLEYVIEW(dev_priv)) |
| 8676 | valleyview_enable_rc6(dev_priv); |
Mika Kuoppala | a79208d | 2019-04-10 13:59:17 +0300 | [diff] [blame] | 8677 | else if (INTEL_GEN(dev_priv) >= 11) |
| 8678 | gen11_enable_rc6(dev_priv); |
Sagar Arun Kamble | fc77426 | 2017-10-10 22:30:09 +0100 | [diff] [blame] | 8679 | else if (INTEL_GEN(dev_priv) >= 9) |
| 8680 | gen9_enable_rc6(dev_priv); |
| 8681 | else if (IS_BROADWELL(dev_priv)) |
| 8682 | gen8_enable_rc6(dev_priv); |
| 8683 | else if (INTEL_GEN(dev_priv) >= 6) |
| 8684 | gen6_enable_rc6(dev_priv); |
Sagar Arun Kamble | 37d933f | 2017-10-10 22:30:10 +0100 | [diff] [blame] | 8685 | |
| 8686 | dev_priv->gt_pm.rc6.enabled = true; |
Sagar Arun Kamble | fc77426 | 2017-10-10 22:30:09 +0100 | [diff] [blame] | 8687 | } |
| 8688 | |
| 8689 | static void intel_enable_rps(struct drm_i915_private *dev_priv) |
| 8690 | { |
| 8691 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
| 8692 | |
Chris Wilson | ebb5eb7 | 2019-04-26 09:17:21 +0100 | [diff] [blame] | 8693 | lockdep_assert_held(&rps->lock); |
Sagar Arun Kamble | fc77426 | 2017-10-10 22:30:09 +0100 | [diff] [blame] | 8694 | |
Sagar Arun Kamble | 37d933f | 2017-10-10 22:30:10 +0100 | [diff] [blame] | 8695 | if (rps->enabled) |
| 8696 | return; |
| 8697 | |
Sagar Arun Kamble | fc77426 | 2017-10-10 22:30:09 +0100 | [diff] [blame] | 8698 | if (IS_CHERRYVIEW(dev_priv)) { |
| 8699 | cherryview_enable_rps(dev_priv); |
| 8700 | } else if (IS_VALLEYVIEW(dev_priv)) { |
| 8701 | valleyview_enable_rps(dev_priv); |
| 8702 | } else if (INTEL_GEN(dev_priv) >= 9) { |
| 8703 | gen9_enable_rps(dev_priv); |
| 8704 | } else if (IS_BROADWELL(dev_priv)) { |
| 8705 | gen8_enable_rps(dev_priv); |
| 8706 | } else if (INTEL_GEN(dev_priv) >= 6) { |
| 8707 | gen6_enable_rps(dev_priv); |
| 8708 | } else if (IS_IRONLAKE_M(dev_priv)) { |
| 8709 | ironlake_enable_drps(dev_priv); |
| 8710 | intel_init_emon(dev_priv); |
| 8711 | } |
| 8712 | |
| 8713 | WARN_ON(rps->max_freq < rps->min_freq); |
| 8714 | WARN_ON(rps->idle_freq > rps->max_freq); |
| 8715 | |
| 8716 | WARN_ON(rps->efficient_freq < rps->min_freq); |
| 8717 | WARN_ON(rps->efficient_freq > rps->max_freq); |
Sagar Arun Kamble | 37d933f | 2017-10-10 22:30:10 +0100 | [diff] [blame] | 8718 | |
| 8719 | rps->enabled = true; |
Sagar Arun Kamble | fc77426 | 2017-10-10 22:30:09 +0100 | [diff] [blame] | 8720 | } |
| 8721 | |
Chris Wilson | b7137e0 | 2016-07-13 09:10:37 +0100 | [diff] [blame] | 8722 | void intel_enable_gt_powersave(struct drm_i915_private *dev_priv) |
| 8723 | { |
Chris Wilson | b7137e0 | 2016-07-13 09:10:37 +0100 | [diff] [blame] | 8724 | /* Powersaving is controlled by the host when inside a VM */ |
| 8725 | if (intel_vgpu_active(dev_priv)) |
| 8726 | return; |
| 8727 | |
Chris Wilson | ebb5eb7 | 2019-04-26 09:17:21 +0100 | [diff] [blame] | 8728 | mutex_lock(&dev_priv->gt_pm.rps.lock); |
Imre Deak | 3cc134e | 2014-11-19 15:30:03 +0200 | [diff] [blame] | 8729 | |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 8730 | if (HAS_RC6(dev_priv)) |
| 8731 | intel_enable_rc6(dev_priv); |
Chris Wilson | 91cbdb8 | 2019-04-19 14:48:36 +0100 | [diff] [blame] | 8732 | if (HAS_RPS(dev_priv)) |
| 8733 | intel_enable_rps(dev_priv); |
Sagar Arun Kamble | 0870a2a | 2017-10-10 22:30:08 +0100 | [diff] [blame] | 8734 | if (HAS_LLC(dev_priv)) |
| 8735 | intel_enable_llc_pstate(dev_priv); |
| 8736 | |
Chris Wilson | ebb5eb7 | 2019-04-26 09:17:21 +0100 | [diff] [blame] | 8737 | mutex_unlock(&dev_priv->gt_pm.rps.lock); |
Chris Wilson | b7137e0 | 2016-07-13 09:10:37 +0100 | [diff] [blame] | 8738 | } |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 8739 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 8740 | static void ibx_init_clock_gating(struct drm_i915_private *dev_priv) |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 8741 | { |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 8742 | /* |
| 8743 | * On Ibex Peak and Cougar Point, we need to disable clock |
| 8744 | * gating for the panel power sequencer or it will fail to |
| 8745 | * start up when no ports are active. |
| 8746 | */ |
| 8747 | I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE); |
| 8748 | } |
| 8749 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 8750 | static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 8751 | { |
Ville Syrjälä | b12ce1d | 2015-05-26 20:27:23 +0300 | [diff] [blame] | 8752 | enum pipe pipe; |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 8753 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 8754 | for_each_pipe(dev_priv, pipe) { |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 8755 | I915_WRITE(DSPCNTR(pipe), |
| 8756 | I915_READ(DSPCNTR(pipe)) | |
| 8757 | DISPPLANE_TRICKLE_FEED_DISABLE); |
Ville Syrjälä | b12ce1d | 2015-05-26 20:27:23 +0300 | [diff] [blame] | 8758 | |
| 8759 | I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe))); |
| 8760 | POSTING_READ(DSPSURF(pipe)); |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 8761 | } |
| 8762 | } |
| 8763 | |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 8764 | static void ilk_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8765 | { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 8766 | u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8767 | |
Damien Lespiau | f1e8fa5 | 2013-06-07 17:41:09 +0100 | [diff] [blame] | 8768 | /* |
| 8769 | * Required for FBC |
| 8770 | * WaFbcDisableDpfcClockGating:ilk |
| 8771 | */ |
Damien Lespiau | 4d47e4f | 2012-10-19 17:55:42 +0100 | [diff] [blame] | 8772 | dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE | |
| 8773 | ILK_DPFCUNIT_CLOCK_GATE_DISABLE | |
| 8774 | ILK_DPFDUNIT_CLOCK_GATE_ENABLE; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8775 | |
| 8776 | I915_WRITE(PCH_3DCGDIS0, |
| 8777 | MARIUNIT_CLOCK_GATE_DISABLE | |
| 8778 | SVSMUNIT_CLOCK_GATE_DISABLE); |
| 8779 | I915_WRITE(PCH_3DCGDIS1, |
| 8780 | VFMUNIT_CLOCK_GATE_DISABLE); |
| 8781 | |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8782 | /* |
| 8783 | * According to the spec the following bits should be set in |
| 8784 | * order to enable memory self-refresh |
| 8785 | * The bit 22/21 of 0x42004 |
| 8786 | * The bit 5 of 0x42020 |
| 8787 | * The bit 15 of 0x45000 |
| 8788 | */ |
| 8789 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 8790 | (I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 8791 | ILK_DPARB_GATE | ILK_VSDPFD_FULL)); |
Damien Lespiau | 4d47e4f | 2012-10-19 17:55:42 +0100 | [diff] [blame] | 8792 | dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8793 | I915_WRITE(DISP_ARB_CTL, |
| 8794 | (I915_READ(DISP_ARB_CTL) | |
| 8795 | DISP_FBC_WM_DIS)); |
Ville Syrjälä | 017636c | 2013-12-05 15:51:37 +0200 | [diff] [blame] | 8796 | |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8797 | /* |
| 8798 | * Based on the document from hardware guys the following bits |
| 8799 | * should be set unconditionally in order to enable FBC. |
| 8800 | * The bit 22 of 0x42000 |
| 8801 | * The bit 22 of 0x42004 |
| 8802 | * The bit 7,8,9 of 0x42020. |
| 8803 | */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 8804 | if (IS_IRONLAKE_M(dev_priv)) { |
Damien Lespiau | 4bb3533 | 2013-06-14 15:23:24 +0100 | [diff] [blame] | 8805 | /* WaFbcAsynchFlipDisableFbcQueue:ilk */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8806 | I915_WRITE(ILK_DISPLAY_CHICKEN1, |
| 8807 | I915_READ(ILK_DISPLAY_CHICKEN1) | |
| 8808 | ILK_FBCQ_DIS); |
| 8809 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 8810 | I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 8811 | ILK_DPARB_GATE); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8812 | } |
| 8813 | |
Damien Lespiau | 4d47e4f | 2012-10-19 17:55:42 +0100 | [diff] [blame] | 8814 | I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate); |
| 8815 | |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8816 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 8817 | I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 8818 | ILK_ELPIN_409_SELECT); |
| 8819 | I915_WRITE(_3D_CHICKEN2, |
| 8820 | _3D_CHICKEN2_WM_READ_PIPELINED << 16 | |
| 8821 | _3D_CHICKEN2_WM_READ_PIPELINED); |
Daniel Vetter | 4358a37 | 2012-10-18 11:49:51 +0200 | [diff] [blame] | 8822 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 8823 | /* WaDisableRenderCachePipelinedFlush:ilk */ |
Daniel Vetter | 4358a37 | 2012-10-18 11:49:51 +0200 | [diff] [blame] | 8824 | I915_WRITE(CACHE_MODE_0, |
| 8825 | _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE)); |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 8826 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 8827 | /* WaDisable_RenderCache_OperationalFlush:ilk */ |
| 8828 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 8829 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 8830 | g4x_disable_trickle_feed(dev_priv); |
Ville Syrjälä | bdad2b2 | 2013-06-07 10:47:03 +0300 | [diff] [blame] | 8831 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 8832 | ibx_init_clock_gating(dev_priv); |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 8833 | } |
| 8834 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 8835 | static void cpt_init_clock_gating(struct drm_i915_private *dev_priv) |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 8836 | { |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 8837 | int pipe; |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 8838 | u32 val; |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 8839 | |
| 8840 | /* |
| 8841 | * On Ibex Peak and Cougar Point, we need to disable clock |
| 8842 | * gating for the panel power sequencer or it will fail to |
| 8843 | * start up when no ports are active. |
| 8844 | */ |
Jesse Barnes | cd66407 | 2013-10-02 10:34:19 -0700 | [diff] [blame] | 8845 | I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE | |
| 8846 | PCH_DPLUNIT_CLOCK_GATE_DISABLE | |
| 8847 | PCH_CPUNIT_CLOCK_GATE_DISABLE); |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 8848 | I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) | |
| 8849 | DPLS_EDP_PPS_FIX_DIS); |
Takashi Iwai | 335c07b | 2012-12-11 11:46:29 +0100 | [diff] [blame] | 8850 | /* The below fixes the weird display corruption, a few pixels shifted |
| 8851 | * downward, on (only) LVDS of some HP laptops with IVY. |
| 8852 | */ |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 8853 | for_each_pipe(dev_priv, pipe) { |
Paulo Zanoni | dc4bd2d | 2013-04-08 15:48:08 -0300 | [diff] [blame] | 8854 | val = I915_READ(TRANS_CHICKEN2(pipe)); |
| 8855 | val |= TRANS_CHICKEN2_TIMING_OVERRIDE; |
| 8856 | val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 8857 | if (dev_priv->vbt.fdi_rx_polarity_inverted) |
Paulo Zanoni | 3f704fa | 2013-04-08 15:48:07 -0300 | [diff] [blame] | 8858 | val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED; |
Paulo Zanoni | dc4bd2d | 2013-04-08 15:48:08 -0300 | [diff] [blame] | 8859 | val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK; |
| 8860 | val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER; |
| 8861 | val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH; |
Paulo Zanoni | 3f704fa | 2013-04-08 15:48:07 -0300 | [diff] [blame] | 8862 | I915_WRITE(TRANS_CHICKEN2(pipe), val); |
| 8863 | } |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 8864 | /* WADP0ClockGatingDisable */ |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 8865 | for_each_pipe(dev_priv, pipe) { |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 8866 | I915_WRITE(TRANS_CHICKEN1(pipe), |
| 8867 | TRANS_CHICKEN1_DP0UNIT_GC_DISABLE); |
| 8868 | } |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8869 | } |
| 8870 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 8871 | static void gen6_check_mch_setup(struct drm_i915_private *dev_priv) |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 8872 | { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 8873 | u32 tmp; |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 8874 | |
| 8875 | tmp = I915_READ(MCH_SSKPD); |
Daniel Vetter | df662a2 | 2014-08-04 11:17:25 +0200 | [diff] [blame] | 8876 | if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) |
| 8877 | DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n", |
| 8878 | tmp); |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 8879 | } |
| 8880 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 8881 | static void gen6_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8882 | { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 8883 | u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8884 | |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 8885 | I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8886 | |
| 8887 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 8888 | I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 8889 | ILK_ELPIN_409_SELECT); |
| 8890 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 8891 | /* WaDisableHiZPlanesWhenMSAAEnabled:snb */ |
Daniel Vetter | 4283908 | 2012-12-14 23:38:28 +0100 | [diff] [blame] | 8892 | I915_WRITE(_3D_CHICKEN, |
| 8893 | _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB)); |
| 8894 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 8895 | /* WaDisable_RenderCache_OperationalFlush:snb */ |
| 8896 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 8897 | |
Ville Syrjälä | 8d85d27 | 2014-02-04 21:59:15 +0200 | [diff] [blame] | 8898 | /* |
| 8899 | * BSpec recoomends 8x4 when MSAA is used, |
| 8900 | * however in practice 16x4 seems fastest. |
Ville Syrjälä | c5c98a5 | 2014-02-05 12:43:47 +0200 | [diff] [blame] | 8901 | * |
| 8902 | * Note that PS/WM thread counts depend on the WIZ hashing |
| 8903 | * disable bit, which we don't touch here, but it's good |
| 8904 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). |
Ville Syrjälä | 8d85d27 | 2014-02-04 21:59:15 +0200 | [diff] [blame] | 8905 | */ |
| 8906 | I915_WRITE(GEN6_GT_MODE, |
Damien Lespiau | 9853325 | 2014-12-08 17:33:51 +0000 | [diff] [blame] | 8907 | _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4)); |
Ville Syrjälä | 8d85d27 | 2014-02-04 21:59:15 +0200 | [diff] [blame] | 8908 | |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8909 | I915_WRITE(CACHE_MODE_0, |
Daniel Vetter | 5074329 | 2012-04-26 22:02:54 +0200 | [diff] [blame] | 8910 | _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8911 | |
| 8912 | I915_WRITE(GEN6_UCGCTL1, |
| 8913 | I915_READ(GEN6_UCGCTL1) | |
| 8914 | GEN6_BLBUNIT_CLOCK_GATE_DISABLE | |
| 8915 | GEN6_CSUNIT_CLOCK_GATE_DISABLE); |
| 8916 | |
| 8917 | /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock |
| 8918 | * gating disable must be set. Failure to set it results in |
| 8919 | * flickering pixels due to Z write ordering failures after |
| 8920 | * some amount of runtime in the Mesa "fire" demo, and Unigine |
| 8921 | * Sanctuary and Tropics, and apparently anything else with |
| 8922 | * alpha test or pixel discard. |
| 8923 | * |
| 8924 | * According to the spec, bit 11 (RCCUNIT) must also be set, |
| 8925 | * but we didn't debug actual testcases to find it out. |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 8926 | * |
Ville Syrjälä | ef59318 | 2014-01-22 21:32:47 +0200 | [diff] [blame] | 8927 | * WaDisableRCCUnitClockGating:snb |
| 8928 | * WaDisableRCPBUnitClockGating:snb |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8929 | */ |
| 8930 | I915_WRITE(GEN6_UCGCTL2, |
| 8931 | GEN6_RCPBUNIT_CLOCK_GATE_DISABLE | |
| 8932 | GEN6_RCCUNIT_CLOCK_GATE_DISABLE); |
| 8933 | |
Ville Syrjälä | 5eb146d | 2014-02-04 21:59:16 +0200 | [diff] [blame] | 8934 | /* WaStripsFansDisableFastClipPerformanceFix:snb */ |
Ville Syrjälä | 743b57d | 2014-02-04 21:59:17 +0200 | [diff] [blame] | 8935 | I915_WRITE(_3D_CHICKEN3, |
| 8936 | _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8937 | |
| 8938 | /* |
Ville Syrjälä | e927ecd | 2014-02-04 21:59:18 +0200 | [diff] [blame] | 8939 | * Bspec says: |
| 8940 | * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and |
| 8941 | * 3DSTATE_SF number of SF output attributes is more than 16." |
| 8942 | */ |
| 8943 | I915_WRITE(_3D_CHICKEN3, |
| 8944 | _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH)); |
| 8945 | |
| 8946 | /* |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8947 | * According to the spec the following bits should be |
| 8948 | * set in order to enable memory self-refresh and fbc: |
| 8949 | * The bit21 and bit22 of 0x42000 |
| 8950 | * The bit21 and bit22 of 0x42004 |
| 8951 | * The bit5 and bit7 of 0x42020 |
| 8952 | * The bit14 of 0x70180 |
| 8953 | * The bit14 of 0x71180 |
Damien Lespiau | 4bb3533 | 2013-06-14 15:23:24 +0100 | [diff] [blame] | 8954 | * |
| 8955 | * WaFbcAsynchFlipDisableFbcQueue:snb |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8956 | */ |
| 8957 | I915_WRITE(ILK_DISPLAY_CHICKEN1, |
| 8958 | I915_READ(ILK_DISPLAY_CHICKEN1) | |
| 8959 | ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS); |
| 8960 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 8961 | I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 8962 | ILK_DPARB_GATE | ILK_VSDPFD_FULL); |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 8963 | I915_WRITE(ILK_DSPCLK_GATE_D, |
| 8964 | I915_READ(ILK_DSPCLK_GATE_D) | |
| 8965 | ILK_DPARBUNIT_CLOCK_GATE_ENABLE | |
| 8966 | ILK_DPFDUNIT_CLOCK_GATE_ENABLE); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8967 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 8968 | g4x_disable_trickle_feed(dev_priv); |
Ben Widawsky | f8f2ac9 | 2012-10-03 19:34:24 -0700 | [diff] [blame] | 8969 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 8970 | cpt_init_clock_gating(dev_priv); |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 8971 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 8972 | gen6_check_mch_setup(dev_priv); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8973 | } |
| 8974 | |
| 8975 | static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv) |
| 8976 | { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 8977 | u32 reg = I915_READ(GEN7_FF_THREAD_MODE); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8978 | |
Ville Syrjälä | 3aad905 | 2014-01-22 21:32:59 +0200 | [diff] [blame] | 8979 | /* |
Ville Syrjälä | 46680e0 | 2014-01-22 21:33:01 +0200 | [diff] [blame] | 8980 | * WaVSThreadDispatchOverride:ivb,vlv |
Ville Syrjälä | 3aad905 | 2014-01-22 21:32:59 +0200 | [diff] [blame] | 8981 | * |
| 8982 | * This actually overrides the dispatch |
| 8983 | * mode for all thread types. |
| 8984 | */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 8985 | reg &= ~GEN7_FF_SCHED_MASK; |
| 8986 | reg |= GEN7_FF_TS_SCHED_HW; |
| 8987 | reg |= GEN7_FF_VS_SCHED_HW; |
| 8988 | reg |= GEN7_FF_DS_SCHED_HW; |
| 8989 | |
| 8990 | I915_WRITE(GEN7_FF_THREAD_MODE, reg); |
| 8991 | } |
| 8992 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 8993 | static void lpt_init_clock_gating(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 8994 | { |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 8995 | /* |
| 8996 | * TODO: this bit should only be enabled when really needed, then |
| 8997 | * disabled when not needed anymore in order to save power. |
| 8998 | */ |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 8999 | if (HAS_PCH_LPT_LP(dev_priv)) |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 9000 | I915_WRITE(SOUTH_DSPCLK_GATE_D, |
| 9001 | I915_READ(SOUTH_DSPCLK_GATE_D) | |
| 9002 | PCH_LP_PARTITION_LEVEL_DISABLE); |
Paulo Zanoni | 0a790cd | 2013-04-17 18:15:49 -0300 | [diff] [blame] | 9003 | |
| 9004 | /* WADPOClockGatingDisable:hsw */ |
Ville Syrjälä | 36c0d0c | 2015-09-18 20:03:31 +0300 | [diff] [blame] | 9005 | I915_WRITE(TRANS_CHICKEN1(PIPE_A), |
| 9006 | I915_READ(TRANS_CHICKEN1(PIPE_A)) | |
Paulo Zanoni | 0a790cd | 2013-04-17 18:15:49 -0300 | [diff] [blame] | 9007 | TRANS_CHICKEN1_DP0UNIT_GC_DISABLE); |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 9008 | } |
| 9009 | |
Ville Syrjälä | 712bf36 | 2016-10-31 22:37:23 +0200 | [diff] [blame] | 9010 | static void lpt_suspend_hw(struct drm_i915_private *dev_priv) |
Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 9011 | { |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 9012 | if (HAS_PCH_LPT_LP(dev_priv)) { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 9013 | u32 val = I915_READ(SOUTH_DSPCLK_GATE_D); |
Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 9014 | |
| 9015 | val &= ~PCH_LP_PARTITION_LEVEL_DISABLE; |
| 9016 | I915_WRITE(SOUTH_DSPCLK_GATE_D, val); |
| 9017 | } |
| 9018 | } |
| 9019 | |
Imre Deak | 450174f | 2016-05-03 15:54:21 +0300 | [diff] [blame] | 9020 | static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv, |
| 9021 | int general_prio_credits, |
| 9022 | int high_prio_credits) |
| 9023 | { |
| 9024 | u32 misccpctl; |
Oscar Mateo | 930a784 | 2017-10-17 13:25:45 -0700 | [diff] [blame] | 9025 | u32 val; |
Imre Deak | 450174f | 2016-05-03 15:54:21 +0300 | [diff] [blame] | 9026 | |
| 9027 | /* WaTempDisableDOPClkGating:bdw */ |
| 9028 | misccpctl = I915_READ(GEN7_MISCCPCTL); |
| 9029 | I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); |
| 9030 | |
Oscar Mateo | 930a784 | 2017-10-17 13:25:45 -0700 | [diff] [blame] | 9031 | val = I915_READ(GEN8_L3SQCREG1); |
| 9032 | val &= ~L3_PRIO_CREDITS_MASK; |
| 9033 | val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits); |
| 9034 | val |= L3_HIGH_PRIO_CREDITS(high_prio_credits); |
| 9035 | I915_WRITE(GEN8_L3SQCREG1, val); |
Imre Deak | 450174f | 2016-05-03 15:54:21 +0300 | [diff] [blame] | 9036 | |
| 9037 | /* |
| 9038 | * Wait at least 100 clocks before re-enabling clock gating. |
| 9039 | * See the definition of L3SQCREG1 in BSpec. |
| 9040 | */ |
| 9041 | POSTING_READ(GEN8_L3SQCREG1); |
| 9042 | udelay(1); |
| 9043 | I915_WRITE(GEN7_MISCCPCTL, misccpctl); |
| 9044 | } |
| 9045 | |
Oscar Mateo | d65dc3e | 2018-05-08 14:29:24 -0700 | [diff] [blame] | 9046 | static void icl_init_clock_gating(struct drm_i915_private *dev_priv) |
| 9047 | { |
| 9048 | /* This is not an Wa. Enable to reduce Sampler power */ |
| 9049 | I915_WRITE(GEN10_DFR_RATIO_EN_AND_CHICKEN, |
| 9050 | I915_READ(GEN10_DFR_RATIO_EN_AND_CHICKEN) & ~DFR_DISABLE); |
Radhakrishna Sripada | 622b3f6 | 2018-10-30 01:45:01 -0700 | [diff] [blame] | 9051 | |
| 9052 | /* WaEnable32PlaneMode:icl */ |
| 9053 | I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, |
| 9054 | _MASKED_BIT_ENABLE(GEN11_ENABLE_32_PLANE_MODE)); |
Oscar Mateo | d65dc3e | 2018-05-08 14:29:24 -0700 | [diff] [blame] | 9055 | } |
| 9056 | |
Rodrigo Vivi | 0a46ddd | 2017-08-30 21:52:23 -0700 | [diff] [blame] | 9057 | static void cnp_init_clock_gating(struct drm_i915_private *dev_priv) |
| 9058 | { |
| 9059 | if (!HAS_PCH_CNP(dev_priv)) |
| 9060 | return; |
| 9061 | |
Rodrigo Vivi | 470e7c6 | 2018-03-05 17:28:12 -0800 | [diff] [blame] | 9062 | /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */ |
Rodrigo Vivi | 4cc6feb | 2017-09-08 16:45:33 -0700 | [diff] [blame] | 9063 | I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) | |
| 9064 | CNP_PWM_CGE_GATING_DISABLE); |
Rodrigo Vivi | 0a46ddd | 2017-08-30 21:52:23 -0700 | [diff] [blame] | 9065 | } |
| 9066 | |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9067 | static void cnl_init_clock_gating(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 90007bc | 2017-08-15 16:16:48 -0700 | [diff] [blame] | 9068 | { |
Rodrigo Vivi | 8f06783 | 2017-09-05 12:30:13 -0700 | [diff] [blame] | 9069 | u32 val; |
Rodrigo Vivi | 0a46ddd | 2017-08-30 21:52:23 -0700 | [diff] [blame] | 9070 | cnp_init_clock_gating(dev_priv); |
| 9071 | |
Rodrigo Vivi | 1a25db6 | 2017-08-15 16:16:51 -0700 | [diff] [blame] | 9072 | /* This is not an Wa. Enable for better image quality */ |
| 9073 | I915_WRITE(_3D_CHICKEN3, |
| 9074 | _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE)); |
| 9075 | |
Rodrigo Vivi | 90007bc | 2017-08-15 16:16:48 -0700 | [diff] [blame] | 9076 | /* WaEnableChickenDCPR:cnl */ |
| 9077 | I915_WRITE(GEN8_CHICKEN_DCPR_1, |
| 9078 | I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM); |
| 9079 | |
| 9080 | /* WaFbcWakeMemOn:cnl */ |
| 9081 | I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) | |
| 9082 | DISP_FBC_MEMORY_WAKE); |
| 9083 | |
Chris Wilson | 34991bd | 2017-11-11 10:03:36 +0000 | [diff] [blame] | 9084 | val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE); |
| 9085 | /* ReadHitWriteOnlyDisable:cnl */ |
| 9086 | val |= RCCUNIT_CLKGATE_DIS; |
Rodrigo Vivi | 90007bc | 2017-08-15 16:16:48 -0700 | [diff] [blame] | 9087 | /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */ |
| 9088 | if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0)) |
Chris Wilson | 34991bd | 2017-11-11 10:03:36 +0000 | [diff] [blame] | 9089 | val |= SARBUNIT_CLKGATE_DIS; |
| 9090 | I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val); |
Rafael Antognolli | 01ab0f9 | 2017-12-15 16:11:16 -0800 | [diff] [blame] | 9091 | |
Rodrigo Vivi | a4713c5 | 2018-03-07 14:09:12 -0800 | [diff] [blame] | 9092 | /* Wa_2201832410:cnl */ |
| 9093 | val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE); |
| 9094 | val |= GWUNIT_CLKGATE_DIS; |
| 9095 | I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val); |
| 9096 | |
Rafael Antognolli | 01ab0f9 | 2017-12-15 16:11:16 -0800 | [diff] [blame] | 9097 | /* WaDisableVFclkgate:cnl */ |
Rodrigo Vivi | 14941b6 | 2018-03-05 17:20:00 -0800 | [diff] [blame] | 9098 | /* WaVFUnitClockGatingDisable:cnl */ |
Rafael Antognolli | 01ab0f9 | 2017-12-15 16:11:16 -0800 | [diff] [blame] | 9099 | val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE); |
| 9100 | val |= VFUNIT_CLKGATE_DIS; |
| 9101 | I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val); |
Rodrigo Vivi | 90007bc | 2017-08-15 16:16:48 -0700 | [diff] [blame] | 9102 | } |
| 9103 | |
Rodrigo Vivi | 0a46ddd | 2017-08-30 21:52:23 -0700 | [diff] [blame] | 9104 | static void cfl_init_clock_gating(struct drm_i915_private *dev_priv) |
| 9105 | { |
| 9106 | cnp_init_clock_gating(dev_priv); |
| 9107 | gen9_init_clock_gating(dev_priv); |
| 9108 | |
| 9109 | /* WaFbcNukeOnHostModify:cfl */ |
| 9110 | I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) | |
| 9111 | ILK_DPFC_NUKE_ON_ANY_MODIFICATION); |
| 9112 | } |
| 9113 | |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9114 | static void kbl_init_clock_gating(struct drm_i915_private *dev_priv) |
Mika Kuoppala | 9498dba | 2016-06-07 17:19:01 +0300 | [diff] [blame] | 9115 | { |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 9116 | gen9_init_clock_gating(dev_priv); |
Mika Kuoppala | 9498dba | 2016-06-07 17:19:01 +0300 | [diff] [blame] | 9117 | |
| 9118 | /* WaDisableSDEUnitClockGating:kbl */ |
| 9119 | if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0)) |
| 9120 | I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) | |
| 9121 | GEN8_SDEUNIT_CLOCK_GATE_DISABLE); |
Mika Kuoppala | 8aeb7f6 | 2016-06-07 17:19:05 +0300 | [diff] [blame] | 9122 | |
| 9123 | /* WaDisableGamClockGating:kbl */ |
| 9124 | if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0)) |
| 9125 | I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) | |
| 9126 | GEN6_GAMUNIT_CLOCK_GATE_DISABLE); |
Mika Kuoppala | 031cd8c | 2016-06-07 17:19:18 +0300 | [diff] [blame] | 9127 | |
Rodrigo Vivi | 0a46ddd | 2017-08-30 21:52:23 -0700 | [diff] [blame] | 9128 | /* WaFbcNukeOnHostModify:kbl */ |
Mika Kuoppala | 031cd8c | 2016-06-07 17:19:18 +0300 | [diff] [blame] | 9129 | I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) | |
| 9130 | ILK_DPFC_NUKE_ON_ANY_MODIFICATION); |
Mika Kuoppala | 9498dba | 2016-06-07 17:19:01 +0300 | [diff] [blame] | 9131 | } |
| 9132 | |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9133 | static void skl_init_clock_gating(struct drm_i915_private *dev_priv) |
Daniel Vetter | dc00b6a | 2016-05-19 09:14:20 +0200 | [diff] [blame] | 9134 | { |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 9135 | gen9_init_clock_gating(dev_priv); |
Mika Kuoppala | 44fff99 | 2016-06-07 17:19:09 +0300 | [diff] [blame] | 9136 | |
| 9137 | /* WAC6entrylatency:skl */ |
| 9138 | I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) | |
| 9139 | FBC_LLC_FULLY_OPEN); |
Mika Kuoppala | 031cd8c | 2016-06-07 17:19:18 +0300 | [diff] [blame] | 9140 | |
| 9141 | /* WaFbcNukeOnHostModify:skl */ |
| 9142 | I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) | |
| 9143 | ILK_DPFC_NUKE_ON_ANY_MODIFICATION); |
Daniel Vetter | dc00b6a | 2016-05-19 09:14:20 +0200 | [diff] [blame] | 9144 | } |
| 9145 | |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9146 | static void bdw_init_clock_gating(struct drm_i915_private *dev_priv) |
Ben Widawsky | 1020a5c | 2013-11-02 21:07:06 -0700 | [diff] [blame] | 9147 | { |
Matthew Auld | 8cb0983 | 2017-10-06 23:18:23 +0100 | [diff] [blame] | 9148 | /* The GTT cache must be disabled if the system is using 2M pages. */ |
| 9149 | bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv, |
| 9150 | I915_GTT_PAGE_SIZE_2M); |
Damien Lespiau | 07d27e2 | 2014-03-03 17:31:46 +0000 | [diff] [blame] | 9151 | enum pipe pipe; |
Ben Widawsky | 1020a5c | 2013-11-02 21:07:06 -0700 | [diff] [blame] | 9152 | |
Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 9153 | /* WaSwitchSolVfFArbitrationPriority:bdw */ |
Ben Widawsky | 50ed5fb | 2013-11-02 21:07:40 -0700 | [diff] [blame] | 9154 | I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL); |
Ben Widawsky | fe4ab3c | 2013-11-02 21:07:54 -0700 | [diff] [blame] | 9155 | |
Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 9156 | /* WaPsrDPAMaskVBlankInSRD:bdw */ |
Ben Widawsky | fe4ab3c | 2013-11-02 21:07:54 -0700 | [diff] [blame] | 9157 | I915_WRITE(CHICKEN_PAR1_1, |
| 9158 | I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD); |
| 9159 | |
Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 9160 | /* WaPsrDPRSUnmaskVBlankInSRD:bdw */ |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 9161 | for_each_pipe(dev_priv, pipe) { |
Damien Lespiau | 07d27e2 | 2014-03-03 17:31:46 +0000 | [diff] [blame] | 9162 | I915_WRITE(CHICKEN_PIPESL_1(pipe), |
Ville Syrjälä | c7c6562 | 2014-03-05 13:05:45 +0200 | [diff] [blame] | 9163 | I915_READ(CHICKEN_PIPESL_1(pipe)) | |
Ville Syrjälä | 8f670bb | 2014-03-05 13:05:47 +0200 | [diff] [blame] | 9164 | BDW_DPRS_MASK_VBLANK_SRD); |
Ben Widawsky | fe4ab3c | 2013-11-02 21:07:54 -0700 | [diff] [blame] | 9165 | } |
Ben Widawsky | 63801f2 | 2013-12-12 17:26:03 -0800 | [diff] [blame] | 9166 | |
Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 9167 | /* WaVSRefCountFullforceMissDisable:bdw */ |
| 9168 | /* WaDSRefCountFullforceMissDisable:bdw */ |
| 9169 | I915_WRITE(GEN7_FF_THREAD_MODE, |
| 9170 | I915_READ(GEN7_FF_THREAD_MODE) & |
| 9171 | ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME)); |
Ville Syrjälä | 36075a4 | 2014-02-04 21:59:21 +0200 | [diff] [blame] | 9172 | |
Ville Syrjälä | 295e8bb | 2014-02-27 21:59:01 +0200 | [diff] [blame] | 9173 | I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL, |
| 9174 | _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE)); |
Ville Syrjälä | 4f1ca9e | 2014-02-27 21:59:02 +0200 | [diff] [blame] | 9175 | |
| 9176 | /* WaDisableSDEUnitClockGating:bdw */ |
| 9177 | I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) | |
| 9178 | GEN8_SDEUNIT_CLOCK_GATE_DISABLE); |
Damien Lespiau | 5d70868 | 2014-03-26 18:41:51 +0000 | [diff] [blame] | 9179 | |
Imre Deak | 450174f | 2016-05-03 15:54:21 +0300 | [diff] [blame] | 9180 | /* WaProgramL3SqcReg1Default:bdw */ |
| 9181 | gen8_set_l3sqc_credits(dev_priv, 30, 2); |
Ville Syrjälä | 4d487cf | 2015-05-19 20:32:56 +0300 | [diff] [blame] | 9182 | |
Matthew Auld | 8cb0983 | 2017-10-06 23:18:23 +0100 | [diff] [blame] | 9183 | /* WaGttCachingOffByDefault:bdw */ |
| 9184 | I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0); |
Ville Syrjälä | 6d50b06 | 2015-05-19 20:32:57 +0300 | [diff] [blame] | 9185 | |
Mika Kuoppala | 17e0adf | 2016-06-07 17:19:02 +0300 | [diff] [blame] | 9186 | /* WaKVMNotificationOnConfigChange:bdw */ |
| 9187 | I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1) |
| 9188 | | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT); |
| 9189 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 9190 | lpt_init_clock_gating(dev_priv); |
Robert Bragg | 9cc1973 | 2017-02-12 13:32:52 +0000 | [diff] [blame] | 9191 | |
| 9192 | /* WaDisableDopClockGating:bdw |
| 9193 | * |
| 9194 | * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP |
| 9195 | * clock gating. |
| 9196 | */ |
| 9197 | I915_WRITE(GEN6_UCGCTL1, |
| 9198 | I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE); |
Ben Widawsky | 1020a5c | 2013-11-02 21:07:06 -0700 | [diff] [blame] | 9199 | } |
| 9200 | |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9201 | static void hsw_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 9202 | { |
Francisco Jerez | f3fc488 | 2013-10-02 15:53:16 -0700 | [diff] [blame] | 9203 | /* L3 caching of data atomics doesn't work -- disable it. */ |
| 9204 | I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE); |
| 9205 | I915_WRITE(HSW_ROW_CHICKEN3, |
| 9206 | _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE)); |
| 9207 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9208 | /* This is required by WaCatErrorRejectionIssue:hsw */ |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 9209 | I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG, |
| 9210 | I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) | |
| 9211 | GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB); |
| 9212 | |
Ville Syrjälä | e36ea7f | 2014-01-22 21:33:00 +0200 | [diff] [blame] | 9213 | /* WaVSRefCountFullforceMissDisable:hsw */ |
| 9214 | I915_WRITE(GEN7_FF_THREAD_MODE, |
| 9215 | I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME); |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 9216 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 9217 | /* WaDisable_RenderCache_OperationalFlush:hsw */ |
| 9218 | I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 9219 | |
Chia-I Wu | fe27c60 | 2014-01-28 13:29:33 +0800 | [diff] [blame] | 9220 | /* enable HiZ Raw Stall Optimization */ |
| 9221 | I915_WRITE(CACHE_MODE_0_GEN7, |
| 9222 | _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE)); |
| 9223 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9224 | /* WaDisable4x2SubspanOptimization:hsw */ |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 9225 | I915_WRITE(CACHE_MODE_1, |
| 9226 | _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE)); |
Eugeni Dodonov | 1544d9d | 2012-07-02 11:51:10 -0300 | [diff] [blame] | 9227 | |
Ville Syrjälä | a12c496 | 2014-02-04 21:59:20 +0200 | [diff] [blame] | 9228 | /* |
| 9229 | * BSpec recommends 8x4 when MSAA is used, |
| 9230 | * however in practice 16x4 seems fastest. |
Ville Syrjälä | c5c98a5 | 2014-02-05 12:43:47 +0200 | [diff] [blame] | 9231 | * |
| 9232 | * Note that PS/WM thread counts depend on the WIZ hashing |
| 9233 | * disable bit, which we don't touch here, but it's good |
| 9234 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). |
Ville Syrjälä | a12c496 | 2014-02-04 21:59:20 +0200 | [diff] [blame] | 9235 | */ |
| 9236 | I915_WRITE(GEN7_GT_MODE, |
Damien Lespiau | 9853325 | 2014-12-08 17:33:51 +0000 | [diff] [blame] | 9237 | _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4)); |
Ville Syrjälä | a12c496 | 2014-02-04 21:59:20 +0200 | [diff] [blame] | 9238 | |
Kenneth Graunke | 9441159 | 2014-12-31 16:23:00 -0800 | [diff] [blame] | 9239 | /* WaSampleCChickenBitEnable:hsw */ |
| 9240 | I915_WRITE(HALF_SLICE_CHICKEN3, |
| 9241 | _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE)); |
| 9242 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9243 | /* WaSwitchSolVfFArbitrationPriority:hsw */ |
Ben Widawsky | e3dff58 | 2013-03-20 14:49:14 -0700 | [diff] [blame] | 9244 | I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL); |
| 9245 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 9246 | lpt_init_clock_gating(dev_priv); |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 9247 | } |
| 9248 | |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9249 | static void ivb_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9250 | { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 9251 | u32 snpcr; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9252 | |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 9253 | I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9254 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9255 | /* WaDisableEarlyCull:ivb */ |
Jesse Barnes | 87f8020 | 2012-10-02 17:43:41 -0500 | [diff] [blame] | 9256 | I915_WRITE(_3D_CHICKEN3, |
| 9257 | _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL)); |
| 9258 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9259 | /* WaDisableBackToBackFlipFix:ivb */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9260 | I915_WRITE(IVB_CHICKEN3, |
| 9261 | CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE | |
| 9262 | CHICKEN3_DGMG_DONE_FIX_DISABLE); |
| 9263 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9264 | /* WaDisablePSDDualDispatchEnable:ivb */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 9265 | if (IS_IVB_GT1(dev_priv)) |
Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 9266 | I915_WRITE(GEN7_HALF_SLICE_CHICKEN1, |
| 9267 | _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE)); |
Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 9268 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 9269 | /* WaDisable_RenderCache_OperationalFlush:ivb */ |
| 9270 | I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 9271 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9272 | /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9273 | I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1, |
| 9274 | GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC); |
| 9275 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9276 | /* WaApplyL3ControlAndL3ChickenMode:ivb */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9277 | I915_WRITE(GEN7_L3CNTLREG1, |
| 9278 | GEN7_WA_FOR_GEN7_L3_CONTROL); |
| 9279 | I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER, |
Jesse Barnes | 8ab4397 | 2012-10-25 12:15:42 -0700 | [diff] [blame] | 9280 | GEN7_WA_L3_CHICKEN_MODE); |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 9281 | if (IS_IVB_GT1(dev_priv)) |
Jesse Barnes | 8ab4397 | 2012-10-25 12:15:42 -0700 | [diff] [blame] | 9282 | I915_WRITE(GEN7_ROW_CHICKEN2, |
| 9283 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
Ville Syrjälä | 412236c | 2014-01-22 21:32:44 +0200 | [diff] [blame] | 9284 | else { |
| 9285 | /* must write both registers */ |
| 9286 | I915_WRITE(GEN7_ROW_CHICKEN2, |
| 9287 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
Jesse Barnes | 8ab4397 | 2012-10-25 12:15:42 -0700 | [diff] [blame] | 9288 | I915_WRITE(GEN7_ROW_CHICKEN2_GT2, |
| 9289 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
Ville Syrjälä | 412236c | 2014-01-22 21:32:44 +0200 | [diff] [blame] | 9290 | } |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9291 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9292 | /* WaForceL3Serialization:ivb */ |
Jesse Barnes | 61939d9 | 2012-10-02 17:43:38 -0500 | [diff] [blame] | 9293 | I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) & |
| 9294 | ~L3SQ_URB_READ_CAM_MATCH_DISABLE); |
| 9295 | |
Ville Syrjälä | 1b80a19a | 2014-01-22 21:32:53 +0200 | [diff] [blame] | 9296 | /* |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 9297 | * According to the spec, bit 13 (RCZUNIT) must be set on IVB. |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9298 | * This implements the WaDisableRCZUnitClockGating:ivb workaround. |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 9299 | */ |
| 9300 | I915_WRITE(GEN6_UCGCTL2, |
Ville Syrjälä | 28acf3b | 2014-01-22 21:32:48 +0200 | [diff] [blame] | 9301 | GEN6_RCZUNIT_CLOCK_GATE_DISABLE); |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 9302 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9303 | /* This is required by WaCatErrorRejectionIssue:ivb */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9304 | I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG, |
| 9305 | I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) | |
| 9306 | GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB); |
| 9307 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 9308 | g4x_disable_trickle_feed(dev_priv); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9309 | |
| 9310 | gen7_setup_fixed_func_scheduler(dev_priv); |
Daniel Vetter | 97e1930 | 2012-04-24 16:00:21 +0200 | [diff] [blame] | 9311 | |
Chris Wilson | 2272134 | 2014-03-04 09:41:43 +0000 | [diff] [blame] | 9312 | if (0) { /* causes HiZ corruption on ivb:gt1 */ |
| 9313 | /* enable HiZ Raw Stall Optimization */ |
| 9314 | I915_WRITE(CACHE_MODE_0_GEN7, |
| 9315 | _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE)); |
| 9316 | } |
Chia-I Wu | 116f2b6 | 2014-01-28 13:29:34 +0800 | [diff] [blame] | 9317 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9318 | /* WaDisable4x2SubspanOptimization:ivb */ |
Daniel Vetter | 97e1930 | 2012-04-24 16:00:21 +0200 | [diff] [blame] | 9319 | I915_WRITE(CACHE_MODE_1, |
| 9320 | _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE)); |
Ben Widawsky | 2084822 | 2012-05-04 18:58:59 -0700 | [diff] [blame] | 9321 | |
Ville Syrjälä | a607c1a | 2014-02-04 21:59:19 +0200 | [diff] [blame] | 9322 | /* |
| 9323 | * BSpec recommends 8x4 when MSAA is used, |
| 9324 | * however in practice 16x4 seems fastest. |
Ville Syrjälä | c5c98a5 | 2014-02-05 12:43:47 +0200 | [diff] [blame] | 9325 | * |
| 9326 | * Note that PS/WM thread counts depend on the WIZ hashing |
| 9327 | * disable bit, which we don't touch here, but it's good |
| 9328 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). |
Ville Syrjälä | a607c1a | 2014-02-04 21:59:19 +0200 | [diff] [blame] | 9329 | */ |
| 9330 | I915_WRITE(GEN7_GT_MODE, |
Damien Lespiau | 9853325 | 2014-12-08 17:33:51 +0000 | [diff] [blame] | 9331 | _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4)); |
Ville Syrjälä | a607c1a | 2014-02-04 21:59:19 +0200 | [diff] [blame] | 9332 | |
Ben Widawsky | 2084822 | 2012-05-04 18:58:59 -0700 | [diff] [blame] | 9333 | snpcr = I915_READ(GEN6_MBCUNIT_SNPCR); |
| 9334 | snpcr &= ~GEN6_MBC_SNPCR_MASK; |
| 9335 | snpcr |= GEN6_MBC_SNPCR_MED; |
| 9336 | I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr); |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 9337 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 9338 | if (!HAS_PCH_NOP(dev_priv)) |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 9339 | cpt_init_clock_gating(dev_priv); |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 9340 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 9341 | gen6_check_mch_setup(dev_priv); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9342 | } |
| 9343 | |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9344 | static void vlv_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9345 | { |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9346 | /* WaDisableEarlyCull:vlv */ |
Jesse Barnes | 87f8020 | 2012-10-02 17:43:41 -0500 | [diff] [blame] | 9347 | I915_WRITE(_3D_CHICKEN3, |
| 9348 | _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL)); |
| 9349 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9350 | /* WaDisableBackToBackFlipFix:vlv */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9351 | I915_WRITE(IVB_CHICKEN3, |
| 9352 | CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE | |
| 9353 | CHICKEN3_DGMG_DONE_FIX_DISABLE); |
| 9354 | |
Ville Syrjälä | fad7d36 | 2014-01-22 21:32:39 +0200 | [diff] [blame] | 9355 | /* WaPsdDispatchEnable:vlv */ |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9356 | /* WaDisablePSDDualDispatchEnable:vlv */ |
Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 9357 | I915_WRITE(GEN7_HALF_SLICE_CHICKEN1, |
Jesse Barnes | d3bc030 | 2013-03-08 10:45:51 -0800 | [diff] [blame] | 9358 | _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP | |
| 9359 | GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE)); |
Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 9360 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 9361 | /* WaDisable_RenderCache_OperationalFlush:vlv */ |
| 9362 | I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 9363 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9364 | /* WaForceL3Serialization:vlv */ |
Jesse Barnes | 61939d9 | 2012-10-02 17:43:38 -0500 | [diff] [blame] | 9365 | I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) & |
| 9366 | ~L3SQ_URB_READ_CAM_MATCH_DISABLE); |
| 9367 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9368 | /* WaDisableDopClockGating:vlv */ |
Jesse Barnes | 8ab4397 | 2012-10-25 12:15:42 -0700 | [diff] [blame] | 9369 | I915_WRITE(GEN7_ROW_CHICKEN2, |
| 9370 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
| 9371 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9372 | /* This is required by WaCatErrorRejectionIssue:vlv */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9373 | I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG, |
| 9374 | I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) | |
| 9375 | GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB); |
| 9376 | |
Ville Syrjälä | 46680e0 | 2014-01-22 21:33:01 +0200 | [diff] [blame] | 9377 | gen7_setup_fixed_func_scheduler(dev_priv); |
| 9378 | |
Ville Syrjälä | 3c0edae | 2014-01-22 21:32:56 +0200 | [diff] [blame] | 9379 | /* |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 9380 | * According to the spec, bit 13 (RCZUNIT) must be set on IVB. |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9381 | * This implements the WaDisableRCZUnitClockGating:vlv workaround. |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 9382 | */ |
| 9383 | I915_WRITE(GEN6_UCGCTL2, |
Ville Syrjälä | 3c0edae | 2014-01-22 21:32:56 +0200 | [diff] [blame] | 9384 | GEN6_RCZUNIT_CLOCK_GATE_DISABLE); |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 9385 | |
Akash Goel | c98f506 | 2014-03-24 23:00:07 +0530 | [diff] [blame] | 9386 | /* WaDisableL3Bank2xClockGate:vlv |
| 9387 | * Disabling L3 clock gating- MMIO 940c[25] = 1 |
| 9388 | * Set bit 25, to disable L3_BANK_2x_CLK_GATING */ |
| 9389 | I915_WRITE(GEN7_UCGCTL4, |
| 9390 | I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE); |
Jesse Barnes | e3f33d4 | 2012-06-14 11:04:50 -0700 | [diff] [blame] | 9391 | |
Ville Syrjälä | afd58e7 | 2014-01-22 21:33:03 +0200 | [diff] [blame] | 9392 | /* |
| 9393 | * BSpec says this must be set, even though |
| 9394 | * WaDisable4x2SubspanOptimization isn't listed for VLV. |
| 9395 | */ |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 9396 | I915_WRITE(CACHE_MODE_1, |
| 9397 | _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE)); |
Jesse Barnes | 7983117 | 2012-06-20 10:53:12 -0700 | [diff] [blame] | 9398 | |
| 9399 | /* |
Ville Syrjälä | da2518f | 2015-01-21 19:38:01 +0200 | [diff] [blame] | 9400 | * BSpec recommends 8x4 when MSAA is used, |
| 9401 | * however in practice 16x4 seems fastest. |
| 9402 | * |
| 9403 | * Note that PS/WM thread counts depend on the WIZ hashing |
| 9404 | * disable bit, which we don't touch here, but it's good |
| 9405 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). |
| 9406 | */ |
| 9407 | I915_WRITE(GEN7_GT_MODE, |
| 9408 | _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4)); |
| 9409 | |
| 9410 | /* |
Ville Syrjälä | 031994e | 2014-01-22 21:32:46 +0200 | [diff] [blame] | 9411 | * WaIncreaseL3CreditsForVLVB0:vlv |
| 9412 | * This is the hardware default actually. |
| 9413 | */ |
| 9414 | I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE); |
| 9415 | |
| 9416 | /* |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 9417 | * WaDisableVLVClockGating_VBIIssue:vlv |
Jesse Barnes | 2d80957 | 2012-10-25 12:15:44 -0700 | [diff] [blame] | 9418 | * Disable clock gating on th GCFG unit to prevent a delay |
| 9419 | * in the reporting of vblank events. |
| 9420 | */ |
Ville Syrjälä | 7a0d1ee | 2014-01-22 21:33:04 +0200 | [diff] [blame] | 9421 | I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9422 | } |
| 9423 | |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9424 | static void chv_init_clock_gating(struct drm_i915_private *dev_priv) |
Ville Syrjälä | a4565da | 2014-04-09 13:28:10 +0300 | [diff] [blame] | 9425 | { |
Ville Syrjälä | 232ce33 | 2014-04-09 13:28:35 +0300 | [diff] [blame] | 9426 | /* WaVSRefCountFullforceMissDisable:chv */ |
| 9427 | /* WaDSRefCountFullforceMissDisable:chv */ |
| 9428 | I915_WRITE(GEN7_FF_THREAD_MODE, |
| 9429 | I915_READ(GEN7_FF_THREAD_MODE) & |
| 9430 | ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME)); |
Ville Syrjälä | acea6f9 | 2014-04-09 13:28:36 +0300 | [diff] [blame] | 9431 | |
| 9432 | /* WaDisableSemaphoreAndSyncFlipWait:chv */ |
| 9433 | I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL, |
| 9434 | _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE)); |
Ville Syrjälä | 0846697 | 2014-04-09 13:28:37 +0300 | [diff] [blame] | 9435 | |
| 9436 | /* WaDisableCSUnitClockGating:chv */ |
| 9437 | I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) | |
| 9438 | GEN6_CSUNIT_CLOCK_GATE_DISABLE); |
Ville Syrjälä | c631780 | 2014-04-09 13:28:38 +0300 | [diff] [blame] | 9439 | |
| 9440 | /* WaDisableSDEUnitClockGating:chv */ |
| 9441 | I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) | |
| 9442 | GEN8_SDEUNIT_CLOCK_GATE_DISABLE); |
Ville Syrjälä | 6d50b06 | 2015-05-19 20:32:57 +0300 | [diff] [blame] | 9443 | |
| 9444 | /* |
Imre Deak | 450174f | 2016-05-03 15:54:21 +0300 | [diff] [blame] | 9445 | * WaProgramL3SqcReg1Default:chv |
| 9446 | * See gfxspecs/Related Documents/Performance Guide/ |
| 9447 | * LSQC Setting Recommendations. |
| 9448 | */ |
| 9449 | gen8_set_l3sqc_credits(dev_priv, 38, 2); |
| 9450 | |
| 9451 | /* |
Ville Syrjälä | 6d50b06 | 2015-05-19 20:32:57 +0300 | [diff] [blame] | 9452 | * GTT cache may not work with big pages, so if those |
| 9453 | * are ever enabled GTT cache may need to be disabled. |
| 9454 | */ |
| 9455 | I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL); |
Ville Syrjälä | a4565da | 2014-04-09 13:28:10 +0300 | [diff] [blame] | 9456 | } |
| 9457 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 9458 | static void g4x_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9459 | { |
Jani Nikula | 5ce9a649 | 2019-01-18 14:01:20 +0200 | [diff] [blame] | 9460 | u32 dspclk_gate; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9461 | |
| 9462 | I915_WRITE(RENCLK_GATE_D1, 0); |
| 9463 | I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE | |
| 9464 | GS_UNIT_CLOCK_GATE_DISABLE | |
| 9465 | CL_UNIT_CLOCK_GATE_DISABLE); |
| 9466 | I915_WRITE(RAMCLK_GATE_D, 0); |
| 9467 | dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE | |
| 9468 | OVRUNIT_CLOCK_GATE_DISABLE | |
| 9469 | OVCUNIT_CLOCK_GATE_DISABLE; |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 9470 | if (IS_GM45(dev_priv)) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9471 | dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE; |
| 9472 | I915_WRITE(DSPCLK_GATE_D, dspclk_gate); |
Daniel Vetter | 4358a37 | 2012-10-18 11:49:51 +0200 | [diff] [blame] | 9473 | |
| 9474 | /* WaDisableRenderCachePipelinedFlush */ |
| 9475 | I915_WRITE(CACHE_MODE_0, |
| 9476 | _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE)); |
Ville Syrjälä | de1aa62 | 2013-06-07 10:47:01 +0300 | [diff] [blame] | 9477 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 9478 | /* WaDisable_RenderCache_OperationalFlush:g4x */ |
| 9479 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 9480 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 9481 | g4x_disable_trickle_feed(dev_priv); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9482 | } |
| 9483 | |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9484 | static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9485 | { |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9486 | I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE); |
| 9487 | I915_WRITE(RENCLK_GATE_D2, 0); |
| 9488 | I915_WRITE(DSPCLK_GATE_D, 0); |
| 9489 | I915_WRITE(RAMCLK_GATE_D, 0); |
| 9490 | I915_WRITE16(DEUC, 0); |
Ville Syrjälä | 20f9496 | 2013-06-07 10:47:02 +0300 | [diff] [blame] | 9491 | I915_WRITE(MI_ARB_STATE, |
| 9492 | _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE)); |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 9493 | |
| 9494 | /* WaDisable_RenderCache_OperationalFlush:gen4 */ |
| 9495 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9496 | } |
| 9497 | |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9498 | static void i965g_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9499 | { |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9500 | I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE | |
| 9501 | I965_RCC_CLOCK_GATE_DISABLE | |
| 9502 | I965_RCPB_CLOCK_GATE_DISABLE | |
| 9503 | I965_ISC_CLOCK_GATE_DISABLE | |
| 9504 | I965_FBC_CLOCK_GATE_DISABLE); |
| 9505 | I915_WRITE(RENCLK_GATE_D2, 0); |
Ville Syrjälä | 20f9496 | 2013-06-07 10:47:02 +0300 | [diff] [blame] | 9506 | I915_WRITE(MI_ARB_STATE, |
| 9507 | _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE)); |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 9508 | |
| 9509 | /* WaDisable_RenderCache_OperationalFlush:gen4 */ |
| 9510 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9511 | } |
| 9512 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 9513 | static void gen3_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9514 | { |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9515 | u32 dstate = I915_READ(D_STATE); |
| 9516 | |
| 9517 | dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING | |
| 9518 | DSTATE_DOT_CLOCK_GATING; |
| 9519 | I915_WRITE(D_STATE, dstate); |
Chris Wilson | 13a86b8 | 2012-04-24 14:51:43 +0100 | [diff] [blame] | 9520 | |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 9521 | if (IS_PINEVIEW(dev_priv)) |
Chris Wilson | 13a86b8 | 2012-04-24 14:51:43 +0100 | [diff] [blame] | 9522 | I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY)); |
Daniel Vetter | 974a3b0 | 2012-09-09 11:54:16 +0200 | [diff] [blame] | 9523 | |
| 9524 | /* IIR "flip pending" means done if this bit is set */ |
| 9525 | I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE)); |
Ville Syrjälä | 12fabbcb9 | 2014-02-25 15:13:38 +0200 | [diff] [blame] | 9526 | |
| 9527 | /* interrupts should cause a wake up from C3 */ |
Ville Syrjälä | 3299254 | 2014-02-25 15:13:39 +0200 | [diff] [blame] | 9528 | I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN)); |
Ville Syrjälä | dbb4274 | 2014-02-25 15:13:41 +0200 | [diff] [blame] | 9529 | |
| 9530 | /* On GEN3 we really need to make sure the ARB C3 LP bit is set */ |
| 9531 | I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE)); |
Ville Syrjälä | 1038392 | 2014-08-15 01:21:54 +0300 | [diff] [blame] | 9532 | |
| 9533 | I915_WRITE(MI_ARB_STATE, |
| 9534 | _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9535 | } |
| 9536 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 9537 | static void i85x_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9538 | { |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9539 | I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE); |
Ville Syrjälä | 54e472a | 2014-02-25 15:13:40 +0200 | [diff] [blame] | 9540 | |
| 9541 | /* interrupts should cause a wake up from C3 */ |
| 9542 | I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) | |
| 9543 | _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE)); |
Ville Syrjälä | 1038392 | 2014-08-15 01:21:54 +0300 | [diff] [blame] | 9544 | |
| 9545 | I915_WRITE(MEM_MODE, |
| 9546 | _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9547 | } |
| 9548 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 9549 | static void i830_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9550 | { |
Ville Syrjälä | 1038392 | 2014-08-15 01:21:54 +0300 | [diff] [blame] | 9551 | I915_WRITE(MEM_MODE, |
| 9552 | _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) | |
| 9553 | _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9554 | } |
| 9555 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 9556 | void intel_init_clock_gating(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9557 | { |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 9558 | dev_priv->display.init_clock_gating(dev_priv); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 9559 | } |
| 9560 | |
Ville Syrjälä | 712bf36 | 2016-10-31 22:37:23 +0200 | [diff] [blame] | 9561 | void intel_suspend_hw(struct drm_i915_private *dev_priv) |
Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 9562 | { |
Ville Syrjälä | 712bf36 | 2016-10-31 22:37:23 +0200 | [diff] [blame] | 9563 | if (HAS_PCH_LPT(dev_priv)) |
| 9564 | lpt_suspend_hw(dev_priv); |
Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 9565 | } |
| 9566 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 9567 | static void nop_init_clock_gating(struct drm_i915_private *dev_priv) |
Imre Deak | bb400da | 2016-03-16 13:38:54 +0200 | [diff] [blame] | 9568 | { |
| 9569 | DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n"); |
| 9570 | } |
| 9571 | |
| 9572 | /** |
| 9573 | * intel_init_clock_gating_hooks - setup the clock gating hooks |
| 9574 | * @dev_priv: device private |
| 9575 | * |
| 9576 | * Setup the hooks that configure which clocks of a given platform can be |
| 9577 | * gated and also apply various GT and display specific workarounds for these |
| 9578 | * platforms. Note that some GT specific workarounds are applied separately |
| 9579 | * when GPU contexts or batchbuffers start their execution. |
| 9580 | */ |
| 9581 | void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv) |
| 9582 | { |
Bob Paauwe | 39564ae | 2019-04-12 11:09:20 -0700 | [diff] [blame] | 9583 | if (IS_GEN(dev_priv, 11)) |
Oscar Mateo | d65dc3e | 2018-05-08 14:29:24 -0700 | [diff] [blame] | 9584 | dev_priv->display.init_clock_gating = icl_init_clock_gating; |
Oscar Mateo | cc38cae | 2018-05-08 14:29:23 -0700 | [diff] [blame] | 9585 | else if (IS_CANNONLAKE(dev_priv)) |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9586 | dev_priv->display.init_clock_gating = cnl_init_clock_gating; |
Rodrigo Vivi | 0a46ddd | 2017-08-30 21:52:23 -0700 | [diff] [blame] | 9587 | else if (IS_COFFEELAKE(dev_priv)) |
| 9588 | dev_priv->display.init_clock_gating = cfl_init_clock_gating; |
Rodrigo Vivi | 90007bc | 2017-08-15 16:16:48 -0700 | [diff] [blame] | 9589 | else if (IS_SKYLAKE(dev_priv)) |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9590 | dev_priv->display.init_clock_gating = skl_init_clock_gating; |
Rodrigo Vivi | 0a46ddd | 2017-08-30 21:52:23 -0700 | [diff] [blame] | 9591 | else if (IS_KABYLAKE(dev_priv)) |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9592 | dev_priv->display.init_clock_gating = kbl_init_clock_gating; |
Ander Conselvan de Oliveira | 9fb5026 | 2017-01-26 11:16:58 +0200 | [diff] [blame] | 9593 | else if (IS_BROXTON(dev_priv)) |
Imre Deak | bb400da | 2016-03-16 13:38:54 +0200 | [diff] [blame] | 9594 | dev_priv->display.init_clock_gating = bxt_init_clock_gating; |
Ander Conselvan de Oliveira | 9fb5026 | 2017-01-26 11:16:58 +0200 | [diff] [blame] | 9595 | else if (IS_GEMINILAKE(dev_priv)) |
| 9596 | dev_priv->display.init_clock_gating = glk_init_clock_gating; |
Imre Deak | bb400da | 2016-03-16 13:38:54 +0200 | [diff] [blame] | 9597 | else if (IS_BROADWELL(dev_priv)) |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9598 | dev_priv->display.init_clock_gating = bdw_init_clock_gating; |
Imre Deak | bb400da | 2016-03-16 13:38:54 +0200 | [diff] [blame] | 9599 | else if (IS_CHERRYVIEW(dev_priv)) |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9600 | dev_priv->display.init_clock_gating = chv_init_clock_gating; |
Imre Deak | bb400da | 2016-03-16 13:38:54 +0200 | [diff] [blame] | 9601 | else if (IS_HASWELL(dev_priv)) |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9602 | dev_priv->display.init_clock_gating = hsw_init_clock_gating; |
Imre Deak | bb400da | 2016-03-16 13:38:54 +0200 | [diff] [blame] | 9603 | else if (IS_IVYBRIDGE(dev_priv)) |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9604 | dev_priv->display.init_clock_gating = ivb_init_clock_gating; |
Imre Deak | bb400da | 2016-03-16 13:38:54 +0200 | [diff] [blame] | 9605 | else if (IS_VALLEYVIEW(dev_priv)) |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9606 | dev_priv->display.init_clock_gating = vlv_init_clock_gating; |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 9607 | else if (IS_GEN(dev_priv, 6)) |
Imre Deak | bb400da | 2016-03-16 13:38:54 +0200 | [diff] [blame] | 9608 | dev_priv->display.init_clock_gating = gen6_init_clock_gating; |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 9609 | else if (IS_GEN(dev_priv, 5)) |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9610 | dev_priv->display.init_clock_gating = ilk_init_clock_gating; |
Imre Deak | bb400da | 2016-03-16 13:38:54 +0200 | [diff] [blame] | 9611 | else if (IS_G4X(dev_priv)) |
| 9612 | dev_priv->display.init_clock_gating = g4x_init_clock_gating; |
Jani Nikula | c0f8683 | 2016-12-07 12:13:04 +0200 | [diff] [blame] | 9613 | else if (IS_I965GM(dev_priv)) |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9614 | dev_priv->display.init_clock_gating = i965gm_init_clock_gating; |
Jani Nikula | c0f8683 | 2016-12-07 12:13:04 +0200 | [diff] [blame] | 9615 | else if (IS_I965G(dev_priv)) |
Rodrigo Vivi | 91200c0 | 2017-08-28 22:20:26 -0700 | [diff] [blame] | 9616 | dev_priv->display.init_clock_gating = i965g_init_clock_gating; |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 9617 | else if (IS_GEN(dev_priv, 3)) |
Imre Deak | bb400da | 2016-03-16 13:38:54 +0200 | [diff] [blame] | 9618 | dev_priv->display.init_clock_gating = gen3_init_clock_gating; |
| 9619 | else if (IS_I85X(dev_priv) || IS_I865G(dev_priv)) |
| 9620 | dev_priv->display.init_clock_gating = i85x_init_clock_gating; |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 9621 | else if (IS_GEN(dev_priv, 2)) |
Imre Deak | bb400da | 2016-03-16 13:38:54 +0200 | [diff] [blame] | 9622 | dev_priv->display.init_clock_gating = i830_init_clock_gating; |
| 9623 | else { |
| 9624 | MISSING_CASE(INTEL_DEVID(dev_priv)); |
| 9625 | dev_priv->display.init_clock_gating = nop_init_clock_gating; |
| 9626 | } |
| 9627 | } |
| 9628 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 9629 | /* Set up chip specific power management-related functions */ |
Ville Syrjälä | 62d75df | 2016-10-31 22:37:25 +0200 | [diff] [blame] | 9630 | void intel_init_pm(struct drm_i915_private *dev_priv) |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 9631 | { |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 9632 | /* For cxsr */ |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 9633 | if (IS_PINEVIEW(dev_priv)) |
Ville Syrjälä | 148ac1f | 2016-10-31 22:37:16 +0200 | [diff] [blame] | 9634 | i915_pineview_get_mem_freq(dev_priv); |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 9635 | else if (IS_GEN(dev_priv, 5)) |
Ville Syrjälä | 148ac1f | 2016-10-31 22:37:16 +0200 | [diff] [blame] | 9636 | i915_ironlake_get_mem_freq(dev_priv); |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 9637 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 9638 | /* For FIFO watermark updates */ |
Ville Syrjälä | 62d75df | 2016-10-31 22:37:25 +0200 | [diff] [blame] | 9639 | if (INTEL_GEN(dev_priv) >= 9) { |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame] | 9640 | skl_setup_wm_latency(dev_priv); |
Maarten Lankhorst | e62929b | 2016-11-08 13:55:33 +0100 | [diff] [blame] | 9641 | dev_priv->display.initial_watermarks = skl_initial_wm; |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 9642 | dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm; |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 9643 | dev_priv->display.compute_global_watermarks = skl_compute_wm; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 9644 | } else if (HAS_PCH_SPLIT(dev_priv)) { |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame] | 9645 | ilk_setup_wm_latency(dev_priv); |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 9646 | |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 9647 | if ((IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[1] && |
Ville Syrjälä | bd60254 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 9648 | dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) || |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 9649 | (!IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[0] && |
Ville Syrjälä | bd60254 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 9650 | dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) { |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 9651 | dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 9652 | dev_priv->display.compute_intermediate_wm = |
| 9653 | ilk_compute_intermediate_wm; |
| 9654 | dev_priv->display.initial_watermarks = |
| 9655 | ilk_initial_watermarks; |
| 9656 | dev_priv->display.optimize_watermarks = |
| 9657 | ilk_optimize_watermarks; |
Ville Syrjälä | bd60254 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 9658 | } else { |
| 9659 | DRM_DEBUG_KMS("Failed to read display plane latency. " |
| 9660 | "Disable CxSR\n"); |
| 9661 | } |
Ville Syrjälä | 6b6b3ee | 2016-11-28 19:37:07 +0200 | [diff] [blame] | 9662 | } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | bb72651 | 2016-10-31 22:37:24 +0200 | [diff] [blame] | 9663 | vlv_setup_wm_latency(dev_priv); |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 9664 | dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm; |
Ville Syrjälä | 4841da5 | 2017-03-02 19:14:59 +0200 | [diff] [blame] | 9665 | dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm; |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 9666 | dev_priv->display.initial_watermarks = vlv_initial_watermarks; |
Ville Syrjälä | 4841da5 | 2017-03-02 19:14:59 +0200 | [diff] [blame] | 9667 | dev_priv->display.optimize_watermarks = vlv_optimize_watermarks; |
Ville Syrjälä | ff32c54 | 2017-03-02 19:14:57 +0200 | [diff] [blame] | 9668 | dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo; |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 9669 | } else if (IS_G4X(dev_priv)) { |
| 9670 | g4x_setup_wm_latency(dev_priv); |
| 9671 | dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm; |
| 9672 | dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm; |
| 9673 | dev_priv->display.initial_watermarks = g4x_initial_watermarks; |
| 9674 | dev_priv->display.optimize_watermarks = g4x_optimize_watermarks; |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 9675 | } else if (IS_PINEVIEW(dev_priv)) { |
Tvrtko Ursulin | 86d35d4 | 2019-03-26 07:40:54 +0000 | [diff] [blame] | 9676 | if (!intel_get_cxsr_latency(!IS_MOBILE(dev_priv), |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 9677 | dev_priv->is_ddr3, |
| 9678 | dev_priv->fsb_freq, |
| 9679 | dev_priv->mem_freq)) { |
| 9680 | DRM_INFO("failed to find known CxSR latency " |
| 9681 | "(found ddr%s fsb freq %d, mem freq %d), " |
| 9682 | "disabling CxSR\n", |
| 9683 | (dev_priv->is_ddr3 == 1) ? "3" : "2", |
| 9684 | dev_priv->fsb_freq, dev_priv->mem_freq); |
| 9685 | /* Disable CxSR and never update its watermark again */ |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 9686 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 9687 | dev_priv->display.update_wm = NULL; |
| 9688 | } else |
| 9689 | dev_priv->display.update_wm = pineview_update_wm; |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 9690 | } else if (IS_GEN(dev_priv, 4)) { |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 9691 | dev_priv->display.update_wm = i965_update_wm; |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 9692 | } else if (IS_GEN(dev_priv, 3)) { |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 9693 | dev_priv->display.update_wm = i9xx_update_wm; |
| 9694 | dev_priv->display.get_fifo_size = i9xx_get_fifo_size; |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 9695 | } else if (IS_GEN(dev_priv, 2)) { |
Ville Syrjälä | 62d75df | 2016-10-31 22:37:25 +0200 | [diff] [blame] | 9696 | if (INTEL_INFO(dev_priv)->num_pipes == 1) { |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 9697 | dev_priv->display.update_wm = i845_update_wm; |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 9698 | dev_priv->display.get_fifo_size = i845_get_fifo_size; |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 9699 | } else { |
| 9700 | dev_priv->display.update_wm = i9xx_update_wm; |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 9701 | dev_priv->display.get_fifo_size = i830_get_fifo_size; |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 9702 | } |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 9703 | } else { |
| 9704 | DRM_ERROR("unexpected fall-through in intel_init_pm\n"); |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 9705 | } |
| 9706 | } |
| 9707 | |
Ville Syrjälä | dd06f88 | 2014-11-10 22:55:12 +0200 | [diff] [blame] | 9708 | static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val) |
| 9709 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 9710 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
| 9711 | |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 9712 | /* |
| 9713 | * N = val - 0xb7 |
| 9714 | * Slow = Fast = GPLL ref * N |
| 9715 | */ |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 9716 | return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * (val - 0xb7), 1000); |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 9717 | } |
| 9718 | |
Fengguang Wu | b55dd64 | 2014-07-12 11:21:39 +0200 | [diff] [blame] | 9719 | static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val) |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 9720 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 9721 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
| 9722 | |
| 9723 | return DIV_ROUND_CLOSEST(1000 * val, rps->gpll_ref_freq) + 0xb7; |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 9724 | } |
| 9725 | |
Fengguang Wu | b55dd64 | 2014-07-12 11:21:39 +0200 | [diff] [blame] | 9726 | static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val) |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 9727 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 9728 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
| 9729 | |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 9730 | /* |
| 9731 | * N = val / 2 |
| 9732 | * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2 |
| 9733 | */ |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 9734 | return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * val, 2 * 2 * 1000); |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 9735 | } |
| 9736 | |
Fengguang Wu | b55dd64 | 2014-07-12 11:21:39 +0200 | [diff] [blame] | 9737 | static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val) |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 9738 | { |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 9739 | struct intel_rps *rps = &dev_priv->gt_pm.rps; |
| 9740 | |
Ville Syrjälä | 1c14762 | 2014-08-18 14:42:43 +0300 | [diff] [blame] | 9741 | /* CHV needs even values */ |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 9742 | return DIV_ROUND_CLOSEST(2 * 1000 * val, rps->gpll_ref_freq) * 2; |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 9743 | } |
| 9744 | |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 9745 | int intel_gpu_freq(struct drm_i915_private *dev_priv, int val) |
| 9746 | { |
Rodrigo Vivi | 35ceabf | 2017-07-06 13:41:13 -0700 | [diff] [blame] | 9747 | if (INTEL_GEN(dev_priv) >= 9) |
Mika Kuoppala | 500a3d2 | 2015-11-13 19:29:41 +0200 | [diff] [blame] | 9748 | return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER, |
| 9749 | GEN9_FREQ_SCALER); |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 9750 | else if (IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 9751 | return chv_gpu_freq(dev_priv, val); |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 9752 | else if (IS_VALLEYVIEW(dev_priv)) |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 9753 | return byt_gpu_freq(dev_priv, val); |
| 9754 | else |
| 9755 | return val * GT_FREQUENCY_MULTIPLIER; |
| 9756 | } |
| 9757 | |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 9758 | int intel_freq_opcode(struct drm_i915_private *dev_priv, int val) |
| 9759 | { |
Rodrigo Vivi | 35ceabf | 2017-07-06 13:41:13 -0700 | [diff] [blame] | 9760 | if (INTEL_GEN(dev_priv) >= 9) |
Mika Kuoppala | 500a3d2 | 2015-11-13 19:29:41 +0200 | [diff] [blame] | 9761 | return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER, |
| 9762 | GT_FREQUENCY_MULTIPLIER); |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 9763 | else if (IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 9764 | return chv_freq_opcode(dev_priv, val); |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 9765 | else if (IS_VALLEYVIEW(dev_priv)) |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 9766 | return byt_freq_opcode(dev_priv, val); |
| 9767 | else |
Mika Kuoppala | 500a3d2 | 2015-11-13 19:29:41 +0200 | [diff] [blame] | 9768 | return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER); |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 9769 | } |
| 9770 | |
Tvrtko Ursulin | 192aa18 | 2016-12-01 14:16:45 +0000 | [diff] [blame] | 9771 | void intel_pm_setup(struct drm_i915_private *dev_priv) |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 9772 | { |
Chris Wilson | ebb5eb7 | 2019-04-26 09:17:21 +0100 | [diff] [blame] | 9773 | mutex_init(&dev_priv->gt_pm.rps.lock); |
Chris Wilson | 60548c5 | 2018-07-31 14:26:29 +0100 | [diff] [blame] | 9774 | mutex_init(&dev_priv->gt_pm.rps.power.mutex); |
Daniel Vetter | f742a55 | 2013-12-06 10:17:53 +0100 | [diff] [blame] | 9775 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 9776 | atomic_set(&dev_priv->gt_pm.rps.num_waiters, 0); |
Paulo Zanoni | 5d584b2 | 2014-03-07 20:08:15 -0300 | [diff] [blame] | 9777 | |
Sagar Arun Kamble | ad1443f | 2017-10-10 22:30:04 +0100 | [diff] [blame] | 9778 | dev_priv->runtime_pm.suspended = false; |
| 9779 | atomic_set(&dev_priv->runtime_pm.wakeref_count, 0); |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 9780 | } |
Mika Kuoppala | 135bafa | 2017-03-15 17:42:59 +0200 | [diff] [blame] | 9781 | |
Mika Kuoppala | 47c21d9 | 2017-03-15 18:07:13 +0200 | [diff] [blame] | 9782 | static u64 vlv_residency_raw(struct drm_i915_private *dev_priv, |
| 9783 | const i915_reg_t reg) |
| 9784 | { |
Chris Wilson | facbeca | 2017-03-17 12:59:18 +0000 | [diff] [blame] | 9785 | u32 lower, upper, tmp; |
Chris Wilson | 71cc2b1 | 2017-03-24 16:54:18 +0000 | [diff] [blame] | 9786 | int loop = 2; |
Mika Kuoppala | 47c21d9 | 2017-03-15 18:07:13 +0200 | [diff] [blame] | 9787 | |
Tvrtko Ursulin | 817cc079 | 2018-02-08 16:00:36 +0000 | [diff] [blame] | 9788 | /* |
| 9789 | * The register accessed do not need forcewake. We borrow |
Mika Kuoppala | 47c21d9 | 2017-03-15 18:07:13 +0200 | [diff] [blame] | 9790 | * uncore lock to prevent concurrent access to range reg. |
| 9791 | */ |
Tvrtko Ursulin | 817cc079 | 2018-02-08 16:00:36 +0000 | [diff] [blame] | 9792 | lockdep_assert_held(&dev_priv->uncore.lock); |
Mika Kuoppala | 47c21d9 | 2017-03-15 18:07:13 +0200 | [diff] [blame] | 9793 | |
Tvrtko Ursulin | 817cc079 | 2018-02-08 16:00:36 +0000 | [diff] [blame] | 9794 | /* |
| 9795 | * vlv and chv residency counters are 40 bits in width. |
Mika Kuoppala | 47c21d9 | 2017-03-15 18:07:13 +0200 | [diff] [blame] | 9796 | * With a control bit, we can choose between upper or lower |
| 9797 | * 32bit window into this counter. |
Chris Wilson | facbeca | 2017-03-17 12:59:18 +0000 | [diff] [blame] | 9798 | * |
| 9799 | * Although we always use the counter in high-range mode elsewhere, |
| 9800 | * userspace may attempt to read the value before rc6 is initialised, |
| 9801 | * before we have set the default VLV_COUNTER_CONTROL value. So always |
| 9802 | * set the high bit to be safe. |
Mika Kuoppala | 47c21d9 | 2017-03-15 18:07:13 +0200 | [diff] [blame] | 9803 | */ |
Chris Wilson | facbeca | 2017-03-17 12:59:18 +0000 | [diff] [blame] | 9804 | I915_WRITE_FW(VLV_COUNTER_CONTROL, |
| 9805 | _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH)); |
Mika Kuoppala | 47c21d9 | 2017-03-15 18:07:13 +0200 | [diff] [blame] | 9806 | upper = I915_READ_FW(reg); |
| 9807 | do { |
| 9808 | tmp = upper; |
| 9809 | |
| 9810 | I915_WRITE_FW(VLV_COUNTER_CONTROL, |
| 9811 | _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH)); |
| 9812 | lower = I915_READ_FW(reg); |
| 9813 | |
| 9814 | I915_WRITE_FW(VLV_COUNTER_CONTROL, |
| 9815 | _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH)); |
| 9816 | upper = I915_READ_FW(reg); |
Chris Wilson | 71cc2b1 | 2017-03-24 16:54:18 +0000 | [diff] [blame] | 9817 | } while (upper != tmp && --loop); |
Mika Kuoppala | 47c21d9 | 2017-03-15 18:07:13 +0200 | [diff] [blame] | 9818 | |
Tvrtko Ursulin | 817cc079 | 2018-02-08 16:00:36 +0000 | [diff] [blame] | 9819 | /* |
| 9820 | * Everywhere else we always use VLV_COUNTER_CONTROL with the |
Chris Wilson | facbeca | 2017-03-17 12:59:18 +0000 | [diff] [blame] | 9821 | * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set |
| 9822 | * now. |
| 9823 | */ |
| 9824 | |
Mika Kuoppala | 47c21d9 | 2017-03-15 18:07:13 +0200 | [diff] [blame] | 9825 | return lower | (u64)upper << 8; |
| 9826 | } |
| 9827 | |
Tvrtko Ursulin | 36cc8b9 | 2017-11-21 18:18:51 +0000 | [diff] [blame] | 9828 | u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv, |
Mika Kuoppala | c5a0ad1 | 2017-03-15 17:43:00 +0200 | [diff] [blame] | 9829 | const i915_reg_t reg) |
Mika Kuoppala | 135bafa | 2017-03-15 17:42:59 +0200 | [diff] [blame] | 9830 | { |
Daniele Ceraolo Spurio | 4319382 | 2019-03-25 14:49:37 -0700 | [diff] [blame] | 9831 | struct intel_uncore *uncore = &dev_priv->uncore; |
Tvrtko Ursulin | 817cc079 | 2018-02-08 16:00:36 +0000 | [diff] [blame] | 9832 | u64 time_hw, prev_hw, overflow_hw; |
| 9833 | unsigned int fw_domains; |
| 9834 | unsigned long flags; |
| 9835 | unsigned int i; |
Tvrtko Ursulin | 36cc8b9 | 2017-11-21 18:18:51 +0000 | [diff] [blame] | 9836 | u32 mul, div; |
Mika Kuoppala | 135bafa | 2017-03-15 17:42:59 +0200 | [diff] [blame] | 9837 | |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 9838 | if (!HAS_RC6(dev_priv)) |
Mika Kuoppala | 135bafa | 2017-03-15 17:42:59 +0200 | [diff] [blame] | 9839 | return 0; |
| 9840 | |
Tvrtko Ursulin | 817cc079 | 2018-02-08 16:00:36 +0000 | [diff] [blame] | 9841 | /* |
| 9842 | * Store previous hw counter values for counter wrap-around handling. |
| 9843 | * |
| 9844 | * There are only four interesting registers and they live next to each |
| 9845 | * other so we can use the relative address, compared to the smallest |
| 9846 | * one as the index into driver storage. |
| 9847 | */ |
| 9848 | i = (i915_mmio_reg_offset(reg) - |
| 9849 | i915_mmio_reg_offset(GEN6_GT_GFX_RC6_LOCKED)) / sizeof(u32); |
| 9850 | if (WARN_ON_ONCE(i >= ARRAY_SIZE(dev_priv->gt_pm.rc6.cur_residency))) |
| 9851 | return 0; |
| 9852 | |
Daniele Ceraolo Spurio | 4319382 | 2019-03-25 14:49:37 -0700 | [diff] [blame] | 9853 | fw_domains = intel_uncore_forcewake_for_reg(uncore, reg, FW_REG_READ); |
Tvrtko Ursulin | 817cc079 | 2018-02-08 16:00:36 +0000 | [diff] [blame] | 9854 | |
Daniele Ceraolo Spurio | 4319382 | 2019-03-25 14:49:37 -0700 | [diff] [blame] | 9855 | spin_lock_irqsave(&uncore->lock, flags); |
| 9856 | intel_uncore_forcewake_get__locked(uncore, fw_domains); |
Tvrtko Ursulin | 817cc079 | 2018-02-08 16:00:36 +0000 | [diff] [blame] | 9857 | |
Mika Kuoppala | 135bafa | 2017-03-15 17:42:59 +0200 | [diff] [blame] | 9858 | /* On VLV and CHV, residency time is in CZ units rather than 1.28us */ |
| 9859 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Tvrtko Ursulin | 36cc8b9 | 2017-11-21 18:18:51 +0000 | [diff] [blame] | 9860 | mul = 1000000; |
Mika Kuoppala | 135bafa | 2017-03-15 17:42:59 +0200 | [diff] [blame] | 9861 | div = dev_priv->czclk_freq; |
Tvrtko Ursulin | 817cc079 | 2018-02-08 16:00:36 +0000 | [diff] [blame] | 9862 | overflow_hw = BIT_ULL(40); |
Mika Kuoppala | 47c21d9 | 2017-03-15 18:07:13 +0200 | [diff] [blame] | 9863 | time_hw = vlv_residency_raw(dev_priv, reg); |
Mika Kuoppala | 47c21d9 | 2017-03-15 18:07:13 +0200 | [diff] [blame] | 9864 | } else { |
Tvrtko Ursulin | 36cc8b9 | 2017-11-21 18:18:51 +0000 | [diff] [blame] | 9865 | /* 833.33ns units on Gen9LP, 1.28us elsewhere. */ |
| 9866 | if (IS_GEN9_LP(dev_priv)) { |
| 9867 | mul = 10000; |
| 9868 | div = 12; |
| 9869 | } else { |
| 9870 | mul = 1280; |
| 9871 | div = 1; |
| 9872 | } |
Mika Kuoppala | 47c21d9 | 2017-03-15 18:07:13 +0200 | [diff] [blame] | 9873 | |
Tvrtko Ursulin | 817cc079 | 2018-02-08 16:00:36 +0000 | [diff] [blame] | 9874 | overflow_hw = BIT_ULL(32); |
Daniele Ceraolo Spurio | 4319382 | 2019-03-25 14:49:37 -0700 | [diff] [blame] | 9875 | time_hw = intel_uncore_read_fw(uncore, reg); |
Mika Kuoppala | 135bafa | 2017-03-15 17:42:59 +0200 | [diff] [blame] | 9876 | } |
| 9877 | |
Tvrtko Ursulin | 817cc079 | 2018-02-08 16:00:36 +0000 | [diff] [blame] | 9878 | /* |
| 9879 | * Counter wrap handling. |
| 9880 | * |
| 9881 | * But relying on a sufficient frequency of queries otherwise counters |
| 9882 | * can still wrap. |
| 9883 | */ |
| 9884 | prev_hw = dev_priv->gt_pm.rc6.prev_hw_residency[i]; |
| 9885 | dev_priv->gt_pm.rc6.prev_hw_residency[i] = time_hw; |
| 9886 | |
| 9887 | /* RC6 delta from last sample. */ |
| 9888 | if (time_hw >= prev_hw) |
| 9889 | time_hw -= prev_hw; |
| 9890 | else |
| 9891 | time_hw += overflow_hw - prev_hw; |
| 9892 | |
| 9893 | /* Add delta to RC6 extended raw driver copy. */ |
| 9894 | time_hw += dev_priv->gt_pm.rc6.cur_residency[i]; |
| 9895 | dev_priv->gt_pm.rc6.cur_residency[i] = time_hw; |
| 9896 | |
Daniele Ceraolo Spurio | 4319382 | 2019-03-25 14:49:37 -0700 | [diff] [blame] | 9897 | intel_uncore_forcewake_put__locked(uncore, fw_domains); |
| 9898 | spin_unlock_irqrestore(&uncore->lock, flags); |
Tvrtko Ursulin | 817cc079 | 2018-02-08 16:00:36 +0000 | [diff] [blame] | 9899 | |
| 9900 | return mul_u64_u32_div(time_hw, mul, div); |
Mika Kuoppala | 135bafa | 2017-03-15 17:42:59 +0200 | [diff] [blame] | 9901 | } |
Tvrtko Ursulin | c84b270 | 2017-11-21 18:18:44 +0000 | [diff] [blame] | 9902 | |
| 9903 | u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat) |
| 9904 | { |
| 9905 | u32 cagf; |
| 9906 | |
| 9907 | if (INTEL_GEN(dev_priv) >= 9) |
| 9908 | cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT; |
| 9909 | else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
| 9910 | cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT; |
| 9911 | else |
| 9912 | cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT; |
| 9913 | |
| 9914 | return cagf; |
| 9915 | } |