blob: da1e29ec9eb6d44a2d85815b84ef17441e3dc3ad [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020040#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070041#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080042#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080043#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070046#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080048#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080049#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Daniel Vetter5a21b662016-05-24 17:13:53 +020051static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
Matt Roper465c1202014-05-29 08:06:54 -070056/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070060 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070062};
63
64/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010065static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010066 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070069 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010070 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
78 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010079 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070080 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053083 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070087};
88
Matt Roper3d7d6512014-06-10 08:28:13 -070089/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020095 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030096static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020097 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030098
Jesse Barneseb1bfe82014-02-12 12:26:25 -080099static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Ville Syrjälä65edccc2016-10-31 22:37:01 +0200118static void skl_init_scalers(struct drm_i915_private *dev_priv,
119 struct intel_crtc *crtc,
120 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200121static void skylake_pfit_enable(struct intel_crtc *crtc);
122static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
123static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200124static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300126static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Imre Deak324513c2016-06-13 16:44:36 +0300127static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100128
Ma Lingd4906092009-03-18 20:13:27 +0800129struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800138};
Jesse Barnes79e53942008-11-07 14:24:08 -0800139
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300156{
157 u32 val;
158 int divider;
159
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300181}
182
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200185{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200187}
188
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300191{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300192 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200195}
196
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
199{
Jani Nikula79e50a42015-08-26 10:58:20 +0300200 uint32_t clkcfg;
201
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200212 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300213 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300215 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200220 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300221 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200222 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300223 }
224}
225
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300226void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
Wayne Boyer666a4532015-12-09 12:29:35 -0800242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
Chris Wilson021357a2010-09-07 20:54:59 +0100251static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100254{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200259 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200260 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100261}
262
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300263static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300276static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200277 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200278 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200279 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300289static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200291 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200292 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300302static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300315static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700326};
327
Eric Anholt273e27c2011-03-30 13:01:10 -0700328
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300329static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300344static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800368 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800382 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300385static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700398};
399
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300400static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700411};
412
Eric Anholt273e27c2011-03-30 13:01:10 -0700413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300418static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300431static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455};
456
Eric Anholt273e27c2011-03-30 13:01:10 -0700457/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800469};
470
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800482};
483
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300484static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200492 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700493 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300496 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700498};
499
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300500static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200508 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300516static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530519 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200531 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200532}
533
Imre Deakdccbea32015-06-22 23:35:51 +0300534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800544{
Shaohua Li21778322009-02-23 15:19:16 +0800545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200547 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300548 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300551
552 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800553}
554
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800561{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200562 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300565 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300568
569 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800570}
571
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300577 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300580
581 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300582}
583
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300584int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300589 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300593
594 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300595}
596
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100603static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300605 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400610 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400612 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400614 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300615
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100616 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
617 !IS_CHERRYVIEW(dev_priv) && !IS_BROXTON(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100621 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
622 !IS_BROXTON(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300623 if (clock->p < limit->p.min || limit->p.max < clock->p)
624 INTELPllInvalid("p out of range\n");
625 if (clock->m < limit->m.min || limit->m.max < clock->m)
626 INTELPllInvalid("m out of range\n");
627 }
628
Jesse Barnes79e53942008-11-07 14:24:08 -0800629 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400630 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
632 * connector, etc., rather than just a single range.
633 */
634 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400635 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800636
637 return true;
638}
639
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300641i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300642 const struct intel_crtc_state *crtc_state,
643 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800644{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300645 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800646
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300647 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800648 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100649 * For LVDS just rely on its current settings for dual-channel.
650 * We haven't figured out how to reliably set up different
651 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800652 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100653 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300654 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300656 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 } else {
658 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300659 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300661 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300663}
664
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200665/*
666 * Returns a set of divisors for the desired target clock with the given
667 * refclk, or FALSE. The returned values represent the clock equation:
668 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
669 *
670 * Target and reference clocks are specified in kHz.
671 *
672 * If match_clock is provided, then best_clock P divider must match the P
673 * divider from @match_clock used for LVDS downclocking.
674 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300675static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300676i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300677 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300678 int target, int refclk, struct dpll *match_clock,
679 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300680{
681 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300682 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800684
Akshay Joshi0206e352011-08-16 15:34:10 -0400685 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300687 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
688
Zhao Yakui42158662009-11-20 11:24:18 +0800689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200693 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800694 break;
695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 int this_err;
700
Imre Deakdccbea32015-06-22 23:35:51 +0300701 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100702 if (!intel_PLL_is_valid(to_i915(dev),
703 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000704 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800706 if (match_clock &&
707 clock.p != match_clock->p)
708 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800709
710 this_err = abs(clock.dot - target);
711 if (this_err < err) {
712 *best_clock = clock;
713 err = this_err;
714 }
715 }
716 }
717 }
718 }
719
720 return (err != target);
721}
722
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723/*
724 * Returns a set of divisors for the desired target clock with the given
725 * refclk, or FALSE. The returned values represent the clock equation:
726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
727 *
728 * Target and reference clocks are specified in kHz.
729 *
730 * If match_clock is provided, then best_clock P divider must match the P
731 * divider from @match_clock used for LVDS downclocking.
732 */
Ma Lingd4906092009-03-18 20:13:27 +0800733static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300734pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200735 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 int target, int refclk, struct dpll *match_clock,
737 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300740 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 int err = target;
742
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200743 memset(best_clock, 0, sizeof(*best_clock));
744
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300745 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
746
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200747 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
748 clock.m1++) {
749 for (clock.m2 = limit->m2.min;
750 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200751 for (clock.n = limit->n.min;
752 clock.n <= limit->n.max; clock.n++) {
753 for (clock.p1 = limit->p1.min;
754 clock.p1 <= limit->p1.max; clock.p1++) {
755 int this_err;
756
Imre Deakdccbea32015-06-22 23:35:51 +0300757 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100758 if (!intel_PLL_is_valid(to_i915(dev),
759 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800760 &clock))
761 continue;
762 if (match_clock &&
763 clock.p != match_clock->p)
764 continue;
765
766 this_err = abs(clock.dot - target);
767 if (this_err < err) {
768 *best_clock = clock;
769 err = this_err;
770 }
771 }
772 }
773 }
774 }
775
776 return (err != target);
777}
778
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200779/*
780 * Returns a set of divisors for the desired target clock with the given
781 * refclk, or FALSE. The returned values represent the clock equation:
782 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200783 *
784 * Target and reference clocks are specified in kHz.
785 *
786 * If match_clock is provided, then best_clock P divider must match the P
787 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200788 */
Ma Lingd4906092009-03-18 20:13:27 +0800789static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300790g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200791 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300792 int target, int refclk, struct dpll *match_clock,
793 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800794{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300795 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300796 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800797 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300798 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400799 /* approximately equals target * 0.00585 */
800 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800801
802 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300803
804 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
805
Ma Lingd4906092009-03-18 20:13:27 +0800806 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200807 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800808 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200809 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800810 for (clock.m1 = limit->m1.max;
811 clock.m1 >= limit->m1.min; clock.m1--) {
812 for (clock.m2 = limit->m2.max;
813 clock.m2 >= limit->m2.min; clock.m2--) {
814 for (clock.p1 = limit->p1.max;
815 clock.p1 >= limit->p1.min; clock.p1--) {
816 int this_err;
817
Imre Deakdccbea32015-06-22 23:35:51 +0300818 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100819 if (!intel_PLL_is_valid(to_i915(dev),
820 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000821 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800822 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000823
824 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800825 if (this_err < err_most) {
826 *best_clock = clock;
827 err_most = this_err;
828 max_n = clock.n;
829 found = true;
830 }
831 }
832 }
833 }
834 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800835 return found;
836}
Ma Lingd4906092009-03-18 20:13:27 +0800837
Imre Deakd5dd62b2015-03-17 11:40:03 +0200838/*
839 * Check if the calculated PLL configuration is more optimal compared to the
840 * best configuration and error found so far. Return the calculated error.
841 */
842static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300843 const struct dpll *calculated_clock,
844 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200845 unsigned int best_error_ppm,
846 unsigned int *error_ppm)
847{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200848 /*
849 * For CHV ignore the error and consider only the P value.
850 * Prefer a bigger P value based on HW requirements.
851 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100852 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200853 *error_ppm = 0;
854
855 return calculated_clock->p > best_clock->p;
856 }
857
Imre Deak24be4e42015-03-17 11:40:04 +0200858 if (WARN_ON_ONCE(!target_freq))
859 return false;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 *error_ppm = div_u64(1000000ULL *
862 abs(target_freq - calculated_clock->dot),
863 target_freq);
864 /*
865 * Prefer a better P value over a better (smaller) error if the error
866 * is small. Ensure this preference for future configurations too by
867 * setting the error to 0.
868 */
869 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
870 *error_ppm = 0;
871
872 return true;
873 }
874
875 return *error_ppm + 10 < best_error_ppm;
876}
877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300891 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300892 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300893 /* min update 19.2 MHz */
894 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300895 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700896
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300897 target *= 5; /* fast clock */
898
899 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700900
901 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300902 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300903 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300904 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300905 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300906 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700907 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300908 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200909 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300910
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
912 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300913
Imre Deakdccbea32015-06-22 23:35:51 +0300914 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300915
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100916 if (!intel_PLL_is_valid(to_i915(dev),
917 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300918 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300919 continue;
920
Imre Deakd5dd62b2015-03-17 11:40:03 +0200921 if (!vlv_PLL_is_optimal(dev, target,
922 &clock,
923 best_clock,
924 bestppm, &ppm))
925 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *best_clock = clock;
928 bestppm = ppm;
929 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700930 }
931 }
932 }
933 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700934
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300935 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700936}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200938/*
939 * Returns a set of divisors for the desired target clock with the given
940 * refclk, or FALSE. The returned values represent the clock equation:
941 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
942 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300943static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300944chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300946 int target, int refclk, struct dpll *match_clock,
947 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200949 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300950 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300952 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300953 uint64_t m2;
954 int found = false;
955
956 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200957 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300958
959 /*
960 * Based on hardware doc, the n always set to 1, and m1 always
961 * set to 2. If requires to support 200Mhz refclk, we need to
962 * revisit this because n may not 1 anymore.
963 */
964 clock.n = 1, clock.m1 = 2;
965 target *= 5; /* fast clock */
966
967 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
968 for (clock.p2 = limit->p2.p2_fast;
969 clock.p2 >= limit->p2.p2_slow;
970 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200971 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300972
973 clock.p = clock.p1 * clock.p2;
974
975 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
976 clock.n) << 22, refclk * clock.m1);
977
978 if (m2 > INT_MAX/clock.m1)
979 continue;
980
981 clock.m2 = m2;
982
Imre Deakdccbea32015-06-22 23:35:51 +0300983 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300984
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100985 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300986 continue;
987
Imre Deak9ca3ba02015-03-17 11:40:05 +0200988 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
989 best_error_ppm, &error_ppm))
990 continue;
991
992 *best_clock = clock;
993 best_error_ppm = error_ppm;
994 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300995 }
996 }
997
998 return found;
999}
1000
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001001bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001002 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001003{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001004 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001005 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001006
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001007 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001008 target_clock, refclk, NULL, best_clock);
1009}
1010
Ville Syrjälä525b9312016-10-31 22:37:02 +02001011bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001012{
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001013 /* Be paranoid as we can arrive here with only partial
1014 * state retrieved from the hardware during setup.
1015 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001016 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001017 * as Haswell has gained clock readout/fastboot support.
1018 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001019 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001020 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001021 *
1022 * FIXME: The intel_crtc->active here should be switched to
1023 * crtc->state->active once we have proper CRTC states wired up
1024 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001025 */
Ville Syrjälä525b9312016-10-31 22:37:02 +02001026 return crtc->active && crtc->base.primary->state->fb &&
1027 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001028}
1029
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001030enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1031 enum pipe pipe)
1032{
Ville Syrjälä98187832016-10-31 22:37:10 +02001033 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001034
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001035 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001036}
1037
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001038static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1039{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001040 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001041 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001042 u32 line1, line2;
1043 u32 line_mask;
1044
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001045 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001046 line_mask = DSL_LINEMASK_GEN2;
1047 else
1048 line_mask = DSL_LINEMASK_GEN3;
1049
1050 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001051 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001052 line2 = I915_READ(reg) & line_mask;
1053
1054 return line1 == line2;
1055}
1056
Keith Packardab7ad7f2010-10-03 00:33:06 -07001057/*
1058 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001059 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001060 *
1061 * After disabling a pipe, we can't wait for vblank in the usual way,
1062 * spinning on the vblank interrupt status bit, since we won't actually
1063 * see an interrupt when the pipe is disabled.
1064 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001065 * On Gen4 and above:
1066 * wait for the pipe register state bit to turn off
1067 *
1068 * Otherwise:
1069 * wait for the display line value to settle (it usually
1070 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001071 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001072 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001073static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001074{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001075 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001076 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001077 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001078 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001079
Keith Packardab7ad7f2010-10-03 00:33:06 -07001080 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001081 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001082
Keith Packardab7ad7f2010-10-03 00:33:06 -07001083 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001084 if (intel_wait_for_register(dev_priv,
1085 reg, I965_PIPECONF_ACTIVE, 0,
1086 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001087 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001088 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001089 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001090 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001091 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001092 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001093}
1094
Jesse Barnesb24e7172011-01-04 15:09:30 -08001095/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001096void assert_pll(struct drm_i915_private *dev_priv,
1097 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001098{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001099 u32 val;
1100 bool cur_state;
1101
Ville Syrjälä649636e2015-09-22 19:50:01 +03001102 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001103 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001104 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001106 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001107}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108
Jani Nikula23538ef2013-08-27 15:12:22 +03001109/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001110void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001111{
1112 u32 val;
1113 bool cur_state;
1114
Ville Syrjäläa5805162015-05-26 20:42:30 +03001115 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001116 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001117 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001118
1119 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001120 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001121 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001122 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001123}
Jani Nikula23538ef2013-08-27 15:12:22 +03001124
Jesse Barnes040484a2011-01-03 12:14:26 -08001125static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1126 enum pipe pipe, bool state)
1127{
Jesse Barnes040484a2011-01-03 12:14:26 -08001128 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001129 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1130 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001131
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001132 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001133 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001134 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001135 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001137 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001138 cur_state = !!(val & FDI_TX_ENABLE);
1139 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001140 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001141 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001142 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001143}
1144#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1145#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1146
1147static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1148 enum pipe pipe, bool state)
1149{
Jesse Barnes040484a2011-01-03 12:14:26 -08001150 u32 val;
1151 bool cur_state;
1152
Ville Syrjälä649636e2015-09-22 19:50:01 +03001153 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001154 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001155 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001156 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001157 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001158}
1159#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1160#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1161
1162static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
Jesse Barnes040484a2011-01-03 12:14:26 -08001165 u32 val;
1166
1167 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001168 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001169 return;
1170
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001171 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001172 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001173 return;
1174
Ville Syrjälä649636e2015-09-22 19:50:01 +03001175 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001176 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001177}
1178
Daniel Vetter55607e82013-06-16 21:42:39 +02001179void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1180 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001181{
Jesse Barnes040484a2011-01-03 12:14:26 -08001182 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001183 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001184
Ville Syrjälä649636e2015-09-22 19:50:01 +03001185 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001186 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001187 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001188 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001189 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001190}
1191
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001192void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001194 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001195 u32 val;
1196 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001197 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001198
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001199 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001200 return;
1201
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001202 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001203 u32 port_sel;
1204
Imre Deak44cb7342016-08-10 14:07:29 +03001205 pp_reg = PP_CONTROL(0);
1206 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001207
1208 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1209 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1210 panel_pipe = PIPE_B;
1211 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001212 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001213 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001214 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001215 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001216 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001217 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001218 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1219 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001220 }
1221
1222 val = I915_READ(pp_reg);
1223 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001224 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001225 locked = false;
1226
Rob Clarke2c719b2014-12-15 13:56:32 -05001227 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001228 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001229 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001230}
1231
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001232static void assert_cursor(struct drm_i915_private *dev_priv,
1233 enum pipe pipe, bool state)
1234{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001235 bool cur_state;
1236
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001237 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001238 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001239 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001240 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001241
Rob Clarke2c719b2014-12-15 13:56:32 -05001242 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001243 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001244 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001245}
1246#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1247#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1248
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001249void assert_pipe(struct drm_i915_private *dev_priv,
1250 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001251{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001252 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001253 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1254 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001255 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001256
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001257 /* if we need the pipe quirk it must be always on */
1258 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1259 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001260 state = true;
1261
Imre Deak4feed0e2016-02-12 18:55:14 +02001262 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1263 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001264 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001265 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001266
1267 intel_display_power_put(dev_priv, power_domain);
1268 } else {
1269 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001270 }
1271
Rob Clarke2c719b2014-12-15 13:56:32 -05001272 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001273 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001274 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001275}
1276
Chris Wilson931872f2012-01-16 23:01:13 +00001277static void assert_plane(struct drm_i915_private *dev_priv,
1278 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001279{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001281 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001282
Ville Syrjälä649636e2015-09-22 19:50:01 +03001283 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001284 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001285 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001286 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001287 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001288}
1289
Chris Wilson931872f2012-01-16 23:01:13 +00001290#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1291#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1292
Jesse Barnesb24e7172011-01-04 15:09:30 -08001293static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1294 enum pipe pipe)
1295{
Chris Wilson91c8a322016-07-05 10:40:23 +01001296 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001297 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001298
Ville Syrjälä653e1022013-06-04 13:49:05 +03001299 /* Primary planes are fixed to pipes on gen4+ */
1300 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001301 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001302 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001303 "plane %c assertion failure, should be disabled but not\n",
1304 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001305 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001306 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001307
Jesse Barnesb24e7172011-01-04 15:09:30 -08001308 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001309 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001310 u32 val = I915_READ(DSPCNTR(i));
1311 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001312 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001313 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001314 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1315 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001316 }
1317}
1318
Jesse Barnes19332d72013-03-28 09:55:38 -07001319static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1320 enum pipe pipe)
1321{
Chris Wilson91c8a322016-07-05 10:40:23 +01001322 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001323 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001324
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001325 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001326 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001327 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001328 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001329 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1330 sprite, pipe_name(pipe));
1331 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001332 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001333 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001334 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001335 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001336 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001337 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001338 }
1339 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001340 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001341 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001342 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001343 plane_name(pipe), pipe_name(pipe));
1344 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001345 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001346 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001347 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1348 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001349 }
1350}
1351
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001352static void assert_vblank_disabled(struct drm_crtc *crtc)
1353{
Rob Clarke2c719b2014-12-15 13:56:32 -05001354 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001355 drm_crtc_vblank_put(crtc);
1356}
1357
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001358void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1359 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001360{
Jesse Barnes92f25842011-01-04 15:09:34 -08001361 u32 val;
1362 bool enabled;
1363
Ville Syrjälä649636e2015-09-22 19:50:01 +03001364 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001365 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001366 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001367 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1368 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001369}
1370
Keith Packard4e634382011-08-06 10:39:45 -07001371static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1372 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001373{
1374 if ((val & DP_PORT_EN) == 0)
1375 return false;
1376
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001377 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001378 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001379 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1380 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001381 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001382 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1383 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001384 } else {
1385 if ((val & DP_PIPE_MASK) != (pipe << 30))
1386 return false;
1387 }
1388 return true;
1389}
1390
Keith Packard1519b992011-08-06 10:35:34 -07001391static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1392 enum pipe pipe, u32 val)
1393{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001394 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001395 return false;
1396
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001397 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001398 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001399 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001400 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001401 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1402 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001403 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001404 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001405 return false;
1406 }
1407 return true;
1408}
1409
1410static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1411 enum pipe pipe, u32 val)
1412{
1413 if ((val & LVDS_PORT_EN) == 0)
1414 return false;
1415
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001416 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001417 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1418 return false;
1419 } else {
1420 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1421 return false;
1422 }
1423 return true;
1424}
1425
1426static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1427 enum pipe pipe, u32 val)
1428{
1429 if ((val & ADPA_DAC_ENABLE) == 0)
1430 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001431 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001432 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1433 return false;
1434 } else {
1435 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1436 return false;
1437 }
1438 return true;
1439}
1440
Jesse Barnes291906f2011-02-02 12:28:03 -08001441static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001442 enum pipe pipe, i915_reg_t reg,
1443 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001444{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001445 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001447 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001448 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001449
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001450 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001451 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001452 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001453}
1454
1455static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001456 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001457{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001458 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001459 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001460 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001461 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001462
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001463 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001464 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001465 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001466}
1467
1468static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1469 enum pipe pipe)
1470{
Jesse Barnes291906f2011-02-02 12:28:03 -08001471 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001472
Keith Packardf0575e92011-07-25 22:12:43 -07001473 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1474 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1475 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001476
Ville Syrjälä649636e2015-09-22 19:50:01 +03001477 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001478 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001479 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001480 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001481
Ville Syrjälä649636e2015-09-22 19:50:01 +03001482 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001483 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001484 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001485 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001486
Paulo Zanonie2debe92013-02-18 19:00:27 -03001487 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1488 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1489 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001490}
1491
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001492static void _vlv_enable_pll(struct intel_crtc *crtc,
1493 const struct intel_crtc_state *pipe_config)
1494{
1495 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1496 enum pipe pipe = crtc->pipe;
1497
1498 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1499 POSTING_READ(DPLL(pipe));
1500 udelay(150);
1501
Chris Wilson2c30b432016-06-30 15:32:54 +01001502 if (intel_wait_for_register(dev_priv,
1503 DPLL(pipe),
1504 DPLL_LOCK_VLV,
1505 DPLL_LOCK_VLV,
1506 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001507 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1508}
1509
Ville Syrjäläd288f652014-10-28 13:20:22 +02001510static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001511 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001512{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001513 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001514 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001515
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001516 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001517
Daniel Vetter87442f72013-06-06 00:52:17 +02001518 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001519 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001520
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001521 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1522 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001523
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001524 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1525 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001526}
1527
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001528
1529static void _chv_enable_pll(struct intel_crtc *crtc,
1530 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001531{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001532 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001533 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001534 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001535 u32 tmp;
1536
Ville Syrjäläa5805162015-05-26 20:42:30 +03001537 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001538
1539 /* Enable back the 10bit clock to display controller */
1540 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1541 tmp |= DPIO_DCLKP_EN;
1542 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1543
Ville Syrjälä54433e92015-05-26 20:42:31 +03001544 mutex_unlock(&dev_priv->sb_lock);
1545
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001546 /*
1547 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1548 */
1549 udelay(1);
1550
1551 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001552 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001553
1554 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001555 if (intel_wait_for_register(dev_priv,
1556 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1557 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001558 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001559}
1560
1561static void chv_enable_pll(struct intel_crtc *crtc,
1562 const struct intel_crtc_state *pipe_config)
1563{
1564 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1565 enum pipe pipe = crtc->pipe;
1566
1567 assert_pipe_disabled(dev_priv, pipe);
1568
1569 /* PLL is protected by panel, make sure we can write it */
1570 assert_panel_unlocked(dev_priv, pipe);
1571
1572 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1573 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001574
Ville Syrjäläc2317752016-03-15 16:39:56 +02001575 if (pipe != PIPE_A) {
1576 /*
1577 * WaPixelRepeatModeFixForC0:chv
1578 *
1579 * DPLLCMD is AWOL. Use chicken bits to propagate
1580 * the value from DPLLBMD to either pipe B or C.
1581 */
1582 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1583 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1584 I915_WRITE(CBR4_VLV, 0);
1585 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1586
1587 /*
1588 * DPLLB VGA mode also seems to cause problems.
1589 * We should always have it disabled.
1590 */
1591 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1592 } else {
1593 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1594 POSTING_READ(DPLL_MD(pipe));
1595 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001596}
1597
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001598static int intel_num_dvo_pipes(struct drm_device *dev)
1599{
1600 struct intel_crtc *crtc;
1601 int count = 0;
1602
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001603 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001604 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001605 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1606 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001607
1608 return count;
1609}
1610
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001611static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001612{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001613 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001614 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001615 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001616 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001617
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001618 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001619
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001620 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001621 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001622 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001623
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001624 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001625 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001626 /*
1627 * It appears to be important that we don't enable this
1628 * for the current pipe before otherwise configuring the
1629 * PLL. No idea how this should be handled if multiple
1630 * DVO outputs are enabled simultaneosly.
1631 */
1632 dpll |= DPLL_DVO_2X_MODE;
1633 I915_WRITE(DPLL(!crtc->pipe),
1634 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1635 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001636
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001637 /*
1638 * Apparently we need to have VGA mode enabled prior to changing
1639 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1640 * dividers, even though the register value does change.
1641 */
1642 I915_WRITE(reg, 0);
1643
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001644 I915_WRITE(reg, dpll);
1645
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 /* Wait for the clocks to stabilize. */
1647 POSTING_READ(reg);
1648 udelay(150);
1649
1650 if (INTEL_INFO(dev)->gen >= 4) {
1651 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001652 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001653 } else {
1654 /* The pixel multiplier can only be updated once the
1655 * DPLL is enabled and the clocks are stable.
1656 *
1657 * So write it again.
1658 */
1659 I915_WRITE(reg, dpll);
1660 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001661
1662 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001663 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001664 POSTING_READ(reg);
1665 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001666 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001667 POSTING_READ(reg);
1668 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001669 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001670 POSTING_READ(reg);
1671 udelay(150); /* wait for warmup */
1672}
1673
1674/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001675 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001676 * @dev_priv: i915 private structure
1677 * @pipe: pipe PLL to disable
1678 *
1679 * Disable the PLL for @pipe, making sure the pipe is off first.
1680 *
1681 * Note! This is for pre-ILK only.
1682 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001684{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001685 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001686 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001687 enum pipe pipe = crtc->pipe;
1688
1689 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001690 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001691 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001692 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001693 I915_WRITE(DPLL(PIPE_B),
1694 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1695 I915_WRITE(DPLL(PIPE_A),
1696 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1697 }
1698
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001699 /* Don't disable pipe or pipe PLLs if needed */
1700 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1701 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702 return;
1703
1704 /* Make sure the pipe isn't still relying on us */
1705 assert_pipe_disabled(dev_priv, pipe);
1706
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001707 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001708 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001709}
1710
Jesse Barnesf6071162013-10-01 10:41:38 -07001711static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1712{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001713 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001714
1715 /* Make sure the pipe isn't still relying on us */
1716 assert_pipe_disabled(dev_priv, pipe);
1717
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001718 val = DPLL_INTEGRATED_REF_CLK_VLV |
1719 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1720 if (pipe != PIPE_A)
1721 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1722
Jesse Barnesf6071162013-10-01 10:41:38 -07001723 I915_WRITE(DPLL(pipe), val);
1724 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001725}
1726
1727static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1728{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001729 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001730 u32 val;
1731
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001732 /* Make sure the pipe isn't still relying on us */
1733 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001734
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001735 val = DPLL_SSC_REF_CLK_CHV |
1736 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001737 if (pipe != PIPE_A)
1738 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001739
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001740 I915_WRITE(DPLL(pipe), val);
1741 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001742
Ville Syrjäläa5805162015-05-26 20:42:30 +03001743 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001744
1745 /* Disable 10bit clock to display controller */
1746 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1747 val &= ~DPIO_DCLKP_EN;
1748 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1749
Ville Syrjäläa5805162015-05-26 20:42:30 +03001750 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001751}
1752
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001753void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001754 struct intel_digital_port *dport,
1755 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001756{
1757 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001758 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001759
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001760 switch (dport->port) {
1761 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001762 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001763 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001764 break;
1765 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001766 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001767 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001768 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001769 break;
1770 case PORT_D:
1771 port_mask = DPLL_PORTD_READY_MASK;
1772 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001773 break;
1774 default:
1775 BUG();
1776 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001777
Chris Wilson370004d2016-06-30 15:32:56 +01001778 if (intel_wait_for_register(dev_priv,
1779 dpll_reg, port_mask, expected_mask,
1780 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001781 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1782 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001783}
1784
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001785static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1786 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001787{
Ville Syrjälä98187832016-10-31 22:37:10 +02001788 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1789 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001790 i915_reg_t reg;
1791 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001792
Jesse Barnes040484a2011-01-03 12:14:26 -08001793 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001794 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001795
1796 /* FDI must be feeding us bits for PCH ports */
1797 assert_fdi_tx_enabled(dev_priv, pipe);
1798 assert_fdi_rx_enabled(dev_priv, pipe);
1799
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001800 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001801 /* Workaround: Set the timing override bit before enabling the
1802 * pch transcoder. */
1803 reg = TRANS_CHICKEN2(pipe);
1804 val = I915_READ(reg);
1805 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1806 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001807 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001808
Daniel Vetterab9412b2013-05-03 11:49:46 +02001809 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001810 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001811 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001812
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001813 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001814 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001815 * Make the BPC in transcoder be consistent with
1816 * that in pipeconf reg. For HDMI we must use 8bpc
1817 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001818 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001819 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001820 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001821 val |= PIPECONF_8BPC;
1822 else
1823 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001824 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001825
1826 val &= ~TRANS_INTERLACE_MASK;
1827 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001828 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001829 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001830 val |= TRANS_LEGACY_INTERLACED_ILK;
1831 else
1832 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001833 else
1834 val |= TRANS_PROGRESSIVE;
1835
Jesse Barnes040484a2011-01-03 12:14:26 -08001836 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001837 if (intel_wait_for_register(dev_priv,
1838 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1839 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001840 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001841}
1842
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001843static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001844 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001845{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001847
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001848 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001849 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001850 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001851
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001852 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001853 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001854 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001855 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001856
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001857 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001858 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001859
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001860 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1861 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001862 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001863 else
1864 val |= TRANS_PROGRESSIVE;
1865
Daniel Vetterab9412b2013-05-03 11:49:46 +02001866 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001867 if (intel_wait_for_register(dev_priv,
1868 LPT_TRANSCONF,
1869 TRANS_STATE_ENABLE,
1870 TRANS_STATE_ENABLE,
1871 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001872 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001873}
1874
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001875static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1876 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001877{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001878 i915_reg_t reg;
1879 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001880
1881 /* FDI relies on the transcoder */
1882 assert_fdi_tx_disabled(dev_priv, pipe);
1883 assert_fdi_rx_disabled(dev_priv, pipe);
1884
Jesse Barnes291906f2011-02-02 12:28:03 -08001885 /* Ports must be off as well */
1886 assert_pch_ports_disabled(dev_priv, pipe);
1887
Daniel Vetterab9412b2013-05-03 11:49:46 +02001888 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001889 val = I915_READ(reg);
1890 val &= ~TRANS_ENABLE;
1891 I915_WRITE(reg, val);
1892 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001893 if (intel_wait_for_register(dev_priv,
1894 reg, TRANS_STATE_ENABLE, 0,
1895 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001896 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001897
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001898 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001899 /* Workaround: Clear the timing override chicken bit again. */
1900 reg = TRANS_CHICKEN2(pipe);
1901 val = I915_READ(reg);
1902 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1903 I915_WRITE(reg, val);
1904 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001905}
1906
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001907void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001908{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001909 u32 val;
1910
Daniel Vetterab9412b2013-05-03 11:49:46 +02001911 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001912 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001913 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001914 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001915 if (intel_wait_for_register(dev_priv,
1916 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1917 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001918 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001919
1920 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001921 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001922 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001923 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001924}
1925
Ville Syrjälä65f21302016-10-14 20:02:53 +03001926enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1927{
1928 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1929
1930 WARN_ON(!crtc->config->has_pch_encoder);
1931
1932 if (HAS_PCH_LPT(dev_priv))
1933 return TRANSCODER_A;
1934 else
1935 return (enum transcoder) crtc->pipe;
1936}
1937
Jesse Barnes92f25842011-01-04 15:09:34 -08001938/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001939 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001940 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001942 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001943 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001944 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001945static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001946{
Paulo Zanoni03722642014-01-17 13:51:09 -02001947 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001948 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001949 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001950 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001951 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001952 u32 val;
1953
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001954 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1955
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001956 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001957 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001958 assert_sprites_disabled(dev_priv, pipe);
1959
Jesse Barnesb24e7172011-01-04 15:09:30 -08001960 /*
1961 * A pipe without a PLL won't actually be able to drive bits from
1962 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1963 * need the check.
1964 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001965 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001966 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001967 assert_dsi_pll_enabled(dev_priv);
1968 else
1969 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001970 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001971 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001972 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001973 assert_fdi_rx_pll_enabled(dev_priv,
1974 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001975 assert_fdi_tx_pll_enabled(dev_priv,
1976 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001977 }
1978 /* FIXME: assert CPU port conditions for SNB+ */
1979 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001980
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001981 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001982 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001983 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001984 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1985 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001986 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001987 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001988
1989 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001990 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001991
1992 /*
1993 * Until the pipe starts DSL will read as 0, which would cause
1994 * an apparent vblank timestamp jump, which messes up also the
1995 * frame count when it's derived from the timestamps. So let's
1996 * wait for the pipe to start properly before we call
1997 * drm_crtc_vblank_on()
1998 */
1999 if (dev->max_vblank_count == 0 &&
2000 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2001 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002002}
2003
2004/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002005 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002006 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002008 * Disable the pipe of @crtc, making sure that various hardware
2009 * specific requirements are met, if applicable, e.g. plane
2010 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002011 *
2012 * Will wait until the pipe has shut down before returning.
2013 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002014static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002015{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002016 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002017 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002018 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002019 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002020 u32 val;
2021
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002022 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2023
Jesse Barnesb24e7172011-01-04 15:09:30 -08002024 /*
2025 * Make sure planes won't keep trying to pump pixels to us,
2026 * or we might hang the display.
2027 */
2028 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002029 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002030 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002031
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002032 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002033 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002034 if ((val & PIPECONF_ENABLE) == 0)
2035 return;
2036
Ville Syrjälä67adc642014-08-15 01:21:57 +03002037 /*
2038 * Double wide has implications for planes
2039 * so best keep it disabled when not needed.
2040 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002041 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002042 val &= ~PIPECONF_DOUBLE_WIDE;
2043
2044 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002045 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2046 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002047 val &= ~PIPECONF_ENABLE;
2048
2049 I915_WRITE(reg, val);
2050 if ((val & PIPECONF_ENABLE) == 0)
2051 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002052}
2053
Ville Syrjälä832be822016-01-12 21:08:33 +02002054static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2055{
2056 return IS_GEN2(dev_priv) ? 2048 : 4096;
2057}
2058
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002059static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2060 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002061{
2062 switch (fb_modifier) {
2063 case DRM_FORMAT_MOD_NONE:
2064 return cpp;
2065 case I915_FORMAT_MOD_X_TILED:
2066 if (IS_GEN2(dev_priv))
2067 return 128;
2068 else
2069 return 512;
2070 case I915_FORMAT_MOD_Y_TILED:
2071 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2072 return 128;
2073 else
2074 return 512;
2075 case I915_FORMAT_MOD_Yf_TILED:
2076 switch (cpp) {
2077 case 1:
2078 return 64;
2079 case 2:
2080 case 4:
2081 return 128;
2082 case 8:
2083 case 16:
2084 return 256;
2085 default:
2086 MISSING_CASE(cpp);
2087 return cpp;
2088 }
2089 break;
2090 default:
2091 MISSING_CASE(fb_modifier);
2092 return cpp;
2093 }
2094}
2095
Ville Syrjälä832be822016-01-12 21:08:33 +02002096unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2097 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002098{
Ville Syrjälä832be822016-01-12 21:08:33 +02002099 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2100 return 1;
2101 else
2102 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002103 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002104}
2105
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002106/* Return the tile dimensions in pixel units */
2107static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2108 unsigned int *tile_width,
2109 unsigned int *tile_height,
2110 uint64_t fb_modifier,
2111 unsigned int cpp)
2112{
2113 unsigned int tile_width_bytes =
2114 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2115
2116 *tile_width = tile_width_bytes / cpp;
2117 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2118}
2119
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002120unsigned int
2121intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002122 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002123{
Ville Syrjälä832be822016-01-12 21:08:33 +02002124 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2125 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2126
2127 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002128}
2129
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002130unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2131{
2132 unsigned int size = 0;
2133 int i;
2134
2135 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2136 size += rot_info->plane[i].width * rot_info->plane[i].height;
2137
2138 return size;
2139}
2140
Daniel Vetter75c82a52015-10-14 16:51:04 +02002141static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002142intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2143 const struct drm_framebuffer *fb,
2144 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002145{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002146 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002147 *view = i915_ggtt_view_rotated;
2148 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2149 } else {
2150 *view = i915_ggtt_view_normal;
2151 }
2152}
2153
Ville Syrjälä603525d2016-01-12 21:08:37 +02002154static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002155{
2156 if (INTEL_INFO(dev_priv)->gen >= 9)
2157 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002158 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002159 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002160 return 128 * 1024;
2161 else if (INTEL_INFO(dev_priv)->gen >= 4)
2162 return 4 * 1024;
2163 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002164 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002165}
2166
Ville Syrjälä603525d2016-01-12 21:08:37 +02002167static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2168 uint64_t fb_modifier)
2169{
2170 switch (fb_modifier) {
2171 case DRM_FORMAT_MOD_NONE:
2172 return intel_linear_alignment(dev_priv);
2173 case I915_FORMAT_MOD_X_TILED:
2174 if (INTEL_INFO(dev_priv)->gen >= 9)
2175 return 256 * 1024;
2176 return 0;
2177 case I915_FORMAT_MOD_Y_TILED:
2178 case I915_FORMAT_MOD_Yf_TILED:
2179 return 1 * 1024 * 1024;
2180 default:
2181 MISSING_CASE(fb_modifier);
2182 return 0;
2183 }
2184}
2185
Chris Wilson058d88c2016-08-15 10:49:06 +01002186struct i915_vma *
2187intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002188{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002189 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002190 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002191 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002192 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002193 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002194 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002195
Matt Roperebcdd392014-07-09 16:22:11 -07002196 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2197
Ville Syrjälä603525d2016-01-12 21:08:37 +02002198 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002199
Ville Syrjälä3465c582016-02-15 22:54:43 +02002200 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002201
Chris Wilson693db182013-03-05 14:52:39 +00002202 /* Note that the w/a also requires 64 PTE of padding following the
2203 * bo. We currently fill all unused PTE with the shadow page and so
2204 * we should always have valid PTE following the scanout preventing
2205 * the VT-d warning.
2206 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002207 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002208 alignment = 256 * 1024;
2209
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002210 /*
2211 * Global gtt pte registers are special registers which actually forward
2212 * writes to a chunk of system memory. Which means that there is no risk
2213 * that the register values disappear as soon as we call
2214 * intel_runtime_pm_put(), so it is correct to wrap only the
2215 * pin/unpin/fence and not more.
2216 */
2217 intel_runtime_pm_get(dev_priv);
2218
Chris Wilson058d88c2016-08-15 10:49:06 +01002219 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002220 if (IS_ERR(vma))
2221 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002222
Chris Wilson05a20d02016-08-18 17:16:55 +01002223 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002224 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2225 * fence, whereas 965+ only requires a fence if using
2226 * framebuffer compression. For simplicity, we always, when
2227 * possible, install a fence as the cost is not that onerous.
2228 *
2229 * If we fail to fence the tiled scanout, then either the
2230 * modeset will reject the change (which is highly unlikely as
2231 * the affected systems, all but one, do not have unmappable
2232 * space) or we will not be able to enable full powersaving
2233 * techniques (also likely not to apply due to various limits
2234 * FBC and the like impose on the size of the buffer, which
2235 * presumably we violated anyway with this unmappable buffer).
2236 * Anyway, it is presumably better to stumble onwards with
2237 * something and try to run the system in a "less than optimal"
2238 * mode that matches the user configuration.
2239 */
2240 if (i915_vma_get_fence(vma) == 0)
2241 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002242 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002243
Chris Wilson49ef5292016-08-18 17:17:00 +01002244err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002245 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002246 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002247}
2248
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002249void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002250{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002251 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002252 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002253 struct i915_vma *vma;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002254
Matt Roperebcdd392014-07-09 16:22:11 -07002255 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2256
Ville Syrjälä3465c582016-02-15 22:54:43 +02002257 intel_fill_fb_ggtt_view(&view, fb, rotation);
Chris Wilson05a20d02016-08-18 17:16:55 +01002258 vma = i915_gem_object_to_ggtt(obj, &view);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002259
Chris Wilson49ef5292016-08-18 17:17:00 +01002260 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002261 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002262}
2263
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002264static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2265 unsigned int rotation)
2266{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002267 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002268 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2269 else
2270 return fb->pitches[plane];
2271}
2272
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002273/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002274 * Convert the x/y offsets into a linear offset.
2275 * Only valid with 0/180 degree rotation, which is fine since linear
2276 * offset is only used with linear buffers on pre-hsw and tiled buffers
2277 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2278 */
2279u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002280 const struct intel_plane_state *state,
2281 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002282{
Ville Syrjälä29490562016-01-20 18:02:50 +02002283 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002284 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2285 unsigned int pitch = fb->pitches[plane];
2286
2287 return y * pitch + x * cpp;
2288}
2289
2290/*
2291 * Add the x/y offsets derived from fb->offsets[] to the user
2292 * specified plane src x/y offsets. The resulting x/y offsets
2293 * specify the start of scanout from the beginning of the gtt mapping.
2294 */
2295void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002296 const struct intel_plane_state *state,
2297 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002298
2299{
Ville Syrjälä29490562016-01-20 18:02:50 +02002300 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2301 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002302
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002303 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002304 *x += intel_fb->rotated[plane].x;
2305 *y += intel_fb->rotated[plane].y;
2306 } else {
2307 *x += intel_fb->normal[plane].x;
2308 *y += intel_fb->normal[plane].y;
2309 }
2310}
2311
2312/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002313 * Input tile dimensions and pitch must already be
2314 * rotated to match x and y, and in pixel units.
2315 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002316static u32 _intel_adjust_tile_offset(int *x, int *y,
2317 unsigned int tile_width,
2318 unsigned int tile_height,
2319 unsigned int tile_size,
2320 unsigned int pitch_tiles,
2321 u32 old_offset,
2322 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002323{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002324 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002325 unsigned int tiles;
2326
2327 WARN_ON(old_offset & (tile_size - 1));
2328 WARN_ON(new_offset & (tile_size - 1));
2329 WARN_ON(new_offset > old_offset);
2330
2331 tiles = (old_offset - new_offset) / tile_size;
2332
2333 *y += tiles / pitch_tiles * tile_height;
2334 *x += tiles % pitch_tiles * tile_width;
2335
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002336 /* minimize x in case it got needlessly big */
2337 *y += *x / pitch_pixels * tile_height;
2338 *x %= pitch_pixels;
2339
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002340 return new_offset;
2341}
2342
2343/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002344 * Adjust the tile offset by moving the difference into
2345 * the x/y offsets.
2346 */
2347static u32 intel_adjust_tile_offset(int *x, int *y,
2348 const struct intel_plane_state *state, int plane,
2349 u32 old_offset, u32 new_offset)
2350{
2351 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2352 const struct drm_framebuffer *fb = state->base.fb;
2353 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2354 unsigned int rotation = state->base.rotation;
2355 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2356
2357 WARN_ON(new_offset > old_offset);
2358
2359 if (fb->modifier[plane] != DRM_FORMAT_MOD_NONE) {
2360 unsigned int tile_size, tile_width, tile_height;
2361 unsigned int pitch_tiles;
2362
2363 tile_size = intel_tile_size(dev_priv);
2364 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2365 fb->modifier[plane], cpp);
2366
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002367 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002368 pitch_tiles = pitch / tile_height;
2369 swap(tile_width, tile_height);
2370 } else {
2371 pitch_tiles = pitch / (tile_width * cpp);
2372 }
2373
2374 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2375 tile_size, pitch_tiles,
2376 old_offset, new_offset);
2377 } else {
2378 old_offset += *y * pitch + *x * cpp;
2379
2380 *y = (old_offset - new_offset) / pitch;
2381 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2382 }
2383
2384 return new_offset;
2385}
2386
2387/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002388 * Computes the linear offset to the base tile and adjusts
2389 * x, y. bytes per pixel is assumed to be a power-of-two.
2390 *
2391 * In the 90/270 rotated case, x and y are assumed
2392 * to be already rotated to match the rotated GTT view, and
2393 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002394 *
2395 * This function is used when computing the derived information
2396 * under intel_framebuffer, so using any of that information
2397 * here is not allowed. Anything under drm_framebuffer can be
2398 * used. This is why the user has to pass in the pitch since it
2399 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002400 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002401static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2402 int *x, int *y,
2403 const struct drm_framebuffer *fb, int plane,
2404 unsigned int pitch,
2405 unsigned int rotation,
2406 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002407{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002408 uint64_t fb_modifier = fb->modifier[plane];
2409 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002410 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002411
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002412 if (alignment)
2413 alignment--;
2414
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002415 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002416 unsigned int tile_size, tile_width, tile_height;
2417 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002418
Ville Syrjäläd8433102016-01-12 21:08:35 +02002419 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002420 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2421 fb_modifier, cpp);
2422
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002423 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002424 pitch_tiles = pitch / tile_height;
2425 swap(tile_width, tile_height);
2426 } else {
2427 pitch_tiles = pitch / (tile_width * cpp);
2428 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002429
Ville Syrjäläd8433102016-01-12 21:08:35 +02002430 tile_rows = *y / tile_height;
2431 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002432
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002433 tiles = *x / tile_width;
2434 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002435
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002436 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2437 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002438
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002439 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2440 tile_size, pitch_tiles,
2441 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002442 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002443 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002444 offset_aligned = offset & ~alignment;
2445
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002446 *y = (offset & alignment) / pitch;
2447 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002448 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002449
2450 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002451}
2452
Ville Syrjälä6687c902015-09-15 13:16:41 +03002453u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002454 const struct intel_plane_state *state,
2455 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002456{
Ville Syrjälä29490562016-01-20 18:02:50 +02002457 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2458 const struct drm_framebuffer *fb = state->base.fb;
2459 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002460 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä8d970652016-01-28 16:30:28 +02002461 u32 alignment;
2462
2463 /* AUX_DIST needs only 4K alignment */
2464 if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1)
2465 alignment = 4096;
2466 else
2467 alignment = intel_surf_alignment(dev_priv, fb->modifier[plane]);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002468
2469 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2470 rotation, alignment);
2471}
2472
2473/* Convert the fb->offset[] linear offset into x/y offsets */
2474static void intel_fb_offset_to_xy(int *x, int *y,
2475 const struct drm_framebuffer *fb, int plane)
2476{
2477 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2478 unsigned int pitch = fb->pitches[plane];
2479 u32 linear_offset = fb->offsets[plane];
2480
2481 *y = linear_offset / pitch;
2482 *x = linear_offset % pitch / cpp;
2483}
2484
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002485static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2486{
2487 switch (fb_modifier) {
2488 case I915_FORMAT_MOD_X_TILED:
2489 return I915_TILING_X;
2490 case I915_FORMAT_MOD_Y_TILED:
2491 return I915_TILING_Y;
2492 default:
2493 return I915_TILING_NONE;
2494 }
2495}
2496
Ville Syrjälä6687c902015-09-15 13:16:41 +03002497static int
2498intel_fill_fb_info(struct drm_i915_private *dev_priv,
2499 struct drm_framebuffer *fb)
2500{
2501 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2502 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2503 u32 gtt_offset_rotated = 0;
2504 unsigned int max_size = 0;
2505 uint32_t format = fb->pixel_format;
2506 int i, num_planes = drm_format_num_planes(format);
2507 unsigned int tile_size = intel_tile_size(dev_priv);
2508
2509 for (i = 0; i < num_planes; i++) {
2510 unsigned int width, height;
2511 unsigned int cpp, size;
2512 u32 offset;
2513 int x, y;
2514
2515 cpp = drm_format_plane_cpp(format, i);
2516 width = drm_format_plane_width(fb->width, format, i);
2517 height = drm_format_plane_height(fb->height, format, i);
2518
2519 intel_fb_offset_to_xy(&x, &y, fb, i);
2520
2521 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002522 * The fence (if used) is aligned to the start of the object
2523 * so having the framebuffer wrap around across the edge of the
2524 * fenced region doesn't really work. We have no API to configure
2525 * the fence start offset within the object (nor could we probably
2526 * on gen2/3). So it's just easier if we just require that the
2527 * fb layout agrees with the fence layout. We already check that the
2528 * fb stride matches the fence stride elsewhere.
2529 */
2530 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2531 (x + width) * cpp > fb->pitches[i]) {
2532 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2533 i, fb->offsets[i]);
2534 return -EINVAL;
2535 }
2536
2537 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002538 * First pixel of the framebuffer from
2539 * the start of the normal gtt mapping.
2540 */
2541 intel_fb->normal[i].x = x;
2542 intel_fb->normal[i].y = y;
2543
2544 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2545 fb, 0, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002546 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002547 offset /= tile_size;
2548
2549 if (fb->modifier[i] != DRM_FORMAT_MOD_NONE) {
2550 unsigned int tile_width, tile_height;
2551 unsigned int pitch_tiles;
2552 struct drm_rect r;
2553
2554 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2555 fb->modifier[i], cpp);
2556
2557 rot_info->plane[i].offset = offset;
2558 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2559 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2560 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2561
2562 intel_fb->rotated[i].pitch =
2563 rot_info->plane[i].height * tile_height;
2564
2565 /* how many tiles does this plane need */
2566 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2567 /*
2568 * If the plane isn't horizontally tile aligned,
2569 * we need one more tile.
2570 */
2571 if (x != 0)
2572 size++;
2573
2574 /* rotate the x/y offsets to match the GTT view */
2575 r.x1 = x;
2576 r.y1 = y;
2577 r.x2 = x + width;
2578 r.y2 = y + height;
2579 drm_rect_rotate(&r,
2580 rot_info->plane[i].width * tile_width,
2581 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002582 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002583 x = r.x1;
2584 y = r.y1;
2585
2586 /* rotate the tile dimensions to match the GTT view */
2587 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2588 swap(tile_width, tile_height);
2589
2590 /*
2591 * We only keep the x/y offsets, so push all of the
2592 * gtt offset into the x/y offsets.
2593 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002594 _intel_adjust_tile_offset(&x, &y, tile_size,
2595 tile_width, tile_height, pitch_tiles,
2596 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002597
2598 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2599
2600 /*
2601 * First pixel of the framebuffer from
2602 * the start of the rotated gtt mapping.
2603 */
2604 intel_fb->rotated[i].x = x;
2605 intel_fb->rotated[i].y = y;
2606 } else {
2607 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2608 x * cpp, tile_size);
2609 }
2610
2611 /* how many tiles in total needed in the bo */
2612 max_size = max(max_size, offset + size);
2613 }
2614
2615 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2616 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2617 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2618 return -EINVAL;
2619 }
2620
2621 return 0;
2622}
2623
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002624static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002625{
2626 switch (format) {
2627 case DISPPLANE_8BPP:
2628 return DRM_FORMAT_C8;
2629 case DISPPLANE_BGRX555:
2630 return DRM_FORMAT_XRGB1555;
2631 case DISPPLANE_BGRX565:
2632 return DRM_FORMAT_RGB565;
2633 default:
2634 case DISPPLANE_BGRX888:
2635 return DRM_FORMAT_XRGB8888;
2636 case DISPPLANE_RGBX888:
2637 return DRM_FORMAT_XBGR8888;
2638 case DISPPLANE_BGRX101010:
2639 return DRM_FORMAT_XRGB2101010;
2640 case DISPPLANE_RGBX101010:
2641 return DRM_FORMAT_XBGR2101010;
2642 }
2643}
2644
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002645static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2646{
2647 switch (format) {
2648 case PLANE_CTL_FORMAT_RGB_565:
2649 return DRM_FORMAT_RGB565;
2650 default:
2651 case PLANE_CTL_FORMAT_XRGB_8888:
2652 if (rgb_order) {
2653 if (alpha)
2654 return DRM_FORMAT_ABGR8888;
2655 else
2656 return DRM_FORMAT_XBGR8888;
2657 } else {
2658 if (alpha)
2659 return DRM_FORMAT_ARGB8888;
2660 else
2661 return DRM_FORMAT_XRGB8888;
2662 }
2663 case PLANE_CTL_FORMAT_XRGB_2101010:
2664 if (rgb_order)
2665 return DRM_FORMAT_XBGR2101010;
2666 else
2667 return DRM_FORMAT_XRGB2101010;
2668 }
2669}
2670
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002671static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002672intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2673 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002674{
2675 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002676 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002677 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002678 struct drm_i915_gem_object *obj = NULL;
2679 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002680 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002681 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2682 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2683 PAGE_SIZE);
2684
2685 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002686
Chris Wilsonff2652e2014-03-10 08:07:02 +00002687 if (plane_config->size == 0)
2688 return false;
2689
Paulo Zanoni3badb492015-09-23 12:52:23 -03002690 /* If the FB is too big, just don't use it since fbdev is not very
2691 * important and we should probably use that space with FBC or other
2692 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002693 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002694 return false;
2695
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002696 mutex_lock(&dev->struct_mutex);
2697
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002698 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2699 base_aligned,
2700 base_aligned,
2701 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002702 if (!obj) {
2703 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002704 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002705 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002706
Chris Wilson3e510a82016-08-05 10:14:23 +01002707 if (plane_config->tiling == I915_TILING_X)
2708 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002709
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002710 mode_cmd.pixel_format = fb->pixel_format;
2711 mode_cmd.width = fb->width;
2712 mode_cmd.height = fb->height;
2713 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002714 mode_cmd.modifier[0] = fb->modifier[0];
2715 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002716
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002717 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002718 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002719 DRM_DEBUG_KMS("intel fb init failed\n");
2720 goto out_unref_obj;
2721 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002722
Jesse Barnes46f297f2014-03-07 08:57:48 -08002723 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002724
Daniel Vetterf6936e22015-03-26 12:17:05 +01002725 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002726 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002727
2728out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002729 i915_gem_object_put(obj);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002730 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002731 return false;
2732}
2733
Daniel Vetter5a21b662016-05-24 17:13:53 +02002734/* Update plane->state->fb to match plane->fb after driver-internal updates */
2735static void
2736update_state_fb(struct drm_plane *plane)
2737{
2738 if (plane->fb == plane->state->fb)
2739 return;
2740
2741 if (plane->state->fb)
2742 drm_framebuffer_unreference(plane->state->fb);
2743 plane->state->fb = plane->fb;
2744 if (plane->state->fb)
2745 drm_framebuffer_reference(plane->state->fb);
2746}
2747
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002748static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002749intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2750 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002751{
2752 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002753 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002754 struct drm_crtc *c;
2755 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002756 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002757 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002758 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002759 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2760 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002761 struct intel_plane_state *intel_state =
2762 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002763 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002764
Damien Lespiau2d140302015-02-05 17:22:18 +00002765 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002766 return;
2767
Daniel Vetterf6936e22015-03-26 12:17:05 +01002768 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002769 fb = &plane_config->fb->base;
2770 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002771 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002772
Damien Lespiau2d140302015-02-05 17:22:18 +00002773 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002774
2775 /*
2776 * Failed to alloc the obj, check to see if we should share
2777 * an fb with another CRTC instead
2778 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002779 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002780 i = to_intel_crtc(c);
2781
2782 if (c == &intel_crtc->base)
2783 continue;
2784
Matt Roper2ff8fde2014-07-08 07:50:07 -07002785 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002786 continue;
2787
Daniel Vetter88595ac2015-03-26 12:42:24 +01002788 fb = c->primary->fb;
2789 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002790 continue;
2791
Daniel Vetter88595ac2015-03-26 12:42:24 +01002792 obj = intel_fb_obj(fb);
Chris Wilson058d88c2016-08-15 10:49:06 +01002793 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002794 drm_framebuffer_reference(fb);
2795 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002796 }
2797 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002798
Matt Roper200757f2015-12-03 11:37:36 -08002799 /*
2800 * We've failed to reconstruct the BIOS FB. Current display state
2801 * indicates that the primary plane is visible, but has a NULL FB,
2802 * which will lead to problems later if we don't fix it up. The
2803 * simplest solution is to just disable the primary plane now and
2804 * pretend the BIOS never had it enabled.
2805 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002806 to_intel_plane_state(plane_state)->base.visible = false;
Matt Roper200757f2015-12-03 11:37:36 -08002807 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002808 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002809 intel_plane->disable_plane(primary, &intel_crtc->base);
2810
Daniel Vetter88595ac2015-03-26 12:42:24 +01002811 return;
2812
2813valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002814 plane_state->src_x = 0;
2815 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002816 plane_state->src_w = fb->width << 16;
2817 plane_state->src_h = fb->height << 16;
2818
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002819 plane_state->crtc_x = 0;
2820 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002821 plane_state->crtc_w = fb->width;
2822 plane_state->crtc_h = fb->height;
2823
Rob Clark1638d302016-11-05 11:08:08 -04002824 intel_state->base.src = drm_plane_state_src(plane_state);
2825 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002826
Daniel Vetter88595ac2015-03-26 12:42:24 +01002827 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002828 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002829 dev_priv->preserve_bios_swizzle = true;
2830
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002831 drm_framebuffer_reference(fb);
2832 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002833 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002834 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002835 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2836 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002837}
2838
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002839static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2840 unsigned int rotation)
2841{
2842 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2843
2844 switch (fb->modifier[plane]) {
2845 case DRM_FORMAT_MOD_NONE:
2846 case I915_FORMAT_MOD_X_TILED:
2847 switch (cpp) {
2848 case 8:
2849 return 4096;
2850 case 4:
2851 case 2:
2852 case 1:
2853 return 8192;
2854 default:
2855 MISSING_CASE(cpp);
2856 break;
2857 }
2858 break;
2859 case I915_FORMAT_MOD_Y_TILED:
2860 case I915_FORMAT_MOD_Yf_TILED:
2861 switch (cpp) {
2862 case 8:
2863 return 2048;
2864 case 4:
2865 return 4096;
2866 case 2:
2867 case 1:
2868 return 8192;
2869 default:
2870 MISSING_CASE(cpp);
2871 break;
2872 }
2873 break;
2874 default:
2875 MISSING_CASE(fb->modifier[plane]);
2876 }
2877
2878 return 2048;
2879}
2880
2881static int skl_check_main_surface(struct intel_plane_state *plane_state)
2882{
2883 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2884 const struct drm_framebuffer *fb = plane_state->base.fb;
2885 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002886 int x = plane_state->base.src.x1 >> 16;
2887 int y = plane_state->base.src.y1 >> 16;
2888 int w = drm_rect_width(&plane_state->base.src) >> 16;
2889 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002890 int max_width = skl_max_plane_width(fb, 0, rotation);
2891 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002892 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002893
2894 if (w > max_width || h > max_height) {
2895 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2896 w, h, max_width, max_height);
2897 return -EINVAL;
2898 }
2899
2900 intel_add_fb_offsets(&x, &y, plane_state, 0);
2901 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2902
2903 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
2904
2905 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002906 * AUX surface offset is specified as the distance from the
2907 * main surface offset, and it must be non-negative. Make
2908 * sure that is what we will get.
2909 */
2910 if (offset > aux_offset)
2911 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2912 offset, aux_offset & ~(alignment - 1));
2913
2914 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002915 * When using an X-tiled surface, the plane blows up
2916 * if the x offset + width exceed the stride.
2917 *
2918 * TODO: linear and Y-tiled seem fine, Yf untested,
2919 */
2920 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) {
2921 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2922
2923 while ((x + w) * cpp > fb->pitches[0]) {
2924 if (offset == 0) {
2925 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2926 return -EINVAL;
2927 }
2928
2929 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2930 offset, offset - alignment);
2931 }
2932 }
2933
2934 plane_state->main.offset = offset;
2935 plane_state->main.x = x;
2936 plane_state->main.y = y;
2937
2938 return 0;
2939}
2940
Ville Syrjälä8d970652016-01-28 16:30:28 +02002941static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2942{
2943 const struct drm_framebuffer *fb = plane_state->base.fb;
2944 unsigned int rotation = plane_state->base.rotation;
2945 int max_width = skl_max_plane_width(fb, 1, rotation);
2946 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002947 int x = plane_state->base.src.x1 >> 17;
2948 int y = plane_state->base.src.y1 >> 17;
2949 int w = drm_rect_width(&plane_state->base.src) >> 17;
2950 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002951 u32 offset;
2952
2953 intel_add_fb_offsets(&x, &y, plane_state, 1);
2954 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2955
2956 /* FIXME not quite sure how/if these apply to the chroma plane */
2957 if (w > max_width || h > max_height) {
2958 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2959 w, h, max_width, max_height);
2960 return -EINVAL;
2961 }
2962
2963 plane_state->aux.offset = offset;
2964 plane_state->aux.x = x;
2965 plane_state->aux.y = y;
2966
2967 return 0;
2968}
2969
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002970int skl_check_plane_surface(struct intel_plane_state *plane_state)
2971{
2972 const struct drm_framebuffer *fb = plane_state->base.fb;
2973 unsigned int rotation = plane_state->base.rotation;
2974 int ret;
2975
2976 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002977 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002978 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002979 fb->width << 16, fb->height << 16,
2980 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002981
Ville Syrjälä8d970652016-01-28 16:30:28 +02002982 /*
2983 * Handle the AUX surface first since
2984 * the main surface setup depends on it.
2985 */
2986 if (fb->pixel_format == DRM_FORMAT_NV12) {
2987 ret = skl_check_nv12_aux_surface(plane_state);
2988 if (ret)
2989 return ret;
2990 } else {
2991 plane_state->aux.offset = ~0xfff;
2992 plane_state->aux.x = 0;
2993 plane_state->aux.y = 0;
2994 }
2995
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002996 ret = skl_check_main_surface(plane_state);
2997 if (ret)
2998 return ret;
2999
3000 return 0;
3001}
3002
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003003static void i9xx_update_primary_plane(struct drm_plane *primary,
3004 const struct intel_crtc_state *crtc_state,
3005 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003006{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003007 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003008 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3010 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes81255562010-08-02 12:07:50 -07003011 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003012 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07003013 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003014 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003015 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003016 int x = plane_state->base.src.x1 >> 16;
3017 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003018
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003019 dspcntr = DISPPLANE_GAMMA_ENABLE;
3020
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003021 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003022
3023 if (INTEL_INFO(dev)->gen < 4) {
3024 if (intel_crtc->pipe == PIPE_B)
3025 dspcntr |= DISPPLANE_SEL_PIPE_B;
3026
3027 /* pipesrc and dspsize control the size that is scaled from,
3028 * which should always be the user's requested size.
3029 */
3030 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003031 ((crtc_state->pipe_src_h - 1) << 16) |
3032 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003033 I915_WRITE(DSPPOS(plane), 0);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003034 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003035 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003036 ((crtc_state->pipe_src_h - 1) << 16) |
3037 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003038 I915_WRITE(PRIMPOS(plane), 0);
3039 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003040 }
3041
Ville Syrjälä57779d02012-10-31 17:50:14 +02003042 switch (fb->pixel_format) {
3043 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003044 dspcntr |= DISPPLANE_8BPP;
3045 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003046 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003047 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003048 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003049 case DRM_FORMAT_RGB565:
3050 dspcntr |= DISPPLANE_BGRX565;
3051 break;
3052 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003053 dspcntr |= DISPPLANE_BGRX888;
3054 break;
3055 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003056 dspcntr |= DISPPLANE_RGBX888;
3057 break;
3058 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003059 dspcntr |= DISPPLANE_BGRX101010;
3060 break;
3061 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003062 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003063 break;
3064 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003065 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003066 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003067
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003068 if (INTEL_GEN(dev_priv) >= 4 &&
3069 fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003070 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003071
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003072 if (rotation & DRM_ROTATE_180)
3073 dspcntr |= DISPPLANE_ROTATE_180;
3074
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003075 if (rotation & DRM_REFLECT_X)
3076 dspcntr |= DISPPLANE_MIRROR;
3077
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01003078 if (IS_G4X(dev_priv))
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003079 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3080
Ville Syrjälä29490562016-01-20 18:02:50 +02003081 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003082
Ville Syrjälä6687c902015-09-15 13:16:41 +03003083 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003084 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003085 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003086
Ville Syrjäläf22aa142016-11-14 18:53:58 +02003087 if (rotation & DRM_ROTATE_180) {
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003088 x += crtc_state->pipe_src_w - 1;
3089 y += crtc_state->pipe_src_h - 1;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003090 } else if (rotation & DRM_REFLECT_X) {
3091 x += crtc_state->pipe_src_w - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303092 }
3093
Ville Syrjälä29490562016-01-20 18:02:50 +02003094 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003095
3096 if (INTEL_INFO(dev)->gen < 4)
3097 intel_crtc->dspaddr_offset = linear_offset;
3098
Paulo Zanoni2db33662015-09-14 15:20:03 -03003099 intel_crtc->adjusted_x = x;
3100 intel_crtc->adjusted_y = y;
3101
Sonika Jindal48404c12014-08-22 14:06:04 +05303102 I915_WRITE(reg, dspcntr);
3103
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003104 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003105 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003106 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003107 intel_fb_gtt_offset(fb, rotation) +
3108 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003109 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003110 I915_WRITE(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003111 } else {
3112 I915_WRITE(DSPADDR(plane),
3113 intel_fb_gtt_offset(fb, rotation) +
3114 intel_crtc->dspaddr_offset);
3115 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003116 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003117}
3118
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003119static void i9xx_disable_primary_plane(struct drm_plane *primary,
3120 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003121{
3122 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003123 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003125 int plane = intel_crtc->plane;
3126
3127 I915_WRITE(DSPCNTR(plane), 0);
3128 if (INTEL_INFO(dev_priv)->gen >= 4)
3129 I915_WRITE(DSPSURF(plane), 0);
3130 else
3131 I915_WRITE(DSPADDR(plane), 0);
3132 POSTING_READ(DSPCNTR(plane));
3133}
3134
3135static void ironlake_update_primary_plane(struct drm_plane *primary,
3136 const struct intel_crtc_state *crtc_state,
3137 const struct intel_plane_state *plane_state)
3138{
3139 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003140 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3142 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003143 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003144 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003145 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003146 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003147 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003148 int x = plane_state->base.src.x1 >> 16;
3149 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003150
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003151 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003152 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003153
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003154 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003155 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3156
Ville Syrjälä57779d02012-10-31 17:50:14 +02003157 switch (fb->pixel_format) {
3158 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003159 dspcntr |= DISPPLANE_8BPP;
3160 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003161 case DRM_FORMAT_RGB565:
3162 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003163 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003164 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003165 dspcntr |= DISPPLANE_BGRX888;
3166 break;
3167 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003168 dspcntr |= DISPPLANE_RGBX888;
3169 break;
3170 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003171 dspcntr |= DISPPLANE_BGRX101010;
3172 break;
3173 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003174 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003175 break;
3176 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003177 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003178 }
3179
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003180 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003181 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003182
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003183 if (rotation & DRM_ROTATE_180)
3184 dspcntr |= DISPPLANE_ROTATE_180;
3185
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003186 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003187 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003188
Ville Syrjälä29490562016-01-20 18:02:50 +02003189 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003190
Daniel Vetterc2c75132012-07-05 12:17:30 +02003191 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003192 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003193
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003194 /* HSW+ does this automagically in hardware */
3195 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3196 rotation & DRM_ROTATE_180) {
3197 x += crtc_state->pipe_src_w - 1;
3198 y += crtc_state->pipe_src_h - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303199 }
3200
Ville Syrjälä29490562016-01-20 18:02:50 +02003201 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003202
Paulo Zanoni2db33662015-09-14 15:20:03 -03003203 intel_crtc->adjusted_x = x;
3204 intel_crtc->adjusted_y = y;
3205
Sonika Jindal48404c12014-08-22 14:06:04 +05303206 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003207
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003208 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003209 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003210 intel_fb_gtt_offset(fb, rotation) +
3211 intel_crtc->dspaddr_offset);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003212 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003213 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3214 } else {
3215 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3216 I915_WRITE(DSPLINOFF(plane), linear_offset);
3217 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003218 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003219}
3220
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003221u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3222 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003223{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003224 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3225 return 64;
3226 } else {
3227 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003228
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003229 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003230 }
3231}
3232
Ville Syrjälä6687c902015-09-15 13:16:41 +03003233u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3234 unsigned int rotation)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003235{
Ville Syrjälä6687c902015-09-15 13:16:41 +03003236 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetterce7f1722015-10-14 16:51:06 +02003237 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01003238 struct i915_vma *vma;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003239
Ville Syrjälä6687c902015-09-15 13:16:41 +03003240 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003241
Chris Wilson058d88c2016-08-15 10:49:06 +01003242 vma = i915_gem_object_to_ggtt(obj, &view);
3243 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3244 view.type))
3245 return -1;
3246
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003247 return i915_ggtt_offset(vma);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003248}
3249
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003250static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3251{
3252 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003253 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003254
3255 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3256 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3257 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003258}
3259
Chandra Kondurua1b22782015-04-07 15:28:45 -07003260/*
3261 * This function detaches (aka. unbinds) unused scalers in hardware
3262 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003263static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003264{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003265 struct intel_crtc_scaler_state *scaler_state;
3266 int i;
3267
Chandra Kondurua1b22782015-04-07 15:28:45 -07003268 scaler_state = &intel_crtc->config->scaler_state;
3269
3270 /* loop through and disable scalers that aren't in use */
3271 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003272 if (!scaler_state->scalers[i].in_use)
3273 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003274 }
3275}
3276
Ville Syrjäläd2196772016-01-28 18:33:11 +02003277u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3278 unsigned int rotation)
3279{
3280 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3281 u32 stride = intel_fb_pitch(fb, plane, rotation);
3282
3283 /*
3284 * The stride is either expressed as a multiple of 64 bytes chunks for
3285 * linear buffers or in number of tiles for tiled buffers.
3286 */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003287 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjäläd2196772016-01-28 18:33:11 +02003288 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
3289
3290 stride /= intel_tile_height(dev_priv, fb->modifier[0], cpp);
3291 } else {
3292 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier[0],
3293 fb->pixel_format);
3294 }
3295
3296 return stride;
3297}
3298
Chandra Konduru6156a452015-04-27 13:48:39 -07003299u32 skl_plane_ctl_format(uint32_t pixel_format)
3300{
Chandra Konduru6156a452015-04-27 13:48:39 -07003301 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003302 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003303 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003304 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003305 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003306 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003307 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003308 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003309 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003310 /*
3311 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3312 * to be already pre-multiplied. We need to add a knob (or a different
3313 * DRM_FORMAT) for user-space to configure that.
3314 */
3315 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003316 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003317 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003318 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003319 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003320 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003321 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003322 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003323 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003324 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003325 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003326 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003327 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003328 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003329 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003330 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003331 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003332 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003333 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003334 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003335 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003336
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003337 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003338}
3339
3340u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3341{
Chandra Konduru6156a452015-04-27 13:48:39 -07003342 switch (fb_modifier) {
3343 case DRM_FORMAT_MOD_NONE:
3344 break;
3345 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003346 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003347 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003348 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003349 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003350 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003351 default:
3352 MISSING_CASE(fb_modifier);
3353 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003354
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003355 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003356}
3357
3358u32 skl_plane_ctl_rotation(unsigned int rotation)
3359{
Chandra Konduru6156a452015-04-27 13:48:39 -07003360 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003361 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003362 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303363 /*
3364 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3365 * while i915 HW rotation is clockwise, thats why this swapping.
3366 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003367 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303368 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003369 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003370 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003371 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303372 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003373 default:
3374 MISSING_CASE(rotation);
3375 }
3376
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003377 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003378}
3379
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003380static void skylake_update_primary_plane(struct drm_plane *plane,
3381 const struct intel_crtc_state *crtc_state,
3382 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003383{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003384 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003385 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003386 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3387 struct drm_framebuffer *fb = plane_state->base.fb;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003388 int pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003389 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003390 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003391 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003392 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003393 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003394 int src_x = plane_state->main.x;
3395 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003396 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3397 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3398 int dst_x = plane_state->base.dst.x1;
3399 int dst_y = plane_state->base.dst.y1;
3400 int dst_w = drm_rect_width(&plane_state->base.dst);
3401 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003402
3403 plane_ctl = PLANE_CTL_ENABLE |
3404 PLANE_CTL_PIPE_GAMMA_ENABLE |
3405 PLANE_CTL_PIPE_CSC_ENABLE;
3406
Chandra Konduru6156a452015-04-27 13:48:39 -07003407 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3408 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003409 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003410 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003411
Ville Syrjälä6687c902015-09-15 13:16:41 +03003412 /* Sizes are 0 based */
3413 src_w--;
3414 src_h--;
3415 dst_w--;
3416 dst_h--;
3417
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003418 intel_crtc->dspaddr_offset = surf_addr;
3419
Ville Syrjälä6687c902015-09-15 13:16:41 +03003420 intel_crtc->adjusted_x = src_x;
3421 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003422
Damien Lespiau70d21f02013-07-03 21:06:04 +01003423 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003424 I915_WRITE(PLANE_OFFSET(pipe, 0), (src_y << 16) | src_x);
Ville Syrjäläef78ec92015-10-13 22:48:39 +03003425 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003426 I915_WRITE(PLANE_SIZE(pipe, 0), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003427
3428 if (scaler_id >= 0) {
3429 uint32_t ps_ctrl = 0;
3430
3431 WARN_ON(!dst_w || !dst_h);
3432 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3433 crtc_state->scaler_state.scalers[scaler_id].mode;
3434 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3435 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3436 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3437 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3438 I915_WRITE(PLANE_POS(pipe, 0), 0);
3439 } else {
3440 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3441 }
3442
Ville Syrjälä6687c902015-09-15 13:16:41 +03003443 I915_WRITE(PLANE_SURF(pipe, 0),
3444 intel_fb_gtt_offset(fb, rotation) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003445
3446 POSTING_READ(PLANE_SURF(pipe, 0));
3447}
3448
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003449static void skylake_disable_primary_plane(struct drm_plane *primary,
3450 struct drm_crtc *crtc)
3451{
3452 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003453 struct drm_i915_private *dev_priv = to_i915(dev);
Lyude62e0fb82016-08-22 12:50:08 -04003454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3455 int pipe = intel_crtc->pipe;
3456
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003457 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3458 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3459 POSTING_READ(PLANE_SURF(pipe, 0));
3460}
3461
Jesse Barnes17638cd2011-06-24 12:19:23 -07003462/* Assume fb object is pinned & idle & fenced and just update base pointers */
3463static int
3464intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3465 int x, int y, enum mode_set_atomic state)
3466{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003467 /* Support for kgdboc is disabled, this needs a major rework. */
3468 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003469
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003470 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003471}
3472
Daniel Vetter5a21b662016-05-24 17:13:53 +02003473static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3474{
3475 struct intel_crtc *crtc;
3476
Chris Wilson91c8a322016-07-05 10:40:23 +01003477 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003478 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3479}
3480
Ville Syrjälä75147472014-11-24 18:28:11 +02003481static void intel_update_primary_planes(struct drm_device *dev)
3482{
Ville Syrjälä75147472014-11-24 18:28:11 +02003483 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003484
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003485 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003486 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003487 struct intel_plane_state *plane_state =
3488 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003489
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003490 if (plane_state->base.visible)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003491 plane->update_plane(&plane->base,
3492 to_intel_crtc_state(crtc->state),
3493 plane_state);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003494 }
3495}
3496
Maarten Lankhorst73974892016-08-05 23:28:27 +03003497static int
3498__intel_display_resume(struct drm_device *dev,
3499 struct drm_atomic_state *state)
3500{
3501 struct drm_crtc_state *crtc_state;
3502 struct drm_crtc *crtc;
3503 int i, ret;
3504
3505 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003506 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003507
3508 if (!state)
3509 return 0;
3510
3511 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3512 /*
3513 * Force recalculation even if we restore
3514 * current state. With fast modeset this may not result
3515 * in a modeset when the state is compatible.
3516 */
3517 crtc_state->mode_changed = true;
3518 }
3519
3520 /* ignore any reset values/BIOS leftovers in the WM registers */
3521 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3522
3523 ret = drm_atomic_commit(state);
3524
3525 WARN_ON(ret == -EDEADLK);
3526 return ret;
3527}
3528
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003529static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3530{
Ville Syrjäläae981042016-08-05 23:28:30 +03003531 return intel_has_gpu_reset(dev_priv) &&
3532 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003533}
3534
Chris Wilsonc0336662016-05-06 15:40:21 +01003535void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003536{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003537 struct drm_device *dev = &dev_priv->drm;
3538 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3539 struct drm_atomic_state *state;
3540 int ret;
3541
Maarten Lankhorst73974892016-08-05 23:28:27 +03003542 /*
3543 * Need mode_config.mutex so that we don't
3544 * trample ongoing ->detect() and whatnot.
3545 */
3546 mutex_lock(&dev->mode_config.mutex);
3547 drm_modeset_acquire_init(ctx, 0);
3548 while (1) {
3549 ret = drm_modeset_lock_all_ctx(dev, ctx);
3550 if (ret != -EDEADLK)
3551 break;
3552
3553 drm_modeset_backoff(ctx);
3554 }
3555
3556 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003557 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003558 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003559 return;
3560
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003561 /*
3562 * Disabling the crtcs gracefully seems nicer. Also the
3563 * g33 docs say we should at least disable all the planes.
3564 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003565 state = drm_atomic_helper_duplicate_state(dev, ctx);
3566 if (IS_ERR(state)) {
3567 ret = PTR_ERR(state);
3568 state = NULL;
3569 DRM_ERROR("Duplicating state failed with %i\n", ret);
3570 goto err;
3571 }
3572
3573 ret = drm_atomic_helper_disable_all(dev, ctx);
3574 if (ret) {
3575 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3576 goto err;
3577 }
3578
3579 dev_priv->modeset_restore_state = state;
3580 state->acquire_ctx = ctx;
3581 return;
3582
3583err:
Chris Wilson08536952016-10-14 13:18:18 +01003584 drm_atomic_state_put(state);
Ville Syrjälä75147472014-11-24 18:28:11 +02003585}
3586
Chris Wilsonc0336662016-05-06 15:40:21 +01003587void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003588{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003589 struct drm_device *dev = &dev_priv->drm;
3590 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3591 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3592 int ret;
3593
Daniel Vetter5a21b662016-05-24 17:13:53 +02003594 /*
3595 * Flips in the rings will be nuked by the reset,
3596 * so complete all pending flips so that user space
3597 * will get its events and not get stuck.
3598 */
3599 intel_complete_page_flips(dev_priv);
3600
Maarten Lankhorst73974892016-08-05 23:28:27 +03003601 dev_priv->modeset_restore_state = NULL;
3602
Ville Syrjälä75147472014-11-24 18:28:11 +02003603 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003604 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003605 if (!state) {
3606 /*
3607 * Flips in the rings have been nuked by the reset,
3608 * so update the base address of all primary
3609 * planes to the the last fb to make sure we're
3610 * showing the correct fb after a reset.
3611 *
3612 * FIXME: Atomic will make this obsolete since we won't schedule
3613 * CS-based flips (which might get lost in gpu resets) any more.
3614 */
3615 intel_update_primary_planes(dev);
3616 } else {
3617 ret = __intel_display_resume(dev, state);
3618 if (ret)
3619 DRM_ERROR("Restoring old state failed with %i\n", ret);
3620 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003621 } else {
3622 /*
3623 * The display has been reset as well,
3624 * so need a full re-initialization.
3625 */
3626 intel_runtime_pm_disable_interrupts(dev_priv);
3627 intel_runtime_pm_enable_interrupts(dev_priv);
3628
Imre Deak51f59202016-09-14 13:04:13 +03003629 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003630 intel_modeset_init_hw(dev);
3631
3632 spin_lock_irq(&dev_priv->irq_lock);
3633 if (dev_priv->display.hpd_irq_setup)
3634 dev_priv->display.hpd_irq_setup(dev_priv);
3635 spin_unlock_irq(&dev_priv->irq_lock);
3636
3637 ret = __intel_display_resume(dev, state);
3638 if (ret)
3639 DRM_ERROR("Restoring old state failed with %i\n", ret);
3640
3641 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003642 }
3643
Chris Wilson08536952016-10-14 13:18:18 +01003644 if (state)
3645 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003646 drm_modeset_drop_locks(ctx);
3647 drm_modeset_acquire_fini(ctx);
3648 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003649}
3650
Chris Wilson8af29b02016-09-09 14:11:47 +01003651static bool abort_flip_on_reset(struct intel_crtc *crtc)
3652{
3653 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3654
3655 if (i915_reset_in_progress(error))
3656 return true;
3657
3658 if (crtc->reset_count != i915_reset_count(error))
3659 return true;
3660
3661 return false;
3662}
3663
Chris Wilson7d5e3792014-03-04 13:15:08 +00003664static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3665{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003666 struct drm_device *dev = crtc->dev;
3667 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003668 bool pending;
3669
Chris Wilson8af29b02016-09-09 14:11:47 +01003670 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003671 return false;
3672
3673 spin_lock_irq(&dev->event_lock);
3674 pending = to_intel_crtc(crtc)->flip_work != NULL;
3675 spin_unlock_irq(&dev->event_lock);
3676
3677 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003678}
3679
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003680static void intel_update_pipe_config(struct intel_crtc *crtc,
3681 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003682{
3683 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003684 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003685 struct intel_crtc_state *pipe_config =
3686 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003687
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003688 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3689 crtc->base.mode = crtc->base.state->mode;
3690
3691 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3692 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3693 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003694
3695 /*
3696 * Update pipe size and adjust fitter if needed: the reason for this is
3697 * that in compute_mode_changes we check the native mode (not the pfit
3698 * mode) to see if we can flip rather than do a full mode set. In the
3699 * fastboot case, we'll flip, but if we don't update the pipesrc and
3700 * pfit state, we'll end up with a big fb scanned out into the wrong
3701 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003702 */
3703
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003704 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003705 ((pipe_config->pipe_src_w - 1) << 16) |
3706 (pipe_config->pipe_src_h - 1));
3707
3708 /* on skylake this is done by detaching scalers */
3709 if (INTEL_INFO(dev)->gen >= 9) {
3710 skl_detach_scalers(crtc);
3711
3712 if (pipe_config->pch_pfit.enabled)
3713 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003714 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003715 if (pipe_config->pch_pfit.enabled)
3716 ironlake_pfit_enable(crtc);
3717 else if (old_crtc_state->pch_pfit.enabled)
3718 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003719 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003720}
3721
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003722static void intel_fdi_normal_train(struct drm_crtc *crtc)
3723{
3724 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003725 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3727 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003728 i915_reg_t reg;
3729 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003730
3731 /* enable normal train */
3732 reg = FDI_TX_CTL(pipe);
3733 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003734 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003735 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3736 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003737 } else {
3738 temp &= ~FDI_LINK_TRAIN_NONE;
3739 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003740 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003741 I915_WRITE(reg, temp);
3742
3743 reg = FDI_RX_CTL(pipe);
3744 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003745 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003746 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3747 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3748 } else {
3749 temp &= ~FDI_LINK_TRAIN_NONE;
3750 temp |= FDI_LINK_TRAIN_NONE;
3751 }
3752 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3753
3754 /* wait one idle pattern time */
3755 POSTING_READ(reg);
3756 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003757
3758 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003759 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003760 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3761 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003762}
3763
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003764/* The FDI link training functions for ILK/Ibexpeak. */
3765static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3766{
3767 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003768 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3770 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003771 i915_reg_t reg;
3772 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003773
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003774 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003775 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003776
Adam Jacksone1a44742010-06-25 15:32:14 -04003777 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3778 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003779 reg = FDI_RX_IMR(pipe);
3780 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003781 temp &= ~FDI_RX_SYMBOL_LOCK;
3782 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003783 I915_WRITE(reg, temp);
3784 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003785 udelay(150);
3786
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003787 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003788 reg = FDI_TX_CTL(pipe);
3789 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003790 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003791 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003792 temp &= ~FDI_LINK_TRAIN_NONE;
3793 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003794 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003795
Chris Wilson5eddb702010-09-11 13:48:45 +01003796 reg = FDI_RX_CTL(pipe);
3797 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003798 temp &= ~FDI_LINK_TRAIN_NONE;
3799 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003800 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3801
3802 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003803 udelay(150);
3804
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003805 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003806 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3807 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3808 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003809
Chris Wilson5eddb702010-09-11 13:48:45 +01003810 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003811 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003812 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003813 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3814
3815 if ((temp & FDI_RX_BIT_LOCK)) {
3816 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003817 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003818 break;
3819 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003820 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003821 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003822 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003823
3824 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003825 reg = FDI_TX_CTL(pipe);
3826 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003827 temp &= ~FDI_LINK_TRAIN_NONE;
3828 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003829 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003830
Chris Wilson5eddb702010-09-11 13:48:45 +01003831 reg = FDI_RX_CTL(pipe);
3832 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003833 temp &= ~FDI_LINK_TRAIN_NONE;
3834 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003835 I915_WRITE(reg, temp);
3836
3837 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003838 udelay(150);
3839
Chris Wilson5eddb702010-09-11 13:48:45 +01003840 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003841 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003842 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003843 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3844
3845 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003846 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003847 DRM_DEBUG_KMS("FDI train 2 done.\n");
3848 break;
3849 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003850 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003851 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003852 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003853
3854 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003855
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003856}
3857
Akshay Joshi0206e352011-08-16 15:34:10 -04003858static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003859 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3860 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3861 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3862 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3863};
3864
3865/* The FDI link training functions for SNB/Cougarpoint. */
3866static void gen6_fdi_link_train(struct drm_crtc *crtc)
3867{
3868 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003869 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3871 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003872 i915_reg_t reg;
3873 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003874
Adam Jacksone1a44742010-06-25 15:32:14 -04003875 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3876 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003877 reg = FDI_RX_IMR(pipe);
3878 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003879 temp &= ~FDI_RX_SYMBOL_LOCK;
3880 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003881 I915_WRITE(reg, temp);
3882
3883 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003884 udelay(150);
3885
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003886 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003887 reg = FDI_TX_CTL(pipe);
3888 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003889 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003890 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003891 temp &= ~FDI_LINK_TRAIN_NONE;
3892 temp |= FDI_LINK_TRAIN_PATTERN_1;
3893 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3894 /* SNB-B */
3895 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003896 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003897
Daniel Vetterd74cf322012-10-26 10:58:13 +02003898 I915_WRITE(FDI_RX_MISC(pipe),
3899 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3900
Chris Wilson5eddb702010-09-11 13:48:45 +01003901 reg = FDI_RX_CTL(pipe);
3902 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003903 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003904 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3905 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3906 } else {
3907 temp &= ~FDI_LINK_TRAIN_NONE;
3908 temp |= FDI_LINK_TRAIN_PATTERN_1;
3909 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003910 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3911
3912 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003913 udelay(150);
3914
Akshay Joshi0206e352011-08-16 15:34:10 -04003915 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003916 reg = FDI_TX_CTL(pipe);
3917 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003918 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3919 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003920 I915_WRITE(reg, temp);
3921
3922 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003923 udelay(500);
3924
Sean Paulfa37d392012-03-02 12:53:39 -05003925 for (retry = 0; retry < 5; retry++) {
3926 reg = FDI_RX_IIR(pipe);
3927 temp = I915_READ(reg);
3928 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3929 if (temp & FDI_RX_BIT_LOCK) {
3930 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3931 DRM_DEBUG_KMS("FDI train 1 done.\n");
3932 break;
3933 }
3934 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003935 }
Sean Paulfa37d392012-03-02 12:53:39 -05003936 if (retry < 5)
3937 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003938 }
3939 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003940 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003941
3942 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003943 reg = FDI_TX_CTL(pipe);
3944 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003945 temp &= ~FDI_LINK_TRAIN_NONE;
3946 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003947 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003948 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3949 /* SNB-B */
3950 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3951 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003952 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003953
Chris Wilson5eddb702010-09-11 13:48:45 +01003954 reg = FDI_RX_CTL(pipe);
3955 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003956 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003957 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3958 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3959 } else {
3960 temp &= ~FDI_LINK_TRAIN_NONE;
3961 temp |= FDI_LINK_TRAIN_PATTERN_2;
3962 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003963 I915_WRITE(reg, temp);
3964
3965 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003966 udelay(150);
3967
Akshay Joshi0206e352011-08-16 15:34:10 -04003968 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003969 reg = FDI_TX_CTL(pipe);
3970 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003971 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3972 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003973 I915_WRITE(reg, temp);
3974
3975 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003976 udelay(500);
3977
Sean Paulfa37d392012-03-02 12:53:39 -05003978 for (retry = 0; retry < 5; retry++) {
3979 reg = FDI_RX_IIR(pipe);
3980 temp = I915_READ(reg);
3981 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3982 if (temp & FDI_RX_SYMBOL_LOCK) {
3983 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3984 DRM_DEBUG_KMS("FDI train 2 done.\n");
3985 break;
3986 }
3987 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003988 }
Sean Paulfa37d392012-03-02 12:53:39 -05003989 if (retry < 5)
3990 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003991 }
3992 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003993 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003994
3995 DRM_DEBUG_KMS("FDI train done.\n");
3996}
3997
Jesse Barnes357555c2011-04-28 15:09:55 -07003998/* Manual link training for Ivy Bridge A0 parts */
3999static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
4000{
4001 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004002 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes357555c2011-04-28 15:09:55 -07004003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4004 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004005 i915_reg_t reg;
4006 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004007
4008 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4009 for train result */
4010 reg = FDI_RX_IMR(pipe);
4011 temp = I915_READ(reg);
4012 temp &= ~FDI_RX_SYMBOL_LOCK;
4013 temp &= ~FDI_RX_BIT_LOCK;
4014 I915_WRITE(reg, temp);
4015
4016 POSTING_READ(reg);
4017 udelay(150);
4018
Daniel Vetter01a415f2012-10-27 15:58:40 +02004019 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4020 I915_READ(FDI_RX_IIR(pipe)));
4021
Jesse Barnes139ccd32013-08-19 11:04:55 -07004022 /* Try each vswing and preemphasis setting twice before moving on */
4023 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4024 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004025 reg = FDI_TX_CTL(pipe);
4026 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004027 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4028 temp &= ~FDI_TX_ENABLE;
4029 I915_WRITE(reg, temp);
4030
4031 reg = FDI_RX_CTL(pipe);
4032 temp = I915_READ(reg);
4033 temp &= ~FDI_LINK_TRAIN_AUTO;
4034 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4035 temp &= ~FDI_RX_ENABLE;
4036 I915_WRITE(reg, temp);
4037
4038 /* enable CPU FDI TX and PCH FDI RX */
4039 reg = FDI_TX_CTL(pipe);
4040 temp = I915_READ(reg);
4041 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004042 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004043 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004044 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004045 temp |= snb_b_fdi_train_param[j/2];
4046 temp |= FDI_COMPOSITE_SYNC;
4047 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4048
4049 I915_WRITE(FDI_RX_MISC(pipe),
4050 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4051
4052 reg = FDI_RX_CTL(pipe);
4053 temp = I915_READ(reg);
4054 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4055 temp |= FDI_COMPOSITE_SYNC;
4056 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4057
4058 POSTING_READ(reg);
4059 udelay(1); /* should be 0.5us */
4060
4061 for (i = 0; i < 4; i++) {
4062 reg = FDI_RX_IIR(pipe);
4063 temp = I915_READ(reg);
4064 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4065
4066 if (temp & FDI_RX_BIT_LOCK ||
4067 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4068 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4069 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4070 i);
4071 break;
4072 }
4073 udelay(1); /* should be 0.5us */
4074 }
4075 if (i == 4) {
4076 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4077 continue;
4078 }
4079
4080 /* Train 2 */
4081 reg = FDI_TX_CTL(pipe);
4082 temp = I915_READ(reg);
4083 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4084 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4085 I915_WRITE(reg, temp);
4086
4087 reg = FDI_RX_CTL(pipe);
4088 temp = I915_READ(reg);
4089 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4090 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004091 I915_WRITE(reg, temp);
4092
4093 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004094 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004095
Jesse Barnes139ccd32013-08-19 11:04:55 -07004096 for (i = 0; i < 4; i++) {
4097 reg = FDI_RX_IIR(pipe);
4098 temp = I915_READ(reg);
4099 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004100
Jesse Barnes139ccd32013-08-19 11:04:55 -07004101 if (temp & FDI_RX_SYMBOL_LOCK ||
4102 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4103 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4104 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4105 i);
4106 goto train_done;
4107 }
4108 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004109 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004110 if (i == 4)
4111 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004112 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004113
Jesse Barnes139ccd32013-08-19 11:04:55 -07004114train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004115 DRM_DEBUG_KMS("FDI train done.\n");
4116}
4117
Daniel Vetter88cefb62012-08-12 19:27:14 +02004118static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004119{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004120 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004121 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004122 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004123 i915_reg_t reg;
4124 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004125
Jesse Barnes0e23b992010-09-10 11:10:00 -07004126 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004127 reg = FDI_RX_CTL(pipe);
4128 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004129 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004130 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004131 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004132 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4133
4134 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004135 udelay(200);
4136
4137 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004138 temp = I915_READ(reg);
4139 I915_WRITE(reg, temp | FDI_PCDCLK);
4140
4141 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004142 udelay(200);
4143
Paulo Zanoni20749732012-11-23 15:30:38 -02004144 /* Enable CPU FDI TX PLL, always on for Ironlake */
4145 reg = FDI_TX_CTL(pipe);
4146 temp = I915_READ(reg);
4147 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4148 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004149
Paulo Zanoni20749732012-11-23 15:30:38 -02004150 POSTING_READ(reg);
4151 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004152 }
4153}
4154
Daniel Vetter88cefb62012-08-12 19:27:14 +02004155static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4156{
4157 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004158 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004159 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004160 i915_reg_t reg;
4161 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004162
4163 /* Switch from PCDclk to Rawclk */
4164 reg = FDI_RX_CTL(pipe);
4165 temp = I915_READ(reg);
4166 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4167
4168 /* Disable CPU FDI TX PLL */
4169 reg = FDI_TX_CTL(pipe);
4170 temp = I915_READ(reg);
4171 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4172
4173 POSTING_READ(reg);
4174 udelay(100);
4175
4176 reg = FDI_RX_CTL(pipe);
4177 temp = I915_READ(reg);
4178 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4179
4180 /* Wait for the clocks to turn off. */
4181 POSTING_READ(reg);
4182 udelay(100);
4183}
4184
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004185static void ironlake_fdi_disable(struct drm_crtc *crtc)
4186{
4187 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004188 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4190 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004191 i915_reg_t reg;
4192 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004193
4194 /* disable CPU FDI tx and PCH FDI rx */
4195 reg = FDI_TX_CTL(pipe);
4196 temp = I915_READ(reg);
4197 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4198 POSTING_READ(reg);
4199
4200 reg = FDI_RX_CTL(pipe);
4201 temp = I915_READ(reg);
4202 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004203 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004204 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4205
4206 POSTING_READ(reg);
4207 udelay(100);
4208
4209 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004210 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004211 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004212
4213 /* still set train pattern 1 */
4214 reg = FDI_TX_CTL(pipe);
4215 temp = I915_READ(reg);
4216 temp &= ~FDI_LINK_TRAIN_NONE;
4217 temp |= FDI_LINK_TRAIN_PATTERN_1;
4218 I915_WRITE(reg, temp);
4219
4220 reg = FDI_RX_CTL(pipe);
4221 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004222 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004223 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4224 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4225 } else {
4226 temp &= ~FDI_LINK_TRAIN_NONE;
4227 temp |= FDI_LINK_TRAIN_PATTERN_1;
4228 }
4229 /* BPC in FDI rx is consistent with that in PIPECONF */
4230 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004231 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004232 I915_WRITE(reg, temp);
4233
4234 POSTING_READ(reg);
4235 udelay(100);
4236}
4237
Chris Wilson5dce5b932014-01-20 10:17:36 +00004238bool intel_has_pending_fb_unpin(struct drm_device *dev)
4239{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004240 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004241 struct intel_crtc *crtc;
4242
4243 /* Note that we don't need to be called with mode_config.lock here
4244 * as our list of CRTC objects is static for the lifetime of the
4245 * device and so cannot disappear as we iterate. Similarly, we can
4246 * happily treat the predicates as racy, atomic checks as userspace
4247 * cannot claim and pin a new fb without at least acquring the
4248 * struct_mutex and so serialising with us.
4249 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004250 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004251 if (atomic_read(&crtc->unpin_work_count) == 0)
4252 continue;
4253
Daniel Vetter5a21b662016-05-24 17:13:53 +02004254 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004255 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004256
4257 return true;
4258 }
4259
4260 return false;
4261}
4262
Daniel Vetter5a21b662016-05-24 17:13:53 +02004263static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004264{
4265 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004266 struct intel_flip_work *work = intel_crtc->flip_work;
4267
4268 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004269
4270 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004271 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004272
4273 drm_crtc_vblank_put(&intel_crtc->base);
4274
Daniel Vetter5a21b662016-05-24 17:13:53 +02004275 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02004276 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004277
4278 trace_i915_flip_complete(intel_crtc->plane,
4279 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004280}
4281
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004282static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004283{
Chris Wilson0f911282012-04-17 10:05:38 +01004284 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004285 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004286 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004287
Daniel Vetter2c10d572012-12-20 21:24:07 +01004288 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004289
4290 ret = wait_event_interruptible_timeout(
4291 dev_priv->pending_flip_queue,
4292 !intel_crtc_has_pending_flip(crtc),
4293 60*HZ);
4294
4295 if (ret < 0)
4296 return ret;
4297
Daniel Vetter5a21b662016-05-24 17:13:53 +02004298 if (ret == 0) {
4299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4300 struct intel_flip_work *work;
4301
4302 spin_lock_irq(&dev->event_lock);
4303 work = intel_crtc->flip_work;
4304 if (work && !is_mmio_work(work)) {
4305 WARN_ONCE(1, "Removing stuck page flip\n");
4306 page_flip_completed(intel_crtc);
4307 }
4308 spin_unlock_irq(&dev->event_lock);
4309 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004310
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004311 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004312}
4313
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004314void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004315{
4316 u32 temp;
4317
4318 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4319
4320 mutex_lock(&dev_priv->sb_lock);
4321
4322 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4323 temp |= SBI_SSCCTL_DISABLE;
4324 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4325
4326 mutex_unlock(&dev_priv->sb_lock);
4327}
4328
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004329/* Program iCLKIP clock to the desired frequency */
4330static void lpt_program_iclkip(struct drm_crtc *crtc)
4331{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004332 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004333 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004334 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4335 u32 temp;
4336
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004337 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004338
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004339 /* The iCLK virtual clock root frequency is in MHz,
4340 * but the adjusted_mode->crtc_clock in in KHz. To get the
4341 * divisors, it is necessary to divide one by another, so we
4342 * convert the virtual clock precision to KHz here for higher
4343 * precision.
4344 */
4345 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004346 u32 iclk_virtual_root_freq = 172800 * 1000;
4347 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004348 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004349
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004350 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4351 clock << auxdiv);
4352 divsel = (desired_divisor / iclk_pi_range) - 2;
4353 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004354
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004355 /*
4356 * Near 20MHz is a corner case which is
4357 * out of range for the 7-bit divisor
4358 */
4359 if (divsel <= 0x7f)
4360 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004361 }
4362
4363 /* This should not happen with any sane values */
4364 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4365 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4366 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4367 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4368
4369 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004370 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004371 auxdiv,
4372 divsel,
4373 phasedir,
4374 phaseinc);
4375
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004376 mutex_lock(&dev_priv->sb_lock);
4377
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004378 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004379 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004380 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4381 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4382 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4383 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4384 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4385 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004386 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004387
4388 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004389 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004390 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4391 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004392 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004393
4394 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004395 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004396 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004397 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004398
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004399 mutex_unlock(&dev_priv->sb_lock);
4400
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004401 /* Wait for initialization time */
4402 udelay(24);
4403
4404 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4405}
4406
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004407int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4408{
4409 u32 divsel, phaseinc, auxdiv;
4410 u32 iclk_virtual_root_freq = 172800 * 1000;
4411 u32 iclk_pi_range = 64;
4412 u32 desired_divisor;
4413 u32 temp;
4414
4415 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4416 return 0;
4417
4418 mutex_lock(&dev_priv->sb_lock);
4419
4420 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4421 if (temp & SBI_SSCCTL_DISABLE) {
4422 mutex_unlock(&dev_priv->sb_lock);
4423 return 0;
4424 }
4425
4426 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4427 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4428 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4429 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4430 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4431
4432 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4433 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4434 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4435
4436 mutex_unlock(&dev_priv->sb_lock);
4437
4438 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4439
4440 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4441 desired_divisor << auxdiv);
4442}
4443
Daniel Vetter275f01b22013-05-03 11:49:47 +02004444static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4445 enum pipe pch_transcoder)
4446{
4447 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004448 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004449 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004450
4451 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4452 I915_READ(HTOTAL(cpu_transcoder)));
4453 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4454 I915_READ(HBLANK(cpu_transcoder)));
4455 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4456 I915_READ(HSYNC(cpu_transcoder)));
4457
4458 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4459 I915_READ(VTOTAL(cpu_transcoder)));
4460 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4461 I915_READ(VBLANK(cpu_transcoder)));
4462 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4463 I915_READ(VSYNC(cpu_transcoder)));
4464 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4465 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4466}
4467
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004468static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004469{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004470 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004471 uint32_t temp;
4472
4473 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004474 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004475 return;
4476
4477 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4478 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4479
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004480 temp &= ~FDI_BC_BIFURCATION_SELECT;
4481 if (enable)
4482 temp |= FDI_BC_BIFURCATION_SELECT;
4483
4484 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004485 I915_WRITE(SOUTH_CHICKEN1, temp);
4486 POSTING_READ(SOUTH_CHICKEN1);
4487}
4488
4489static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4490{
4491 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004492
4493 switch (intel_crtc->pipe) {
4494 case PIPE_A:
4495 break;
4496 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004497 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004498 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004499 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004500 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004501
4502 break;
4503 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004504 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004505
4506 break;
4507 default:
4508 BUG();
4509 }
4510}
4511
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004512/* Return which DP Port should be selected for Transcoder DP control */
4513static enum port
4514intel_trans_dp_port_sel(struct drm_crtc *crtc)
4515{
4516 struct drm_device *dev = crtc->dev;
4517 struct intel_encoder *encoder;
4518
4519 for_each_encoder_on_crtc(dev, crtc, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004520 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004521 encoder->type == INTEL_OUTPUT_EDP)
4522 return enc_to_dig_port(&encoder->base)->port;
4523 }
4524
4525 return -1;
4526}
4527
Jesse Barnesf67a5592011-01-05 10:31:48 -08004528/*
4529 * Enable PCH resources required for PCH ports:
4530 * - PCH PLLs
4531 * - FDI training & RX/TX
4532 * - update transcoder timings
4533 * - DP transcoding bits
4534 * - transcoder
4535 */
4536static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004537{
4538 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004539 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4541 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004542 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004543
Daniel Vetterab9412b2013-05-03 11:49:46 +02004544 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004545
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004546 if (IS_IVYBRIDGE(dev_priv))
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004547 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4548
Daniel Vettercd986ab2012-10-26 10:58:12 +02004549 /* Write the TU size bits before fdi link training, so that error
4550 * detection works. */
4551 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4552 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4553
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004554 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004555 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004556
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004557 /* We need to program the right clock selection before writing the pixel
4558 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004559 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004560 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004561
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004562 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004563 temp |= TRANS_DPLL_ENABLE(pipe);
4564 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004565 if (intel_crtc->config->shared_dpll ==
4566 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004567 temp |= sel;
4568 else
4569 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004570 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004571 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004572
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004573 /* XXX: pch pll's can be enabled any time before we enable the PCH
4574 * transcoder, and we actually should do this to not upset any PCH
4575 * transcoder that already use the clock when we share it.
4576 *
4577 * Note that enable_shared_dpll tries to do the right thing, but
4578 * get_shared_dpll unconditionally resets the pll - we need that to have
4579 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004580 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004581
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004582 /* set transcoder timing, panel must allow it */
4583 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004584 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004585
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004586 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004587
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004588 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004589 if (HAS_PCH_CPT(dev_priv) &&
4590 intel_crtc_has_dp_encoder(intel_crtc->config)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004591 const struct drm_display_mode *adjusted_mode =
4592 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004593 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004594 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004595 temp = I915_READ(reg);
4596 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004597 TRANS_DP_SYNC_MASK |
4598 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004599 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004600 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004601
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004602 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004603 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004604 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004605 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004606
4607 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004608 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004609 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004610 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004611 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004612 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004613 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004614 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004615 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004616 break;
4617 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004618 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004619 }
4620
Chris Wilson5eddb702010-09-11 13:48:45 +01004621 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004622 }
4623
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004624 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004625}
4626
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004627static void lpt_pch_enable(struct drm_crtc *crtc)
4628{
4629 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004630 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004632 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004633
Daniel Vetterab9412b2013-05-03 11:49:46 +02004634 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004635
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004636 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004637
Paulo Zanoni0540e482012-10-31 18:12:40 -02004638 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004639 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004640
Paulo Zanoni937bb612012-10-31 18:12:47 -02004641 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004642}
4643
Daniel Vettera1520312013-05-03 11:49:50 +02004644static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004645{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004646 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004647 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004648 u32 temp;
4649
4650 temp = I915_READ(dslreg);
4651 udelay(500);
4652 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004653 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004654 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004655 }
4656}
4657
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004658static int
4659skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4660 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4661 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004662{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004663 struct intel_crtc_scaler_state *scaler_state =
4664 &crtc_state->scaler_state;
4665 struct intel_crtc *intel_crtc =
4666 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004667 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004668
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004669 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004670 (src_h != dst_w || src_w != dst_h):
4671 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004672
4673 /*
4674 * if plane is being disabled or scaler is no more required or force detach
4675 * - free scaler binded to this plane/crtc
4676 * - in order to do this, update crtc->scaler_usage
4677 *
4678 * Here scaler state in crtc_state is set free so that
4679 * scaler can be assigned to other user. Actual register
4680 * update to free the scaler is done in plane/panel-fit programming.
4681 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4682 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004683 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004684 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004685 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004686 scaler_state->scalers[*scaler_id].in_use = 0;
4687
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004688 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4689 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4690 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004691 scaler_state->scaler_users);
4692 *scaler_id = -1;
4693 }
4694 return 0;
4695 }
4696
4697 /* range checks */
4698 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4699 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4700
4701 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4702 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004703 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004704 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004705 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004706 return -EINVAL;
4707 }
4708
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004709 /* mark this plane as a scaler user in crtc_state */
4710 scaler_state->scaler_users |= (1 << scaler_user);
4711 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4712 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4713 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4714 scaler_state->scaler_users);
4715
4716 return 0;
4717}
4718
4719/**
4720 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4721 *
4722 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004723 *
4724 * Return
4725 * 0 - scaler_usage updated successfully
4726 * error - requested scaling cannot be supported or other error condition
4727 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004728int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004729{
4730 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004731 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004732
Ville Syrjälä78108b72016-05-27 20:59:19 +03004733 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4734 intel_crtc->base.base.id, intel_crtc->base.name,
4735 intel_crtc->pipe, SKL_CRTC_INDEX);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004736
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004737 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004738 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004739 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004740 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004741}
4742
4743/**
4744 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4745 *
4746 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004747 * @plane_state: atomic plane state to update
4748 *
4749 * Return
4750 * 0 - scaler_usage updated successfully
4751 * error - requested scaling cannot be supported or other error condition
4752 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004753static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4754 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004755{
4756
4757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004758 struct intel_plane *intel_plane =
4759 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004760 struct drm_framebuffer *fb = plane_state->base.fb;
4761 int ret;
4762
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004763 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004764
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004765 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4766 intel_plane->base.base.id, intel_plane->base.name,
4767 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004768
4769 ret = skl_update_scaler(crtc_state, force_detach,
4770 drm_plane_index(&intel_plane->base),
4771 &plane_state->scaler_id,
4772 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004773 drm_rect_width(&plane_state->base.src) >> 16,
4774 drm_rect_height(&plane_state->base.src) >> 16,
4775 drm_rect_width(&plane_state->base.dst),
4776 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004777
4778 if (ret || plane_state->scaler_id < 0)
4779 return ret;
4780
Chandra Kondurua1b22782015-04-07 15:28:45 -07004781 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004782 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004783 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4784 intel_plane->base.base.id,
4785 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004786 return -EINVAL;
4787 }
4788
4789 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004790 switch (fb->pixel_format) {
4791 case DRM_FORMAT_RGB565:
4792 case DRM_FORMAT_XBGR8888:
4793 case DRM_FORMAT_XRGB8888:
4794 case DRM_FORMAT_ABGR8888:
4795 case DRM_FORMAT_ARGB8888:
4796 case DRM_FORMAT_XRGB2101010:
4797 case DRM_FORMAT_XBGR2101010:
4798 case DRM_FORMAT_YUYV:
4799 case DRM_FORMAT_YVYU:
4800 case DRM_FORMAT_UYVY:
4801 case DRM_FORMAT_VYUY:
4802 break;
4803 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004804 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4805 intel_plane->base.base.id, intel_plane->base.name,
4806 fb->base.id, fb->pixel_format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004807 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004808 }
4809
Chandra Kondurua1b22782015-04-07 15:28:45 -07004810 return 0;
4811}
4812
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004813static void skylake_scaler_disable(struct intel_crtc *crtc)
4814{
4815 int i;
4816
4817 for (i = 0; i < crtc->num_scalers; i++)
4818 skl_detach_scaler(crtc, i);
4819}
4820
4821static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004822{
4823 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004824 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004825 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004826 struct intel_crtc_scaler_state *scaler_state =
4827 &crtc->config->scaler_state;
4828
4829 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4830
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004831 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004832 int id;
4833
4834 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4835 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4836 return;
4837 }
4838
4839 id = scaler_state->scaler_id;
4840 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4841 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4842 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4843 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4844
4845 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004846 }
4847}
4848
Jesse Barnesb074cec2013-04-25 12:55:02 -07004849static void ironlake_pfit_enable(struct intel_crtc *crtc)
4850{
4851 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004852 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004853 int pipe = crtc->pipe;
4854
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004855 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004856 /* Force use of hard-coded filter coefficients
4857 * as some pre-programmed values are broken,
4858 * e.g. x201.
4859 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004860 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004861 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4862 PF_PIPE_SEL_IVB(pipe));
4863 else
4864 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004865 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4866 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004867 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004868}
4869
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004870void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004871{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004872 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004873 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004874
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004875 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004876 return;
4877
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004878 /*
4879 * We can only enable IPS after we enable a plane and wait for a vblank
4880 * This function is called from post_plane_update, which is run after
4881 * a vblank wait.
4882 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004883
Paulo Zanonid77e4532013-09-24 13:52:55 -03004884 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004885 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004886 mutex_lock(&dev_priv->rps.hw_lock);
4887 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4888 mutex_unlock(&dev_priv->rps.hw_lock);
4889 /* Quoting Art Runyan: "its not safe to expect any particular
4890 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004891 * mailbox." Moreover, the mailbox may return a bogus state,
4892 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004893 */
4894 } else {
4895 I915_WRITE(IPS_CTL, IPS_ENABLE);
4896 /* The bit only becomes 1 in the next vblank, so this wait here
4897 * is essentially intel_wait_for_vblank. If we don't have this
4898 * and don't wait for vblanks until the end of crtc_enable, then
4899 * the HW state readout code will complain that the expected
4900 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004901 if (intel_wait_for_register(dev_priv,
4902 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4903 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004904 DRM_ERROR("Timed out waiting for IPS enable\n");
4905 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004906}
4907
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004908void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004909{
4910 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004911 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004912
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004913 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004914 return;
4915
4916 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004917 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004918 mutex_lock(&dev_priv->rps.hw_lock);
4919 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4920 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004921 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004922 if (intel_wait_for_register(dev_priv,
4923 IPS_CTL, IPS_ENABLE, 0,
4924 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004925 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004926 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004927 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004928 POSTING_READ(IPS_CTL);
4929 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004930
4931 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004932 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004933}
4934
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004935static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004936{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004937 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004938 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004939 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004940
4941 mutex_lock(&dev->struct_mutex);
4942 dev_priv->mm.interruptible = false;
4943 (void) intel_overlay_switch_off(intel_crtc->overlay);
4944 dev_priv->mm.interruptible = true;
4945 mutex_unlock(&dev->struct_mutex);
4946 }
4947
4948 /* Let userspace switch the overlay on again. In most cases userspace
4949 * has to recompute where to put it anyway.
4950 */
4951}
4952
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004953/**
4954 * intel_post_enable_primary - Perform operations after enabling primary plane
4955 * @crtc: the CRTC whose primary plane was just enabled
4956 *
4957 * Performs potentially sleeping operations that must be done after the primary
4958 * plane is enabled, such as updating FBC and IPS. Note that this may be
4959 * called due to an explicit primary plane update, or due to an implicit
4960 * re-enable that is caused when a sprite plane is updated to no longer
4961 * completely hide the primary plane.
4962 */
4963static void
4964intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004965{
4966 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004967 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4969 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004970
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004971 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004972 * FIXME IPS should be fine as long as one plane is
4973 * enabled, but in practice it seems to have problems
4974 * when going from primary only to sprite only and vice
4975 * versa.
4976 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004977 hsw_enable_ips(intel_crtc);
4978
Daniel Vetterf99d7062014-06-19 16:01:59 +02004979 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004980 * Gen2 reports pipe underruns whenever all planes are disabled.
4981 * So don't enable underrun reporting before at least some planes
4982 * are enabled.
4983 * FIXME: Need to fix the logic to work when we turn off all planes
4984 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004985 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004986 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004987 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4988
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004989 /* Underruns don't always raise interrupts, so check manually. */
4990 intel_check_cpu_fifo_underruns(dev_priv);
4991 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004992}
4993
Ville Syrjälä2622a082016-03-09 19:07:26 +02004994/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004995static void
4996intel_pre_disable_primary(struct drm_crtc *crtc)
4997{
4998 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004999 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5001 int pipe = intel_crtc->pipe;
5002
5003 /*
5004 * Gen2 reports pipe underruns whenever all planes are disabled.
5005 * So diasble underrun reporting before all the planes get disabled.
5006 * FIXME: Need to fix the logic to work when we turn off all planes
5007 * but leave the pipe running.
5008 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005009 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005010 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5011
5012 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02005013 * FIXME IPS should be fine as long as one plane is
5014 * enabled, but in practice it seems to have problems
5015 * when going from primary only to sprite only and vice
5016 * versa.
5017 */
5018 hsw_disable_ips(intel_crtc);
5019}
5020
5021/* FIXME get rid of this and use pre_plane_update */
5022static void
5023intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5024{
5025 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005026 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5028 int pipe = intel_crtc->pipe;
5029
5030 intel_pre_disable_primary(crtc);
5031
5032 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005033 * Vblank time updates from the shadow to live plane control register
5034 * are blocked if the memory self-refresh mode is active at that
5035 * moment. So to make sure the plane gets truly disabled, disable
5036 * first the self-refresh mode. The self-refresh enable bit in turn
5037 * will be checked/applied by the HW only at the next frame start
5038 * event which is after the vblank start event, so we need to have a
5039 * wait-for-vblank between disabling the plane and the pipe.
5040 */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005041 if (HAS_GMCH_DISPLAY(dev_priv)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005042 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03005043 dev_priv->wm.vlv.cxsr = false;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005044 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03005045 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005046}
5047
Daniel Vetter5a21b662016-05-24 17:13:53 +02005048static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5049{
5050 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5051 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5052 struct intel_crtc_state *pipe_config =
5053 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005054 struct drm_plane *primary = crtc->base.primary;
5055 struct drm_plane_state *old_pri_state =
5056 drm_atomic_get_existing_plane_state(old_state, primary);
5057
Chris Wilson5748b6a2016-08-04 16:32:38 +01005058 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005059
5060 crtc->wm.cxsr_allowed = true;
5061
5062 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005063 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005064
5065 if (old_pri_state) {
5066 struct intel_plane_state *primary_state =
5067 to_intel_plane_state(primary->state);
5068 struct intel_plane_state *old_primary_state =
5069 to_intel_plane_state(old_pri_state);
5070
5071 intel_fbc_post_update(crtc);
5072
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005073 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005074 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005075 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005076 intel_post_enable_primary(&crtc->base);
5077 }
5078}
5079
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005080static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005081{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005082 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005083 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005084 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01005085 struct intel_crtc_state *pipe_config =
5086 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005087 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5088 struct drm_plane *primary = crtc->base.primary;
5089 struct drm_plane_state *old_pri_state =
5090 drm_atomic_get_existing_plane_state(old_state, primary);
5091 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005092 struct intel_atomic_state *old_intel_state =
5093 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005094
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005095 if (old_pri_state) {
5096 struct intel_plane_state *primary_state =
5097 to_intel_plane_state(primary->state);
5098 struct intel_plane_state *old_primary_state =
5099 to_intel_plane_state(old_pri_state);
5100
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005101 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005102
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005103 if (old_primary_state->base.visible &&
5104 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005105 intel_pre_disable_primary(&crtc->base);
5106 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005107
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005108 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03005109 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005110
Ville Syrjälä2622a082016-03-09 19:07:26 +02005111 /*
5112 * Vblank time updates from the shadow to live plane control register
5113 * are blocked if the memory self-refresh mode is active at that
5114 * moment. So to make sure the plane gets truly disabled, disable
5115 * first the self-refresh mode. The self-refresh enable bit in turn
5116 * will be checked/applied by the HW only at the next frame start
5117 * event which is after the vblank start event, so we need to have a
5118 * wait-for-vblank between disabling the plane and the pipe.
5119 */
5120 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005121 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005122 dev_priv->wm.vlv.cxsr = false;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005123 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005124 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005125 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005126
Matt Ropered4a6a72016-02-23 17:20:13 -08005127 /*
5128 * IVB workaround: must disable low power watermarks for at least
5129 * one frame before enabling scaling. LP watermarks can be re-enabled
5130 * when scaling is disabled.
5131 *
5132 * WaCxSRDisabledForSpriteScaling:ivb
5133 */
5134 if (pipe_config->disable_lp_wm) {
5135 ilk_disable_lp_wm(dev);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005136 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005137 }
5138
5139 /*
5140 * If we're doing a modeset, we're done. No need to do any pre-vblank
5141 * watermark programming here.
5142 */
5143 if (needs_modeset(&pipe_config->base))
5144 return;
5145
5146 /*
5147 * For platforms that support atomic watermarks, program the
5148 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5149 * will be the intermediate values that are safe for both pre- and
5150 * post- vblank; when vblank happens, the 'active' values will be set
5151 * to the final 'target' values and we'll do this again to get the
5152 * optimal watermarks. For gen9+ platforms, the values we program here
5153 * will be the final target values which will get automatically latched
5154 * at vblank time; no further programming will be necessary.
5155 *
5156 * If a platform hasn't been transitioned to atomic watermarks yet,
5157 * we'll continue to update watermarks the old way, if flags tell
5158 * us to.
5159 */
5160 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005161 dev_priv->display.initial_watermarks(old_intel_state,
5162 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005163 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005164 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005165}
5166
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005167static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005168{
5169 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005171 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005172 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005173
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005174 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005175
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005176 drm_for_each_plane_mask(p, dev, plane_mask)
5177 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005178
Daniel Vetterf99d7062014-06-19 16:01:59 +02005179 /*
5180 * FIXME: Once we grow proper nuclear flip support out of this we need
5181 * to compute the mask of flip planes precisely. For the time being
5182 * consider this a flip to a NULL plane.
5183 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005184 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005185}
5186
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005187static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005188 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005189 struct drm_atomic_state *old_state)
5190{
5191 struct drm_connector_state *old_conn_state;
5192 struct drm_connector *conn;
5193 int i;
5194
5195 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5196 struct drm_connector_state *conn_state = conn->state;
5197 struct intel_encoder *encoder =
5198 to_intel_encoder(conn_state->best_encoder);
5199
5200 if (conn_state->crtc != crtc)
5201 continue;
5202
5203 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005204 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005205 }
5206}
5207
5208static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005209 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005210 struct drm_atomic_state *old_state)
5211{
5212 struct drm_connector_state *old_conn_state;
5213 struct drm_connector *conn;
5214 int i;
5215
5216 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5217 struct drm_connector_state *conn_state = conn->state;
5218 struct intel_encoder *encoder =
5219 to_intel_encoder(conn_state->best_encoder);
5220
5221 if (conn_state->crtc != crtc)
5222 continue;
5223
5224 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005225 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005226 }
5227}
5228
5229static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005230 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005231 struct drm_atomic_state *old_state)
5232{
5233 struct drm_connector_state *old_conn_state;
5234 struct drm_connector *conn;
5235 int i;
5236
5237 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5238 struct drm_connector_state *conn_state = conn->state;
5239 struct intel_encoder *encoder =
5240 to_intel_encoder(conn_state->best_encoder);
5241
5242 if (conn_state->crtc != crtc)
5243 continue;
5244
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005245 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005246 intel_opregion_notify_encoder(encoder, true);
5247 }
5248}
5249
5250static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005251 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005252 struct drm_atomic_state *old_state)
5253{
5254 struct drm_connector_state *old_conn_state;
5255 struct drm_connector *conn;
5256 int i;
5257
5258 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5259 struct intel_encoder *encoder =
5260 to_intel_encoder(old_conn_state->best_encoder);
5261
5262 if (old_conn_state->crtc != crtc)
5263 continue;
5264
5265 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005266 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005267 }
5268}
5269
5270static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005271 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005272 struct drm_atomic_state *old_state)
5273{
5274 struct drm_connector_state *old_conn_state;
5275 struct drm_connector *conn;
5276 int i;
5277
5278 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5279 struct intel_encoder *encoder =
5280 to_intel_encoder(old_conn_state->best_encoder);
5281
5282 if (old_conn_state->crtc != crtc)
5283 continue;
5284
5285 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005286 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005287 }
5288}
5289
5290static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005291 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005292 struct drm_atomic_state *old_state)
5293{
5294 struct drm_connector_state *old_conn_state;
5295 struct drm_connector *conn;
5296 int i;
5297
5298 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5299 struct intel_encoder *encoder =
5300 to_intel_encoder(old_conn_state->best_encoder);
5301
5302 if (old_conn_state->crtc != crtc)
5303 continue;
5304
5305 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005306 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005307 }
5308}
5309
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005310static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5311 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005312{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005313 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005314 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005315 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5317 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005318 struct intel_atomic_state *old_intel_state =
5319 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005320
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005321 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005322 return;
5323
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005324 /*
5325 * Sometimes spurious CPU pipe underruns happen during FDI
5326 * training, at least with VGA+HDMI cloning. Suppress them.
5327 *
5328 * On ILK we get an occasional spurious CPU pipe underruns
5329 * between eDP port A enable and vdd enable. Also PCH port
5330 * enable seems to result in the occasional CPU pipe underrun.
5331 *
5332 * Spurious PCH underruns also occur during PCH enabling.
5333 */
5334 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5335 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005336 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005337 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5338
5339 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005340 intel_prepare_shared_dpll(intel_crtc);
5341
Ville Syrjälä37a56502016-06-22 21:57:04 +03005342 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305343 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005344
5345 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005346 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005347
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005348 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005349 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005350 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005351 }
5352
5353 ironlake_set_pipeconf(crtc);
5354
Jesse Barnesf67a5592011-01-05 10:31:48 -08005355 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005356
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005357 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005358
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005359 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005360 /* Note: FDI PLL enabling _must_ be done before we enable the
5361 * cpu pipes, hence this is separate from all the other fdi/pch
5362 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005363 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005364 } else {
5365 assert_fdi_tx_disabled(dev_priv, pipe);
5366 assert_fdi_rx_disabled(dev_priv, pipe);
5367 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005368
Jesse Barnesb074cec2013-04-25 12:55:02 -07005369 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005370
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005371 /*
5372 * On ILK+ LUT must be loaded before the pipe is running but with
5373 * clocks enabled
5374 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005375 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005376
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005377 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005378 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005379 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005380
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005381 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005382 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005383
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005384 assert_vblank_disabled(crtc);
5385 drm_crtc_vblank_on(crtc);
5386
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005387 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005388
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005389 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005390 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005391
5392 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5393 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005394 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005395 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005396 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005397}
5398
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005399/* IPS only exists on ULT machines and is tied to pipe A. */
5400static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5401{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005402 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005403}
5404
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005405static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5406 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005407{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005408 struct drm_crtc *crtc = pipe_config->base.crtc;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005409 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005410 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005412 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005413 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005414 struct intel_atomic_state *old_intel_state =
5415 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005416
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005417 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005418 return;
5419
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005420 if (intel_crtc->config->has_pch_encoder)
5421 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5422 false);
5423
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005424 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005425
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005426 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005427 intel_enable_shared_dpll(intel_crtc);
5428
Ville Syrjälä37a56502016-06-22 21:57:04 +03005429 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305430 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005431
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005432 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005433 intel_set_pipe_timings(intel_crtc);
5434
Jani Nikulabc58be62016-03-18 17:05:39 +02005435 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005436
Jani Nikula4d1de972016-03-18 17:05:42 +02005437 if (cpu_transcoder != TRANSCODER_EDP &&
5438 !transcoder_is_dsi(cpu_transcoder)) {
5439 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005440 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005441 }
5442
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005443 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005444 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005445 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005446 }
5447
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005448 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005449 haswell_set_pipeconf(crtc);
5450
Jani Nikula391bf042016-03-18 17:05:40 +02005451 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005452
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005453 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005454
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005455 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005456
Daniel Vetter6b698512015-11-28 11:05:39 +01005457 if (intel_crtc->config->has_pch_encoder)
5458 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5459 else
5460 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5461
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005462 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005463
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005464 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005465 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005466
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005467 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305468 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005469
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005470 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005471 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005472 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005473 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005474
5475 /*
5476 * On ILK+ LUT must be loaded before the pipe is running but with
5477 * clocks enabled
5478 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005479 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005480
Paulo Zanoni1f544382012-10-24 11:32:00 -02005481 intel_ddi_set_pipe_settings(crtc);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005482 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305483 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005484
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005485 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005486 dev_priv->display.initial_watermarks(old_intel_state,
5487 pipe_config);
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005488 else
Ville Syrjälä432081b2016-10-31 22:37:03 +02005489 intel_update_watermarks(intel_crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02005490
5491 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005492 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005493 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005494
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005495 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005496 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005497
Ville Syrjälä00370712016-11-14 19:44:06 +02005498 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Dave Airlie0e32b392014-05-02 14:02:48 +10005499 intel_ddi_set_vc_payload_alloc(crtc, true);
5500
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005501 assert_vblank_disabled(crtc);
5502 drm_crtc_vblank_on(crtc);
5503
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005504 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005505
Daniel Vetter6b698512015-11-28 11:05:39 +01005506 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005507 intel_wait_for_vblank(dev_priv, pipe);
5508 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005509 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005510 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5511 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005512 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005513
Paulo Zanonie4916942013-09-20 16:21:19 -03005514 /* If we change the relative order between pipe/planes enabling, we need
5515 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005516 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005517 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005518 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5519 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005520 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005521}
5522
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005523static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005524{
5525 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005526 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005527 int pipe = crtc->pipe;
5528
5529 /* To avoid upsetting the power well on haswell only disable the pfit if
5530 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005531 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005532 I915_WRITE(PF_CTL(pipe), 0);
5533 I915_WRITE(PF_WIN_POS(pipe), 0);
5534 I915_WRITE(PF_WIN_SZ(pipe), 0);
5535 }
5536}
5537
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005538static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5539 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005540{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005541 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005542 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005543 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5545 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005546
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005547 /*
5548 * Sometimes spurious CPU pipe underruns happen when the
5549 * pipe is already disabled, but FDI RX/TX is still enabled.
5550 * Happens at least with VGA+HDMI cloning. Suppress them.
5551 */
5552 if (intel_crtc->config->has_pch_encoder) {
5553 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005554 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005555 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005556
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005557 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005558
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005559 drm_crtc_vblank_off(crtc);
5560 assert_vblank_disabled(crtc);
5561
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005562 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005563
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005564 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005565
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005566 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005567 ironlake_fdi_disable(crtc);
5568
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005569 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005570
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005571 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005572 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005573
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005574 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005575 i915_reg_t reg;
5576 u32 temp;
5577
Daniel Vetterd925c592013-06-05 13:34:04 +02005578 /* disable TRANS_DP_CTL */
5579 reg = TRANS_DP_CTL(pipe);
5580 temp = I915_READ(reg);
5581 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5582 TRANS_DP_PORT_SEL_MASK);
5583 temp |= TRANS_DP_PORT_SEL_NONE;
5584 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005585
Daniel Vetterd925c592013-06-05 13:34:04 +02005586 /* disable DPLL_SEL */
5587 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005588 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005589 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005590 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005591
Daniel Vetterd925c592013-06-05 13:34:04 +02005592 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005593 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005594
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005595 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005596 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005597}
5598
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005599static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5600 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005601{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005602 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005603 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005604 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005606 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005607
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005608 if (intel_crtc->config->has_pch_encoder)
5609 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5610 false);
5611
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005612 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005613
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005614 drm_crtc_vblank_off(crtc);
5615 assert_vblank_disabled(crtc);
5616
Jani Nikula4d1de972016-03-18 17:05:42 +02005617 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005618 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005619 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005620
Ville Syrjälä00370712016-11-14 19:44:06 +02005621 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005622 intel_ddi_set_vc_payload_alloc(crtc, false);
5623
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005624 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305625 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005626
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005627 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005628 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005629 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005630 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005631
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005632 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305633 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005634
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005635 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005636
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005637 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005638 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5639 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005640}
5641
Jesse Barnes2dd24552013-04-25 12:55:01 -07005642static void i9xx_pfit_enable(struct intel_crtc *crtc)
5643{
5644 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005645 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005646 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005647
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005648 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005649 return;
5650
Daniel Vetterc0b03412013-05-28 12:05:54 +02005651 /*
5652 * The panel fitter should only be adjusted whilst the pipe is disabled,
5653 * according to register description and PRM.
5654 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005655 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5656 assert_pipe_disabled(dev_priv, crtc->pipe);
5657
Jesse Barnesb074cec2013-04-25 12:55:02 -07005658 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5659 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005660
5661 /* Border color in case we don't scale up to the full screen. Black by
5662 * default, change to something else for debugging. */
5663 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005664}
5665
Dave Airlied05410f2014-06-05 13:22:59 +10005666static enum intel_display_power_domain port_to_power_domain(enum port port)
5667{
5668 switch (port) {
5669 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005670 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005671 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005672 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005673 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005674 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005675 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005676 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005677 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005678 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005679 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005680 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005681 return POWER_DOMAIN_PORT_OTHER;
5682 }
5683}
5684
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005685static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5686{
5687 switch (port) {
5688 case PORT_A:
5689 return POWER_DOMAIN_AUX_A;
5690 case PORT_B:
5691 return POWER_DOMAIN_AUX_B;
5692 case PORT_C:
5693 return POWER_DOMAIN_AUX_C;
5694 case PORT_D:
5695 return POWER_DOMAIN_AUX_D;
5696 case PORT_E:
5697 /* FIXME: Check VBT for actual wiring of PORT E */
5698 return POWER_DOMAIN_AUX_D;
5699 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005700 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005701 return POWER_DOMAIN_AUX_A;
5702 }
5703}
5704
Imre Deak319be8a2014-03-04 19:22:57 +02005705enum intel_display_power_domain
5706intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005707{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005708 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Imre Deak319be8a2014-03-04 19:22:57 +02005709 struct intel_digital_port *intel_dig_port;
5710
5711 switch (intel_encoder->type) {
5712 case INTEL_OUTPUT_UNKNOWN:
5713 /* Only DDI platforms should ever use this output type */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005714 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005715 case INTEL_OUTPUT_DP:
Imre Deak319be8a2014-03-04 19:22:57 +02005716 case INTEL_OUTPUT_HDMI:
5717 case INTEL_OUTPUT_EDP:
5718 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005719 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005720 case INTEL_OUTPUT_DP_MST:
5721 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5722 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005723 case INTEL_OUTPUT_ANALOG:
5724 return POWER_DOMAIN_PORT_CRT;
5725 case INTEL_OUTPUT_DSI:
5726 return POWER_DOMAIN_PORT_DSI;
5727 default:
5728 return POWER_DOMAIN_PORT_OTHER;
5729 }
5730}
5731
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005732enum intel_display_power_domain
5733intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5734{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005735 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005736 struct intel_digital_port *intel_dig_port;
5737
5738 switch (intel_encoder->type) {
5739 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005740 case INTEL_OUTPUT_HDMI:
5741 /*
5742 * Only DDI platforms should ever use these output types.
5743 * We can get here after the HDMI detect code has already set
5744 * the type of the shared encoder. Since we can't be sure
5745 * what's the status of the given connectors, play safe and
5746 * run the DP detection too.
5747 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005748 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005749 case INTEL_OUTPUT_DP:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005750 case INTEL_OUTPUT_EDP:
5751 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5752 return port_to_aux_power_domain(intel_dig_port->port);
5753 case INTEL_OUTPUT_DP_MST:
5754 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5755 return port_to_aux_power_domain(intel_dig_port->port);
5756 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005757 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005758 return POWER_DOMAIN_AUX_A;
5759 }
5760}
5761
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005762static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5763 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005764{
5765 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005766 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5768 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005769 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005770 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005771
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005772 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005773 return 0;
5774
Imre Deak77d22dc2014-03-05 16:20:52 +02005775 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5776 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005777 if (crtc_state->pch_pfit.enabled ||
5778 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005779 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5780
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005781 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5782 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5783
Imre Deak319be8a2014-03-04 19:22:57 +02005784 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005785 }
Imre Deak319be8a2014-03-04 19:22:57 +02005786
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005787 if (crtc_state->shared_dpll)
5788 mask |= BIT(POWER_DOMAIN_PLLS);
5789
Imre Deak77d22dc2014-03-05 16:20:52 +02005790 return mask;
5791}
5792
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005793static unsigned long
5794modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5795 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005796{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005797 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5799 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005800 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005801
5802 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005803 intel_crtc->enabled_power_domains = new_domains =
5804 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005805
Daniel Vetter5a21b662016-05-24 17:13:53 +02005806 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005807
5808 for_each_power_domain(domain, domains)
5809 intel_display_power_get(dev_priv, domain);
5810
Daniel Vetter5a21b662016-05-24 17:13:53 +02005811 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005812}
5813
5814static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5815 unsigned long domains)
5816{
5817 enum intel_display_power_domain domain;
5818
5819 for_each_power_domain(domain, domains)
5820 intel_display_power_put(dev_priv, domain);
5821}
5822
Mika Kaholaadafdc62015-08-18 14:36:59 +03005823static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5824{
5825 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5826
5827 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5828 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5829 return max_cdclk_freq;
5830 else if (IS_CHERRYVIEW(dev_priv))
5831 return max_cdclk_freq*95/100;
5832 else if (INTEL_INFO(dev_priv)->gen < 4)
5833 return 2*max_cdclk_freq*90/100;
5834 else
5835 return max_cdclk_freq*90/100;
5836}
5837
Ville Syrjäläb2045352016-05-13 23:41:27 +03005838static int skl_calc_cdclk(int max_pixclk, int vco);
5839
Ville Syrjälä4c75b942016-10-31 22:37:12 +02005840static void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005841{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01005842 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005843 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005844 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005845
Ville Syrjäläb2045352016-05-13 23:41:27 +03005846 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005847 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005848
5849 /*
5850 * Use the lower (vco 8640) cdclk values as a
5851 * first guess. skl_calc_cdclk() will correct it
5852 * if the preferred vco is 8100 instead.
5853 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005854 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005855 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005856 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005857 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005858 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005859 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005860 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005861 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005862
5863 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01005864 } else if (IS_BROXTON(dev_priv)) {
Matt Roper281c1142016-04-05 14:37:19 -07005865 dev_priv->max_cdclk_freq = 624000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005866 } else if (IS_BROADWELL(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005867 /*
5868 * FIXME with extra cooling we can allow
5869 * 540 MHz for ULX and 675 Mhz for ULT.
5870 * How can we know if extra cooling is
5871 * available? PCI ID, VTB, something else?
5872 */
5873 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5874 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005875 else if (IS_BDW_ULX(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005876 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005877 else if (IS_BDW_ULT(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005878 dev_priv->max_cdclk_freq = 540000;
5879 else
5880 dev_priv->max_cdclk_freq = 675000;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005881 } else if (IS_CHERRYVIEW(dev_priv)) {
Mika Kahola0904dea2015-06-12 10:11:32 +03005882 dev_priv->max_cdclk_freq = 320000;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005883 } else if (IS_VALLEYVIEW(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005884 dev_priv->max_cdclk_freq = 400000;
5885 } else {
5886 /* otherwise assume cdclk is fixed */
5887 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5888 }
5889
Mika Kaholaadafdc62015-08-18 14:36:59 +03005890 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5891
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005892 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5893 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005894
5895 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5896 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005897}
5898
Ville Syrjälä4c75b942016-10-31 22:37:12 +02005899static void intel_update_cdclk(struct drm_i915_private *dev_priv)
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005900{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02005901 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev_priv);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005902
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005903 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005904 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5905 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5906 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005907 else
5908 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5909 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005910
5911 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005912 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5913 * Programmng [sic] note: bit[9:2] should be programmed to the number
5914 * of cdclk that generates 4MHz reference clock freq which is used to
5915 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005916 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005917 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005918 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005919}
5920
Ville Syrjälä92891e42016-05-11 22:44:45 +03005921/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5922static int skl_cdclk_decimal(int cdclk)
5923{
5924 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5925}
5926
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005927static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5928{
5929 int ratio;
5930
5931 if (cdclk == dev_priv->cdclk_pll.ref)
5932 return 0;
5933
5934 switch (cdclk) {
5935 default:
5936 MISSING_CASE(cdclk);
5937 case 144000:
5938 case 288000:
5939 case 384000:
5940 case 576000:
5941 ratio = 60;
5942 break;
5943 case 624000:
5944 ratio = 65;
5945 break;
5946 }
5947
5948 return dev_priv->cdclk_pll.ref * ratio;
5949}
5950
Ville Syrjälä2b730012016-05-13 23:41:34 +03005951static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5952{
5953 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5954
5955 /* Timeout 200us */
Chris Wilson95cac282016-06-30 15:33:03 +01005956 if (intel_wait_for_register(dev_priv,
5957 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5958 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005959 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005960
5961 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005962}
5963
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005964static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005965{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005966 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005967 u32 val;
5968
5969 val = I915_READ(BXT_DE_PLL_CTL);
5970 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005971 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005972 I915_WRITE(BXT_DE_PLL_CTL, val);
5973
5974 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5975
5976 /* Timeout 200us */
Chris Wilsone084e1b2016-06-30 15:33:04 +01005977 if (intel_wait_for_register(dev_priv,
5978 BXT_DE_PLL_ENABLE,
5979 BXT_DE_PLL_LOCK,
5980 BXT_DE_PLL_LOCK,
5981 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005982 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005983
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005984 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005985}
5986
Imre Deak324513c2016-06-13 16:44:36 +03005987static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305988{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005989 u32 val, divider;
5990 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305991
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005992 vco = bxt_de_pll_vco(dev_priv, cdclk);
5993
5994 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5995
5996 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5997 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5998 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305999 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306000 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006001 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306002 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306003 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006004 case 3:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306005 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306006 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006007 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306008 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306009 break;
6010 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006011 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
6012 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306013
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006014 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6015 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306016 }
6017
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306018 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006019 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306020 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6021 0x80000000);
6022 mutex_unlock(&dev_priv->rps.hw_lock);
6023
6024 if (ret) {
6025 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006026 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306027 return;
6028 }
6029
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006030 if (dev_priv->cdclk_pll.vco != 0 &&
6031 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03006032 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306033
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006034 if (dev_priv->cdclk_pll.vco != vco)
6035 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306036
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006037 val = divider | skl_cdclk_decimal(cdclk);
6038 /*
6039 * FIXME if only the cd2x divider needs changing, it could be done
6040 * without shutting off the pipe (if only one pipe is active).
6041 */
6042 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6043 /*
6044 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6045 * enable otherwise.
6046 */
6047 if (cdclk >= 500000)
6048 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6049 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306050
6051 mutex_lock(&dev_priv->rps.hw_lock);
6052 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006053 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306054 mutex_unlock(&dev_priv->rps.hw_lock);
6055
6056 if (ret) {
6057 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006058 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306059 return;
6060 }
6061
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006062 intel_update_cdclk(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306063}
6064
Imre Deakd66a2192016-05-24 15:38:33 +03006065static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306066{
Imre Deakd66a2192016-05-24 15:38:33 +03006067 u32 cdctl, expected;
6068
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006069 intel_update_cdclk(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306070
Imre Deakd66a2192016-05-24 15:38:33 +03006071 if (dev_priv->cdclk_pll.vco == 0 ||
6072 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6073 goto sanitize;
6074
6075 /* DPLL okay; verify the cdclock
6076 *
6077 * Some BIOS versions leave an incorrect decimal frequency value and
6078 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6079 * so sanitize this register.
6080 */
6081 cdctl = I915_READ(CDCLK_CTL);
6082 /*
6083 * Let's ignore the pipe field, since BIOS could have configured the
6084 * dividers both synching to an active pipe, or asynchronously
6085 * (PIPE_NONE).
6086 */
6087 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6088
6089 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6090 skl_cdclk_decimal(dev_priv->cdclk_freq);
6091 /*
6092 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6093 * enable otherwise.
6094 */
6095 if (dev_priv->cdclk_freq >= 500000)
6096 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6097
6098 if (cdctl == expected)
6099 /* All well; nothing to sanitize */
6100 return;
6101
6102sanitize:
6103 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6104
6105 /* force cdclk programming */
6106 dev_priv->cdclk_freq = 0;
6107
6108 /* force full PLL disable + enable */
6109 dev_priv->cdclk_pll.vco = -1;
6110}
6111
Imre Deak324513c2016-06-13 16:44:36 +03006112void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03006113{
6114 bxt_sanitize_cdclk(dev_priv);
6115
6116 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03006117 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03006118
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306119 /*
6120 * FIXME:
6121 * - The initial CDCLK needs to be read from VBT.
6122 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306123 */
Imre Deak324513c2016-06-13 16:44:36 +03006124 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306125}
6126
Imre Deak324513c2016-06-13 16:44:36 +03006127void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306128{
Imre Deak324513c2016-06-13 16:44:36 +03006129 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306130}
6131
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006132static int skl_calc_cdclk(int max_pixclk, int vco)
6133{
Ville Syrjälä63911d72016-05-13 23:41:32 +03006134 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006135 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006136 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006137 else if (max_pixclk > 432000)
6138 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006139 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006140 return 432000;
6141 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006142 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006143 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006144 if (max_pixclk > 540000)
6145 return 675000;
6146 else if (max_pixclk > 450000)
6147 return 540000;
6148 else if (max_pixclk > 337500)
6149 return 450000;
6150 else
6151 return 337500;
6152 }
6153}
6154
Ville Syrjäläea617912016-05-13 23:41:24 +03006155static void
6156skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006157{
Ville Syrjäläea617912016-05-13 23:41:24 +03006158 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006159
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006160 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03006161 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006162
Ville Syrjäläea617912016-05-13 23:41:24 +03006163 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03006164 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03006165 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006166
Imre Deak1c3f7702016-05-24 15:38:32 +03006167 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6168 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006169
Ville Syrjäläea617912016-05-13 23:41:24 +03006170 val = I915_READ(DPLL_CTRL1);
6171
Imre Deak1c3f7702016-05-24 15:38:32 +03006172 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6173 DPLL_CTRL1_SSC(SKL_DPLL0) |
6174 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6175 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6176 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006177
Ville Syrjäläea617912016-05-13 23:41:24 +03006178 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6179 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6180 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6181 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6182 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006183 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006184 break;
6185 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6186 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006187 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006188 break;
6189 default:
6190 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03006191 break;
6192 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006193}
6194
Ville Syrjäläb2045352016-05-13 23:41:27 +03006195void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6196{
6197 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6198
6199 dev_priv->skl_preferred_vco_freq = vco;
6200
6201 if (changed)
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006202 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006203}
6204
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006205static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03006206skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006207{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006208 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006209 u32 val;
6210
Ville Syrjälä63911d72016-05-13 23:41:32 +03006211 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006212
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006213 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006214 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006215 I915_WRITE(CDCLK_CTL, val);
6216 POSTING_READ(CDCLK_CTL);
6217
6218 /*
6219 * We always enable DPLL0 with the lowest link rate possible, but still
6220 * taking into account the VCO required to operate the eDP panel at the
6221 * desired frequency. The usual DP link rates operate with a VCO of
6222 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6223 * The modeset code is responsible for the selection of the exact link
6224 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006225 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006226 */
6227 val = I915_READ(DPLL_CTRL1);
6228
6229 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6230 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6231 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03006232 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006233 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6234 SKL_DPLL0);
6235 else
6236 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6237 SKL_DPLL0);
6238
6239 I915_WRITE(DPLL_CTRL1, val);
6240 POSTING_READ(DPLL_CTRL1);
6241
6242 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6243
Chris Wilsone24ca052016-06-30 15:33:05 +01006244 if (intel_wait_for_register(dev_priv,
6245 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6246 5))
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006247 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006248
Ville Syrjälä63911d72016-05-13 23:41:32 +03006249 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03006250
6251 /* We'll want to keep using the current vco from now on. */
6252 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006253}
6254
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006255static void
6256skl_dpll0_disable(struct drm_i915_private *dev_priv)
6257{
6258 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
Chris Wilson8ad32a052016-06-30 15:33:06 +01006259 if (intel_wait_for_register(dev_priv,
6260 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6261 1))
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006262 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006263
Ville Syrjälä63911d72016-05-13 23:41:32 +03006264 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006265}
6266
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006267static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
6268{
6269 int ret;
6270 u32 val;
6271
6272 /* inform PCU we want to change CDCLK */
6273 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
6274 mutex_lock(&dev_priv->rps.hw_lock);
6275 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
6276 mutex_unlock(&dev_priv->rps.hw_lock);
6277
6278 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
6279}
6280
6281static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
6282{
Ville Syrjälä848496e2016-07-13 16:32:03 +03006283 return _wait_for(skl_cdclk_pcu_ready(dev_priv), 3000, 10) == 0;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006284}
6285
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006286static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006287{
6288 u32 freq_select, pcu_ack;
6289
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006290 WARN_ON((cdclk == 24000) != (vco == 0));
6291
Ville Syrjälä63911d72016-05-13 23:41:32 +03006292 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006293
6294 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
6295 DRM_ERROR("failed to inform PCU about cdclk change\n");
6296 return;
6297 }
6298
6299 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006300 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006301 case 450000:
6302 case 432000:
6303 freq_select = CDCLK_FREQ_450_432;
6304 pcu_ack = 1;
6305 break;
6306 case 540000:
6307 freq_select = CDCLK_FREQ_540;
6308 pcu_ack = 2;
6309 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006310 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006311 case 337500:
6312 default:
6313 freq_select = CDCLK_FREQ_337_308;
6314 pcu_ack = 0;
6315 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006316 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006317 case 675000:
6318 freq_select = CDCLK_FREQ_675_617;
6319 pcu_ack = 3;
6320 break;
6321 }
6322
Ville Syrjälä63911d72016-05-13 23:41:32 +03006323 if (dev_priv->cdclk_pll.vco != 0 &&
6324 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006325 skl_dpll0_disable(dev_priv);
6326
Ville Syrjälä63911d72016-05-13 23:41:32 +03006327 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006328 skl_dpll0_enable(dev_priv, vco);
6329
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006330 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006331 POSTING_READ(CDCLK_CTL);
6332
6333 /* inform PCU of the change */
6334 mutex_lock(&dev_priv->rps.hw_lock);
6335 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6336 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01006337
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006338 intel_update_cdclk(dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006339}
6340
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006341static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6342
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006343void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6344{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006345 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006346}
6347
6348void skl_init_cdclk(struct drm_i915_private *dev_priv)
6349{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006350 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006351
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006352 skl_sanitize_cdclk(dev_priv);
6353
Ville Syrjälä63911d72016-05-13 23:41:32 +03006354 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006355 /*
6356 * Use the current vco as our initial
6357 * guess as to what the preferred vco is.
6358 */
6359 if (dev_priv->skl_preferred_vco_freq == 0)
6360 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03006361 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006362 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006363 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006364
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006365 vco = dev_priv->skl_preferred_vco_freq;
6366 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03006367 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006368 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006369
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006370 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006371}
6372
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006373static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306374{
Ville Syrjälä09492492016-05-13 23:41:28 +03006375 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306376
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05306377 /*
6378 * check if the pre-os intialized the display
6379 * There is SWF18 scratchpad register defined which is set by the
6380 * pre-os which can be used by the OS drivers to check the status
6381 */
6382 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6383 goto sanitize;
6384
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006385 intel_update_cdclk(dev_priv);
Imre Deak1c3f7702016-05-24 15:38:32 +03006386 /* Is PLL enabled and locked ? */
6387 if (dev_priv->cdclk_pll.vco == 0 ||
6388 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6389 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006390
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306391 /* DPLL okay; verify the cdclock
6392 *
6393 * Noticed in some instances that the freq selection is correct but
6394 * decimal part is programmed wrong from BIOS where pre-os does not
6395 * enable display. Verify the same as well.
6396 */
Ville Syrjälä09492492016-05-13 23:41:28 +03006397 cdctl = I915_READ(CDCLK_CTL);
6398 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6399 skl_cdclk_decimal(dev_priv->cdclk_freq);
6400 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306401 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006402 return;
6403
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306404sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006405 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03006406
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006407 /* force cdclk programming */
6408 dev_priv->cdclk_freq = 0;
6409 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03006410 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306411}
6412
Jesse Barnes30a970c2013-11-04 13:48:12 -08006413/* Adjust CDclk dividers to allow high res or save power if possible */
6414static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6415{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006416 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006417 u32 val, cmd;
6418
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02006419 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
Vandana Kannan164dfd22014-11-24 13:37:41 +05306420 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02006421
Ville Syrjälädfcab172014-06-13 13:37:47 +03006422 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08006423 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03006424 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006425 cmd = 1;
6426 else
6427 cmd = 0;
6428
6429 mutex_lock(&dev_priv->rps.hw_lock);
6430 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6431 val &= ~DSPFREQGUAR_MASK;
6432 val |= (cmd << DSPFREQGUAR_SHIFT);
6433 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6434 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6435 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6436 50)) {
6437 DRM_ERROR("timed out waiting for CDclk change\n");
6438 }
6439 mutex_unlock(&dev_priv->rps.hw_lock);
6440
Ville Syrjälä54433e92015-05-26 20:42:31 +03006441 mutex_lock(&dev_priv->sb_lock);
6442
Ville Syrjälädfcab172014-06-13 13:37:47 +03006443 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006444 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006445
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006446 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006447
Jesse Barnes30a970c2013-11-04 13:48:12 -08006448 /* adjust cdclk divider */
6449 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03006450 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006451 val |= divider;
6452 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03006453
6454 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03006455 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03006456 50))
6457 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08006458 }
6459
Jesse Barnes30a970c2013-11-04 13:48:12 -08006460 /* adjust self-refresh exit latency value */
6461 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6462 val &= ~0x7f;
6463
6464 /*
6465 * For high bandwidth configs, we set a higher latency in the bunit
6466 * so that the core display fetch happens in time to avoid underruns.
6467 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03006468 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006469 val |= 4500 / 250; /* 4.5 usec */
6470 else
6471 val |= 3000 / 250; /* 3.0 usec */
6472 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006473
Ville Syrjäläa5805162015-05-26 20:42:30 +03006474 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006475
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006476 intel_update_cdclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006477}
6478
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006479static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6480{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006481 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006482 u32 val, cmd;
6483
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02006484 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
Vandana Kannan164dfd22014-11-24 13:37:41 +05306485 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006486
6487 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006488 case 333333:
6489 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006490 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006491 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006492 break;
6493 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006494 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006495 return;
6496 }
6497
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006498 /*
6499 * Specs are full of misinformation, but testing on actual
6500 * hardware has shown that we just need to write the desired
6501 * CCK divider into the Punit register.
6502 */
6503 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6504
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006505 mutex_lock(&dev_priv->rps.hw_lock);
6506 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6507 val &= ~DSPFREQGUAR_MASK_CHV;
6508 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6509 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6510 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6511 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6512 50)) {
6513 DRM_ERROR("timed out waiting for CDclk change\n");
6514 }
6515 mutex_unlock(&dev_priv->rps.hw_lock);
6516
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006517 intel_update_cdclk(dev_priv);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006518}
6519
Jesse Barnes30a970c2013-11-04 13:48:12 -08006520static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6521 int max_pixclk)
6522{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006523 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006524 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006525
Jesse Barnes30a970c2013-11-04 13:48:12 -08006526 /*
6527 * Really only a few cases to deal with, as only 4 CDclks are supported:
6528 * 200MHz
6529 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006530 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006531 * 400MHz (VLV only)
6532 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6533 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006534 *
6535 * We seem to get an unstable or solid color picture at 200MHz.
6536 * Not sure what's wrong. For now use 200MHz only when all pipes
6537 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006538 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006539 if (!IS_CHERRYVIEW(dev_priv) &&
6540 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006541 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006542 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006543 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006544 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006545 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006546 else
6547 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006548}
6549
Imre Deak324513c2016-06-13 16:44:36 +03006550static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006551{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006552 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306553 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006554 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306555 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006556 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306557 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006558 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306559 return 288000;
6560 else
6561 return 144000;
6562}
6563
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006564/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006565static int intel_mode_max_pixclk(struct drm_device *dev,
6566 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006567{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006568 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006569 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006570 struct drm_crtc *crtc;
6571 struct drm_crtc_state *crtc_state;
6572 unsigned max_pixclk = 0, i;
6573 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006574
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006575 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6576 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006577
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006578 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6579 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006580
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006581 if (crtc_state->enable)
6582 pixclk = crtc_state->adjusted_mode.crtc_clock;
6583
6584 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006585 }
6586
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006587 for_each_pipe(dev_priv, pipe)
6588 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6589
Jesse Barnes30a970c2013-11-04 13:48:12 -08006590 return max_pixclk;
6591}
6592
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006593static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006594{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006595 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006596 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006597 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006598 struct intel_atomic_state *intel_state =
6599 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006600
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006601 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006602 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306603
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006604 if (!intel_state->active_crtcs)
6605 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6606
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006607 return 0;
6608}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006609
Imre Deak324513c2016-06-13 16:44:36 +03006610static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006611{
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006612 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006613 struct intel_atomic_state *intel_state =
6614 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006615
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006616 intel_state->cdclk = intel_state->dev_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +03006617 bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006618
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006619 if (!intel_state->active_crtcs)
Imre Deak324513c2016-06-13 16:44:36 +03006620 intel_state->dev_cdclk = bxt_calc_cdclk(0);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006621
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006622 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006623}
6624
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006625static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6626{
6627 unsigned int credits, default_credits;
6628
6629 if (IS_CHERRYVIEW(dev_priv))
6630 default_credits = PFI_CREDIT(12);
6631 else
6632 default_credits = PFI_CREDIT(8);
6633
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006634 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006635 /* CHV suggested value is 31 or 63 */
6636 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006637 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006638 else
6639 credits = PFI_CREDIT(15);
6640 } else {
6641 credits = default_credits;
6642 }
6643
6644 /*
6645 * WA - write default credits before re-programming
6646 * FIXME: should we also set the resend bit here?
6647 */
6648 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6649 default_credits);
6650
6651 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6652 credits | PFI_CREDIT_RESEND);
6653
6654 /*
6655 * FIXME is this guaranteed to clear
6656 * immediately or should we poll for it?
6657 */
6658 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6659}
6660
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006661static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006662{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006663 struct drm_device *dev = old_state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006664 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006665 struct intel_atomic_state *old_intel_state =
6666 to_intel_atomic_state(old_state);
6667 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006668
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006669 /*
6670 * FIXME: We can end up here with all power domains off, yet
6671 * with a CDCLK frequency other than the minimum. To account
6672 * for this take the PIPE-A power domain, which covers the HW
6673 * blocks needed for the following programming. This can be
6674 * removed once it's guaranteed that we get here either with
6675 * the minimum CDCLK set, or the required power domains
6676 * enabled.
6677 */
6678 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006679
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006680 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006681 cherryview_set_cdclk(dev, req_cdclk);
6682 else
6683 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006684
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006685 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006686
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006687 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006688}
6689
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006690static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6691 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006692{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006693 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006694 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006695 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006696 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006697 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006698
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006699 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006700 return;
6701
Ville Syrjälä37a56502016-06-22 21:57:04 +03006702 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306703 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006704
6705 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006706 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006707
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006708 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006709 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006710
6711 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6712 I915_WRITE(CHV_CANVAS(pipe), 0);
6713 }
6714
Daniel Vetter5b18e572014-04-24 23:55:06 +02006715 i9xx_set_pipeconf(intel_crtc);
6716
Jesse Barnes89b667f2013-04-18 14:51:36 -07006717 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006718
Daniel Vettera72e4c92014-09-30 10:56:47 +02006719 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006720
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006721 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006722
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006723 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006724 chv_prepare_pll(intel_crtc, intel_crtc->config);
6725 chv_enable_pll(intel_crtc, intel_crtc->config);
6726 } else {
6727 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6728 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006729 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006730
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006731 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006732
Jesse Barnes2dd24552013-04-25 12:55:01 -07006733 i9xx_pfit_enable(intel_crtc);
6734
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006735 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006736
Ville Syrjälä432081b2016-10-31 22:37:03 +02006737 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006738 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006739
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006740 assert_vblank_disabled(crtc);
6741 drm_crtc_vblank_on(crtc);
6742
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006743 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006744}
6745
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006746static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6747{
6748 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006749 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006750
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006751 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6752 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006753}
6754
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006755static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6756 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006757{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006758 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006759 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006760 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006762 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006763
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006764 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006765 return;
6766
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006767 i9xx_set_pll_dividers(intel_crtc);
6768
Ville Syrjälä37a56502016-06-22 21:57:04 +03006769 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306770 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006771
6772 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006773 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006774
Daniel Vetter5b18e572014-04-24 23:55:06 +02006775 i9xx_set_pipeconf(intel_crtc);
6776
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006777 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006778
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006779 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006780 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006781
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006782 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006783
Daniel Vetterf6736a12013-06-05 13:34:30 +02006784 i9xx_enable_pll(intel_crtc);
6785
Jesse Barnes2dd24552013-04-25 12:55:01 -07006786 i9xx_pfit_enable(intel_crtc);
6787
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006788 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006789
Ville Syrjälä432081b2016-10-31 22:37:03 +02006790 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006791 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006792
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006793 assert_vblank_disabled(crtc);
6794 drm_crtc_vblank_on(crtc);
6795
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006796 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006797}
6798
Daniel Vetter87476d62013-04-11 16:29:06 +02006799static void i9xx_pfit_disable(struct intel_crtc *crtc)
6800{
6801 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006802 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006803
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006804 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006805 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006806
6807 assert_pipe_disabled(dev_priv, crtc->pipe);
6808
Daniel Vetter328d8e82013-05-08 10:36:31 +02006809 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6810 I915_READ(PFIT_CONTROL));
6811 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006812}
6813
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006814static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6815 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006816{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006817 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006818 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006819 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6821 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006822
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006823 /*
6824 * On gen2 planes are double buffered but the pipe isn't, so we must
6825 * wait for planes to fully turn off before disabling the pipe.
6826 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006827 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02006828 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006829
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006830 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006831
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006832 drm_crtc_vblank_off(crtc);
6833 assert_vblank_disabled(crtc);
6834
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006835 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006836
Daniel Vetter87476d62013-04-11 16:29:06 +02006837 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006838
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006839 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006840
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006841 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006842 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006843 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006844 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006845 vlv_disable_pll(dev_priv, pipe);
6846 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006847 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006848 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006849
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006850 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006851
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006852 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006853 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006854}
6855
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006856static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006857{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006858 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006860 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006861 enum intel_display_power_domain domain;
6862 unsigned long domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006863 struct drm_atomic_state *state;
6864 struct intel_crtc_state *crtc_state;
6865 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006866
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006867 if (!intel_crtc->active)
6868 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006869
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006870 if (to_intel_plane_state(crtc->primary->state)->base.visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006871 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006872
Ville Syrjälä2622a082016-03-09 19:07:26 +02006873 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006874
6875 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006876 to_intel_plane_state(crtc->primary->state)->base.visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006877 }
6878
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006879 state = drm_atomic_state_alloc(crtc->dev);
6880 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6881
6882 /* Everything's already locked, -EDEADLK can't happen. */
6883 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6884 ret = drm_atomic_add_affected_connectors(state, crtc);
6885
6886 WARN_ON(IS_ERR(crtc_state) || ret);
6887
6888 dev_priv->display.crtc_disable(crtc_state, state);
6889
Chris Wilson08536952016-10-14 13:18:18 +01006890 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006891
Ville Syrjälä78108b72016-05-27 20:59:19 +03006892 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6893 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006894
6895 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6896 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006897 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006898 crtc->enabled = false;
6899 crtc->state->connector_mask = 0;
6900 crtc->state->encoder_mask = 0;
6901
6902 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6903 encoder->base.crtc = NULL;
6904
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006905 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006906 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006907 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006908
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006909 domains = intel_crtc->enabled_power_domains;
6910 for_each_power_domain(domain, domains)
6911 intel_display_power_put(dev_priv, domain);
6912 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006913
6914 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6915 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006916}
6917
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006918/*
6919 * turn all crtc's off, but do not adjust state
6920 * This has to be paired with a call to intel_modeset_setup_hw_state.
6921 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006922int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006923{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006924 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006925 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006926 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006927
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006928 state = drm_atomic_helper_suspend(dev);
6929 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006930 if (ret)
6931 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006932 else
6933 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006934 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006935}
6936
Chris Wilsonea5b2132010-08-04 13:50:23 +01006937void intel_encoder_destroy(struct drm_encoder *encoder)
6938{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006939 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006940
Chris Wilsonea5b2132010-08-04 13:50:23 +01006941 drm_encoder_cleanup(encoder);
6942 kfree(intel_encoder);
6943}
6944
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006945/* Cross check the actual hw state with our own modeset state tracking (and it's
6946 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006947static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006948{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006949 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006950
6951 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6952 connector->base.base.id,
6953 connector->base.name);
6954
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006955 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006956 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006957 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006958
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006959 I915_STATE_WARN(!crtc,
6960 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006961
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006962 if (!crtc)
6963 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006964
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006965 I915_STATE_WARN(!crtc->state->active,
6966 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006967
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006968 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006969 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006970
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006971 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006972 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006973
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006974 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006975 "attached encoder crtc differs from connector crtc\n");
6976 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006977 I915_STATE_WARN(crtc && crtc->state->active,
6978 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006979 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006980 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006981 }
6982}
6983
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006984int intel_connector_init(struct intel_connector *connector)
6985{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006986 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006987
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006988 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006989 return -ENOMEM;
6990
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006991 return 0;
6992}
6993
6994struct intel_connector *intel_connector_alloc(void)
6995{
6996 struct intel_connector *connector;
6997
6998 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6999 if (!connector)
7000 return NULL;
7001
7002 if (intel_connector_init(connector) < 0) {
7003 kfree(connector);
7004 return NULL;
7005 }
7006
7007 return connector;
7008}
7009
Daniel Vetterf0947c32012-07-02 13:10:34 +02007010/* Simple connector->get_hw_state implementation for encoders that support only
7011 * one connector and no cloning and hence the encoder state determines the state
7012 * of the connector. */
7013bool intel_connector_get_hw_state(struct intel_connector *connector)
7014{
Daniel Vetter24929352012-07-02 20:28:59 +02007015 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02007016 struct intel_encoder *encoder = connector->encoder;
7017
7018 return encoder->get_hw_state(encoder, &pipe);
7019}
7020
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007021static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007022{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007023 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7024 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007025
7026 return 0;
7027}
7028
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007029static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007030 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007031{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007032 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007033 struct drm_atomic_state *state = pipe_config->base.state;
7034 struct intel_crtc *other_crtc;
7035 struct intel_crtc_state *other_crtc_state;
7036
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007037 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7038 pipe_name(pipe), pipe_config->fdi_lanes);
7039 if (pipe_config->fdi_lanes > 4) {
7040 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7041 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007042 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007043 }
7044
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007045 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007046 if (pipe_config->fdi_lanes > 2) {
7047 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7048 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007049 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007050 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007051 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007052 }
7053 }
7054
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00007055 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007056 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007057
7058 /* Ivybridge 3 pipe is really complicated */
7059 switch (pipe) {
7060 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007061 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007062 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007063 if (pipe_config->fdi_lanes <= 2)
7064 return 0;
7065
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007066 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007067 other_crtc_state =
7068 intel_atomic_get_crtc_state(state, other_crtc);
7069 if (IS_ERR(other_crtc_state))
7070 return PTR_ERR(other_crtc_state);
7071
7072 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007073 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7074 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007075 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007076 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007077 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007078 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02007079 if (pipe_config->fdi_lanes > 2) {
7080 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7081 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007082 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02007083 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007084
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007085 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007086 other_crtc_state =
7087 intel_atomic_get_crtc_state(state, other_crtc);
7088 if (IS_ERR(other_crtc_state))
7089 return PTR_ERR(other_crtc_state);
7090
7091 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007092 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007093 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007094 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007095 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007096 default:
7097 BUG();
7098 }
7099}
7100
Daniel Vettere29c22c2013-02-21 00:00:16 +01007101#define RETRY 1
7102static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007103 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02007104{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007105 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007106 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007107 int lane, link_bw, fdi_dotclock, ret;
7108 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007109
Daniel Vettere29c22c2013-02-21 00:00:16 +01007110retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02007111 /* FDI is a binary signal running at ~2.7GHz, encoding
7112 * each output octet as 10 bits. The actual frequency
7113 * is stored as a divider into a 100MHz clock, and the
7114 * mode pixel clock is stored in units of 1KHz.
7115 * Hence the bw of each lane in terms of the mode signal
7116 * is:
7117 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02007118 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007119
Damien Lespiau241bfc32013-09-25 16:45:37 +01007120 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007121
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007122 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007123 pipe_config->pipe_bpp);
7124
7125 pipe_config->fdi_lanes = lane;
7126
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007127 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007128 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007129
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02007130 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007131 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01007132 pipe_config->pipe_bpp -= 2*3;
7133 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7134 pipe_config->pipe_bpp);
7135 needs_recompute = true;
7136 pipe_config->bw_constrained = true;
7137
7138 goto retry;
7139 }
7140
7141 if (needs_recompute)
7142 return RETRY;
7143
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007144 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007145}
7146
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007147static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7148 struct intel_crtc_state *pipe_config)
7149{
7150 if (pipe_config->pipe_bpp > 24)
7151 return false;
7152
7153 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007154 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007155 return true;
7156
7157 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007158 * We compare against max which means we must take
7159 * the increased cdclk requirement into account when
7160 * calculating the new cdclk.
7161 *
7162 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007163 */
7164 return ilk_pipe_pixel_rate(pipe_config) <=
7165 dev_priv->max_cdclk_freq * 95 / 100;
7166}
7167
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007168static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007169 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007170{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007171 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007172 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007173
Jani Nikulad330a952014-01-21 11:24:25 +02007174 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007175 hsw_crtc_supports_ips(crtc) &&
7176 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007177}
7178
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007179static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7180{
7181 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7182
7183 /* GDG double wide on either pipe, otherwise pipe A only */
7184 return INTEL_INFO(dev_priv)->gen < 4 &&
7185 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7186}
7187
Daniel Vettera43f6e02013-06-07 23:10:32 +02007188static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007189 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007190{
Daniel Vettera43f6e02013-06-07 23:10:32 +02007191 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007192 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007193 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03007194 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01007195
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007196 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007197 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007198
7199 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007200 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007201 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007202 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007203 if (intel_crtc_supports_double_wide(crtc) &&
7204 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007205 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007206 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007207 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03007208 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007209
Ville Syrjäläf3261152016-05-24 21:34:18 +03007210 if (adjusted_mode->crtc_clock > clock_limit) {
7211 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7212 adjusted_mode->crtc_clock, clock_limit,
7213 yesno(pipe_config->double_wide));
7214 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007215 }
Chris Wilson89749352010-09-12 18:25:19 +01007216
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007217 /*
7218 * Pipe horizontal size must be even in:
7219 * - DVO ganged mode
7220 * - LVDS dual channel mode
7221 * - Double wide pipe
7222 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007223 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007224 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7225 pipe_config->pipe_src_w &= ~1;
7226
Damien Lespiau8693a822013-05-03 18:48:11 +01007227 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7228 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03007229 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007230 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03007231 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01007232 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03007233
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007234 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02007235 hsw_compute_ips_config(crtc, pipe_config);
7236
Daniel Vetter877d48d2013-04-19 11:24:43 +02007237 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02007238 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007239
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02007240 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007241}
7242
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007243static int skylake_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007244{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007245 u32 cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007246
Ville Syrjäläea617912016-05-13 23:41:24 +03007247 skl_dpll0_update(dev_priv);
7248
Ville Syrjälä63911d72016-05-13 23:41:32 +03007249 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007250 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007251
Ville Syrjäläea617912016-05-13 23:41:24 +03007252 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007253
Ville Syrjälä63911d72016-05-13 23:41:32 +03007254 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007255 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7256 case CDCLK_FREQ_450_432:
7257 return 432000;
7258 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007259 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03007260 case CDCLK_FREQ_540:
7261 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007262 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007263 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007264 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007265 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007266 }
7267 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007268 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7269 case CDCLK_FREQ_450_432:
7270 return 450000;
7271 case CDCLK_FREQ_337_308:
7272 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03007273 case CDCLK_FREQ_540:
7274 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007275 case CDCLK_FREQ_675_617:
7276 return 675000;
7277 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007278 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007279 }
7280 }
7281
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007282 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007283}
7284
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007285static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7286{
7287 u32 val;
7288
7289 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03007290 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007291
7292 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03007293 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007294 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007295
Imre Deak1c3f7702016-05-24 15:38:32 +03007296 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7297 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007298
7299 val = I915_READ(BXT_DE_PLL_CTL);
7300 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7301 dev_priv->cdclk_pll.ref;
7302}
7303
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007304static int broxton_get_display_clock_speed(struct drm_i915_private *dev_priv)
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007305{
Ville Syrjäläf5986242016-05-13 23:41:37 +03007306 u32 divider;
7307 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007308
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007309 bxt_de_pll_update(dev_priv);
7310
Ville Syrjäläf5986242016-05-13 23:41:37 +03007311 vco = dev_priv->cdclk_pll.vco;
7312 if (vco == 0)
7313 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007314
Ville Syrjäläf5986242016-05-13 23:41:37 +03007315 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007316
Ville Syrjäläf5986242016-05-13 23:41:37 +03007317 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007318 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007319 div = 2;
7320 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007321 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007322 div = 3;
7323 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007324 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007325 div = 4;
7326 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007327 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007328 div = 8;
7329 break;
7330 default:
7331 MISSING_CASE(divider);
7332 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007333 }
7334
Ville Syrjäläf5986242016-05-13 23:41:37 +03007335 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007336}
7337
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007338static int broadwell_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007339{
Ville Syrjälä1652d192015-03-31 14:12:01 +03007340 uint32_t lcpll = I915_READ(LCPLL_CTL);
7341 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7342
7343 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7344 return 800000;
7345 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7346 return 450000;
7347 else if (freq == LCPLL_CLK_FREQ_450)
7348 return 450000;
7349 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7350 return 540000;
7351 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7352 return 337500;
7353 else
7354 return 675000;
7355}
7356
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007357static int haswell_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007358{
Ville Syrjälä1652d192015-03-31 14:12:01 +03007359 uint32_t lcpll = I915_READ(LCPLL_CTL);
7360 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7361
7362 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7363 return 800000;
7364 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7365 return 450000;
7366 else if (freq == LCPLL_CLK_FREQ_450)
7367 return 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007368 else if (IS_HSW_ULT(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +03007369 return 337500;
7370 else
7371 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007372}
7373
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007374static int valleyview_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007375{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007376 return vlv_get_cck_clock_hpll(dev_priv, "cdclk",
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007377 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007378}
7379
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007380static int ilk_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjäläb37a6432015-03-31 14:11:54 +03007381{
7382 return 450000;
7383}
7384
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007385static int i945_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -08007386{
Jesse Barnese70236a2009-09-21 10:42:27 -07007387 return 400000;
7388}
Jesse Barnes79e53942008-11-07 14:24:08 -08007389
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007390static int i915_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007391{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007392 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007393}
Jesse Barnes79e53942008-11-07 14:24:08 -08007394
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007395static int i9xx_misc_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007396{
7397 return 200000;
7398}
Jesse Barnes79e53942008-11-07 14:24:08 -08007399
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007400static int pnv_get_display_clock_speed(struct drm_i915_private *dev_priv)
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007401{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007402 struct pci_dev *pdev = dev_priv->drm.pdev;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007403 u16 gcfgc = 0;
7404
David Weinehall52a05c32016-08-22 13:32:44 +03007405 pci_read_config_word(pdev, GCFGC, &gcfgc);
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007406
7407 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7408 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007409 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007410 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007411 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007412 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007413 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007414 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7415 return 200000;
7416 default:
7417 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7418 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007419 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007420 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007421 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007422 }
7423}
7424
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007425static int i915gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007426{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007427 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007428 u16 gcfgc = 0;
7429
David Weinehall52a05c32016-08-22 13:32:44 +03007430 pci_read_config_word(pdev, GCFGC, &gcfgc);
Jesse Barnese70236a2009-09-21 10:42:27 -07007431
7432 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03007433 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007434 else {
7435 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7436 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007437 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007438 default:
7439 case GC_DISPLAY_CLOCK_190_200_MHZ:
7440 return 190000;
7441 }
7442 }
7443}
Jesse Barnes79e53942008-11-07 14:24:08 -08007444
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007445static int i865_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007446{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007447 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007448}
7449
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007450static int i85x_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007451{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007452 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007453 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007454
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007455 /*
7456 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7457 * encoding is different :(
7458 * FIXME is this the right way to detect 852GM/852GMV?
7459 */
David Weinehall52a05c32016-08-22 13:32:44 +03007460 if (pdev->revision == 0x1)
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007461 return 133333;
7462
David Weinehall52a05c32016-08-22 13:32:44 +03007463 pci_bus_read_config_word(pdev->bus,
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007464 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7465
Jesse Barnese70236a2009-09-21 10:42:27 -07007466 /* Assume that the hardware is in the high speed state. This
7467 * should be the default.
7468 */
7469 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7470 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007471 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007472 case GC_CLOCK_100_200:
7473 return 200000;
7474 case GC_CLOCK_166_250:
7475 return 250000;
7476 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007477 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007478 case GC_CLOCK_133_266:
7479 case GC_CLOCK_133_266_2:
7480 case GC_CLOCK_166_266:
7481 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007482 }
7483
7484 /* Shouldn't happen */
7485 return 0;
7486}
7487
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007488static int i830_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007489{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007490 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007491}
7492
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007493static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007494{
Ville Syrjälä34edce22015-05-22 11:22:33 +03007495 static const unsigned int blb_vco[8] = {
7496 [0] = 3200000,
7497 [1] = 4000000,
7498 [2] = 5333333,
7499 [3] = 4800000,
7500 [4] = 6400000,
7501 };
7502 static const unsigned int pnv_vco[8] = {
7503 [0] = 3200000,
7504 [1] = 4000000,
7505 [2] = 5333333,
7506 [3] = 4800000,
7507 [4] = 2666667,
7508 };
7509 static const unsigned int cl_vco[8] = {
7510 [0] = 3200000,
7511 [1] = 4000000,
7512 [2] = 5333333,
7513 [3] = 6400000,
7514 [4] = 3333333,
7515 [5] = 3566667,
7516 [6] = 4266667,
7517 };
7518 static const unsigned int elk_vco[8] = {
7519 [0] = 3200000,
7520 [1] = 4000000,
7521 [2] = 5333333,
7522 [3] = 4800000,
7523 };
7524 static const unsigned int ctg_vco[8] = {
7525 [0] = 3200000,
7526 [1] = 4000000,
7527 [2] = 5333333,
7528 [3] = 6400000,
7529 [4] = 2666667,
7530 [5] = 4266667,
7531 };
7532 const unsigned int *vco_table;
7533 unsigned int vco;
7534 uint8_t tmp = 0;
7535
7536 /* FIXME other chipsets? */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007537 if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007538 vco_table = ctg_vco;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007539 else if (IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007540 vco_table = elk_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007541 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007542 vco_table = cl_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007543 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007544 vco_table = pnv_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007545 else if (IS_G33(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007546 vco_table = blb_vco;
7547 else
7548 return 0;
7549
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007550 tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007551
7552 vco = vco_table[tmp & 0x7];
7553 if (vco == 0)
7554 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7555 else
7556 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7557
7558 return vco;
7559}
7560
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007561static int gm45_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007562{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007563 struct pci_dev *pdev = dev_priv->drm.pdev;
7564 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007565 uint16_t tmp = 0;
7566
David Weinehall52a05c32016-08-22 13:32:44 +03007567 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007568
7569 cdclk_sel = (tmp >> 12) & 0x1;
7570
7571 switch (vco) {
7572 case 2666667:
7573 case 4000000:
7574 case 5333333:
7575 return cdclk_sel ? 333333 : 222222;
7576 case 3200000:
7577 return cdclk_sel ? 320000 : 228571;
7578 default:
7579 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7580 return 222222;
7581 }
7582}
7583
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007584static int i965gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007585{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007586 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007587 static const uint8_t div_3200[] = { 16, 10, 8 };
7588 static const uint8_t div_4000[] = { 20, 12, 10 };
7589 static const uint8_t div_5333[] = { 24, 16, 14 };
7590 const uint8_t *div_table;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007591 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007592 uint16_t tmp = 0;
7593
David Weinehall52a05c32016-08-22 13:32:44 +03007594 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007595
7596 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7597
7598 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7599 goto fail;
7600
7601 switch (vco) {
7602 case 3200000:
7603 div_table = div_3200;
7604 break;
7605 case 4000000:
7606 div_table = div_4000;
7607 break;
7608 case 5333333:
7609 div_table = div_5333;
7610 break;
7611 default:
7612 goto fail;
7613 }
7614
7615 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7616
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007617fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007618 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7619 return 200000;
7620}
7621
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007622static int g33_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007623{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007624 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007625 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7626 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7627 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7628 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7629 const uint8_t *div_table;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007630 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007631 uint16_t tmp = 0;
7632
David Weinehall52a05c32016-08-22 13:32:44 +03007633 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007634
7635 cdclk_sel = (tmp >> 4) & 0x7;
7636
7637 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7638 goto fail;
7639
7640 switch (vco) {
7641 case 3200000:
7642 div_table = div_3200;
7643 break;
7644 case 4000000:
7645 div_table = div_4000;
7646 break;
7647 case 4800000:
7648 div_table = div_4800;
7649 break;
7650 case 5333333:
7651 div_table = div_5333;
7652 break;
7653 default:
7654 goto fail;
7655 }
7656
7657 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7658
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007659fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007660 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7661 return 190476;
7662}
7663
Zhenyu Wang2c072452009-06-05 15:38:42 +08007664static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007665intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007666{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007667 while (*num > DATA_LINK_M_N_MASK ||
7668 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007669 *num >>= 1;
7670 *den >>= 1;
7671 }
7672}
7673
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007674static void compute_m_n(unsigned int m, unsigned int n,
7675 uint32_t *ret_m, uint32_t *ret_n)
7676{
7677 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7678 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7679 intel_reduce_m_n_ratio(ret_m, ret_n);
7680}
7681
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007682void
7683intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7684 int pixel_clock, int link_clock,
7685 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007686{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007687 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007688
7689 compute_m_n(bits_per_pixel * pixel_clock,
7690 link_clock * nlanes * 8,
7691 &m_n->gmch_m, &m_n->gmch_n);
7692
7693 compute_m_n(pixel_clock, link_clock,
7694 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007695}
7696
Chris Wilsona7615032011-01-12 17:04:08 +00007697static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7698{
Jani Nikulad330a952014-01-21 11:24:25 +02007699 if (i915.panel_use_ssc >= 0)
7700 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007701 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007702 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007703}
7704
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007705static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007706{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007707 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007708}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007709
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007710static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7711{
7712 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007713}
7714
Daniel Vetterf47709a2013-03-28 10:42:02 +01007715static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007716 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007717 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007718{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007719 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007720 u32 fp, fp2 = 0;
7721
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007722 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007723 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007724 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007725 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007726 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007727 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007728 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007729 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007730 }
7731
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007732 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007733
Daniel Vetterf47709a2013-03-28 10:42:02 +01007734 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007735 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007736 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007737 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007738 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007739 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007740 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007741 }
7742}
7743
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007744static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7745 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007746{
7747 u32 reg_val;
7748
7749 /*
7750 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7751 * and set it to a reasonable value instead.
7752 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007753 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007754 reg_val &= 0xffffff00;
7755 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007756 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007757
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007758 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007759 reg_val &= 0x8cffffff;
7760 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007761 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007762
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007763 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007764 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007765 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007766
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007767 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007768 reg_val &= 0x00ffffff;
7769 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007770 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007771}
7772
Daniel Vetterb5518422013-05-03 11:49:48 +02007773static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7774 struct intel_link_m_n *m_n)
7775{
7776 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007777 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007778 int pipe = crtc->pipe;
7779
Daniel Vettere3b95f12013-05-03 11:49:49 +02007780 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7781 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7782 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7783 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007784}
7785
7786static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007787 struct intel_link_m_n *m_n,
7788 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007789{
7790 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007791 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007792 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007793 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007794
7795 if (INTEL_INFO(dev)->gen >= 5) {
7796 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7797 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7798 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7799 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007800 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7801 * for gen < 8) and if DRRS is supported (to make sure the
7802 * registers are not unnecessarily accessed).
7803 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007804 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
7805 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007806 I915_WRITE(PIPE_DATA_M2(transcoder),
7807 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7808 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7809 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7810 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7811 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007812 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007813 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7814 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7815 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7816 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007817 }
7818}
7819
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307820void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007821{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307822 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7823
7824 if (m_n == M1_N1) {
7825 dp_m_n = &crtc->config->dp_m_n;
7826 dp_m2_n2 = &crtc->config->dp_m2_n2;
7827 } else if (m_n == M2_N2) {
7828
7829 /*
7830 * M2_N2 registers are not supported. Hence m2_n2 divider value
7831 * needs to be programmed into M1_N1.
7832 */
7833 dp_m_n = &crtc->config->dp_m2_n2;
7834 } else {
7835 DRM_ERROR("Unsupported divider value\n");
7836 return;
7837 }
7838
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007839 if (crtc->config->has_pch_encoder)
7840 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007841 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307842 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007843}
7844
Daniel Vetter251ac862015-06-18 10:30:24 +02007845static void vlv_compute_dpll(struct intel_crtc *crtc,
7846 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007847{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007848 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007849 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007850 if (crtc->pipe != PIPE_A)
7851 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007852
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007853 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007854 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007855 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7856 DPLL_EXT_BUFFER_ENABLE_VLV;
7857
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007858 pipe_config->dpll_hw_state.dpll_md =
7859 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7860}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007861
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007862static void chv_compute_dpll(struct intel_crtc *crtc,
7863 struct intel_crtc_state *pipe_config)
7864{
7865 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007866 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007867 if (crtc->pipe != PIPE_A)
7868 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7869
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007870 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007871 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007872 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7873
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007874 pipe_config->dpll_hw_state.dpll_md =
7875 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007876}
7877
Ville Syrjäläd288f652014-10-28 13:20:22 +02007878static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007879 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007880{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007881 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007882 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007883 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007884 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007885 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007886 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007887
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007888 /* Enable Refclk */
7889 I915_WRITE(DPLL(pipe),
7890 pipe_config->dpll_hw_state.dpll &
7891 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7892
7893 /* No need to actually set up the DPLL with DSI */
7894 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7895 return;
7896
Ville Syrjäläa5805162015-05-26 20:42:30 +03007897 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007898
Ville Syrjäläd288f652014-10-28 13:20:22 +02007899 bestn = pipe_config->dpll.n;
7900 bestm1 = pipe_config->dpll.m1;
7901 bestm2 = pipe_config->dpll.m2;
7902 bestp1 = pipe_config->dpll.p1;
7903 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007904
Jesse Barnes89b667f2013-04-18 14:51:36 -07007905 /* See eDP HDMI DPIO driver vbios notes doc */
7906
7907 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007908 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007909 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007910
7911 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007912 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007913
7914 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007915 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007916 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007917 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007918
7919 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007920 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007921
7922 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007923 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7924 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7925 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007926 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007927
7928 /*
7929 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7930 * but we don't support that).
7931 * Note: don't use the DAC post divider as it seems unstable.
7932 */
7933 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007934 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007935
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007936 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007937 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007938
Jesse Barnes89b667f2013-04-18 14:51:36 -07007939 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007940 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007941 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7942 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007943 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007944 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007945 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007946 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007947 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007948
Ville Syrjälä37a56502016-06-22 21:57:04 +03007949 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007950 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007951 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007952 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007953 0x0df40000);
7954 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007955 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007956 0x0df70000);
7957 } else { /* HDMI or VGA */
7958 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007959 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007960 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007961 0x0df70000);
7962 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007963 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007964 0x0df40000);
7965 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007966
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007967 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007968 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03007969 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007970 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007971 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007972
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007973 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007974 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007975}
7976
Ville Syrjäläd288f652014-10-28 13:20:22 +02007977static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007978 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007979{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007980 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007981 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007982 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007983 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307984 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007985 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307986 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307987 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007988
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007989 /* Enable Refclk and SSC */
7990 I915_WRITE(DPLL(pipe),
7991 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7992
7993 /* No need to actually set up the DPLL with DSI */
7994 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7995 return;
7996
Ville Syrjäläd288f652014-10-28 13:20:22 +02007997 bestn = pipe_config->dpll.n;
7998 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7999 bestm1 = pipe_config->dpll.m1;
8000 bestm2 = pipe_config->dpll.m2 >> 22;
8001 bestp1 = pipe_config->dpll.p1;
8002 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308003 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308004 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308005 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008006
Ville Syrjäläa5805162015-05-26 20:42:30 +03008007 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008008
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008009 /* p1 and p2 divider */
8010 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8011 5 << DPIO_CHV_S1_DIV_SHIFT |
8012 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8013 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8014 1 << DPIO_CHV_K_DIV_SHIFT);
8015
8016 /* Feedback post-divider - m2 */
8017 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8018
8019 /* Feedback refclk divider - n and m1 */
8020 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8021 DPIO_CHV_M1_DIV_BY_2 |
8022 1 << DPIO_CHV_N_DIV_SHIFT);
8023
8024 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03008025 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008026
8027 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308028 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8029 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8030 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8031 if (bestm2_frac)
8032 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8033 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008034
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05308035 /* Program digital lock detect threshold */
8036 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8037 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8038 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8039 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8040 if (!bestm2_frac)
8041 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8042 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8043
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008044 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308045 if (vco == 5400000) {
8046 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8047 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8048 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8049 tribuf_calcntr = 0x9;
8050 } else if (vco <= 6200000) {
8051 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8052 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8053 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8054 tribuf_calcntr = 0x9;
8055 } else if (vco <= 6480000) {
8056 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8057 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8058 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8059 tribuf_calcntr = 0x8;
8060 } else {
8061 /* Not supported. Apply the same limits as in the max case */
8062 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8063 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8064 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8065 tribuf_calcntr = 0;
8066 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008067 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8068
Ville Syrjälä968040b2015-03-11 22:52:08 +02008069 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308070 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8071 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8072 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8073
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008074 /* AFC Recal */
8075 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8076 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8077 DPIO_AFC_RECAL);
8078
Ville Syrjäläa5805162015-05-26 20:42:30 +03008079 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008080}
8081
Ville Syrjäläd288f652014-10-28 13:20:22 +02008082/**
8083 * vlv_force_pll_on - forcibly enable just the PLL
8084 * @dev_priv: i915 private structure
8085 * @pipe: pipe PLL to enable
8086 * @dpll: PLL configuration
8087 *
8088 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8089 * in cases where we need the PLL enabled even when @pipe is not going to
8090 * be enabled.
8091 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008092int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008093 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008094{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02008095 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008096 struct intel_crtc_state *pipe_config;
8097
8098 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8099 if (!pipe_config)
8100 return -ENOMEM;
8101
8102 pipe_config->base.crtc = &crtc->base;
8103 pipe_config->pixel_multiplier = 1;
8104 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008105
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008106 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008107 chv_compute_dpll(crtc, pipe_config);
8108 chv_prepare_pll(crtc, pipe_config);
8109 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008110 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008111 vlv_compute_dpll(crtc, pipe_config);
8112 vlv_prepare_pll(crtc, pipe_config);
8113 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008114 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008115
8116 kfree(pipe_config);
8117
8118 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008119}
8120
8121/**
8122 * vlv_force_pll_off - forcibly disable just the PLL
8123 * @dev_priv: i915 private structure
8124 * @pipe: pipe PLL to disable
8125 *
8126 * Disable the PLL for @pipe. To be used in cases where we need
8127 * the PLL enabled even when @pipe is not going to be enabled.
8128 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008129void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008130{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008131 if (IS_CHERRYVIEW(dev_priv))
8132 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008133 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008134 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008135}
8136
Daniel Vetter251ac862015-06-18 10:30:24 +02008137static void i9xx_compute_dpll(struct intel_crtc *crtc,
8138 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008139 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008140{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008141 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008142 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008143 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008144
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008145 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308146
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008147 dpll = DPLL_VGA_MODE_DIS;
8148
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008149 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008150 dpll |= DPLLB_MODE_LVDS;
8151 else
8152 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01008153
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008154 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || IS_G33(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008155 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02008156 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008157 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02008158
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008159 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8160 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008161 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008162
Ville Syrjälä37a56502016-06-22 21:57:04 +03008163 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008164 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008165
8166 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008167 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008168 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8169 else {
8170 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008171 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008172 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8173 }
8174 switch (clock->p2) {
8175 case 5:
8176 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8177 break;
8178 case 7:
8179 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8180 break;
8181 case 10:
8182 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8183 break;
8184 case 14:
8185 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8186 break;
8187 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008188 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008189 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8190
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008191 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008192 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008193 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008194 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008195 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8196 else
8197 dpll |= PLL_REF_INPUT_DREFCLK;
8198
8199 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008200 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008201
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008202 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008203 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008204 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008205 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008206 }
8207}
8208
Daniel Vetter251ac862015-06-18 10:30:24 +02008209static void i8xx_compute_dpll(struct intel_crtc *crtc,
8210 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008211 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008212{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008213 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008214 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008215 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008216 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008217
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008218 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308219
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008220 dpll = DPLL_VGA_MODE_DIS;
8221
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008222 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008223 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8224 } else {
8225 if (clock->p1 == 2)
8226 dpll |= PLL_P1_DIVIDE_BY_TWO;
8227 else
8228 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8229 if (clock->p2 == 4)
8230 dpll |= PLL_P2_DIVIDE_BY_4;
8231 }
8232
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008233 if (!IS_I830(dev_priv) &&
8234 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008235 dpll |= DPLL_DVO_2X_MODE;
8236
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008237 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008238 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008239 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8240 else
8241 dpll |= PLL_REF_INPUT_DREFCLK;
8242
8243 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008244 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008245}
8246
Daniel Vetter8a654f32013-06-01 17:16:22 +02008247static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008248{
8249 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008250 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008251 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008252 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03008253 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008254 uint32_t crtc_vtotal, crtc_vblank_end;
8255 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008256
8257 /* We need to be careful not to changed the adjusted mode, for otherwise
8258 * the hw state checker will get angry at the mismatch. */
8259 crtc_vtotal = adjusted_mode->crtc_vtotal;
8260 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008261
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008262 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008263 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008264 crtc_vtotal -= 1;
8265 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008266
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008267 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008268 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8269 else
8270 vsyncshift = adjusted_mode->crtc_hsync_start -
8271 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008272 if (vsyncshift < 0)
8273 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008274 }
8275
8276 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008277 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008278
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008279 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008280 (adjusted_mode->crtc_hdisplay - 1) |
8281 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008282 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008283 (adjusted_mode->crtc_hblank_start - 1) |
8284 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008285 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008286 (adjusted_mode->crtc_hsync_start - 1) |
8287 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8288
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008289 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008290 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008291 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008292 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008293 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008294 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008295 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008296 (adjusted_mode->crtc_vsync_start - 1) |
8297 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8298
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008299 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8300 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8301 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8302 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008303 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008304 (pipe == PIPE_B || pipe == PIPE_C))
8305 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8306
Jani Nikulabc58be62016-03-18 17:05:39 +02008307}
8308
8309static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8310{
8311 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008312 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008313 enum pipe pipe = intel_crtc->pipe;
8314
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008315 /* pipesrc controls the size that is scaled from, which should
8316 * always be the user's requested size.
8317 */
8318 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008319 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8320 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008321}
8322
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008323static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008324 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008325{
8326 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008327 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008328 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8329 uint32_t tmp;
8330
8331 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008332 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8333 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008334 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008335 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8336 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008337 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008338 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8339 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008340
8341 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008342 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8343 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008344 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008345 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8346 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008347 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008348 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8349 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008350
8351 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008352 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8353 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8354 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008355 }
Jani Nikulabc58be62016-03-18 17:05:39 +02008356}
8357
8358static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8359 struct intel_crtc_state *pipe_config)
8360{
8361 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008362 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008363 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008364
8365 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008366 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8367 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8368
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008369 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8370 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008371}
8372
Daniel Vetterf6a83282014-02-11 15:28:57 -08008373void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008374 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03008375{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008376 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8377 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8378 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8379 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008380
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008381 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8382 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8383 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8384 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008385
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008386 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008387 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03008388
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008389 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8390 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008391
8392 mode->hsync = drm_mode_hsync(mode);
8393 mode->vrefresh = drm_mode_vrefresh(mode);
8394 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03008395}
8396
Daniel Vetter84b046f2013-02-19 18:48:54 +01008397static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8398{
8399 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008400 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01008401 uint32_t pipeconf;
8402
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008403 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008404
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03008405 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8406 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8407 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02008408
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008409 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008410 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008411
Daniel Vetterff9ce462013-04-24 14:57:17 +02008412 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008413 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8414 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008415 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008416 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02008417 pipeconf |= PIPECONF_DITHER_EN |
8418 PIPECONF_DITHER_TYPE_SP;
8419
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008420 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008421 case 18:
8422 pipeconf |= PIPECONF_6BPC;
8423 break;
8424 case 24:
8425 pipeconf |= PIPECONF_8BPC;
8426 break;
8427 case 30:
8428 pipeconf |= PIPECONF_10BPC;
8429 break;
8430 default:
8431 /* Case prevented by intel_choose_pipe_bpp_dither. */
8432 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01008433 }
8434 }
8435
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00008436 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01008437 if (intel_crtc->lowfreq_avail) {
8438 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8439 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8440 } else {
8441 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01008442 }
8443 }
8444
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008445 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008446 if (INTEL_INFO(dev)->gen < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008447 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008448 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8449 else
8450 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8451 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01008452 pipeconf |= PIPECONF_PROGRESSIVE;
8453
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008454 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008455 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008456 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03008457
Daniel Vetter84b046f2013-02-19 18:48:54 +01008458 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8459 POSTING_READ(PIPECONF(intel_crtc->pipe));
8460}
8461
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008462static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8463 struct intel_crtc_state *crtc_state)
8464{
8465 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008466 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008467 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008468 int refclk = 48000;
8469
8470 memset(&crtc_state->dpll_hw_state, 0,
8471 sizeof(crtc_state->dpll_hw_state));
8472
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008473 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008474 if (intel_panel_use_ssc(dev_priv)) {
8475 refclk = dev_priv->vbt.lvds_ssc_freq;
8476 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8477 }
8478
8479 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008480 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008481 limit = &intel_limits_i8xx_dvo;
8482 } else {
8483 limit = &intel_limits_i8xx_dac;
8484 }
8485
8486 if (!crtc_state->clock_set &&
8487 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8488 refclk, NULL, &crtc_state->dpll)) {
8489 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8490 return -EINVAL;
8491 }
8492
8493 i8xx_compute_dpll(crtc, crtc_state, NULL);
8494
8495 return 0;
8496}
8497
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008498static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8499 struct intel_crtc_state *crtc_state)
8500{
8501 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008502 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008503 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008504 int refclk = 96000;
8505
8506 memset(&crtc_state->dpll_hw_state, 0,
8507 sizeof(crtc_state->dpll_hw_state));
8508
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008509 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008510 if (intel_panel_use_ssc(dev_priv)) {
8511 refclk = dev_priv->vbt.lvds_ssc_freq;
8512 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8513 }
8514
8515 if (intel_is_dual_link_lvds(dev))
8516 limit = &intel_limits_g4x_dual_channel_lvds;
8517 else
8518 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008519 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8520 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008521 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008522 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008523 limit = &intel_limits_g4x_sdvo;
8524 } else {
8525 /* The option is for other outputs */
8526 limit = &intel_limits_i9xx_sdvo;
8527 }
8528
8529 if (!crtc_state->clock_set &&
8530 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8531 refclk, NULL, &crtc_state->dpll)) {
8532 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8533 return -EINVAL;
8534 }
8535
8536 i9xx_compute_dpll(crtc, crtc_state, NULL);
8537
8538 return 0;
8539}
8540
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008541static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8542 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008543{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008544 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008545 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008546 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008547 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008548
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008549 memset(&crtc_state->dpll_hw_state, 0,
8550 sizeof(crtc_state->dpll_hw_state));
8551
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008552 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008553 if (intel_panel_use_ssc(dev_priv)) {
8554 refclk = dev_priv->vbt.lvds_ssc_freq;
8555 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8556 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008557
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008558 limit = &intel_limits_pineview_lvds;
8559 } else {
8560 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008561 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008562
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008563 if (!crtc_state->clock_set &&
8564 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8565 refclk, NULL, &crtc_state->dpll)) {
8566 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8567 return -EINVAL;
8568 }
8569
8570 i9xx_compute_dpll(crtc, crtc_state, NULL);
8571
8572 return 0;
8573}
8574
8575static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8576 struct intel_crtc_state *crtc_state)
8577{
8578 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008579 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008580 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008581 int refclk = 96000;
8582
8583 memset(&crtc_state->dpll_hw_state, 0,
8584 sizeof(crtc_state->dpll_hw_state));
8585
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008586 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008587 if (intel_panel_use_ssc(dev_priv)) {
8588 refclk = dev_priv->vbt.lvds_ssc_freq;
8589 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008590 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008591
8592 limit = &intel_limits_i9xx_lvds;
8593 } else {
8594 limit = &intel_limits_i9xx_sdvo;
8595 }
8596
8597 if (!crtc_state->clock_set &&
8598 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8599 refclk, NULL, &crtc_state->dpll)) {
8600 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8601 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008602 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008603
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008604 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008605
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008606 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008607}
8608
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008609static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8610 struct intel_crtc_state *crtc_state)
8611{
8612 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008613 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008614
8615 memset(&crtc_state->dpll_hw_state, 0,
8616 sizeof(crtc_state->dpll_hw_state));
8617
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008618 if (!crtc_state->clock_set &&
8619 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8620 refclk, NULL, &crtc_state->dpll)) {
8621 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8622 return -EINVAL;
8623 }
8624
8625 chv_compute_dpll(crtc, crtc_state);
8626
8627 return 0;
8628}
8629
8630static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8631 struct intel_crtc_state *crtc_state)
8632{
8633 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008634 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008635
8636 memset(&crtc_state->dpll_hw_state, 0,
8637 sizeof(crtc_state->dpll_hw_state));
8638
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008639 if (!crtc_state->clock_set &&
8640 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8641 refclk, NULL, &crtc_state->dpll)) {
8642 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8643 return -EINVAL;
8644 }
8645
8646 vlv_compute_dpll(crtc, crtc_state);
8647
8648 return 0;
8649}
8650
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008651static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008652 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008653{
8654 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008655 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008656 uint32_t tmp;
8657
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008658 if (INTEL_GEN(dev_priv) <= 3 &&
8659 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008660 return;
8661
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008662 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008663 if (!(tmp & PFIT_ENABLE))
8664 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008665
Daniel Vetter06922822013-07-11 13:35:40 +02008666 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008667 if (INTEL_INFO(dev)->gen < 4) {
8668 if (crtc->pipe != PIPE_B)
8669 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008670 } else {
8671 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8672 return;
8673 }
8674
Daniel Vetter06922822013-07-11 13:35:40 +02008675 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008676 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008677}
8678
Jesse Barnesacbec812013-09-20 11:29:32 -07008679static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008680 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008681{
8682 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008683 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07008684 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008685 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008686 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008687 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008688
Ville Syrjäläb5219732016-03-15 16:40:01 +02008689 /* In case of DSI, DPLL will not be used */
8690 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308691 return;
8692
Ville Syrjäläa5805162015-05-26 20:42:30 +03008693 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008694 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008695 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008696
8697 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8698 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8699 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8700 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8701 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8702
Imre Deakdccbea32015-06-22 23:35:51 +03008703 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008704}
8705
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008706static void
8707i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8708 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008709{
8710 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008711 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008712 u32 val, base, offset;
8713 int pipe = crtc->pipe, plane = crtc->plane;
8714 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008715 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008716 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008717 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008718
Damien Lespiau42a7b082015-02-05 19:35:13 +00008719 val = I915_READ(DSPCNTR(plane));
8720 if (!(val & DISPLAY_PLANE_ENABLE))
8721 return;
8722
Damien Lespiaud9806c92015-01-21 14:07:19 +00008723 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008724 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008725 DRM_DEBUG_KMS("failed to alloc fb\n");
8726 return;
8727 }
8728
Damien Lespiau1b842c82015-01-21 13:50:54 +00008729 fb = &intel_fb->base;
8730
Daniel Vetter18c52472015-02-10 17:16:09 +00008731 if (INTEL_INFO(dev)->gen >= 4) {
8732 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008733 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008734 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8735 }
8736 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008737
8738 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008739 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008740 fb->pixel_format = fourcc;
8741 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008742
8743 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008744 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008745 offset = I915_READ(DSPTILEOFF(plane));
8746 else
8747 offset = I915_READ(DSPLINOFF(plane));
8748 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8749 } else {
8750 base = I915_READ(DSPADDR(plane));
8751 }
8752 plane_config->base = base;
8753
8754 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008755 fb->width = ((val >> 16) & 0xfff) + 1;
8756 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008757
8758 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008759 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008760
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008761 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008762 fb->pixel_format,
8763 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008764
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008765 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008766
Damien Lespiau2844a922015-01-20 12:51:48 +00008767 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8768 pipe_name(pipe), plane, fb->width, fb->height,
8769 fb->bits_per_pixel, base, fb->pitches[0],
8770 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008771
Damien Lespiau2d140302015-02-05 17:22:18 +00008772 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008773}
8774
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008775static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008776 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008777{
8778 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008779 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008780 int pipe = pipe_config->cpu_transcoder;
8781 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008782 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008783 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008784 int refclk = 100000;
8785
Ville Syrjäläb5219732016-03-15 16:40:01 +02008786 /* In case of DSI, DPLL will not be used */
8787 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8788 return;
8789
Ville Syrjäläa5805162015-05-26 20:42:30 +03008790 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008791 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8792 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8793 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8794 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008795 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008796 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008797
8798 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008799 clock.m2 = (pll_dw0 & 0xff) << 22;
8800 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8801 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008802 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8803 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8804 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8805
Imre Deakdccbea32015-06-22 23:35:51 +03008806 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008807}
8808
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008809static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008810 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008811{
8812 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008813 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008814 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008815 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008816 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008817
Imre Deak17290502016-02-12 18:55:11 +02008818 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8819 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008820 return false;
8821
Daniel Vettere143a212013-07-04 12:01:15 +02008822 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008823 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008824
Imre Deak17290502016-02-12 18:55:11 +02008825 ret = false;
8826
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008827 tmp = I915_READ(PIPECONF(crtc->pipe));
8828 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008829 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008830
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008831 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8832 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008833 switch (tmp & PIPECONF_BPC_MASK) {
8834 case PIPECONF_6BPC:
8835 pipe_config->pipe_bpp = 18;
8836 break;
8837 case PIPECONF_8BPC:
8838 pipe_config->pipe_bpp = 24;
8839 break;
8840 case PIPECONF_10BPC:
8841 pipe_config->pipe_bpp = 30;
8842 break;
8843 default:
8844 break;
8845 }
8846 }
8847
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008848 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008849 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008850 pipe_config->limited_color_range = true;
8851
Ville Syrjälä282740f2013-09-04 18:30:03 +03008852 if (INTEL_INFO(dev)->gen < 4)
8853 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8854
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008855 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008856 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008857
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008858 i9xx_get_pfit_config(crtc, pipe_config);
8859
Daniel Vetter6c49f242013-06-06 12:45:25 +02008860 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008861 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008862 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02008863 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8864 else
8865 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008866 pipe_config->pixel_multiplier =
8867 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8868 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008869 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008870 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8871 IS_G33(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02008872 tmp = I915_READ(DPLL(crtc->pipe));
8873 pipe_config->pixel_multiplier =
8874 ((tmp & SDVO_MULTIPLIER_MASK)
8875 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8876 } else {
8877 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8878 * port and will be fixed up in the encoder->get_config
8879 * function. */
8880 pipe_config->pixel_multiplier = 1;
8881 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008882 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008883 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008884 /*
8885 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8886 * on 830. Filter it out here so that we don't
8887 * report errors due to that.
8888 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008889 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008890 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8891
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008892 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8893 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008894 } else {
8895 /* Mask out read-only status bits. */
8896 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8897 DPLL_PORTC_READY_MASK |
8898 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008899 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008900
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008901 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008902 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01008903 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07008904 vlv_crtc_clock_get(crtc, pipe_config);
8905 else
8906 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008907
Ville Syrjälä0f646142015-08-26 19:39:18 +03008908 /*
8909 * Normally the dotclock is filled in by the encoder .get_config()
8910 * but in case the pipe is enabled w/o any ports we need a sane
8911 * default.
8912 */
8913 pipe_config->base.adjusted_mode.crtc_clock =
8914 pipe_config->port_clock / pipe_config->pixel_multiplier;
8915
Imre Deak17290502016-02-12 18:55:11 +02008916 ret = true;
8917
8918out:
8919 intel_display_power_put(dev_priv, power_domain);
8920
8921 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008922}
8923
Paulo Zanonidde86e22012-12-01 12:04:25 -02008924static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008925{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008926 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008927 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008928 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008929 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008930 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008931 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008932 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008933 bool has_ck505 = false;
8934 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008935 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008936
8937 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008938 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008939 switch (encoder->type) {
8940 case INTEL_OUTPUT_LVDS:
8941 has_panel = true;
8942 has_lvds = true;
8943 break;
8944 case INTEL_OUTPUT_EDP:
8945 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008946 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008947 has_cpu_edp = true;
8948 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008949 default:
8950 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008951 }
8952 }
8953
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008954 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008955 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008956 can_ssc = has_ck505;
8957 } else {
8958 has_ck505 = false;
8959 can_ssc = true;
8960 }
8961
Lyude1c1a24d2016-06-14 11:04:09 -04008962 /* Check if any DPLLs are using the SSC source */
8963 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8964 u32 temp = I915_READ(PCH_DPLL(i));
8965
8966 if (!(temp & DPLL_VCO_ENABLE))
8967 continue;
8968
8969 if ((temp & PLL_REF_INPUT_MASK) ==
8970 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8971 using_ssc_source = true;
8972 break;
8973 }
8974 }
8975
8976 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8977 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008978
8979 /* Ironlake: try to setup display ref clock before DPLL
8980 * enabling. This is only under driver's control after
8981 * PCH B stepping, previous chipset stepping should be
8982 * ignoring this setting.
8983 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008984 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008985
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008986 /* As we must carefully and slowly disable/enable each source in turn,
8987 * compute the final state we want first and check if we need to
8988 * make any changes at all.
8989 */
8990 final = val;
8991 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008992 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008993 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008994 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008995 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8996
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008997 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008998 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008999 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009000
Keith Packard199e5d72011-09-22 12:01:57 -07009001 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009002 final |= DREF_SSC_SOURCE_ENABLE;
9003
9004 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9005 final |= DREF_SSC1_ENABLE;
9006
9007 if (has_cpu_edp) {
9008 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9009 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9010 else
9011 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9012 } else
9013 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04009014 } else if (using_ssc_source) {
9015 final |= DREF_SSC_SOURCE_ENABLE;
9016 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009017 }
9018
9019 if (final == val)
9020 return;
9021
9022 /* Always enable nonspread source */
9023 val &= ~DREF_NONSPREAD_SOURCE_MASK;
9024
9025 if (has_ck505)
9026 val |= DREF_NONSPREAD_CK505_ENABLE;
9027 else
9028 val |= DREF_NONSPREAD_SOURCE_ENABLE;
9029
9030 if (has_panel) {
9031 val &= ~DREF_SSC_SOURCE_MASK;
9032 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009033
Keith Packard199e5d72011-09-22 12:01:57 -07009034 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07009035 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009036 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009037 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02009038 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009039 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009040
9041 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009042 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009043 POSTING_READ(PCH_DREF_CONTROL);
9044 udelay(200);
9045
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009046 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009047
9048 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07009049 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07009050 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009051 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009052 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02009053 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009054 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07009055 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009056 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009057
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009058 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009059 POSTING_READ(PCH_DREF_CONTROL);
9060 udelay(200);
9061 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04009062 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009063
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009064 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07009065
9066 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009067 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009068
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009069 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009070 POSTING_READ(PCH_DREF_CONTROL);
9071 udelay(200);
9072
Lyude1c1a24d2016-06-14 11:04:09 -04009073 if (!using_ssc_source) {
9074 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009075
Lyude1c1a24d2016-06-14 11:04:09 -04009076 /* Turn off the SSC source */
9077 val &= ~DREF_SSC_SOURCE_MASK;
9078 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009079
Lyude1c1a24d2016-06-14 11:04:09 -04009080 /* Turn off SSC1 */
9081 val &= ~DREF_SSC1_ENABLE;
9082
9083 I915_WRITE(PCH_DREF_CONTROL, val);
9084 POSTING_READ(PCH_DREF_CONTROL);
9085 udelay(200);
9086 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07009087 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009088
9089 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009090}
9091
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009092static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009093{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009094 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009095
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009096 tmp = I915_READ(SOUTH_CHICKEN2);
9097 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9098 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009099
Imre Deakcf3598c2016-06-28 13:37:31 +03009100 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9101 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009102 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02009103
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009104 tmp = I915_READ(SOUTH_CHICKEN2);
9105 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9106 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009107
Imre Deakcf3598c2016-06-28 13:37:31 +03009108 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9109 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009110 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009111}
9112
9113/* WaMPhyProgramming:hsw */
9114static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9115{
9116 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009117
9118 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9119 tmp &= ~(0xFF << 24);
9120 tmp |= (0x12 << 24);
9121 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9122
Paulo Zanonidde86e22012-12-01 12:04:25 -02009123 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9124 tmp |= (1 << 11);
9125 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9126
9127 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9128 tmp |= (1 << 11);
9129 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9130
Paulo Zanonidde86e22012-12-01 12:04:25 -02009131 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9132 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9133 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9134
9135 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9136 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9137 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9138
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009139 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9140 tmp &= ~(7 << 13);
9141 tmp |= (5 << 13);
9142 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009143
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009144 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9145 tmp &= ~(7 << 13);
9146 tmp |= (5 << 13);
9147 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009148
9149 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9150 tmp &= ~0xFF;
9151 tmp |= 0x1C;
9152 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9153
9154 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9155 tmp &= ~0xFF;
9156 tmp |= 0x1C;
9157 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9158
9159 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9160 tmp &= ~(0xFF << 16);
9161 tmp |= (0x1C << 16);
9162 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9163
9164 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9165 tmp &= ~(0xFF << 16);
9166 tmp |= (0x1C << 16);
9167 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9168
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009169 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9170 tmp |= (1 << 27);
9171 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009172
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009173 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9174 tmp |= (1 << 27);
9175 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009176
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009177 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9178 tmp &= ~(0xF << 28);
9179 tmp |= (4 << 28);
9180 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009181
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009182 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9183 tmp &= ~(0xF << 28);
9184 tmp |= (4 << 28);
9185 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009186}
9187
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009188/* Implements 3 different sequences from BSpec chapter "Display iCLK
9189 * Programming" based on the parameters passed:
9190 * - Sequence to enable CLKOUT_DP
9191 * - Sequence to enable CLKOUT_DP without spread
9192 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9193 */
9194static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
9195 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009196{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009197 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009198 uint32_t reg, tmp;
9199
9200 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9201 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009202 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9203 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009204 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009205
Ville Syrjäläa5805162015-05-26 20:42:30 +03009206 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009207
9208 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9209 tmp &= ~SBI_SSCCTL_DISABLE;
9210 tmp |= SBI_SSCCTL_PATHALT;
9211 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9212
9213 udelay(24);
9214
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009215 if (with_spread) {
9216 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9217 tmp &= ~SBI_SSCCTL_PATHALT;
9218 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009219
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009220 if (with_fdi) {
9221 lpt_reset_fdi_mphy(dev_priv);
9222 lpt_program_fdi_mphy(dev_priv);
9223 }
9224 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02009225
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009226 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009227 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9228 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9229 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01009230
Ville Syrjäläa5805162015-05-26 20:42:30 +03009231 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009232}
9233
Paulo Zanoni47701c32013-07-23 11:19:25 -03009234/* Sequence to disable CLKOUT_DP */
9235static void lpt_disable_clkout_dp(struct drm_device *dev)
9236{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009237 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009238 uint32_t reg, tmp;
9239
Ville Syrjäläa5805162015-05-26 20:42:30 +03009240 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009241
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009242 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03009243 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9244 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9245 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9246
9247 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9248 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9249 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9250 tmp |= SBI_SSCCTL_PATHALT;
9251 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9252 udelay(32);
9253 }
9254 tmp |= SBI_SSCCTL_DISABLE;
9255 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9256 }
9257
Ville Syrjäläa5805162015-05-26 20:42:30 +03009258 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009259}
9260
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009261#define BEND_IDX(steps) ((50 + (steps)) / 5)
9262
9263static const uint16_t sscdivintphase[] = {
9264 [BEND_IDX( 50)] = 0x3B23,
9265 [BEND_IDX( 45)] = 0x3B23,
9266 [BEND_IDX( 40)] = 0x3C23,
9267 [BEND_IDX( 35)] = 0x3C23,
9268 [BEND_IDX( 30)] = 0x3D23,
9269 [BEND_IDX( 25)] = 0x3D23,
9270 [BEND_IDX( 20)] = 0x3E23,
9271 [BEND_IDX( 15)] = 0x3E23,
9272 [BEND_IDX( 10)] = 0x3F23,
9273 [BEND_IDX( 5)] = 0x3F23,
9274 [BEND_IDX( 0)] = 0x0025,
9275 [BEND_IDX( -5)] = 0x0025,
9276 [BEND_IDX(-10)] = 0x0125,
9277 [BEND_IDX(-15)] = 0x0125,
9278 [BEND_IDX(-20)] = 0x0225,
9279 [BEND_IDX(-25)] = 0x0225,
9280 [BEND_IDX(-30)] = 0x0325,
9281 [BEND_IDX(-35)] = 0x0325,
9282 [BEND_IDX(-40)] = 0x0425,
9283 [BEND_IDX(-45)] = 0x0425,
9284 [BEND_IDX(-50)] = 0x0525,
9285};
9286
9287/*
9288 * Bend CLKOUT_DP
9289 * steps -50 to 50 inclusive, in steps of 5
9290 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9291 * change in clock period = -(steps / 10) * 5.787 ps
9292 */
9293static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9294{
9295 uint32_t tmp;
9296 int idx = BEND_IDX(steps);
9297
9298 if (WARN_ON(steps % 5 != 0))
9299 return;
9300
9301 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9302 return;
9303
9304 mutex_lock(&dev_priv->sb_lock);
9305
9306 if (steps % 10 != 0)
9307 tmp = 0xAAAAAAAB;
9308 else
9309 tmp = 0x00000000;
9310 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9311
9312 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9313 tmp &= 0xffff0000;
9314 tmp |= sscdivintphase[idx];
9315 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9316
9317 mutex_unlock(&dev_priv->sb_lock);
9318}
9319
9320#undef BEND_IDX
9321
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009322static void lpt_init_pch_refclk(struct drm_device *dev)
9323{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009324 struct intel_encoder *encoder;
9325 bool has_vga = false;
9326
Damien Lespiaub2784e12014-08-05 11:29:37 +01009327 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009328 switch (encoder->type) {
9329 case INTEL_OUTPUT_ANALOG:
9330 has_vga = true;
9331 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009332 default:
9333 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009334 }
9335 }
9336
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009337 if (has_vga) {
9338 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009339 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009340 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03009341 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009342 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009343}
9344
Paulo Zanonidde86e22012-12-01 12:04:25 -02009345/*
9346 * Initialize reference clocks when the driver loads
9347 */
9348void intel_init_pch_refclk(struct drm_device *dev)
9349{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009350 struct drm_i915_private *dev_priv = to_i915(dev);
9351
9352 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Paulo Zanonidde86e22012-12-01 12:04:25 -02009353 ironlake_init_pch_refclk(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009354 else if (HAS_PCH_LPT(dev_priv))
Paulo Zanonidde86e22012-12-01 12:04:25 -02009355 lpt_init_pch_refclk(dev);
9356}
9357
Daniel Vetter6ff93602013-04-19 11:24:36 +02009358static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03009359{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009360 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03009361 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9362 int pipe = intel_crtc->pipe;
9363 uint32_t val;
9364
Daniel Vetter78114072013-06-13 00:54:57 +02009365 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03009366
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009367 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03009368 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009369 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009370 break;
9371 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009372 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009373 break;
9374 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009375 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009376 break;
9377 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009378 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009379 break;
9380 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03009381 /* Case prevented by intel_choose_pipe_bpp_dither. */
9382 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03009383 }
9384
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009385 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03009386 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9387
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009388 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03009389 val |= PIPECONF_INTERLACED_ILK;
9390 else
9391 val |= PIPECONF_PROGRESSIVE;
9392
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009393 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009394 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009395
Paulo Zanonic8203562012-09-12 10:06:29 -03009396 I915_WRITE(PIPECONF(pipe), val);
9397 POSTING_READ(PIPECONF(pipe));
9398}
9399
Daniel Vetter6ff93602013-04-19 11:24:36 +02009400static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009401{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009402 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009404 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02009405 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009406
Jani Nikula391bf042016-03-18 17:05:40 +02009407 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009408 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9409
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009410 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009411 val |= PIPECONF_INTERLACED_ILK;
9412 else
9413 val |= PIPECONF_PROGRESSIVE;
9414
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009415 I915_WRITE(PIPECONF(cpu_transcoder), val);
9416 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02009417}
9418
Jani Nikula391bf042016-03-18 17:05:40 +02009419static void haswell_set_pipemisc(struct drm_crtc *crtc)
9420{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009421 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02009422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9423
9424 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9425 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009426
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009427 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009428 case 18:
9429 val |= PIPEMISC_DITHER_6_BPC;
9430 break;
9431 case 24:
9432 val |= PIPEMISC_DITHER_8_BPC;
9433 break;
9434 case 30:
9435 val |= PIPEMISC_DITHER_10_BPC;
9436 break;
9437 case 36:
9438 val |= PIPEMISC_DITHER_12_BPC;
9439 break;
9440 default:
9441 /* Case prevented by pipe_config_set_bpp. */
9442 BUG();
9443 }
9444
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009445 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009446 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9447
Jani Nikula391bf042016-03-18 17:05:40 +02009448 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009449 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009450}
9451
Paulo Zanonid4b19312012-11-29 11:29:32 -02009452int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9453{
9454 /*
9455 * Account for spread spectrum to avoid
9456 * oversubscribing the link. Max center spread
9457 * is 2.5%; use 5% for safety's sake.
9458 */
9459 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02009460 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02009461}
9462
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009463static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02009464{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009465 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03009466}
9467
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009468static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9469 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009470 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009471{
9472 struct drm_crtc *crtc = &intel_crtc->base;
9473 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009474 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009475 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009476 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08009477
Chris Wilsonc1858122010-12-03 21:35:48 +00009478 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009479 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009480 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07009481 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009482 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009483 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009484 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009485 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009486 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009487
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009488 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00009489
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009490 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
9491 fp |= FP_CB_TUNE;
9492
9493 if (reduced_clock) {
9494 fp2 = i9xx_dpll_compute_fp(reduced_clock);
9495
9496 if (reduced_clock->m < factor * reduced_clock->n)
9497 fp2 |= FP_CB_TUNE;
9498 } else {
9499 fp2 = fp;
9500 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009501
Chris Wilson5eddb702010-09-11 13:48:45 +01009502 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009503
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009504 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07009505 dpll |= DPLLB_MODE_LVDS;
9506 else
9507 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009508
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009509 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009510 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009511
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009512 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9513 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009514 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009515
Ville Syrjälä37a56502016-06-22 21:57:04 +03009516 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009517 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009518
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03009519 /*
9520 * The high speed IO clock is only really required for
9521 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9522 * possible to share the DPLL between CRT and HDMI. Enabling
9523 * the clock needlessly does no real harm, except use up a
9524 * bit of power potentially.
9525 *
9526 * We'll limit this to IVB with 3 pipes, since it has only two
9527 * DPLLs and so DPLL sharing is the only way to get three pipes
9528 * driving PCH ports at the same time. On SNB we could do this,
9529 * and potentially avoid enabling the second DPLL, but it's not
9530 * clear if it''s a win or loss power wise. No point in doing
9531 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9532 */
9533 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9534 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9535 dpll |= DPLL_SDVO_HIGH_SPEED;
9536
Eric Anholta07d6782011-03-30 13:01:08 -07009537 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009538 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009539 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009540 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009541
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009542 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009543 case 5:
9544 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9545 break;
9546 case 7:
9547 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9548 break;
9549 case 10:
9550 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9551 break;
9552 case 14:
9553 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9554 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009555 }
9556
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009557 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9558 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009559 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009560 else
9561 dpll |= PLL_REF_INPUT_DREFCLK;
9562
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009563 dpll |= DPLL_VCO_ENABLE;
9564
9565 crtc_state->dpll_hw_state.dpll = dpll;
9566 crtc_state->dpll_hw_state.fp0 = fp;
9567 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009568}
9569
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009570static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9571 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009572{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009573 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009574 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009575 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009576 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009577 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009578 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009579 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009580
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009581 memset(&crtc_state->dpll_hw_state, 0,
9582 sizeof(crtc_state->dpll_hw_state));
9583
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009584 crtc->lowfreq_avail = false;
9585
9586 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9587 if (!crtc_state->has_pch_encoder)
9588 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009589
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009590 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009591 if (intel_panel_use_ssc(dev_priv)) {
9592 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9593 dev_priv->vbt.lvds_ssc_freq);
9594 refclk = dev_priv->vbt.lvds_ssc_freq;
9595 }
9596
9597 if (intel_is_dual_link_lvds(dev)) {
9598 if (refclk == 100000)
9599 limit = &intel_limits_ironlake_dual_lvds_100m;
9600 else
9601 limit = &intel_limits_ironlake_dual_lvds;
9602 } else {
9603 if (refclk == 100000)
9604 limit = &intel_limits_ironlake_single_lvds_100m;
9605 else
9606 limit = &intel_limits_ironlake_single_lvds;
9607 }
9608 } else {
9609 limit = &intel_limits_ironlake_dac;
9610 }
9611
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009612 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009613 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9614 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009615 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9616 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009617 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009618
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009619 ironlake_compute_dpll(crtc, crtc_state,
9620 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009621
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009622 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9623 if (pll == NULL) {
9624 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9625 pipe_name(crtc->pipe));
9626 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009627 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009628
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009629 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009630 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009631 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009632
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009633 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009634}
9635
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009636static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9637 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009638{
9639 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009640 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009641 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009642
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009643 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9644 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9645 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9646 & ~TU_SIZE_MASK;
9647 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9648 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9649 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9650}
9651
9652static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9653 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009654 struct intel_link_m_n *m_n,
9655 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009656{
9657 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009658 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009659 enum pipe pipe = crtc->pipe;
9660
9661 if (INTEL_INFO(dev)->gen >= 5) {
9662 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9663 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9664 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9665 & ~TU_SIZE_MASK;
9666 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9667 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9668 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009669 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9670 * gen < 8) and if DRRS is supported (to make sure the
9671 * registers are not unnecessarily read).
9672 */
9673 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009674 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009675 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9676 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9677 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9678 & ~TU_SIZE_MASK;
9679 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9680 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9681 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9682 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009683 } else {
9684 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9685 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9686 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9687 & ~TU_SIZE_MASK;
9688 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9689 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9690 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9691 }
9692}
9693
9694void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009695 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009696{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009697 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009698 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9699 else
9700 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009701 &pipe_config->dp_m_n,
9702 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009703}
9704
Daniel Vetter72419202013-04-04 13:28:53 +02009705static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009706 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009707{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009708 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009709 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009710}
9711
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009712static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009713 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009714{
9715 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009716 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009717 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9718 uint32_t ps_ctrl = 0;
9719 int id = -1;
9720 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009721
Chandra Kondurua1b22782015-04-07 15:28:45 -07009722 /* find scaler attached to this pipe */
9723 for (i = 0; i < crtc->num_scalers; i++) {
9724 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9725 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9726 id = i;
9727 pipe_config->pch_pfit.enabled = true;
9728 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9729 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9730 break;
9731 }
9732 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009733
Chandra Kondurua1b22782015-04-07 15:28:45 -07009734 scaler_state->scaler_id = id;
9735 if (id >= 0) {
9736 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9737 } else {
9738 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009739 }
9740}
9741
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009742static void
9743skylake_get_initial_plane_config(struct intel_crtc *crtc,
9744 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009745{
9746 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009747 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00009748 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009749 int pipe = crtc->pipe;
9750 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009751 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009752 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009753 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009754
Damien Lespiaud9806c92015-01-21 14:07:19 +00009755 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009756 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009757 DRM_DEBUG_KMS("failed to alloc fb\n");
9758 return;
9759 }
9760
Damien Lespiau1b842c82015-01-21 13:50:54 +00009761 fb = &intel_fb->base;
9762
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009763 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009764 if (!(val & PLANE_CTL_ENABLE))
9765 goto error;
9766
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009767 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9768 fourcc = skl_format_to_fourcc(pixel_format,
9769 val & PLANE_CTL_ORDER_RGBX,
9770 val & PLANE_CTL_ALPHA_MASK);
9771 fb->pixel_format = fourcc;
9772 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9773
Damien Lespiau40f46282015-02-27 11:15:21 +00009774 tiling = val & PLANE_CTL_TILED_MASK;
9775 switch (tiling) {
9776 case PLANE_CTL_TILED_LINEAR:
9777 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9778 break;
9779 case PLANE_CTL_TILED_X:
9780 plane_config->tiling = I915_TILING_X;
9781 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9782 break;
9783 case PLANE_CTL_TILED_Y:
9784 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9785 break;
9786 case PLANE_CTL_TILED_YF:
9787 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9788 break;
9789 default:
9790 MISSING_CASE(tiling);
9791 goto error;
9792 }
9793
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009794 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9795 plane_config->base = base;
9796
9797 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9798
9799 val = I915_READ(PLANE_SIZE(pipe, 0));
9800 fb->height = ((val >> 16) & 0xfff) + 1;
9801 fb->width = ((val >> 0) & 0x1fff) + 1;
9802
9803 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009804 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009805 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009806 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9807
9808 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009809 fb->pixel_format,
9810 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009811
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009812 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009813
9814 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9815 pipe_name(pipe), fb->width, fb->height,
9816 fb->bits_per_pixel, base, fb->pitches[0],
9817 plane_config->size);
9818
Damien Lespiau2d140302015-02-05 17:22:18 +00009819 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009820 return;
9821
9822error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01009823 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009824}
9825
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009826static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009827 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009828{
9829 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009830 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009831 uint32_t tmp;
9832
9833 tmp = I915_READ(PF_CTL(crtc->pipe));
9834
9835 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009836 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009837 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9838 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009839
9840 /* We currently do not free assignements of panel fitters on
9841 * ivb/hsw (since we don't use the higher upscaling modes which
9842 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009843 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009844 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9845 PF_PIPE_SEL_IVB(crtc->pipe));
9846 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009847 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009848}
9849
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009850static void
9851ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9852 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009853{
9854 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009855 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009856 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009857 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009858 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009859 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009860 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009861 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009862
Damien Lespiau42a7b082015-02-05 19:35:13 +00009863 val = I915_READ(DSPCNTR(pipe));
9864 if (!(val & DISPLAY_PLANE_ENABLE))
9865 return;
9866
Damien Lespiaud9806c92015-01-21 14:07:19 +00009867 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009868 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009869 DRM_DEBUG_KMS("failed to alloc fb\n");
9870 return;
9871 }
9872
Damien Lespiau1b842c82015-01-21 13:50:54 +00009873 fb = &intel_fb->base;
9874
Daniel Vetter18c52472015-02-10 17:16:09 +00009875 if (INTEL_INFO(dev)->gen >= 4) {
9876 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009877 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009878 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9879 }
9880 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009881
9882 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009883 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009884 fb->pixel_format = fourcc;
9885 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009886
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009887 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01009888 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009889 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009890 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009891 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009892 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009893 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009894 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009895 }
9896 plane_config->base = base;
9897
9898 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009899 fb->width = ((val >> 16) & 0xfff) + 1;
9900 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009901
9902 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009903 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009904
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009905 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009906 fb->pixel_format,
9907 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009908
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009909 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009910
Damien Lespiau2844a922015-01-20 12:51:48 +00009911 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9912 pipe_name(pipe), fb->width, fb->height,
9913 fb->bits_per_pixel, base, fb->pitches[0],
9914 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009915
Damien Lespiau2d140302015-02-05 17:22:18 +00009916 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009917}
9918
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009919static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009920 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009921{
9922 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009923 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009924 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009925 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009926 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009927
Imre Deak17290502016-02-12 18:55:11 +02009928 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9929 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009930 return false;
9931
Daniel Vettere143a212013-07-04 12:01:15 +02009932 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009933 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009934
Imre Deak17290502016-02-12 18:55:11 +02009935 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009936 tmp = I915_READ(PIPECONF(crtc->pipe));
9937 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009938 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009939
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009940 switch (tmp & PIPECONF_BPC_MASK) {
9941 case PIPECONF_6BPC:
9942 pipe_config->pipe_bpp = 18;
9943 break;
9944 case PIPECONF_8BPC:
9945 pipe_config->pipe_bpp = 24;
9946 break;
9947 case PIPECONF_10BPC:
9948 pipe_config->pipe_bpp = 30;
9949 break;
9950 case PIPECONF_12BPC:
9951 pipe_config->pipe_bpp = 36;
9952 break;
9953 default:
9954 break;
9955 }
9956
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009957 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9958 pipe_config->limited_color_range = true;
9959
Daniel Vetterab9412b2013-05-03 11:49:46 +02009960 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009961 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009962 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009963
Daniel Vetter88adfff2013-03-28 10:42:01 +01009964 pipe_config->has_pch_encoder = true;
9965
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009966 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9967 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9968 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009969
9970 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009971
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009972 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009973 /*
9974 * The pipe->pch transcoder and pch transcoder->pll
9975 * mapping is fixed.
9976 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009977 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009978 } else {
9979 tmp = I915_READ(PCH_DPLL_SEL);
9980 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009981 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009982 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009983 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009984 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009985
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009986 pipe_config->shared_dpll =
9987 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9988 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009989
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009990 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9991 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009992
9993 tmp = pipe_config->dpll_hw_state.dpll;
9994 pipe_config->pixel_multiplier =
9995 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9996 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009997
9998 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009999 } else {
10000 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010001 }
10002
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010003 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +020010004 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010005
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010006 ironlake_get_pfit_config(crtc, pipe_config);
10007
Imre Deak17290502016-02-12 18:55:11 +020010008 ret = true;
10009
10010out:
10011 intel_display_power_put(dev_priv, power_domain);
10012
10013 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010014}
10015
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010016static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
10017{
Chris Wilson91c8a322016-07-05 10:40:23 +010010018 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010019 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010020
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010021 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -050010022 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010023 pipe_name(crtc->pipe));
10024
Rob Clarke2c719b2014-12-15 13:56:32 -050010025 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10026 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +030010027 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10028 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +030010029 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010030 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010031 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010032 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -050010033 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -030010034 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010035 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010036 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010037 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010038 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010039 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010040
Paulo Zanoni9926ada2014-04-01 19:39:47 -030010041 /*
10042 * In theory we can still leave IRQs enabled, as long as only the HPD
10043 * interrupts remain enabled. We used to check for that, but since it's
10044 * gen-specific and since we only disable LCPLL after we fully disable
10045 * the interrupts, the check below should be enough.
10046 */
Rob Clarke2c719b2014-12-15 13:56:32 -050010047 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010048}
10049
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010050static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10051{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010052 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010053 return I915_READ(D_COMP_HSW);
10054 else
10055 return I915_READ(D_COMP_BDW);
10056}
10057
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010058static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10059{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010060 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010061 mutex_lock(&dev_priv->rps.hw_lock);
10062 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10063 val))
Chris Wilson79cf2192016-08-24 11:16:07 +010010064 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010065 mutex_unlock(&dev_priv->rps.hw_lock);
10066 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010067 I915_WRITE(D_COMP_BDW, val);
10068 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010069 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010070}
10071
10072/*
10073 * This function implements pieces of two sequences from BSpec:
10074 * - Sequence for display software to disable LCPLL
10075 * - Sequence for display software to allow package C8+
10076 * The steps implemented here are just the steps that actually touch the LCPLL
10077 * register. Callers should take care of disabling all the display engine
10078 * functions, doing the mode unset, fixing interrupts, etc.
10079 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010080static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10081 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010082{
10083 uint32_t val;
10084
10085 assert_can_disable_lcpll(dev_priv);
10086
10087 val = I915_READ(LCPLL_CTL);
10088
10089 if (switch_to_fclk) {
10090 val |= LCPLL_CD_SOURCE_FCLK;
10091 I915_WRITE(LCPLL_CTL, val);
10092
Imre Deakf53dd632016-06-28 13:37:32 +030010093 if (wait_for_us(I915_READ(LCPLL_CTL) &
10094 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010095 DRM_ERROR("Switching to FCLK failed\n");
10096
10097 val = I915_READ(LCPLL_CTL);
10098 }
10099
10100 val |= LCPLL_PLL_DISABLE;
10101 I915_WRITE(LCPLL_CTL, val);
10102 POSTING_READ(LCPLL_CTL);
10103
Chris Wilson24d84412016-06-30 15:33:07 +010010104 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010105 DRM_ERROR("LCPLL still locked\n");
10106
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010107 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010108 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010109 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010110 ndelay(100);
10111
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010112 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10113 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010114 DRM_ERROR("D_COMP RCOMP still in progress\n");
10115
10116 if (allow_power_down) {
10117 val = I915_READ(LCPLL_CTL);
10118 val |= LCPLL_POWER_DOWN_ALLOW;
10119 I915_WRITE(LCPLL_CTL, val);
10120 POSTING_READ(LCPLL_CTL);
10121 }
10122}
10123
10124/*
10125 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10126 * source.
10127 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010128static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010129{
10130 uint32_t val;
10131
10132 val = I915_READ(LCPLL_CTL);
10133
10134 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10135 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10136 return;
10137
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010138 /*
10139 * Make sure we're not on PC8 state before disabling PC8, otherwise
10140 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010141 */
Mika Kuoppala59bad942015-01-16 11:34:40 +020010142 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -030010143
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010144 if (val & LCPLL_POWER_DOWN_ALLOW) {
10145 val &= ~LCPLL_POWER_DOWN_ALLOW;
10146 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +020010147 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010148 }
10149
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010150 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010151 val |= D_COMP_COMP_FORCE;
10152 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010153 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010154
10155 val = I915_READ(LCPLL_CTL);
10156 val &= ~LCPLL_PLL_DISABLE;
10157 I915_WRITE(LCPLL_CTL, val);
10158
Chris Wilson93220c02016-06-30 15:33:08 +010010159 if (intel_wait_for_register(dev_priv,
10160 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10161 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010162 DRM_ERROR("LCPLL not locked yet\n");
10163
10164 if (val & LCPLL_CD_SOURCE_FCLK) {
10165 val = I915_READ(LCPLL_CTL);
10166 val &= ~LCPLL_CD_SOURCE_FCLK;
10167 I915_WRITE(LCPLL_CTL, val);
10168
Imre Deakf53dd632016-06-28 13:37:32 +030010169 if (wait_for_us((I915_READ(LCPLL_CTL) &
10170 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010171 DRM_ERROR("Switching back to LCPLL failed\n");
10172 }
Paulo Zanoni215733f2013-08-19 13:18:07 -030010173
Mika Kuoppala59bad942015-01-16 11:34:40 +020010174 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020010175 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010176}
10177
Paulo Zanoni765dab672014-03-07 20:08:18 -030010178/*
10179 * Package states C8 and deeper are really deep PC states that can only be
10180 * reached when all the devices on the system allow it, so even if the graphics
10181 * device allows PC8+, it doesn't mean the system will actually get to these
10182 * states. Our driver only allows PC8+ when going into runtime PM.
10183 *
10184 * The requirements for PC8+ are that all the outputs are disabled, the power
10185 * well is disabled and most interrupts are disabled, and these are also
10186 * requirements for runtime PM. When these conditions are met, we manually do
10187 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10188 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10189 * hang the machine.
10190 *
10191 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10192 * the state of some registers, so when we come back from PC8+ we need to
10193 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10194 * need to take care of the registers kept by RC6. Notice that this happens even
10195 * if we don't put the device in PCI D3 state (which is what currently happens
10196 * because of the runtime PM support).
10197 *
10198 * For more, read "Display Sequences for Package C8" on the hardware
10199 * documentation.
10200 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010201void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010202{
Chris Wilson91c8a322016-07-05 10:40:23 +010010203 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010204 uint32_t val;
10205
Paulo Zanonic67a4702013-08-19 13:18:09 -030010206 DRM_DEBUG_KMS("Enabling package C8+\n");
10207
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010208 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010209 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10210 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10211 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10212 }
10213
10214 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010215 hsw_disable_lcpll(dev_priv, true, true);
10216}
10217
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010218void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010219{
Chris Wilson91c8a322016-07-05 10:40:23 +010010220 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010221 uint32_t val;
10222
Paulo Zanonic67a4702013-08-19 13:18:09 -030010223 DRM_DEBUG_KMS("Disabling package C8+\n");
10224
10225 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010226 lpt_init_pch_refclk(dev);
10227
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010228 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010229 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10230 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10231 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10232 }
Paulo Zanonic67a4702013-08-19 13:18:09 -030010233}
10234
Imre Deak324513c2016-06-13 16:44:36 +030010235static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010236{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030010237 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010238 struct intel_atomic_state *old_intel_state =
10239 to_intel_atomic_state(old_state);
10240 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010241
Imre Deak324513c2016-06-13 16:44:36 +030010242 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010243}
10244
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010245static int bdw_adjust_min_pipe_pixel_rate(struct intel_crtc_state *crtc_state,
10246 int pixel_rate)
10247{
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010248 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
10249
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010250 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010251 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010252 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10253
10254 /* BSpec says "Do not use DisplayPort with CDCLK less than
10255 * 432 MHz, audio enabled, port width x4, and link rate
10256 * HBR2 (5.4 GHz), or else there may be audio corruption or
10257 * screen corruption."
10258 */
10259 if (intel_crtc_has_dp_encoder(crtc_state) &&
10260 crtc_state->has_audio &&
10261 crtc_state->port_clock >= 540000 &&
10262 crtc_state->lane_count == 4)
10263 pixel_rate = max(432000, pixel_rate);
10264
10265 return pixel_rate;
10266}
10267
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010268/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010269static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010270{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010271 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010010272 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010273 struct drm_crtc *crtc;
10274 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010275 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010276 unsigned max_pixel_rate = 0, i;
10277 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010278
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010279 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10280 sizeof(intel_state->min_pixclk));
10281
10282 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010283 int pixel_rate;
10284
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010285 crtc_state = to_intel_crtc_state(cstate);
10286 if (!crtc_state->base.enable) {
10287 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010288 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010289 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010290
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010291 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010292
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010293 if (IS_BROADWELL(dev_priv) || IS_GEN9(dev_priv))
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010294 pixel_rate = bdw_adjust_min_pipe_pixel_rate(crtc_state,
10295 pixel_rate);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010296
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010297 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010298 }
10299
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010300 for_each_pipe(dev_priv, pipe)
10301 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10302
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010303 return max_pixel_rate;
10304}
10305
10306static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10307{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010308 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010309 uint32_t val, data;
10310 int ret;
10311
10312 if (WARN((I915_READ(LCPLL_CTL) &
10313 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10314 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10315 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10316 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10317 "trying to change cdclk frequency with cdclk not enabled\n"))
10318 return;
10319
10320 mutex_lock(&dev_priv->rps.hw_lock);
10321 ret = sandybridge_pcode_write(dev_priv,
10322 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10323 mutex_unlock(&dev_priv->rps.hw_lock);
10324 if (ret) {
10325 DRM_ERROR("failed to inform pcode about cdclk change\n");
10326 return;
10327 }
10328
10329 val = I915_READ(LCPLL_CTL);
10330 val |= LCPLL_CD_SOURCE_FCLK;
10331 I915_WRITE(LCPLL_CTL, val);
10332
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010333 if (wait_for_us(I915_READ(LCPLL_CTL) &
10334 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010335 DRM_ERROR("Switching to FCLK failed\n");
10336
10337 val = I915_READ(LCPLL_CTL);
10338 val &= ~LCPLL_CLK_FREQ_MASK;
10339
10340 switch (cdclk) {
10341 case 450000:
10342 val |= LCPLL_CLK_FREQ_450;
10343 data = 0;
10344 break;
10345 case 540000:
10346 val |= LCPLL_CLK_FREQ_54O_BDW;
10347 data = 1;
10348 break;
10349 case 337500:
10350 val |= LCPLL_CLK_FREQ_337_5_BDW;
10351 data = 2;
10352 break;
10353 case 675000:
10354 val |= LCPLL_CLK_FREQ_675_BDW;
10355 data = 3;
10356 break;
10357 default:
10358 WARN(1, "invalid cdclk frequency\n");
10359 return;
10360 }
10361
10362 I915_WRITE(LCPLL_CTL, val);
10363
10364 val = I915_READ(LCPLL_CTL);
10365 val &= ~LCPLL_CD_SOURCE_FCLK;
10366 I915_WRITE(LCPLL_CTL, val);
10367
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010368 if (wait_for_us((I915_READ(LCPLL_CTL) &
10369 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010370 DRM_ERROR("Switching back to LCPLL failed\n");
10371
10372 mutex_lock(&dev_priv->rps.hw_lock);
10373 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10374 mutex_unlock(&dev_priv->rps.hw_lock);
10375
Ville Syrjälä7f1052a2016-04-26 19:46:32 +030010376 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10377
Ville Syrjälä4c75b942016-10-31 22:37:12 +020010378 intel_update_cdclk(dev_priv);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010379
10380 WARN(cdclk != dev_priv->cdclk_freq,
10381 "cdclk requested %d kHz but got %d kHz\n",
10382 cdclk, dev_priv->cdclk_freq);
10383}
10384
Ville Syrjälä587c7912016-05-11 22:44:41 +030010385static int broadwell_calc_cdclk(int max_pixclk)
10386{
10387 if (max_pixclk > 540000)
10388 return 675000;
10389 else if (max_pixclk > 450000)
10390 return 540000;
10391 else if (max_pixclk > 337500)
10392 return 450000;
10393 else
10394 return 337500;
10395}
10396
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010397static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010398{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010399 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010400 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010401 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010402 int cdclk;
10403
10404 /*
10405 * FIXME should also account for plane ratio
10406 * once 64bpp pixel formats are supported.
10407 */
Ville Syrjälä587c7912016-05-11 22:44:41 +030010408 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010409
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010410 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +010010411 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10412 cdclk, dev_priv->max_cdclk_freq);
10413 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010414 }
10415
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010416 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10417 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +030010418 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010419
10420 return 0;
10421}
10422
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010423static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010424{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010425 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010426 struct intel_atomic_state *old_intel_state =
10427 to_intel_atomic_state(old_state);
10428 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010429
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010430 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010431}
10432
Clint Taylorc89e39f2016-05-13 23:41:21 +030010433static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10434{
10435 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10436 struct drm_i915_private *dev_priv = to_i915(state->dev);
10437 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010438 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010439 int cdclk;
10440
10441 /*
10442 * FIXME should also account for plane ratio
10443 * once 64bpp pixel formats are supported.
10444 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010445 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010446
10447 /*
10448 * FIXME move the cdclk caclulation to
10449 * compute_config() so we can fail gracegully.
10450 */
10451 if (cdclk > dev_priv->max_cdclk_freq) {
10452 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10453 cdclk, dev_priv->max_cdclk_freq);
10454 cdclk = dev_priv->max_cdclk_freq;
10455 }
10456
10457 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10458 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010459 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010460
10461 return 0;
10462}
10463
10464static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10465{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010466 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10467 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10468 unsigned int req_cdclk = intel_state->dev_cdclk;
10469 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010470
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010471 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010472}
10473
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020010474static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10475 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010476{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010477 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +020010478 if (!intel_ddi_pll_select(crtc, crtc_state))
10479 return -EINVAL;
10480 }
Daniel Vetter716c2e52014-06-25 22:02:02 +030010481
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030010482 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +020010483
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +020010484 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010485}
10486
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010487static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10488 enum port port,
10489 struct intel_crtc_state *pipe_config)
10490{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010491 enum intel_dpll_id id;
10492
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010493 switch (port) {
10494 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +020010495 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010496 break;
10497 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +020010498 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010499 break;
10500 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +020010501 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010502 break;
10503 default:
10504 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010505 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010506 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010507
10508 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010509}
10510
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010511static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10512 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010513 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010514{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010515 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +020010516 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010517
10518 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010519 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010520
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010521 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010522 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010523
10524 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010525}
10526
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010527static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10528 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010529 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010530{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010531 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010532 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010533
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010534 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010535 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010536 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010537 break;
10538 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010539 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010540 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010541 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010542 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010543 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010544 case PORT_CLK_SEL_LCPLL_810:
10545 id = DPLL_ID_LCPLL_810;
10546 break;
10547 case PORT_CLK_SEL_LCPLL_1350:
10548 id = DPLL_ID_LCPLL_1350;
10549 break;
10550 case PORT_CLK_SEL_LCPLL_2700:
10551 id = DPLL_ID_LCPLL_2700;
10552 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010553 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010554 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010555 /* fall through */
10556 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010557 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010558 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010559
10560 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010561}
10562
Jani Nikulacf304292016-03-18 17:05:41 +020010563static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10564 struct intel_crtc_state *pipe_config,
10565 unsigned long *power_domain_mask)
10566{
10567 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010568 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +020010569 enum intel_display_power_domain power_domain;
10570 u32 tmp;
10571
Imre Deakd9a7bc62016-05-12 16:18:50 +030010572 /*
10573 * The pipe->transcoder mapping is fixed with the exception of the eDP
10574 * transcoder handled below.
10575 */
Jani Nikulacf304292016-03-18 17:05:41 +020010576 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10577
10578 /*
10579 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10580 * consistency and less surprising code; it's in always on power).
10581 */
10582 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10583 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10584 enum pipe trans_edp_pipe;
10585 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10586 default:
10587 WARN(1, "unknown pipe linked to edp transcoder\n");
10588 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10589 case TRANS_DDI_EDP_INPUT_A_ON:
10590 trans_edp_pipe = PIPE_A;
10591 break;
10592 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10593 trans_edp_pipe = PIPE_B;
10594 break;
10595 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10596 trans_edp_pipe = PIPE_C;
10597 break;
10598 }
10599
10600 if (trans_edp_pipe == crtc->pipe)
10601 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10602 }
10603
10604 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10605 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10606 return false;
10607 *power_domain_mask |= BIT(power_domain);
10608
10609 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10610
10611 return tmp & PIPECONF_ENABLE;
10612}
10613
Jani Nikula4d1de972016-03-18 17:05:42 +020010614static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10615 struct intel_crtc_state *pipe_config,
10616 unsigned long *power_domain_mask)
10617{
10618 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010619 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020010620 enum intel_display_power_domain power_domain;
10621 enum port port;
10622 enum transcoder cpu_transcoder;
10623 u32 tmp;
10624
Jani Nikula4d1de972016-03-18 17:05:42 +020010625 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10626 if (port == PORT_A)
10627 cpu_transcoder = TRANSCODER_DSI_A;
10628 else
10629 cpu_transcoder = TRANSCODER_DSI_C;
10630
10631 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10632 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10633 continue;
10634 *power_domain_mask |= BIT(power_domain);
10635
Imre Deakdb18b6a2016-03-24 12:41:40 +020010636 /*
10637 * The PLL needs to be enabled with a valid divider
10638 * configuration, otherwise accessing DSI registers will hang
10639 * the machine. See BSpec North Display Engine
10640 * registers/MIPI[BXT]. We can break out here early, since we
10641 * need the same DSI PLL to be enabled for both DSI ports.
10642 */
10643 if (!intel_dsi_pll_is_enabled(dev_priv))
10644 break;
10645
Jani Nikula4d1de972016-03-18 17:05:42 +020010646 /* XXX: this works for video mode only */
10647 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10648 if (!(tmp & DPI_ENABLE))
10649 continue;
10650
10651 tmp = I915_READ(MIPI_CTRL(port));
10652 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10653 continue;
10654
10655 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +020010656 break;
10657 }
10658
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010659 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +020010660}
10661
Daniel Vetter26804af2014-06-25 22:01:55 +030010662static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010663 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010664{
10665 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010666 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010667 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010668 enum port port;
10669 uint32_t tmp;
10670
10671 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10672
10673 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10674
Tvrtko Ursulin08537232016-10-13 11:03:02 +010010675 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010676 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +010010677 else if (IS_BROXTON(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010678 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010679 else
10680 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010681
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010682 pll = pipe_config->shared_dpll;
10683 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010684 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10685 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010686 }
10687
Daniel Vetter26804af2014-06-25 22:01:55 +030010688 /*
10689 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10690 * DDI E. So just check whether this pipe is wired to DDI E and whether
10691 * the PCH transcoder is on.
10692 */
Damien Lespiauca370452013-12-03 13:56:24 +000010693 if (INTEL_INFO(dev)->gen < 9 &&
10694 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010695 pipe_config->has_pch_encoder = true;
10696
10697 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10698 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10699 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10700
10701 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10702 }
10703}
10704
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010705static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010706 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010707{
10708 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010709 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +020010710 enum intel_display_power_domain power_domain;
10711 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010712 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010713
Imre Deak17290502016-02-12 18:55:11 +020010714 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10715 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010716 return false;
Imre Deak17290502016-02-12 18:55:11 +020010717 power_domain_mask = BIT(power_domain);
10718
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010719 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010720
Jani Nikulacf304292016-03-18 17:05:41 +020010721 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010722
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010723 if (IS_BROXTON(dev_priv) &&
10724 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10725 WARN_ON(active);
10726 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +020010727 }
10728
Jani Nikulacf304292016-03-18 17:05:41 +020010729 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010730 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010731
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010732 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020010733 haswell_get_ddi_port_state(crtc, pipe_config);
10734 intel_get_pipe_timings(crtc, pipe_config);
10735 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010736
Jani Nikulabc58be62016-03-18 17:05:39 +020010737 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010738
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010739 pipe_config->gamma_mode =
10740 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10741
Chandra Kondurua1b22782015-04-07 15:28:45 -070010742 if (INTEL_INFO(dev)->gen >= 9) {
Ville Syrjälä65edccc2016-10-31 22:37:01 +020010743 skl_init_scalers(dev_priv, crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -070010744
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010745 pipe_config->scaler_state.scaler_id = -1;
10746 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10747 }
10748
Imre Deak17290502016-02-12 18:55:11 +020010749 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10750 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10751 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010752 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010753 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010754 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010755 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010756 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010757
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010758 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080010759 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10760 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010761
Jani Nikula4d1de972016-03-18 17:05:42 +020010762 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10763 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010764 pipe_config->pixel_multiplier =
10765 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10766 } else {
10767 pipe_config->pixel_multiplier = 1;
10768 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010769
Imre Deak17290502016-02-12 18:55:11 +020010770out:
10771 for_each_power_domain(power_domain, power_domain_mask)
10772 intel_display_power_put(dev_priv, power_domain);
10773
Jani Nikulacf304292016-03-18 17:05:41 +020010774 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010775}
10776
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010777static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10778 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010779{
10780 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010781 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010783 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010784
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010785 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010786 unsigned int width = plane_state->base.crtc_w;
10787 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010788 unsigned int stride = roundup_pow_of_two(width) * 4;
10789
10790 switch (stride) {
10791 default:
10792 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10793 width, stride);
10794 stride = 256;
10795 /* fallthrough */
10796 case 256:
10797 case 512:
10798 case 1024:
10799 case 2048:
10800 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010801 }
10802
Ville Syrjälädc41c152014-08-13 11:57:05 +030010803 cntl |= CURSOR_ENABLE |
10804 CURSOR_GAMMA_ENABLE |
10805 CURSOR_FORMAT_ARGB |
10806 CURSOR_STRIDE(stride);
10807
10808 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010809 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010810
Ville Syrjälädc41c152014-08-13 11:57:05 +030010811 if (intel_crtc->cursor_cntl != 0 &&
10812 (intel_crtc->cursor_base != base ||
10813 intel_crtc->cursor_size != size ||
10814 intel_crtc->cursor_cntl != cntl)) {
10815 /* On these chipsets we can only modify the base/size/stride
10816 * whilst the cursor is disabled.
10817 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010818 I915_WRITE(CURCNTR(PIPE_A), 0);
10819 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010820 intel_crtc->cursor_cntl = 0;
10821 }
10822
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010823 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010824 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010825 intel_crtc->cursor_base = base;
10826 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010827
10828 if (intel_crtc->cursor_size != size) {
10829 I915_WRITE(CURSIZE, size);
10830 intel_crtc->cursor_size = size;
10831 }
10832
Chris Wilson4b0e3332014-05-30 16:35:26 +030010833 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010834 I915_WRITE(CURCNTR(PIPE_A), cntl);
10835 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010836 intel_crtc->cursor_cntl = cntl;
10837 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010838}
10839
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010840static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10841 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010842{
10843 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010844 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10846 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010847 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010848
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010849 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010850 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010851 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010852 case 64:
10853 cntl |= CURSOR_MODE_64_ARGB_AX;
10854 break;
10855 case 128:
10856 cntl |= CURSOR_MODE_128_ARGB_AX;
10857 break;
10858 case 256:
10859 cntl |= CURSOR_MODE_256_ARGB_AX;
10860 break;
10861 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010862 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010863 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010864 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010865 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010866
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010867 if (HAS_DDI(dev_priv))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010868 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010869
Ville Syrjäläf22aa142016-11-14 18:53:58 +020010870 if (plane_state->base.rotation & DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010871 cntl |= CURSOR_ROTATE_180;
10872 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010873
Chris Wilson4b0e3332014-05-30 16:35:26 +030010874 if (intel_crtc->cursor_cntl != cntl) {
10875 I915_WRITE(CURCNTR(pipe), cntl);
10876 POSTING_READ(CURCNTR(pipe));
10877 intel_crtc->cursor_cntl = cntl;
10878 }
10879
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010880 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010881 I915_WRITE(CURBASE(pipe), base);
10882 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010883
10884 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010885}
10886
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010887/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010888static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010889 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010890{
10891 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010892 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10894 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010895 u32 base = intel_crtc->cursor_addr;
10896 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010897
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010898 if (plane_state) {
10899 int x = plane_state->base.crtc_x;
10900 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010901
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010902 if (x < 0) {
10903 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10904 x = -x;
10905 }
10906 pos |= x << CURSOR_X_SHIFT;
10907
10908 if (y < 0) {
10909 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10910 y = -y;
10911 }
10912 pos |= y << CURSOR_Y_SHIFT;
10913
10914 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010010915 if (HAS_GMCH_DISPLAY(dev_priv) &&
Ville Syrjäläf22aa142016-11-14 18:53:58 +020010916 plane_state->base.rotation & DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010917 base += (plane_state->base.crtc_h *
10918 plane_state->base.crtc_w - 1) * 4;
10919 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010920 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010921
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010922 I915_WRITE(CURPOS(pipe), pos);
10923
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010924 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010925 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010926 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010927 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010928}
10929
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010930static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +030010931 uint32_t width, uint32_t height)
10932{
10933 if (width == 0 || height == 0)
10934 return false;
10935
10936 /*
10937 * 845g/865g are special in that they are only limited by
10938 * the width of their cursors, the height is arbitrary up to
10939 * the precision of the register. Everything else requires
10940 * square cursors, limited to a few power-of-two sizes.
10941 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010942 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +030010943 if ((width & 63) != 0)
10944 return false;
10945
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010946 if (width > (IS_845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010947 return false;
10948
10949 if (height > 1023)
10950 return false;
10951 } else {
10952 switch (width | height) {
10953 case 256:
10954 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010955 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010956 return false;
10957 case 64:
10958 break;
10959 default:
10960 return false;
10961 }
10962 }
10963
10964 return true;
10965}
10966
Jesse Barnes79e53942008-11-07 14:24:08 -080010967/* VESA 640x480x72Hz mode to set on the pipe */
10968static struct drm_display_mode load_detect_mode = {
10969 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10970 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10971};
10972
Daniel Vettera8bb6812014-02-10 18:00:39 +010010973struct drm_framebuffer *
10974__intel_framebuffer_create(struct drm_device *dev,
10975 struct drm_mode_fb_cmd2 *mode_cmd,
10976 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010977{
10978 struct intel_framebuffer *intel_fb;
10979 int ret;
10980
10981 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010982 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010983 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010984
10985 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010986 if (ret)
10987 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010988
10989 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010990
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010991err:
10992 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010993 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010994}
10995
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010996static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010997intel_framebuffer_create(struct drm_device *dev,
10998 struct drm_mode_fb_cmd2 *mode_cmd,
10999 struct drm_i915_gem_object *obj)
11000{
11001 struct drm_framebuffer *fb;
11002 int ret;
11003
11004 ret = i915_mutex_lock_interruptible(dev);
11005 if (ret)
11006 return ERR_PTR(ret);
11007 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
11008 mutex_unlock(&dev->struct_mutex);
11009
11010 return fb;
11011}
11012
Chris Wilsond2dff872011-04-19 08:36:26 +010011013static u32
11014intel_framebuffer_pitch_for_width(int width, int bpp)
11015{
11016 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
11017 return ALIGN(pitch, 64);
11018}
11019
11020static u32
11021intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11022{
11023 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020011024 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010011025}
11026
11027static struct drm_framebuffer *
11028intel_framebuffer_create_for_mode(struct drm_device *dev,
11029 struct drm_display_mode *mode,
11030 int depth, int bpp)
11031{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011032 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011033 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000011034 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010011035
Dave Gordond37cd8a2016-04-22 19:14:32 +010011036 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010011037 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010011038 if (IS_ERR(obj))
11039 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011040
11041 mode_cmd.width = mode->hdisplay;
11042 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011043 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11044 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000011045 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010011046
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011047 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11048 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010011049 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011050
11051 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011052}
11053
11054static struct drm_framebuffer *
11055mode_fits_in_fbdev(struct drm_device *dev,
11056 struct drm_display_mode *mode)
11057{
Daniel Vetter06957262015-08-10 13:34:08 +020011058#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +010011059 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +010011060 struct drm_i915_gem_object *obj;
11061 struct drm_framebuffer *fb;
11062
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011063 if (!dev_priv->fbdev)
11064 return NULL;
11065
11066 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010011067 return NULL;
11068
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011069 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011070 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011071
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011072 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011073 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
11074 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010011075 return NULL;
11076
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011077 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010011078 return NULL;
11079
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011080 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010011081 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020011082#else
11083 return NULL;
11084#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010011085}
11086
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011087static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11088 struct drm_crtc *crtc,
11089 struct drm_display_mode *mode,
11090 struct drm_framebuffer *fb,
11091 int x, int y)
11092{
11093 struct drm_plane_state *plane_state;
11094 int hdisplay, vdisplay;
11095 int ret;
11096
11097 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11098 if (IS_ERR(plane_state))
11099 return PTR_ERR(plane_state);
11100
11101 if (mode)
11102 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11103 else
11104 hdisplay = vdisplay = 0;
11105
11106 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11107 if (ret)
11108 return ret;
11109 drm_atomic_set_fb_for_plane(plane_state, fb);
11110 plane_state->crtc_x = 0;
11111 plane_state->crtc_y = 0;
11112 plane_state->crtc_w = hdisplay;
11113 plane_state->crtc_h = vdisplay;
11114 plane_state->src_x = x << 16;
11115 plane_state->src_y = y << 16;
11116 plane_state->src_w = hdisplay << 16;
11117 plane_state->src_h = vdisplay << 16;
11118
11119 return 0;
11120}
11121
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011122bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010011123 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050011124 struct intel_load_detect_pipe *old,
11125 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011126{
11127 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011128 struct intel_encoder *intel_encoder =
11129 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080011130 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011131 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011132 struct drm_crtc *crtc = NULL;
11133 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020011134 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +020011135 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050011136 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011137 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011138 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011139 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050011140 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011141
Chris Wilsond2dff872011-04-19 08:36:26 +010011142 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011143 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011144 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011145
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011146 old->restore_state = NULL;
11147
Rob Clark51fd3712013-11-19 12:10:12 -050011148retry:
11149 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11150 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011151 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011152
Jesse Barnes79e53942008-11-07 14:24:08 -080011153 /*
11154 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010011155 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011156 * - if the connector already has an assigned crtc, use it (but make
11157 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010011158 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011159 * - try to find the first unused crtc that can drive this connector,
11160 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080011161 */
11162
11163 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011164 if (connector->state->crtc) {
11165 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010011166
Rob Clark51fd3712013-11-19 12:10:12 -050011167 ret = drm_modeset_lock(&crtc->mutex, ctx);
11168 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011169 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010011170
11171 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011172 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080011173 }
11174
11175 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011176 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011177 i++;
11178 if (!(encoder->possible_crtcs & (1 << i)))
11179 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011180
11181 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11182 if (ret)
11183 goto fail;
11184
11185 if (possible_crtc->state->enable) {
11186 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030011187 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011188 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030011189
11190 crtc = possible_crtc;
11191 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080011192 }
11193
11194 /*
11195 * If we didn't find an unused CRTC, don't use any.
11196 */
11197 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010011198 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011199 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011200 }
11201
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011202found:
11203 intel_crtc = to_intel_crtc(crtc);
11204
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010011205 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11206 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011207 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011208
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011209 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011210 restore_state = drm_atomic_state_alloc(dev);
11211 if (!state || !restore_state) {
11212 ret = -ENOMEM;
11213 goto fail;
11214 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011215
11216 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011217 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011218
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011219 connector_state = drm_atomic_get_connector_state(state, connector);
11220 if (IS_ERR(connector_state)) {
11221 ret = PTR_ERR(connector_state);
11222 goto fail;
11223 }
11224
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011225 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11226 if (ret)
11227 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011228
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011229 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11230 if (IS_ERR(crtc_state)) {
11231 ret = PTR_ERR(crtc_state);
11232 goto fail;
11233 }
11234
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020011235 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011236
Chris Wilson64927112011-04-20 07:25:26 +010011237 if (!mode)
11238 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080011239
Chris Wilsond2dff872011-04-19 08:36:26 +010011240 /* We need a framebuffer large enough to accommodate all accesses
11241 * that the plane may generate whilst we perform load detection.
11242 * We can not rely on the fbcon either being present (we get called
11243 * during its initialisation to detect all boot displays, or it may
11244 * not even exist) or that it is large enough to satisfy the
11245 * requested mode.
11246 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020011247 fb = mode_fits_in_fbdev(dev, mode);
11248 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011249 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011250 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010011251 } else
11252 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011253 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011254 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011255 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011256 }
Chris Wilsond2dff872011-04-19 08:36:26 +010011257
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011258 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11259 if (ret)
11260 goto fail;
11261
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011262 drm_framebuffer_unreference(fb);
11263
11264 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11265 if (ret)
11266 goto fail;
11267
11268 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11269 if (!ret)
11270 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11271 if (!ret)
11272 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11273 if (ret) {
11274 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11275 goto fail;
11276 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030011277
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010011278 ret = drm_atomic_commit(state);
11279 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010011280 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011281 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011282 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011283
11284 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010011285
Jesse Barnes79e53942008-11-07 14:24:08 -080011286 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020011287 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010011288 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011289
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011290fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010011291 if (state) {
11292 drm_atomic_state_put(state);
11293 state = NULL;
11294 }
11295 if (restore_state) {
11296 drm_atomic_state_put(restore_state);
11297 restore_state = NULL;
11298 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011299
Rob Clark51fd3712013-11-19 12:10:12 -050011300 if (ret == -EDEADLK) {
11301 drm_modeset_backoff(ctx);
11302 goto retry;
11303 }
11304
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011305 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011306}
11307
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011308void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020011309 struct intel_load_detect_pipe *old,
11310 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011311{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011312 struct intel_encoder *intel_encoder =
11313 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010011314 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011315 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011316 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011317
Chris Wilsond2dff872011-04-19 08:36:26 +010011318 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011319 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011320 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011321
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011322 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010011323 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011324
11325 ret = drm_atomic_commit(state);
Chris Wilson08536952016-10-14 13:18:18 +010011326 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011327 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010011328 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080011329}
11330
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011331static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011332 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011333{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011334 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011335 u32 dpll = pipe_config->dpll_hw_state.dpll;
11336
11337 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020011338 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010011339 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011340 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011341 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011342 return 96000;
11343 else
11344 return 48000;
11345}
11346
Jesse Barnes79e53942008-11-07 14:24:08 -080011347/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011348static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011349 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080011350{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011351 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011352 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011353 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030011354 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080011355 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030011356 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030011357 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011358 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080011359
11360 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030011361 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011362 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030011363 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011364
11365 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011366 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011367 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11368 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080011369 } else {
11370 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11371 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11372 }
11373
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011374 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011375 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011376 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11377 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080011378 else
11379 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080011380 DPLL_FPA01_P1_POST_DIV_SHIFT);
11381
11382 switch (dpll & DPLL_MODE_MASK) {
11383 case DPLLB_MODE_DAC_SERIAL:
11384 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11385 5 : 10;
11386 break;
11387 case DPLLB_MODE_LVDS:
11388 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11389 7 : 14;
11390 break;
11391 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080011392 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080011393 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011394 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080011395 }
11396
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011397 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030011398 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011399 else
Imre Deakdccbea32015-06-22 23:35:51 +030011400 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011401 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010011402 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011403 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080011404
11405 if (is_lvds) {
11406 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11407 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011408
11409 if (lvds & LVDS_CLKB_POWER_UP)
11410 clock.p2 = 7;
11411 else
11412 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080011413 } else {
11414 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11415 clock.p1 = 2;
11416 else {
11417 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11418 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11419 }
11420 if (dpll & PLL_P2_DIVIDE_BY_4)
11421 clock.p2 = 4;
11422 else
11423 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080011424 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011425
Imre Deakdccbea32015-06-22 23:35:51 +030011426 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011427 }
11428
Ville Syrjälä18442d02013-09-13 16:00:08 +030011429 /*
11430 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010011431 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030011432 * encoder's get_config() function.
11433 */
Imre Deakdccbea32015-06-22 23:35:51 +030011434 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011435}
11436
Ville Syrjälä6878da02013-09-13 15:59:11 +030011437int intel_dotclock_calculate(int link_freq,
11438 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011439{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011440 /*
11441 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011442 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011443 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011444 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011445 *
11446 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011447 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080011448 */
11449
Ville Syrjälä6878da02013-09-13 15:59:11 +030011450 if (!m_n->link_n)
11451 return 0;
11452
11453 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11454}
11455
Ville Syrjälä18442d02013-09-13 16:00:08 +030011456static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011457 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030011458{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011459 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011460
11461 /* read out port_clock from the DPLL */
11462 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030011463
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011464 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011465 * In case there is an active pipe without active ports,
11466 * we may need some idea for the dotclock anyway.
11467 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011468 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011469 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011470 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011471 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080011472}
11473
11474/** Returns the currently programmed mode of the given pipe. */
11475struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11476 struct drm_crtc *crtc)
11477{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011478 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011479 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011480 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011481 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011482 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020011483 int htot = I915_READ(HTOTAL(cpu_transcoder));
11484 int hsync = I915_READ(HSYNC(cpu_transcoder));
11485 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11486 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030011487 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080011488
11489 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11490 if (!mode)
11491 return NULL;
11492
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011493 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11494 if (!pipe_config) {
11495 kfree(mode);
11496 return NULL;
11497 }
11498
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011499 /*
11500 * Construct a pipe_config sufficient for getting the clock info
11501 * back out of crtc_clock_get.
11502 *
11503 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11504 * to use a real value here instead.
11505 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011506 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11507 pipe_config->pixel_multiplier = 1;
11508 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11509 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11510 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11511 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011512
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011513 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080011514 mode->hdisplay = (htot & 0xffff) + 1;
11515 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11516 mode->hsync_start = (hsync & 0xffff) + 1;
11517 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11518 mode->vdisplay = (vtot & 0xffff) + 1;
11519 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11520 mode->vsync_start = (vsync & 0xffff) + 1;
11521 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11522
11523 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080011524
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011525 kfree(pipe_config);
11526
Jesse Barnes79e53942008-11-07 14:24:08 -080011527 return mode;
11528}
11529
11530static void intel_crtc_destroy(struct drm_crtc *crtc)
11531{
11532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011533 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011534 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011535
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011536 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011537 work = intel_crtc->flip_work;
11538 intel_crtc->flip_work = NULL;
11539 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011540
Daniel Vetter5a21b662016-05-24 17:13:53 +020011541 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011542 cancel_work_sync(&work->mmio_work);
11543 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011544 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011545 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011546
11547 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011548
Jesse Barnes79e53942008-11-07 14:24:08 -080011549 kfree(intel_crtc);
11550}
11551
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011552static void intel_unpin_work_fn(struct work_struct *__work)
11553{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011554 struct intel_flip_work *work =
11555 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011556 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11557 struct drm_device *dev = crtc->base.dev;
11558 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011559
Daniel Vetter5a21b662016-05-24 17:13:53 +020011560 if (is_mmio_work(work))
11561 flush_work(&work->mmio_work);
11562
11563 mutex_lock(&dev->struct_mutex);
11564 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010011565 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011566 mutex_unlock(&dev->struct_mutex);
11567
Chris Wilsone8a261e2016-07-20 13:31:49 +010011568 i915_gem_request_put(work->flip_queued_req);
11569
Chris Wilson5748b6a2016-08-04 16:32:38 +010011570 intel_frontbuffer_flip_complete(to_i915(dev),
11571 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011572 intel_fbc_post_update(crtc);
11573 drm_framebuffer_unreference(work->old_fb);
11574
11575 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11576 atomic_dec(&crtc->unpin_work_count);
11577
11578 kfree(work);
11579}
11580
11581/* Is 'a' after or equal to 'b'? */
11582static bool g4x_flip_count_after_eq(u32 a, u32 b)
11583{
11584 return !((a - b) & 0x80000000);
11585}
11586
11587static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11588 struct intel_flip_work *work)
11589{
11590 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011591 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011592
Chris Wilson8af29b02016-09-09 14:11:47 +010011593 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011594 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011595
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011596 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011597 * The relevant registers doen't exist on pre-ctg.
11598 * As the flip done interrupt doesn't trigger for mmio
11599 * flips on gmch platforms, a flip count check isn't
11600 * really needed there. But since ctg has the registers,
11601 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011602 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011603 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011604 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011605
Daniel Vetter5a21b662016-05-24 17:13:53 +020011606 /*
11607 * BDW signals flip done immediately if the plane
11608 * is disabled, even if the plane enable is already
11609 * armed to occur at the next vblank :(
11610 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011611
Daniel Vetter5a21b662016-05-24 17:13:53 +020011612 /*
11613 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11614 * used the same base address. In that case the mmio flip might
11615 * have completed, but the CS hasn't even executed the flip yet.
11616 *
11617 * A flip count check isn't enough as the CS might have updated
11618 * the base address just after start of vblank, but before we
11619 * managed to process the interrupt. This means we'd complete the
11620 * CS flip too soon.
11621 *
11622 * Combining both checks should get us a good enough result. It may
11623 * still happen that the CS flip has been executed, but has not
11624 * yet actually completed. But in case the base address is the same
11625 * anyway, we don't really care.
11626 */
11627 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11628 crtc->flip_work->gtt_offset &&
11629 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11630 crtc->flip_work->flip_count);
11631}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011632
Daniel Vetter5a21b662016-05-24 17:13:53 +020011633static bool
11634__pageflip_finished_mmio(struct intel_crtc *crtc,
11635 struct intel_flip_work *work)
11636{
11637 /*
11638 * MMIO work completes when vblank is different from
11639 * flip_queued_vblank.
11640 *
11641 * Reset counter value doesn't matter, this is handled by
11642 * i915_wait_request finishing early, so no need to handle
11643 * reset here.
11644 */
11645 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011646}
11647
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011648
11649static bool pageflip_finished(struct intel_crtc *crtc,
11650 struct intel_flip_work *work)
11651{
11652 if (!atomic_read(&work->pending))
11653 return false;
11654
11655 smp_rmb();
11656
Daniel Vetter5a21b662016-05-24 17:13:53 +020011657 if (is_mmio_work(work))
11658 return __pageflip_finished_mmio(crtc, work);
11659 else
11660 return __pageflip_finished_cs(crtc, work);
11661}
11662
11663void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11664{
Chris Wilson91c8a322016-07-05 10:40:23 +010011665 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020011666 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011667 struct intel_flip_work *work;
11668 unsigned long flags;
11669
11670 /* Ignore early vblank irqs */
11671 if (!crtc)
11672 return;
11673
Daniel Vetterf3260382014-09-15 14:55:23 +020011674 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011675 * This is called both by irq handlers and the reset code (to complete
11676 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011677 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011678 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011679 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011680
11681 if (work != NULL &&
11682 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011683 pageflip_finished(crtc, work))
11684 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011685
11686 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011687}
11688
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011689void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011690{
Chris Wilson91c8a322016-07-05 10:40:23 +010011691 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020011692 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011693 struct intel_flip_work *work;
11694 unsigned long flags;
11695
11696 /* Ignore early vblank irqs */
11697 if (!crtc)
11698 return;
11699
11700 /*
11701 * This is called both by irq handlers and the reset code (to complete
11702 * lost pageflips) so needs the full irqsave spinlocks.
11703 */
11704 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011705 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011706
Daniel Vetter5a21b662016-05-24 17:13:53 +020011707 if (work != NULL &&
11708 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011709 pageflip_finished(crtc, work))
11710 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011711
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011712 spin_unlock_irqrestore(&dev->event_lock, flags);
11713}
11714
Daniel Vetter5a21b662016-05-24 17:13:53 +020011715static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11716 struct intel_flip_work *work)
11717{
11718 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11719
11720 /* Ensure that the work item is consistent when activating it ... */
11721 smp_mb__before_atomic();
11722 atomic_set(&work->pending, 1);
11723}
11724
11725static int intel_gen2_queue_flip(struct drm_device *dev,
11726 struct drm_crtc *crtc,
11727 struct drm_framebuffer *fb,
11728 struct drm_i915_gem_object *obj,
11729 struct drm_i915_gem_request *req,
11730 uint32_t flags)
11731{
Chris Wilson7e37f882016-08-02 22:50:21 +010011732 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11734 u32 flip_mask;
11735 int ret;
11736
11737 ret = intel_ring_begin(req, 6);
11738 if (ret)
11739 return ret;
11740
11741 /* Can't queue multiple flips, so wait for the previous
11742 * one to finish before executing the next.
11743 */
11744 if (intel_crtc->plane)
11745 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11746 else
11747 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011748 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11749 intel_ring_emit(ring, MI_NOOP);
11750 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011751 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011752 intel_ring_emit(ring, fb->pitches[0]);
11753 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11754 intel_ring_emit(ring, 0); /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011755
11756 return 0;
11757}
11758
11759static int intel_gen3_queue_flip(struct drm_device *dev,
11760 struct drm_crtc *crtc,
11761 struct drm_framebuffer *fb,
11762 struct drm_i915_gem_object *obj,
11763 struct drm_i915_gem_request *req,
11764 uint32_t flags)
11765{
Chris Wilson7e37f882016-08-02 22:50:21 +010011766 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11768 u32 flip_mask;
11769 int ret;
11770
11771 ret = intel_ring_begin(req, 6);
11772 if (ret)
11773 return ret;
11774
11775 if (intel_crtc->plane)
11776 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11777 else
11778 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011779 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11780 intel_ring_emit(ring, MI_NOOP);
11781 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011782 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011783 intel_ring_emit(ring, fb->pitches[0]);
11784 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11785 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011786
11787 return 0;
11788}
11789
11790static int intel_gen4_queue_flip(struct drm_device *dev,
11791 struct drm_crtc *crtc,
11792 struct drm_framebuffer *fb,
11793 struct drm_i915_gem_object *obj,
11794 struct drm_i915_gem_request *req,
11795 uint32_t flags)
11796{
Chris Wilson7e37f882016-08-02 22:50:21 +010011797 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011798 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11800 uint32_t pf, pipesrc;
11801 int ret;
11802
11803 ret = intel_ring_begin(req, 4);
11804 if (ret)
11805 return ret;
11806
11807 /* i965+ uses the linear or tiled offsets from the
11808 * Display Registers (which do not change across a page-flip)
11809 * so we need only reprogram the base address.
11810 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011811 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011812 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011813 intel_ring_emit(ring, fb->pitches[0]);
11814 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011815 intel_fb_modifier_to_tiling(fb->modifier[0]));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011816
11817 /* XXX Enabling the panel-fitter across page-flip is so far
11818 * untested on non-native modes, so ignore it for now.
11819 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11820 */
11821 pf = 0;
11822 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011823 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011824
11825 return 0;
11826}
11827
11828static int intel_gen6_queue_flip(struct drm_device *dev,
11829 struct drm_crtc *crtc,
11830 struct drm_framebuffer *fb,
11831 struct drm_i915_gem_object *obj,
11832 struct drm_i915_gem_request *req,
11833 uint32_t flags)
11834{
Chris Wilson7e37f882016-08-02 22:50:21 +010011835 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011836 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11838 uint32_t pf, pipesrc;
11839 int ret;
11840
11841 ret = intel_ring_begin(req, 4);
11842 if (ret)
11843 return ret;
11844
Chris Wilsonb5321f32016-08-02 22:50:18 +010011845 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011846 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011847 intel_ring_emit(ring, fb->pitches[0] |
11848 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011849 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011850
11851 /* Contrary to the suggestions in the documentation,
11852 * "Enable Panel Fitter" does not seem to be required when page
11853 * flipping with a non-native mode, and worse causes a normal
11854 * modeset to fail.
11855 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11856 */
11857 pf = 0;
11858 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011859 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011860
11861 return 0;
11862}
11863
11864static int intel_gen7_queue_flip(struct drm_device *dev,
11865 struct drm_crtc *crtc,
11866 struct drm_framebuffer *fb,
11867 struct drm_i915_gem_object *obj,
11868 struct drm_i915_gem_request *req,
11869 uint32_t flags)
11870{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011871 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson7e37f882016-08-02 22:50:21 +010011872 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11874 uint32_t plane_bit = 0;
11875 int len, ret;
11876
11877 switch (intel_crtc->plane) {
11878 case PLANE_A:
11879 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11880 break;
11881 case PLANE_B:
11882 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11883 break;
11884 case PLANE_C:
11885 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11886 break;
11887 default:
11888 WARN_ONCE(1, "unknown plane in flip command\n");
11889 return -ENODEV;
11890 }
11891
11892 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011893 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011894 len += 6;
11895 /*
11896 * On Gen 8, SRM is now taking an extra dword to accommodate
11897 * 48bits addresses, and we need a NOOP for the batch size to
11898 * stay even.
11899 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011900 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011901 len += 2;
11902 }
11903
11904 /*
11905 * BSpec MI_DISPLAY_FLIP for IVB:
11906 * "The full packet must be contained within the same cache line."
11907 *
11908 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11909 * cacheline, if we ever start emitting more commands before
11910 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11911 * then do the cacheline alignment, and finally emit the
11912 * MI_DISPLAY_FLIP.
11913 */
11914 ret = intel_ring_cacheline_align(req);
11915 if (ret)
11916 return ret;
11917
11918 ret = intel_ring_begin(req, len);
11919 if (ret)
11920 return ret;
11921
11922 /* Unmask the flip-done completion message. Note that the bspec says that
11923 * we should do this for both the BCS and RCS, and that we must not unmask
11924 * more than one flip event at any time (or ensure that one flip message
11925 * can be sent by waiting for flip-done prior to queueing new flips).
11926 * Experimentation says that BCS works despite DERRMR masking all
11927 * flip-done completion events and that unmasking all planes at once
11928 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11929 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11930 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011931 if (req->engine->id == RCS) {
11932 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11933 intel_ring_emit_reg(ring, DERRMR);
11934 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011935 DERRMR_PIPEB_PRI_FLIP_DONE |
11936 DERRMR_PIPEC_PRI_FLIP_DONE));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011937 if (IS_GEN8(dev_priv))
Chris Wilsonb5321f32016-08-02 22:50:18 +010011938 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011939 MI_SRM_LRM_GLOBAL_GTT);
11940 else
Chris Wilsonb5321f32016-08-02 22:50:18 +010011941 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011942 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +010011943 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonbde13eb2016-08-15 10:49:07 +010011944 intel_ring_emit(ring,
11945 i915_ggtt_offset(req->engine->scratch) + 256);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011946 if (IS_GEN8(dev_priv)) {
Chris Wilsonb5321f32016-08-02 22:50:18 +010011947 intel_ring_emit(ring, 0);
11948 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011949 }
11950 }
11951
Chris Wilsonb5321f32016-08-02 22:50:18 +010011952 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011953 intel_ring_emit(ring, fb->pitches[0] |
11954 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011955 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11956 intel_ring_emit(ring, (MI_NOOP));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011957
11958 return 0;
11959}
11960
11961static bool use_mmio_flip(struct intel_engine_cs *engine,
11962 struct drm_i915_gem_object *obj)
11963{
11964 /*
11965 * This is not being used for older platforms, because
11966 * non-availability of flip done interrupt forces us to use
11967 * CS flips. Older platforms derive flip done using some clever
11968 * tricks involving the flip_pending status bits and vblank irqs.
11969 * So using MMIO flips there would disrupt this mechanism.
11970 */
11971
11972 if (engine == NULL)
11973 return true;
11974
11975 if (INTEL_GEN(engine->i915) < 5)
11976 return false;
11977
11978 if (i915.use_mmio_flip < 0)
11979 return false;
11980 else if (i915.use_mmio_flip > 0)
11981 return true;
11982 else if (i915.enable_execlists)
11983 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011984
Chris Wilsond07f0e52016-10-28 13:58:44 +010011985 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011986}
11987
11988static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11989 unsigned int rotation,
11990 struct intel_flip_work *work)
11991{
11992 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011993 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011994 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11995 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020011996 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011997
11998 ctl = I915_READ(PLANE_CTL(pipe, 0));
11999 ctl &= ~PLANE_CTL_TILED_MASK;
12000 switch (fb->modifier[0]) {
12001 case DRM_FORMAT_MOD_NONE:
12002 break;
12003 case I915_FORMAT_MOD_X_TILED:
12004 ctl |= PLANE_CTL_TILED_X;
12005 break;
12006 case I915_FORMAT_MOD_Y_TILED:
12007 ctl |= PLANE_CTL_TILED_Y;
12008 break;
12009 case I915_FORMAT_MOD_Yf_TILED:
12010 ctl |= PLANE_CTL_TILED_YF;
12011 break;
12012 default:
12013 MISSING_CASE(fb->modifier[0]);
12014 }
12015
12016 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020012017 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
12018 * PLANE_SURF updates, the update is then guaranteed to be atomic.
12019 */
12020 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
12021 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12022
12023 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12024 POSTING_READ(PLANE_SURF(pipe, 0));
12025}
12026
12027static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12028 struct intel_flip_work *work)
12029{
12030 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012031 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012032 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012033 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12034 u32 dspcntr;
12035
12036 dspcntr = I915_READ(reg);
12037
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012038 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012039 dspcntr |= DISPPLANE_TILED;
12040 else
12041 dspcntr &= ~DISPPLANE_TILED;
12042
12043 I915_WRITE(reg, dspcntr);
12044
12045 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12046 POSTING_READ(DSPSURF(intel_crtc->plane));
12047}
12048
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012049static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000012050{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012051 struct intel_flip_work *work =
12052 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012053 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12054 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12055 struct intel_framebuffer *intel_fb =
12056 to_intel_framebuffer(crtc->base.primary->fb);
12057 struct drm_i915_gem_object *obj = intel_fb->obj;
12058
Chris Wilson9a151982016-11-15 09:22:49 +000012059 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsond07f0e52016-10-28 13:58:44 +010012060 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012061
12062 intel_pipe_update_start(crtc);
12063
12064 if (INTEL_GEN(dev_priv) >= 9)
12065 skl_do_mmio_flip(crtc, work->rotation, work);
12066 else
12067 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12068 ilk_do_mmio_flip(crtc, work);
12069
12070 intel_pipe_update_end(crtc, work);
12071}
12072
12073static int intel_default_queue_flip(struct drm_device *dev,
12074 struct drm_crtc *crtc,
12075 struct drm_framebuffer *fb,
12076 struct drm_i915_gem_object *obj,
12077 struct drm_i915_gem_request *req,
12078 uint32_t flags)
12079{
12080 return -ENODEV;
12081}
12082
12083static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12084 struct intel_crtc *intel_crtc,
12085 struct intel_flip_work *work)
12086{
12087 u32 addr, vblank;
12088
12089 if (!atomic_read(&work->pending))
12090 return false;
12091
12092 smp_rmb();
12093
12094 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12095 if (work->flip_ready_vblank == 0) {
12096 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010012097 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012098 return false;
12099
12100 work->flip_ready_vblank = vblank;
12101 }
12102
12103 if (vblank - work->flip_ready_vblank < 3)
12104 return false;
12105
12106 /* Potential stall - if we see that the flip has happened,
12107 * assume a missed interrupt. */
12108 if (INTEL_GEN(dev_priv) >= 4)
12109 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12110 else
12111 addr = I915_READ(DSPADDR(intel_crtc->plane));
12112
12113 /* There is a potential issue here with a false positive after a flip
12114 * to the same address. We could address this by checking for a
12115 * non-incrementing frame counter.
12116 */
12117 return addr == work->gtt_offset;
12118}
12119
12120void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12121{
Chris Wilson91c8a322016-07-05 10:40:23 +010012122 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020012123 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012124 struct intel_flip_work *work;
12125
12126 WARN_ON(!in_interrupt());
12127
12128 if (crtc == NULL)
12129 return;
12130
12131 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012132 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012133
12134 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012135 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012136 WARN_ONCE(1,
12137 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012138 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
12139 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012140 work = NULL;
12141 }
12142
12143 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012144 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012145 intel_queue_rps_boost_for_request(work->flip_queued_req);
12146 spin_unlock(&dev->event_lock);
12147}
12148
12149static int intel_crtc_page_flip(struct drm_crtc *crtc,
12150 struct drm_framebuffer *fb,
12151 struct drm_pending_vblank_event *event,
12152 uint32_t page_flip_flags)
12153{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012154 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012155 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012156 struct drm_framebuffer *old_fb = crtc->primary->fb;
12157 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12159 struct drm_plane *primary = crtc->primary;
12160 enum pipe pipe = intel_crtc->pipe;
12161 struct intel_flip_work *work;
12162 struct intel_engine_cs *engine;
12163 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010012164 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010012165 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012166 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053012167
Daniel Vetter5a21b662016-05-24 17:13:53 +020012168 /*
12169 * drm_mode_page_flip_ioctl() should already catch this, but double
12170 * check to be safe. In the future we may enable pageflipping from
12171 * a disabled primary plane.
12172 */
12173 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12174 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012175
Daniel Vetter5a21b662016-05-24 17:13:53 +020012176 /* Can't change pixel format via MI display flips. */
12177 if (fb->pixel_format != crtc->primary->fb->pixel_format)
12178 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012179
Daniel Vetter5a21b662016-05-24 17:13:53 +020012180 /*
12181 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12182 * Note that pitch changes could also affect these register.
12183 */
12184 if (INTEL_INFO(dev)->gen > 3 &&
12185 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12186 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12187 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012188
Daniel Vetter5a21b662016-05-24 17:13:53 +020012189 if (i915_terminally_wedged(&dev_priv->gpu_error))
12190 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012191
Daniel Vetter5a21b662016-05-24 17:13:53 +020012192 work = kzalloc(sizeof(*work), GFP_KERNEL);
12193 if (work == NULL)
12194 return -ENOMEM;
12195
12196 work->event = event;
12197 work->crtc = crtc;
12198 work->old_fb = old_fb;
12199 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053012200
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012201 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012202 if (ret)
12203 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012204
Daniel Vetter5a21b662016-05-24 17:13:53 +020012205 /* We borrow the event spin lock for protecting flip_work */
12206 spin_lock_irq(&dev->event_lock);
12207 if (intel_crtc->flip_work) {
12208 /* Before declaring the flip queue wedged, check if
12209 * the hardware completed the operation behind our backs.
12210 */
12211 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12212 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12213 page_flip_completed(intel_crtc);
12214 } else {
12215 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12216 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012217
Daniel Vetter5a21b662016-05-24 17:13:53 +020012218 drm_crtc_vblank_put(crtc);
12219 kfree(work);
12220 return -EBUSY;
12221 }
12222 }
12223 intel_crtc->flip_work = work;
12224 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080012225
Daniel Vetter5a21b662016-05-24 17:13:53 +020012226 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12227 flush_workqueue(dev_priv->wq);
12228
12229 /* Reference the objects for the scheduled work. */
12230 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012231
12232 crtc->primary->fb = fb;
12233 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020012234
Chris Wilson25dc5562016-07-20 13:31:52 +010012235 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012236
12237 ret = i915_mutex_lock_interruptible(dev);
12238 if (ret)
12239 goto cleanup;
12240
Chris Wilson8af29b02016-09-09 14:11:47 +010012241 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12242 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012243 ret = -EIO;
12244 goto cleanup;
12245 }
12246
12247 atomic_inc(&intel_crtc->unpin_work_count);
12248
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012249 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012250 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12251
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010012252 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012253 engine = dev_priv->engine[BCS];
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012254 if (fb->modifier[0] != old_fb->modifier[0])
Daniel Vetter5a21b662016-05-24 17:13:53 +020012255 /* vlv: DISPLAY_FLIP fails to change tiling */
12256 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012257 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012258 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012259 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010012260 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012261 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053012262 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012263 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053012264 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012265 }
12266
12267 mmio_flip = use_mmio_flip(engine, obj);
12268
Chris Wilson058d88c2016-08-15 10:49:06 +010012269 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12270 if (IS_ERR(vma)) {
12271 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012272 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010012273 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012274
Ville Syrjälä6687c902015-09-15 13:16:41 +030012275 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012276 work->gtt_offset += intel_crtc->dspaddr_offset;
12277 work->rotation = crtc->primary->state->rotation;
12278
Paulo Zanoni1f0613162016-08-17 16:41:44 -030012279 /*
12280 * There's the potential that the next frame will not be compatible with
12281 * FBC, so we want to call pre_update() before the actual page flip.
12282 * The problem is that pre_update() caches some information about the fb
12283 * object, so we want to do this only after the object is pinned. Let's
12284 * be on the safe side and do this immediately before scheduling the
12285 * flip.
12286 */
12287 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12288 to_intel_plane_state(primary->state));
12289
Daniel Vetter5a21b662016-05-24 17:13:53 +020012290 if (mmio_flip) {
12291 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030012292 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012293 } else {
Chris Wilson8e637172016-08-02 22:50:26 +010012294 request = i915_gem_request_alloc(engine, engine->last_context);
12295 if (IS_ERR(request)) {
12296 ret = PTR_ERR(request);
12297 goto cleanup_unpin;
12298 }
12299
Chris Wilsona2bc4692016-09-09 14:11:56 +010012300 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010012301 if (ret)
12302 goto cleanup_request;
12303
Daniel Vetter5a21b662016-05-24 17:13:53 +020012304 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12305 page_flip_flags);
12306 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010012307 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012308
12309 intel_mark_page_flip_active(intel_crtc, work);
12310
Chris Wilson8e637172016-08-02 22:50:26 +010012311 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012312 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012313 }
12314
Daniel Vetter5a21b662016-05-24 17:13:53 +020012315 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12316 to_intel_plane(primary)->frontbuffer_bit);
12317 mutex_unlock(&dev->struct_mutex);
12318
Chris Wilson5748b6a2016-08-04 16:32:38 +010012319 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012320 to_intel_plane(primary)->frontbuffer_bit);
12321
12322 trace_i915_flip_request(intel_crtc->plane, obj);
12323
12324 return 0;
12325
Chris Wilson8e637172016-08-02 22:50:26 +010012326cleanup_request:
12327 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012328cleanup_unpin:
12329 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12330cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012331 atomic_dec(&intel_crtc->unpin_work_count);
12332 mutex_unlock(&dev->struct_mutex);
12333cleanup:
12334 crtc->primary->fb = old_fb;
12335 update_state_fb(crtc->primary);
12336
Chris Wilsonf0cd5182016-10-28 13:58:43 +010012337 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012338 drm_framebuffer_unreference(work->old_fb);
12339
12340 spin_lock_irq(&dev->event_lock);
12341 intel_crtc->flip_work = NULL;
12342 spin_unlock_irq(&dev->event_lock);
12343
12344 drm_crtc_vblank_put(crtc);
12345free_work:
12346 kfree(work);
12347
12348 if (ret == -EIO) {
12349 struct drm_atomic_state *state;
12350 struct drm_plane_state *plane_state;
12351
12352out_hang:
12353 state = drm_atomic_state_alloc(dev);
12354 if (!state)
12355 return -ENOMEM;
12356 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12357
12358retry:
12359 plane_state = drm_atomic_get_plane_state(state, primary);
12360 ret = PTR_ERR_OR_ZERO(plane_state);
12361 if (!ret) {
12362 drm_atomic_set_fb_for_plane(plane_state, fb);
12363
12364 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12365 if (!ret)
12366 ret = drm_atomic_commit(state);
12367 }
12368
12369 if (ret == -EDEADLK) {
12370 drm_modeset_backoff(state->acquire_ctx);
12371 drm_atomic_state_clear(state);
12372 goto retry;
12373 }
12374
Chris Wilson08536952016-10-14 13:18:18 +010012375 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012376
12377 if (ret == 0 && event) {
12378 spin_lock_irq(&dev->event_lock);
12379 drm_crtc_send_vblank_event(crtc, event);
12380 spin_unlock_irq(&dev->event_lock);
12381 }
12382 }
12383 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012384}
12385
Daniel Vetter5a21b662016-05-24 17:13:53 +020012386
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012387/**
12388 * intel_wm_need_update - Check whether watermarks need updating
12389 * @plane: drm plane
12390 * @state: new plane state
12391 *
12392 * Check current plane state versus the new one to determine whether
12393 * watermarks need to be recalculated.
12394 *
12395 * Returns true or false.
12396 */
12397static bool intel_wm_need_update(struct drm_plane *plane,
12398 struct drm_plane_state *state)
12399{
Matt Roperd21fbe82015-09-24 15:53:12 -070012400 struct intel_plane_state *new = to_intel_plane_state(state);
12401 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12402
12403 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012404 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012405 return true;
12406
12407 if (!cur->base.fb || !new->base.fb)
12408 return false;
12409
12410 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
12411 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012412 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12413 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12414 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12415 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012416 return true;
12417
12418 return false;
12419}
12420
Matt Roperd21fbe82015-09-24 15:53:12 -070012421static bool needs_scaling(struct intel_plane_state *state)
12422{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012423 int src_w = drm_rect_width(&state->base.src) >> 16;
12424 int src_h = drm_rect_height(&state->base.src) >> 16;
12425 int dst_w = drm_rect_width(&state->base.dst);
12426 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070012427
12428 return (src_w != dst_w || src_h != dst_h);
12429}
12430
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012431int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12432 struct drm_plane_state *plane_state)
12433{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012434 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012435 struct drm_crtc *crtc = crtc_state->crtc;
12436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12437 struct drm_plane *plane = plane_state->plane;
12438 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080012439 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012440 struct intel_plane_state *old_plane_state =
12441 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012442 bool mode_changed = needs_modeset(crtc_state);
12443 bool was_crtc_enabled = crtc->state->active;
12444 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012445 bool turn_off, turn_on, visible, was_visible;
12446 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030012447 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012448
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +010012449 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012450 ret = skl_update_scaler_plane(
12451 to_intel_crtc_state(crtc_state),
12452 to_intel_plane_state(plane_state));
12453 if (ret)
12454 return ret;
12455 }
12456
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012457 was_visible = old_plane_state->base.visible;
12458 visible = to_intel_plane_state(plane_state)->base.visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012459
12460 if (!was_crtc_enabled && WARN_ON(was_visible))
12461 was_visible = false;
12462
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012463 /*
12464 * Visibility is calculated as if the crtc was on, but
12465 * after scaler setup everything depends on it being off
12466 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030012467 *
12468 * FIXME this is wrong for watermarks. Watermarks should also
12469 * be computed as if the pipe would be active. Perhaps move
12470 * per-plane wm computation to the .check_plane() hook, and
12471 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012472 */
12473 if (!is_crtc_enabled)
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012474 to_intel_plane_state(plane_state)->base.visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012475
12476 if (!was_visible && !visible)
12477 return 0;
12478
Maarten Lankhorste8861672016-02-24 11:24:26 +010012479 if (fb != old_plane_state->base.fb)
12480 pipe_config->fb_changed = true;
12481
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012482 turn_off = was_visible && (!visible || mode_changed);
12483 turn_on = visible && (!was_visible || mode_changed);
12484
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012485 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012486 intel_crtc->base.base.id,
12487 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012488 plane->base.id, plane->name,
12489 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012490
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012491 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12492 plane->base.id, plane->name,
12493 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012494 turn_off, turn_on, mode_changed);
12495
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012496 if (turn_on) {
12497 pipe_config->update_wm_pre = true;
12498
12499 /* must disable cxsr around plane enable/disable */
12500 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12501 pipe_config->disable_cxsr = true;
12502 } else if (turn_off) {
12503 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012504
Ville Syrjälä852eb002015-06-24 22:00:07 +030012505 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012506 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012507 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012508 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012509 /* FIXME bollocks */
12510 pipe_config->update_wm_pre = true;
12511 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012512 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012513
Matt Ropered4a6a72016-02-23 17:20:13 -080012514 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012515 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
12516 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012517 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12518
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012519 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012520 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012521
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012522 /*
12523 * WaCxSRDisabledForSpriteScaling:ivb
12524 *
12525 * cstate->update_wm was already set above, so this flag will
12526 * take effect when we commit and program watermarks.
12527 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012528 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012529 needs_scaling(to_intel_plane_state(plane_state)) &&
12530 !needs_scaling(old_plane_state))
12531 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012532
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012533 return 0;
12534}
12535
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012536static bool encoders_cloneable(const struct intel_encoder *a,
12537 const struct intel_encoder *b)
12538{
12539 /* masks could be asymmetric, so check both ways */
12540 return a == b || (a->cloneable & (1 << b->type) &&
12541 b->cloneable & (1 << a->type));
12542}
12543
12544static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12545 struct intel_crtc *crtc,
12546 struct intel_encoder *encoder)
12547{
12548 struct intel_encoder *source_encoder;
12549 struct drm_connector *connector;
12550 struct drm_connector_state *connector_state;
12551 int i;
12552
12553 for_each_connector_in_state(state, connector, connector_state, i) {
12554 if (connector_state->crtc != &crtc->base)
12555 continue;
12556
12557 source_encoder =
12558 to_intel_encoder(connector_state->best_encoder);
12559 if (!encoders_cloneable(encoder, source_encoder))
12560 return false;
12561 }
12562
12563 return true;
12564}
12565
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012566static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12567 struct drm_crtc_state *crtc_state)
12568{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012569 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012570 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012572 struct intel_crtc_state *pipe_config =
12573 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012574 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012575 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012576 bool mode_changed = needs_modeset(crtc_state);
12577
Ville Syrjälä852eb002015-06-24 22:00:07 +030012578 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012579 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012580
Maarten Lankhorstad421372015-06-15 12:33:42 +020012581 if (mode_changed && crtc_state->enable &&
12582 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012583 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012584 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12585 pipe_config);
12586 if (ret)
12587 return ret;
12588 }
12589
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012590 if (crtc_state->color_mgmt_changed) {
12591 ret = intel_color_check(crtc, crtc_state);
12592 if (ret)
12593 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010012594
12595 /*
12596 * Changing color management on Intel hardware is
12597 * handled as part of planes update.
12598 */
12599 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012600 }
12601
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012602 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012603 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012604 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012605 if (ret) {
12606 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012607 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012608 }
12609 }
12610
12611 if (dev_priv->display.compute_intermediate_wm &&
12612 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12613 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12614 return 0;
12615
12616 /*
12617 * Calculate 'intermediate' watermarks that satisfy both the
12618 * old state and the new state. We can program these
12619 * immediately.
12620 */
12621 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12622 intel_crtc,
12623 pipe_config);
12624 if (ret) {
12625 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12626 return ret;
12627 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012628 } else if (dev_priv->display.compute_intermediate_wm) {
12629 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12630 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012631 }
12632
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012633 if (INTEL_INFO(dev)->gen >= 9) {
12634 if (mode_changed)
12635 ret = skl_update_scaler_crtc(pipe_config);
12636
12637 if (!ret)
12638 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12639 pipe_config);
12640 }
12641
12642 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012643}
12644
Jani Nikula65b38e02015-04-13 11:26:56 +030012645static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012646 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012647 .atomic_begin = intel_begin_crtc_commit,
12648 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012649 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012650};
12651
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012652static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12653{
12654 struct intel_connector *connector;
12655
12656 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012657 if (connector->base.state->crtc)
12658 drm_connector_unreference(&connector->base);
12659
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012660 if (connector->base.encoder) {
12661 connector->base.state->best_encoder =
12662 connector->base.encoder;
12663 connector->base.state->crtc =
12664 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012665
12666 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012667 } else {
12668 connector->base.state->best_encoder = NULL;
12669 connector->base.state->crtc = NULL;
12670 }
12671 }
12672}
12673
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012674static void
Robin Schroereba905b2014-05-18 02:24:50 +020012675connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012676 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012677{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012678 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012679 int bpp = pipe_config->pipe_bpp;
12680
12681 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012682 connector->base.base.id,
12683 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012684
12685 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012686 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012687 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012688 bpp, info->bpc * 3);
12689 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012690 }
12691
Mario Kleiner196f9542016-07-06 12:05:45 +020012692 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012693 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020012694 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12695 bpp);
12696 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012697 }
12698}
12699
12700static int
12701compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012702 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012703{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012704 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012705 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012706 struct drm_connector *connector;
12707 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012708 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012709
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012710 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
12711 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012712 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012713 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012714 bpp = 12*3;
12715 else
12716 bpp = 8*3;
12717
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012718
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012719 pipe_config->pipe_bpp = bpp;
12720
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012721 state = pipe_config->base.state;
12722
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012723 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012724 for_each_connector_in_state(state, connector, connector_state, i) {
12725 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012726 continue;
12727
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012728 connected_sink_compute_bpp(to_intel_connector(connector),
12729 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012730 }
12731
12732 return bpp;
12733}
12734
Daniel Vetter644db712013-09-19 14:53:58 +020012735static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12736{
12737 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12738 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012739 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012740 mode->crtc_hdisplay, mode->crtc_hsync_start,
12741 mode->crtc_hsync_end, mode->crtc_htotal,
12742 mode->crtc_vdisplay, mode->crtc_vsync_start,
12743 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12744}
12745
Daniel Vetterc0b03412013-05-28 12:05:54 +020012746static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012747 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012748 const char *context)
12749{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012750 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012751 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012752 struct drm_plane *plane;
12753 struct intel_plane *intel_plane;
12754 struct intel_plane_state *state;
12755 struct drm_framebuffer *fb;
12756
Ville Syrjälä78108b72016-05-27 20:59:19 +030012757 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12758 crtc->base.base.id, crtc->base.name,
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012759 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012760
Jani Nikulada205632016-03-15 21:51:10 +020012761 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012762 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12763 pipe_config->pipe_bpp, pipe_config->dither);
12764 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12765 pipe_config->has_pch_encoder,
12766 pipe_config->fdi_lanes,
12767 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12768 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12769 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012770 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012771 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012772 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012773 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12774 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12775 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012776
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012777 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012778 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012779 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012780 pipe_config->dp_m2_n2.gmch_m,
12781 pipe_config->dp_m2_n2.gmch_n,
12782 pipe_config->dp_m2_n2.link_m,
12783 pipe_config->dp_m2_n2.link_n,
12784 pipe_config->dp_m2_n2.tu);
12785
Daniel Vetter55072d12014-11-20 16:10:28 +010012786 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12787 pipe_config->has_audio,
12788 pipe_config->has_infoframe);
12789
Daniel Vetterc0b03412013-05-28 12:05:54 +020012790 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012791 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012792 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012793 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12794 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012795 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012796 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12797 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012798 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12799 crtc->num_scalers,
12800 pipe_config->scaler_state.scaler_users,
12801 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012802 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12803 pipe_config->gmch_pfit.control,
12804 pipe_config->gmch_pfit.pgm_ratios,
12805 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012806 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012807 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012808 pipe_config->pch_pfit.size,
12809 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012810 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012811 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012812
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +010012813 if (IS_BROXTON(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012814 DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012815 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012816 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012817 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012818 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012819 pipe_config->dpll_hw_state.pll0,
12820 pipe_config->dpll_hw_state.pll1,
12821 pipe_config->dpll_hw_state.pll2,
12822 pipe_config->dpll_hw_state.pll3,
12823 pipe_config->dpll_hw_state.pll6,
12824 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012825 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012826 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012827 pipe_config->dpll_hw_state.pcsdw12);
Tvrtko Ursulin08537232016-10-13 11:03:02 +010012828 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012829 DRM_DEBUG_KMS("dpll_hw_state: "
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012830 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012831 pipe_config->dpll_hw_state.ctrl1,
12832 pipe_config->dpll_hw_state.cfgcr1,
12833 pipe_config->dpll_hw_state.cfgcr2);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012834 } else if (HAS_DDI(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012835 DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012836 pipe_config->dpll_hw_state.wrpll,
12837 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012838 } else {
12839 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12840 "fp0: 0x%x, fp1: 0x%x\n",
12841 pipe_config->dpll_hw_state.dpll,
12842 pipe_config->dpll_hw_state.dpll_md,
12843 pipe_config->dpll_hw_state.fp0,
12844 pipe_config->dpll_hw_state.fp1);
12845 }
12846
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012847 DRM_DEBUG_KMS("planes on this crtc\n");
12848 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000012849 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012850 intel_plane = to_intel_plane(plane);
12851 if (intel_plane->pipe != crtc->pipe)
12852 continue;
12853
12854 state = to_intel_plane_state(plane->state);
12855 fb = state->base.fb;
12856 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012857 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12858 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012859 continue;
12860 }
12861
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012862 DRM_DEBUG_KMS("[PLANE:%d:%s] enabled",
12863 plane->base.id, plane->name);
12864 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s",
Eric Engestromb3c11ac2016-11-12 01:12:56 +000012865 fb->base.id, fb->width, fb->height,
12866 drm_get_format_name(fb->pixel_format, &format_name));
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012867 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12868 state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012869 state->base.src.x1 >> 16,
12870 state->base.src.y1 >> 16,
12871 drm_rect_width(&state->base.src) >> 16,
12872 drm_rect_height(&state->base.src) >> 16,
12873 state->base.dst.x1, state->base.dst.y1,
12874 drm_rect_width(&state->base.dst),
12875 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012876 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012877}
12878
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012879static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012880{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012881 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012882 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012883 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012884 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012885
12886 /*
12887 * Walk the connector list instead of the encoder
12888 * list to detect the problem on ddi platforms
12889 * where there's just one encoder per digital port.
12890 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012891 drm_for_each_connector(connector, dev) {
12892 struct drm_connector_state *connector_state;
12893 struct intel_encoder *encoder;
12894
12895 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12896 if (!connector_state)
12897 connector_state = connector->state;
12898
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012899 if (!connector_state->best_encoder)
12900 continue;
12901
12902 encoder = to_intel_encoder(connector_state->best_encoder);
12903
12904 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012905
12906 switch (encoder->type) {
12907 unsigned int port_mask;
12908 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012909 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012910 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030012911 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012912 case INTEL_OUTPUT_HDMI:
12913 case INTEL_OUTPUT_EDP:
12914 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12915
12916 /* the same port mustn't appear more than once */
12917 if (used_ports & port_mask)
12918 return false;
12919
12920 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012921 break;
12922 case INTEL_OUTPUT_DP_MST:
12923 used_mst_ports |=
12924 1 << enc_to_mst(&encoder->base)->primary->port;
12925 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012926 default:
12927 break;
12928 }
12929 }
12930
Ville Syrjälä477321e2016-07-28 17:50:40 +030012931 /* can't mix MST and SST/HDMI on the same port */
12932 if (used_ports & used_mst_ports)
12933 return false;
12934
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012935 return true;
12936}
12937
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012938static void
12939clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12940{
12941 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012942 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012943 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012944 struct intel_shared_dpll *shared_dpll;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012945 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012946
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012947 /* FIXME: before the switch to atomic started, a new pipe_config was
12948 * kzalloc'd. Code that depends on any field being zero should be
12949 * fixed, so that the crtc_state can be safely duplicated. For now,
12950 * only fields that are know to not cause problems are preserved. */
12951
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012952 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012953 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012954 shared_dpll = crtc_state->shared_dpll;
12955 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012956 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012957
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012958 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012959
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012960 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012961 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012962 crtc_state->shared_dpll = shared_dpll;
12963 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012964 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012965}
12966
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012967static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012968intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012969 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012970{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012971 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012972 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012973 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012974 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012975 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012976 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012977 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012978
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012979 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012980
Daniel Vettere143a212013-07-04 12:01:15 +020012981 pipe_config->cpu_transcoder =
12982 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012983
Imre Deak2960bc92013-07-30 13:36:32 +030012984 /*
12985 * Sanitize sync polarity flags based on requested ones. If neither
12986 * positive or negative polarity is requested, treat this as meaning
12987 * negative polarity.
12988 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012989 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012990 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012991 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012992
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012993 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012994 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012995 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012996
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012997 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12998 pipe_config);
12999 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013000 goto fail;
13001
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030013002 /*
13003 * Determine the real pipe dimensions. Note that stereo modes can
13004 * increase the actual pipe size due to the frame doubling and
13005 * insertion of additional space for blanks between the frame. This
13006 * is stored in the crtc timings. We use the requested mode to do this
13007 * computation to clearly distinguish it from the adjusted mode, which
13008 * can be changed by the connectors in the below retry loop.
13009 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013010 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080013011 &pipe_config->pipe_src_w,
13012 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030013013
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013014 for_each_connector_in_state(state, connector, connector_state, i) {
13015 if (connector_state->crtc != crtc)
13016 continue;
13017
13018 encoder = to_intel_encoder(connector_state->best_encoder);
13019
Ville Syrjäläe25148d2016-06-22 21:57:09 +030013020 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
13021 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
13022 goto fail;
13023 }
13024
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013025 /*
13026 * Determine output_types before calling the .compute_config()
13027 * hooks so that the hooks can use this information safely.
13028 */
13029 pipe_config->output_types |= 1 << encoder->type;
13030 }
13031
Daniel Vettere29c22c2013-02-21 00:00:16 +010013032encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020013033 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020013034 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020013035 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013036
Daniel Vetter135c81b2013-07-21 21:37:09 +020013037 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013038 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13039 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020013040
Daniel Vetter7758a112012-07-08 19:40:39 +020013041 /* Pass our mode to the connectors and the CRTC to give them a chance to
13042 * adjust it according to limitations or connector properties, and also
13043 * a chance to reject the mode entirely.
13044 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030013045 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013046 if (connector_state->crtc != crtc)
13047 continue;
13048
13049 encoder = to_intel_encoder(connector_state->best_encoder);
13050
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020013051 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020013052 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020013053 goto fail;
13054 }
13055 }
13056
Daniel Vetterff9a6752013-06-01 17:16:21 +020013057 /* Set default port clock if not overwritten by the encoder. Needs to be
13058 * done afterwards in case the encoder adjusts the mode. */
13059 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013060 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010013061 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013062
Daniel Vettera43f6e02013-06-07 23:10:32 +020013063 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010013064 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020013065 DRM_DEBUG_KMS("CRTC fixup failed\n");
13066 goto fail;
13067 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010013068
13069 if (ret == RETRY) {
13070 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13071 ret = -EINVAL;
13072 goto fail;
13073 }
13074
13075 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13076 retry = false;
13077 goto encoder_retry;
13078 }
13079
Daniel Vettere8fa4272015-08-12 11:43:34 +020013080 /* Dithering seems to not pass-through bits correctly when it should, so
13081 * only enable it on 6bpc panels. */
13082 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020013083 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013084 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013085
Daniel Vetter7758a112012-07-08 19:40:39 +020013086fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030013087 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020013088}
13089
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013090static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013091intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013092{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013093 struct drm_crtc *crtc;
13094 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013095 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020013096
Ville Syrjälä76688512014-01-10 11:28:06 +020013097 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013098 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020013099 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020013100
13101 /* Update hwmode for vblank functions */
13102 if (crtc->state->active)
13103 crtc->hwmode = crtc->state->adjusted_mode;
13104 else
13105 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020013106
13107 /*
13108 * Update legacy state to satisfy fbc code. This can
13109 * be removed when fbc uses the atomic state.
13110 */
13111 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13112 struct drm_plane_state *plane_state = crtc->primary->state;
13113
13114 crtc->primary->fb = plane_state->fb;
13115 crtc->x = plane_state->src_x >> 16;
13116 crtc->y = plane_state->src_y >> 16;
13117 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013118 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013119}
13120
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013121static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013122{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013123 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013124
13125 if (clock1 == clock2)
13126 return true;
13127
13128 if (!clock1 || !clock2)
13129 return false;
13130
13131 diff = abs(clock1 - clock2);
13132
13133 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13134 return true;
13135
13136 return false;
13137}
13138
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013139static bool
13140intel_compare_m_n(unsigned int m, unsigned int n,
13141 unsigned int m2, unsigned int n2,
13142 bool exact)
13143{
13144 if (m == m2 && n == n2)
13145 return true;
13146
13147 if (exact || !m || !n || !m2 || !n2)
13148 return false;
13149
13150 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13151
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013152 if (n > n2) {
13153 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013154 m2 <<= 1;
13155 n2 <<= 1;
13156 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013157 } else if (n < n2) {
13158 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013159 m <<= 1;
13160 n <<= 1;
13161 }
13162 }
13163
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013164 if (n != n2)
13165 return false;
13166
13167 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013168}
13169
13170static bool
13171intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13172 struct intel_link_m_n *m2_n2,
13173 bool adjust)
13174{
13175 if (m_n->tu == m2_n2->tu &&
13176 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13177 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13178 intel_compare_m_n(m_n->link_m, m_n->link_n,
13179 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13180 if (adjust)
13181 *m2_n2 = *m_n;
13182
13183 return true;
13184 }
13185
13186 return false;
13187}
13188
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013189static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013190intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013191 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013192 struct intel_crtc_state *pipe_config,
13193 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013194{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013195 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013196 bool ret = true;
13197
13198#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
13199 do { \
13200 if (!adjust) \
13201 DRM_ERROR(fmt, ##__VA_ARGS__); \
13202 else \
13203 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
13204 } while (0)
13205
Daniel Vetter66e985c2013-06-05 13:34:20 +020013206#define PIPE_CONF_CHECK_X(name) \
13207 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013208 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013209 "(expected 0x%08x, found 0x%08x)\n", \
13210 current_config->name, \
13211 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013212 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013213 }
13214
Daniel Vetter08a24032013-04-19 11:25:34 +020013215#define PIPE_CONF_CHECK_I(name) \
13216 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013217 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020013218 "(expected %i, found %i)\n", \
13219 current_config->name, \
13220 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013221 ret = false; \
13222 }
13223
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013224#define PIPE_CONF_CHECK_P(name) \
13225 if (current_config->name != pipe_config->name) { \
13226 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13227 "(expected %p, found %p)\n", \
13228 current_config->name, \
13229 pipe_config->name); \
13230 ret = false; \
13231 }
13232
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013233#define PIPE_CONF_CHECK_M_N(name) \
13234 if (!intel_compare_link_m_n(&current_config->name, \
13235 &pipe_config->name,\
13236 adjust)) { \
13237 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13238 "(expected tu %i gmch %i/%i link %i/%i, " \
13239 "found tu %i, gmch %i/%i link %i/%i)\n", \
13240 current_config->name.tu, \
13241 current_config->name.gmch_m, \
13242 current_config->name.gmch_n, \
13243 current_config->name.link_m, \
13244 current_config->name.link_n, \
13245 pipe_config->name.tu, \
13246 pipe_config->name.gmch_m, \
13247 pipe_config->name.gmch_n, \
13248 pipe_config->name.link_m, \
13249 pipe_config->name.link_n); \
13250 ret = false; \
13251 }
13252
Daniel Vetter55c561a2016-03-30 11:34:36 +020013253/* This is required for BDW+ where there is only one set of registers for
13254 * switching between high and low RR.
13255 * This macro can be used whenever a comparison has to be made between one
13256 * hw state and multiple sw state variables.
13257 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013258#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13259 if (!intel_compare_link_m_n(&current_config->name, \
13260 &pipe_config->name, adjust) && \
13261 !intel_compare_link_m_n(&current_config->alt_name, \
13262 &pipe_config->name, adjust)) { \
13263 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13264 "(expected tu %i gmch %i/%i link %i/%i, " \
13265 "or tu %i gmch %i/%i link %i/%i, " \
13266 "found tu %i, gmch %i/%i link %i/%i)\n", \
13267 current_config->name.tu, \
13268 current_config->name.gmch_m, \
13269 current_config->name.gmch_n, \
13270 current_config->name.link_m, \
13271 current_config->name.link_n, \
13272 current_config->alt_name.tu, \
13273 current_config->alt_name.gmch_m, \
13274 current_config->alt_name.gmch_n, \
13275 current_config->alt_name.link_m, \
13276 current_config->alt_name.link_n, \
13277 pipe_config->name.tu, \
13278 pipe_config->name.gmch_m, \
13279 pipe_config->name.gmch_n, \
13280 pipe_config->name.link_m, \
13281 pipe_config->name.link_n); \
13282 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010013283 }
13284
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013285#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13286 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013287 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013288 "(expected %i, found %i)\n", \
13289 current_config->name & (mask), \
13290 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013291 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013292 }
13293
Ville Syrjälä5e550652013-09-06 23:29:07 +030013294#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13295 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013296 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013297 "(expected %i, found %i)\n", \
13298 current_config->name, \
13299 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013300 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013301 }
13302
Daniel Vetterbb760062013-06-06 14:55:52 +020013303#define PIPE_CONF_QUIRK(quirk) \
13304 ((current_config->quirks | pipe_config->quirks) & (quirk))
13305
Daniel Vettereccb1402013-05-22 00:50:22 +020013306 PIPE_CONF_CHECK_I(cpu_transcoder);
13307
Daniel Vetter08a24032013-04-19 11:25:34 +020013308 PIPE_CONF_CHECK_I(has_pch_encoder);
13309 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013310 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020013311
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030013312 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030013313 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013314
13315 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013316 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013317
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013318 if (current_config->has_drrs)
13319 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13320 } else
13321 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030013322
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013323 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020013324
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013325 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13326 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13327 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13328 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13329 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13330 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013331
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013332 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13333 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13334 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13335 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13336 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13337 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013338
Daniel Vetterc93f54c2013-06-27 19:47:19 +020013339 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020013340 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013341 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013342 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013343 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080013344 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020013345
Daniel Vetter9ed109a2014-04-24 23:54:52 +020013346 PIPE_CONF_CHECK_I(has_audio);
13347
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013348 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013349 DRM_MODE_FLAG_INTERLACE);
13350
Daniel Vetterbb760062013-06-06 14:55:52 +020013351 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013352 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013353 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013354 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013355 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013356 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013357 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013358 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013359 DRM_MODE_FLAG_NVSYNC);
13360 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013361
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013362 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020013363 /* pfit ratios are autocomputed by the hw on gen4+ */
13364 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020013365 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013366 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020013367
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013368 if (!adjust) {
13369 PIPE_CONF_CHECK_I(pipe_src_w);
13370 PIPE_CONF_CHECK_I(pipe_src_h);
13371
13372 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13373 if (current_config->pch_pfit.enabled) {
13374 PIPE_CONF_CHECK_X(pch_pfit.pos);
13375 PIPE_CONF_CHECK_X(pch_pfit.size);
13376 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013377
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020013378 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13379 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070013380
Jesse Barnese59150d2014-01-07 13:30:45 -080013381 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013382 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080013383 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030013384
Ville Syrjälä282740f2013-09-04 18:30:03 +030013385 PIPE_CONF_CHECK_I(double_wide);
13386
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013387 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013388 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020013389 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013390 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13391 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030013392 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010013393 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000013394 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13395 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13396 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020013397
Ville Syrjälä47eacba2016-04-12 22:14:35 +030013398 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13399 PIPE_CONF_CHECK_X(dsi_pll.div);
13400
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013401 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030013402 PIPE_CONF_CHECK_I(pipe_bpp);
13403
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013404 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080013405 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030013406
Daniel Vetter66e985c2013-06-05 13:34:20 +020013407#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020013408#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013409#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013410#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030013411#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020013412#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013413#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020013414
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013415 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013416}
13417
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013418static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13419 const struct intel_crtc_state *pipe_config)
13420{
13421 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020013422 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013423 &pipe_config->fdi_m_n);
13424 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13425
13426 /*
13427 * FDI already provided one idea for the dotclock.
13428 * Yell if the encoder disagrees.
13429 */
13430 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13431 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13432 fdi_dotclock, dotclock);
13433 }
13434}
13435
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013436static void verify_wm_state(struct drm_crtc *crtc,
13437 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000013438{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013439 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013440 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000013441 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013442 struct skl_pipe_wm hw_wm, *sw_wm;
13443 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
13444 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013445 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13446 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013447 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000013448
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013449 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000013450 return;
13451
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013452 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020013453 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013454
Damien Lespiau08db6652014-11-04 17:06:52 +000013455 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13456 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13457
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013458 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070013459 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013460 hw_plane_wm = &hw_wm.planes[plane];
13461 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000013462
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013463 /* Watermarks */
13464 for (level = 0; level <= max_level; level++) {
13465 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13466 &sw_plane_wm->wm[level]))
13467 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000013468
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013469 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13470 pipe_name(pipe), plane + 1, level,
13471 sw_plane_wm->wm[level].plane_en,
13472 sw_plane_wm->wm[level].plane_res_b,
13473 sw_plane_wm->wm[level].plane_res_l,
13474 hw_plane_wm->wm[level].plane_en,
13475 hw_plane_wm->wm[level].plane_res_b,
13476 hw_plane_wm->wm[level].plane_res_l);
13477 }
13478
13479 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13480 &sw_plane_wm->trans_wm)) {
13481 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13482 pipe_name(pipe), plane + 1,
13483 sw_plane_wm->trans_wm.plane_en,
13484 sw_plane_wm->trans_wm.plane_res_b,
13485 sw_plane_wm->trans_wm.plane_res_l,
13486 hw_plane_wm->trans_wm.plane_en,
13487 hw_plane_wm->trans_wm.plane_res_b,
13488 hw_plane_wm->trans_wm.plane_res_l);
13489 }
13490
13491 /* DDB */
13492 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
13493 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
13494
13495 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013496 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013497 pipe_name(pipe), plane + 1,
13498 sw_ddb_entry->start, sw_ddb_entry->end,
13499 hw_ddb_entry->start, hw_ddb_entry->end);
13500 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013501 }
13502
Lyude27082492016-08-24 07:48:10 +020013503 /*
13504 * cursor
13505 * If the cursor plane isn't active, we may not have updated it's ddb
13506 * allocation. In that case since the ddb allocation will be updated
13507 * once the plane becomes visible, we can skip this check
13508 */
13509 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013510 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
13511 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013512
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013513 /* Watermarks */
13514 for (level = 0; level <= max_level; level++) {
13515 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13516 &sw_plane_wm->wm[level]))
13517 continue;
13518
13519 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13520 pipe_name(pipe), level,
13521 sw_plane_wm->wm[level].plane_en,
13522 sw_plane_wm->wm[level].plane_res_b,
13523 sw_plane_wm->wm[level].plane_res_l,
13524 hw_plane_wm->wm[level].plane_en,
13525 hw_plane_wm->wm[level].plane_res_b,
13526 hw_plane_wm->wm[level].plane_res_l);
13527 }
13528
13529 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13530 &sw_plane_wm->trans_wm)) {
13531 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13532 pipe_name(pipe),
13533 sw_plane_wm->trans_wm.plane_en,
13534 sw_plane_wm->trans_wm.plane_res_b,
13535 sw_plane_wm->trans_wm.plane_res_l,
13536 hw_plane_wm->trans_wm.plane_en,
13537 hw_plane_wm->trans_wm.plane_res_b,
13538 hw_plane_wm->trans_wm.plane_res_l);
13539 }
13540
13541 /* DDB */
13542 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13543 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
13544
13545 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013546 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020013547 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013548 sw_ddb_entry->start, sw_ddb_entry->end,
13549 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020013550 }
Damien Lespiau08db6652014-11-04 17:06:52 +000013551 }
13552}
13553
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013554static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013555verify_connector_state(struct drm_device *dev,
13556 struct drm_atomic_state *state,
13557 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013558{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013559 struct drm_connector *connector;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013560 struct drm_connector_state *old_conn_state;
13561 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013562
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013563 for_each_connector_in_state(state, connector, old_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013564 struct drm_encoder *encoder = connector->encoder;
13565 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013566
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013567 if (state->crtc != crtc)
13568 continue;
13569
Daniel Vetter5a21b662016-05-24 17:13:53 +020013570 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013571
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013572 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013573 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013574 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013575}
13576
13577static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013578verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013579{
13580 struct intel_encoder *encoder;
13581 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013582
Damien Lespiaub2784e12014-08-05 11:29:37 +010013583 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013584 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013585 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013586
13587 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13588 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013589 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013590
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013591 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013592 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013593 continue;
13594 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013595
13596 I915_STATE_WARN(connector->base.state->crtc !=
13597 encoder->base.crtc,
13598 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013599 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013600
Rob Clarke2c719b2014-12-15 13:56:32 -050013601 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013602 "encoder's enabled state mismatch "
13603 "(expected %i, found %i)\n",
13604 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013605
13606 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013607 bool active;
13608
13609 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013610 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013611 "encoder detached but still enabled on pipe %c.\n",
13612 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013613 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013614 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013615}
13616
13617static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013618verify_crtc_state(struct drm_crtc *crtc,
13619 struct drm_crtc_state *old_crtc_state,
13620 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013621{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013622 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013623 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013624 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13626 struct intel_crtc_state *pipe_config, *sw_config;
13627 struct drm_atomic_state *old_state;
13628 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013629
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013630 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013631 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013632 pipe_config = to_intel_crtc_state(old_crtc_state);
13633 memset(pipe_config, 0, sizeof(*pipe_config));
13634 pipe_config->base.crtc = crtc;
13635 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013636
Ville Syrjälä78108b72016-05-27 20:59:19 +030013637 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013638
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013639 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013640
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013641 /* hw state is inconsistent with the pipe quirk */
13642 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13643 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13644 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013645
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013646 I915_STATE_WARN(new_crtc_state->active != active,
13647 "crtc active state doesn't match with hw state "
13648 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013649
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013650 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13651 "transitional active state does not match atomic hw state "
13652 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013653
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013654 for_each_encoder_on_crtc(dev, crtc, encoder) {
13655 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013656
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013657 active = encoder->get_hw_state(encoder, &pipe);
13658 I915_STATE_WARN(active != new_crtc_state->active,
13659 "[ENCODER:%i] active %i with crtc active %i\n",
13660 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013661
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013662 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13663 "Encoder connected to wrong pipe %c\n",
13664 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013665
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013666 if (active) {
13667 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013668 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013669 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013670 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013671
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013672 if (!new_crtc_state->active)
13673 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013674
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013675 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013676
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013677 sw_config = to_intel_crtc_state(crtc->state);
13678 if (!intel_pipe_config_compare(dev, sw_config,
13679 pipe_config, false)) {
13680 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13681 intel_dump_pipe_config(intel_crtc, pipe_config,
13682 "[hw state]");
13683 intel_dump_pipe_config(intel_crtc, sw_config,
13684 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013685 }
13686}
13687
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013688static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013689verify_single_dpll_state(struct drm_i915_private *dev_priv,
13690 struct intel_shared_dpll *pll,
13691 struct drm_crtc *crtc,
13692 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013693{
13694 struct intel_dpll_hw_state dpll_hw_state;
13695 unsigned crtc_mask;
13696 bool active;
13697
13698 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13699
13700 DRM_DEBUG_KMS("%s\n", pll->name);
13701
13702 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13703
13704 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13705 I915_STATE_WARN(!pll->on && pll->active_mask,
13706 "pll in active use but not on in sw tracking\n");
13707 I915_STATE_WARN(pll->on && !pll->active_mask,
13708 "pll is on but not used by any active crtc\n");
13709 I915_STATE_WARN(pll->on != active,
13710 "pll on state mismatch (expected %i, found %i)\n",
13711 pll->on, active);
13712 }
13713
13714 if (!crtc) {
13715 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
13716 "more active pll users than references: %x vs %x\n",
13717 pll->active_mask, pll->config.crtc_mask);
13718
13719 return;
13720 }
13721
13722 crtc_mask = 1 << drm_crtc_index(crtc);
13723
13724 if (new_state->active)
13725 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13726 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13727 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13728 else
13729 I915_STATE_WARN(pll->active_mask & crtc_mask,
13730 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13731 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13732
13733 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13734 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13735 crtc_mask, pll->config.crtc_mask);
13736
13737 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13738 &dpll_hw_state,
13739 sizeof(dpll_hw_state)),
13740 "pll hw state mismatch\n");
13741}
13742
13743static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013744verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13745 struct drm_crtc_state *old_crtc_state,
13746 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013747{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013748 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013749 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13750 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13751
13752 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013753 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013754
13755 if (old_state->shared_dpll &&
13756 old_state->shared_dpll != new_state->shared_dpll) {
13757 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13758 struct intel_shared_dpll *pll = old_state->shared_dpll;
13759
13760 I915_STATE_WARN(pll->active_mask & crtc_mask,
13761 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13762 pipe_name(drm_crtc_index(crtc)));
13763 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13764 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13765 pipe_name(drm_crtc_index(crtc)));
13766 }
13767}
13768
13769static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013770intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013771 struct drm_atomic_state *state,
13772 struct drm_crtc_state *old_state,
13773 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013774{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013775 if (!needs_modeset(new_state) &&
13776 !to_intel_crtc_state(new_state)->update_pipe)
13777 return;
13778
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013779 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013780 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013781 verify_crtc_state(crtc, old_state, new_state);
13782 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013783}
13784
13785static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013786verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013787{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013788 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013789 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013790
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013791 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013792 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013793}
Daniel Vetter53589012013-06-05 13:34:16 +020013794
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013795static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013796intel_modeset_verify_disabled(struct drm_device *dev,
13797 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013798{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013799 verify_encoder_state(dev);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013800 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013801 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020013802}
13803
Ville Syrjälä80715b22014-05-15 20:23:23 +030013804static void update_scanline_offset(struct intel_crtc *crtc)
13805{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013806 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013807
13808 /*
13809 * The scanline counter increments at the leading edge of hsync.
13810 *
13811 * On most platforms it starts counting from vtotal-1 on the
13812 * first active line. That means the scanline counter value is
13813 * always one less than what we would expect. Ie. just after
13814 * start of vblank, which also occurs at start of hsync (on the
13815 * last active line), the scanline counter will read vblank_start-1.
13816 *
13817 * On gen2 the scanline counter starts counting from 1 instead
13818 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13819 * to keep the value positive), instead of adding one.
13820 *
13821 * On HSW+ the behaviour of the scanline counter depends on the output
13822 * type. For DP ports it behaves like most other platforms, but on HDMI
13823 * there's an extra 1 line difference. So we need to add two instead of
13824 * one to the value.
13825 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013826 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013827 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013828 int vtotal;
13829
Ville Syrjälä124abe02015-09-08 13:40:45 +030013830 vtotal = adjusted_mode->crtc_vtotal;
13831 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013832 vtotal /= 2;
13833
13834 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013835 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030013836 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013837 crtc->scanline_offset = 2;
13838 } else
13839 crtc->scanline_offset = 1;
13840}
13841
Maarten Lankhorstad421372015-06-15 12:33:42 +020013842static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013843{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013844 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013845 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013846 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013847 struct drm_crtc *crtc;
13848 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013849 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013850
13851 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013852 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013853
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013854 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013856 struct intel_shared_dpll *old_dpll =
13857 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013858
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013859 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013860 continue;
13861
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013862 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013863
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013864 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013865 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013866
Maarten Lankhorstad421372015-06-15 12:33:42 +020013867 if (!shared_dpll)
13868 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13869
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013870 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013871 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013872}
13873
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013874/*
13875 * This implements the workaround described in the "notes" section of the mode
13876 * set sequence documentation. When going from no pipes or single pipe to
13877 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13878 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13879 */
13880static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13881{
13882 struct drm_crtc_state *crtc_state;
13883 struct intel_crtc *intel_crtc;
13884 struct drm_crtc *crtc;
13885 struct intel_crtc_state *first_crtc_state = NULL;
13886 struct intel_crtc_state *other_crtc_state = NULL;
13887 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13888 int i;
13889
13890 /* look at all crtc's that are going to be enabled in during modeset */
13891 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13892 intel_crtc = to_intel_crtc(crtc);
13893
13894 if (!crtc_state->active || !needs_modeset(crtc_state))
13895 continue;
13896
13897 if (first_crtc_state) {
13898 other_crtc_state = to_intel_crtc_state(crtc_state);
13899 break;
13900 } else {
13901 first_crtc_state = to_intel_crtc_state(crtc_state);
13902 first_pipe = intel_crtc->pipe;
13903 }
13904 }
13905
13906 /* No workaround needed? */
13907 if (!first_crtc_state)
13908 return 0;
13909
13910 /* w/a possibly needed, check how many crtc's are already enabled. */
13911 for_each_intel_crtc(state->dev, intel_crtc) {
13912 struct intel_crtc_state *pipe_config;
13913
13914 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13915 if (IS_ERR(pipe_config))
13916 return PTR_ERR(pipe_config);
13917
13918 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13919
13920 if (!pipe_config->base.active ||
13921 needs_modeset(&pipe_config->base))
13922 continue;
13923
13924 /* 2 or more enabled crtcs means no need for w/a */
13925 if (enabled_pipe != INVALID_PIPE)
13926 return 0;
13927
13928 enabled_pipe = intel_crtc->pipe;
13929 }
13930
13931 if (enabled_pipe != INVALID_PIPE)
13932 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13933 else if (other_crtc_state)
13934 other_crtc_state->hsw_workaround_pipe = first_pipe;
13935
13936 return 0;
13937}
13938
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013939static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13940{
13941 struct drm_crtc *crtc;
13942 struct drm_crtc_state *crtc_state;
13943 int ret = 0;
13944
13945 /* add all active pipes to the state */
13946 for_each_crtc(state->dev, crtc) {
13947 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13948 if (IS_ERR(crtc_state))
13949 return PTR_ERR(crtc_state);
13950
13951 if (!crtc_state->active || needs_modeset(crtc_state))
13952 continue;
13953
13954 crtc_state->mode_changed = true;
13955
13956 ret = drm_atomic_add_affected_connectors(state, crtc);
13957 if (ret)
13958 break;
13959
13960 ret = drm_atomic_add_affected_planes(state, crtc);
13961 if (ret)
13962 break;
13963 }
13964
13965 return ret;
13966}
13967
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013968static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013969{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013970 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013971 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013972 struct drm_crtc *crtc;
13973 struct drm_crtc_state *crtc_state;
13974 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013975
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013976 if (!check_digital_port_conflicts(state)) {
13977 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13978 return -EINVAL;
13979 }
13980
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013981 intel_state->modeset = true;
13982 intel_state->active_crtcs = dev_priv->active_crtcs;
13983
13984 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13985 if (crtc_state->active)
13986 intel_state->active_crtcs |= 1 << i;
13987 else
13988 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070013989
13990 if (crtc_state->active != crtc->state->active)
13991 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013992 }
13993
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013994 /*
13995 * See if the config requires any additional preparation, e.g.
13996 * to adjust global state with pipes off. We need to do this
13997 * here so we can get the modeset_pipe updated config for the new
13998 * mode set on this crtc. For other crtcs we need to use the
13999 * adjusted_mode bits in the crtc directly.
14000 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014001 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030014002 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030014003 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030014004 if (!intel_state->cdclk_pll_vco)
14005 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014006
Clint Taylorc89e39f2016-05-13 23:41:21 +030014007 ret = dev_priv->display.modeset_calc_cdclk(state);
14008 if (ret < 0)
14009 return ret;
14010
14011 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014012 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014013 ret = intel_modeset_all_pipes(state);
14014
14015 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014016 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010014017
14018 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
14019 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014020 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014021 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014022
Maarten Lankhorstad421372015-06-15 12:33:42 +020014023 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014024
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014025 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020014026 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020014027
Maarten Lankhorstad421372015-06-15 12:33:42 +020014028 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014029}
14030
Matt Roperaa363132015-09-24 15:53:18 -070014031/*
14032 * Handle calculation of various watermark data at the end of the atomic check
14033 * phase. The code here should be run after the per-crtc and per-plane 'check'
14034 * handlers to ensure that all derived state has been updated.
14035 */
Matt Roper55994c22016-05-12 07:06:08 -070014036static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070014037{
14038 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070014039 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070014040
14041 /* Is there platform-specific watermark information to calculate? */
14042 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070014043 return dev_priv->display.compute_global_watermarks(state);
14044
14045 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070014046}
14047
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014048/**
14049 * intel_atomic_check - validate state object
14050 * @dev: drm device
14051 * @state: state to validate
14052 */
14053static int intel_atomic_check(struct drm_device *dev,
14054 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014055{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014056 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070014057 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014058 struct drm_crtc *crtc;
14059 struct drm_crtc_state *crtc_state;
14060 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014061 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014062
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014063 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014064 if (ret)
14065 return ret;
14066
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014067 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014068 struct intel_crtc_state *pipe_config =
14069 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014070
14071 /* Catch I915_MODE_FLAG_INHERITED */
14072 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14073 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014074
Daniel Vetter26495482015-07-15 14:15:52 +020014075 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014076 continue;
14077
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014078 if (!crtc_state->enable) {
14079 any_ms = true;
14080 continue;
14081 }
14082
Daniel Vetter26495482015-07-15 14:15:52 +020014083 /* FIXME: For only active_changed we shouldn't need to do any
14084 * state recomputation at all. */
14085
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014086 ret = drm_atomic_add_affected_connectors(state, crtc);
14087 if (ret)
14088 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020014089
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014090 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014091 if (ret) {
14092 intel_dump_pipe_config(to_intel_crtc(crtc),
14093 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014094 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014095 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014096
Jani Nikula73831232015-11-19 10:26:30 +020014097 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014098 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014099 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014100 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020014101 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014102 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020014103 }
14104
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014105 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020014106 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014107
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014108 ret = drm_atomic_add_affected_planes(state, crtc);
14109 if (ret)
14110 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014111
Daniel Vetter26495482015-07-15 14:15:52 +020014112 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14113 needs_modeset(crtc_state) ?
14114 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014115 }
14116
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014117 if (any_ms) {
14118 ret = intel_modeset_checks(state);
14119
14120 if (ret)
14121 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014122 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014123 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014124
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014125 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070014126 if (ret)
14127 return ret;
14128
Paulo Zanonif51be2e2016-01-19 11:35:50 -020014129 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070014130 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014131}
14132
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014133static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010014134 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014135{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014136 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014137 struct drm_crtc_state *crtc_state;
14138 struct drm_crtc *crtc;
14139 int i, ret;
14140
Daniel Vetter5a21b662016-05-24 17:13:53 +020014141 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14142 if (state->legacy_cursor_update)
14143 continue;
14144
14145 ret = intel_crtc_wait_for_pending_flips(crtc);
14146 if (ret)
14147 return ret;
14148
14149 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14150 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014151 }
14152
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014153 ret = mutex_lock_interruptible(&dev->struct_mutex);
14154 if (ret)
14155 return ret;
14156
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014157 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014158 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014159
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014160 return ret;
14161}
14162
Maarten Lankhorsta2991412016-05-17 15:07:48 +020014163u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14164{
14165 struct drm_device *dev = crtc->base.dev;
14166
14167 if (!dev->max_vblank_count)
14168 return drm_accurate_vblank_count(&crtc->base);
14169
14170 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14171}
14172
Daniel Vetter5a21b662016-05-24 17:13:53 +020014173static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14174 struct drm_i915_private *dev_priv,
14175 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010014176{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014177 unsigned last_vblank_count[I915_MAX_PIPES];
14178 enum pipe pipe;
14179 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014180
Daniel Vetter5a21b662016-05-24 17:13:53 +020014181 if (!crtc_mask)
14182 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014183
Daniel Vetter5a21b662016-05-24 17:13:53 +020014184 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020014185 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14186 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010014187
Daniel Vetter5a21b662016-05-24 17:13:53 +020014188 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010014189 continue;
14190
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014191 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014192 if (WARN_ON(ret != 0)) {
14193 crtc_mask &= ~(1 << pipe);
14194 continue;
14195 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014196
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014197 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014198 }
14199
14200 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020014201 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14202 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014203 long lret;
14204
14205 if (!((1 << pipe) & crtc_mask))
14206 continue;
14207
14208 lret = wait_event_timeout(dev->vblank[pipe].queue,
14209 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014210 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020014211 msecs_to_jiffies(50));
14212
14213 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
14214
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014215 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014216 }
14217}
14218
Daniel Vetter5a21b662016-05-24 17:13:53 +020014219static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014220{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014221 /* fb updated, need to unpin old fb */
14222 if (crtc_state->fb_changed)
14223 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014224
Daniel Vetter5a21b662016-05-24 17:13:53 +020014225 /* wm changes, need vblank before final wm's */
14226 if (crtc_state->update_wm_post)
14227 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014228
Daniel Vetter5a21b662016-05-24 17:13:53 +020014229 /*
14230 * cxsr is re-enabled after vblank.
14231 * This is already handled by crtc_state->update_wm_post,
14232 * but added for clarity.
14233 */
14234 if (crtc_state->disable_cxsr)
14235 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014236
Daniel Vetter5a21b662016-05-24 17:13:53 +020014237 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014238}
14239
Lyude896e5bb2016-08-24 07:48:09 +020014240static void intel_update_crtc(struct drm_crtc *crtc,
14241 struct drm_atomic_state *state,
14242 struct drm_crtc_state *old_crtc_state,
14243 unsigned int *crtc_vblank_mask)
14244{
14245 struct drm_device *dev = crtc->dev;
14246 struct drm_i915_private *dev_priv = to_i915(dev);
14247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14248 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14249 bool modeset = needs_modeset(crtc->state);
14250
14251 if (modeset) {
14252 update_scanline_offset(intel_crtc);
14253 dev_priv->display.crtc_enable(pipe_config, state);
14254 } else {
14255 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14256 }
14257
14258 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14259 intel_fbc_enable(
14260 intel_crtc, pipe_config,
14261 to_intel_plane_state(crtc->primary->state));
14262 }
14263
14264 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14265
14266 if (needs_vblank_wait(pipe_config))
14267 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14268}
14269
14270static void intel_update_crtcs(struct drm_atomic_state *state,
14271 unsigned int *crtc_vblank_mask)
14272{
14273 struct drm_crtc *crtc;
14274 struct drm_crtc_state *old_crtc_state;
14275 int i;
14276
14277 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14278 if (!crtc->state->active)
14279 continue;
14280
14281 intel_update_crtc(crtc, state, old_crtc_state,
14282 crtc_vblank_mask);
14283 }
14284}
14285
Lyude27082492016-08-24 07:48:10 +020014286static void skl_update_crtcs(struct drm_atomic_state *state,
14287 unsigned int *crtc_vblank_mask)
14288{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020014289 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020014290 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14291 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040014292 struct intel_crtc *intel_crtc;
Lyude27082492016-08-24 07:48:10 +020014293 struct drm_crtc_state *old_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040014294 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020014295 unsigned int updated = 0;
14296 bool progress;
14297 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014298 int i;
14299
14300 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
14301
14302 for_each_crtc_in_state(state, crtc, old_crtc_state, i)
14303 /* ignore allocations for crtc's that have been turned off. */
14304 if (crtc->state->active)
14305 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020014306
14307 /*
14308 * Whenever the number of active pipes changes, we need to make sure we
14309 * update the pipes in the right order so that their ddb allocations
14310 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14311 * cause pipe underruns and other bad stuff.
14312 */
14313 do {
Lyude27082492016-08-24 07:48:10 +020014314 progress = false;
14315
14316 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14317 bool vbl_wait = false;
14318 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040014319
14320 intel_crtc = to_intel_crtc(crtc);
14321 cstate = to_intel_crtc_state(crtc->state);
14322 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020014323
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014324 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020014325 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014326
14327 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020014328 continue;
14329
14330 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014331 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020014332
14333 /*
14334 * If this is an already active pipe, it's DDB changed,
14335 * and this isn't the last pipe that needs updating
14336 * then we need to wait for a vblank to pass for the
14337 * new ddb allocation to take effect.
14338 */
Lyudece0ba282016-09-15 10:46:35 -040014339 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010014340 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Lyude27082492016-08-24 07:48:10 +020014341 !crtc->state->active_changed &&
14342 intel_state->wm_results.dirty_pipes != updated)
14343 vbl_wait = true;
14344
14345 intel_update_crtc(crtc, state, old_crtc_state,
14346 crtc_vblank_mask);
14347
14348 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020014349 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020014350
14351 progress = true;
14352 }
14353 } while (progress);
14354}
14355
Daniel Vetter94f05022016-06-14 18:01:00 +020014356static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014357{
Daniel Vetter94f05022016-06-14 18:01:00 +020014358 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014359 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014360 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014361 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014362 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014363 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014364 bool hw_check = intel_state->modeset;
14365 unsigned long put_domains[I915_MAX_PIPES] = {};
14366 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010014367 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020014368
Daniel Vetterea0000f2016-06-13 16:13:46 +020014369 drm_atomic_helper_wait_for_dependencies(state);
14370
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010014371 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020014372 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014373
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014374 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14376
Daniel Vetter5a21b662016-05-24 17:13:53 +020014377 if (needs_modeset(crtc->state) ||
14378 to_intel_crtc_state(crtc->state)->update_pipe) {
14379 hw_check = true;
14380
14381 put_domains[to_intel_crtc(crtc)->pipe] =
14382 modeset_get_crtc_power_domains(crtc,
14383 to_intel_crtc_state(crtc->state));
14384 }
14385
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014386 if (!needs_modeset(crtc->state))
14387 continue;
14388
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014389 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010014390
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014391 if (old_crtc_state->active) {
14392 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020014393 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014394 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020014395 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014396 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020014397
14398 /*
14399 * Underruns don't always raise
14400 * interrupts, so check manually.
14401 */
14402 intel_check_cpu_fifo_underruns(dev_priv);
14403 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010014404
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014405 if (!crtc->state->active) {
14406 /*
14407 * Make sure we don't call initial_watermarks
14408 * for ILK-style watermark updates.
14409 */
14410 if (dev_priv->display.atomic_update_watermarks)
14411 dev_priv->display.initial_watermarks(intel_state,
14412 to_intel_crtc_state(crtc->state));
14413 else
14414 intel_update_watermarks(intel_crtc);
14415 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014416 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010014417 }
Daniel Vetter7758a112012-07-08 19:40:39 +020014418
Daniel Vetterea9d7582012-07-10 10:42:52 +020014419 /* Only after disabling all output pipelines that will be changed can we
14420 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014421 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020014422
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014423 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014424 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014425
14426 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030014427 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014428 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014429 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010014430
Lyude656d1b82016-08-17 15:55:54 -040014431 /*
14432 * SKL workaround: bspec recommends we disable the SAGV when we
14433 * have more then one pipe enabled
14434 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030014435 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014436 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014437
Maarten Lankhorst677100c2016-11-08 13:55:41 +010014438 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014439 }
Daniel Vetter47fab732012-10-26 10:58:18 +020014440
Lyude896e5bb2016-08-24 07:48:09 +020014441 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014442 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020014443 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014444
Daniel Vetter1f7528c2016-06-13 16:13:45 +020014445 /* Complete events for now disable pipes here. */
14446 if (modeset && !crtc->state->active && crtc->state->event) {
14447 spin_lock_irq(&dev->event_lock);
14448 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14449 spin_unlock_irq(&dev->event_lock);
14450
14451 crtc->state->event = NULL;
14452 }
Matt Ropered4a6a72016-02-23 17:20:13 -080014453 }
14454
Lyude896e5bb2016-08-24 07:48:09 +020014455 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14456 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14457
Daniel Vetter94f05022016-06-14 18:01:00 +020014458 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14459 * already, but still need the state for the delayed optimization. To
14460 * fix this:
14461 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14462 * - schedule that vblank worker _before_ calling hw_done
14463 * - at the start of commit_tail, cancel it _synchrously
14464 * - switch over to the vblank wait helper in the core after that since
14465 * we don't need out special handling any more.
14466 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020014467 if (!state->legacy_cursor_update)
14468 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14469
14470 /*
14471 * Now that the vblank has passed, we can go ahead and program the
14472 * optimal watermarks on platforms that need two-step watermark
14473 * programming.
14474 *
14475 * TODO: Move this (and other cleanup) to an async worker eventually.
14476 */
14477 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14478 intel_cstate = to_intel_crtc_state(crtc->state);
14479
14480 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014481 dev_priv->display.optimize_watermarks(intel_state,
14482 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014483 }
14484
14485 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14486 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14487
14488 if (put_domains[i])
14489 modeset_put_power_domains(dev_priv, put_domains[i]);
14490
Maarten Lankhorst677100c2016-11-08 13:55:41 +010014491 intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014492 }
14493
Paulo Zanoni56feca92016-09-22 18:00:28 -030014494 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014495 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014496
Daniel Vetter94f05022016-06-14 18:01:00 +020014497 drm_atomic_helper_commit_hw_done(state);
14498
Daniel Vetter5a21b662016-05-24 17:13:53 +020014499 if (intel_state->modeset)
14500 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14501
14502 mutex_lock(&dev->struct_mutex);
14503 drm_atomic_helper_cleanup_planes(dev, state);
14504 mutex_unlock(&dev->struct_mutex);
14505
Daniel Vetterea0000f2016-06-13 16:13:46 +020014506 drm_atomic_helper_commit_cleanup_done(state);
14507
Chris Wilson08536952016-10-14 13:18:18 +010014508 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080014509
Mika Kuoppala75714942015-12-16 09:26:48 +020014510 /* As one of the primary mmio accessors, KMS has a high likelihood
14511 * of triggering bugs in unclaimed access. After we finish
14512 * modesetting, see if an error has been flagged, and if so
14513 * enable debugging for the next modeset - and hope we catch
14514 * the culprit.
14515 *
14516 * XXX note that we assume display power is on at this point.
14517 * This might hold true now but we need to add pm helper to check
14518 * unclaimed only when the hardware is on, as atomic commits
14519 * can happen also when the device is completely off.
14520 */
14521 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020014522}
14523
14524static void intel_atomic_commit_work(struct work_struct *work)
14525{
Chris Wilsonc004a902016-10-28 13:58:45 +010014526 struct drm_atomic_state *state =
14527 container_of(work, struct drm_atomic_state, commit_work);
14528
Daniel Vetter94f05022016-06-14 18:01:00 +020014529 intel_atomic_commit_tail(state);
14530}
14531
Chris Wilsonc004a902016-10-28 13:58:45 +010014532static int __i915_sw_fence_call
14533intel_atomic_commit_ready(struct i915_sw_fence *fence,
14534 enum i915_sw_fence_notify notify)
14535{
14536 struct intel_atomic_state *state =
14537 container_of(fence, struct intel_atomic_state, commit_ready);
14538
14539 switch (notify) {
14540 case FENCE_COMPLETE:
14541 if (state->base.commit_work.func)
14542 queue_work(system_unbound_wq, &state->base.commit_work);
14543 break;
14544
14545 case FENCE_FREE:
14546 drm_atomic_state_put(&state->base);
14547 break;
14548 }
14549
14550 return NOTIFY_DONE;
14551}
14552
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014553static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14554{
14555 struct drm_plane_state *old_plane_state;
14556 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014557 int i;
14558
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010014559 for_each_plane_in_state(state, plane, old_plane_state, i)
14560 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14561 intel_fb_obj(plane->state->fb),
14562 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014563}
14564
Daniel Vetter94f05022016-06-14 18:01:00 +020014565/**
14566 * intel_atomic_commit - commit validated state object
14567 * @dev: DRM device
14568 * @state: the top-level driver state object
14569 * @nonblock: nonblocking commit
14570 *
14571 * This function commits a top-level state object that has been validated
14572 * with drm_atomic_helper_check().
14573 *
14574 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
14575 * nonblocking commits are only safe for pure plane updates. Everything else
14576 * should work though.
14577 *
14578 * RETURNS
14579 * Zero for success or -errno.
14580 */
14581static int intel_atomic_commit(struct drm_device *dev,
14582 struct drm_atomic_state *state,
14583 bool nonblock)
14584{
14585 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014586 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020014587 int ret = 0;
14588
14589 if (intel_state->modeset && nonblock) {
14590 DRM_DEBUG_KMS("nonblocking commit for modeset not yet implemented.\n");
14591 return -EINVAL;
14592 }
14593
14594 ret = drm_atomic_helper_setup_commit(state, nonblock);
14595 if (ret)
14596 return ret;
14597
Chris Wilsonc004a902016-10-28 13:58:45 +010014598 drm_atomic_state_get(state);
14599 i915_sw_fence_init(&intel_state->commit_ready,
14600 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014601
Chris Wilsond07f0e52016-10-28 13:58:44 +010014602 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014603 if (ret) {
14604 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010014605 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014606 return ret;
14607 }
14608
14609 drm_atomic_helper_swap_state(state, true);
14610 dev_priv->wm.distrust_bios_wm = false;
Daniel Vetter94f05022016-06-14 18:01:00 +020014611 intel_shared_dpll_commit(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014612 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014613
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010014614 if (intel_state->modeset) {
14615 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14616 sizeof(intel_state->min_pixclk));
14617 dev_priv->active_crtcs = intel_state->active_crtcs;
14618 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
14619 }
14620
Chris Wilson08536952016-10-14 13:18:18 +010014621 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010014622 INIT_WORK(&state->commit_work,
14623 nonblock ? intel_atomic_commit_work : NULL);
14624
14625 i915_sw_fence_commit(&intel_state->commit_ready);
14626 if (!nonblock) {
14627 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014628 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010014629 }
Mika Kuoppala75714942015-12-16 09:26:48 +020014630
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014631 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020014632}
14633
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014634void intel_crtc_restore_mode(struct drm_crtc *crtc)
14635{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014636 struct drm_device *dev = crtc->dev;
14637 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014638 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014639 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014640
14641 state = drm_atomic_state_alloc(dev);
14642 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030014643 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14644 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014645 return;
14646 }
14647
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014648 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014649
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014650retry:
14651 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14652 ret = PTR_ERR_OR_ZERO(crtc_state);
14653 if (!ret) {
14654 if (!crtc_state->active)
14655 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014656
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014657 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014658 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014659 }
14660
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014661 if (ret == -EDEADLK) {
14662 drm_atomic_state_clear(state);
14663 drm_modeset_backoff(state->acquire_ctx);
14664 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014665 }
14666
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014667out:
Chris Wilson08536952016-10-14 13:18:18 +010014668 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014669}
14670
Bob Paauwea8784872016-07-15 14:59:02 +010014671/*
14672 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14673 * drm_atomic_helper_legacy_gamma_set() directly.
14674 */
14675static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14676 u16 *red, u16 *green, u16 *blue,
14677 uint32_t size)
14678{
14679 struct drm_device *dev = crtc->dev;
14680 struct drm_mode_config *config = &dev->mode_config;
14681 struct drm_crtc_state *state;
14682 int ret;
14683
14684 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14685 if (ret)
14686 return ret;
14687
14688 /*
14689 * Make sure we update the legacy properties so this works when
14690 * atomic is not enabled.
14691 */
14692
14693 state = crtc->state;
14694
14695 drm_object_property_set_value(&crtc->base,
14696 config->degamma_lut_property,
14697 (state->degamma_lut) ?
14698 state->degamma_lut->base.id : 0);
14699
14700 drm_object_property_set_value(&crtc->base,
14701 config->ctm_property,
14702 (state->ctm) ?
14703 state->ctm->base.id : 0);
14704
14705 drm_object_property_set_value(&crtc->base,
14706 config->gamma_lut_property,
14707 (state->gamma_lut) ?
14708 state->gamma_lut->base.id : 0);
14709
14710 return 0;
14711}
14712
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014713static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010014714 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014715 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014716 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014717 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014718 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014719 .atomic_duplicate_state = intel_crtc_duplicate_state,
14720 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014721};
14722
Matt Roper6beb8c232014-12-01 15:40:14 -080014723/**
14724 * intel_prepare_plane_fb - Prepare fb for usage on plane
14725 * @plane: drm plane to prepare for
14726 * @fb: framebuffer to prepare for presentation
14727 *
14728 * Prepares a framebuffer for usage on a display plane. Generally this
14729 * involves pinning the underlying object and updating the frontbuffer tracking
14730 * bits. Some older platforms need special physical address handling for
14731 * cursor planes.
14732 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014733 * Must be called with struct_mutex held.
14734 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014735 * Returns 0 on success, negative error code on failure.
14736 */
14737int
14738intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014739 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014740{
Chris Wilsonc004a902016-10-28 13:58:45 +010014741 struct intel_atomic_state *intel_state =
14742 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014743 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014744 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014745 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014746 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010014747 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014748
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014749 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014750 return 0;
14751
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014752 if (old_obj) {
14753 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010014754 drm_atomic_get_existing_crtc_state(new_state->state,
14755 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014756
14757 /* Big Hammer, we also need to ensure that any pending
14758 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14759 * current scanout is retired before unpinning the old
14760 * framebuffer. Note that we rely on userspace rendering
14761 * into the buffer attached to the pipe they are waiting
14762 * on. If not, userspace generates a GPU hang with IPEHR
14763 * point to the MI_WAIT_FOR_EVENT.
14764 *
14765 * This should only fail upon a hung GPU, in which case we
14766 * can safely continue.
14767 */
Chris Wilsonc004a902016-10-28 13:58:45 +010014768 if (needs_modeset(crtc_state)) {
14769 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14770 old_obj->resv, NULL,
14771 false, 0,
14772 GFP_KERNEL);
14773 if (ret < 0)
14774 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014775 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014776 }
14777
Chris Wilsonc004a902016-10-28 13:58:45 +010014778 if (new_state->fence) { /* explicit fencing */
14779 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
14780 new_state->fence,
14781 I915_FENCE_TIMEOUT,
14782 GFP_KERNEL);
14783 if (ret < 0)
14784 return ret;
14785 }
14786
Chris Wilsonc37efb92016-06-17 08:28:47 +010014787 if (!obj)
14788 return 0;
14789
Chris Wilsonc004a902016-10-28 13:58:45 +010014790 if (!new_state->fence) { /* implicit fencing */
14791 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14792 obj->resv, NULL,
14793 false, I915_FENCE_TIMEOUT,
14794 GFP_KERNEL);
14795 if (ret < 0)
14796 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000014797
14798 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010014799 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020014800
Chris Wilsonc37efb92016-06-17 08:28:47 +010014801 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014802 INTEL_INFO(dev_priv)->cursor_needs_physical) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014803 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
Matt Roper6beb8c232014-12-01 15:40:14 -080014804 ret = i915_gem_object_attach_phys(obj, align);
Chris Wilsond07f0e52016-10-28 13:58:44 +010014805 if (ret) {
Matt Roper6beb8c232014-12-01 15:40:14 -080014806 DRM_DEBUG_KMS("failed to attach phys object\n");
Chris Wilsond07f0e52016-10-28 13:58:44 +010014807 return ret;
14808 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014809 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +010014810 struct i915_vma *vma;
14811
14812 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Chris Wilsond07f0e52016-10-28 13:58:44 +010014813 if (IS_ERR(vma)) {
14814 DRM_DEBUG_KMS("failed to pin object\n");
14815 return PTR_ERR(vma);
14816 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014817 }
14818
Chris Wilsond07f0e52016-10-28 13:58:44 +010014819 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080014820}
14821
Matt Roper38f3ce32014-12-02 07:45:25 -080014822/**
14823 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14824 * @plane: drm plane to clean up for
14825 * @fb: old framebuffer that was on plane
14826 *
14827 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014828 *
14829 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014830 */
14831void
14832intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014833 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014834{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014835 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014836 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014837 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14838 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014839
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014840 old_intel_state = to_intel_plane_state(old_state);
14841
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014842 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014843 return;
14844
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014845 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014846 !INTEL_INFO(dev_priv)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020014847 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Matt Roper465c1202014-05-29 08:06:54 -070014848}
14849
Chandra Konduru6156a452015-04-27 13:48:39 -070014850int
14851skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14852{
14853 int max_scale;
Chandra Konduru6156a452015-04-27 13:48:39 -070014854 int crtc_clock, cdclk;
14855
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014856 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014857 return DRM_PLANE_HELPER_NO_SCALING;
14858
Chandra Konduru6156a452015-04-27 13:48:39 -070014859 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014860 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014861
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014862 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014863 return DRM_PLANE_HELPER_NO_SCALING;
14864
14865 /*
14866 * skl max scale is lower of:
14867 * close to 3 but not 3, -1 is for that purpose
14868 * or
14869 * cdclk/crtc_clock
14870 */
14871 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14872
14873 return max_scale;
14874}
14875
Matt Roper465c1202014-05-29 08:06:54 -070014876static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014877intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014878 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014879 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014880{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014881 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080014882 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070014883 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014884 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14885 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014886 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014887
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014888 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014889 /* use scaler when colorkey is not required */
14890 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14891 min_scale = 1;
14892 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14893 }
Sonika Jindald8106362015-04-10 14:37:28 +053014894 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014895 }
Sonika Jindald8106362015-04-10 14:37:28 +053014896
Daniel Vettercc926382016-08-15 10:41:47 +020014897 ret = drm_plane_helper_check_state(&state->base,
14898 &state->clip,
14899 min_scale, max_scale,
14900 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014901 if (ret)
14902 return ret;
14903
Daniel Vettercc926382016-08-15 10:41:47 +020014904 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014905 return 0;
14906
14907 if (INTEL_GEN(dev_priv) >= 9) {
14908 ret = skl_check_plane_surface(state);
14909 if (ret)
14910 return ret;
14911 }
14912
14913 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070014914}
14915
Daniel Vetter5a21b662016-05-24 17:13:53 +020014916static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14917 struct drm_crtc_state *old_crtc_state)
14918{
14919 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040014920 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040014922 struct intel_crtc_state *intel_cstate =
14923 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014924 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020014925 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014926 struct intel_atomic_state *old_intel_state =
14927 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014928 bool modeset = needs_modeset(crtc->state);
14929
14930 /* Perform vblank evasion around commit operation */
14931 intel_pipe_update_start(intel_crtc);
14932
14933 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014934 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014935
14936 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14937 intel_color_set_csc(crtc->state);
14938 intel_color_load_luts(crtc->state);
14939 }
14940
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014941 if (intel_cstate->update_pipe)
14942 intel_update_pipe_config(intel_crtc, old_intel_cstate);
14943 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020014944 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040014945
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014946out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014947 if (dev_priv->display.atomic_update_watermarks)
14948 dev_priv->display.atomic_update_watermarks(old_intel_state,
14949 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014950}
14951
14952static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14953 struct drm_crtc_state *old_crtc_state)
14954{
14955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14956
14957 intel_pipe_update_end(intel_crtc, NULL);
14958}
14959
Matt Ropercf4c7c12014-12-04 10:27:42 -080014960/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014961 * intel_plane_destroy - destroy a plane
14962 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014963 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014964 * Common destruction function for all types of planes (primary, cursor,
14965 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014966 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014967void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014968{
Matt Roper465c1202014-05-29 08:06:54 -070014969 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014970 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070014971}
14972
Matt Roper65a3fea2015-01-21 16:35:42 -080014973const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014974 .update_plane = drm_atomic_helper_update_plane,
14975 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014976 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014977 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014978 .atomic_get_property = intel_plane_atomic_get_property,
14979 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014980 .atomic_duplicate_state = intel_plane_duplicate_state,
14981 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070014982};
14983
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014984static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020014985intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070014986{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014987 struct intel_plane *primary = NULL;
14988 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014989 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030014990 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020014991 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014992 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014993
14994 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014995 if (!primary) {
14996 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014997 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014998 }
Matt Roper465c1202014-05-29 08:06:54 -070014999
Matt Roper8e7d6882015-01-21 16:35:41 -080015000 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015001 if (!state) {
15002 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015003 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015004 }
15005
Matt Roper8e7d6882015-01-21 16:35:41 -080015006 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015007
Matt Roper465c1202014-05-29 08:06:54 -070015008 primary->can_scale = false;
15009 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020015010 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070015011 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015012 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070015013 }
Matt Roper465c1202014-05-29 08:06:54 -070015014 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020015015 /*
15016 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
15017 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
15018 */
15019 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
15020 primary->plane = (enum plane) !pipe;
15021 else
15022 primary->plane = (enum plane) pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015023 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015024 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015025
Ville Syrjälä580503c2016-10-31 22:37:00 +020015026 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015027 intel_primary_formats = skl_primary_formats;
15028 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015029
15030 primary->update_plane = skylake_update_primary_plane;
15031 primary->disable_plane = skylake_disable_primary_plane;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015032 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015033 intel_primary_formats = i965_primary_formats;
15034 num_formats = ARRAY_SIZE(i965_primary_formats);
15035
15036 primary->update_plane = ironlake_update_primary_plane;
15037 primary->disable_plane = i9xx_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020015038 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010015039 intel_primary_formats = i965_primary_formats;
15040 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015041
15042 primary->update_plane = i9xx_update_primary_plane;
15043 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015044 } else {
15045 intel_primary_formats = i8xx_primary_formats;
15046 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015047
15048 primary->update_plane = i9xx_update_primary_plane;
15049 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015050 }
15051
Ville Syrjälä580503c2016-10-31 22:37:00 +020015052 if (INTEL_GEN(dev_priv) >= 9)
15053 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15054 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015055 intel_primary_formats, num_formats,
15056 DRM_PLANE_TYPE_PRIMARY,
15057 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015058 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020015059 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15060 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015061 intel_primary_formats, num_formats,
15062 DRM_PLANE_TYPE_PRIMARY,
15063 "primary %c", pipe_name(pipe));
15064 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020015065 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15066 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015067 intel_primary_formats, num_formats,
15068 DRM_PLANE_TYPE_PRIMARY,
15069 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015070 if (ret)
15071 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053015072
Dave Airlie5481e272016-10-25 16:36:13 +100015073 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015074 supported_rotations =
15075 DRM_ROTATE_0 | DRM_ROTATE_90 |
15076 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020015077 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
15078 supported_rotations =
15079 DRM_ROTATE_0 | DRM_ROTATE_180 |
15080 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100015081 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015082 supported_rotations =
15083 DRM_ROTATE_0 | DRM_ROTATE_180;
15084 } else {
15085 supported_rotations = DRM_ROTATE_0;
15086 }
15087
Dave Airlie5481e272016-10-25 16:36:13 +100015088 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015089 drm_plane_create_rotation_property(&primary->base,
15090 DRM_ROTATE_0,
15091 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053015092
Matt Roperea2c67b2014-12-23 10:41:52 -080015093 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
15094
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015095 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015096
15097fail:
15098 kfree(state);
15099 kfree(primary);
15100
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015101 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070015102}
15103
Matt Roper3d7d6512014-06-10 08:28:13 -070015104static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030015105intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020015106 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030015107 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070015108{
Matt Roper2b875c22014-12-01 15:40:13 -080015109 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015110 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015111 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015112 unsigned stride;
15113 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015114
Ville Syrjäläf8856a42016-07-26 19:07:00 +030015115 ret = drm_plane_helper_check_state(&state->base,
15116 &state->clip,
15117 DRM_PLANE_HELPER_NO_SCALING,
15118 DRM_PLANE_HELPER_NO_SCALING,
15119 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015120 if (ret)
15121 return ret;
15122
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015123 /* if we want to turn off the cursor ignore width and height */
15124 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015125 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015126
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015127 /* Check for which cursor types we support */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015128 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15129 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080015130 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15131 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015132 return -EINVAL;
15133 }
15134
Matt Roperea2c67b2014-12-23 10:41:52 -080015135 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15136 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015137 DRM_DEBUG_KMS("buffer is too small\n");
15138 return -ENOMEM;
15139 }
15140
Ville Syrjälä3a656b52015-03-09 21:08:37 +020015141 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015142 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015143 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015144 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015145
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015146 /*
15147 * There's something wrong with the cursor on CHV pipe C.
15148 * If it straddles the left edge of the screen then
15149 * moving it away from the edge or disabling it often
15150 * results in a pipe underrun, and often that can lead to
15151 * dead pipe (constant underrun reported, and it scans
15152 * out just a solid color). To recover from that, the
15153 * display power well must be turned off and on again.
15154 * Refuse the put the cursor into that compromised position.
15155 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015156 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015157 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015158 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15159 return -EINVAL;
15160 }
15161
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015162 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015163}
15164
Matt Roperf4a2cf22014-12-01 15:40:12 -080015165static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015166intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020015167 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015168{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010015169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15170
15171 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015172 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015173}
15174
15175static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015176intel_update_cursor_plane(struct drm_plane *plane,
15177 const struct intel_crtc_state *crtc_state,
15178 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030015179{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015180 struct drm_crtc *crtc = crtc_state->base.crtc;
15181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015182 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080015183 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080015184 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070015185
Matt Roperf4a2cf22014-12-01 15:40:12 -080015186 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080015187 addr = 0;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015188 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
Chris Wilson058d88c2016-08-15 10:49:06 +010015189 addr = i915_gem_object_ggtt_offset(obj, NULL);
Matt Roperf4a2cf22014-12-01 15:40:12 -080015190 else
Gustavo Padovana912f122014-12-01 15:40:10 -080015191 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080015192
Gustavo Padovana912f122014-12-01 15:40:10 -080015193 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015194 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015195}
Gustavo Padovan852e7872014-09-05 17:22:31 -030015196
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015197static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020015198intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070015199{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015200 struct intel_plane *cursor = NULL;
15201 struct intel_plane_state *state = NULL;
15202 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070015203
15204 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015205 if (!cursor) {
15206 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015207 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015208 }
Matt Roper3d7d6512014-06-10 08:28:13 -070015209
Matt Roper8e7d6882015-01-21 16:35:41 -080015210 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015211 if (!state) {
15212 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015213 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015214 }
15215
Matt Roper8e7d6882015-01-21 16:35:41 -080015216 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015217
Matt Roper3d7d6512014-06-10 08:28:13 -070015218 cursor->can_scale = false;
15219 cursor->max_downscale = 1;
15220 cursor->pipe = pipe;
15221 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015222 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015223 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015224 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015225 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070015226
Ville Syrjälä580503c2016-10-31 22:37:00 +020015227 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
15228 0, &intel_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015229 intel_cursor_formats,
15230 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015231 DRM_PLANE_TYPE_CURSOR,
15232 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015233 if (ret)
15234 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015235
Dave Airlie5481e272016-10-25 16:36:13 +100015236 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015237 drm_plane_create_rotation_property(&cursor->base,
15238 DRM_ROTATE_0,
15239 DRM_ROTATE_0 |
15240 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015241
Ville Syrjälä580503c2016-10-31 22:37:00 +020015242 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015243 state->scaler_id = -1;
15244
Matt Roperea2c67b2014-12-23 10:41:52 -080015245 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15246
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015247 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015248
15249fail:
15250 kfree(state);
15251 kfree(cursor);
15252
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015253 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070015254}
15255
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015256static void skl_init_scalers(struct drm_i915_private *dev_priv,
15257 struct intel_crtc *crtc,
15258 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015259{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015260 struct intel_crtc_scaler_state *scaler_state =
15261 &crtc_state->scaler_state;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015262 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015263
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015264 for (i = 0; i < crtc->num_scalers; i++) {
15265 struct intel_scaler *scaler = &scaler_state->scalers[i];
15266
15267 scaler->in_use = 0;
15268 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015269 }
15270
15271 scaler_state->scaler_id = -1;
15272}
15273
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015274static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080015275{
15276 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015277 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015278 struct intel_plane *primary = NULL;
15279 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015280 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015281
Daniel Vetter955382f2013-09-19 14:05:45 +020015282 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015283 if (!intel_crtc)
15284 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080015285
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015286 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015287 if (!crtc_state) {
15288 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015289 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015290 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030015291 intel_crtc->config = crtc_state;
15292 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080015293 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015294
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015295 /* initialize shared scalers */
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015296 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015297 if (pipe == PIPE_C)
15298 intel_crtc->num_scalers = 1;
15299 else
15300 intel_crtc->num_scalers = SKL_NUM_SCALERS;
15301
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015302 skl_init_scalers(dev_priv, intel_crtc, crtc_state);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015303 }
15304
Ville Syrjälä580503c2016-10-31 22:37:00 +020015305 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015306 if (IS_ERR(primary)) {
15307 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070015308 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015309 }
Matt Roper3d7d6512014-06-10 08:28:13 -070015310
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015311 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015312 struct intel_plane *plane;
15313
Ville Syrjälä580503c2016-10-31 22:37:00 +020015314 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020015315 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015316 ret = PTR_ERR(plane);
15317 goto fail;
15318 }
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015319 }
15320
Ville Syrjälä580503c2016-10-31 22:37:00 +020015321 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020015322 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015323 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070015324 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015325 }
Matt Roper3d7d6512014-06-10 08:28:13 -070015326
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015327 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015328 &primary->base, &cursor->base,
15329 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030015330 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070015331 if (ret)
15332 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080015333
Jesse Barnes80824002009-09-10 15:28:06 -070015334 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020015335 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070015336
Chris Wilson4b0e3332014-05-30 16:35:26 +030015337 intel_crtc->cursor_base = ~0;
15338 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015339 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030015340
Ville Syrjälä852eb002015-06-24 22:00:07 +030015341 intel_crtc->wm.cxsr_allowed = true;
15342
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015343 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15344 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015345 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
15346 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015347
Jesse Barnes79e53942008-11-07 14:24:08 -080015348 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020015349
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015350 intel_color_init(&intel_crtc->base);
15351
Daniel Vetter87b6b102014-05-15 15:33:46 +020015352 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015353
15354 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070015355
15356fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015357 /*
15358 * drm_mode_config_cleanup() will free up any
15359 * crtcs/planes already initialized.
15360 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015361 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015362 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015363
15364 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015365}
15366
Jesse Barnes752aa882013-10-31 18:55:49 +020015367enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15368{
15369 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015370 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020015371
Rob Clark51fd3712013-11-19 12:10:12 -050015372 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020015373
Ville Syrjäläd3babd32014-11-07 11:16:01 +020015374 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020015375 return INVALID_PIPE;
15376
15377 return to_intel_crtc(encoder->crtc)->pipe;
15378}
15379
Carl Worth08d7b3d2009-04-29 14:43:54 -070015380int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000015381 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070015382{
Carl Worth08d7b3d2009-04-29 14:43:54 -070015383 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040015384 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020015385 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015386
Rob Clark7707e652014-07-17 23:30:04 -040015387 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010015388 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030015389 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015390
Rob Clark7707e652014-07-17 23:30:04 -040015391 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020015392 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015393
Daniel Vetterc05422d2009-08-11 16:05:30 +020015394 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015395}
15396
Daniel Vetter66a92782012-07-12 20:08:18 +020015397static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080015398{
Daniel Vetter66a92782012-07-12 20:08:18 +020015399 struct drm_device *dev = encoder->base.dev;
15400 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080015401 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080015402 int entry = 0;
15403
Damien Lespiaub2784e12014-08-05 11:29:37 +010015404 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020015405 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020015406 index_mask |= (1 << entry);
15407
Jesse Barnes79e53942008-11-07 14:24:08 -080015408 entry++;
15409 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010015410
Jesse Barnes79e53942008-11-07 14:24:08 -080015411 return index_mask;
15412}
15413
Ville Syrjälä646d5772016-10-31 22:37:14 +020015414static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000015415{
Ville Syrjälä646d5772016-10-31 22:37:14 +020015416 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000015417 return false;
15418
15419 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15420 return false;
15421
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015422 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000015423 return false;
15424
15425 return true;
15426}
15427
Jesse Barnes84b4e042014-06-25 08:24:29 -070015428static bool intel_crt_present(struct drm_device *dev)
15429{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015430 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes84b4e042014-06-25 08:24:29 -070015431
Damien Lespiau884497e2013-12-03 13:56:23 +000015432 if (INTEL_INFO(dev)->gen >= 9)
15433 return false;
15434
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015435 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015436 return false;
15437
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015438 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015439 return false;
15440
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015441 if (HAS_PCH_LPT_H(dev_priv) &&
15442 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020015443 return false;
15444
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015445 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015446 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015447 return false;
15448
Ville Syrjäläe4abb732015-12-01 23:31:33 +020015449 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015450 return false;
15451
15452 return true;
15453}
15454
Imre Deak8090ba82016-08-10 14:07:33 +030015455void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15456{
15457 int pps_num;
15458 int pps_idx;
15459
15460 if (HAS_DDI(dev_priv))
15461 return;
15462 /*
15463 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15464 * everywhere where registers can be write protected.
15465 */
15466 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15467 pps_num = 2;
15468 else
15469 pps_num = 1;
15470
15471 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15472 u32 val = I915_READ(PP_CONTROL(pps_idx));
15473
15474 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15475 I915_WRITE(PP_CONTROL(pps_idx), val);
15476 }
15477}
15478
Imre Deak44cb7342016-08-10 14:07:29 +030015479static void intel_pps_init(struct drm_i915_private *dev_priv)
15480{
15481 if (HAS_PCH_SPLIT(dev_priv) || IS_BROXTON(dev_priv))
15482 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15483 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15484 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15485 else
15486 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030015487
15488 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030015489}
15490
Jesse Barnes79e53942008-11-07 14:24:08 -080015491static void intel_setup_outputs(struct drm_device *dev)
15492{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015493 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson4ef69c72010-09-09 15:14:28 +010015494 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015495 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080015496
Imre Deak44cb7342016-08-10 14:07:29 +030015497 intel_pps_init(dev_priv);
15498
Imre Deak97a824e12016-06-21 11:51:47 +030015499 /*
15500 * intel_edp_init_connector() depends on this completing first, to
15501 * prevent the registeration of both eDP and LVDS and the incorrect
15502 * sharing of the PPS.
15503 */
Daniel Vetterc9093352013-06-06 22:22:47 +020015504 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015505
Jesse Barnes84b4e042014-06-25 08:24:29 -070015506 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020015507 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015508
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +010015509 if (IS_BROXTON(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053015510 /*
15511 * FIXME: Broxton doesn't support port detection via the
15512 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15513 * detect the ports.
15514 */
15515 intel_ddi_init(dev, PORT_A);
15516 intel_ddi_init(dev, PORT_B);
15517 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020015518
15519 intel_dsi_init(dev);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015520 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015521 int found;
15522
Jesse Barnesde31fac2015-03-06 15:53:32 -080015523 /*
15524 * Haswell uses DDI functions to detect digital outputs.
15525 * On SKL pre-D0 the strap isn't connected, so we assume
15526 * it's there.
15527 */
Ville Syrjälä77179402015-09-18 20:03:35 +030015528 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080015529 /* WaIgnoreDDIAStrap: skl */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015530 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015531 intel_ddi_init(dev, PORT_A);
15532
15533 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15534 * register */
15535 found = I915_READ(SFUSE_STRAP);
15536
15537 if (found & SFUSE_STRAP_DDIB_DETECTED)
15538 intel_ddi_init(dev, PORT_B);
15539 if (found & SFUSE_STRAP_DDIC_DETECTED)
15540 intel_ddi_init(dev, PORT_C);
15541 if (found & SFUSE_STRAP_DDID_DETECTED)
15542 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015543 /*
15544 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15545 */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015546 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015547 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15548 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15549 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
15550 intel_ddi_init(dev, PORT_E);
15551
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015552 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015553 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015554 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020015555
Ville Syrjälä646d5772016-10-31 22:37:14 +020015556 if (has_edp_a(dev_priv))
Daniel Vetter270b3042012-10-27 15:52:05 +020015557 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015558
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015559 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080015560 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015561 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015562 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015563 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015564 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015565 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015566 }
15567
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015568 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015569 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015570
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015571 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015572 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015573
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015574 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015575 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015576
Daniel Vetter270b3042012-10-27 15:52:05 +020015577 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015578 intel_dp_init(dev, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015579 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015580 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010015581
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015582 /*
15583 * The DP_DETECTED bit is the latched state of the DDC
15584 * SDA pin at boot. However since eDP doesn't require DDC
15585 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15586 * eDP ports may have been muxed to an alternate function.
15587 * Thus we can't rely on the DP_DETECTED bit alone to detect
15588 * eDP ports. Consult the VBT as well as DP_DETECTED to
15589 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030015590 *
15591 * Sadly the straps seem to be missing sometimes even for HDMI
15592 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15593 * and VBT for the presence of the port. Additionally we can't
15594 * trust the port type the VBT declares as we've seen at least
15595 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015596 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015597 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015598 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15599 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015600 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015601 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015602 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030015603
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015604 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015605 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15606 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015607 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015608 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015609 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053015610
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015611 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015612 /*
15613 * eDP not supported on port D,
15614 * so no need to worry about it
15615 */
15616 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15617 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015618 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015619 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
15620 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015621 }
15622
Jani Nikula3cfca972013-08-27 15:12:26 +030015623 intel_dsi_init(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015624 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015625 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080015626
Paulo Zanonie2debe92013-02-18 19:00:27 -030015627 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015628 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015629 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015630 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015631 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015632 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015633 }
Ma Ling27185ae2009-08-24 13:50:23 +080015634
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015635 if (!found && IS_G4X(dev_priv))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015636 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080015637 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015638
15639 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015640
Paulo Zanonie2debe92013-02-18 19:00:27 -030015641 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015642 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015643 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015644 }
Ma Ling27185ae2009-08-24 13:50:23 +080015645
Paulo Zanonie2debe92013-02-18 19:00:27 -030015646 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015647
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015648 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015649 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015650 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015651 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015652 if (IS_G4X(dev_priv))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015653 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080015654 }
Ma Ling27185ae2009-08-24 13:50:23 +080015655
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015656 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015657 intel_dp_init(dev, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015658 } else if (IS_GEN2(dev_priv))
Jesse Barnes79e53942008-11-07 14:24:08 -080015659 intel_dvo_init(dev);
15660
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000015661 if (SUPPORTS_TV(dev_priv))
Jesse Barnes79e53942008-11-07 14:24:08 -080015662 intel_tv_init(dev);
15663
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080015664 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070015665
Damien Lespiaub2784e12014-08-05 11:29:37 +010015666 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010015667 encoder->base.possible_crtcs = encoder->crtc_mask;
15668 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020015669 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080015670 }
Chris Wilson47356eb2011-01-11 17:06:04 +000015671
Paulo Zanonidde86e22012-12-01 12:04:25 -020015672 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020015673
15674 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015675}
15676
15677static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15678{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015679 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080015680 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080015681
Daniel Vetteref2d6332014-02-10 18:00:38 +010015682 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015683 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010015684 WARN_ON(!intel_fb->obj->framebuffer_references--);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010015685 i915_gem_object_put(intel_fb->obj);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015686 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015687 kfree(intel_fb);
15688}
15689
15690static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000015691 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080015692 unsigned int *handle)
15693{
15694 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000015695 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080015696
Chris Wilsoncc917ab2015-10-13 14:22:26 +010015697 if (obj->userptr.mm) {
15698 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15699 return -EINVAL;
15700 }
15701
Chris Wilson05394f32010-11-08 19:18:58 +000015702 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080015703}
15704
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015705static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15706 struct drm_file *file,
15707 unsigned flags, unsigned color,
15708 struct drm_clip_rect *clips,
15709 unsigned num_clips)
15710{
15711 struct drm_device *dev = fb->dev;
15712 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15713 struct drm_i915_gem_object *obj = intel_fb->obj;
15714
15715 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030015716 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015717 mutex_unlock(&dev->struct_mutex);
15718
15719 return 0;
15720}
15721
Jesse Barnes79e53942008-11-07 14:24:08 -080015722static const struct drm_framebuffer_funcs intel_fb_funcs = {
15723 .destroy = intel_user_framebuffer_destroy,
15724 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015725 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080015726};
15727
Damien Lespiaub3218032015-02-27 11:15:18 +000015728static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015729u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
15730 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000015731{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015732 u32 gen = INTEL_INFO(dev_priv)->gen;
Damien Lespiaub3218032015-02-27 11:15:18 +000015733
15734 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020015735 int cpp = drm_format_plane_cpp(pixel_format, 0);
15736
Damien Lespiaub3218032015-02-27 11:15:18 +000015737 /* "The stride in bytes must not exceed the of the size of 8K
15738 * pixels and 32K bytes."
15739 */
Ville Syrjäläac484962016-01-20 21:05:26 +020015740 return min(8192 * cpp, 32768);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015741 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
15742 !IS_CHERRYVIEW(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015743 return 32*1024;
15744 } else if (gen >= 4) {
15745 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15746 return 16*1024;
15747 else
15748 return 32*1024;
15749 } else if (gen >= 3) {
15750 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15751 return 8*1024;
15752 else
15753 return 16*1024;
15754 } else {
15755 /* XXX DSPC is limited to 4k tiled */
15756 return 8*1024;
15757 }
15758}
15759
Daniel Vetterb5ea6422014-03-02 21:18:00 +010015760static int intel_framebuffer_init(struct drm_device *dev,
15761 struct intel_framebuffer *intel_fb,
15762 struct drm_mode_fb_cmd2 *mode_cmd,
15763 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080015764{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015765 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015766 unsigned int tiling = i915_gem_object_get_tiling(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080015767 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000015768 u32 pitch_limit, stride_alignment;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015769 struct drm_format_name_buf format_name;
Jesse Barnes79e53942008-11-07 14:24:08 -080015770
Daniel Vetterdd4916c2013-10-09 21:23:51 +020015771 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15772
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015773 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015774 /*
15775 * If there's a fence, enforce that
15776 * the fb modifier and tiling mode match.
15777 */
15778 if (tiling != I915_TILING_NONE &&
15779 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015780 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15781 return -EINVAL;
15782 }
15783 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015784 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015785 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015786 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015787 DRM_DEBUG("No Y tiling for legacy addfb\n");
15788 return -EINVAL;
15789 }
15790 }
15791
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015792 /* Passed in modifier sanity checking. */
15793 switch (mode_cmd->modifier[0]) {
15794 case I915_FORMAT_MOD_Y_TILED:
15795 case I915_FORMAT_MOD_Yf_TILED:
15796 if (INTEL_INFO(dev)->gen < 9) {
15797 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15798 mode_cmd->modifier[0]);
15799 return -EINVAL;
15800 }
15801 case DRM_FORMAT_MOD_NONE:
15802 case I915_FORMAT_MOD_X_TILED:
15803 break;
15804 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015805 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15806 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015807 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015808 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015809
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015810 /*
15811 * gen2/3 display engine uses the fence if present,
15812 * so the tiling mode must match the fb modifier exactly.
15813 */
15814 if (INTEL_INFO(dev_priv)->gen < 4 &&
15815 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15816 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15817 return -EINVAL;
15818 }
15819
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015820 stride_alignment = intel_fb_stride_alignment(dev_priv,
15821 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015822 mode_cmd->pixel_format);
15823 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15824 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15825 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015826 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015827 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015828
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015829 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015830 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015831 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015832 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15833 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015834 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015835 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015836 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015837 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015838
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015839 /*
15840 * If there's a fence, enforce that
15841 * the fb pitch and fence stride match.
15842 */
15843 if (tiling != I915_TILING_NONE &&
Chris Wilson3e510a82016-08-05 10:14:23 +010015844 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015845 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilson3e510a82016-08-05 10:14:23 +010015846 mode_cmd->pitches[0],
15847 i915_gem_object_get_stride(obj));
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015848 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015849 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015850
Ville Syrjälä57779d02012-10-31 17:50:14 +020015851 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080015852 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020015853 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015854 case DRM_FORMAT_RGB565:
15855 case DRM_FORMAT_XRGB8888:
15856 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015857 break;
15858 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015859 if (INTEL_INFO(dev)->gen > 3) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015860 DRM_DEBUG("unsupported pixel format: %s\n",
15861 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015862 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015863 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020015864 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020015865 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015866 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Wayne Boyer666a4532015-12-09 12:29:35 -080015867 INTEL_INFO(dev)->gen < 9) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015868 DRM_DEBUG("unsupported pixel format: %s\n",
15869 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015870 return -EINVAL;
15871 }
15872 break;
15873 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015874 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015875 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015876 if (INTEL_INFO(dev)->gen < 4) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015877 DRM_DEBUG("unsupported pixel format: %s\n",
15878 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015879 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015880 }
Jesse Barnesb5626742011-06-24 12:19:27 -070015881 break;
Damien Lespiau75312082015-05-15 19:06:01 +010015882 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015883 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015884 DRM_DEBUG("unsupported pixel format: %s\n",
15885 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau75312082015-05-15 19:06:01 +010015886 return -EINVAL;
15887 }
15888 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020015889 case DRM_FORMAT_YUYV:
15890 case DRM_FORMAT_UYVY:
15891 case DRM_FORMAT_YVYU:
15892 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015893 if (INTEL_INFO(dev)->gen < 5) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015894 DRM_DEBUG("unsupported pixel format: %s\n",
15895 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015896 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015897 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015898 break;
15899 default:
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015900 DRM_DEBUG("unsupported pixel format: %s\n",
15901 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson57cd6502010-08-08 12:34:44 +010015902 return -EINVAL;
15903 }
15904
Ville Syrjälä90f9a332012-10-31 17:50:19 +020015905 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15906 if (mode_cmd->offsets[0] != 0)
15907 return -EINVAL;
15908
Daniel Vetterc7d73f62012-12-13 23:38:38 +010015909 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15910 intel_fb->obj = obj;
15911
Ville Syrjälä6687c902015-09-15 13:16:41 +030015912 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
15913 if (ret)
15914 return ret;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020015915
Jesse Barnes79e53942008-11-07 14:24:08 -080015916 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15917 if (ret) {
15918 DRM_ERROR("framebuffer init failed %d\n", ret);
15919 return ret;
15920 }
15921
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020015922 intel_fb->obj->framebuffer_references++;
15923
Jesse Barnes79e53942008-11-07 14:24:08 -080015924 return 0;
15925}
15926
Jesse Barnes79e53942008-11-07 14:24:08 -080015927static struct drm_framebuffer *
15928intel_user_framebuffer_create(struct drm_device *dev,
15929 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020015930 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080015931{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015932 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000015933 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020015934 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080015935
Chris Wilson03ac0642016-07-20 13:31:51 +010015936 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
15937 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010015938 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080015939
Daniel Vetter92907cb2015-11-23 09:04:05 +010015940 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015941 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010015942 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015943
15944 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080015945}
15946
Jesse Barnes79e53942008-11-07 14:24:08 -080015947static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080015948 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020015949 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080015950 .atomic_check = intel_atomic_check,
15951 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020015952 .atomic_state_alloc = intel_atomic_state_alloc,
15953 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080015954};
15955
Imre Deak88212942016-03-16 13:38:53 +020015956/**
15957 * intel_init_display_hooks - initialize the display modesetting hooks
15958 * @dev_priv: device private
15959 */
15960void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070015961{
Imre Deak88212942016-03-16 13:38:53 +020015962 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015963 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015964 dev_priv->display.get_initial_plane_config =
15965 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015966 dev_priv->display.crtc_compute_clock =
15967 haswell_crtc_compute_clock;
15968 dev_priv->display.crtc_enable = haswell_crtc_enable;
15969 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015970 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015971 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015972 dev_priv->display.get_initial_plane_config =
15973 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020015974 dev_priv->display.crtc_compute_clock =
15975 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020015976 dev_priv->display.crtc_enable = haswell_crtc_enable;
15977 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015978 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015979 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015980 dev_priv->display.get_initial_plane_config =
15981 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015982 dev_priv->display.crtc_compute_clock =
15983 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015984 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15985 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015986 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015987 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015988 dev_priv->display.get_initial_plane_config =
15989 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015990 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15991 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15992 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15993 } else if (IS_VALLEYVIEW(dev_priv)) {
15994 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15995 dev_priv->display.get_initial_plane_config =
15996 i9xx_get_initial_plane_config;
15997 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015998 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15999 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020016000 } else if (IS_G4X(dev_priv)) {
16001 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16002 dev_priv->display.get_initial_plane_config =
16003 i9xx_get_initial_plane_config;
16004 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
16005 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16006 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020016007 } else if (IS_PINEVIEW(dev_priv)) {
16008 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16009 dev_priv->display.get_initial_plane_config =
16010 i9xx_get_initial_plane_config;
16011 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
16012 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16013 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016014 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016015 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016016 dev_priv->display.get_initial_plane_config =
16017 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020016018 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020016019 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16020 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016021 } else {
16022 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16023 dev_priv->display.get_initial_plane_config =
16024 i9xx_get_initial_plane_config;
16025 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
16026 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16027 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070016028 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016029
Jesse Barnese70236a2009-09-21 10:42:27 -070016030 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020016031 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016032 dev_priv->display.get_display_clock_speed =
16033 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016034 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070016035 dev_priv->display.get_display_clock_speed =
16036 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016037 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016038 dev_priv->display.get_display_clock_speed =
16039 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016040 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016041 dev_priv->display.get_display_clock_speed =
16042 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016043 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070016044 dev_priv->display.get_display_clock_speed =
16045 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016046 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030016047 dev_priv->display.get_display_clock_speed =
16048 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016049 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
16050 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016051 dev_priv->display.get_display_clock_speed =
16052 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016053 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016054 dev_priv->display.get_display_clock_speed =
16055 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016056 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016057 dev_priv->display.get_display_clock_speed =
16058 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016059 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016060 dev_priv->display.get_display_clock_speed =
16061 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016062 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016063 dev_priv->display.get_display_clock_speed =
16064 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016065 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016066 dev_priv->display.get_display_clock_speed =
16067 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016068 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016069 dev_priv->display.get_display_clock_speed =
16070 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016071 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016072 dev_priv->display.get_display_clock_speed =
16073 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016074 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016075 dev_priv->display.get_display_clock_speed =
16076 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016077 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016078 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030016079 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016080 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020016081 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070016082 dev_priv->display.get_display_clock_speed =
16083 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016084 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016085
Imre Deak88212942016-03-16 13:38:53 +020016086 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016087 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016088 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016089 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016090 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016091 /* FIXME: detect B0+ stepping and use auto training */
16092 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016093 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016094 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030016095 }
16096
16097 if (IS_BROADWELL(dev_priv)) {
16098 dev_priv->display.modeset_commit_cdclk =
16099 broadwell_modeset_commit_cdclk;
16100 dev_priv->display.modeset_calc_cdclk =
16101 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016102 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016103 dev_priv->display.modeset_commit_cdclk =
16104 valleyview_modeset_commit_cdclk;
16105 dev_priv->display.modeset_calc_cdclk =
16106 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016107 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016108 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016109 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016110 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016111 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030016112 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16113 dev_priv->display.modeset_commit_cdclk =
16114 skl_modeset_commit_cdclk;
16115 dev_priv->display.modeset_calc_cdclk =
16116 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070016117 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020016118
Lyude27082492016-08-24 07:48:10 +020016119 if (dev_priv->info.gen >= 9)
16120 dev_priv->display.update_crtcs = skl_update_crtcs;
16121 else
16122 dev_priv->display.update_crtcs = intel_update_crtcs;
16123
Daniel Vetter5a21b662016-05-24 17:13:53 +020016124 switch (INTEL_INFO(dev_priv)->gen) {
16125 case 2:
16126 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16127 break;
16128
16129 case 3:
16130 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16131 break;
16132
16133 case 4:
16134 case 5:
16135 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16136 break;
16137
16138 case 6:
16139 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16140 break;
16141 case 7:
16142 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16143 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16144 break;
16145 case 9:
16146 /* Drop through - unsupported since execlist only. */
16147 default:
16148 /* Default just returns -ENODEV to indicate unsupported */
16149 dev_priv->display.queue_flip = intel_default_queue_flip;
16150 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016151}
16152
Jesse Barnesb690e962010-07-19 13:53:12 -070016153/*
16154 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16155 * resume, or other times. This quirk makes sure that's the case for
16156 * affected systems.
16157 */
Akshay Joshi0206e352011-08-16 15:34:10 -040016158static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070016159{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016160 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070016161
16162 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016163 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016164}
16165
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016166static void quirk_pipeb_force(struct drm_device *dev)
16167{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016168 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016169
16170 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16171 DRM_INFO("applying pipe b force quirk\n");
16172}
16173
Keith Packard435793d2011-07-12 14:56:22 -070016174/*
16175 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16176 */
16177static void quirk_ssc_force_disable(struct drm_device *dev)
16178{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016179 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070016180 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016181 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070016182}
16183
Carsten Emde4dca20e2012-03-15 15:56:26 +010016184/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010016185 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16186 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010016187 */
16188static void quirk_invert_brightness(struct drm_device *dev)
16189{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016190 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010016191 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016192 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016193}
16194
Scot Doyle9c72cc62014-07-03 23:27:50 +000016195/* Some VBT's incorrectly indicate no backlight is present */
16196static void quirk_backlight_present(struct drm_device *dev)
16197{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016198 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000016199 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16200 DRM_INFO("applying backlight present quirk\n");
16201}
16202
Jesse Barnesb690e962010-07-19 13:53:12 -070016203struct intel_quirk {
16204 int device;
16205 int subsystem_vendor;
16206 int subsystem_device;
16207 void (*hook)(struct drm_device *dev);
16208};
16209
Egbert Eich5f85f172012-10-14 15:46:38 +020016210/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16211struct intel_dmi_quirk {
16212 void (*hook)(struct drm_device *dev);
16213 const struct dmi_system_id (*dmi_id_list)[];
16214};
16215
16216static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16217{
16218 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16219 return 1;
16220}
16221
16222static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16223 {
16224 .dmi_id_list = &(const struct dmi_system_id[]) {
16225 {
16226 .callback = intel_dmi_reverse_brightness,
16227 .ident = "NCR Corporation",
16228 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16229 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16230 },
16231 },
16232 { } /* terminating entry */
16233 },
16234 .hook = quirk_invert_brightness,
16235 },
16236};
16237
Ben Widawskyc43b5632012-04-16 14:07:40 -070016238static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070016239 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16240 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16241
Jesse Barnesb690e962010-07-19 13:53:12 -070016242 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16243 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16244
Ville Syrjälä5f080c02014-08-15 01:22:06 +030016245 /* 830 needs to leave pipe A & dpll A up */
16246 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16247
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016248 /* 830 needs to leave pipe B & dpll B up */
16249 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16250
Keith Packard435793d2011-07-12 14:56:22 -070016251 /* Lenovo U160 cannot use SSC on LVDS */
16252 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020016253
16254 /* Sony Vaio Y cannot use SSC on LVDS */
16255 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010016256
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010016257 /* Acer Aspire 5734Z must invert backlight brightness */
16258 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16259
16260 /* Acer/eMachines G725 */
16261 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16262
16263 /* Acer/eMachines e725 */
16264 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16265
16266 /* Acer/Packard Bell NCL20 */
16267 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16268
16269 /* Acer Aspire 4736Z */
16270 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020016271
16272 /* Acer Aspire 5336 */
16273 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000016274
16275 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16276 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000016277
Scot Doyledfb3d47b2014-08-21 16:08:02 +000016278 /* Acer C720 Chromebook (Core i3 4005U) */
16279 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16280
jens steinb2a96012014-10-28 20:25:53 +010016281 /* Apple Macbook 2,1 (Core 2 T7400) */
16282 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16283
Jani Nikula1b9448b02015-11-05 11:49:59 +020016284 /* Apple Macbook 4,1 */
16285 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16286
Scot Doyled4967d82014-07-03 23:27:52 +000016287 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16288 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000016289
16290 /* HP Chromebook 14 (Celeron 2955U) */
16291 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020016292
16293 /* Dell Chromebook 11 */
16294 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020016295
16296 /* Dell Chromebook 11 (2015 version) */
16297 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070016298};
16299
16300static void intel_init_quirks(struct drm_device *dev)
16301{
16302 struct pci_dev *d = dev->pdev;
16303 int i;
16304
16305 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16306 struct intel_quirk *q = &intel_quirks[i];
16307
16308 if (d->device == q->device &&
16309 (d->subsystem_vendor == q->subsystem_vendor ||
16310 q->subsystem_vendor == PCI_ANY_ID) &&
16311 (d->subsystem_device == q->subsystem_device ||
16312 q->subsystem_device == PCI_ANY_ID))
16313 q->hook(dev);
16314 }
Egbert Eich5f85f172012-10-14 15:46:38 +020016315 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16316 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16317 intel_dmi_quirks[i].hook(dev);
16318 }
Jesse Barnesb690e962010-07-19 13:53:12 -070016319}
16320
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016321/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016322static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016323{
David Weinehall52a05c32016-08-22 13:32:44 +030016324 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016325 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016326 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016327
Ville Syrjälä2b37c612014-01-22 21:32:38 +020016328 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030016329 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070016330 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016331 sr1 = inb(VGA_SR_DATA);
16332 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030016333 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016334 udelay(300);
16335
Ville Syrjälä01f5a622014-12-16 18:38:37 +020016336 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016337 POSTING_READ(vga_reg);
16338}
16339
Daniel Vetterf8175862012-04-10 15:50:11 +020016340void intel_modeset_init_hw(struct drm_device *dev)
16341{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016342 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016343
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016344 intel_update_cdclk(dev_priv);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016345
16346 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16347
Ville Syrjälä46f16e62016-10-31 22:37:22 +020016348 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020016349}
16350
Matt Roperd93c0372015-12-03 11:37:41 -080016351/*
16352 * Calculate what we think the watermarks should be for the state we've read
16353 * out of the hardware and then immediately program those watermarks so that
16354 * we ensure the hardware settings match our internal state.
16355 *
16356 * We can calculate what we think WM's should be by creating a duplicate of the
16357 * current state (which was constructed during hardware readout) and running it
16358 * through the atomic check code to calculate new watermark values in the
16359 * state object.
16360 */
16361static void sanitize_watermarks(struct drm_device *dev)
16362{
16363 struct drm_i915_private *dev_priv = to_i915(dev);
16364 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016365 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080016366 struct drm_crtc *crtc;
16367 struct drm_crtc_state *cstate;
16368 struct drm_modeset_acquire_ctx ctx;
16369 int ret;
16370 int i;
16371
16372 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080016373 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080016374 return;
16375
16376 /*
16377 * We need to hold connection_mutex before calling duplicate_state so
16378 * that the connector loop is protected.
16379 */
16380 drm_modeset_acquire_init(&ctx, 0);
16381retry:
Matt Roper0cd12622016-01-12 07:13:37 -080016382 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080016383 if (ret == -EDEADLK) {
16384 drm_modeset_backoff(&ctx);
16385 goto retry;
16386 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080016387 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016388 }
16389
16390 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16391 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080016392 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016393
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016394 intel_state = to_intel_atomic_state(state);
16395
Matt Ropered4a6a72016-02-23 17:20:13 -080016396 /*
16397 * Hardware readout is the only time we don't want to calculate
16398 * intermediate watermarks (since we don't trust the current
16399 * watermarks).
16400 */
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016401 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080016402
Matt Roperd93c0372015-12-03 11:37:41 -080016403 ret = intel_atomic_check(dev, state);
16404 if (ret) {
16405 /*
16406 * If we fail here, it means that the hardware appears to be
16407 * programmed in a way that shouldn't be possible, given our
16408 * understanding of watermark requirements. This might mean a
16409 * mistake in the hardware readout code or a mistake in the
16410 * watermark calculations for a given platform. Raise a WARN
16411 * so that this is noticeable.
16412 *
16413 * If this actually happens, we'll have to just leave the
16414 * BIOS-programmed watermarks untouched and hope for the best.
16415 */
16416 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016417 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080016418 }
16419
16420 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080016421 for_each_crtc_in_state(state, crtc, cstate, i) {
16422 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16423
Matt Ropered4a6a72016-02-23 17:20:13 -080016424 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016425 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080016426 }
16427
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016428put_state:
Chris Wilson08536952016-10-14 13:18:18 +010016429 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080016430fail:
Matt Roperd93c0372015-12-03 11:37:41 -080016431 drm_modeset_drop_locks(&ctx);
16432 drm_modeset_acquire_fini(&ctx);
16433}
16434
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016435int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080016436{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016437 struct drm_i915_private *dev_priv = to_i915(dev);
16438 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016439 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080016440 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080016441
16442 drm_mode_config_init(dev);
16443
16444 dev->mode_config.min_width = 0;
16445 dev->mode_config.min_height = 0;
16446
Dave Airlie019d96c2011-09-29 16:20:42 +010016447 dev->mode_config.preferred_depth = 24;
16448 dev->mode_config.prefer_shadow = 1;
16449
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000016450 dev->mode_config.allow_fb_modifiers = true;
16451
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020016452 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080016453
Jesse Barnesb690e962010-07-19 13:53:12 -070016454 intel_init_quirks(dev);
16455
Ville Syrjälä62d75df2016-10-31 22:37:25 +020016456 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030016457
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016458 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016459 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070016460
Lukas Wunner69f92f62015-07-15 13:57:35 +020016461 /*
16462 * There may be no VBT; and if the BIOS enabled SSC we can
16463 * just keep using it to avoid unnecessary flicker. Whereas if the
16464 * BIOS isn't using it, don't assume it will work even if the VBT
16465 * indicates as much.
16466 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010016467 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020016468 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16469 DREF_SSC1_ENABLE);
16470
16471 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16472 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16473 bios_lvds_use_ssc ? "en" : "dis",
16474 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16475 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16476 }
16477 }
16478
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016479 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016480 dev->mode_config.max_width = 2048;
16481 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016482 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070016483 dev->mode_config.max_width = 4096;
16484 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080016485 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016486 dev->mode_config.max_width = 8192;
16487 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080016488 }
Damien Lespiau068be562014-03-28 14:17:49 +000016489
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010016490 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
16491 dev->mode_config.cursor_width = IS_845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030016492 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016493 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000016494 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16495 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16496 } else {
16497 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16498 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16499 }
16500
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016501 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080016502
Zhao Yakui28c97732009-10-09 11:39:41 +080016503 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016504 INTEL_INFO(dev_priv)->num_pipes,
16505 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080016506
Damien Lespiau055e3932014-08-18 13:49:10 +010016507 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016508 int ret;
16509
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020016510 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016511 if (ret) {
16512 drm_mode_config_cleanup(dev);
16513 return ret;
16514 }
Jesse Barnes79e53942008-11-07 14:24:08 -080016515 }
16516
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016517 intel_update_czclk(dev_priv);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016518 intel_update_cdclk(dev_priv);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016519
Daniel Vettere72f9fb2013-06-05 13:34:06 +020016520 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010016521
Ville Syrjäläb2045352016-05-13 23:41:27 +030016522 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016523 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030016524
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016525 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016526 i915_disable_vga(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080016527 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000016528
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016529 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016530 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016531 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016532
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016533 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016534 struct intel_initial_plane_config plane_config = {};
16535
Jesse Barnes46f297f2014-03-07 08:57:48 -080016536 if (!crtc->active)
16537 continue;
16538
Jesse Barnes46f297f2014-03-07 08:57:48 -080016539 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080016540 * Note that reserving the BIOS fb up front prevents us
16541 * from stuffing other stolen allocations like the ring
16542 * on top. This prevents some ugliness at boot time, and
16543 * can even allow for smooth boot transitions if the BIOS
16544 * fb is large enough for the active pipe configuration.
16545 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016546 dev_priv->display.get_initial_plane_config(crtc,
16547 &plane_config);
16548
16549 /*
16550 * If the fb is shared between multiple heads, we'll
16551 * just get the first one.
16552 */
16553 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016554 }
Matt Roperd93c0372015-12-03 11:37:41 -080016555
16556 /*
16557 * Make sure hardware watermarks really match the state we read out.
16558 * Note that we need to do this after reconstructing the BIOS fb's
16559 * since the watermark calculation done here will use pstate->fb.
16560 */
16561 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016562
16563 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010016564}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080016565
Daniel Vetter7fad7982012-07-04 17:51:47 +020016566static void intel_enable_pipe_a(struct drm_device *dev)
16567{
16568 struct intel_connector *connector;
16569 struct drm_connector *crt = NULL;
16570 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016571 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020016572
16573 /* We can't just switch on the pipe A, we need to set things up with a
16574 * proper mode and output configuration. As a gross hack, enable pipe A
16575 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016576 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020016577 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16578 crt = &connector->base;
16579 break;
16580 }
16581 }
16582
16583 if (!crt)
16584 return;
16585
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016586 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020016587 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020016588}
16589
Daniel Vetterfa555832012-10-10 23:14:00 +020016590static bool
16591intel_check_plane_mapping(struct intel_crtc *crtc)
16592{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016593 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030016594 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020016595
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016596 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020016597 return true;
16598
Ville Syrjälä649636e2015-09-22 19:50:01 +030016599 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020016600
16601 if ((val & DISPLAY_PLANE_ENABLE) &&
16602 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16603 return false;
16604
16605 return true;
16606}
16607
Ville Syrjälä02e93c32015-08-26 19:39:19 +030016608static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16609{
16610 struct drm_device *dev = crtc->base.dev;
16611 struct intel_encoder *encoder;
16612
16613 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16614 return true;
16615
16616 return false;
16617}
16618
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016619static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16620{
16621 struct drm_device *dev = encoder->base.dev;
16622 struct intel_connector *connector;
16623
16624 for_each_connector_on_encoder(dev, &encoder->base, connector)
16625 return connector;
16626
16627 return NULL;
16628}
16629
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016630static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16631 enum transcoder pch_transcoder)
16632{
16633 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16634 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16635}
16636
Daniel Vetter24929352012-07-02 20:28:59 +020016637static void intel_sanitize_crtc(struct intel_crtc *crtc)
16638{
16639 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016640 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020016641 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020016642
Daniel Vetter24929352012-07-02 20:28:59 +020016643 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020016644 if (!transcoder_is_dsi(cpu_transcoder)) {
16645 i915_reg_t reg = PIPECONF(cpu_transcoder);
16646
16647 I915_WRITE(reg,
16648 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16649 }
Daniel Vetter24929352012-07-02 20:28:59 +020016650
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016651 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010016652 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030016653 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016654 struct intel_plane *plane;
16655
Daniel Vetter96256042015-02-13 21:03:42 +010016656 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016657
16658 /* Disable everything but the primary plane */
16659 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16660 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16661 continue;
16662
16663 plane->disable_plane(&plane->base, &crtc->base);
16664 }
Daniel Vetter96256042015-02-13 21:03:42 +010016665 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016666
Daniel Vetter24929352012-07-02 20:28:59 +020016667 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020016668 * disable the crtc (and hence change the state) if it is wrong. Note
16669 * that gen4+ has a fixed plane -> pipe mapping. */
16670 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020016671 bool plane;
16672
Ville Syrjälä78108b72016-05-27 20:59:19 +030016673 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16674 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016675
16676 /* Pipe has the wrong plane attached and the plane is active.
16677 * Temporarily change the plane mapping and disable everything
16678 * ... */
16679 plane = crtc->plane;
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016680 to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020016681 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016682 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016683 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020016684 }
Daniel Vetter24929352012-07-02 20:28:59 +020016685
Daniel Vetter7fad7982012-07-04 17:51:47 +020016686 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16687 crtc->pipe == PIPE_A && !crtc->active) {
16688 /* BIOS forgot to enable pipe A, this mostly happens after
16689 * resume. Force-enable the pipe to fix this, the update_dpms
16690 * call below we restore the pipe to the right state, but leave
16691 * the required bits on. */
16692 intel_enable_pipe_a(dev);
16693 }
16694
Daniel Vetter24929352012-07-02 20:28:59 +020016695 /* Adjust the state of the output pipe according to whether we
16696 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010016697 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016698 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016699
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010016700 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010016701 /*
16702 * We start out with underrun reporting disabled to avoid races.
16703 * For correct bookkeeping mark this on active crtcs.
16704 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020016705 * Also on gmch platforms we dont have any hardware bits to
16706 * disable the underrun reporting. Which means we need to start
16707 * out with underrun reporting disabled also on inactive pipes,
16708 * since otherwise we'll complain about the garbage we read when
16709 * e.g. coming up after runtime pm.
16710 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010016711 * No protection against concurrent access is required - at
16712 * worst a fifo underrun happens which also sets this to false.
16713 */
16714 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016715 /*
16716 * We track the PCH trancoder underrun reporting state
16717 * within the crtc. With crtc for pipe A housing the underrun
16718 * reporting state for PCH transcoder A, crtc for pipe B housing
16719 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16720 * and marking underrun reporting as disabled for the non-existing
16721 * PCH transcoders B and C would prevent enabling the south
16722 * error interrupt (see cpt_can_enable_serr_int()).
16723 */
16724 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16725 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010016726 }
Daniel Vetter24929352012-07-02 20:28:59 +020016727}
16728
16729static void intel_sanitize_encoder(struct intel_encoder *encoder)
16730{
16731 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020016732
16733 /* We need to check both for a crtc link (meaning that the
16734 * encoder is active and trying to read from a pipe) and the
16735 * pipe itself being active. */
16736 bool has_active_crtc = encoder->base.crtc &&
16737 to_intel_crtc(encoder->base.crtc)->active;
16738
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016739 connector = intel_encoder_find_connector(encoder);
16740 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020016741 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16742 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016743 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016744
16745 /* Connector is active, but has no active pipe. This is
16746 * fallout from our resume register restoring. Disable
16747 * the encoder manually again. */
16748 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016749 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16750
Daniel Vetter24929352012-07-02 20:28:59 +020016751 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16752 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016753 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016754 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030016755 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016756 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020016757 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020016758 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016759
16760 /* Inconsistent output/port/pipe state happens presumably due to
16761 * a bug in one of the get_hw_state functions. Or someplace else
16762 * in our code, like the register restore mess on resume. Clamp
16763 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016764
16765 connector->base.dpms = DRM_MODE_DPMS_OFF;
16766 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016767 }
16768 /* Enabled encoders without active connectors will be fixed in
16769 * the crtc fixup. */
16770}
16771
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016772void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016773{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016774 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016775
Imre Deak04098752014-02-18 00:02:16 +020016776 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16777 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016778 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020016779 }
16780}
16781
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016782void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020016783{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016784 /* This function can be called both from intel_modeset_setup_hw_state or
16785 * at a very early point in our resume sequence, where the power well
16786 * structures are not yet restored. Since this function is at a very
16787 * paranoid "someone might have enabled VGA while we were not looking"
16788 * level, just check if the power well is enabled instead of trying to
16789 * follow the "don't touch the power well if we don't need it" policy
16790 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020016791 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016792 return;
16793
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016794 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020016795
16796 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016797}
16798
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016799static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016800{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016801 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016802
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016803 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016804}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016805
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016806/* FIXME read out full plane state for all planes */
16807static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016808{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016809 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016810 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016811 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016812
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016813 plane_state->base.visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016814 primary_get_hw_state(to_intel_plane(primary));
16815
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016816 if (plane_state->base.visible)
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016817 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016818}
16819
Daniel Vetter30e984d2013-06-05 13:34:17 +020016820static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016821{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016822 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016823 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016824 struct intel_crtc *crtc;
16825 struct intel_encoder *encoder;
16826 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016827 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016828
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016829 dev_priv->active_crtcs = 0;
16830
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016831 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016832 struct intel_crtc_state *crtc_state = crtc->config;
16833 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020016834
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016835 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016836 memset(crtc_state, 0, sizeof(*crtc_state));
16837 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020016838
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016839 crtc_state->base.active = crtc_state->base.enable =
16840 dev_priv->display.get_pipe_config(crtc, crtc_state);
16841
16842 crtc->base.enabled = crtc_state->base.enable;
16843 crtc->active = crtc_state->base.active;
16844
16845 if (crtc_state->base.active) {
16846 dev_priv->active_crtcs |= 1 << crtc->pipe;
16847
Clint Taylorc89e39f2016-05-13 23:41:21 +030016848 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016849 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016850 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016851 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16852 else
16853 WARN_ON(dev_priv->display.modeset_calc_cdclk);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016854
16855 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16856 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16857 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016858 }
16859
16860 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030016861
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016862 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020016863
Ville Syrjälä78108b72016-05-27 20:59:19 +030016864 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16865 crtc->base.base.id, crtc->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016866 crtc->active ? "enabled" : "disabled");
16867 }
16868
Daniel Vetter53589012013-06-05 13:34:16 +020016869 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16870 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16871
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016872 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16873 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016874 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016875 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016876 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016877 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020016878 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016879 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020016880
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020016881 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016882 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020016883 }
16884
Damien Lespiaub2784e12014-08-05 11:29:37 +010016885 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016886 pipe = 0;
16887
16888 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjälä98187832016-10-31 22:37:10 +020016889 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020016890
Jesse Barnes045ac3b2013-05-14 17:08:26 -070016891 encoder->base.crtc = &crtc->base;
Ville Syrjälä253c84c2016-06-22 21:57:01 +030016892 crtc->config->output_types |= 1 << encoder->type;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016893 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020016894 } else {
16895 encoder->base.crtc = NULL;
16896 }
16897
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016898 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020016899 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016900 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016901 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016902 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020016903 }
16904
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016905 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020016906 if (connector->get_hw_state(connector)) {
16907 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016908
16909 encoder = connector->encoder;
16910 connector->base.encoder = &encoder->base;
16911
16912 if (encoder->base.crtc &&
16913 encoder->base.crtc->state->active) {
16914 /*
16915 * This has to be done during hardware readout
16916 * because anything calling .crtc_disable may
16917 * rely on the connector_mask being accurate.
16918 */
16919 encoder->base.crtc->state->connector_mask |=
16920 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010016921 encoder->base.crtc->state->encoder_mask |=
16922 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016923 }
16924
Daniel Vetter24929352012-07-02 20:28:59 +020016925 } else {
16926 connector->base.dpms = DRM_MODE_DPMS_OFF;
16927 connector->base.encoder = NULL;
16928 }
16929 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16930 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030016931 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016932 connector->base.encoder ? "enabled" : "disabled");
16933 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016934
16935 for_each_intel_crtc(dev, crtc) {
16936 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16937
16938 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16939 if (crtc->base.state->active) {
16940 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16941 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16942 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16943
16944 /*
16945 * The initial mode needs to be set in order to keep
16946 * the atomic core happy. It wants a valid mode if the
16947 * crtc's enabled, so we do the above call.
16948 *
16949 * At this point some state updated by the connectors
16950 * in their ->detect() callback has not run yet, so
16951 * no recalculation can be done yet.
16952 *
16953 * Even if we could do a recalculation and modeset
16954 * right now it would cause a double modeset if
16955 * fbdev or userspace chooses a different initial mode.
16956 *
16957 * If that happens, someone indicated they wanted a
16958 * mode change, which means it's safe to do a full
16959 * recalculation.
16960 */
16961 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030016962
16963 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16964 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016965 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020016966
16967 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016968 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020016969}
16970
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016971/* Scan out the current hw modeset state,
16972 * and sanitizes it to the current state
16973 */
16974static void
16975intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020016976{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016977 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020016978 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016979 struct intel_crtc *crtc;
16980 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020016981 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016982
16983 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016984
16985 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010016986 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016987 intel_sanitize_encoder(encoder);
16988 }
16989
Damien Lespiau055e3932014-08-18 13:49:10 +010016990 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020016991 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020016992
Daniel Vetter24929352012-07-02 20:28:59 +020016993 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016994 intel_dump_pipe_config(crtc, crtc->config,
16995 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020016996 }
Daniel Vetter9a935852012-07-05 22:34:27 +020016997
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020016998 intel_modeset_update_connector_atomic_state(dev);
16999
Daniel Vetter35c95372013-07-17 06:55:04 +020017000 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
17001 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
17002
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010017003 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020017004 continue;
17005
17006 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
17007
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020017008 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020017009 pll->on = false;
17010 }
17011
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010017012 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030017013 vlv_wm_get_hw_state(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010017014 else if (IS_GEN9(dev_priv))
Pradeep Bhat30789992014-11-04 17:06:45 +000017015 skl_wm_get_hw_state(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010017016 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030017017 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017018
17019 for_each_intel_crtc(dev, crtc) {
17020 unsigned long put_domains;
17021
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010017022 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017023 if (WARN_ON(put_domains))
17024 modeset_put_power_domains(dev_priv, put_domains);
17025 }
17026 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020017027
17028 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017029}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030017030
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017031void intel_display_resume(struct drm_device *dev)
17032{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017033 struct drm_i915_private *dev_priv = to_i915(dev);
17034 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
17035 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017036 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020017037
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017038 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030017039 if (state)
17040 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017041
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017042 /*
17043 * This is a cludge because with real atomic modeset mode_config.mutex
17044 * won't be taken. Unfortunately some probed state like
17045 * audio_codec_enable is still protected by mode_config.mutex, so lock
17046 * it here for now.
17047 */
17048 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017049 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017050
Maarten Lankhorst73974892016-08-05 23:28:27 +030017051 while (1) {
17052 ret = drm_modeset_lock_all_ctx(dev, &ctx);
17053 if (ret != -EDEADLK)
17054 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017055
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017056 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017057 }
17058
Maarten Lankhorst73974892016-08-05 23:28:27 +030017059 if (!ret)
17060 ret = __intel_display_resume(dev, state);
17061
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017062 drm_modeset_drop_locks(&ctx);
17063 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017064 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017065
Chris Wilson08536952016-10-14 13:18:18 +010017066 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017067 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010017068 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010017069}
17070
17071void intel_modeset_gem_init(struct drm_device *dev)
17072{
Chris Wilsondc979972016-05-10 14:10:04 +010017073 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017074 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070017075 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080017076
Chris Wilsondc979972016-05-10 14:10:04 +010017077 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017078
Chris Wilson1833b132012-05-09 11:56:28 +010017079 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020017080
Chris Wilson1ee8da62016-05-12 12:43:23 +010017081 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017082
17083 /*
17084 * Make sure any fbs we allocated at startup are properly
17085 * pinned & fenced. When we do the allocation it's too early
17086 * for this.
17087 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010017088 for_each_crtc(dev, c) {
Chris Wilson058d88c2016-08-15 10:49:06 +010017089 struct i915_vma *vma;
17090
Matt Roper2ff8fde2014-07-08 07:50:07 -070017091 obj = intel_fb_obj(c->primary->fb);
17092 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080017093 continue;
17094
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017095 mutex_lock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017096 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +020017097 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017098 mutex_unlock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017099 if (IS_ERR(vma)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080017100 DRM_ERROR("failed to pin boot fb on pipe %d\n",
17101 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100017102 drm_framebuffer_unreference(c->primary->fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020017103 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017104 c->primary->crtc = c->primary->state->crtc = NULL;
Daniel Vetter5a21b662016-05-24 17:13:53 +020017105 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017106 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080017107 }
17108 }
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017109}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020017110
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017111int intel_connector_register(struct drm_connector *connector)
17112{
17113 struct intel_connector *intel_connector = to_intel_connector(connector);
17114 int ret;
17115
17116 ret = intel_backlight_device_register(intel_connector);
17117 if (ret)
17118 goto err;
17119
17120 return 0;
17121
17122err:
17123 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080017124}
17125
Chris Wilsonc191eca2016-06-17 11:40:33 +010017126void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020017127{
Chris Wilsone63d87c2016-06-17 11:40:34 +010017128 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017129
Chris Wilsone63d87c2016-06-17 11:40:34 +010017130 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017131 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017132}
17133
Jesse Barnes79e53942008-11-07 14:24:08 -080017134void intel_modeset_cleanup(struct drm_device *dev)
17135{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017136 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070017137
Chris Wilsondc979972016-05-10 14:10:04 +010017138 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020017139
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017140 /*
17141 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020017142 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017143 * experience fancy races otherwise.
17144 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020017145 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070017146
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017147 /*
17148 * Due to the hpd irq storm handling the hotplug work can re-arm the
17149 * poll handlers. Hence disable polling after hpd handling is shut down.
17150 */
Keith Packardf87ea762010-10-03 19:36:26 -070017151 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017152
Jesse Barnes723bfd72010-10-07 16:01:13 -070017153 intel_unregister_dsm_handler();
17154
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020017155 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050017156
Chris Wilson1630fe72011-07-08 12:22:42 +010017157 /* flush any delayed tasks or pending work */
17158 flush_scheduled_work();
17159
Jesse Barnes79e53942008-11-07 14:24:08 -080017160 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010017161
Chris Wilson1ee8da62016-05-12 12:43:23 +010017162 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017163
Chris Wilsondc979972016-05-10 14:10:04 +010017164 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010017165
17166 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080017167}
17168
Chris Wilsondf0e9242010-09-09 16:20:55 +010017169void intel_connector_attach_encoder(struct intel_connector *connector,
17170 struct intel_encoder *encoder)
17171{
17172 connector->encoder = encoder;
17173 drm_mode_connector_attach_encoder(&connector->base,
17174 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080017175}
Dave Airlie28d52042009-09-21 14:33:58 +100017176
17177/*
17178 * set vga decode state - true == enable VGA decode
17179 */
17180int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
17181{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017182 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona885b3c2013-12-17 14:34:50 +000017183 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100017184 u16 gmch_ctrl;
17185
Chris Wilson75fa0412014-02-07 18:37:02 -020017186 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17187 DRM_ERROR("failed to read control word\n");
17188 return -EIO;
17189 }
17190
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020017191 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17192 return 0;
17193
Dave Airlie28d52042009-09-21 14:33:58 +100017194 if (state)
17195 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17196 else
17197 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020017198
17199 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17200 DRM_ERROR("failed to write control word\n");
17201 return -EIO;
17202 }
17203
Dave Airlie28d52042009-09-21 14:33:58 +100017204 return 0;
17205}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017206
Chris Wilson98a2f412016-10-12 10:05:18 +010017207#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17208
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017209struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017210
17211 u32 power_well_driver;
17212
Chris Wilson63b66e52013-08-08 15:12:06 +020017213 int num_transcoders;
17214
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017215 struct intel_cursor_error_state {
17216 u32 control;
17217 u32 position;
17218 u32 base;
17219 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010017220 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017221
17222 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017223 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017224 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030017225 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010017226 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017227
17228 struct intel_plane_error_state {
17229 u32 control;
17230 u32 stride;
17231 u32 size;
17232 u32 pos;
17233 u32 addr;
17234 u32 surface;
17235 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010017236 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020017237
17238 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017239 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020017240 enum transcoder cpu_transcoder;
17241
17242 u32 conf;
17243
17244 u32 htotal;
17245 u32 hblank;
17246 u32 hsync;
17247 u32 vtotal;
17248 u32 vblank;
17249 u32 vsync;
17250 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017251};
17252
17253struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010017254intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017255{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017256 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020017257 int transcoders[] = {
17258 TRANSCODER_A,
17259 TRANSCODER_B,
17260 TRANSCODER_C,
17261 TRANSCODER_EDP,
17262 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017263 int i;
17264
Chris Wilsonc0336662016-05-06 15:40:21 +010017265 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020017266 return NULL;
17267
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017268 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017269 if (error == NULL)
17270 return NULL;
17271
Chris Wilsonc0336662016-05-06 15:40:21 +010017272 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017273 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17274
Damien Lespiau055e3932014-08-18 13:49:10 +010017275 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020017276 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017277 __intel_display_power_is_enabled(dev_priv,
17278 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020017279 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017280 continue;
17281
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030017282 error->cursor[i].control = I915_READ(CURCNTR(i));
17283 error->cursor[i].position = I915_READ(CURPOS(i));
17284 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017285
17286 error->plane[i].control = I915_READ(DSPCNTR(i));
17287 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017288 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030017289 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017290 error->plane[i].pos = I915_READ(DSPPOS(i));
17291 }
Chris Wilsonc0336662016-05-06 15:40:21 +010017292 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030017293 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017294 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017295 error->plane[i].surface = I915_READ(DSPSURF(i));
17296 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17297 }
17298
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017299 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030017300
Chris Wilsonc0336662016-05-06 15:40:21 +010017301 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030017302 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020017303 }
17304
Jani Nikula4d1de972016-03-18 17:05:42 +020017305 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010017306 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030017307 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020017308 error->num_transcoders++; /* Account for eDP. */
17309
17310 for (i = 0; i < error->num_transcoders; i++) {
17311 enum transcoder cpu_transcoder = transcoders[i];
17312
Imre Deakddf9c532013-11-27 22:02:02 +020017313 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017314 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020017315 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017316 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017317 continue;
17318
Chris Wilson63b66e52013-08-08 15:12:06 +020017319 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17320
17321 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17322 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17323 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17324 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17325 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17326 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17327 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017328 }
17329
17330 return error;
17331}
17332
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017333#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17334
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017335void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017336intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017337 struct drm_i915_private *dev_priv,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017338 struct intel_display_error_state *error)
17339{
17340 int i;
17341
Chris Wilson63b66e52013-08-08 15:12:06 +020017342 if (!error)
17343 return;
17344
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000017345 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010017346 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017347 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017348 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010017349 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017350 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020017351 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017352 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017353 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030017354 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017355
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017356 err_printf(m, "Plane [%d]:\n", i);
17357 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17358 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017359 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017360 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17361 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017362 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010017363 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017364 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017365 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017366 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17367 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017368 }
17369
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017370 err_printf(m, "Cursor [%d]:\n", i);
17371 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17372 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17373 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017374 }
Chris Wilson63b66e52013-08-08 15:12:06 +020017375
17376 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020017377 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020017378 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017379 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017380 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020017381 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17382 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17383 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17384 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17385 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17386 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17387 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17388 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017389}
Chris Wilson98a2f412016-10-12 10:05:18 +010017390
17391#endif