blob: f8ee3d16109ce250c7d740a90471523465ad1f9b [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 /* given values */
50 int n;
51 int m1, m2;
52 int p1, p2;
53 /* derived values */
54 int dot;
55 int vco;
56 int m;
57 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_clock_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080062} intel_range_t;
63
64typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040065 int dot_limit;
66 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080067} intel_p2_t;
68
69#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080070typedef struct intel_limit intel_limit_t;
71struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040072 intel_range_t dot, vco, n, m, m1, m2, p, p1;
73 intel_p2_t p2;
74 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080075 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080076};
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnes2377b742010-07-07 14:06:43 -070078/* FDI */
79#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
80
Daniel Vetterd2acd212012-10-20 20:57:43 +020081int
82intel_pch_rawclk(struct drm_device *dev)
83{
84 struct drm_i915_private *dev_priv = dev->dev_private;
85
86 WARN_ON(!HAS_PCH_SPLIT(dev));
87
88 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
89}
90
Ma Lingd4906092009-03-18 20:13:27 +080091static bool
92intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080093 int target, int refclk, intel_clock_t *match_clock,
94 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080095static bool
96intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080097 int target, int refclk, intel_clock_t *match_clock,
98 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080099
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100static bool
101intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800102 int target, int refclk, intel_clock_t *match_clock,
103 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800104static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500105intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800106 int target, int refclk, intel_clock_t *match_clock,
107 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700108
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700109static bool
110intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
111 int target, int refclk, intel_clock_t *match_clock,
112 intel_clock_t *best_clock);
113
Chris Wilson021357a2010-09-07 20:54:59 +0100114static inline u32 /* units of 100MHz */
115intel_fdi_link_freq(struct drm_device *dev)
116{
Chris Wilson8b99e682010-10-13 09:59:17 +0100117 if (IS_GEN5(dev)) {
118 struct drm_i915_private *dev_priv = dev->dev_private;
119 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
120 } else
121 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100122}
123
Keith Packarde4b36692009-06-05 19:22:17 -0700124static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 .dot = { .min = 25000, .max = 350000 },
126 .vco = { .min = 930000, .max = 1400000 },
127 .n = { .min = 3, .max = 16 },
128 .m = { .min = 96, .max = 140 },
129 .m1 = { .min = 18, .max = 26 },
130 .m2 = { .min = 6, .max = 16 },
131 .p = { .min = 4, .max = 128 },
132 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700133 .p2 = { .dot_limit = 165000,
134 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800135 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700136};
137
138static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400139 .dot = { .min = 25000, .max = 350000 },
140 .vco = { .min = 930000, .max = 1400000 },
141 .n = { .min = 3, .max = 16 },
142 .m = { .min = 96, .max = 140 },
143 .m1 = { .min = 18, .max = 26 },
144 .m2 = { .min = 6, .max = 16 },
145 .p = { .min = 4, .max = 128 },
146 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700147 .p2 = { .dot_limit = 165000,
148 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800149 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700150};
Eric Anholt273e27c2011-03-30 13:01:10 -0700151
Keith Packarde4b36692009-06-05 19:22:17 -0700152static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .dot = { .min = 20000, .max = 400000 },
154 .vco = { .min = 1400000, .max = 2800000 },
155 .n = { .min = 1, .max = 6 },
156 .m = { .min = 70, .max = 120 },
157 .m1 = { .min = 10, .max = 22 },
158 .m2 = { .min = 5, .max = 9 },
159 .p = { .min = 5, .max = 80 },
160 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .p2 = { .dot_limit = 200000,
162 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800163 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700164};
165
166static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400167 .dot = { .min = 20000, .max = 400000 },
168 .vco = { .min = 1400000, .max = 2800000 },
169 .n = { .min = 1, .max = 6 },
170 .m = { .min = 70, .max = 120 },
171 .m1 = { .min = 10, .max = 22 },
172 .m2 = { .min = 5, .max = 9 },
173 .p = { .min = 7, .max = 98 },
174 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700175 .p2 = { .dot_limit = 112000,
176 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800177 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700178};
179
Eric Anholt273e27c2011-03-30 13:01:10 -0700180
Keith Packarde4b36692009-06-05 19:22:17 -0700181static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700182 .dot = { .min = 25000, .max = 270000 },
183 .vco = { .min = 1750000, .max = 3500000},
184 .n = { .min = 1, .max = 4 },
185 .m = { .min = 104, .max = 138 },
186 .m1 = { .min = 17, .max = 23 },
187 .m2 = { .min = 5, .max = 11 },
188 .p = { .min = 10, .max = 30 },
189 .p1 = { .min = 1, .max = 3},
190 .p2 = { .dot_limit = 270000,
191 .p2_slow = 10,
192 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Ma Lingd4906092009-03-18 20:13:27 +0800194 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700195};
196
197static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700198 .dot = { .min = 22000, .max = 400000 },
199 .vco = { .min = 1750000, .max = 3500000},
200 .n = { .min = 1, .max = 4 },
201 .m = { .min = 104, .max = 138 },
202 .m1 = { .min = 16, .max = 23 },
203 .m2 = { .min = 5, .max = 11 },
204 .p = { .min = 5, .max = 80 },
205 .p1 = { .min = 1, .max = 8},
206 .p2 = { .dot_limit = 165000,
207 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800208 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
211static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .dot = { .min = 20000, .max = 115000 },
213 .vco = { .min = 1750000, .max = 3500000 },
214 .n = { .min = 1, .max = 3 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 28, .max = 112 },
219 .p1 = { .min = 2, .max = 8 },
220 .p2 = { .dot_limit = 0,
221 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800222 },
Ma Lingd4906092009-03-18 20:13:27 +0800223 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700224};
225
226static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .dot = { .min = 80000, .max = 224000 },
228 .vco = { .min = 1750000, .max = 3500000 },
229 .n = { .min = 1, .max = 3 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 17, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 14, .max = 42 },
234 .p1 = { .min = 2, .max = 6 },
235 .p2 = { .dot_limit = 0,
236 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800237 },
Ma Lingd4906092009-03-18 20:13:27 +0800238 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
241static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400242 .dot = { .min = 161670, .max = 227000 },
243 .vco = { .min = 1750000, .max = 3500000},
244 .n = { .min = 1, .max = 2 },
245 .m = { .min = 97, .max = 108 },
246 .m1 = { .min = 0x10, .max = 0x12 },
247 .m2 = { .min = 0x05, .max = 0x06 },
248 .p = { .min = 10, .max = 20 },
249 .p1 = { .min = 1, .max = 2},
250 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400252 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500255static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000},
257 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700258 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400259 .n = { .min = 3, .max = 6 },
260 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .m1 = { .min = 0, .max = 0 },
263 .m2 = { .min = 0, .max = 254 },
264 .p = { .min = 5, .max = 80 },
265 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700266 .p2 = { .dot_limit = 200000,
267 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800268 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700269};
270
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500271static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .dot = { .min = 20000, .max = 400000 },
273 .vco = { .min = 1700000, .max = 3500000 },
274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
276 .m1 = { .min = 0, .max = 0 },
277 .m2 = { .min = 0, .max = 254 },
278 .p = { .min = 7, .max = 112 },
279 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700280 .p2 = { .dot_limit = 112000,
281 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800282 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* Ironlake / Sandybridge
286 *
287 * We calculate clock using (register_value + 2) for N/M1/M2, so here
288 * the range value for them is (actual_value - 2).
289 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800290static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .dot = { .min = 25000, .max = 350000 },
292 .vco = { .min = 1760000, .max = 3510000 },
293 .n = { .min = 1, .max = 5 },
294 .m = { .min = 79, .max = 127 },
295 .m1 = { .min = 12, .max = 22 },
296 .m2 = { .min = 5, .max = 9 },
297 .p = { .min = 5, .max = 80 },
298 .p1 = { .min = 1, .max = 8 },
299 .p2 = { .dot_limit = 225000,
300 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800301 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700302};
303
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800304static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700305 .dot = { .min = 25000, .max = 350000 },
306 .vco = { .min = 1760000, .max = 3510000 },
307 .n = { .min = 1, .max = 3 },
308 .m = { .min = 79, .max = 118 },
309 .m1 = { .min = 12, .max = 22 },
310 .m2 = { .min = 5, .max = 9 },
311 .p = { .min = 28, .max = 112 },
312 .p1 = { .min = 2, .max = 8 },
313 .p2 = { .dot_limit = 225000,
314 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800315 .find_pll = intel_g4x_find_best_PLL,
316};
317
318static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700319 .dot = { .min = 25000, .max = 350000 },
320 .vco = { .min = 1760000, .max = 3510000 },
321 .n = { .min = 1, .max = 3 },
322 .m = { .min = 79, .max = 127 },
323 .m1 = { .min = 12, .max = 22 },
324 .m2 = { .min = 5, .max = 9 },
325 .p = { .min = 14, .max = 56 },
326 .p1 = { .min = 2, .max = 8 },
327 .p2 = { .dot_limit = 225000,
328 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800329 .find_pll = intel_g4x_find_best_PLL,
330};
331
Eric Anholt273e27c2011-03-30 13:01:10 -0700332/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800333static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700334 .dot = { .min = 25000, .max = 350000 },
335 .vco = { .min = 1760000, .max = 3510000 },
336 .n = { .min = 1, .max = 2 },
337 .m = { .min = 79, .max = 126 },
338 .m1 = { .min = 12, .max = 22 },
339 .m2 = { .min = 5, .max = 9 },
340 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700342 .p2 = { .dot_limit = 225000,
343 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800344 .find_pll = intel_g4x_find_best_PLL,
345};
346
347static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .dot = { .min = 25000, .max = 350000 },
349 .vco = { .min = 1760000, .max = 3510000 },
350 .n = { .min = 1, .max = 3 },
351 .m = { .min = 79, .max = 126 },
352 .m1 = { .min = 12, .max = 22 },
353 .m2 = { .min = 5, .max = 9 },
354 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .p2 = { .dot_limit = 225000,
357 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800358 .find_pll = intel_g4x_find_best_PLL,
359};
360
361static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .dot = { .min = 25000, .max = 350000 },
363 .vco = { .min = 1760000, .max = 3510000},
364 .n = { .min = 1, .max = 2 },
365 .m = { .min = 81, .max = 90 },
366 .m1 = { .min = 12, .max = 22 },
367 .m2 = { .min = 5, .max = 9 },
368 .p = { .min = 10, .max = 20 },
369 .p1 = { .min = 1, .max = 2},
370 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700371 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400372 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800373};
374
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700375static const intel_limit_t intel_limits_vlv_dac = {
376 .dot = { .min = 25000, .max = 270000 },
377 .vco = { .min = 4000000, .max = 6000000 },
378 .n = { .min = 1, .max = 7 },
379 .m = { .min = 22, .max = 450 }, /* guess */
380 .m1 = { .min = 2, .max = 3 },
381 .m2 = { .min = 11, .max = 156 },
382 .p = { .min = 10, .max = 30 },
383 .p1 = { .min = 2, .max = 3 },
384 .p2 = { .dot_limit = 270000,
385 .p2_slow = 2, .p2_fast = 20 },
386 .find_pll = intel_vlv_find_best_pll,
387};
388
389static const intel_limit_t intel_limits_vlv_hdmi = {
390 .dot = { .min = 20000, .max = 165000 },
Vijay Purushothaman17dc92572012-09-27 19:13:09 +0530391 .vco = { .min = 4000000, .max = 5994000},
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700392 .n = { .min = 1, .max = 7 },
393 .m = { .min = 60, .max = 300 }, /* guess */
394 .m1 = { .min = 2, .max = 3 },
395 .m2 = { .min = 11, .max = 156 },
396 .p = { .min = 10, .max = 30 },
397 .p1 = { .min = 2, .max = 3 },
398 .p2 = { .dot_limit = 270000,
399 .p2_slow = 2, .p2_fast = 20 },
400 .find_pll = intel_vlv_find_best_pll,
401};
402
403static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530404 .dot = { .min = 25000, .max = 270000 },
405 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700406 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530407 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700408 .m1 = { .min = 2, .max = 3 },
409 .m2 = { .min = 11, .max = 156 },
410 .p = { .min = 10, .max = 30 },
411 .p1 = { .min = 2, .max = 3 },
412 .p2 = { .dot_limit = 270000,
413 .p2_slow = 2, .p2_fast = 20 },
414 .find_pll = intel_vlv_find_best_pll,
415};
416
Jesse Barnes57f350b2012-03-28 13:39:25 -0700417u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
418{
419 unsigned long flags;
420 u32 val = 0;
421
422 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
423 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
424 DRM_ERROR("DPIO idle wait timed out\n");
425 goto out_unlock;
426 }
427
428 I915_WRITE(DPIO_REG, reg);
429 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
430 DPIO_BYTE);
431 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
432 DRM_ERROR("DPIO read wait timed out\n");
433 goto out_unlock;
434 }
435 val = I915_READ(DPIO_DATA);
436
437out_unlock:
438 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
439 return val;
440}
441
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700442static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
443 u32 val)
444{
445 unsigned long flags;
446
447 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
448 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
449 DRM_ERROR("DPIO idle wait timed out\n");
450 goto out_unlock;
451 }
452
453 I915_WRITE(DPIO_DATA, val);
454 I915_WRITE(DPIO_REG, reg);
455 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
456 DPIO_BYTE);
457 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
458 DRM_ERROR("DPIO write wait timed out\n");
459
460out_unlock:
461 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
462}
463
Jesse Barnes57f350b2012-03-28 13:39:25 -0700464static void vlv_init_dpio(struct drm_device *dev)
465{
466 struct drm_i915_private *dev_priv = dev->dev_private;
467
468 /* Reset the DPIO config */
469 I915_WRITE(DPIO_CTL, 0);
470 POSTING_READ(DPIO_CTL);
471 I915_WRITE(DPIO_CTL, 1);
472 POSTING_READ(DPIO_CTL);
473}
474
Daniel Vetter618563e2012-04-01 13:38:50 +0200475static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
476{
477 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
478 return 1;
479}
480
481static const struct dmi_system_id intel_dual_link_lvds[] = {
482 {
483 .callback = intel_dual_link_lvds_callback,
484 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
485 .matches = {
486 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
487 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
488 },
489 },
490 { } /* terminating entry */
491};
492
Takashi Iwaib0354382012-03-20 13:07:05 +0100493static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
494 unsigned int reg)
495{
496 unsigned int val;
497
Takashi Iwai121d5272012-03-20 13:07:06 +0100498 /* use the module option value if specified */
499 if (i915_lvds_channel_mode > 0)
500 return i915_lvds_channel_mode == 2;
501
Daniel Vetter618563e2012-04-01 13:38:50 +0200502 if (dmi_check_system(intel_dual_link_lvds))
503 return true;
504
Takashi Iwaib0354382012-03-20 13:07:05 +0100505 if (dev_priv->lvds_val)
506 val = dev_priv->lvds_val;
507 else {
508 /* BIOS should set the proper LVDS register value at boot, but
509 * in reality, it doesn't set the value when the lid is closed;
510 * we need to check "the value to be set" in VBT when LVDS
511 * register is uninitialized.
512 */
513 val = I915_READ(reg);
Seth Forshee14d94a32012-06-13 13:46:58 -0500514 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
Takashi Iwaib0354382012-03-20 13:07:05 +0100515 val = dev_priv->bios_lvds_val;
516 dev_priv->lvds_val = val;
517 }
518 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
519}
520
Chris Wilson1b894b52010-12-14 20:04:54 +0000521static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
522 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800523{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800524 struct drm_device *dev = crtc->dev;
525 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800526 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800527
528 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100529 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800530 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000531 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800532 limit = &intel_limits_ironlake_dual_lvds_100m;
533 else
534 limit = &intel_limits_ironlake_dual_lvds;
535 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000536 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800537 limit = &intel_limits_ironlake_single_lvds_100m;
538 else
539 limit = &intel_limits_ironlake_single_lvds;
540 }
541 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Jani Nikula547dc042012-11-02 11:24:03 +0200542 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Zhao Yakui45476682009-12-31 16:06:04 +0800543 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800544 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800545 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800546
547 return limit;
548}
549
Ma Ling044c7c42009-03-18 20:13:23 +0800550static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
551{
552 struct drm_device *dev = crtc->dev;
553 struct drm_i915_private *dev_priv = dev->dev_private;
554 const intel_limit_t *limit;
555
556 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100557 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800558 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700559 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800560 else
561 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700562 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800563 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
564 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700565 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800566 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700567 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400568 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700569 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800570 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700571 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800572
573 return limit;
574}
575
Chris Wilson1b894b52010-12-14 20:04:54 +0000576static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800577{
578 struct drm_device *dev = crtc->dev;
579 const intel_limit_t *limit;
580
Eric Anholtbad720f2009-10-22 16:11:14 -0700581 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000582 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800583 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800584 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500585 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800586 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500587 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800588 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500589 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700590 } else if (IS_VALLEYVIEW(dev)) {
591 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
592 limit = &intel_limits_vlv_dac;
593 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
594 limit = &intel_limits_vlv_hdmi;
595 else
596 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100597 } else if (!IS_GEN2(dev)) {
598 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
599 limit = &intel_limits_i9xx_lvds;
600 else
601 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 } else {
603 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700604 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800605 else
Keith Packarde4b36692009-06-05 19:22:17 -0700606 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 }
608 return limit;
609}
610
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500611/* m1 is reserved as 0 in Pineview, n is a ring counter */
612static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800613{
Shaohua Li21778322009-02-23 15:19:16 +0800614 clock->m = clock->m2 + 2;
615 clock->p = clock->p1 * clock->p2;
616 clock->vco = refclk * clock->m / clock->n;
617 clock->dot = clock->vco / clock->p;
618}
619
620static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
621{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500622 if (IS_PINEVIEW(dev)) {
623 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800624 return;
625 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800626 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
627 clock->p = clock->p1 * clock->p2;
628 clock->vco = refclk * clock->m / (clock->n + 2);
629 clock->dot = clock->vco / clock->p;
630}
631
Jesse Barnes79e53942008-11-07 14:24:08 -0800632/**
633 * Returns whether any output on the specified pipe is of the specified type
634 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100635bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800636{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100637 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100638 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800639
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200640 for_each_encoder_on_crtc(dev, crtc, encoder)
641 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100642 return true;
643
644 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645}
646
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800647#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800648/**
649 * Returns whether the given set of divisors are valid for a given refclk with
650 * the given connectors.
651 */
652
Chris Wilson1b894b52010-12-14 20:04:54 +0000653static bool intel_PLL_is_valid(struct drm_device *dev,
654 const intel_limit_t *limit,
655 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800656{
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400658 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400660 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400662 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400664 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500665 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400666 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800667 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400668 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400670 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800671 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400672 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800673 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
674 * connector, etc., rather than just a single range.
675 */
676 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400677 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800678
679 return true;
680}
681
Ma Lingd4906092009-03-18 20:13:27 +0800682static bool
683intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800684 int target, int refclk, intel_clock_t *match_clock,
685 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800686
Jesse Barnes79e53942008-11-07 14:24:08 -0800687{
688 struct drm_device *dev = crtc->dev;
689 struct drm_i915_private *dev_priv = dev->dev_private;
690 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800691 int err = target;
692
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200693 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800694 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800695 /*
696 * For LVDS, if the panel is on, just rely on its current
697 * settings for dual-channel. We haven't figured out how to
698 * reliably set up different single/dual channel state, if we
699 * even can.
700 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100701 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800702 clock.p2 = limit->p2.p2_fast;
703 else
704 clock.p2 = limit->p2.p2_slow;
705 } else {
706 if (target < limit->p2.dot_limit)
707 clock.p2 = limit->p2.p2_slow;
708 else
709 clock.p2 = limit->p2.p2_fast;
710 }
711
Akshay Joshi0206e352011-08-16 15:34:10 -0400712 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800713
Zhao Yakui42158662009-11-20 11:24:18 +0800714 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
715 clock.m1++) {
716 for (clock.m2 = limit->m2.min;
717 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500718 /* m1 is always 0 in Pineview */
719 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800720 break;
721 for (clock.n = limit->n.min;
722 clock.n <= limit->n.max; clock.n++) {
723 for (clock.p1 = limit->p1.min;
724 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800725 int this_err;
726
Shaohua Li21778322009-02-23 15:19:16 +0800727 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000728 if (!intel_PLL_is_valid(dev, limit,
729 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800731 if (match_clock &&
732 clock.p != match_clock->p)
733 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800734
735 this_err = abs(clock.dot - target);
736 if (this_err < err) {
737 *best_clock = clock;
738 err = this_err;
739 }
740 }
741 }
742 }
743 }
744
745 return (err != target);
746}
747
Ma Lingd4906092009-03-18 20:13:27 +0800748static bool
749intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800750 int target, int refclk, intel_clock_t *match_clock,
751 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800752{
753 struct drm_device *dev = crtc->dev;
754 struct drm_i915_private *dev_priv = dev->dev_private;
755 intel_clock_t clock;
756 int max_n;
757 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400758 /* approximately equals target * 0.00585 */
759 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800760 found = false;
761
762 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800763 int lvds_reg;
764
Eric Anholtc619eed2010-01-28 16:45:52 -0800765 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800766 lvds_reg = PCH_LVDS;
767 else
768 lvds_reg = LVDS;
769 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800770 LVDS_CLKB_POWER_UP)
771 clock.p2 = limit->p2.p2_fast;
772 else
773 clock.p2 = limit->p2.p2_slow;
774 } else {
775 if (target < limit->p2.dot_limit)
776 clock.p2 = limit->p2.p2_slow;
777 else
778 clock.p2 = limit->p2.p2_fast;
779 }
780
781 memset(best_clock, 0, sizeof(*best_clock));
782 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200783 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800784 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200785 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800786 for (clock.m1 = limit->m1.max;
787 clock.m1 >= limit->m1.min; clock.m1--) {
788 for (clock.m2 = limit->m2.max;
789 clock.m2 >= limit->m2.min; clock.m2--) {
790 for (clock.p1 = limit->p1.max;
791 clock.p1 >= limit->p1.min; clock.p1--) {
792 int this_err;
793
Shaohua Li21778322009-02-23 15:19:16 +0800794 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000795 if (!intel_PLL_is_valid(dev, limit,
796 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800797 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800798 if (match_clock &&
799 clock.p != match_clock->p)
800 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000801
802 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800803 if (this_err < err_most) {
804 *best_clock = clock;
805 err_most = this_err;
806 max_n = clock.n;
807 found = true;
808 }
809 }
810 }
811 }
812 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800813 return found;
814}
Ma Lingd4906092009-03-18 20:13:27 +0800815
Zhenyu Wang2c072452009-06-05 15:38:42 +0800816static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500817intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800818 int target, int refclk, intel_clock_t *match_clock,
819 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800820{
821 struct drm_device *dev = crtc->dev;
822 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800823
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800824 if (target < 200000) {
825 clock.n = 1;
826 clock.p1 = 2;
827 clock.p2 = 10;
828 clock.m1 = 12;
829 clock.m2 = 9;
830 } else {
831 clock.n = 2;
832 clock.p1 = 1;
833 clock.p2 = 10;
834 clock.m1 = 14;
835 clock.m2 = 8;
836 }
837 intel_clock(dev, refclk, &clock);
838 memcpy(best_clock, &clock, sizeof(intel_clock_t));
839 return true;
840}
841
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700842/* DisplayPort has only two frequencies, 162MHz and 270MHz */
843static bool
844intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800845 int target, int refclk, intel_clock_t *match_clock,
846 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700847{
Chris Wilson5eddb702010-09-11 13:48:45 +0100848 intel_clock_t clock;
849 if (target < 200000) {
850 clock.p1 = 2;
851 clock.p2 = 10;
852 clock.n = 2;
853 clock.m1 = 23;
854 clock.m2 = 8;
855 } else {
856 clock.p1 = 1;
857 clock.p2 = 10;
858 clock.n = 1;
859 clock.m1 = 14;
860 clock.m2 = 2;
861 }
862 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
863 clock.p = (clock.p1 * clock.p2);
864 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
865 clock.vco = 0;
866 memcpy(best_clock, &clock, sizeof(intel_clock_t));
867 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700868}
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700869static bool
870intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
871 int target, int refclk, intel_clock_t *match_clock,
872 intel_clock_t *best_clock)
873{
874 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
875 u32 m, n, fastclk;
876 u32 updrate, minupdate, fracbits, p;
877 unsigned long bestppm, ppm, absppm;
878 int dotclk, flag;
879
Alan Coxaf447bd2012-07-25 13:49:18 +0100880 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700881 dotclk = target * 1000;
882 bestppm = 1000000;
883 ppm = absppm = 0;
884 fastclk = dotclk / (2*100);
885 updrate = 0;
886 minupdate = 19200;
887 fracbits = 1;
888 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
889 bestm1 = bestm2 = bestp1 = bestp2 = 0;
890
891 /* based on hardware requirement, prefer smaller n to precision */
892 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
893 updrate = refclk / n;
894 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
895 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
896 if (p2 > 10)
897 p2 = p2 - 1;
898 p = p1 * p2;
899 /* based on hardware requirement, prefer bigger m1,m2 values */
900 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
901 m2 = (((2*(fastclk * p * n / m1 )) +
902 refclk) / (2*refclk));
903 m = m1 * m2;
904 vco = updrate * m;
905 if (vco >= limit->vco.min && vco < limit->vco.max) {
906 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
907 absppm = (ppm > 0) ? ppm : (-ppm);
908 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
909 bestppm = 0;
910 flag = 1;
911 }
912 if (absppm < bestppm - 10) {
913 bestppm = absppm;
914 flag = 1;
915 }
916 if (flag) {
917 bestn = n;
918 bestm1 = m1;
919 bestm2 = m2;
920 bestp1 = p1;
921 bestp2 = p2;
922 flag = 0;
923 }
924 }
925 }
926 }
927 }
928 }
929 best_clock->n = bestn;
930 best_clock->m1 = bestm1;
931 best_clock->m2 = bestm2;
932 best_clock->p1 = bestp1;
933 best_clock->p2 = bestp2;
934
935 return true;
936}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200938enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
939 enum pipe pipe)
940{
941 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
942 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
943
944 return intel_crtc->cpu_transcoder;
945}
946
Paulo Zanonia928d532012-05-04 17:18:15 -0300947static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
948{
949 struct drm_i915_private *dev_priv = dev->dev_private;
950 u32 frame, frame_reg = PIPEFRAME(pipe);
951
952 frame = I915_READ(frame_reg);
953
954 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
955 DRM_DEBUG_KMS("vblank wait timed out\n");
956}
957
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700958/**
959 * intel_wait_for_vblank - wait for vblank on a given pipe
960 * @dev: drm device
961 * @pipe: pipe to wait for
962 *
963 * Wait for vblank to occur on a given pipe. Needed for various bits of
964 * mode setting code.
965 */
966void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800967{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700968 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800969 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700970
Paulo Zanonia928d532012-05-04 17:18:15 -0300971 if (INTEL_INFO(dev)->gen >= 5) {
972 ironlake_wait_for_vblank(dev, pipe);
973 return;
974 }
975
Chris Wilson300387c2010-09-05 20:25:43 +0100976 /* Clear existing vblank status. Note this will clear any other
977 * sticky status fields as well.
978 *
979 * This races with i915_driver_irq_handler() with the result
980 * that either function could miss a vblank event. Here it is not
981 * fatal, as we will either wait upon the next vblank interrupt or
982 * timeout. Generally speaking intel_wait_for_vblank() is only
983 * called during modeset at which time the GPU should be idle and
984 * should *not* be performing page flips and thus not waiting on
985 * vblanks...
986 * Currently, the result of us stealing a vblank from the irq
987 * handler is that a single frame will be skipped during swapbuffers.
988 */
989 I915_WRITE(pipestat_reg,
990 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
991
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700992 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100993 if (wait_for(I915_READ(pipestat_reg) &
994 PIPE_VBLANK_INTERRUPT_STATUS,
995 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700996 DRM_DEBUG_KMS("vblank wait timed out\n");
997}
998
Keith Packardab7ad7f2010-10-03 00:33:06 -0700999/*
1000 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001001 * @dev: drm device
1002 * @pipe: pipe to wait for
1003 *
1004 * After disabling a pipe, we can't wait for vblank in the usual way,
1005 * spinning on the vblank interrupt status bit, since we won't actually
1006 * see an interrupt when the pipe is disabled.
1007 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001008 * On Gen4 and above:
1009 * wait for the pipe register state bit to turn off
1010 *
1011 * Otherwise:
1012 * wait for the display line value to settle (it usually
1013 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001014 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001015 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001016void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017{
1018 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001019 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1020 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001021
Keith Packardab7ad7f2010-10-03 00:33:06 -07001022 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001023 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001024
Keith Packardab7ad7f2010-10-03 00:33:06 -07001025 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001026 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1027 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001028 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001029 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001030 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001031 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001032 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1033
Paulo Zanoni837ba002012-05-04 17:18:14 -03001034 if (IS_GEN2(dev))
1035 line_mask = DSL_LINEMASK_GEN2;
1036 else
1037 line_mask = DSL_LINEMASK_GEN3;
1038
Keith Packardab7ad7f2010-10-03 00:33:06 -07001039 /* Wait for the display line to settle */
1040 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001041 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001042 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -03001043 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 time_after(timeout, jiffies));
1045 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +02001046 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001047 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001048}
1049
Jesse Barnesb24e7172011-01-04 15:09:30 -08001050static const char *state_string(bool enabled)
1051{
1052 return enabled ? "on" : "off";
1053}
1054
1055/* Only for pre-ILK configs */
1056static void assert_pll(struct drm_i915_private *dev_priv,
1057 enum pipe pipe, bool state)
1058{
1059 int reg;
1060 u32 val;
1061 bool cur_state;
1062
1063 reg = DPLL(pipe);
1064 val = I915_READ(reg);
1065 cur_state = !!(val & DPLL_VCO_ENABLE);
1066 WARN(cur_state != state,
1067 "PLL state assertion failure (expected %s, current %s)\n",
1068 state_string(state), state_string(cur_state));
1069}
1070#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1071#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1072
Jesse Barnes040484a2011-01-03 12:14:26 -08001073/* For ILK+ */
1074static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001075 struct intel_pch_pll *pll,
1076 struct intel_crtc *crtc,
1077 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001078{
Jesse Barnes040484a2011-01-03 12:14:26 -08001079 u32 val;
1080 bool cur_state;
1081
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001082 if (HAS_PCH_LPT(dev_priv->dev)) {
1083 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1084 return;
1085 }
1086
Chris Wilson92b27b02012-05-20 18:10:50 +01001087 if (WARN (!pll,
1088 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001089 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001090
Chris Wilson92b27b02012-05-20 18:10:50 +01001091 val = I915_READ(pll->pll_reg);
1092 cur_state = !!(val & DPLL_VCO_ENABLE);
1093 WARN(cur_state != state,
1094 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1095 pll->pll_reg, state_string(state), state_string(cur_state), val);
1096
1097 /* Make sure the selected PLL is correctly attached to the transcoder */
1098 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001099 u32 pch_dpll;
1100
1101 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001102 cur_state = pll->pll_reg == _PCH_DPLL_B;
1103 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1104 "PLL[%d] not attached to this transcoder %d: %08x\n",
1105 cur_state, crtc->pipe, pch_dpll)) {
1106 cur_state = !!(val >> (4*crtc->pipe + 3));
1107 WARN(cur_state != state,
1108 "PLL[%d] not %s on this transcoder %d: %08x\n",
1109 pll->pll_reg == _PCH_DPLL_B,
1110 state_string(state),
1111 crtc->pipe,
1112 val);
1113 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001114 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001115}
Chris Wilson92b27b02012-05-20 18:10:50 +01001116#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1117#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001118
1119static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1120 enum pipe pipe, bool state)
1121{
1122 int reg;
1123 u32 val;
1124 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1126 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001127
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001128 if (IS_HASWELL(dev_priv->dev)) {
1129 /* On Haswell, DDI is used instead of FDI_TX_CTL */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001130 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001131 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001132 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001133 } else {
1134 reg = FDI_TX_CTL(pipe);
1135 val = I915_READ(reg);
1136 cur_state = !!(val & FDI_TX_ENABLE);
1137 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001138 WARN(cur_state != state,
1139 "FDI TX state assertion failure (expected %s, current %s)\n",
1140 state_string(state), state_string(cur_state));
1141}
1142#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1143#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1144
1145static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
1147{
1148 int reg;
1149 u32 val;
1150 bool cur_state;
1151
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001152 reg = FDI_RX_CTL(pipe);
1153 val = I915_READ(reg);
1154 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001155 WARN(cur_state != state,
1156 "FDI RX state assertion failure (expected %s, current %s)\n",
1157 state_string(state), state_string(cur_state));
1158}
1159#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1160#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1161
1162static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
1165 int reg;
1166 u32 val;
1167
1168 /* ILK FDI PLL is always enabled */
1169 if (dev_priv->info->gen == 5)
1170 return;
1171
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001172 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1173 if (IS_HASWELL(dev_priv->dev))
1174 return;
1175
Jesse Barnes040484a2011-01-03 12:14:26 -08001176 reg = FDI_TX_CTL(pipe);
1177 val = I915_READ(reg);
1178 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1179}
1180
1181static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1182 enum pipe pipe)
1183{
1184 int reg;
1185 u32 val;
1186
1187 reg = FDI_RX_CTL(pipe);
1188 val = I915_READ(reg);
1189 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1190}
1191
Jesse Barnesea0760c2011-01-04 15:09:32 -08001192static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1193 enum pipe pipe)
1194{
1195 int pp_reg, lvds_reg;
1196 u32 val;
1197 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001198 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001199
1200 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1201 pp_reg = PCH_PP_CONTROL;
1202 lvds_reg = PCH_LVDS;
1203 } else {
1204 pp_reg = PP_CONTROL;
1205 lvds_reg = LVDS;
1206 }
1207
1208 val = I915_READ(pp_reg);
1209 if (!(val & PANEL_POWER_ON) ||
1210 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1211 locked = false;
1212
1213 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1214 panel_pipe = PIPE_B;
1215
1216 WARN(panel_pipe == pipe && locked,
1217 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001218 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001219}
1220
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001221void assert_pipe(struct drm_i915_private *dev_priv,
1222 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001223{
1224 int reg;
1225 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001226 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001227 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1228 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001229
Daniel Vetter8e636782012-01-22 01:36:48 +01001230 /* if we need the pipe A quirk it must be always on */
1231 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1232 state = true;
1233
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001234 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001236 cur_state = !!(val & PIPECONF_ENABLE);
1237 WARN(cur_state != state,
1238 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001239 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001240}
1241
Chris Wilson931872f2012-01-16 23:01:13 +00001242static void assert_plane(struct drm_i915_private *dev_priv,
1243 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244{
1245 int reg;
1246 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001247 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001248
1249 reg = DSPCNTR(plane);
1250 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001251 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1252 WARN(cur_state != state,
1253 "plane %c assertion failure (expected %s, current %s)\n",
1254 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001255}
1256
Chris Wilson931872f2012-01-16 23:01:13 +00001257#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1258#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1259
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1261 enum pipe pipe)
1262{
1263 int reg, i;
1264 u32 val;
1265 int cur_pipe;
1266
Jesse Barnes19ec1352011-02-02 12:28:02 -08001267 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001268 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1269 reg = DSPCNTR(pipe);
1270 val = I915_READ(reg);
1271 WARN((val & DISPLAY_PLANE_ENABLE),
1272 "plane %c assertion failure, should be disabled but not\n",
1273 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001274 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001275 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001276
Jesse Barnesb24e7172011-01-04 15:09:30 -08001277 /* Need to check both planes against the pipe */
1278 for (i = 0; i < 2; i++) {
1279 reg = DSPCNTR(i);
1280 val = I915_READ(reg);
1281 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1282 DISPPLANE_SEL_PIPE_SHIFT;
1283 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001284 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1285 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001286 }
1287}
1288
Jesse Barnes92f25842011-01-04 15:09:34 -08001289static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1290{
1291 u32 val;
1292 bool enabled;
1293
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001294 if (HAS_PCH_LPT(dev_priv->dev)) {
1295 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1296 return;
1297 }
1298
Jesse Barnes92f25842011-01-04 15:09:34 -08001299 val = I915_READ(PCH_DREF_CONTROL);
1300 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1301 DREF_SUPERSPREAD_SOURCE_MASK));
1302 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1303}
1304
1305static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1306 enum pipe pipe)
1307{
1308 int reg;
1309 u32 val;
1310 bool enabled;
1311
1312 reg = TRANSCONF(pipe);
1313 val = I915_READ(reg);
1314 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001315 WARN(enabled,
1316 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1317 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001318}
1319
Keith Packard4e634382011-08-06 10:39:45 -07001320static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001322{
1323 if ((val & DP_PORT_EN) == 0)
1324 return false;
1325
1326 if (HAS_PCH_CPT(dev_priv->dev)) {
1327 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1328 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1329 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1330 return false;
1331 } else {
1332 if ((val & DP_PIPE_MASK) != (pipe << 30))
1333 return false;
1334 }
1335 return true;
1336}
1337
Keith Packard1519b992011-08-06 10:35:34 -07001338static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1339 enum pipe pipe, u32 val)
1340{
1341 if ((val & PORT_ENABLE) == 0)
1342 return false;
1343
1344 if (HAS_PCH_CPT(dev_priv->dev)) {
1345 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1346 return false;
1347 } else {
1348 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1349 return false;
1350 }
1351 return true;
1352}
1353
1354static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1355 enum pipe pipe, u32 val)
1356{
1357 if ((val & LVDS_PORT_EN) == 0)
1358 return false;
1359
1360 if (HAS_PCH_CPT(dev_priv->dev)) {
1361 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1362 return false;
1363 } else {
1364 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1365 return false;
1366 }
1367 return true;
1368}
1369
1370static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1371 enum pipe pipe, u32 val)
1372{
1373 if ((val & ADPA_DAC_ENABLE) == 0)
1374 return false;
1375 if (HAS_PCH_CPT(dev_priv->dev)) {
1376 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1377 return false;
1378 } else {
1379 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1380 return false;
1381 }
1382 return true;
1383}
1384
Jesse Barnes291906f2011-02-02 12:28:03 -08001385static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001386 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001387{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001388 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001389 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001390 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001391 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001392
Daniel Vetter75c5da22012-09-10 21:58:29 +02001393 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1394 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001395 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001396}
1397
1398static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1399 enum pipe pipe, int reg)
1400{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001401 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001402 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001403 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001404 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001405
Daniel Vetter75c5da22012-09-10 21:58:29 +02001406 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
1407 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001408 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001409}
1410
1411static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
1414 int reg;
1415 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001416
Keith Packardf0575e92011-07-25 22:12:43 -07001417 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1418 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1419 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001420
1421 reg = PCH_ADPA;
1422 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001423 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001424 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001425 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001426
1427 reg = PCH_LVDS;
1428 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001429 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001430 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001431 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001432
1433 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1434 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1435 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1436}
1437
Jesse Barnesb24e7172011-01-04 15:09:30 -08001438/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001439 * intel_enable_pll - enable a PLL
1440 * @dev_priv: i915 private structure
1441 * @pipe: pipe PLL to enable
1442 *
1443 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1444 * make sure the PLL reg is writable first though, since the panel write
1445 * protect mechanism may be enabled.
1446 *
1447 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001448 *
1449 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450 */
1451static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1452{
1453 int reg;
1454 u32 val;
1455
1456 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001457 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001458
1459 /* PLL is protected by panel, make sure we can write it */
1460 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1461 assert_panel_unlocked(dev_priv, pipe);
1462
1463 reg = DPLL(pipe);
1464 val = I915_READ(reg);
1465 val |= DPLL_VCO_ENABLE;
1466
1467 /* We do this three times for luck */
1468 I915_WRITE(reg, val);
1469 POSTING_READ(reg);
1470 udelay(150); /* wait for warmup */
1471 I915_WRITE(reg, val);
1472 POSTING_READ(reg);
1473 udelay(150); /* wait for warmup */
1474 I915_WRITE(reg, val);
1475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
1477}
1478
1479/**
1480 * intel_disable_pll - disable a PLL
1481 * @dev_priv: i915 private structure
1482 * @pipe: pipe PLL to disable
1483 *
1484 * Disable the PLL for @pipe, making sure the pipe is off first.
1485 *
1486 * Note! This is for pre-ILK only.
1487 */
1488static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1489{
1490 int reg;
1491 u32 val;
1492
1493 /* Don't disable pipe A or pipe A PLLs if needed */
1494 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1495 return;
1496
1497 /* Make sure the pipe isn't still relying on us */
1498 assert_pipe_disabled(dev_priv, pipe);
1499
1500 reg = DPLL(pipe);
1501 val = I915_READ(reg);
1502 val &= ~DPLL_VCO_ENABLE;
1503 I915_WRITE(reg, val);
1504 POSTING_READ(reg);
1505}
1506
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001507/* SBI access */
1508static void
1509intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
1510{
1511 unsigned long flags;
1512
1513 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001514 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001515 100)) {
1516 DRM_ERROR("timeout waiting for SBI to become ready\n");
1517 goto out_unlock;
1518 }
1519
1520 I915_WRITE(SBI_ADDR,
1521 (reg << 16));
1522 I915_WRITE(SBI_DATA,
1523 value);
1524 I915_WRITE(SBI_CTL_STAT,
1525 SBI_BUSY |
1526 SBI_CTL_OP_CRWR);
1527
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001528 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001529 100)) {
1530 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1531 goto out_unlock;
1532 }
1533
1534out_unlock:
1535 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1536}
1537
1538static u32
1539intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
1540{
1541 unsigned long flags;
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001542 u32 value = 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001543
1544 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001545 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001546 100)) {
1547 DRM_ERROR("timeout waiting for SBI to become ready\n");
1548 goto out_unlock;
1549 }
1550
1551 I915_WRITE(SBI_ADDR,
1552 (reg << 16));
1553 I915_WRITE(SBI_CTL_STAT,
1554 SBI_BUSY |
1555 SBI_CTL_OP_CRRD);
1556
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001557 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001558 100)) {
1559 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1560 goto out_unlock;
1561 }
1562
1563 value = I915_READ(SBI_DATA);
1564
1565out_unlock:
1566 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1567 return value;
1568}
1569
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001570/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001571 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001572 * @dev_priv: i915 private structure
1573 * @pipe: pipe PLL to enable
1574 *
1575 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1576 * drives the transcoder clock.
1577 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001578static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001579{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001581 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001582 int reg;
1583 u32 val;
1584
Chris Wilson48da64a2012-05-13 20:16:12 +01001585 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001586 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001587 pll = intel_crtc->pch_pll;
1588 if (pll == NULL)
1589 return;
1590
1591 if (WARN_ON(pll->refcount == 0))
1592 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001593
1594 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1595 pll->pll_reg, pll->active, pll->on,
1596 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001597
1598 /* PCH refclock must be enabled first */
1599 assert_pch_refclk_enabled(dev_priv);
1600
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001601 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001602 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001603 return;
1604 }
1605
1606 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1607
1608 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001609 val = I915_READ(reg);
1610 val |= DPLL_VCO_ENABLE;
1611 I915_WRITE(reg, val);
1612 POSTING_READ(reg);
1613 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001614
1615 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001616}
1617
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001618static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001619{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001620 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1621 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001622 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001623 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001624
Jesse Barnes92f25842011-01-04 15:09:34 -08001625 /* PCH only available on ILK+ */
1626 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001627 if (pll == NULL)
1628 return;
1629
Chris Wilson48da64a2012-05-13 20:16:12 +01001630 if (WARN_ON(pll->refcount == 0))
1631 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001632
1633 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1634 pll->pll_reg, pll->active, pll->on,
1635 intel_crtc->base.base.id);
1636
Chris Wilson48da64a2012-05-13 20:16:12 +01001637 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001638 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001639 return;
1640 }
1641
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001642 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001643 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001644 return;
1645 }
1646
1647 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001648
1649 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001650 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001651
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001652 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001653 val = I915_READ(reg);
1654 val &= ~DPLL_VCO_ENABLE;
1655 I915_WRITE(reg, val);
1656 POSTING_READ(reg);
1657 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001658
1659 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001660}
1661
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001662static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1663 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001664{
Daniel Vetter23670b322012-11-01 09:15:30 +01001665 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001666 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001667 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001668
1669 /* PCH only available on ILK+ */
1670 BUG_ON(dev_priv->info->gen < 5);
1671
1672 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001673 assert_pch_pll_enabled(dev_priv,
1674 to_intel_crtc(crtc)->pch_pll,
1675 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001676
1677 /* FDI must be feeding us bits for PCH ports */
1678 assert_fdi_tx_enabled(dev_priv, pipe);
1679 assert_fdi_rx_enabled(dev_priv, pipe);
1680
Daniel Vetter23670b322012-11-01 09:15:30 +01001681 if (HAS_PCH_CPT(dev)) {
1682 /* Workaround: Set the timing override bit before enabling the
1683 * pch transcoder. */
1684 reg = TRANS_CHICKEN2(pipe);
1685 val = I915_READ(reg);
1686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1687 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001688 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001689
Jesse Barnes040484a2011-01-03 12:14:26 -08001690 reg = TRANSCONF(pipe);
1691 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001692 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001693
1694 if (HAS_PCH_IBX(dev_priv->dev)) {
1695 /*
1696 * make the BPC in transcoder be consistent with
1697 * that in pipeconf reg.
1698 */
1699 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001700 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001701 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001702
1703 val &= ~TRANS_INTERLACE_MASK;
1704 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001705 if (HAS_PCH_IBX(dev_priv->dev) &&
1706 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1707 val |= TRANS_LEGACY_INTERLACED_ILK;
1708 else
1709 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001710 else
1711 val |= TRANS_PROGRESSIVE;
1712
Jesse Barnes040484a2011-01-03 12:14:26 -08001713 I915_WRITE(reg, val | TRANS_ENABLE);
1714 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1715 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1716}
1717
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001718static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001719 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001720{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001721 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001722
1723 /* PCH only available on ILK+ */
1724 BUG_ON(dev_priv->info->gen < 5);
1725
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001726 /* FDI must be feeding us bits for PCH ports */
Paulo Zanoni937bb612012-10-31 18:12:47 -02001727 assert_fdi_tx_enabled(dev_priv, cpu_transcoder);
1728 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001729
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001730 /* Workaround: set timing override bit. */
1731 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001732 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001733 I915_WRITE(_TRANSA_CHICKEN2, val);
1734
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001735 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001736 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001737
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001738 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1739 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001740 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001741 else
1742 val |= TRANS_PROGRESSIVE;
1743
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001744 I915_WRITE(TRANSCONF(TRANSCODER_A), val);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001745 if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
1746 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001747}
1748
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001749static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1750 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001751{
Daniel Vetter23670b322012-11-01 09:15:30 +01001752 struct drm_device *dev = dev_priv->dev;
1753 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001754
1755 /* FDI relies on the transcoder */
1756 assert_fdi_tx_disabled(dev_priv, pipe);
1757 assert_fdi_rx_disabled(dev_priv, pipe);
1758
Jesse Barnes291906f2011-02-02 12:28:03 -08001759 /* Ports must be off as well */
1760 assert_pch_ports_disabled(dev_priv, pipe);
1761
Jesse Barnes040484a2011-01-03 12:14:26 -08001762 reg = TRANSCONF(pipe);
1763 val = I915_READ(reg);
1764 val &= ~TRANS_ENABLE;
1765 I915_WRITE(reg, val);
1766 /* wait for PCH transcoder off, transcoder state */
1767 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001768 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Daniel Vetter23670b322012-11-01 09:15:30 +01001769
1770 if (!HAS_PCH_IBX(dev)) {
1771 /* Workaround: Clear the timing override chicken bit again. */
1772 reg = TRANS_CHICKEN2(pipe);
1773 val = I915_READ(reg);
1774 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1775 I915_WRITE(reg, val);
1776 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001777}
1778
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001779static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001780{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001781 u32 val;
1782
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001783 val = I915_READ(_TRANSACONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001784 val &= ~TRANS_ENABLE;
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001785 I915_WRITE(_TRANSACONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001786 /* wait for PCH transcoder off, transcoder state */
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001787 if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
1788 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001789
1790 /* Workaround: clear timing override bit. */
1791 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001792 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001793 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001794}
1795
1796/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001797 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 * @dev_priv: i915 private structure
1799 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001800 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001801 *
1802 * Enable @pipe, making sure that various hardware specific requirements
1803 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1804 *
1805 * @pipe should be %PIPE_A or %PIPE_B.
1806 *
1807 * Will wait until the pipe is actually running (i.e. first vblank) before
1808 * returning.
1809 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001810static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1811 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001812{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001813 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1814 pipe);
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001815 enum transcoder pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001816 int reg;
1817 u32 val;
1818
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001819 if (IS_HASWELL(dev_priv->dev))
1820 pch_transcoder = TRANSCODER_A;
1821 else
1822 pch_transcoder = pipe;
1823
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824 /*
1825 * A pipe without a PLL won't actually be able to drive bits from
1826 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1827 * need the check.
1828 */
1829 if (!HAS_PCH_SPLIT(dev_priv->dev))
1830 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001831 else {
1832 if (pch_port) {
1833 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001834 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1835 assert_fdi_tx_pll_enabled(dev_priv, cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001836 }
1837 /* FIXME: assert CPU port conditions for SNB+ */
1838 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001839
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001840 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001841 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001842 if (val & PIPECONF_ENABLE)
1843 return;
1844
1845 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001846 intel_wait_for_vblank(dev_priv->dev, pipe);
1847}
1848
1849/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001850 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001851 * @dev_priv: i915 private structure
1852 * @pipe: pipe to disable
1853 *
1854 * Disable @pipe, making sure that various hardware specific requirements
1855 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1856 *
1857 * @pipe should be %PIPE_A or %PIPE_B.
1858 *
1859 * Will wait until the pipe has shut down before returning.
1860 */
1861static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1862 enum pipe pipe)
1863{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001864 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1865 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001866 int reg;
1867 u32 val;
1868
1869 /*
1870 * Make sure planes won't keep trying to pump pixels to us,
1871 * or we might hang the display.
1872 */
1873 assert_planes_disabled(dev_priv, pipe);
1874
1875 /* Don't disable pipe A or pipe A PLLs if needed */
1876 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1877 return;
1878
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001879 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001881 if ((val & PIPECONF_ENABLE) == 0)
1882 return;
1883
1884 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001885 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1886}
1887
Keith Packardd74362c2011-07-28 14:47:14 -07001888/*
1889 * Plane regs are double buffered, going from enabled->disabled needs a
1890 * trigger in order to latch. The display address reg provides this.
1891 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001892void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001893 enum plane plane)
1894{
Damien Lespiau14f86142012-10-29 15:24:49 +00001895 if (dev_priv->info->gen >= 4)
1896 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1897 else
1898 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001899}
1900
Jesse Barnesb24e7172011-01-04 15:09:30 -08001901/**
1902 * intel_enable_plane - enable a display plane on a given pipe
1903 * @dev_priv: i915 private structure
1904 * @plane: plane to enable
1905 * @pipe: pipe being fed
1906 *
1907 * Enable @plane on @pipe, making sure that @pipe is running first.
1908 */
1909static void intel_enable_plane(struct drm_i915_private *dev_priv,
1910 enum plane plane, enum pipe pipe)
1911{
1912 int reg;
1913 u32 val;
1914
1915 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1916 assert_pipe_enabled(dev_priv, pipe);
1917
1918 reg = DSPCNTR(plane);
1919 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001920 if (val & DISPLAY_PLANE_ENABLE)
1921 return;
1922
1923 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001924 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001925 intel_wait_for_vblank(dev_priv->dev, pipe);
1926}
1927
Jesse Barnesb24e7172011-01-04 15:09:30 -08001928/**
1929 * intel_disable_plane - disable a display plane
1930 * @dev_priv: i915 private structure
1931 * @plane: plane to disable
1932 * @pipe: pipe consuming the data
1933 *
1934 * Disable @plane; should be an independent operation.
1935 */
1936static void intel_disable_plane(struct drm_i915_private *dev_priv,
1937 enum plane plane, enum pipe pipe)
1938{
1939 int reg;
1940 u32 val;
1941
1942 reg = DSPCNTR(plane);
1943 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001944 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1945 return;
1946
1947 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001948 intel_flush_display_plane(dev_priv, plane);
1949 intel_wait_for_vblank(dev_priv->dev, pipe);
1950}
1951
Chris Wilson127bd2a2010-07-23 23:32:05 +01001952int
Chris Wilson48b956c2010-09-14 12:50:34 +01001953intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001954 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001955 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001956{
Chris Wilsonce453d82011-02-21 14:43:56 +00001957 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001958 u32 alignment;
1959 int ret;
1960
Chris Wilson05394f32010-11-08 19:18:58 +00001961 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001962 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001963 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1964 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001965 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001966 alignment = 4 * 1024;
1967 else
1968 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001969 break;
1970 case I915_TILING_X:
1971 /* pin() will align the object as required by fence */
1972 alignment = 0;
1973 break;
1974 case I915_TILING_Y:
1975 /* FIXME: Is this true? */
1976 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1977 return -EINVAL;
1978 default:
1979 BUG();
1980 }
1981
Chris Wilsonce453d82011-02-21 14:43:56 +00001982 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001983 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001984 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001985 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001986
1987 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1988 * fence, whereas 965+ only requires a fence if using
1989 * framebuffer compression. For simplicity, we always install
1990 * a fence as the cost is not that onerous.
1991 */
Chris Wilson06d98132012-04-17 15:31:24 +01001992 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001993 if (ret)
1994 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001995
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001996 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001997
Chris Wilsonce453d82011-02-21 14:43:56 +00001998 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001999 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002000
2001err_unpin:
2002 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002003err_interruptible:
2004 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002005 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002006}
2007
Chris Wilson1690e1e2011-12-14 13:57:08 +01002008void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2009{
2010 i915_gem_object_unpin_fence(obj);
2011 i915_gem_object_unpin(obj);
2012}
2013
Daniel Vetterc2c75132012-07-05 12:17:30 +02002014/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2015 * is assumed to be a power-of-two. */
Damien Lespiau5a35e992012-10-26 18:20:12 +01002016unsigned long intel_gen4_compute_offset_xtiled(int *x, int *y,
2017 unsigned int bpp,
2018 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002019{
2020 int tile_rows, tiles;
2021
2022 tile_rows = *y / 8;
2023 *y %= 8;
2024 tiles = *x / (512/bpp);
2025 *x %= 512/bpp;
2026
2027 return tile_rows * pitch * 8 + tiles * 4096;
2028}
2029
Jesse Barnes17638cd2011-06-24 12:19:23 -07002030static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2031 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002032{
2033 struct drm_device *dev = crtc->dev;
2034 struct drm_i915_private *dev_priv = dev->dev_private;
2035 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2036 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002037 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002038 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002039 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002040 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002041 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002042
2043 switch (plane) {
2044 case 0:
2045 case 1:
2046 break;
2047 default:
2048 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2049 return -EINVAL;
2050 }
2051
2052 intel_fb = to_intel_framebuffer(fb);
2053 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002054
Chris Wilson5eddb702010-09-11 13:48:45 +01002055 reg = DSPCNTR(plane);
2056 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002057 /* Mask out pixel format bits in case we change it */
2058 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002059 switch (fb->pixel_format) {
2060 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002061 dspcntr |= DISPPLANE_8BPP;
2062 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002063 case DRM_FORMAT_XRGB1555:
2064 case DRM_FORMAT_ARGB1555:
2065 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002066 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002067 case DRM_FORMAT_RGB565:
2068 dspcntr |= DISPPLANE_BGRX565;
2069 break;
2070 case DRM_FORMAT_XRGB8888:
2071 case DRM_FORMAT_ARGB8888:
2072 dspcntr |= DISPPLANE_BGRX888;
2073 break;
2074 case DRM_FORMAT_XBGR8888:
2075 case DRM_FORMAT_ABGR8888:
2076 dspcntr |= DISPPLANE_RGBX888;
2077 break;
2078 case DRM_FORMAT_XRGB2101010:
2079 case DRM_FORMAT_ARGB2101010:
2080 dspcntr |= DISPPLANE_BGRX101010;
2081 break;
2082 case DRM_FORMAT_XBGR2101010:
2083 case DRM_FORMAT_ABGR2101010:
2084 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002085 break;
2086 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002087 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes81255562010-08-02 12:07:50 -07002088 return -EINVAL;
2089 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002090
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002091 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002092 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002093 dspcntr |= DISPPLANE_TILED;
2094 else
2095 dspcntr &= ~DISPPLANE_TILED;
2096 }
2097
Chris Wilson5eddb702010-09-11 13:48:45 +01002098 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002099
Daniel Vettere506a0c2012-07-05 12:17:29 +02002100 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002101
Daniel Vetterc2c75132012-07-05 12:17:30 +02002102 if (INTEL_INFO(dev)->gen >= 4) {
2103 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002104 intel_gen4_compute_offset_xtiled(&x, &y,
2105 fb->bits_per_pixel / 8,
2106 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002107 linear_offset -= intel_crtc->dspaddr_offset;
2108 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002109 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002110 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002111
2112 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2113 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002114 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002115 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002116 I915_MODIFY_DISPBASE(DSPSURF(plane),
2117 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002118 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002119 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002120 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002121 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002122 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002123
Jesse Barnes17638cd2011-06-24 12:19:23 -07002124 return 0;
2125}
2126
2127static int ironlake_update_plane(struct drm_crtc *crtc,
2128 struct drm_framebuffer *fb, int x, int y)
2129{
2130 struct drm_device *dev = crtc->dev;
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2133 struct intel_framebuffer *intel_fb;
2134 struct drm_i915_gem_object *obj;
2135 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002136 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002137 u32 dspcntr;
2138 u32 reg;
2139
2140 switch (plane) {
2141 case 0:
2142 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002143 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002144 break;
2145 default:
2146 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2147 return -EINVAL;
2148 }
2149
2150 intel_fb = to_intel_framebuffer(fb);
2151 obj = intel_fb->obj;
2152
2153 reg = DSPCNTR(plane);
2154 dspcntr = I915_READ(reg);
2155 /* Mask out pixel format bits in case we change it */
2156 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002157 switch (fb->pixel_format) {
2158 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002159 dspcntr |= DISPPLANE_8BPP;
2160 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002161 case DRM_FORMAT_RGB565:
2162 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002163 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002164 case DRM_FORMAT_XRGB8888:
2165 case DRM_FORMAT_ARGB8888:
2166 dspcntr |= DISPPLANE_BGRX888;
2167 break;
2168 case DRM_FORMAT_XBGR8888:
2169 case DRM_FORMAT_ABGR8888:
2170 dspcntr |= DISPPLANE_RGBX888;
2171 break;
2172 case DRM_FORMAT_XRGB2101010:
2173 case DRM_FORMAT_ARGB2101010:
2174 dspcntr |= DISPPLANE_BGRX101010;
2175 break;
2176 case DRM_FORMAT_XBGR2101010:
2177 case DRM_FORMAT_ABGR2101010:
2178 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002179 break;
2180 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002181 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002182 return -EINVAL;
2183 }
2184
2185 if (obj->tiling_mode != I915_TILING_NONE)
2186 dspcntr |= DISPPLANE_TILED;
2187 else
2188 dspcntr &= ~DISPPLANE_TILED;
2189
2190 /* must disable */
2191 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2192
2193 I915_WRITE(reg, dspcntr);
2194
Daniel Vettere506a0c2012-07-05 12:17:29 +02002195 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002196 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002197 intel_gen4_compute_offset_xtiled(&x, &y,
2198 fb->bits_per_pixel / 8,
2199 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002200 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002201
Daniel Vettere506a0c2012-07-05 12:17:29 +02002202 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2203 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002204 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002205 I915_MODIFY_DISPBASE(DSPSURF(plane),
2206 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002207 if (IS_HASWELL(dev)) {
2208 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2209 } else {
2210 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2211 I915_WRITE(DSPLINOFF(plane), linear_offset);
2212 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002213 POSTING_READ(reg);
2214
2215 return 0;
2216}
2217
2218/* Assume fb object is pinned & idle & fenced and just update base pointers */
2219static int
2220intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2221 int x, int y, enum mode_set_atomic state)
2222{
2223 struct drm_device *dev = crtc->dev;
2224 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002225
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002226 if (dev_priv->display.disable_fbc)
2227 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002228 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002229
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002230 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002231}
2232
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002233static int
Chris Wilson14667a42012-04-03 17:58:35 +01002234intel_finish_fb(struct drm_framebuffer *old_fb)
2235{
2236 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2237 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2238 bool was_interruptible = dev_priv->mm.interruptible;
2239 int ret;
2240
2241 wait_event(dev_priv->pending_flip_queue,
2242 atomic_read(&dev_priv->mm.wedged) ||
2243 atomic_read(&obj->pending_flip) == 0);
2244
2245 /* Big Hammer, we also need to ensure that any pending
2246 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2247 * current scanout is retired before unpinning the old
2248 * framebuffer.
2249 *
2250 * This should only fail upon a hung GPU, in which case we
2251 * can safely continue.
2252 */
2253 dev_priv->mm.interruptible = false;
2254 ret = i915_gem_object_finish_gpu(obj);
2255 dev_priv->mm.interruptible = was_interruptible;
2256
2257 return ret;
2258}
2259
Ville Syrjälä198598d2012-10-31 17:50:24 +02002260static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2261{
2262 struct drm_device *dev = crtc->dev;
2263 struct drm_i915_master_private *master_priv;
2264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2265
2266 if (!dev->primary->master)
2267 return;
2268
2269 master_priv = dev->primary->master->driver_priv;
2270 if (!master_priv->sarea_priv)
2271 return;
2272
2273 switch (intel_crtc->pipe) {
2274 case 0:
2275 master_priv->sarea_priv->pipeA_x = x;
2276 master_priv->sarea_priv->pipeA_y = y;
2277 break;
2278 case 1:
2279 master_priv->sarea_priv->pipeB_x = x;
2280 master_priv->sarea_priv->pipeB_y = y;
2281 break;
2282 default:
2283 break;
2284 }
2285}
2286
Chris Wilson14667a42012-04-03 17:58:35 +01002287static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002288intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002289 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002290{
2291 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002292 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002294 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002295 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002296
2297 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002298 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002299 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002300 return 0;
2301 }
2302
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002303 if(intel_crtc->plane > dev_priv->num_pipe) {
2304 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2305 intel_crtc->plane,
2306 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002307 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002308 }
2309
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002310 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002311 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002312 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002313 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002314 if (ret != 0) {
2315 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002316 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002317 return ret;
2318 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002319
Daniel Vetter94352cf2012-07-05 22:51:56 +02002320 if (crtc->fb)
2321 intel_finish_fb(crtc->fb);
Chris Wilson265db952010-09-20 15:41:01 +01002322
Daniel Vetter94352cf2012-07-05 22:51:56 +02002323 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002324 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002325 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002326 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002327 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002328 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002329 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002330
Daniel Vetter94352cf2012-07-05 22:51:56 +02002331 old_fb = crtc->fb;
2332 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002333 crtc->x = x;
2334 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002335
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002336 if (old_fb) {
2337 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002338 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002339 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002340
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002341 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002342 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002343
Ville Syrjälä198598d2012-10-31 17:50:24 +02002344 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002345
2346 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002347}
2348
Chris Wilson5eddb702010-09-11 13:48:45 +01002349static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002350{
2351 struct drm_device *dev = crtc->dev;
2352 struct drm_i915_private *dev_priv = dev->dev_private;
2353 u32 dpa_ctl;
2354
Zhao Yakui28c97732009-10-09 11:39:41 +08002355 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002356 dpa_ctl = I915_READ(DP_A);
2357 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2358
2359 if (clock < 200000) {
2360 u32 temp;
2361 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2362 /* workaround for 160Mhz:
2363 1) program 0x4600c bits 15:0 = 0x8124
2364 2) program 0x46010 bit 0 = 1
2365 3) program 0x46034 bit 24 = 1
2366 4) program 0x64000 bit 14 = 1
2367 */
2368 temp = I915_READ(0x4600c);
2369 temp &= 0xffff0000;
2370 I915_WRITE(0x4600c, temp | 0x8124);
2371
2372 temp = I915_READ(0x46010);
2373 I915_WRITE(0x46010, temp | 1);
2374
2375 temp = I915_READ(0x46034);
2376 I915_WRITE(0x46034, temp | (1 << 24));
2377 } else {
2378 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2379 }
2380 I915_WRITE(DP_A, dpa_ctl);
2381
Chris Wilson5eddb702010-09-11 13:48:45 +01002382 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002383 udelay(500);
2384}
2385
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002386static void intel_fdi_normal_train(struct drm_crtc *crtc)
2387{
2388 struct drm_device *dev = crtc->dev;
2389 struct drm_i915_private *dev_priv = dev->dev_private;
2390 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2391 int pipe = intel_crtc->pipe;
2392 u32 reg, temp;
2393
2394 /* enable normal train */
2395 reg = FDI_TX_CTL(pipe);
2396 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002397 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002398 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2399 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002400 } else {
2401 temp &= ~FDI_LINK_TRAIN_NONE;
2402 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002403 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002404 I915_WRITE(reg, temp);
2405
2406 reg = FDI_RX_CTL(pipe);
2407 temp = I915_READ(reg);
2408 if (HAS_PCH_CPT(dev)) {
2409 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2410 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2411 } else {
2412 temp &= ~FDI_LINK_TRAIN_NONE;
2413 temp |= FDI_LINK_TRAIN_NONE;
2414 }
2415 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2416
2417 /* wait one idle pattern time */
2418 POSTING_READ(reg);
2419 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002420
2421 /* IVB wants error correction enabled */
2422 if (IS_IVYBRIDGE(dev))
2423 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2424 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002425}
2426
Jesse Barnes291427f2011-07-29 12:42:37 -07002427static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2428{
2429 struct drm_i915_private *dev_priv = dev->dev_private;
2430 u32 flags = I915_READ(SOUTH_CHICKEN1);
2431
2432 flags |= FDI_PHASE_SYNC_OVR(pipe);
2433 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2434 flags |= FDI_PHASE_SYNC_EN(pipe);
2435 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2436 POSTING_READ(SOUTH_CHICKEN1);
2437}
2438
Daniel Vetter01a415f2012-10-27 15:58:40 +02002439static void ivb_modeset_global_resources(struct drm_device *dev)
2440{
2441 struct drm_i915_private *dev_priv = dev->dev_private;
2442 struct intel_crtc *pipe_B_crtc =
2443 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2444 struct intel_crtc *pipe_C_crtc =
2445 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2446 uint32_t temp;
2447
2448 /* When everything is off disable fdi C so that we could enable fdi B
2449 * with all lanes. XXX: This misses the case where a pipe is not using
2450 * any pch resources and so doesn't need any fdi lanes. */
2451 if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
2452 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2453 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2454
2455 temp = I915_READ(SOUTH_CHICKEN1);
2456 temp &= ~FDI_BC_BIFURCATION_SELECT;
2457 DRM_DEBUG_KMS("disabling fdi C rx\n");
2458 I915_WRITE(SOUTH_CHICKEN1, temp);
2459 }
2460}
2461
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002462/* The FDI link training functions for ILK/Ibexpeak. */
2463static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2464{
2465 struct drm_device *dev = crtc->dev;
2466 struct drm_i915_private *dev_priv = dev->dev_private;
2467 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2468 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002469 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002470 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002471
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002472 /* FDI needs bits from pipe & plane first */
2473 assert_pipe_enabled(dev_priv, pipe);
2474 assert_plane_enabled(dev_priv, plane);
2475
Adam Jacksone1a44742010-06-25 15:32:14 -04002476 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2477 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002478 reg = FDI_RX_IMR(pipe);
2479 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002480 temp &= ~FDI_RX_SYMBOL_LOCK;
2481 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 I915_WRITE(reg, temp);
2483 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002484 udelay(150);
2485
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002486 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 reg = FDI_TX_CTL(pipe);
2488 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002489 temp &= ~(7 << 19);
2490 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002491 temp &= ~FDI_LINK_TRAIN_NONE;
2492 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002493 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002494
Chris Wilson5eddb702010-09-11 13:48:45 +01002495 reg = FDI_RX_CTL(pipe);
2496 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002497 temp &= ~FDI_LINK_TRAIN_NONE;
2498 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002499 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2500
2501 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002502 udelay(150);
2503
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002504 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002505 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2506 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2507 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002508
Chris Wilson5eddb702010-09-11 13:48:45 +01002509 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002510 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002511 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002512 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2513
2514 if ((temp & FDI_RX_BIT_LOCK)) {
2515 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002517 break;
2518 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002519 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002520 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002521 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002522
2523 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002524 reg = FDI_TX_CTL(pipe);
2525 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002526 temp &= ~FDI_LINK_TRAIN_NONE;
2527 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002528 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002529
Chris Wilson5eddb702010-09-11 13:48:45 +01002530 reg = FDI_RX_CTL(pipe);
2531 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002532 temp &= ~FDI_LINK_TRAIN_NONE;
2533 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002534 I915_WRITE(reg, temp);
2535
2536 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002537 udelay(150);
2538
Chris Wilson5eddb702010-09-11 13:48:45 +01002539 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002540 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002541 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2543
2544 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002545 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002546 DRM_DEBUG_KMS("FDI train 2 done.\n");
2547 break;
2548 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002549 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002550 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002551 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002552
2553 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002554
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002555}
2556
Akshay Joshi0206e352011-08-16 15:34:10 -04002557static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002558 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2559 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2560 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2561 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2562};
2563
2564/* The FDI link training functions for SNB/Cougarpoint. */
2565static void gen6_fdi_link_train(struct drm_crtc *crtc)
2566{
2567 struct drm_device *dev = crtc->dev;
2568 struct drm_i915_private *dev_priv = dev->dev_private;
2569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2570 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002571 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002572
Adam Jacksone1a44742010-06-25 15:32:14 -04002573 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2574 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002575 reg = FDI_RX_IMR(pipe);
2576 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002577 temp &= ~FDI_RX_SYMBOL_LOCK;
2578 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 I915_WRITE(reg, temp);
2580
2581 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002582 udelay(150);
2583
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002585 reg = FDI_TX_CTL(pipe);
2586 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002587 temp &= ~(7 << 19);
2588 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002589 temp &= ~FDI_LINK_TRAIN_NONE;
2590 temp |= FDI_LINK_TRAIN_PATTERN_1;
2591 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2592 /* SNB-B */
2593 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002594 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595
Daniel Vetterd74cf322012-10-26 10:58:13 +02002596 I915_WRITE(FDI_RX_MISC(pipe),
2597 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2598
Chris Wilson5eddb702010-09-11 13:48:45 +01002599 reg = FDI_RX_CTL(pipe);
2600 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002601 if (HAS_PCH_CPT(dev)) {
2602 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2603 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2604 } else {
2605 temp &= ~FDI_LINK_TRAIN_NONE;
2606 temp |= FDI_LINK_TRAIN_PATTERN_1;
2607 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002608 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2609
2610 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002611 udelay(150);
2612
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002613 cpt_phase_pointer_enable(dev, pipe);
Jesse Barnes291427f2011-07-29 12:42:37 -07002614
Akshay Joshi0206e352011-08-16 15:34:10 -04002615 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002616 reg = FDI_TX_CTL(pipe);
2617 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002618 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2619 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002620 I915_WRITE(reg, temp);
2621
2622 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002623 udelay(500);
2624
Sean Paulfa37d392012-03-02 12:53:39 -05002625 for (retry = 0; retry < 5; retry++) {
2626 reg = FDI_RX_IIR(pipe);
2627 temp = I915_READ(reg);
2628 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2629 if (temp & FDI_RX_BIT_LOCK) {
2630 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2631 DRM_DEBUG_KMS("FDI train 1 done.\n");
2632 break;
2633 }
2634 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002635 }
Sean Paulfa37d392012-03-02 12:53:39 -05002636 if (retry < 5)
2637 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002638 }
2639 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002640 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002641
2642 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002643 reg = FDI_TX_CTL(pipe);
2644 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002645 temp &= ~FDI_LINK_TRAIN_NONE;
2646 temp |= FDI_LINK_TRAIN_PATTERN_2;
2647 if (IS_GEN6(dev)) {
2648 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2649 /* SNB-B */
2650 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2651 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002652 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002653
Chris Wilson5eddb702010-09-11 13:48:45 +01002654 reg = FDI_RX_CTL(pipe);
2655 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002656 if (HAS_PCH_CPT(dev)) {
2657 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2658 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2659 } else {
2660 temp &= ~FDI_LINK_TRAIN_NONE;
2661 temp |= FDI_LINK_TRAIN_PATTERN_2;
2662 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002663 I915_WRITE(reg, temp);
2664
2665 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002666 udelay(150);
2667
Akshay Joshi0206e352011-08-16 15:34:10 -04002668 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002669 reg = FDI_TX_CTL(pipe);
2670 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002671 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2672 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002673 I915_WRITE(reg, temp);
2674
2675 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002676 udelay(500);
2677
Sean Paulfa37d392012-03-02 12:53:39 -05002678 for (retry = 0; retry < 5; retry++) {
2679 reg = FDI_RX_IIR(pipe);
2680 temp = I915_READ(reg);
2681 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2682 if (temp & FDI_RX_SYMBOL_LOCK) {
2683 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2684 DRM_DEBUG_KMS("FDI train 2 done.\n");
2685 break;
2686 }
2687 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002688 }
Sean Paulfa37d392012-03-02 12:53:39 -05002689 if (retry < 5)
2690 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002691 }
2692 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002693 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002694
2695 DRM_DEBUG_KMS("FDI train done.\n");
2696}
2697
Jesse Barnes357555c2011-04-28 15:09:55 -07002698/* Manual link training for Ivy Bridge A0 parts */
2699static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2700{
2701 struct drm_device *dev = crtc->dev;
2702 struct drm_i915_private *dev_priv = dev->dev_private;
2703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2704 int pipe = intel_crtc->pipe;
2705 u32 reg, temp, i;
2706
2707 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2708 for train result */
2709 reg = FDI_RX_IMR(pipe);
2710 temp = I915_READ(reg);
2711 temp &= ~FDI_RX_SYMBOL_LOCK;
2712 temp &= ~FDI_RX_BIT_LOCK;
2713 I915_WRITE(reg, temp);
2714
2715 POSTING_READ(reg);
2716 udelay(150);
2717
Daniel Vetter01a415f2012-10-27 15:58:40 +02002718 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2719 I915_READ(FDI_RX_IIR(pipe)));
2720
Jesse Barnes357555c2011-04-28 15:09:55 -07002721 /* enable CPU FDI TX and PCH FDI RX */
2722 reg = FDI_TX_CTL(pipe);
2723 temp = I915_READ(reg);
2724 temp &= ~(7 << 19);
2725 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2726 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2727 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2728 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2729 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002730 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002731 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2732
Daniel Vetterd74cf322012-10-26 10:58:13 +02002733 I915_WRITE(FDI_RX_MISC(pipe),
2734 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2735
Jesse Barnes357555c2011-04-28 15:09:55 -07002736 reg = FDI_RX_CTL(pipe);
2737 temp = I915_READ(reg);
2738 temp &= ~FDI_LINK_TRAIN_AUTO;
2739 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2740 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002741 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002742 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2743
2744 POSTING_READ(reg);
2745 udelay(150);
2746
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002747 cpt_phase_pointer_enable(dev, pipe);
Jesse Barnes291427f2011-07-29 12:42:37 -07002748
Akshay Joshi0206e352011-08-16 15:34:10 -04002749 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002750 reg = FDI_TX_CTL(pipe);
2751 temp = I915_READ(reg);
2752 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2753 temp |= snb_b_fdi_train_param[i];
2754 I915_WRITE(reg, temp);
2755
2756 POSTING_READ(reg);
2757 udelay(500);
2758
2759 reg = FDI_RX_IIR(pipe);
2760 temp = I915_READ(reg);
2761 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2762
2763 if (temp & FDI_RX_BIT_LOCK ||
2764 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2765 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002766 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002767 break;
2768 }
2769 }
2770 if (i == 4)
2771 DRM_ERROR("FDI train 1 fail!\n");
2772
2773 /* Train 2 */
2774 reg = FDI_TX_CTL(pipe);
2775 temp = I915_READ(reg);
2776 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2777 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2778 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2779 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2780 I915_WRITE(reg, temp);
2781
2782 reg = FDI_RX_CTL(pipe);
2783 temp = I915_READ(reg);
2784 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2785 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2786 I915_WRITE(reg, temp);
2787
2788 POSTING_READ(reg);
2789 udelay(150);
2790
Akshay Joshi0206e352011-08-16 15:34:10 -04002791 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002792 reg = FDI_TX_CTL(pipe);
2793 temp = I915_READ(reg);
2794 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2795 temp |= snb_b_fdi_train_param[i];
2796 I915_WRITE(reg, temp);
2797
2798 POSTING_READ(reg);
2799 udelay(500);
2800
2801 reg = FDI_RX_IIR(pipe);
2802 temp = I915_READ(reg);
2803 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2804
2805 if (temp & FDI_RX_SYMBOL_LOCK) {
2806 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002807 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002808 break;
2809 }
2810 }
2811 if (i == 4)
2812 DRM_ERROR("FDI train 2 fail!\n");
2813
2814 DRM_DEBUG_KMS("FDI train done.\n");
2815}
2816
Daniel Vetter88cefb62012-08-12 19:27:14 +02002817static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002818{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002819 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002820 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002821 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002822 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002823
Jesse Barnesc64e3112010-09-10 11:27:03 -07002824
Jesse Barnes0e23b992010-09-10 11:10:00 -07002825 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002826 reg = FDI_RX_CTL(pipe);
2827 temp = I915_READ(reg);
2828 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002829 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002830 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2831 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2832
2833 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002834 udelay(200);
2835
2836 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002837 temp = I915_READ(reg);
2838 I915_WRITE(reg, temp | FDI_PCDCLK);
2839
2840 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002841 udelay(200);
2842
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002843 /* On Haswell, the PLL configuration for ports and pipes is handled
2844 * separately, as part of DDI setup */
2845 if (!IS_HASWELL(dev)) {
2846 /* Enable CPU FDI TX PLL, always on for Ironlake */
2847 reg = FDI_TX_CTL(pipe);
2848 temp = I915_READ(reg);
2849 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2850 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002851
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002852 POSTING_READ(reg);
2853 udelay(100);
2854 }
Jesse Barnes0e23b992010-09-10 11:10:00 -07002855 }
2856}
2857
Daniel Vetter88cefb62012-08-12 19:27:14 +02002858static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2859{
2860 struct drm_device *dev = intel_crtc->base.dev;
2861 struct drm_i915_private *dev_priv = dev->dev_private;
2862 int pipe = intel_crtc->pipe;
2863 u32 reg, temp;
2864
2865 /* Switch from PCDclk to Rawclk */
2866 reg = FDI_RX_CTL(pipe);
2867 temp = I915_READ(reg);
2868 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2869
2870 /* Disable CPU FDI TX PLL */
2871 reg = FDI_TX_CTL(pipe);
2872 temp = I915_READ(reg);
2873 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2874
2875 POSTING_READ(reg);
2876 udelay(100);
2877
2878 reg = FDI_RX_CTL(pipe);
2879 temp = I915_READ(reg);
2880 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2881
2882 /* Wait for the clocks to turn off. */
2883 POSTING_READ(reg);
2884 udelay(100);
2885}
2886
Jesse Barnes291427f2011-07-29 12:42:37 -07002887static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2888{
2889 struct drm_i915_private *dev_priv = dev->dev_private;
2890 u32 flags = I915_READ(SOUTH_CHICKEN1);
2891
2892 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2893 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2894 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2895 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2896 POSTING_READ(SOUTH_CHICKEN1);
2897}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002898static void ironlake_fdi_disable(struct drm_crtc *crtc)
2899{
2900 struct drm_device *dev = crtc->dev;
2901 struct drm_i915_private *dev_priv = dev->dev_private;
2902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2903 int pipe = intel_crtc->pipe;
2904 u32 reg, temp;
2905
2906 /* disable CPU FDI tx and PCH FDI rx */
2907 reg = FDI_TX_CTL(pipe);
2908 temp = I915_READ(reg);
2909 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2910 POSTING_READ(reg);
2911
2912 reg = FDI_RX_CTL(pipe);
2913 temp = I915_READ(reg);
2914 temp &= ~(0x7 << 16);
2915 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2916 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2917
2918 POSTING_READ(reg);
2919 udelay(100);
2920
2921 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002922 if (HAS_PCH_IBX(dev)) {
2923 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes291427f2011-07-29 12:42:37 -07002924 } else if (HAS_PCH_CPT(dev)) {
2925 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002926 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002927
2928 /* still set train pattern 1 */
2929 reg = FDI_TX_CTL(pipe);
2930 temp = I915_READ(reg);
2931 temp &= ~FDI_LINK_TRAIN_NONE;
2932 temp |= FDI_LINK_TRAIN_PATTERN_1;
2933 I915_WRITE(reg, temp);
2934
2935 reg = FDI_RX_CTL(pipe);
2936 temp = I915_READ(reg);
2937 if (HAS_PCH_CPT(dev)) {
2938 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2939 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2940 } else {
2941 temp &= ~FDI_LINK_TRAIN_NONE;
2942 temp |= FDI_LINK_TRAIN_PATTERN_1;
2943 }
2944 /* BPC in FDI rx is consistent with that in PIPECONF */
2945 temp &= ~(0x07 << 16);
2946 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2947 I915_WRITE(reg, temp);
2948
2949 POSTING_READ(reg);
2950 udelay(100);
2951}
2952
Chris Wilson5bb61642012-09-27 21:25:58 +01002953static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2954{
2955 struct drm_device *dev = crtc->dev;
2956 struct drm_i915_private *dev_priv = dev->dev_private;
2957 unsigned long flags;
2958 bool pending;
2959
2960 if (atomic_read(&dev_priv->mm.wedged))
2961 return false;
2962
2963 spin_lock_irqsave(&dev->event_lock, flags);
2964 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2965 spin_unlock_irqrestore(&dev->event_lock, flags);
2966
2967 return pending;
2968}
2969
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002970static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2971{
Chris Wilson0f911282012-04-17 10:05:38 +01002972 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002973 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002974
2975 if (crtc->fb == NULL)
2976 return;
2977
Chris Wilson5bb61642012-09-27 21:25:58 +01002978 wait_event(dev_priv->pending_flip_queue,
2979 !intel_crtc_has_pending_flip(crtc));
2980
Chris Wilson0f911282012-04-17 10:05:38 +01002981 mutex_lock(&dev->struct_mutex);
2982 intel_finish_fb(crtc->fb);
2983 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002984}
2985
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002986static bool ironlake_crtc_driving_pch(struct drm_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08002987{
2988 struct drm_device *dev = crtc->dev;
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002989 struct intel_encoder *intel_encoder;
Jesse Barnes040484a2011-01-03 12:14:26 -08002990
2991 /*
2992 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2993 * must be driven by its own crtc; no sharing is possible.
2994 */
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002995 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002996 switch (intel_encoder->type) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002997 case INTEL_OUTPUT_EDP:
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002998 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnes040484a2011-01-03 12:14:26 -08002999 return false;
3000 continue;
3001 }
3002 }
3003
3004 return true;
3005}
3006
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003007static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
3008{
3009 return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
3010}
3011
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003012/* Program iCLKIP clock to the desired frequency */
3013static void lpt_program_iclkip(struct drm_crtc *crtc)
3014{
3015 struct drm_device *dev = crtc->dev;
3016 struct drm_i915_private *dev_priv = dev->dev_private;
3017 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3018 u32 temp;
3019
3020 /* It is necessary to ungate the pixclk gate prior to programming
3021 * the divisors, and gate it back when it is done.
3022 */
3023 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3024
3025 /* Disable SSCCTL */
3026 intel_sbi_write(dev_priv, SBI_SSCCTL6,
3027 intel_sbi_read(dev_priv, SBI_SSCCTL6) |
3028 SBI_SSCCTL_DISABLE);
3029
3030 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
3031 if (crtc->mode.clock == 20000) {
3032 auxdiv = 1;
3033 divsel = 0x41;
3034 phaseinc = 0x20;
3035 } else {
3036 /* The iCLK virtual clock root frequency is in MHz,
3037 * but the crtc->mode.clock in in KHz. To get the divisors,
3038 * it is necessary to divide one by another, so we
3039 * convert the virtual clock precision to KHz here for higher
3040 * precision.
3041 */
3042 u32 iclk_virtual_root_freq = 172800 * 1000;
3043 u32 iclk_pi_range = 64;
3044 u32 desired_divisor, msb_divisor_value, pi_value;
3045
3046 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
3047 msb_divisor_value = desired_divisor / iclk_pi_range;
3048 pi_value = desired_divisor % iclk_pi_range;
3049
3050 auxdiv = 0;
3051 divsel = msb_divisor_value - 2;
3052 phaseinc = pi_value;
3053 }
3054
3055 /* This should not happen with any sane values */
3056 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3057 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3058 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3059 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3060
3061 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
3062 crtc->mode.clock,
3063 auxdiv,
3064 divsel,
3065 phasedir,
3066 phaseinc);
3067
3068 /* Program SSCDIVINTPHASE6 */
3069 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
3070 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3071 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3072 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3073 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3074 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3075 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
3076
3077 intel_sbi_write(dev_priv,
3078 SBI_SSCDIVINTPHASE6,
3079 temp);
3080
3081 /* Program SSCAUXDIV */
3082 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
3083 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3084 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
3085 intel_sbi_write(dev_priv,
3086 SBI_SSCAUXDIV6,
3087 temp);
3088
3089
3090 /* Enable modulator and associated divider */
3091 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
3092 temp &= ~SBI_SSCCTL_DISABLE;
3093 intel_sbi_write(dev_priv,
3094 SBI_SSCCTL6,
3095 temp);
3096
3097 /* Wait for initialization time */
3098 udelay(24);
3099
3100 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3101}
3102
Jesse Barnesf67a5592011-01-05 10:31:48 -08003103/*
3104 * Enable PCH resources required for PCH ports:
3105 * - PCH PLLs
3106 * - FDI training & RX/TX
3107 * - update transcoder timings
3108 * - DP transcoding bits
3109 * - transcoder
3110 */
3111static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003112{
3113 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003114 struct drm_i915_private *dev_priv = dev->dev_private;
3115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3116 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003117 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003118
Chris Wilsone7e164d2012-05-11 09:21:25 +01003119 assert_transcoder_disabled(dev_priv, pipe);
3120
Daniel Vettercd986ab2012-10-26 10:58:12 +02003121 /* Write the TU size bits before fdi link training, so that error
3122 * detection works. */
3123 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3124 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3125
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003126 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003127 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003128
Daniel Vetter572deb32012-10-27 18:46:14 +02003129 /* XXX: pch pll's can be enabled any time before we enable the PCH
3130 * transcoder, and we actually should do this to not upset any PCH
3131 * transcoder that already use the clock when we share it.
3132 *
3133 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3134 * unconditionally resets the pll - we need that to have the right LVDS
3135 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003136 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003137
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003138 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003139 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003140
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003141 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003142 switch (pipe) {
3143 default:
3144 case 0:
3145 temp |= TRANSA_DPLL_ENABLE;
3146 sel = TRANSA_DPLLB_SEL;
3147 break;
3148 case 1:
3149 temp |= TRANSB_DPLL_ENABLE;
3150 sel = TRANSB_DPLLB_SEL;
3151 break;
3152 case 2:
3153 temp |= TRANSC_DPLL_ENABLE;
3154 sel = TRANSC_DPLLB_SEL;
3155 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003156 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003157 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3158 temp |= sel;
3159 else
3160 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003161 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003162 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003163
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003164 /* set transcoder timing, panel must allow it */
3165 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003166 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3167 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3168 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3169
3170 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3171 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3172 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003173 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003174
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003175 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003176
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003177 /* For PCH DP, enable TRANS_DP_CTL */
3178 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003179 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3180 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003181 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003182 reg = TRANS_DP_CTL(pipe);
3183 temp = I915_READ(reg);
3184 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003185 TRANS_DP_SYNC_MASK |
3186 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003187 temp |= (TRANS_DP_OUTPUT_ENABLE |
3188 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003189 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003190
3191 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003192 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003193 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003194 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003195
3196 switch (intel_trans_dp_port_sel(crtc)) {
3197 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003198 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003199 break;
3200 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003201 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003202 break;
3203 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003204 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003205 break;
3206 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003207 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003208 }
3209
Chris Wilson5eddb702010-09-11 13:48:45 +01003210 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003211 }
3212
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003213 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003214}
3215
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003216static void lpt_pch_enable(struct drm_crtc *crtc)
3217{
3218 struct drm_device *dev = crtc->dev;
3219 struct drm_i915_private *dev_priv = dev->dev_private;
3220 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003221 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003222
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003223 assert_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003224
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003225 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003226
Paulo Zanoni0540e482012-10-31 18:12:40 -02003227 /* Set transcoder timing. */
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003228 I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
3229 I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
3230 I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003231
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003232 I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
3233 I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
3234 I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
3235 I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003236
Paulo Zanoni937bb612012-10-31 18:12:47 -02003237 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003238}
3239
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003240static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3241{
3242 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3243
3244 if (pll == NULL)
3245 return;
3246
3247 if (pll->refcount == 0) {
3248 WARN(1, "bad PCH PLL refcount\n");
3249 return;
3250 }
3251
3252 --pll->refcount;
3253 intel_crtc->pch_pll = NULL;
3254}
3255
3256static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3257{
3258 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3259 struct intel_pch_pll *pll;
3260 int i;
3261
3262 pll = intel_crtc->pch_pll;
3263 if (pll) {
3264 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3265 intel_crtc->base.base.id, pll->pll_reg);
3266 goto prepare;
3267 }
3268
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003269 if (HAS_PCH_IBX(dev_priv->dev)) {
3270 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3271 i = intel_crtc->pipe;
3272 pll = &dev_priv->pch_plls[i];
3273
3274 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3275 intel_crtc->base.base.id, pll->pll_reg);
3276
3277 goto found;
3278 }
3279
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003280 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3281 pll = &dev_priv->pch_plls[i];
3282
3283 /* Only want to check enabled timings first */
3284 if (pll->refcount == 0)
3285 continue;
3286
3287 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3288 fp == I915_READ(pll->fp0_reg)) {
3289 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3290 intel_crtc->base.base.id,
3291 pll->pll_reg, pll->refcount, pll->active);
3292
3293 goto found;
3294 }
3295 }
3296
3297 /* Ok no matching timings, maybe there's a free one? */
3298 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3299 pll = &dev_priv->pch_plls[i];
3300 if (pll->refcount == 0) {
3301 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3302 intel_crtc->base.base.id, pll->pll_reg);
3303 goto found;
3304 }
3305 }
3306
3307 return NULL;
3308
3309found:
3310 intel_crtc->pch_pll = pll;
3311 pll->refcount++;
3312 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3313prepare: /* separate function? */
3314 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003315
Chris Wilsone04c7352012-05-02 20:43:56 +01003316 /* Wait for the clocks to stabilize before rewriting the regs */
3317 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003318 POSTING_READ(pll->pll_reg);
3319 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003320
3321 I915_WRITE(pll->fp0_reg, fp);
3322 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003323 pll->on = false;
3324 return pll;
3325}
3326
Jesse Barnesd4270e52011-10-11 10:43:02 -07003327void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3328{
3329 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003330 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003331 u32 temp;
3332
3333 temp = I915_READ(dslreg);
3334 udelay(500);
3335 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003336 if (wait_for(I915_READ(dslreg) != temp, 5))
3337 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3338 }
3339}
3340
Jesse Barnesf67a5592011-01-05 10:31:48 -08003341static void ironlake_crtc_enable(struct drm_crtc *crtc)
3342{
3343 struct drm_device *dev = crtc->dev;
3344 struct drm_i915_private *dev_priv = dev->dev_private;
3345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003346 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003347 int pipe = intel_crtc->pipe;
3348 int plane = intel_crtc->plane;
3349 u32 temp;
3350 bool is_pch_port;
3351
Daniel Vetter08a48462012-07-02 11:43:47 +02003352 WARN_ON(!crtc->enabled);
3353
Jesse Barnesf67a5592011-01-05 10:31:48 -08003354 if (intel_crtc->active)
3355 return;
3356
3357 intel_crtc->active = true;
3358 intel_update_watermarks(dev);
3359
3360 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3361 temp = I915_READ(PCH_LVDS);
3362 if ((temp & LVDS_PORT_EN) == 0)
3363 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3364 }
3365
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003366 is_pch_port = ironlake_crtc_driving_pch(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003367
Daniel Vetter46b6f812012-09-06 22:08:33 +02003368 if (is_pch_port) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003369 /* Note: FDI PLL enabling _must_ be done before we enable the
3370 * cpu pipes, hence this is separate from all the other fdi/pch
3371 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003372 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003373 } else {
3374 assert_fdi_tx_disabled(dev_priv, pipe);
3375 assert_fdi_rx_disabled(dev_priv, pipe);
3376 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003377
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003378 for_each_encoder_on_crtc(dev, crtc, encoder)
3379 if (encoder->pre_enable)
3380 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003381
3382 /* Enable panel fitting for LVDS */
3383 if (dev_priv->pch_pf_size &&
Jani Nikula547dc042012-11-02 11:24:03 +02003384 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3385 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnesf67a5592011-01-05 10:31:48 -08003386 /* Force use of hard-coded filter coefficients
3387 * as some pre-programmed values are broken,
3388 * e.g. x201.
3389 */
Paulo Zanoni13888d72012-11-20 13:27:41 -02003390 if (IS_IVYBRIDGE(dev))
3391 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3392 PF_PIPE_SEL_IVB(pipe));
3393 else
3394 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003395 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3396 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003397 }
3398
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003399 /*
3400 * On ILK+ LUT must be loaded before the pipe is running but with
3401 * clocks enabled
3402 */
3403 intel_crtc_load_lut(crtc);
3404
Jesse Barnesf67a5592011-01-05 10:31:48 -08003405 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3406 intel_enable_plane(dev_priv, plane, pipe);
3407
3408 if (is_pch_port)
3409 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003410
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003411 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003412 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003413 mutex_unlock(&dev->struct_mutex);
3414
Chris Wilson6b383a72010-09-13 13:54:26 +01003415 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003416
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003417 for_each_encoder_on_crtc(dev, crtc, encoder)
3418 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003419
3420 if (HAS_PCH_CPT(dev))
3421 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003422
3423 /*
3424 * There seems to be a race in PCH platform hw (at least on some
3425 * outputs) where an enabled pipe still completes any pageflip right
3426 * away (as if the pipe is off) instead of waiting for vblank. As soon
3427 * as the first vblank happend, everything works as expected. Hence just
3428 * wait for one vblank before returning to avoid strange things
3429 * happening.
3430 */
3431 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003432}
3433
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003434static void haswell_crtc_enable(struct drm_crtc *crtc)
3435{
3436 struct drm_device *dev = crtc->dev;
3437 struct drm_i915_private *dev_priv = dev->dev_private;
3438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3439 struct intel_encoder *encoder;
3440 int pipe = intel_crtc->pipe;
3441 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003442 bool is_pch_port;
3443
3444 WARN_ON(!crtc->enabled);
3445
3446 if (intel_crtc->active)
3447 return;
3448
3449 intel_crtc->active = true;
3450 intel_update_watermarks(dev);
3451
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003452 is_pch_port = haswell_crtc_driving_pch(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003453
Paulo Zanoni83616632012-10-23 18:29:54 -02003454 if (is_pch_port)
Paulo Zanoni04945642012-11-01 21:00:59 -02003455 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003456
3457 for_each_encoder_on_crtc(dev, crtc, encoder)
3458 if (encoder->pre_enable)
3459 encoder->pre_enable(encoder);
3460
Paulo Zanoni1f544382012-10-24 11:32:00 -02003461 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003462
Paulo Zanoni1f544382012-10-24 11:32:00 -02003463 /* Enable panel fitting for eDP */
Jani Nikula547dc042012-11-02 11:24:03 +02003464 if (dev_priv->pch_pf_size &&
3465 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003466 /* Force use of hard-coded filter coefficients
3467 * as some pre-programmed values are broken,
3468 * e.g. x201.
3469 */
Paulo Zanoni54075a72012-11-20 13:27:42 -02003470 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3471 PF_PIPE_SEL_IVB(pipe));
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003472 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3473 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3474 }
3475
3476 /*
3477 * On ILK+ LUT must be loaded before the pipe is running but with
3478 * clocks enabled
3479 */
3480 intel_crtc_load_lut(crtc);
3481
Paulo Zanoni1f544382012-10-24 11:32:00 -02003482 intel_ddi_set_pipe_settings(crtc);
3483 intel_ddi_enable_pipe_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003484
3485 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3486 intel_enable_plane(dev_priv, plane, pipe);
3487
3488 if (is_pch_port)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003489 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003490
3491 mutex_lock(&dev->struct_mutex);
3492 intel_update_fbc(dev);
3493 mutex_unlock(&dev->struct_mutex);
3494
3495 intel_crtc_update_cursor(crtc, true);
3496
3497 for_each_encoder_on_crtc(dev, crtc, encoder)
3498 encoder->enable(encoder);
3499
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003500 /*
3501 * There seems to be a race in PCH platform hw (at least on some
3502 * outputs) where an enabled pipe still completes any pageflip right
3503 * away (as if the pipe is off) instead of waiting for vblank. As soon
3504 * as the first vblank happend, everything works as expected. Hence just
3505 * wait for one vblank before returning to avoid strange things
3506 * happening.
3507 */
3508 intel_wait_for_vblank(dev, intel_crtc->pipe);
3509}
3510
Jesse Barnes6be4a602010-09-10 10:26:01 -07003511static void ironlake_crtc_disable(struct drm_crtc *crtc)
3512{
3513 struct drm_device *dev = crtc->dev;
3514 struct drm_i915_private *dev_priv = dev->dev_private;
3515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003516 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003517 int pipe = intel_crtc->pipe;
3518 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003519 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003520
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003521
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003522 if (!intel_crtc->active)
3523 return;
3524
Daniel Vetterea9d7582012-07-10 10:42:52 +02003525 for_each_encoder_on_crtc(dev, crtc, encoder)
3526 encoder->disable(encoder);
3527
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003528 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003529 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003530 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003531
Jesse Barnesb24e7172011-01-04 15:09:30 -08003532 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003533
Chris Wilson973d04f2011-07-08 12:22:37 +01003534 if (dev_priv->cfb_plane == plane)
3535 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003536
Jesse Barnesb24e7172011-01-04 15:09:30 -08003537 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003538
Jesse Barnes6be4a602010-09-10 10:26:01 -07003539 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003540 I915_WRITE(PF_CTL(pipe), 0);
3541 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003542
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003543 for_each_encoder_on_crtc(dev, crtc, encoder)
3544 if (encoder->post_disable)
3545 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003546
Chris Wilson5eddb702010-09-11 13:48:45 +01003547 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003548
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003549 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003550
3551 if (HAS_PCH_CPT(dev)) {
3552 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003553 reg = TRANS_DP_CTL(pipe);
3554 temp = I915_READ(reg);
3555 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003556 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003557 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003558
3559 /* disable DPLL_SEL */
3560 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003561 switch (pipe) {
3562 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003563 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003564 break;
3565 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003566 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003567 break;
3568 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003569 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003570 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003571 break;
3572 default:
3573 BUG(); /* wtf */
3574 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003575 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003576 }
3577
3578 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003579 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003580
Daniel Vetter88cefb62012-08-12 19:27:14 +02003581 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003582
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003583 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003584 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003585
3586 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003587 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003588 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003589}
3590
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003591static void haswell_crtc_disable(struct drm_crtc *crtc)
3592{
3593 struct drm_device *dev = crtc->dev;
3594 struct drm_i915_private *dev_priv = dev->dev_private;
3595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3596 struct intel_encoder *encoder;
3597 int pipe = intel_crtc->pipe;
3598 int plane = intel_crtc->plane;
Paulo Zanoniad80a812012-10-24 16:06:19 -02003599 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni83616632012-10-23 18:29:54 -02003600 bool is_pch_port;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003601
3602 if (!intel_crtc->active)
3603 return;
3604
Paulo Zanoni83616632012-10-23 18:29:54 -02003605 is_pch_port = haswell_crtc_driving_pch(crtc);
3606
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003607 for_each_encoder_on_crtc(dev, crtc, encoder)
3608 encoder->disable(encoder);
3609
3610 intel_crtc_wait_for_pending_flips(crtc);
3611 drm_vblank_off(dev, pipe);
3612 intel_crtc_update_cursor(crtc, false);
3613
3614 intel_disable_plane(dev_priv, plane, pipe);
3615
3616 if (dev_priv->cfb_plane == plane)
3617 intel_disable_fbc(dev);
3618
3619 intel_disable_pipe(dev_priv, pipe);
3620
Paulo Zanoniad80a812012-10-24 16:06:19 -02003621 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003622
3623 /* Disable PF */
3624 I915_WRITE(PF_CTL(pipe), 0);
3625 I915_WRITE(PF_WIN_SZ(pipe), 0);
3626
Paulo Zanoni1f544382012-10-24 11:32:00 -02003627 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003628
3629 for_each_encoder_on_crtc(dev, crtc, encoder)
3630 if (encoder->post_disable)
3631 encoder->post_disable(encoder);
3632
Paulo Zanoni83616632012-10-23 18:29:54 -02003633 if (is_pch_port) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003634 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003635 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003636 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003637
3638 intel_crtc->active = false;
3639 intel_update_watermarks(dev);
3640
3641 mutex_lock(&dev->struct_mutex);
3642 intel_update_fbc(dev);
3643 mutex_unlock(&dev->struct_mutex);
3644}
3645
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003646static void ironlake_crtc_off(struct drm_crtc *crtc)
3647{
3648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3649 intel_put_pch_pll(intel_crtc);
3650}
3651
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003652static void haswell_crtc_off(struct drm_crtc *crtc)
3653{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3655
3656 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3657 * start using it. */
3658 intel_crtc->cpu_transcoder = intel_crtc->pipe;
3659
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003660 intel_ddi_put_crtc_pll(crtc);
3661}
3662
Daniel Vetter02e792f2009-09-15 22:57:34 +02003663static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3664{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003665 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003666 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003667 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003668
Chris Wilson23f09ce2010-08-12 13:53:37 +01003669 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003670 dev_priv->mm.interruptible = false;
3671 (void) intel_overlay_switch_off(intel_crtc->overlay);
3672 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003673 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003674 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003675
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003676 /* Let userspace switch the overlay on again. In most cases userspace
3677 * has to recompute where to put it anyway.
3678 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003679}
3680
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003681static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003682{
3683 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003684 struct drm_i915_private *dev_priv = dev->dev_private;
3685 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003686 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003687 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003688 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003689
Daniel Vetter08a48462012-07-02 11:43:47 +02003690 WARN_ON(!crtc->enabled);
3691
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003692 if (intel_crtc->active)
3693 return;
3694
3695 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003696 intel_update_watermarks(dev);
3697
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003698 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003699 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003700 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003701
3702 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003703 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003704
3705 /* Give the overlay scaler a chance to enable if it's on this pipe */
3706 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003707 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003708
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003709 for_each_encoder_on_crtc(dev, crtc, encoder)
3710 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003711}
3712
3713static void i9xx_crtc_disable(struct drm_crtc *crtc)
3714{
3715 struct drm_device *dev = crtc->dev;
3716 struct drm_i915_private *dev_priv = dev->dev_private;
3717 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003718 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003719 int pipe = intel_crtc->pipe;
3720 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003721
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003722
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003723 if (!intel_crtc->active)
3724 return;
3725
Daniel Vetterea9d7582012-07-10 10:42:52 +02003726 for_each_encoder_on_crtc(dev, crtc, encoder)
3727 encoder->disable(encoder);
3728
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003729 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003730 intel_crtc_wait_for_pending_flips(crtc);
3731 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003732 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003733 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003734
Chris Wilson973d04f2011-07-08 12:22:37 +01003735 if (dev_priv->cfb_plane == plane)
3736 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003737
Jesse Barnesb24e7172011-01-04 15:09:30 -08003738 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003739 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003740 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003741
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003742 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003743 intel_update_fbc(dev);
3744 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003745}
3746
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003747static void i9xx_crtc_off(struct drm_crtc *crtc)
3748{
3749}
3750
Daniel Vetter976f8a22012-07-08 22:34:21 +02003751static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3752 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003753{
3754 struct drm_device *dev = crtc->dev;
3755 struct drm_i915_master_private *master_priv;
3756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3757 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003758
3759 if (!dev->primary->master)
3760 return;
3761
3762 master_priv = dev->primary->master->driver_priv;
3763 if (!master_priv->sarea_priv)
3764 return;
3765
Jesse Barnes79e53942008-11-07 14:24:08 -08003766 switch (pipe) {
3767 case 0:
3768 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3769 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3770 break;
3771 case 1:
3772 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3773 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3774 break;
3775 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003776 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003777 break;
3778 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003779}
3780
Daniel Vetter976f8a22012-07-08 22:34:21 +02003781/**
3782 * Sets the power management mode of the pipe and plane.
3783 */
3784void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003785{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003786 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003787 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003788 struct intel_encoder *intel_encoder;
3789 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003790
Daniel Vetter976f8a22012-07-08 22:34:21 +02003791 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3792 enable |= intel_encoder->connectors_active;
3793
3794 if (enable)
3795 dev_priv->display.crtc_enable(crtc);
3796 else
3797 dev_priv->display.crtc_disable(crtc);
3798
3799 intel_crtc_update_sarea(crtc, enable);
3800}
3801
3802static void intel_crtc_noop(struct drm_crtc *crtc)
3803{
3804}
3805
3806static void intel_crtc_disable(struct drm_crtc *crtc)
3807{
3808 struct drm_device *dev = crtc->dev;
3809 struct drm_connector *connector;
3810 struct drm_i915_private *dev_priv = dev->dev_private;
3811
3812 /* crtc should still be enabled when we disable it. */
3813 WARN_ON(!crtc->enabled);
3814
3815 dev_priv->display.crtc_disable(crtc);
3816 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003817 dev_priv->display.off(crtc);
3818
Chris Wilson931872f2012-01-16 23:01:13 +00003819 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3820 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003821
3822 if (crtc->fb) {
3823 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003824 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003825 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003826 crtc->fb = NULL;
3827 }
3828
3829 /* Update computed state. */
3830 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3831 if (!connector->encoder || !connector->encoder->crtc)
3832 continue;
3833
3834 if (connector->encoder->crtc != crtc)
3835 continue;
3836
3837 connector->dpms = DRM_MODE_DPMS_OFF;
3838 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003839 }
3840}
3841
Daniel Vettera261b242012-07-26 19:21:47 +02003842void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003843{
Daniel Vettera261b242012-07-26 19:21:47 +02003844 struct drm_crtc *crtc;
3845
3846 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3847 if (crtc->enabled)
3848 intel_crtc_disable(crtc);
3849 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003850}
3851
Daniel Vetter1f703852012-07-11 16:51:39 +02003852void intel_encoder_noop(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003853{
Jesse Barnes79e53942008-11-07 14:24:08 -08003854}
3855
Chris Wilsonea5b2132010-08-04 13:50:23 +01003856void intel_encoder_destroy(struct drm_encoder *encoder)
3857{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003858 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003859
Chris Wilsonea5b2132010-08-04 13:50:23 +01003860 drm_encoder_cleanup(encoder);
3861 kfree(intel_encoder);
3862}
3863
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003864/* Simple dpms helper for encodres with just one connector, no cloning and only
3865 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3866 * state of the entire output pipe. */
3867void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3868{
3869 if (mode == DRM_MODE_DPMS_ON) {
3870 encoder->connectors_active = true;
3871
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003872 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003873 } else {
3874 encoder->connectors_active = false;
3875
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003876 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003877 }
3878}
3879
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003880/* Cross check the actual hw state with our own modeset state tracking (and it's
3881 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003882static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003883{
3884 if (connector->get_hw_state(connector)) {
3885 struct intel_encoder *encoder = connector->encoder;
3886 struct drm_crtc *crtc;
3887 bool encoder_enabled;
3888 enum pipe pipe;
3889
3890 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3891 connector->base.base.id,
3892 drm_get_connector_name(&connector->base));
3893
3894 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3895 "wrong connector dpms state\n");
3896 WARN(connector->base.encoder != &encoder->base,
3897 "active connector not linked to encoder\n");
3898 WARN(!encoder->connectors_active,
3899 "encoder->connectors_active not set\n");
3900
3901 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3902 WARN(!encoder_enabled, "encoder not enabled\n");
3903 if (WARN_ON(!encoder->base.crtc))
3904 return;
3905
3906 crtc = encoder->base.crtc;
3907
3908 WARN(!crtc->enabled, "crtc not enabled\n");
3909 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3910 WARN(pipe != to_intel_crtc(crtc)->pipe,
3911 "encoder active on the wrong pipe\n");
3912 }
3913}
3914
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003915/* Even simpler default implementation, if there's really no special case to
3916 * consider. */
3917void intel_connector_dpms(struct drm_connector *connector, int mode)
3918{
3919 struct intel_encoder *encoder = intel_attached_encoder(connector);
3920
3921 /* All the simple cases only support two dpms states. */
3922 if (mode != DRM_MODE_DPMS_ON)
3923 mode = DRM_MODE_DPMS_OFF;
3924
3925 if (mode == connector->dpms)
3926 return;
3927
3928 connector->dpms = mode;
3929
3930 /* Only need to change hw state when actually enabled */
3931 if (encoder->base.crtc)
3932 intel_encoder_dpms(encoder, mode);
3933 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003934 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003935
Daniel Vetterb9805142012-08-31 17:37:33 +02003936 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003937}
3938
Daniel Vetterf0947c32012-07-02 13:10:34 +02003939/* Simple connector->get_hw_state implementation for encoders that support only
3940 * one connector and no cloning and hence the encoder state determines the state
3941 * of the connector. */
3942bool intel_connector_get_hw_state(struct intel_connector *connector)
3943{
Daniel Vetter24929352012-07-02 20:28:59 +02003944 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003945 struct intel_encoder *encoder = connector->encoder;
3946
3947 return encoder->get_hw_state(encoder, &pipe);
3948}
3949
Jesse Barnes79e53942008-11-07 14:24:08 -08003950static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
Daniel Vetter35313cd2012-07-20 10:30:45 +02003951 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -08003952 struct drm_display_mode *adjusted_mode)
3953{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003954 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003955
Eric Anholtbad720f2009-10-22 16:11:14 -07003956 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003957 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003958 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3959 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003960 }
Chris Wilson89749352010-09-12 18:25:19 +01003961
Daniel Vetterf9bef082012-04-15 19:53:19 +02003962 /* All interlaced capable intel hw wants timings in frames. Note though
3963 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3964 * timings, so we need to be careful not to clobber these.*/
3965 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3966 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003967
Chris Wilson44f46b422012-06-21 13:19:59 +03003968 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3969 * with a hsync front porch of 0.
3970 */
3971 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3972 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3973 return false;
3974
Jesse Barnes79e53942008-11-07 14:24:08 -08003975 return true;
3976}
3977
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003978static int valleyview_get_display_clock_speed(struct drm_device *dev)
3979{
3980 return 400000; /* FIXME */
3981}
3982
Jesse Barnese70236a2009-09-21 10:42:27 -07003983static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003984{
Jesse Barnese70236a2009-09-21 10:42:27 -07003985 return 400000;
3986}
Jesse Barnes79e53942008-11-07 14:24:08 -08003987
Jesse Barnese70236a2009-09-21 10:42:27 -07003988static int i915_get_display_clock_speed(struct drm_device *dev)
3989{
3990 return 333000;
3991}
Jesse Barnes79e53942008-11-07 14:24:08 -08003992
Jesse Barnese70236a2009-09-21 10:42:27 -07003993static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3994{
3995 return 200000;
3996}
Jesse Barnes79e53942008-11-07 14:24:08 -08003997
Jesse Barnese70236a2009-09-21 10:42:27 -07003998static int i915gm_get_display_clock_speed(struct drm_device *dev)
3999{
4000 u16 gcfgc = 0;
4001
4002 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4003
4004 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004005 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004006 else {
4007 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4008 case GC_DISPLAY_CLOCK_333_MHZ:
4009 return 333000;
4010 default:
4011 case GC_DISPLAY_CLOCK_190_200_MHZ:
4012 return 190000;
4013 }
4014 }
4015}
Jesse Barnes79e53942008-11-07 14:24:08 -08004016
Jesse Barnese70236a2009-09-21 10:42:27 -07004017static int i865_get_display_clock_speed(struct drm_device *dev)
4018{
4019 return 266000;
4020}
4021
4022static int i855_get_display_clock_speed(struct drm_device *dev)
4023{
4024 u16 hpllcc = 0;
4025 /* Assume that the hardware is in the high speed state. This
4026 * should be the default.
4027 */
4028 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4029 case GC_CLOCK_133_200:
4030 case GC_CLOCK_100_200:
4031 return 200000;
4032 case GC_CLOCK_166_250:
4033 return 250000;
4034 case GC_CLOCK_100_133:
4035 return 133000;
4036 }
4037
4038 /* Shouldn't happen */
4039 return 0;
4040}
4041
4042static int i830_get_display_clock_speed(struct drm_device *dev)
4043{
4044 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004045}
4046
Zhenyu Wang2c072452009-06-05 15:38:42 +08004047struct fdi_m_n {
4048 u32 tu;
4049 u32 gmch_m;
4050 u32 gmch_n;
4051 u32 link_m;
4052 u32 link_n;
4053};
4054
4055static void
4056fdi_reduce_ratio(u32 *num, u32 *den)
4057{
4058 while (*num > 0xffffff || *den > 0xffffff) {
4059 *num >>= 1;
4060 *den >>= 1;
4061 }
4062}
4063
Zhenyu Wang2c072452009-06-05 15:38:42 +08004064static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004065ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
4066 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004067{
Zhenyu Wang2c072452009-06-05 15:38:42 +08004068 m_n->tu = 64; /* default size */
4069
Chris Wilson22ed1112010-12-04 01:01:29 +00004070 /* BUG_ON(pixel_clock > INT_MAX / 36); */
4071 m_n->gmch_m = bits_per_pixel * pixel_clock;
4072 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004073 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
4074
Chris Wilson22ed1112010-12-04 01:01:29 +00004075 m_n->link_m = pixel_clock;
4076 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004077 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
4078}
4079
Chris Wilsona7615032011-01-12 17:04:08 +00004080static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4081{
Keith Packard72bbe582011-09-26 16:09:45 -07004082 if (i915_panel_use_ssc >= 0)
4083 return i915_panel_use_ssc != 0;
4084 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004085 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004086}
4087
Jesse Barnes5a354202011-06-24 12:19:22 -07004088/**
4089 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4090 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004091 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07004092 *
4093 * A pipe may be connected to one or more outputs. Based on the depth of the
4094 * attached framebuffer, choose a good color depth to use on the pipe.
4095 *
4096 * If possible, match the pipe depth to the fb depth. In some cases, this
4097 * isn't ideal, because the connected output supports a lesser or restricted
4098 * set of depths. Resolve that here:
4099 * LVDS typically supports only 6bpc, so clamp down in that case
4100 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4101 * Displays may support a restricted set as well, check EDID and clamp as
4102 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004103 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07004104 *
4105 * RETURNS:
4106 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4107 * true if they don't match).
4108 */
4109static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004110 struct drm_framebuffer *fb,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004111 unsigned int *pipe_bpp,
4112 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07004113{
4114 struct drm_device *dev = crtc->dev;
4115 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07004116 struct drm_connector *connector;
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004117 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07004118 unsigned int display_bpc = UINT_MAX, bpc;
4119
4120 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004121 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004122
4123 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4124 unsigned int lvds_bpc;
4125
4126 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4127 LVDS_A3_POWER_UP)
4128 lvds_bpc = 8;
4129 else
4130 lvds_bpc = 6;
4131
4132 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004133 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004134 display_bpc = lvds_bpc;
4135 }
4136 continue;
4137 }
4138
Jesse Barnes5a354202011-06-24 12:19:22 -07004139 /* Not one of the known troublemakers, check the EDID */
4140 list_for_each_entry(connector, &dev->mode_config.connector_list,
4141 head) {
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004142 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07004143 continue;
4144
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004145 /* Don't use an invalid EDID bpc value */
4146 if (connector->display_info.bpc &&
4147 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004148 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004149 display_bpc = connector->display_info.bpc;
4150 }
4151 }
4152
4153 /*
4154 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4155 * through, clamp it down. (Note: >12bpc will be caught below.)
4156 */
4157 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4158 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004159 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004160 display_bpc = 12;
4161 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004162 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004163 display_bpc = 8;
4164 }
4165 }
4166 }
4167
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004168 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4169 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4170 display_bpc = 6;
4171 }
4172
Jesse Barnes5a354202011-06-24 12:19:22 -07004173 /*
4174 * We could just drive the pipe at the highest bpc all the time and
4175 * enable dithering as needed, but that costs bandwidth. So choose
4176 * the minimum value that expresses the full color range of the fb but
4177 * also stays within the max display bpc discovered above.
4178 */
4179
Daniel Vetter94352cf2012-07-05 22:51:56 +02004180 switch (fb->depth) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004181 case 8:
4182 bpc = 8; /* since we go through a colormap */
4183 break;
4184 case 15:
4185 case 16:
4186 bpc = 6; /* min is 18bpp */
4187 break;
4188 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004189 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004190 break;
4191 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004192 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004193 break;
4194 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004195 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004196 break;
4197 default:
4198 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4199 bpc = min((unsigned int)8, display_bpc);
4200 break;
4201 }
4202
Keith Packard578393c2011-09-05 11:53:21 -07004203 display_bpc = min(display_bpc, bpc);
4204
Adam Jackson82820492011-10-10 16:33:34 -04004205 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
4206 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004207
Keith Packard578393c2011-09-05 11:53:21 -07004208 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004209
4210 return display_bpc != bpc;
4211}
4212
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004213static int vlv_get_refclk(struct drm_crtc *crtc)
4214{
4215 struct drm_device *dev = crtc->dev;
4216 struct drm_i915_private *dev_priv = dev->dev_private;
4217 int refclk = 27000; /* for DP & HDMI */
4218
4219 return 100000; /* only one validated so far */
4220
4221 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4222 refclk = 96000;
4223 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4224 if (intel_panel_use_ssc(dev_priv))
4225 refclk = 100000;
4226 else
4227 refclk = 96000;
4228 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4229 refclk = 100000;
4230 }
4231
4232 return refclk;
4233}
4234
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004235static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4236{
4237 struct drm_device *dev = crtc->dev;
4238 struct drm_i915_private *dev_priv = dev->dev_private;
4239 int refclk;
4240
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004241 if (IS_VALLEYVIEW(dev)) {
4242 refclk = vlv_get_refclk(crtc);
4243 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004244 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4245 refclk = dev_priv->lvds_ssc_freq * 1000;
4246 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4247 refclk / 1000);
4248 } else if (!IS_GEN2(dev)) {
4249 refclk = 96000;
4250 } else {
4251 refclk = 48000;
4252 }
4253
4254 return refclk;
4255}
4256
4257static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
4258 intel_clock_t *clock)
4259{
4260 /* SDVO TV has fixed PLL values depend on its clock range,
4261 this mirrors vbios setting. */
4262 if (adjusted_mode->clock >= 100000
4263 && adjusted_mode->clock < 140500) {
4264 clock->p1 = 2;
4265 clock->p2 = 10;
4266 clock->n = 3;
4267 clock->m1 = 16;
4268 clock->m2 = 8;
4269 } else if (adjusted_mode->clock >= 140500
4270 && adjusted_mode->clock <= 200000) {
4271 clock->p1 = 1;
4272 clock->p2 = 10;
4273 clock->n = 6;
4274 clock->m1 = 12;
4275 clock->m2 = 8;
4276 }
4277}
4278
Jesse Barnesa7516a02011-12-15 12:30:37 -08004279static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
4280 intel_clock_t *clock,
4281 intel_clock_t *reduced_clock)
4282{
4283 struct drm_device *dev = crtc->dev;
4284 struct drm_i915_private *dev_priv = dev->dev_private;
4285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4286 int pipe = intel_crtc->pipe;
4287 u32 fp, fp2 = 0;
4288
4289 if (IS_PINEVIEW(dev)) {
4290 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
4291 if (reduced_clock)
4292 fp2 = (1 << reduced_clock->n) << 16 |
4293 reduced_clock->m1 << 8 | reduced_clock->m2;
4294 } else {
4295 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
4296 if (reduced_clock)
4297 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
4298 reduced_clock->m2;
4299 }
4300
4301 I915_WRITE(FP0(pipe), fp);
4302
4303 intel_crtc->lowfreq_avail = false;
4304 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4305 reduced_clock && i915_powersave) {
4306 I915_WRITE(FP1(pipe), fp2);
4307 intel_crtc->lowfreq_avail = true;
4308 } else {
4309 I915_WRITE(FP1(pipe), fp);
4310 }
4311}
4312
Daniel Vetter93e537a2012-03-28 23:11:26 +02004313static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
4314 struct drm_display_mode *adjusted_mode)
4315{
4316 struct drm_device *dev = crtc->dev;
4317 struct drm_i915_private *dev_priv = dev->dev_private;
4318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4319 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01004320 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004321
4322 temp = I915_READ(LVDS);
4323 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4324 if (pipe == 1) {
4325 temp |= LVDS_PIPEB_SELECT;
4326 } else {
4327 temp &= ~LVDS_PIPEB_SELECT;
4328 }
4329 /* set the corresponsding LVDS_BORDER bit */
4330 temp |= dev_priv->lvds_border_bits;
4331 /* Set the B0-B3 data pairs corresponding to whether we're going to
4332 * set the DPLLs for dual-channel mode or not.
4333 */
4334 if (clock->p2 == 7)
4335 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4336 else
4337 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4338
4339 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4340 * appropriately here, but we need to look more thoroughly into how
4341 * panels behave in the two modes.
4342 */
4343 /* set the dithering flag on LVDS as needed */
4344 if (INTEL_INFO(dev)->gen >= 4) {
4345 if (dev_priv->lvds_dither)
4346 temp |= LVDS_ENABLE_DITHER;
4347 else
4348 temp &= ~LVDS_ENABLE_DITHER;
4349 }
Chris Wilson284d5df2012-04-14 17:41:59 +01004350 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02004351 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004352 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004353 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004354 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004355 I915_WRITE(LVDS, temp);
4356}
4357
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004358static void vlv_update_pll(struct drm_crtc *crtc,
4359 struct drm_display_mode *mode,
4360 struct drm_display_mode *adjusted_mode,
4361 intel_clock_t *clock, intel_clock_t *reduced_clock,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304362 int num_connectors)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004363{
4364 struct drm_device *dev = crtc->dev;
4365 struct drm_i915_private *dev_priv = dev->dev_private;
4366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4367 int pipe = intel_crtc->pipe;
4368 u32 dpll, mdiv, pdiv;
4369 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304370 bool is_sdvo;
4371 u32 temp;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004372
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304373 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4374 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4375
4376 dpll = DPLL_VGA_MODE_DIS;
4377 dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
4378 dpll |= DPLL_REFA_CLK_ENABLE_VLV;
4379 dpll |= DPLL_INTEGRATED_CLOCK_VLV;
4380
4381 I915_WRITE(DPLL(pipe), dpll);
4382 POSTING_READ(DPLL(pipe));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004383
4384 bestn = clock->n;
4385 bestm1 = clock->m1;
4386 bestm2 = clock->m2;
4387 bestp1 = clock->p1;
4388 bestp2 = clock->p2;
4389
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304390 /*
4391 * In Valleyview PLL and program lane counter registers are exposed
4392 * through DPIO interface
4393 */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004394 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4395 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4396 mdiv |= ((bestn << DPIO_N_SHIFT));
4397 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4398 mdiv |= (1 << DPIO_K_SHIFT);
4399 mdiv |= DPIO_ENABLE_CALIBRATION;
4400 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4401
4402 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4403
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304404 pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004405 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304406 (7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
4407 (5 << DPIO_CLK_BIAS_CTL_SHIFT);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004408 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4409
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304410 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004411
4412 dpll |= DPLL_VCO_ENABLE;
4413 I915_WRITE(DPLL(pipe), dpll);
4414 POSTING_READ(DPLL(pipe));
4415 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4416 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4417
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304418 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004419
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304420 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4421 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4422
4423 I915_WRITE(DPLL(pipe), dpll);
4424
4425 /* Wait for the clocks to stabilize. */
4426 POSTING_READ(DPLL(pipe));
4427 udelay(150);
4428
4429 temp = 0;
4430 if (is_sdvo) {
4431 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004432 if (temp > 1)
4433 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4434 else
4435 temp = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004436 }
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304437 I915_WRITE(DPLL_MD(pipe), temp);
4438 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004439
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304440 /* Now program lane control registers */
4441 if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
4442 || intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
4443 {
4444 temp = 0x1000C4;
4445 if(pipe == 1)
4446 temp |= (1 << 21);
4447 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
4448 }
4449 if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
4450 {
4451 temp = 0x1000C4;
4452 if(pipe == 1)
4453 temp |= (1 << 21);
4454 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
4455 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004456}
4457
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004458static void i9xx_update_pll(struct drm_crtc *crtc,
4459 struct drm_display_mode *mode,
4460 struct drm_display_mode *adjusted_mode,
4461 intel_clock_t *clock, intel_clock_t *reduced_clock,
4462 int num_connectors)
4463{
4464 struct drm_device *dev = crtc->dev;
4465 struct drm_i915_private *dev_priv = dev->dev_private;
4466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4467 int pipe = intel_crtc->pipe;
4468 u32 dpll;
4469 bool is_sdvo;
4470
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304471 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4472
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004473 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4474 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4475
4476 dpll = DPLL_VGA_MODE_DIS;
4477
4478 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4479 dpll |= DPLLB_MODE_LVDS;
4480 else
4481 dpll |= DPLLB_MODE_DAC_SERIAL;
4482 if (is_sdvo) {
4483 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4484 if (pixel_multiplier > 1) {
4485 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4486 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4487 }
4488 dpll |= DPLL_DVO_HIGH_SPEED;
4489 }
4490 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4491 dpll |= DPLL_DVO_HIGH_SPEED;
4492
4493 /* compute bitmask from p1 value */
4494 if (IS_PINEVIEW(dev))
4495 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4496 else {
4497 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4498 if (IS_G4X(dev) && reduced_clock)
4499 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4500 }
4501 switch (clock->p2) {
4502 case 5:
4503 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4504 break;
4505 case 7:
4506 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4507 break;
4508 case 10:
4509 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4510 break;
4511 case 14:
4512 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4513 break;
4514 }
4515 if (INTEL_INFO(dev)->gen >= 4)
4516 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4517
4518 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4519 dpll |= PLL_REF_INPUT_TVCLKINBC;
4520 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4521 /* XXX: just matching BIOS for now */
4522 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4523 dpll |= 3;
4524 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4525 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4526 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4527 else
4528 dpll |= PLL_REF_INPUT_DREFCLK;
4529
4530 dpll |= DPLL_VCO_ENABLE;
4531 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4532 POSTING_READ(DPLL(pipe));
4533 udelay(150);
4534
4535 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4536 * This is an exception to the general rule that mode_set doesn't turn
4537 * things on.
4538 */
4539 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4540 intel_update_lvds(crtc, clock, adjusted_mode);
4541
4542 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4543 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4544
4545 I915_WRITE(DPLL(pipe), dpll);
4546
4547 /* Wait for the clocks to stabilize. */
4548 POSTING_READ(DPLL(pipe));
4549 udelay(150);
4550
4551 if (INTEL_INFO(dev)->gen >= 4) {
4552 u32 temp = 0;
4553 if (is_sdvo) {
4554 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4555 if (temp > 1)
4556 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4557 else
4558 temp = 0;
4559 }
4560 I915_WRITE(DPLL_MD(pipe), temp);
4561 } else {
4562 /* The pixel multiplier can only be updated once the
4563 * DPLL is enabled and the clocks are stable.
4564 *
4565 * So write it again.
4566 */
4567 I915_WRITE(DPLL(pipe), dpll);
4568 }
4569}
4570
4571static void i8xx_update_pll(struct drm_crtc *crtc,
4572 struct drm_display_mode *adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304573 intel_clock_t *clock, intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004574 int num_connectors)
4575{
4576 struct drm_device *dev = crtc->dev;
4577 struct drm_i915_private *dev_priv = dev->dev_private;
4578 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4579 int pipe = intel_crtc->pipe;
4580 u32 dpll;
4581
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304582 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4583
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004584 dpll = DPLL_VGA_MODE_DIS;
4585
4586 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4587 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4588 } else {
4589 if (clock->p1 == 2)
4590 dpll |= PLL_P1_DIVIDE_BY_TWO;
4591 else
4592 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4593 if (clock->p2 == 4)
4594 dpll |= PLL_P2_DIVIDE_BY_4;
4595 }
4596
4597 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4598 /* XXX: just matching BIOS for now */
4599 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4600 dpll |= 3;
4601 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4602 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4603 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4604 else
4605 dpll |= PLL_REF_INPUT_DREFCLK;
4606
4607 dpll |= DPLL_VCO_ENABLE;
4608 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4609 POSTING_READ(DPLL(pipe));
4610 udelay(150);
4611
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004612 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4613 * This is an exception to the general rule that mode_set doesn't turn
4614 * things on.
4615 */
4616 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4617 intel_update_lvds(crtc, clock, adjusted_mode);
4618
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004619 I915_WRITE(DPLL(pipe), dpll);
4620
4621 /* Wait for the clocks to stabilize. */
4622 POSTING_READ(DPLL(pipe));
4623 udelay(150);
4624
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004625 /* The pixel multiplier can only be updated once the
4626 * DPLL is enabled and the clocks are stable.
4627 *
4628 * So write it again.
4629 */
4630 I915_WRITE(DPLL(pipe), dpll);
4631}
4632
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004633static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4634 struct drm_display_mode *mode,
4635 struct drm_display_mode *adjusted_mode)
4636{
4637 struct drm_device *dev = intel_crtc->base.dev;
4638 struct drm_i915_private *dev_priv = dev->dev_private;
4639 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004640 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004641 uint32_t vsyncshift;
4642
4643 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4644 /* the chip adds 2 halflines automatically */
4645 adjusted_mode->crtc_vtotal -= 1;
4646 adjusted_mode->crtc_vblank_end -= 1;
4647 vsyncshift = adjusted_mode->crtc_hsync_start
4648 - adjusted_mode->crtc_htotal / 2;
4649 } else {
4650 vsyncshift = 0;
4651 }
4652
4653 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004654 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004655
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004656 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004657 (adjusted_mode->crtc_hdisplay - 1) |
4658 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004659 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004660 (adjusted_mode->crtc_hblank_start - 1) |
4661 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004662 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004663 (adjusted_mode->crtc_hsync_start - 1) |
4664 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4665
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004666 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004667 (adjusted_mode->crtc_vdisplay - 1) |
4668 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004669 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004670 (adjusted_mode->crtc_vblank_start - 1) |
4671 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004672 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004673 (adjusted_mode->crtc_vsync_start - 1) |
4674 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4675
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004676 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4677 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4678 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4679 * bits. */
4680 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4681 (pipe == PIPE_B || pipe == PIPE_C))
4682 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4683
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004684 /* pipesrc controls the size that is scaled from, which should
4685 * always be the user's requested size.
4686 */
4687 I915_WRITE(PIPESRC(pipe),
4688 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4689}
4690
Eric Anholtf564048e2011-03-30 13:01:02 -07004691static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4692 struct drm_display_mode *mode,
4693 struct drm_display_mode *adjusted_mode,
4694 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004695 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004696{
4697 struct drm_device *dev = crtc->dev;
4698 struct drm_i915_private *dev_priv = dev->dev_private;
4699 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4700 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004701 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004702 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004703 intel_clock_t clock, reduced_clock;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004704 u32 dspcntr, pipeconf;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004705 bool ok, has_reduced_clock = false, is_sdvo = false;
4706 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004707 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004708 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004709 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004710
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004711 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004712 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004713 case INTEL_OUTPUT_LVDS:
4714 is_lvds = true;
4715 break;
4716 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004717 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004718 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004719 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004720 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004721 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004722 case INTEL_OUTPUT_TVOUT:
4723 is_tv = true;
4724 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004725 case INTEL_OUTPUT_DISPLAYPORT:
4726 is_dp = true;
4727 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004728 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004729
Eric Anholtc751ce42010-03-25 11:48:48 -07004730 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004731 }
4732
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004733 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004734
Ma Lingd4906092009-03-18 20:13:27 +08004735 /*
4736 * Returns a set of divisors for the desired target clock with the given
4737 * refclk, or FALSE. The returned values represent the clock equation:
4738 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4739 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004740 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004741 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4742 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004743 if (!ok) {
4744 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004745 return -EINVAL;
4746 }
4747
4748 /* Ensure that the cursor is valid for the new mode before changing... */
4749 intel_crtc_update_cursor(crtc, true);
4750
4751 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004752 /*
4753 * Ensure we match the reduced clock's P to the target clock.
4754 * If the clocks don't match, we can't switch the display clock
4755 * by using the FP0/FP1. In such case we will disable the LVDS
4756 * downclock feature.
4757 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004758 has_reduced_clock = limit->find_pll(limit, crtc,
4759 dev_priv->lvds_downclock,
4760 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004761 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004762 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004763 }
4764
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004765 if (is_sdvo && is_tv)
4766 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004767
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004768 if (IS_GEN2(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304769 i8xx_update_pll(crtc, adjusted_mode, &clock,
4770 has_reduced_clock ? &reduced_clock : NULL,
4771 num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004772 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304773 vlv_update_pll(crtc, mode, adjusted_mode, &clock,
4774 has_reduced_clock ? &reduced_clock : NULL,
4775 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004776 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004777 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4778 has_reduced_clock ? &reduced_clock : NULL,
4779 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004780
4781 /* setup pipeconf */
4782 pipeconf = I915_READ(PIPECONF(pipe));
4783
4784 /* Set up the display plane register */
4785 dspcntr = DISPPLANE_GAMMA_ENABLE;
4786
Eric Anholt929c77f2011-03-30 13:01:04 -07004787 if (pipe == 0)
4788 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4789 else
4790 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004791
4792 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4793 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4794 * core speed.
4795 *
4796 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4797 * pipe == 0 check?
4798 */
4799 if (mode->clock >
4800 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4801 pipeconf |= PIPECONF_DOUBLE_WIDE;
4802 else
4803 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4804 }
4805
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004806 /* default to 8bpc */
4807 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
4808 if (is_dp) {
Jani Nikula0c96c652012-09-26 18:43:10 +03004809 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004810 pipeconf |= PIPECONF_BPP_6 |
4811 PIPECONF_DITHER_EN |
4812 PIPECONF_DITHER_TYPE_SP;
4813 }
4814 }
4815
Gajanan Bhat19c03922012-09-27 19:13:07 +05304816 if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4817 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4818 pipeconf |= PIPECONF_BPP_6 |
4819 PIPECONF_ENABLE |
4820 I965_PIPECONF_ACTIVE;
4821 }
4822 }
4823
Eric Anholtf564048e2011-03-30 13:01:02 -07004824 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4825 drm_mode_debug_printmodeline(mode);
4826
Jesse Barnesa7516a02011-12-15 12:30:37 -08004827 if (HAS_PIPE_CXSR(dev)) {
4828 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004829 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4830 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004831 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004832 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4833 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4834 }
4835 }
4836
Keith Packard617cf882012-02-08 13:53:38 -08004837 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004838 if (!IS_GEN2(dev) &&
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004839 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Eric Anholtf564048e2011-03-30 13:01:02 -07004840 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004841 else
Keith Packard617cf882012-02-08 13:53:38 -08004842 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004843
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004844 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004845
4846 /* pipesrc and dspsize control the size that is scaled from,
4847 * which should always be the user's requested size.
4848 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004849 I915_WRITE(DSPSIZE(plane),
4850 ((mode->vdisplay - 1) << 16) |
4851 (mode->hdisplay - 1));
4852 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004853
Eric Anholtf564048e2011-03-30 13:01:02 -07004854 I915_WRITE(PIPECONF(pipe), pipeconf);
4855 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004856 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004857
4858 intel_wait_for_vblank(dev, pipe);
4859
Eric Anholtf564048e2011-03-30 13:01:02 -07004860 I915_WRITE(DSPCNTR(plane), dspcntr);
4861 POSTING_READ(DSPCNTR(plane));
4862
Daniel Vetter94352cf2012-07-05 22:51:56 +02004863 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004864
4865 intel_update_watermarks(dev);
4866
Eric Anholtf564048e2011-03-30 13:01:02 -07004867 return ret;
4868}
4869
Keith Packard9fb526d2011-09-26 22:24:57 -07004870/*
4871 * Initialize reference clocks when the driver loads
4872 */
4873void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004874{
4875 struct drm_i915_private *dev_priv = dev->dev_private;
4876 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004877 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004878 u32 temp;
4879 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004880 bool has_cpu_edp = false;
4881 bool has_pch_edp = false;
4882 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004883 bool has_ck505 = false;
4884 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004885
4886 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004887 list_for_each_entry(encoder, &mode_config->encoder_list,
4888 base.head) {
4889 switch (encoder->type) {
4890 case INTEL_OUTPUT_LVDS:
4891 has_panel = true;
4892 has_lvds = true;
4893 break;
4894 case INTEL_OUTPUT_EDP:
4895 has_panel = true;
4896 if (intel_encoder_is_pch_edp(&encoder->base))
4897 has_pch_edp = true;
4898 else
4899 has_cpu_edp = true;
4900 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004901 }
4902 }
4903
Keith Packard99eb6a02011-09-26 14:29:12 -07004904 if (HAS_PCH_IBX(dev)) {
4905 has_ck505 = dev_priv->display_clock_mode;
4906 can_ssc = has_ck505;
4907 } else {
4908 has_ck505 = false;
4909 can_ssc = true;
4910 }
4911
4912 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4913 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4914 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004915
4916 /* Ironlake: try to setup display ref clock before DPLL
4917 * enabling. This is only under driver's control after
4918 * PCH B stepping, previous chipset stepping should be
4919 * ignoring this setting.
4920 */
4921 temp = I915_READ(PCH_DREF_CONTROL);
4922 /* Always enable nonspread source */
4923 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004924
Keith Packard99eb6a02011-09-26 14:29:12 -07004925 if (has_ck505)
4926 temp |= DREF_NONSPREAD_CK505_ENABLE;
4927 else
4928 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004929
Keith Packard199e5d72011-09-22 12:01:57 -07004930 if (has_panel) {
4931 temp &= ~DREF_SSC_SOURCE_MASK;
4932 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004933
Keith Packard199e5d72011-09-22 12:01:57 -07004934 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004935 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004936 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004937 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004938 } else
4939 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004940
4941 /* Get SSC going before enabling the outputs */
4942 I915_WRITE(PCH_DREF_CONTROL, temp);
4943 POSTING_READ(PCH_DREF_CONTROL);
4944 udelay(200);
4945
Jesse Barnes13d83a62011-08-03 12:59:20 -07004946 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4947
4948 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004949 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004950 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004951 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004952 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004953 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004954 else
4955 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004956 } else
4957 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4958
4959 I915_WRITE(PCH_DREF_CONTROL, temp);
4960 POSTING_READ(PCH_DREF_CONTROL);
4961 udelay(200);
4962 } else {
4963 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4964
4965 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4966
4967 /* Turn off CPU output */
4968 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4969
4970 I915_WRITE(PCH_DREF_CONTROL, temp);
4971 POSTING_READ(PCH_DREF_CONTROL);
4972 udelay(200);
4973
4974 /* Turn off the SSC source */
4975 temp &= ~DREF_SSC_SOURCE_MASK;
4976 temp |= DREF_SSC_SOURCE_DISABLE;
4977
4978 /* Turn off SSC1 */
4979 temp &= ~ DREF_SSC1_ENABLE;
4980
Jesse Barnes13d83a62011-08-03 12:59:20 -07004981 I915_WRITE(PCH_DREF_CONTROL, temp);
4982 POSTING_READ(PCH_DREF_CONTROL);
4983 udelay(200);
4984 }
4985}
4986
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004987static int ironlake_get_refclk(struct drm_crtc *crtc)
4988{
4989 struct drm_device *dev = crtc->dev;
4990 struct drm_i915_private *dev_priv = dev->dev_private;
4991 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004992 struct intel_encoder *edp_encoder = NULL;
4993 int num_connectors = 0;
4994 bool is_lvds = false;
4995
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004996 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004997 switch (encoder->type) {
4998 case INTEL_OUTPUT_LVDS:
4999 is_lvds = true;
5000 break;
5001 case INTEL_OUTPUT_EDP:
5002 edp_encoder = encoder;
5003 break;
5004 }
5005 num_connectors++;
5006 }
5007
5008 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5009 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5010 dev_priv->lvds_ssc_freq);
5011 return dev_priv->lvds_ssc_freq * 1000;
5012 }
5013
5014 return 120000;
5015}
5016
Paulo Zanonic8203562012-09-12 10:06:29 -03005017static void ironlake_set_pipeconf(struct drm_crtc *crtc,
5018 struct drm_display_mode *adjusted_mode,
5019 bool dither)
5020{
5021 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5023 int pipe = intel_crtc->pipe;
5024 uint32_t val;
5025
5026 val = I915_READ(PIPECONF(pipe));
5027
5028 val &= ~PIPE_BPC_MASK;
5029 switch (intel_crtc->bpp) {
5030 case 18:
5031 val |= PIPE_6BPC;
5032 break;
5033 case 24:
5034 val |= PIPE_8BPC;
5035 break;
5036 case 30:
5037 val |= PIPE_10BPC;
5038 break;
5039 case 36:
5040 val |= PIPE_12BPC;
5041 break;
5042 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005043 /* Case prevented by intel_choose_pipe_bpp_dither. */
5044 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005045 }
5046
5047 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5048 if (dither)
5049 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5050
5051 val &= ~PIPECONF_INTERLACE_MASK;
5052 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5053 val |= PIPECONF_INTERLACED_ILK;
5054 else
5055 val |= PIPECONF_PROGRESSIVE;
5056
5057 I915_WRITE(PIPECONF(pipe), val);
5058 POSTING_READ(PIPECONF(pipe));
5059}
5060
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005061static void haswell_set_pipeconf(struct drm_crtc *crtc,
5062 struct drm_display_mode *adjusted_mode,
5063 bool dither)
5064{
5065 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005067 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005068 uint32_t val;
5069
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005070 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005071
5072 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5073 if (dither)
5074 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5075
5076 val &= ~PIPECONF_INTERLACE_MASK_HSW;
5077 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5078 val |= PIPECONF_INTERLACED_ILK;
5079 else
5080 val |= PIPECONF_PROGRESSIVE;
5081
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005082 I915_WRITE(PIPECONF(cpu_transcoder), val);
5083 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005084}
5085
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005086static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5087 struct drm_display_mode *adjusted_mode,
5088 intel_clock_t *clock,
5089 bool *has_reduced_clock,
5090 intel_clock_t *reduced_clock)
5091{
5092 struct drm_device *dev = crtc->dev;
5093 struct drm_i915_private *dev_priv = dev->dev_private;
5094 struct intel_encoder *intel_encoder;
5095 int refclk;
5096 const intel_limit_t *limit;
5097 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5098
5099 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5100 switch (intel_encoder->type) {
5101 case INTEL_OUTPUT_LVDS:
5102 is_lvds = true;
5103 break;
5104 case INTEL_OUTPUT_SDVO:
5105 case INTEL_OUTPUT_HDMI:
5106 is_sdvo = true;
5107 if (intel_encoder->needs_tv_clock)
5108 is_tv = true;
5109 break;
5110 case INTEL_OUTPUT_TVOUT:
5111 is_tv = true;
5112 break;
5113 }
5114 }
5115
5116 refclk = ironlake_get_refclk(crtc);
5117
5118 /*
5119 * Returns a set of divisors for the desired target clock with the given
5120 * refclk, or FALSE. The returned values represent the clock equation:
5121 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5122 */
5123 limit = intel_limit(crtc, refclk);
5124 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5125 clock);
5126 if (!ret)
5127 return false;
5128
5129 if (is_lvds && dev_priv->lvds_downclock_avail) {
5130 /*
5131 * Ensure we match the reduced clock's P to the target clock.
5132 * If the clocks don't match, we can't switch the display clock
5133 * by using the FP0/FP1. In such case we will disable the LVDS
5134 * downclock feature.
5135 */
5136 *has_reduced_clock = limit->find_pll(limit, crtc,
5137 dev_priv->lvds_downclock,
5138 refclk,
5139 clock,
5140 reduced_clock);
5141 }
5142
5143 if (is_sdvo && is_tv)
5144 i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
5145
5146 return true;
5147}
5148
Daniel Vetter01a415f2012-10-27 15:58:40 +02005149static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5150{
5151 struct drm_i915_private *dev_priv = dev->dev_private;
5152 uint32_t temp;
5153
5154 temp = I915_READ(SOUTH_CHICKEN1);
5155 if (temp & FDI_BC_BIFURCATION_SELECT)
5156 return;
5157
5158 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5159 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5160
5161 temp |= FDI_BC_BIFURCATION_SELECT;
5162 DRM_DEBUG_KMS("enabling fdi C rx\n");
5163 I915_WRITE(SOUTH_CHICKEN1, temp);
5164 POSTING_READ(SOUTH_CHICKEN1);
5165}
5166
5167static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
5168{
5169 struct drm_device *dev = intel_crtc->base.dev;
5170 struct drm_i915_private *dev_priv = dev->dev_private;
5171 struct intel_crtc *pipe_B_crtc =
5172 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5173
5174 DRM_DEBUG_KMS("checking fdi config on pipe %i, lanes %i\n",
5175 intel_crtc->pipe, intel_crtc->fdi_lanes);
5176 if (intel_crtc->fdi_lanes > 4) {
5177 DRM_DEBUG_KMS("invalid fdi lane config on pipe %i: %i lanes\n",
5178 intel_crtc->pipe, intel_crtc->fdi_lanes);
5179 /* Clamp lanes to avoid programming the hw with bogus values. */
5180 intel_crtc->fdi_lanes = 4;
5181
5182 return false;
5183 }
5184
5185 if (dev_priv->num_pipe == 2)
5186 return true;
5187
5188 switch (intel_crtc->pipe) {
5189 case PIPE_A:
5190 return true;
5191 case PIPE_B:
5192 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5193 intel_crtc->fdi_lanes > 2) {
5194 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5195 intel_crtc->pipe, intel_crtc->fdi_lanes);
5196 /* Clamp lanes to avoid programming the hw with bogus values. */
5197 intel_crtc->fdi_lanes = 2;
5198
5199 return false;
5200 }
5201
5202 if (intel_crtc->fdi_lanes > 2)
5203 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5204 else
5205 cpt_enable_fdi_bc_bifurcation(dev);
5206
5207 return true;
5208 case PIPE_C:
5209 if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
5210 if (intel_crtc->fdi_lanes > 2) {
5211 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5212 intel_crtc->pipe, intel_crtc->fdi_lanes);
5213 /* Clamp lanes to avoid programming the hw with bogus values. */
5214 intel_crtc->fdi_lanes = 2;
5215
5216 return false;
5217 }
5218 } else {
5219 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5220 return false;
5221 }
5222
5223 cpt_enable_fdi_bc_bifurcation(dev);
5224
5225 return true;
5226 default:
5227 BUG();
5228 }
5229}
5230
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005231static void ironlake_set_m_n(struct drm_crtc *crtc,
5232 struct drm_display_mode *mode,
5233 struct drm_display_mode *adjusted_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08005234{
5235 struct drm_device *dev = crtc->dev;
5236 struct drm_i915_private *dev_priv = dev->dev_private;
5237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005238 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005239 struct intel_encoder *intel_encoder, *edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005240 struct fdi_m_n m_n = {0};
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005241 int target_clock, pixel_multiplier, lane, link_bw;
5242 bool is_dp = false, is_cpu_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005243
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005244 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5245 switch (intel_encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005246 case INTEL_OUTPUT_DISPLAYPORT:
5247 is_dp = true;
5248 break;
5249 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07005250 is_dp = true;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005251 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnese3aef172012-04-10 11:58:03 -07005252 is_cpu_edp = true;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005253 edp_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005254 break;
5255 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005256 }
5257
Zhenyu Wang2c072452009-06-05 15:38:42 +08005258 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07005259 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5260 lane = 0;
5261 /* CPU eDP doesn't require FDI link, so just set DP M/N
5262 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07005263 if (is_cpu_edp) {
Jesse Barnese3aef172012-04-10 11:58:03 -07005264 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07005265 } else {
Eric Anholt8febb292011-03-30 13:01:07 -07005266 /* FDI is a binary signal running at ~2.7GHz, encoding
5267 * each output octet as 10 bits. The actual frequency
5268 * is stored as a divider into a 100MHz clock, and the
5269 * mode pixel clock is stored in units of 1KHz.
5270 * Hence the bw of each lane in terms of the mode signal
5271 * is:
5272 */
5273 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005274 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005275
Daniel Vetter94bf2ce2012-06-04 18:39:19 +02005276 /* [e]DP over FDI requires target mode clock instead of link clock. */
5277 if (edp_encoder)
5278 target_clock = intel_edp_target_clock(edp_encoder, mode);
5279 else if (is_dp)
5280 target_clock = mode->clock;
5281 else
5282 target_clock = adjusted_mode->clock;
5283
Eric Anholt8febb292011-03-30 13:01:07 -07005284 if (!lane) {
5285 /*
5286 * Account for spread spectrum to avoid
5287 * oversubscribing the link. Max center spread
5288 * is 2.5%; use 5% for safety's sake.
5289 */
Jesse Barnes5a354202011-06-24 12:19:22 -07005290 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07005291 lane = bps / (link_bw * 8) + 1;
5292 }
5293
5294 intel_crtc->fdi_lanes = lane;
5295
5296 if (pixel_multiplier > 1)
5297 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07005298 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5299 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005300
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005301 I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
5302 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
5303 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
5304 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005305}
5306
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005307static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5308 struct drm_display_mode *adjusted_mode,
5309 intel_clock_t *clock, u32 fp)
5310{
5311 struct drm_crtc *crtc = &intel_crtc->base;
5312 struct drm_device *dev = crtc->dev;
5313 struct drm_i915_private *dev_priv = dev->dev_private;
5314 struct intel_encoder *intel_encoder;
5315 uint32_t dpll;
5316 int factor, pixel_multiplier, num_connectors = 0;
5317 bool is_lvds = false, is_sdvo = false, is_tv = false;
5318 bool is_dp = false, is_cpu_edp = false;
5319
5320 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5321 switch (intel_encoder->type) {
5322 case INTEL_OUTPUT_LVDS:
5323 is_lvds = true;
5324 break;
5325 case INTEL_OUTPUT_SDVO:
5326 case INTEL_OUTPUT_HDMI:
5327 is_sdvo = true;
5328 if (intel_encoder->needs_tv_clock)
5329 is_tv = true;
5330 break;
5331 case INTEL_OUTPUT_TVOUT:
5332 is_tv = true;
5333 break;
5334 case INTEL_OUTPUT_DISPLAYPORT:
5335 is_dp = true;
5336 break;
5337 case INTEL_OUTPUT_EDP:
5338 is_dp = true;
5339 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5340 is_cpu_edp = true;
5341 break;
5342 }
5343
5344 num_connectors++;
5345 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005346
Chris Wilsonc1858122010-12-03 21:35:48 +00005347 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005348 factor = 21;
5349 if (is_lvds) {
5350 if ((intel_panel_use_ssc(dev_priv) &&
5351 dev_priv->lvds_ssc_freq == 100) ||
5352 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5353 factor = 25;
5354 } else if (is_sdvo && is_tv)
5355 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005356
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005357 if (clock->m < factor * clock->n)
Eric Anholt8febb292011-03-30 13:01:07 -07005358 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005359
Chris Wilson5eddb702010-09-11 13:48:45 +01005360 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005361
Eric Anholta07d6782011-03-30 13:01:08 -07005362 if (is_lvds)
5363 dpll |= DPLLB_MODE_LVDS;
5364 else
5365 dpll |= DPLLB_MODE_DAC_SERIAL;
5366 if (is_sdvo) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005367 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
Eric Anholta07d6782011-03-30 13:01:08 -07005368 if (pixel_multiplier > 1) {
5369 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005370 }
Eric Anholta07d6782011-03-30 13:01:08 -07005371 dpll |= DPLL_DVO_HIGH_SPEED;
5372 }
Jesse Barnese3aef172012-04-10 11:58:03 -07005373 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07005374 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005375
Eric Anholta07d6782011-03-30 13:01:08 -07005376 /* compute bitmask from p1 value */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005377 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005378 /* also FPA1 */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005379 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005380
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005381 switch (clock->p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005382 case 5:
5383 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5384 break;
5385 case 7:
5386 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5387 break;
5388 case 10:
5389 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5390 break;
5391 case 14:
5392 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5393 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005394 }
5395
5396 if (is_sdvo && is_tv)
5397 dpll |= PLL_REF_INPUT_TVCLKINBC;
5398 else if (is_tv)
5399 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005400 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08005401 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005402 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005403 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005404 else
5405 dpll |= PLL_REF_INPUT_DREFCLK;
5406
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005407 return dpll;
5408}
5409
Jesse Barnes79e53942008-11-07 14:24:08 -08005410static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5411 struct drm_display_mode *mode,
5412 struct drm_display_mode *adjusted_mode,
5413 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005414 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005415{
5416 struct drm_device *dev = crtc->dev;
5417 struct drm_i915_private *dev_priv = dev->dev_private;
5418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5419 int pipe = intel_crtc->pipe;
5420 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005421 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005422 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005423 u32 dpll, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005424 bool ok, has_reduced_clock = false;
5425 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005426 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005427 u32 temp;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005428 int ret;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005429 bool dither, fdi_config_ok;
Jesse Barnes79e53942008-11-07 14:24:08 -08005430
5431 for_each_encoder_on_crtc(dev, crtc, encoder) {
5432 switch (encoder->type) {
5433 case INTEL_OUTPUT_LVDS:
5434 is_lvds = true;
5435 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005436 case INTEL_OUTPUT_DISPLAYPORT:
5437 is_dp = true;
5438 break;
5439 case INTEL_OUTPUT_EDP:
5440 is_dp = true;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005441 if (!intel_encoder_is_pch_edp(&encoder->base))
Jesse Barnes79e53942008-11-07 14:24:08 -08005442 is_cpu_edp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005443 break;
5444 }
5445
5446 num_connectors++;
5447 }
5448
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005449 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5450 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5451
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005452 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5453 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005454 if (!ok) {
5455 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5456 return -EINVAL;
5457 }
5458
5459 /* Ensure that the cursor is valid for the new mode before changing... */
5460 intel_crtc_update_cursor(crtc, true);
5461
Jesse Barnes79e53942008-11-07 14:24:08 -08005462 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005463 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5464 adjusted_mode);
Paulo Zanonic8203562012-09-12 10:06:29 -03005465 if (is_lvds && dev_priv->lvds_dither)
5466 dither = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005467
Jesse Barnes79e53942008-11-07 14:24:08 -08005468 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5469 if (has_reduced_clock)
5470 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5471 reduced_clock.m2;
5472
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005473 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005474
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005475 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005476 drm_mode_debug_printmodeline(mode);
5477
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005478 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5479 if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005480 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005481
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005482 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5483 if (pll == NULL) {
5484 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5485 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005486 return -EINVAL;
5487 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005488 } else
5489 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005490
5491 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5492 * This is an exception to the general rule that mode_set doesn't turn
5493 * things on.
5494 */
5495 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005496 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005497 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08005498 if (HAS_PCH_CPT(dev)) {
5499 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005500 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08005501 } else {
5502 if (pipe == 1)
5503 temp |= LVDS_PIPEB_SELECT;
5504 else
5505 temp &= ~LVDS_PIPEB_SELECT;
5506 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07005507
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005508 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005509 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005510 /* Set the B0-B3 data pairs corresponding to whether we're going to
5511 * set the DPLLs for dual-channel mode or not.
5512 */
5513 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005514 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005515 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005516 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005517
5518 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5519 * appropriately here, but we need to look more thoroughly into how
5520 * panels behave in the two modes.
5521 */
Chris Wilson284d5df2012-04-14 17:41:59 +01005522 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08005523 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005524 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08005525 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005526 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07005527 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005528 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005529
Jesse Barnese3aef172012-04-10 11:58:03 -07005530 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005531 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005532 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005533 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005534 I915_WRITE(TRANSDATA_M1(pipe), 0);
5535 I915_WRITE(TRANSDATA_N1(pipe), 0);
5536 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5537 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005538 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005539
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005540 if (intel_crtc->pch_pll) {
5541 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005542
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005543 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005544 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005545 udelay(150);
5546
Eric Anholt8febb292011-03-30 13:01:07 -07005547 /* The pixel multiplier can only be updated once the
5548 * DPLL is enabled and the clocks are stable.
5549 *
5550 * So write it again.
5551 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005552 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005553 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005554
Chris Wilson5eddb702010-09-11 13:48:45 +01005555 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005556 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005557 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005558 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005559 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005560 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005561 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005562 }
5563 }
5564
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005565 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005566
Daniel Vetter01a415f2012-10-27 15:58:40 +02005567 /* Note, this also computes intel_crtc->fdi_lanes which is used below in
5568 * ironlake_check_fdi_lanes. */
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005569 ironlake_set_m_n(crtc, mode, adjusted_mode);
Chris Wilson5eddb702010-09-11 13:48:45 +01005570
Daniel Vetter01a415f2012-10-27 15:58:40 +02005571 fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005572
Jesse Barnese3aef172012-04-10 11:58:03 -07005573 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07005574 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005575
Paulo Zanonic8203562012-09-12 10:06:29 -03005576 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005577
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005578 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005579
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005580 /* Set up the display plane register */
5581 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005582 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005583
Daniel Vetter94352cf2012-07-05 22:51:56 +02005584 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005585
5586 intel_update_watermarks(dev);
5587
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005588 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5589
Daniel Vetter01a415f2012-10-27 15:58:40 +02005590 return fdi_config_ok ? ret : -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005591}
5592
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005593static int haswell_crtc_mode_set(struct drm_crtc *crtc,
5594 struct drm_display_mode *mode,
5595 struct drm_display_mode *adjusted_mode,
5596 int x, int y,
5597 struct drm_framebuffer *fb)
5598{
5599 struct drm_device *dev = crtc->dev;
5600 struct drm_i915_private *dev_priv = dev->dev_private;
5601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5602 int pipe = intel_crtc->pipe;
5603 int plane = intel_crtc->plane;
5604 int num_connectors = 0;
5605 intel_clock_t clock, reduced_clock;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005606 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005607 bool ok, has_reduced_clock = false;
5608 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
5609 struct intel_encoder *encoder;
5610 u32 temp;
5611 int ret;
5612 bool dither;
5613
5614 for_each_encoder_on_crtc(dev, crtc, encoder) {
5615 switch (encoder->type) {
5616 case INTEL_OUTPUT_LVDS:
5617 is_lvds = true;
5618 break;
5619 case INTEL_OUTPUT_DISPLAYPORT:
5620 is_dp = true;
5621 break;
5622 case INTEL_OUTPUT_EDP:
5623 is_dp = true;
5624 if (!intel_encoder_is_pch_edp(&encoder->base))
5625 is_cpu_edp = true;
5626 break;
5627 }
5628
5629 num_connectors++;
5630 }
5631
Paulo Zanonia5c961d2012-10-24 15:59:34 -02005632 if (is_cpu_edp)
5633 intel_crtc->cpu_transcoder = TRANSCODER_EDP;
5634 else
5635 intel_crtc->cpu_transcoder = pipe;
5636
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005637 /* We are not sure yet this won't happen. */
5638 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5639 INTEL_PCH_TYPE(dev));
5640
5641 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5642 num_connectors, pipe_name(pipe));
5643
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005644 WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005645 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5646
5647 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5648
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005649 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5650 return -EINVAL;
5651
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005652 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5653 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5654 &has_reduced_clock,
5655 &reduced_clock);
5656 if (!ok) {
5657 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5658 return -EINVAL;
5659 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005660 }
5661
5662 /* Ensure that the cursor is valid for the new mode before changing... */
5663 intel_crtc_update_cursor(crtc, true);
5664
5665 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005666 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5667 adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005668 if (is_lvds && dev_priv->lvds_dither)
5669 dither = true;
5670
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005671 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
5672 drm_mode_debug_printmodeline(mode);
5673
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005674 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5675 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5676 if (has_reduced_clock)
5677 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5678 reduced_clock.m2;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005679
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005680 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock,
5681 fp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005682
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005683 /* CPU eDP is the only output that doesn't need a PCH PLL of its
5684 * own on pre-Haswell/LPT generation */
5685 if (!is_cpu_edp) {
5686 struct intel_pch_pll *pll;
5687
5688 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5689 if (pll == NULL) {
5690 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5691 pipe);
5692 return -EINVAL;
5693 }
5694 } else
5695 intel_put_pch_pll(intel_crtc);
5696
5697 /* The LVDS pin pair needs to be on before the DPLLs are
5698 * enabled. This is an exception to the general rule that
5699 * mode_set doesn't turn things on.
5700 */
5701 if (is_lvds) {
5702 temp = I915_READ(PCH_LVDS);
5703 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5704 if (HAS_PCH_CPT(dev)) {
5705 temp &= ~PORT_TRANS_SEL_MASK;
5706 temp |= PORT_TRANS_SEL_CPT(pipe);
5707 } else {
5708 if (pipe == 1)
5709 temp |= LVDS_PIPEB_SELECT;
5710 else
5711 temp &= ~LVDS_PIPEB_SELECT;
5712 }
5713
5714 /* set the corresponsding LVDS_BORDER bit */
5715 temp |= dev_priv->lvds_border_bits;
5716 /* Set the B0-B3 data pairs corresponding to whether
5717 * we're going to set the DPLLs for dual-channel mode or
5718 * not.
5719 */
5720 if (clock.p2 == 7)
5721 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005722 else
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005723 temp &= ~(LVDS_B0B3_POWER_UP |
5724 LVDS_CLKB_POWER_UP);
5725
5726 /* It would be nice to set 24 vs 18-bit mode
5727 * (LVDS_A3_POWER_UP) appropriately here, but we need to
5728 * look more thoroughly into how panels behave in the
5729 * two modes.
5730 */
5731 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5732 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5733 temp |= LVDS_HSYNC_POLARITY;
5734 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5735 temp |= LVDS_VSYNC_POLARITY;
5736 I915_WRITE(PCH_LVDS, temp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005737 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005738 }
5739
5740 if (is_dp && !is_cpu_edp) {
5741 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5742 } else {
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005743 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5744 /* For non-DP output, clear any trans DP clock recovery
5745 * setting.*/
5746 I915_WRITE(TRANSDATA_M1(pipe), 0);
5747 I915_WRITE(TRANSDATA_N1(pipe), 0);
5748 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5749 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
5750 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005751 }
5752
5753 intel_crtc->lowfreq_avail = false;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005754 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5755 if (intel_crtc->pch_pll) {
5756 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5757
5758 /* Wait for the clocks to stabilize. */
5759 POSTING_READ(intel_crtc->pch_pll->pll_reg);
5760 udelay(150);
5761
5762 /* The pixel multiplier can only be updated once the
5763 * DPLL is enabled and the clocks are stable.
5764 *
5765 * So write it again.
5766 */
5767 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5768 }
5769
5770 if (intel_crtc->pch_pll) {
5771 if (is_lvds && has_reduced_clock && i915_powersave) {
5772 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
5773 intel_crtc->lowfreq_avail = true;
5774 } else {
5775 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
5776 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005777 }
5778 }
5779
5780 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5781
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -03005782 if (!is_dp || is_cpu_edp)
5783 ironlake_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005784
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005785 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5786 if (is_cpu_edp)
5787 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005788
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005789 haswell_set_pipeconf(crtc, adjusted_mode, dither);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005790
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005791 /* Set up the display plane register */
5792 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5793 POSTING_READ(DSPCNTR(plane));
5794
5795 ret = intel_pipe_set_base(crtc, x, y, fb);
5796
5797 intel_update_watermarks(dev);
5798
5799 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5800
Jesse Barnes79e53942008-11-07 14:24:08 -08005801 return ret;
5802}
5803
Eric Anholtf564048e2011-03-30 13:01:02 -07005804static int intel_crtc_mode_set(struct drm_crtc *crtc,
5805 struct drm_display_mode *mode,
5806 struct drm_display_mode *adjusted_mode,
5807 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005808 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005809{
5810 struct drm_device *dev = crtc->dev;
5811 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005812 struct drm_encoder_helper_funcs *encoder_funcs;
5813 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5815 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005816 int ret;
5817
Eric Anholt0b701d22011-03-30 13:01:03 -07005818 drm_vblank_pre_modeset(dev, pipe);
5819
Eric Anholtf564048e2011-03-30 13:01:02 -07005820 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005821 x, y, fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005822 drm_vblank_post_modeset(dev, pipe);
5823
Daniel Vetter9256aa12012-10-31 19:26:13 +01005824 if (ret != 0)
5825 return ret;
5826
5827 for_each_encoder_on_crtc(dev, crtc, encoder) {
5828 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
5829 encoder->base.base.id,
5830 drm_get_encoder_name(&encoder->base),
5831 mode->base.id, mode->name);
5832 encoder_funcs = encoder->base.helper_private;
5833 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
5834 }
5835
5836 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005837}
5838
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005839static bool intel_eld_uptodate(struct drm_connector *connector,
5840 int reg_eldv, uint32_t bits_eldv,
5841 int reg_elda, uint32_t bits_elda,
5842 int reg_edid)
5843{
5844 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5845 uint8_t *eld = connector->eld;
5846 uint32_t i;
5847
5848 i = I915_READ(reg_eldv);
5849 i &= bits_eldv;
5850
5851 if (!eld[0])
5852 return !i;
5853
5854 if (!i)
5855 return false;
5856
5857 i = I915_READ(reg_elda);
5858 i &= ~bits_elda;
5859 I915_WRITE(reg_elda, i);
5860
5861 for (i = 0; i < eld[2]; i++)
5862 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5863 return false;
5864
5865 return true;
5866}
5867
Wu Fengguange0dac652011-09-05 14:25:34 +08005868static void g4x_write_eld(struct drm_connector *connector,
5869 struct drm_crtc *crtc)
5870{
5871 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5872 uint8_t *eld = connector->eld;
5873 uint32_t eldv;
5874 uint32_t len;
5875 uint32_t i;
5876
5877 i = I915_READ(G4X_AUD_VID_DID);
5878
5879 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5880 eldv = G4X_ELDV_DEVCL_DEVBLC;
5881 else
5882 eldv = G4X_ELDV_DEVCTG;
5883
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005884 if (intel_eld_uptodate(connector,
5885 G4X_AUD_CNTL_ST, eldv,
5886 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5887 G4X_HDMIW_HDMIEDID))
5888 return;
5889
Wu Fengguange0dac652011-09-05 14:25:34 +08005890 i = I915_READ(G4X_AUD_CNTL_ST);
5891 i &= ~(eldv | G4X_ELD_ADDR);
5892 len = (i >> 9) & 0x1f; /* ELD buffer size */
5893 I915_WRITE(G4X_AUD_CNTL_ST, i);
5894
5895 if (!eld[0])
5896 return;
5897
5898 len = min_t(uint8_t, eld[2], len);
5899 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5900 for (i = 0; i < len; i++)
5901 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5902
5903 i = I915_READ(G4X_AUD_CNTL_ST);
5904 i |= eldv;
5905 I915_WRITE(G4X_AUD_CNTL_ST, i);
5906}
5907
Wang Xingchao83358c852012-08-16 22:43:37 +08005908static void haswell_write_eld(struct drm_connector *connector,
5909 struct drm_crtc *crtc)
5910{
5911 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5912 uint8_t *eld = connector->eld;
5913 struct drm_device *dev = crtc->dev;
5914 uint32_t eldv;
5915 uint32_t i;
5916 int len;
5917 int pipe = to_intel_crtc(crtc)->pipe;
5918 int tmp;
5919
5920 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
5921 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
5922 int aud_config = HSW_AUD_CFG(pipe);
5923 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
5924
5925
5926 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
5927
5928 /* Audio output enable */
5929 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
5930 tmp = I915_READ(aud_cntrl_st2);
5931 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
5932 I915_WRITE(aud_cntrl_st2, tmp);
5933
5934 /* Wait for 1 vertical blank */
5935 intel_wait_for_vblank(dev, pipe);
5936
5937 /* Set ELD valid state */
5938 tmp = I915_READ(aud_cntrl_st2);
5939 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
5940 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
5941 I915_WRITE(aud_cntrl_st2, tmp);
5942 tmp = I915_READ(aud_cntrl_st2);
5943 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
5944
5945 /* Enable HDMI mode */
5946 tmp = I915_READ(aud_config);
5947 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
5948 /* clear N_programing_enable and N_value_index */
5949 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
5950 I915_WRITE(aud_config, tmp);
5951
5952 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5953
5954 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
5955
5956 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5957 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5958 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5959 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5960 } else
5961 I915_WRITE(aud_config, 0);
5962
5963 if (intel_eld_uptodate(connector,
5964 aud_cntrl_st2, eldv,
5965 aud_cntl_st, IBX_ELD_ADDRESS,
5966 hdmiw_hdmiedid))
5967 return;
5968
5969 i = I915_READ(aud_cntrl_st2);
5970 i &= ~eldv;
5971 I915_WRITE(aud_cntrl_st2, i);
5972
5973 if (!eld[0])
5974 return;
5975
5976 i = I915_READ(aud_cntl_st);
5977 i &= ~IBX_ELD_ADDRESS;
5978 I915_WRITE(aud_cntl_st, i);
5979 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
5980 DRM_DEBUG_DRIVER("port num:%d\n", i);
5981
5982 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5983 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5984 for (i = 0; i < len; i++)
5985 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5986
5987 i = I915_READ(aud_cntrl_st2);
5988 i |= eldv;
5989 I915_WRITE(aud_cntrl_st2, i);
5990
5991}
5992
Wu Fengguange0dac652011-09-05 14:25:34 +08005993static void ironlake_write_eld(struct drm_connector *connector,
5994 struct drm_crtc *crtc)
5995{
5996 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5997 uint8_t *eld = connector->eld;
5998 uint32_t eldv;
5999 uint32_t i;
6000 int len;
6001 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006002 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006003 int aud_cntl_st;
6004 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006005 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006006
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006007 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006008 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6009 aud_config = IBX_AUD_CFG(pipe);
6010 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006011 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006012 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006013 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6014 aud_config = CPT_AUD_CFG(pipe);
6015 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006016 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006017 }
6018
Wang Xingchao9b138a82012-08-09 16:52:18 +08006019 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006020
6021 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006022 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006023 if (!i) {
6024 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6025 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006026 eldv = IBX_ELD_VALIDB;
6027 eldv |= IBX_ELD_VALIDB << 4;
6028 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006029 } else {
6030 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006031 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006032 }
6033
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006034 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6035 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6036 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006037 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6038 } else
6039 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006040
6041 if (intel_eld_uptodate(connector,
6042 aud_cntrl_st2, eldv,
6043 aud_cntl_st, IBX_ELD_ADDRESS,
6044 hdmiw_hdmiedid))
6045 return;
6046
Wu Fengguange0dac652011-09-05 14:25:34 +08006047 i = I915_READ(aud_cntrl_st2);
6048 i &= ~eldv;
6049 I915_WRITE(aud_cntrl_st2, i);
6050
6051 if (!eld[0])
6052 return;
6053
Wu Fengguange0dac652011-09-05 14:25:34 +08006054 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006055 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006056 I915_WRITE(aud_cntl_st, i);
6057
6058 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6059 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6060 for (i = 0; i < len; i++)
6061 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6062
6063 i = I915_READ(aud_cntrl_st2);
6064 i |= eldv;
6065 I915_WRITE(aud_cntrl_st2, i);
6066}
6067
6068void intel_write_eld(struct drm_encoder *encoder,
6069 struct drm_display_mode *mode)
6070{
6071 struct drm_crtc *crtc = encoder->crtc;
6072 struct drm_connector *connector;
6073 struct drm_device *dev = encoder->dev;
6074 struct drm_i915_private *dev_priv = dev->dev_private;
6075
6076 connector = drm_select_eld(encoder, mode);
6077 if (!connector)
6078 return;
6079
6080 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6081 connector->base.id,
6082 drm_get_connector_name(connector),
6083 connector->encoder->base.id,
6084 drm_get_encoder_name(connector->encoder));
6085
6086 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6087
6088 if (dev_priv->display.write_eld)
6089 dev_priv->display.write_eld(connector, crtc);
6090}
6091
Jesse Barnes79e53942008-11-07 14:24:08 -08006092/** Loads the palette/gamma unit for the CRTC with the prepared values */
6093void intel_crtc_load_lut(struct drm_crtc *crtc)
6094{
6095 struct drm_device *dev = crtc->dev;
6096 struct drm_i915_private *dev_priv = dev->dev_private;
6097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006098 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006099 int i;
6100
6101 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006102 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006103 return;
6104
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006105 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006106 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006107 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006108
Jesse Barnes79e53942008-11-07 14:24:08 -08006109 for (i = 0; i < 256; i++) {
6110 I915_WRITE(palreg + 4 * i,
6111 (intel_crtc->lut_r[i] << 16) |
6112 (intel_crtc->lut_g[i] << 8) |
6113 intel_crtc->lut_b[i]);
6114 }
6115}
6116
Chris Wilson560b85b2010-08-07 11:01:38 +01006117static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6118{
6119 struct drm_device *dev = crtc->dev;
6120 struct drm_i915_private *dev_priv = dev->dev_private;
6121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6122 bool visible = base != 0;
6123 u32 cntl;
6124
6125 if (intel_crtc->cursor_visible == visible)
6126 return;
6127
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006128 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006129 if (visible) {
6130 /* On these chipsets we can only modify the base whilst
6131 * the cursor is disabled.
6132 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006133 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006134
6135 cntl &= ~(CURSOR_FORMAT_MASK);
6136 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6137 cntl |= CURSOR_ENABLE |
6138 CURSOR_GAMMA_ENABLE |
6139 CURSOR_FORMAT_ARGB;
6140 } else
6141 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006142 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006143
6144 intel_crtc->cursor_visible = visible;
6145}
6146
6147static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6148{
6149 struct drm_device *dev = crtc->dev;
6150 struct drm_i915_private *dev_priv = dev->dev_private;
6151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6152 int pipe = intel_crtc->pipe;
6153 bool visible = base != 0;
6154
6155 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006156 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006157 if (base) {
6158 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6159 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6160 cntl |= pipe << 28; /* Connect to correct pipe */
6161 } else {
6162 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6163 cntl |= CURSOR_MODE_DISABLE;
6164 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006165 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006166
6167 intel_crtc->cursor_visible = visible;
6168 }
6169 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006170 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006171}
6172
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006173static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6174{
6175 struct drm_device *dev = crtc->dev;
6176 struct drm_i915_private *dev_priv = dev->dev_private;
6177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6178 int pipe = intel_crtc->pipe;
6179 bool visible = base != 0;
6180
6181 if (intel_crtc->cursor_visible != visible) {
6182 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6183 if (base) {
6184 cntl &= ~CURSOR_MODE;
6185 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6186 } else {
6187 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6188 cntl |= CURSOR_MODE_DISABLE;
6189 }
6190 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6191
6192 intel_crtc->cursor_visible = visible;
6193 }
6194 /* and commit changes on next vblank */
6195 I915_WRITE(CURBASE_IVB(pipe), base);
6196}
6197
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006198/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006199static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6200 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006201{
6202 struct drm_device *dev = crtc->dev;
6203 struct drm_i915_private *dev_priv = dev->dev_private;
6204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6205 int pipe = intel_crtc->pipe;
6206 int x = intel_crtc->cursor_x;
6207 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006208 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006209 bool visible;
6210
6211 pos = 0;
6212
Chris Wilson6b383a72010-09-13 13:54:26 +01006213 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006214 base = intel_crtc->cursor_addr;
6215 if (x > (int) crtc->fb->width)
6216 base = 0;
6217
6218 if (y > (int) crtc->fb->height)
6219 base = 0;
6220 } else
6221 base = 0;
6222
6223 if (x < 0) {
6224 if (x + intel_crtc->cursor_width < 0)
6225 base = 0;
6226
6227 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6228 x = -x;
6229 }
6230 pos |= x << CURSOR_X_SHIFT;
6231
6232 if (y < 0) {
6233 if (y + intel_crtc->cursor_height < 0)
6234 base = 0;
6235
6236 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6237 y = -y;
6238 }
6239 pos |= y << CURSOR_Y_SHIFT;
6240
6241 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006242 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006243 return;
6244
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006245 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006246 I915_WRITE(CURPOS_IVB(pipe), pos);
6247 ivb_update_cursor(crtc, base);
6248 } else {
6249 I915_WRITE(CURPOS(pipe), pos);
6250 if (IS_845G(dev) || IS_I865G(dev))
6251 i845_update_cursor(crtc, base);
6252 else
6253 i9xx_update_cursor(crtc, base);
6254 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006255}
6256
Jesse Barnes79e53942008-11-07 14:24:08 -08006257static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006258 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006259 uint32_t handle,
6260 uint32_t width, uint32_t height)
6261{
6262 struct drm_device *dev = crtc->dev;
6263 struct drm_i915_private *dev_priv = dev->dev_private;
6264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006265 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006266 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006267 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006268
Jesse Barnes79e53942008-11-07 14:24:08 -08006269 /* if we want to turn off the cursor ignore width and height */
6270 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006271 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006272 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006273 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006274 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006275 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006276 }
6277
6278 /* Currently we only support 64x64 cursors */
6279 if (width != 64 || height != 64) {
6280 DRM_ERROR("we currently only support 64x64 cursors\n");
6281 return -EINVAL;
6282 }
6283
Chris Wilson05394f32010-11-08 19:18:58 +00006284 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006285 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006286 return -ENOENT;
6287
Chris Wilson05394f32010-11-08 19:18:58 +00006288 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006289 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006290 ret = -ENOMEM;
6291 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006292 }
6293
Dave Airlie71acb5e2008-12-30 20:31:46 +10006294 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006295 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006296 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006297 if (obj->tiling_mode) {
6298 DRM_ERROR("cursor cannot be tiled\n");
6299 ret = -EINVAL;
6300 goto fail_locked;
6301 }
6302
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006303 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006304 if (ret) {
6305 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006306 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006307 }
6308
Chris Wilsond9e86c02010-11-10 16:40:20 +00006309 ret = i915_gem_object_put_fence(obj);
6310 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006311 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006312 goto fail_unpin;
6313 }
6314
Chris Wilson05394f32010-11-08 19:18:58 +00006315 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006316 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006317 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006318 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006319 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6320 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006321 if (ret) {
6322 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006323 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006324 }
Chris Wilson05394f32010-11-08 19:18:58 +00006325 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006326 }
6327
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006328 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04006329 I915_WRITE(CURSIZE, (height << 12) | width);
6330
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006331 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006332 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006333 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006334 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006335 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6336 } else
6337 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006338 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006339 }
Jesse Barnes80824002009-09-10 15:28:06 -07006340
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006341 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006342
6343 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006344 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006345 intel_crtc->cursor_width = width;
6346 intel_crtc->cursor_height = height;
6347
Chris Wilson6b383a72010-09-13 13:54:26 +01006348 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006349
Jesse Barnes79e53942008-11-07 14:24:08 -08006350 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006351fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006352 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006353fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006354 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006355fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006356 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006357 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006358}
6359
6360static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6361{
Jesse Barnes79e53942008-11-07 14:24:08 -08006362 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006363
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006364 intel_crtc->cursor_x = x;
6365 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006366
Chris Wilson6b383a72010-09-13 13:54:26 +01006367 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006368
6369 return 0;
6370}
6371
6372/** Sets the color ramps on behalf of RandR */
6373void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6374 u16 blue, int regno)
6375{
6376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6377
6378 intel_crtc->lut_r[regno] = red >> 8;
6379 intel_crtc->lut_g[regno] = green >> 8;
6380 intel_crtc->lut_b[regno] = blue >> 8;
6381}
6382
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006383void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6384 u16 *blue, int regno)
6385{
6386 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6387
6388 *red = intel_crtc->lut_r[regno] << 8;
6389 *green = intel_crtc->lut_g[regno] << 8;
6390 *blue = intel_crtc->lut_b[regno] << 8;
6391}
6392
Jesse Barnes79e53942008-11-07 14:24:08 -08006393static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006394 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006395{
James Simmons72034252010-08-03 01:33:19 +01006396 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006398
James Simmons72034252010-08-03 01:33:19 +01006399 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006400 intel_crtc->lut_r[i] = red[i] >> 8;
6401 intel_crtc->lut_g[i] = green[i] >> 8;
6402 intel_crtc->lut_b[i] = blue[i] >> 8;
6403 }
6404
6405 intel_crtc_load_lut(crtc);
6406}
6407
6408/**
6409 * Get a pipe with a simple mode set on it for doing load-based monitor
6410 * detection.
6411 *
6412 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006413 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006414 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006415 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006416 * configured for it. In the future, it could choose to temporarily disable
6417 * some outputs to free up a pipe for its use.
6418 *
6419 * \return crtc, or NULL if no pipes are available.
6420 */
6421
6422/* VESA 640x480x72Hz mode to set on the pipe */
6423static struct drm_display_mode load_detect_mode = {
6424 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6425 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6426};
6427
Chris Wilsond2dff872011-04-19 08:36:26 +01006428static struct drm_framebuffer *
6429intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006430 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006431 struct drm_i915_gem_object *obj)
6432{
6433 struct intel_framebuffer *intel_fb;
6434 int ret;
6435
6436 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6437 if (!intel_fb) {
6438 drm_gem_object_unreference_unlocked(&obj->base);
6439 return ERR_PTR(-ENOMEM);
6440 }
6441
6442 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6443 if (ret) {
6444 drm_gem_object_unreference_unlocked(&obj->base);
6445 kfree(intel_fb);
6446 return ERR_PTR(ret);
6447 }
6448
6449 return &intel_fb->base;
6450}
6451
6452static u32
6453intel_framebuffer_pitch_for_width(int width, int bpp)
6454{
6455 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6456 return ALIGN(pitch, 64);
6457}
6458
6459static u32
6460intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6461{
6462 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6463 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6464}
6465
6466static struct drm_framebuffer *
6467intel_framebuffer_create_for_mode(struct drm_device *dev,
6468 struct drm_display_mode *mode,
6469 int depth, int bpp)
6470{
6471 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006472 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006473
6474 obj = i915_gem_alloc_object(dev,
6475 intel_framebuffer_size_for_mode(mode, bpp));
6476 if (obj == NULL)
6477 return ERR_PTR(-ENOMEM);
6478
6479 mode_cmd.width = mode->hdisplay;
6480 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006481 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6482 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006483 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006484
6485 return intel_framebuffer_create(dev, &mode_cmd, obj);
6486}
6487
6488static struct drm_framebuffer *
6489mode_fits_in_fbdev(struct drm_device *dev,
6490 struct drm_display_mode *mode)
6491{
6492 struct drm_i915_private *dev_priv = dev->dev_private;
6493 struct drm_i915_gem_object *obj;
6494 struct drm_framebuffer *fb;
6495
6496 if (dev_priv->fbdev == NULL)
6497 return NULL;
6498
6499 obj = dev_priv->fbdev->ifb.obj;
6500 if (obj == NULL)
6501 return NULL;
6502
6503 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006504 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6505 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006506 return NULL;
6507
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006508 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006509 return NULL;
6510
6511 return fb;
6512}
6513
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006514bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006515 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006516 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006517{
6518 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006519 struct intel_encoder *intel_encoder =
6520 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006521 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006522 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006523 struct drm_crtc *crtc = NULL;
6524 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006525 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006526 int i = -1;
6527
Chris Wilsond2dff872011-04-19 08:36:26 +01006528 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6529 connector->base.id, drm_get_connector_name(connector),
6530 encoder->base.id, drm_get_encoder_name(encoder));
6531
Jesse Barnes79e53942008-11-07 14:24:08 -08006532 /*
6533 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006534 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006535 * - if the connector already has an assigned crtc, use it (but make
6536 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006537 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006538 * - try to find the first unused crtc that can drive this connector,
6539 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006540 */
6541
6542 /* See if we already have a CRTC for this connector */
6543 if (encoder->crtc) {
6544 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006545
Daniel Vetter24218aa2012-08-12 19:27:11 +02006546 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006547 old->load_detect_temp = false;
6548
6549 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006550 if (connector->dpms != DRM_MODE_DPMS_ON)
6551 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006552
Chris Wilson71731882011-04-19 23:10:58 +01006553 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006554 }
6555
6556 /* Find an unused one (if possible) */
6557 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6558 i++;
6559 if (!(encoder->possible_crtcs & (1 << i)))
6560 continue;
6561 if (!possible_crtc->enabled) {
6562 crtc = possible_crtc;
6563 break;
6564 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006565 }
6566
6567 /*
6568 * If we didn't find an unused CRTC, don't use any.
6569 */
6570 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006571 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6572 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006573 }
6574
Daniel Vetterfc303102012-07-09 10:40:58 +02006575 intel_encoder->new_crtc = to_intel_crtc(crtc);
6576 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006577
6578 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006579 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006580 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006581 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006582
Chris Wilson64927112011-04-20 07:25:26 +01006583 if (!mode)
6584 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006585
Chris Wilsond2dff872011-04-19 08:36:26 +01006586 /* We need a framebuffer large enough to accommodate all accesses
6587 * that the plane may generate whilst we perform load detection.
6588 * We can not rely on the fbcon either being present (we get called
6589 * during its initialisation to detect all boot displays, or it may
6590 * not even exist) or that it is large enough to satisfy the
6591 * requested mode.
6592 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006593 fb = mode_fits_in_fbdev(dev, mode);
6594 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006595 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006596 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6597 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006598 } else
6599 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006600 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006601 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006602 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006603 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006604
Daniel Vetter94352cf2012-07-05 22:51:56 +02006605 if (!intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006606 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006607 if (old->release_fb)
6608 old->release_fb->funcs->destroy(old->release_fb);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006609 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006610 }
Chris Wilson71731882011-04-19 23:10:58 +01006611
Jesse Barnes79e53942008-11-07 14:24:08 -08006612 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006613 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006614 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006615}
6616
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006617void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006618 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006619{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006620 struct intel_encoder *intel_encoder =
6621 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006622 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006623
Chris Wilsond2dff872011-04-19 08:36:26 +01006624 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6625 connector->base.id, drm_get_connector_name(connector),
6626 encoder->base.id, drm_get_encoder_name(encoder));
6627
Chris Wilson8261b192011-04-19 23:18:09 +01006628 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006629 struct drm_crtc *crtc = encoder->crtc;
6630
6631 to_intel_connector(connector)->new_encoder = NULL;
6632 intel_encoder->new_crtc = NULL;
6633 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006634
6635 if (old->release_fb)
6636 old->release_fb->funcs->destroy(old->release_fb);
6637
Chris Wilson0622a532011-04-21 09:32:11 +01006638 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006639 }
6640
Eric Anholtc751ce42010-03-25 11:48:48 -07006641 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006642 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6643 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006644}
6645
6646/* Returns the clock of the currently programmed mode of the given pipe. */
6647static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6648{
6649 struct drm_i915_private *dev_priv = dev->dev_private;
6650 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6651 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006652 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006653 u32 fp;
6654 intel_clock_t clock;
6655
6656 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006657 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006658 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006659 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006660
6661 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006662 if (IS_PINEVIEW(dev)) {
6663 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6664 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006665 } else {
6666 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6667 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6668 }
6669
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006670 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006671 if (IS_PINEVIEW(dev))
6672 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6673 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006674 else
6675 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006676 DPLL_FPA01_P1_POST_DIV_SHIFT);
6677
6678 switch (dpll & DPLL_MODE_MASK) {
6679 case DPLLB_MODE_DAC_SERIAL:
6680 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6681 5 : 10;
6682 break;
6683 case DPLLB_MODE_LVDS:
6684 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6685 7 : 14;
6686 break;
6687 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006688 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006689 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6690 return 0;
6691 }
6692
6693 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006694 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006695 } else {
6696 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6697
6698 if (is_lvds) {
6699 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6700 DPLL_FPA01_P1_POST_DIV_SHIFT);
6701 clock.p2 = 14;
6702
6703 if ((dpll & PLL_REF_INPUT_MASK) ==
6704 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6705 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006706 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006707 } else
Shaohua Li21778322009-02-23 15:19:16 +08006708 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006709 } else {
6710 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6711 clock.p1 = 2;
6712 else {
6713 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6714 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6715 }
6716 if (dpll & PLL_P2_DIVIDE_BY_4)
6717 clock.p2 = 4;
6718 else
6719 clock.p2 = 2;
6720
Shaohua Li21778322009-02-23 15:19:16 +08006721 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006722 }
6723 }
6724
6725 /* XXX: It would be nice to validate the clocks, but we can't reuse
6726 * i830PllIsValid() because it relies on the xf86_config connector
6727 * configuration being accurate, which it isn't necessarily.
6728 */
6729
6730 return clock.dot;
6731}
6732
6733/** Returns the currently programmed mode of the given pipe. */
6734struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6735 struct drm_crtc *crtc)
6736{
Jesse Barnes548f2452011-02-17 10:40:53 -08006737 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006739 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006740 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006741 int htot = I915_READ(HTOTAL(cpu_transcoder));
6742 int hsync = I915_READ(HSYNC(cpu_transcoder));
6743 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6744 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006745
6746 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6747 if (!mode)
6748 return NULL;
6749
6750 mode->clock = intel_crtc_clock_get(dev, crtc);
6751 mode->hdisplay = (htot & 0xffff) + 1;
6752 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6753 mode->hsync_start = (hsync & 0xffff) + 1;
6754 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6755 mode->vdisplay = (vtot & 0xffff) + 1;
6756 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6757 mode->vsync_start = (vsync & 0xffff) + 1;
6758 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6759
6760 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006761
6762 return mode;
6763}
6764
Daniel Vetter3dec0092010-08-20 21:40:52 +02006765static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006766{
6767 struct drm_device *dev = crtc->dev;
6768 drm_i915_private_t *dev_priv = dev->dev_private;
6769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6770 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006771 int dpll_reg = DPLL(pipe);
6772 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006773
Eric Anholtbad720f2009-10-22 16:11:14 -07006774 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006775 return;
6776
6777 if (!dev_priv->lvds_downclock_avail)
6778 return;
6779
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006780 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006781 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006782 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006783
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006784 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006785
6786 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6787 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006788 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006789
Jesse Barnes652c3932009-08-17 13:31:43 -07006790 dpll = I915_READ(dpll_reg);
6791 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006792 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006793 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006794}
6795
6796static void intel_decrease_pllclock(struct drm_crtc *crtc)
6797{
6798 struct drm_device *dev = crtc->dev;
6799 drm_i915_private_t *dev_priv = dev->dev_private;
6800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006801
Eric Anholtbad720f2009-10-22 16:11:14 -07006802 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006803 return;
6804
6805 if (!dev_priv->lvds_downclock_avail)
6806 return;
6807
6808 /*
6809 * Since this is called by a timer, we should never get here in
6810 * the manual case.
6811 */
6812 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006813 int pipe = intel_crtc->pipe;
6814 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006815 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006816
Zhao Yakui44d98a62009-10-09 11:39:40 +08006817 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006818
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006819 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006820
Chris Wilson074b5e12012-05-02 12:07:06 +01006821 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006822 dpll |= DISPLAY_RATE_SELECT_FPA1;
6823 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006824 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006825 dpll = I915_READ(dpll_reg);
6826 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006827 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006828 }
6829
6830}
6831
Chris Wilsonf047e392012-07-21 12:31:41 +01006832void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006833{
Chris Wilsonf047e392012-07-21 12:31:41 +01006834 i915_update_gfx_val(dev->dev_private);
6835}
6836
6837void intel_mark_idle(struct drm_device *dev)
6838{
Chris Wilsonf047e392012-07-21 12:31:41 +01006839}
6840
6841void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6842{
6843 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006844 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006845
6846 if (!i915_powersave)
6847 return;
6848
Jesse Barnes652c3932009-08-17 13:31:43 -07006849 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006850 if (!crtc->fb)
6851 continue;
6852
Chris Wilsonf047e392012-07-21 12:31:41 +01006853 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6854 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006855 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006856}
6857
Chris Wilsonf047e392012-07-21 12:31:41 +01006858void intel_mark_fb_idle(struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006859{
Chris Wilsonf047e392012-07-21 12:31:41 +01006860 struct drm_device *dev = obj->base.dev;
6861 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006862
Chris Wilsonf047e392012-07-21 12:31:41 +01006863 if (!i915_powersave)
Chris Wilsonacb87df2012-05-03 15:47:57 +01006864 return;
6865
Jesse Barnes652c3932009-08-17 13:31:43 -07006866 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6867 if (!crtc->fb)
6868 continue;
6869
Chris Wilsonf047e392012-07-21 12:31:41 +01006870 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6871 intel_decrease_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006872 }
6873}
6874
Jesse Barnes79e53942008-11-07 14:24:08 -08006875static void intel_crtc_destroy(struct drm_crtc *crtc)
6876{
6877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006878 struct drm_device *dev = crtc->dev;
6879 struct intel_unpin_work *work;
6880 unsigned long flags;
6881
6882 spin_lock_irqsave(&dev->event_lock, flags);
6883 work = intel_crtc->unpin_work;
6884 intel_crtc->unpin_work = NULL;
6885 spin_unlock_irqrestore(&dev->event_lock, flags);
6886
6887 if (work) {
6888 cancel_work_sync(&work->work);
6889 kfree(work);
6890 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006891
6892 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006893
Jesse Barnes79e53942008-11-07 14:24:08 -08006894 kfree(intel_crtc);
6895}
6896
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006897static void intel_unpin_work_fn(struct work_struct *__work)
6898{
6899 struct intel_unpin_work *work =
6900 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006901 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006902
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006903 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006904 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006905 drm_gem_object_unreference(&work->pending_flip_obj->base);
6906 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006907
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006908 intel_update_fbc(dev);
6909 mutex_unlock(&dev->struct_mutex);
6910
6911 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
6912 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
6913
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006914 kfree(work);
6915}
6916
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006917static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006918 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006919{
6920 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6922 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006923 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006924 unsigned long flags;
6925
6926 /* Ignore early vblank irqs */
6927 if (intel_crtc == NULL)
6928 return;
6929
6930 spin_lock_irqsave(&dev->event_lock, flags);
6931 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00006932
6933 /* Ensure we don't miss a work->pending update ... */
6934 smp_rmb();
6935
6936 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006937 spin_unlock_irqrestore(&dev->event_lock, flags);
6938 return;
6939 }
6940
Chris Wilsone7d841c2012-12-03 11:36:30 +00006941 /* and that the unpin work is consistent wrt ->pending. */
6942 smp_rmb();
6943
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006944 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006945
Rob Clark45a066e2012-10-08 14:50:40 -05006946 if (work->event)
6947 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006948
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006949 drm_vblank_put(dev, intel_crtc->pipe);
6950
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006951 spin_unlock_irqrestore(&dev->event_lock, flags);
6952
Chris Wilson05394f32010-11-08 19:18:58 +00006953 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006954
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006955 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006956 &obj->pending_flip.counter);
Chris Wilson5bb61642012-09-27 21:25:58 +01006957 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006958
6959 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006960
6961 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006962}
6963
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006964void intel_finish_page_flip(struct drm_device *dev, int pipe)
6965{
6966 drm_i915_private_t *dev_priv = dev->dev_private;
6967 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6968
Mario Kleiner49b14a52010-12-09 07:00:07 +01006969 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006970}
6971
6972void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6973{
6974 drm_i915_private_t *dev_priv = dev->dev_private;
6975 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6976
Mario Kleiner49b14a52010-12-09 07:00:07 +01006977 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006978}
6979
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006980void intel_prepare_page_flip(struct drm_device *dev, int plane)
6981{
6982 drm_i915_private_t *dev_priv = dev->dev_private;
6983 struct intel_crtc *intel_crtc =
6984 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6985 unsigned long flags;
6986
Chris Wilsone7d841c2012-12-03 11:36:30 +00006987 /* NB: An MMIO update of the plane base pointer will also
6988 * generate a page-flip completion irq, i.e. every modeset
6989 * is also accompanied by a spurious intel_prepare_page_flip().
6990 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006991 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00006992 if (intel_crtc->unpin_work)
6993 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006994 spin_unlock_irqrestore(&dev->event_lock, flags);
6995}
6996
Chris Wilsone7d841c2012-12-03 11:36:30 +00006997inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
6998{
6999 /* Ensure that the work item is consistent when activating it ... */
7000 smp_wmb();
7001 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7002 /* and that it is marked active as soon as the irq could fire. */
7003 smp_wmb();
7004}
7005
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007006static int intel_gen2_queue_flip(struct drm_device *dev,
7007 struct drm_crtc *crtc,
7008 struct drm_framebuffer *fb,
7009 struct drm_i915_gem_object *obj)
7010{
7011 struct drm_i915_private *dev_priv = dev->dev_private;
7012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007013 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007014 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007015 int ret;
7016
Daniel Vetter6d90c952012-04-26 23:28:05 +02007017 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007018 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007019 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007020
Daniel Vetter6d90c952012-04-26 23:28:05 +02007021 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007022 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007023 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007024
7025 /* Can't queue multiple flips, so wait for the previous
7026 * one to finish before executing the next.
7027 */
7028 if (intel_crtc->plane)
7029 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7030 else
7031 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007032 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7033 intel_ring_emit(ring, MI_NOOP);
7034 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7035 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7036 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007037 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007038 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007039
7040 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007041 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007042 return 0;
7043
7044err_unpin:
7045 intel_unpin_fb_obj(obj);
7046err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007047 return ret;
7048}
7049
7050static int intel_gen3_queue_flip(struct drm_device *dev,
7051 struct drm_crtc *crtc,
7052 struct drm_framebuffer *fb,
7053 struct drm_i915_gem_object *obj)
7054{
7055 struct drm_i915_private *dev_priv = dev->dev_private;
7056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007057 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007058 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007059 int ret;
7060
Daniel Vetter6d90c952012-04-26 23:28:05 +02007061 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007062 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007063 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007064
Daniel Vetter6d90c952012-04-26 23:28:05 +02007065 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007066 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007067 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007068
7069 if (intel_crtc->plane)
7070 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7071 else
7072 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007073 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7074 intel_ring_emit(ring, MI_NOOP);
7075 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7076 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7077 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007078 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007079 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007080
Chris Wilsone7d841c2012-12-03 11:36:30 +00007081 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007082 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007083 return 0;
7084
7085err_unpin:
7086 intel_unpin_fb_obj(obj);
7087err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007088 return ret;
7089}
7090
7091static int intel_gen4_queue_flip(struct drm_device *dev,
7092 struct drm_crtc *crtc,
7093 struct drm_framebuffer *fb,
7094 struct drm_i915_gem_object *obj)
7095{
7096 struct drm_i915_private *dev_priv = dev->dev_private;
7097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7098 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007099 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007100 int ret;
7101
Daniel Vetter6d90c952012-04-26 23:28:05 +02007102 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007103 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007104 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007105
Daniel Vetter6d90c952012-04-26 23:28:05 +02007106 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007107 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007108 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007109
7110 /* i965+ uses the linear or tiled offsets from the
7111 * Display Registers (which do not change across a page-flip)
7112 * so we need only reprogram the base address.
7113 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007114 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7115 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7116 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007117 intel_ring_emit(ring,
7118 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7119 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007120
7121 /* XXX Enabling the panel-fitter across page-flip is so far
7122 * untested on non-native modes, so ignore it for now.
7123 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7124 */
7125 pf = 0;
7126 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007127 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007128
7129 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007130 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007131 return 0;
7132
7133err_unpin:
7134 intel_unpin_fb_obj(obj);
7135err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007136 return ret;
7137}
7138
7139static int intel_gen6_queue_flip(struct drm_device *dev,
7140 struct drm_crtc *crtc,
7141 struct drm_framebuffer *fb,
7142 struct drm_i915_gem_object *obj)
7143{
7144 struct drm_i915_private *dev_priv = dev->dev_private;
7145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007146 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007147 uint32_t pf, pipesrc;
7148 int ret;
7149
Daniel Vetter6d90c952012-04-26 23:28:05 +02007150 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007151 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007152 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007153
Daniel Vetter6d90c952012-04-26 23:28:05 +02007154 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007155 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007156 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007157
Daniel Vetter6d90c952012-04-26 23:28:05 +02007158 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7159 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7160 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007161 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007162
Chris Wilson99d9acd2012-04-17 20:37:00 +01007163 /* Contrary to the suggestions in the documentation,
7164 * "Enable Panel Fitter" does not seem to be required when page
7165 * flipping with a non-native mode, and worse causes a normal
7166 * modeset to fail.
7167 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7168 */
7169 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007170 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007171 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007172
7173 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007174 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007175 return 0;
7176
7177err_unpin:
7178 intel_unpin_fb_obj(obj);
7179err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007180 return ret;
7181}
7182
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007183/*
7184 * On gen7 we currently use the blit ring because (in early silicon at least)
7185 * the render ring doesn't give us interrpts for page flip completion, which
7186 * means clients will hang after the first flip is queued. Fortunately the
7187 * blit ring generates interrupts properly, so use it instead.
7188 */
7189static int intel_gen7_queue_flip(struct drm_device *dev,
7190 struct drm_crtc *crtc,
7191 struct drm_framebuffer *fb,
7192 struct drm_i915_gem_object *obj)
7193{
7194 struct drm_i915_private *dev_priv = dev->dev_private;
7195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7196 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007197 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007198 int ret;
7199
7200 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7201 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007202 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007203
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007204 switch(intel_crtc->plane) {
7205 case PLANE_A:
7206 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7207 break;
7208 case PLANE_B:
7209 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7210 break;
7211 case PLANE_C:
7212 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7213 break;
7214 default:
7215 WARN_ONCE(1, "unknown plane in flip command\n");
7216 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007217 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007218 }
7219
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007220 ret = intel_ring_begin(ring, 4);
7221 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007222 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007223
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007224 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007225 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007226 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007227 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007228
7229 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007230 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007231 return 0;
7232
7233err_unpin:
7234 intel_unpin_fb_obj(obj);
7235err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007236 return ret;
7237}
7238
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007239static int intel_default_queue_flip(struct drm_device *dev,
7240 struct drm_crtc *crtc,
7241 struct drm_framebuffer *fb,
7242 struct drm_i915_gem_object *obj)
7243{
7244 return -ENODEV;
7245}
7246
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007247static int intel_crtc_page_flip(struct drm_crtc *crtc,
7248 struct drm_framebuffer *fb,
7249 struct drm_pending_vblank_event *event)
7250{
7251 struct drm_device *dev = crtc->dev;
7252 struct drm_i915_private *dev_priv = dev->dev_private;
7253 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007254 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007255 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7256 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007257 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007258 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007259
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007260 /* Can't change pixel format via MI display flips. */
7261 if (fb->pixel_format != crtc->fb->pixel_format)
7262 return -EINVAL;
7263
7264 /*
7265 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7266 * Note that pitch changes could also affect these register.
7267 */
7268 if (INTEL_INFO(dev)->gen > 3 &&
7269 (fb->offsets[0] != crtc->fb->offsets[0] ||
7270 fb->pitches[0] != crtc->fb->pitches[0]))
7271 return -EINVAL;
7272
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007273 work = kzalloc(sizeof *work, GFP_KERNEL);
7274 if (work == NULL)
7275 return -ENOMEM;
7276
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007277 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007278 work->crtc = crtc;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007279 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007280 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007281 INIT_WORK(&work->work, intel_unpin_work_fn);
7282
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007283 ret = drm_vblank_get(dev, intel_crtc->pipe);
7284 if (ret)
7285 goto free_work;
7286
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007287 /* We borrow the event spin lock for protecting unpin_work */
7288 spin_lock_irqsave(&dev->event_lock, flags);
7289 if (intel_crtc->unpin_work) {
7290 spin_unlock_irqrestore(&dev->event_lock, flags);
7291 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007292 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007293
7294 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007295 return -EBUSY;
7296 }
7297 intel_crtc->unpin_work = work;
7298 spin_unlock_irqrestore(&dev->event_lock, flags);
7299
7300 intel_fb = to_intel_framebuffer(fb);
7301 obj = intel_fb->obj;
7302
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007303 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7304 flush_workqueue(dev_priv->wq);
7305
Chris Wilson79158102012-05-23 11:13:58 +01007306 ret = i915_mutex_lock_interruptible(dev);
7307 if (ret)
7308 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007309
Jesse Barnes75dfca82010-02-10 15:09:44 -08007310 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007311 drm_gem_object_reference(&work->old_fb_obj->base);
7312 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007313
7314 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007315
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007316 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007317
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007318 work->enable_stall_check = true;
7319
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007320 /* Block clients from rendering to the new back buffer until
7321 * the flip occurs and the object is no longer visible.
7322 */
Chris Wilson05394f32010-11-08 19:18:58 +00007323 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007324 atomic_inc(&intel_crtc->unpin_work_count);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007325
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007326 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7327 if (ret)
7328 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007329
Chris Wilson7782de32011-07-08 12:22:41 +01007330 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007331 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007332 mutex_unlock(&dev->struct_mutex);
7333
Jesse Barnese5510fa2010-07-01 16:48:37 -07007334 trace_i915_flip_request(intel_crtc->plane, obj);
7335
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007336 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007337
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007338cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007339 atomic_dec(&intel_crtc->unpin_work_count);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007340 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00007341 drm_gem_object_unreference(&work->old_fb_obj->base);
7342 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007343 mutex_unlock(&dev->struct_mutex);
7344
Chris Wilson79158102012-05-23 11:13:58 +01007345cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007346 spin_lock_irqsave(&dev->event_lock, flags);
7347 intel_crtc->unpin_work = NULL;
7348 spin_unlock_irqrestore(&dev->event_lock, flags);
7349
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007350 drm_vblank_put(dev, intel_crtc->pipe);
7351free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007352 kfree(work);
7353
7354 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007355}
7356
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007357static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007358 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7359 .load_lut = intel_crtc_load_lut,
Daniel Vetter976f8a22012-07-08 22:34:21 +02007360 .disable = intel_crtc_noop,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007361};
7362
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007363bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7364{
7365 struct intel_encoder *other_encoder;
7366 struct drm_crtc *crtc = &encoder->new_crtc->base;
7367
7368 if (WARN_ON(!crtc))
7369 return false;
7370
7371 list_for_each_entry(other_encoder,
7372 &crtc->dev->mode_config.encoder_list,
7373 base.head) {
7374
7375 if (&other_encoder->new_crtc->base != crtc ||
7376 encoder == other_encoder)
7377 continue;
7378 else
7379 return true;
7380 }
7381
7382 return false;
7383}
7384
Daniel Vetter50f56112012-07-02 09:35:43 +02007385static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7386 struct drm_crtc *crtc)
7387{
7388 struct drm_device *dev;
7389 struct drm_crtc *tmp;
7390 int crtc_mask = 1;
7391
7392 WARN(!crtc, "checking null crtc?\n");
7393
7394 dev = crtc->dev;
7395
7396 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7397 if (tmp == crtc)
7398 break;
7399 crtc_mask <<= 1;
7400 }
7401
7402 if (encoder->possible_crtcs & crtc_mask)
7403 return true;
7404 return false;
7405}
7406
Daniel Vetter9a935852012-07-05 22:34:27 +02007407/**
7408 * intel_modeset_update_staged_output_state
7409 *
7410 * Updates the staged output configuration state, e.g. after we've read out the
7411 * current hw state.
7412 */
7413static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7414{
7415 struct intel_encoder *encoder;
7416 struct intel_connector *connector;
7417
7418 list_for_each_entry(connector, &dev->mode_config.connector_list,
7419 base.head) {
7420 connector->new_encoder =
7421 to_intel_encoder(connector->base.encoder);
7422 }
7423
7424 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7425 base.head) {
7426 encoder->new_crtc =
7427 to_intel_crtc(encoder->base.crtc);
7428 }
7429}
7430
7431/**
7432 * intel_modeset_commit_output_state
7433 *
7434 * This function copies the stage display pipe configuration to the real one.
7435 */
7436static void intel_modeset_commit_output_state(struct drm_device *dev)
7437{
7438 struct intel_encoder *encoder;
7439 struct intel_connector *connector;
7440
7441 list_for_each_entry(connector, &dev->mode_config.connector_list,
7442 base.head) {
7443 connector->base.encoder = &connector->new_encoder->base;
7444 }
7445
7446 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7447 base.head) {
7448 encoder->base.crtc = &encoder->new_crtc->base;
7449 }
7450}
7451
Daniel Vetter7758a112012-07-08 19:40:39 +02007452static struct drm_display_mode *
7453intel_modeset_adjusted_mode(struct drm_crtc *crtc,
7454 struct drm_display_mode *mode)
7455{
7456 struct drm_device *dev = crtc->dev;
7457 struct drm_display_mode *adjusted_mode;
7458 struct drm_encoder_helper_funcs *encoder_funcs;
7459 struct intel_encoder *encoder;
7460
7461 adjusted_mode = drm_mode_duplicate(dev, mode);
7462 if (!adjusted_mode)
7463 return ERR_PTR(-ENOMEM);
7464
7465 /* Pass our mode to the connectors and the CRTC to give them a chance to
7466 * adjust it according to limitations or connector properties, and also
7467 * a chance to reject the mode entirely.
7468 */
7469 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7470 base.head) {
7471
7472 if (&encoder->new_crtc->base != crtc)
7473 continue;
7474 encoder_funcs = encoder->base.helper_private;
7475 if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
7476 adjusted_mode))) {
7477 DRM_DEBUG_KMS("Encoder fixup failed\n");
7478 goto fail;
7479 }
7480 }
7481
7482 if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
7483 DRM_DEBUG_KMS("CRTC fixup failed\n");
7484 goto fail;
7485 }
7486 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7487
7488 return adjusted_mode;
7489fail:
7490 drm_mode_destroy(dev, adjusted_mode);
7491 return ERR_PTR(-EINVAL);
7492}
7493
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007494/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7495 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7496static void
7497intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7498 unsigned *prepare_pipes, unsigned *disable_pipes)
7499{
7500 struct intel_crtc *intel_crtc;
7501 struct drm_device *dev = crtc->dev;
7502 struct intel_encoder *encoder;
7503 struct intel_connector *connector;
7504 struct drm_crtc *tmp_crtc;
7505
7506 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7507
7508 /* Check which crtcs have changed outputs connected to them, these need
7509 * to be part of the prepare_pipes mask. We don't (yet) support global
7510 * modeset across multiple crtcs, so modeset_pipes will only have one
7511 * bit set at most. */
7512 list_for_each_entry(connector, &dev->mode_config.connector_list,
7513 base.head) {
7514 if (connector->base.encoder == &connector->new_encoder->base)
7515 continue;
7516
7517 if (connector->base.encoder) {
7518 tmp_crtc = connector->base.encoder->crtc;
7519
7520 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7521 }
7522
7523 if (connector->new_encoder)
7524 *prepare_pipes |=
7525 1 << connector->new_encoder->new_crtc->pipe;
7526 }
7527
7528 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7529 base.head) {
7530 if (encoder->base.crtc == &encoder->new_crtc->base)
7531 continue;
7532
7533 if (encoder->base.crtc) {
7534 tmp_crtc = encoder->base.crtc;
7535
7536 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7537 }
7538
7539 if (encoder->new_crtc)
7540 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7541 }
7542
7543 /* Check for any pipes that will be fully disabled ... */
7544 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7545 base.head) {
7546 bool used = false;
7547
7548 /* Don't try to disable disabled crtcs. */
7549 if (!intel_crtc->base.enabled)
7550 continue;
7551
7552 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7553 base.head) {
7554 if (encoder->new_crtc == intel_crtc)
7555 used = true;
7556 }
7557
7558 if (!used)
7559 *disable_pipes |= 1 << intel_crtc->pipe;
7560 }
7561
7562
7563 /* set_mode is also used to update properties on life display pipes. */
7564 intel_crtc = to_intel_crtc(crtc);
7565 if (crtc->enabled)
7566 *prepare_pipes |= 1 << intel_crtc->pipe;
7567
7568 /* We only support modeset on one single crtc, hence we need to do that
7569 * only for the passed in crtc iff we change anything else than just
7570 * disable crtcs.
7571 *
7572 * This is actually not true, to be fully compatible with the old crtc
7573 * helper we automatically disable _any_ output (i.e. doesn't need to be
7574 * connected to the crtc we're modesetting on) if it's disconnected.
7575 * Which is a rather nutty api (since changed the output configuration
7576 * without userspace's explicit request can lead to confusion), but
7577 * alas. Hence we currently need to modeset on all pipes we prepare. */
7578 if (*prepare_pipes)
7579 *modeset_pipes = *prepare_pipes;
7580
7581 /* ... and mask these out. */
7582 *modeset_pipes &= ~(*disable_pipes);
7583 *prepare_pipes &= ~(*disable_pipes);
7584}
7585
Daniel Vetterea9d7582012-07-10 10:42:52 +02007586static bool intel_crtc_in_use(struct drm_crtc *crtc)
7587{
7588 struct drm_encoder *encoder;
7589 struct drm_device *dev = crtc->dev;
7590
7591 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7592 if (encoder->crtc == crtc)
7593 return true;
7594
7595 return false;
7596}
7597
7598static void
7599intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7600{
7601 struct intel_encoder *intel_encoder;
7602 struct intel_crtc *intel_crtc;
7603 struct drm_connector *connector;
7604
7605 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7606 base.head) {
7607 if (!intel_encoder->base.crtc)
7608 continue;
7609
7610 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7611
7612 if (prepare_pipes & (1 << intel_crtc->pipe))
7613 intel_encoder->connectors_active = false;
7614 }
7615
7616 intel_modeset_commit_output_state(dev);
7617
7618 /* Update computed state. */
7619 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7620 base.head) {
7621 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7622 }
7623
7624 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7625 if (!connector->encoder || !connector->encoder->crtc)
7626 continue;
7627
7628 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7629
7630 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007631 struct drm_property *dpms_property =
7632 dev->mode_config.dpms_property;
7633
Daniel Vetterea9d7582012-07-10 10:42:52 +02007634 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05007635 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02007636 dpms_property,
7637 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007638
7639 intel_encoder = to_intel_encoder(connector->encoder);
7640 intel_encoder->connectors_active = true;
7641 }
7642 }
7643
7644}
7645
Daniel Vetter25c5b262012-07-08 22:08:04 +02007646#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7647 list_for_each_entry((intel_crtc), \
7648 &(dev)->mode_config.crtc_list, \
7649 base.head) \
7650 if (mask & (1 <<(intel_crtc)->pipe)) \
7651
Daniel Vetterb9805142012-08-31 17:37:33 +02007652void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007653intel_modeset_check_state(struct drm_device *dev)
7654{
7655 struct intel_crtc *crtc;
7656 struct intel_encoder *encoder;
7657 struct intel_connector *connector;
7658
7659 list_for_each_entry(connector, &dev->mode_config.connector_list,
7660 base.head) {
7661 /* This also checks the encoder/connector hw state with the
7662 * ->get_hw_state callbacks. */
7663 intel_connector_check_state(connector);
7664
7665 WARN(&connector->new_encoder->base != connector->base.encoder,
7666 "connector's staged encoder doesn't match current encoder\n");
7667 }
7668
7669 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7670 base.head) {
7671 bool enabled = false;
7672 bool active = false;
7673 enum pipe pipe, tracked_pipe;
7674
7675 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7676 encoder->base.base.id,
7677 drm_get_encoder_name(&encoder->base));
7678
7679 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7680 "encoder's stage crtc doesn't match current crtc\n");
7681 WARN(encoder->connectors_active && !encoder->base.crtc,
7682 "encoder's active_connectors set, but no crtc\n");
7683
7684 list_for_each_entry(connector, &dev->mode_config.connector_list,
7685 base.head) {
7686 if (connector->base.encoder != &encoder->base)
7687 continue;
7688 enabled = true;
7689 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7690 active = true;
7691 }
7692 WARN(!!encoder->base.crtc != enabled,
7693 "encoder's enabled state mismatch "
7694 "(expected %i, found %i)\n",
7695 !!encoder->base.crtc, enabled);
7696 WARN(active && !encoder->base.crtc,
7697 "active encoder with no crtc\n");
7698
7699 WARN(encoder->connectors_active != active,
7700 "encoder's computed active state doesn't match tracked active state "
7701 "(expected %i, found %i)\n", active, encoder->connectors_active);
7702
7703 active = encoder->get_hw_state(encoder, &pipe);
7704 WARN(active != encoder->connectors_active,
7705 "encoder's hw state doesn't match sw tracking "
7706 "(expected %i, found %i)\n",
7707 encoder->connectors_active, active);
7708
7709 if (!encoder->base.crtc)
7710 continue;
7711
7712 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7713 WARN(active && pipe != tracked_pipe,
7714 "active encoder's pipe doesn't match"
7715 "(expected %i, found %i)\n",
7716 tracked_pipe, pipe);
7717
7718 }
7719
7720 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7721 base.head) {
7722 bool enabled = false;
7723 bool active = false;
7724
7725 DRM_DEBUG_KMS("[CRTC:%d]\n",
7726 crtc->base.base.id);
7727
7728 WARN(crtc->active && !crtc->base.enabled,
7729 "active crtc, but not enabled in sw tracking\n");
7730
7731 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7732 base.head) {
7733 if (encoder->base.crtc != &crtc->base)
7734 continue;
7735 enabled = true;
7736 if (encoder->connectors_active)
7737 active = true;
7738 }
7739 WARN(active != crtc->active,
7740 "crtc's computed active state doesn't match tracked active state "
7741 "(expected %i, found %i)\n", active, crtc->active);
7742 WARN(enabled != crtc->base.enabled,
7743 "crtc's computed enabled state doesn't match tracked enabled state "
7744 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7745
7746 assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
7747 }
7748}
7749
Daniel Vettera6778b32012-07-02 09:56:42 +02007750bool intel_set_mode(struct drm_crtc *crtc,
7751 struct drm_display_mode *mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007752 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007753{
7754 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007755 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettera6778b32012-07-02 09:56:42 +02007756 struct drm_display_mode *adjusted_mode, saved_mode, saved_hwmode;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007757 struct intel_crtc *intel_crtc;
7758 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Daniel Vettera6778b32012-07-02 09:56:42 +02007759 bool ret = true;
7760
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007761 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007762 &prepare_pipes, &disable_pipes);
7763
7764 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7765 modeset_pipes, prepare_pipes, disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007766
Daniel Vetter976f8a22012-07-08 22:34:21 +02007767 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7768 intel_crtc_disable(&intel_crtc->base);
7769
Daniel Vettera6778b32012-07-02 09:56:42 +02007770 saved_hwmode = crtc->hwmode;
7771 saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007772
Daniel Vetter25c5b262012-07-08 22:08:04 +02007773 /* Hack: Because we don't (yet) support global modeset on multiple
7774 * crtcs, we don't keep track of the new mode for more than one crtc.
7775 * Hence simply check whether any bit is set in modeset_pipes in all the
7776 * pieces of code that are not yet converted to deal with mutliple crtcs
7777 * changing their mode at the same time. */
7778 adjusted_mode = NULL;
7779 if (modeset_pipes) {
7780 adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
7781 if (IS_ERR(adjusted_mode)) {
7782 return false;
7783 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007784 }
7785
Daniel Vetterea9d7582012-07-10 10:42:52 +02007786 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7787 if (intel_crtc->base.enabled)
7788 dev_priv->display.crtc_disable(&intel_crtc->base);
7789 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007790
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007791 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7792 * to set it here already despite that we pass it down the callchain.
7793 */
7794 if (modeset_pipes)
Daniel Vetter25c5b262012-07-08 22:08:04 +02007795 crtc->mode = *mode;
Daniel Vetter7758a112012-07-08 19:40:39 +02007796
Daniel Vetterea9d7582012-07-10 10:42:52 +02007797 /* Only after disabling all output pipelines that will be changed can we
7798 * update the the output configuration. */
7799 intel_modeset_update_state(dev, prepare_pipes);
7800
Daniel Vetter47fab732012-10-26 10:58:18 +02007801 if (dev_priv->display.modeset_global_resources)
7802 dev_priv->display.modeset_global_resources(dev);
7803
Daniel Vettera6778b32012-07-02 09:56:42 +02007804 /* Set up the DPLL and any encoders state that needs to adjust or depend
7805 * on the DPLL.
7806 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007807 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
7808 ret = !intel_crtc_mode_set(&intel_crtc->base,
7809 mode, adjusted_mode,
7810 x, y, fb);
7811 if (!ret)
7812 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02007813 }
7814
7815 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007816 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7817 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02007818
Daniel Vetter25c5b262012-07-08 22:08:04 +02007819 if (modeset_pipes) {
7820 /* Store real post-adjustment hardware mode. */
7821 crtc->hwmode = *adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007822
Daniel Vetter25c5b262012-07-08 22:08:04 +02007823 /* Calculate and store various constants which
7824 * are later needed by vblank and swap-completion
7825 * timestamping. They are derived from true hwmode.
7826 */
7827 drm_calc_timestamping_constants(crtc);
7828 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007829
7830 /* FIXME: add subpixel order */
7831done:
7832 drm_mode_destroy(dev, adjusted_mode);
Daniel Vetter25c5b262012-07-08 22:08:04 +02007833 if (!ret && crtc->enabled) {
Daniel Vettera6778b32012-07-02 09:56:42 +02007834 crtc->hwmode = saved_hwmode;
7835 crtc->mode = saved_mode;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007836 } else {
7837 intel_modeset_check_state(dev);
Daniel Vettera6778b32012-07-02 09:56:42 +02007838 }
7839
7840 return ret;
7841}
7842
Daniel Vetter25c5b262012-07-08 22:08:04 +02007843#undef for_each_intel_crtc_masked
7844
Daniel Vetterd9e55602012-07-04 22:16:09 +02007845static void intel_set_config_free(struct intel_set_config *config)
7846{
7847 if (!config)
7848 return;
7849
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007850 kfree(config->save_connector_encoders);
7851 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02007852 kfree(config);
7853}
7854
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007855static int intel_set_config_save_state(struct drm_device *dev,
7856 struct intel_set_config *config)
7857{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007858 struct drm_encoder *encoder;
7859 struct drm_connector *connector;
7860 int count;
7861
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007862 config->save_encoder_crtcs =
7863 kcalloc(dev->mode_config.num_encoder,
7864 sizeof(struct drm_crtc *), GFP_KERNEL);
7865 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007866 return -ENOMEM;
7867
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007868 config->save_connector_encoders =
7869 kcalloc(dev->mode_config.num_connector,
7870 sizeof(struct drm_encoder *), GFP_KERNEL);
7871 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007872 return -ENOMEM;
7873
7874 /* Copy data. Note that driver private data is not affected.
7875 * Should anything bad happen only the expected state is
7876 * restored, not the drivers personal bookkeeping.
7877 */
7878 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007879 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007880 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007881 }
7882
7883 count = 0;
7884 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007885 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007886 }
7887
7888 return 0;
7889}
7890
7891static void intel_set_config_restore_state(struct drm_device *dev,
7892 struct intel_set_config *config)
7893{
Daniel Vetter9a935852012-07-05 22:34:27 +02007894 struct intel_encoder *encoder;
7895 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007896 int count;
7897
7898 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007899 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7900 encoder->new_crtc =
7901 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007902 }
7903
7904 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007905 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
7906 connector->new_encoder =
7907 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007908 }
7909}
7910
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007911static void
7912intel_set_config_compute_mode_changes(struct drm_mode_set *set,
7913 struct intel_set_config *config)
7914{
7915
7916 /* We should be able to check here if the fb has the same properties
7917 * and then just flip_or_move it */
7918 if (set->crtc->fb != set->fb) {
7919 /* If we have no fb then treat it as a full mode set */
7920 if (set->crtc->fb == NULL) {
7921 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
7922 config->mode_changed = true;
7923 } else if (set->fb == NULL) {
7924 config->mode_changed = true;
7925 } else if (set->fb->depth != set->crtc->fb->depth) {
7926 config->mode_changed = true;
7927 } else if (set->fb->bits_per_pixel !=
7928 set->crtc->fb->bits_per_pixel) {
7929 config->mode_changed = true;
7930 } else
7931 config->fb_changed = true;
7932 }
7933
Daniel Vetter835c5872012-07-10 18:11:08 +02007934 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007935 config->fb_changed = true;
7936
7937 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
7938 DRM_DEBUG_KMS("modes are different, full mode set\n");
7939 drm_mode_debug_printmodeline(&set->crtc->mode);
7940 drm_mode_debug_printmodeline(set->mode);
7941 config->mode_changed = true;
7942 }
7943}
7944
Daniel Vetter2e431052012-07-04 22:42:15 +02007945static int
Daniel Vetter9a935852012-07-05 22:34:27 +02007946intel_modeset_stage_output_state(struct drm_device *dev,
7947 struct drm_mode_set *set,
7948 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02007949{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007950 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02007951 struct intel_connector *connector;
7952 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02007953 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02007954
Daniel Vetter9a935852012-07-05 22:34:27 +02007955 /* The upper layers ensure that we either disabl a crtc or have a list
7956 * of connectors. For paranoia, double-check this. */
7957 WARN_ON(!set->fb && (set->num_connectors != 0));
7958 WARN_ON(set->fb && (set->num_connectors == 0));
7959
Daniel Vetter50f56112012-07-02 09:35:43 +02007960 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007961 list_for_each_entry(connector, &dev->mode_config.connector_list,
7962 base.head) {
7963 /* Otherwise traverse passed in connector list and get encoders
7964 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007965 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007966 if (set->connectors[ro] == &connector->base) {
7967 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02007968 break;
7969 }
7970 }
7971
Daniel Vetter9a935852012-07-05 22:34:27 +02007972 /* If we disable the crtc, disable all its connectors. Also, if
7973 * the connector is on the changing crtc but not on the new
7974 * connector list, disable it. */
7975 if ((!set->fb || ro == set->num_connectors) &&
7976 connector->base.encoder &&
7977 connector->base.encoder->crtc == set->crtc) {
7978 connector->new_encoder = NULL;
7979
7980 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
7981 connector->base.base.id,
7982 drm_get_connector_name(&connector->base));
7983 }
7984
7985
7986 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007987 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007988 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007989 }
Daniel Vetter50f56112012-07-02 09:35:43 +02007990
Daniel Vetter9a935852012-07-05 22:34:27 +02007991 /* Disable all disconnected encoders. */
7992 if (connector->base.status == connector_status_disconnected)
7993 connector->new_encoder = NULL;
7994 }
7995 /* connector->new_encoder is now updated for all connectors. */
7996
7997 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007998 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007999 list_for_each_entry(connector, &dev->mode_config.connector_list,
8000 base.head) {
8001 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008002 continue;
8003
Daniel Vetter9a935852012-07-05 22:34:27 +02008004 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008005
8006 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008007 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008008 new_crtc = set->crtc;
8009 }
8010
8011 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008012 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8013 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008014 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008015 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008016 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8017
8018 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8019 connector->base.base.id,
8020 drm_get_connector_name(&connector->base),
8021 new_crtc->base.id);
8022 }
8023
8024 /* Check for any encoders that needs to be disabled. */
8025 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8026 base.head) {
8027 list_for_each_entry(connector,
8028 &dev->mode_config.connector_list,
8029 base.head) {
8030 if (connector->new_encoder == encoder) {
8031 WARN_ON(!connector->new_encoder->new_crtc);
8032
8033 goto next_encoder;
8034 }
8035 }
8036 encoder->new_crtc = NULL;
8037next_encoder:
8038 /* Only now check for crtc changes so we don't miss encoders
8039 * that will be disabled. */
8040 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008041 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008042 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008043 }
8044 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008045 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008046
Daniel Vetter2e431052012-07-04 22:42:15 +02008047 return 0;
8048}
8049
8050static int intel_crtc_set_config(struct drm_mode_set *set)
8051{
8052 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008053 struct drm_mode_set save_set;
8054 struct intel_set_config *config;
8055 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008056
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008057 BUG_ON(!set);
8058 BUG_ON(!set->crtc);
8059 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008060
8061 if (!set->mode)
8062 set->fb = NULL;
8063
Daniel Vetter431e50f2012-07-10 17:53:42 +02008064 /* The fb helper likes to play gross jokes with ->mode_set_config.
8065 * Unfortunately the crtc helper doesn't do much at all for this case,
8066 * so we have to cope with this madness until the fb helper is fixed up. */
8067 if (set->fb && set->num_connectors == 0)
8068 return 0;
8069
Daniel Vetter2e431052012-07-04 22:42:15 +02008070 if (set->fb) {
8071 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8072 set->crtc->base.id, set->fb->base.id,
8073 (int)set->num_connectors, set->x, set->y);
8074 } else {
8075 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008076 }
8077
8078 dev = set->crtc->dev;
8079
8080 ret = -ENOMEM;
8081 config = kzalloc(sizeof(*config), GFP_KERNEL);
8082 if (!config)
8083 goto out_config;
8084
8085 ret = intel_set_config_save_state(dev, config);
8086 if (ret)
8087 goto out_config;
8088
8089 save_set.crtc = set->crtc;
8090 save_set.mode = &set->crtc->mode;
8091 save_set.x = set->crtc->x;
8092 save_set.y = set->crtc->y;
8093 save_set.fb = set->crtc->fb;
8094
8095 /* Compute whether we need a full modeset, only an fb base update or no
8096 * change at all. In the future we might also check whether only the
8097 * mode changed, e.g. for LVDS where we only change the panel fitter in
8098 * such cases. */
8099 intel_set_config_compute_mode_changes(set, config);
8100
Daniel Vetter9a935852012-07-05 22:34:27 +02008101 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008102 if (ret)
8103 goto fail;
8104
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008105 if (config->mode_changed) {
Daniel Vetter87f1faa62012-07-05 23:36:17 +02008106 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008107 DRM_DEBUG_KMS("attempting to set mode from"
8108 " userspace\n");
8109 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa62012-07-05 23:36:17 +02008110 }
8111
8112 if (!intel_set_mode(set->crtc, set->mode,
8113 set->x, set->y, set->fb)) {
8114 DRM_ERROR("failed to set mode on [CRTC:%d]\n",
8115 set->crtc->base.id);
8116 ret = -EINVAL;
8117 goto fail;
8118 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008119 } else if (config->fb_changed) {
Daniel Vetter4f660f42012-07-02 09:47:37 +02008120 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008121 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008122 }
8123
Daniel Vetterd9e55602012-07-04 22:16:09 +02008124 intel_set_config_free(config);
8125
Daniel Vetter50f56112012-07-02 09:35:43 +02008126 return 0;
8127
8128fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008129 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008130
8131 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008132 if (config->mode_changed &&
Daniel Vettera6778b32012-07-02 09:56:42 +02008133 !intel_set_mode(save_set.crtc, save_set.mode,
8134 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008135 DRM_ERROR("failed to restore config after modeset failure\n");
8136
Daniel Vetterd9e55602012-07-04 22:16:09 +02008137out_config:
8138 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008139 return ret;
8140}
8141
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008142static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008143 .cursor_set = intel_crtc_cursor_set,
8144 .cursor_move = intel_crtc_cursor_move,
8145 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008146 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008147 .destroy = intel_crtc_destroy,
8148 .page_flip = intel_crtc_page_flip,
8149};
8150
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008151static void intel_cpu_pll_init(struct drm_device *dev)
8152{
8153 if (IS_HASWELL(dev))
8154 intel_ddi_pll_init(dev);
8155}
8156
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008157static void intel_pch_pll_init(struct drm_device *dev)
8158{
8159 drm_i915_private_t *dev_priv = dev->dev_private;
8160 int i;
8161
8162 if (dev_priv->num_pch_pll == 0) {
8163 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8164 return;
8165 }
8166
8167 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8168 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8169 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8170 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8171 }
8172}
8173
Hannes Ederb358d0a2008-12-18 21:18:47 +01008174static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008175{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008176 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008177 struct intel_crtc *intel_crtc;
8178 int i;
8179
8180 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8181 if (intel_crtc == NULL)
8182 return;
8183
8184 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8185
8186 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008187 for (i = 0; i < 256; i++) {
8188 intel_crtc->lut_r[i] = i;
8189 intel_crtc->lut_g[i] = i;
8190 intel_crtc->lut_b[i] = i;
8191 }
8192
Jesse Barnes80824002009-09-10 15:28:06 -07008193 /* Swap pipes & planes for FBC on pre-965 */
8194 intel_crtc->pipe = pipe;
8195 intel_crtc->plane = pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02008196 intel_crtc->cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008197 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008198 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008199 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008200 }
8201
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008202 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8203 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8204 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8205 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8206
Jesse Barnes5a354202011-06-24 12:19:22 -07008207 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07008208
Jesse Barnes79e53942008-11-07 14:24:08 -08008209 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008210}
8211
Carl Worth08d7b3d2009-04-29 14:43:54 -07008212int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008213 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008214{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008215 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008216 struct drm_mode_object *drmmode_obj;
8217 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008218
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008219 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8220 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008221
Daniel Vetterc05422d2009-08-11 16:05:30 +02008222 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8223 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008224
Daniel Vetterc05422d2009-08-11 16:05:30 +02008225 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008226 DRM_ERROR("no such CRTC id\n");
8227 return -EINVAL;
8228 }
8229
Daniel Vetterc05422d2009-08-11 16:05:30 +02008230 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8231 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008232
Daniel Vetterc05422d2009-08-11 16:05:30 +02008233 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008234}
8235
Daniel Vetter66a92782012-07-12 20:08:18 +02008236static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008237{
Daniel Vetter66a92782012-07-12 20:08:18 +02008238 struct drm_device *dev = encoder->base.dev;
8239 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008240 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008241 int entry = 0;
8242
Daniel Vetter66a92782012-07-12 20:08:18 +02008243 list_for_each_entry(source_encoder,
8244 &dev->mode_config.encoder_list, base.head) {
8245
8246 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008247 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008248
8249 /* Intel hw has only one MUX where enocoders could be cloned. */
8250 if (encoder->cloneable && source_encoder->cloneable)
8251 index_mask |= (1 << entry);
8252
Jesse Barnes79e53942008-11-07 14:24:08 -08008253 entry++;
8254 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008255
Jesse Barnes79e53942008-11-07 14:24:08 -08008256 return index_mask;
8257}
8258
Chris Wilson4d302442010-12-14 19:21:29 +00008259static bool has_edp_a(struct drm_device *dev)
8260{
8261 struct drm_i915_private *dev_priv = dev->dev_private;
8262
8263 if (!IS_MOBILE(dev))
8264 return false;
8265
8266 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8267 return false;
8268
8269 if (IS_GEN5(dev) &&
8270 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8271 return false;
8272
8273 return true;
8274}
8275
Jesse Barnes79e53942008-11-07 14:24:08 -08008276static void intel_setup_outputs(struct drm_device *dev)
8277{
Eric Anholt725e30a2009-01-22 13:01:02 -08008278 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008279 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008280 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008281 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008282
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008283 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008284 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8285 /* disable the panel fitter on everything but LVDS */
8286 I915_WRITE(PFIT_CONTROL, 0);
8287 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008288
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008289 if (!(IS_HASWELL(dev) &&
8290 (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)))
8291 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008292
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008293 if (IS_HASWELL(dev)) {
8294 int found;
8295
8296 /* Haswell uses DDI functions to detect digital outputs */
8297 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8298 /* DDI A only supports eDP */
8299 if (found)
8300 intel_ddi_init(dev, PORT_A);
8301
8302 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8303 * register */
8304 found = I915_READ(SFUSE_STRAP);
8305
8306 if (found & SFUSE_STRAP_DDIB_DETECTED)
8307 intel_ddi_init(dev, PORT_B);
8308 if (found & SFUSE_STRAP_DDIC_DETECTED)
8309 intel_ddi_init(dev, PORT_C);
8310 if (found & SFUSE_STRAP_DDID_DETECTED)
8311 intel_ddi_init(dev, PORT_D);
8312 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008313 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008314 dpd_is_edp = intel_dpd_is_edp(dev);
8315
8316 if (has_edp_a(dev))
8317 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008318
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008319 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008320 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008321 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008322 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008323 intel_hdmi_init(dev, HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008324 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008325 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008326 }
8327
8328 if (I915_READ(HDMIC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008329 intel_hdmi_init(dev, HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008330
Jesse Barnesb708a1d2012-06-11 14:39:56 -04008331 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008332 intel_hdmi_init(dev, HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008333
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008334 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008335 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008336
Daniel Vetter270b3042012-10-27 15:52:05 +02008337 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008338 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008339 } else if (IS_VALLEYVIEW(dev)) {
8340 int found;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008341
Gajanan Bhat19c03922012-09-27 19:13:07 +05308342 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
8343 if (I915_READ(DP_C) & DP_DETECTED)
8344 intel_dp_init(dev, DP_C, PORT_C);
8345
Jesse Barnes4a87d652012-06-15 11:55:16 -07008346 if (I915_READ(SDVOB) & PORT_DETECTED) {
8347 /* SDVOB multiplex with HDMIB */
8348 found = intel_sdvo_init(dev, SDVOB, true);
8349 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008350 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008351 if (!found && (I915_READ(DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008352 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008353 }
8354
8355 if (I915_READ(SDVOC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008356 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008357
Zhenyu Wang103a1962009-11-27 11:44:36 +08008358 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008359 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008360
Eric Anholt725e30a2009-01-22 13:01:02 -08008361 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008362 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008363 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008364 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8365 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008366 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008367 }
Ma Ling27185ae2009-08-24 13:50:23 +08008368
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008369 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8370 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008371 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008372 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008373 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008374
8375 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008376
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008377 if (I915_READ(SDVOB) & SDVO_DETECTED) {
8378 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008379 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008380 }
Ma Ling27185ae2009-08-24 13:50:23 +08008381
8382 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
8383
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008384 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8385 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008386 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008387 }
8388 if (SUPPORTS_INTEGRATED_DP(dev)) {
8389 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008390 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008391 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008392 }
Ma Ling27185ae2009-08-24 13:50:23 +08008393
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008394 if (SUPPORTS_INTEGRATED_DP(dev) &&
8395 (I915_READ(DP_D) & DP_DETECTED)) {
8396 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008397 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008398 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008399 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008400 intel_dvo_init(dev);
8401
Zhenyu Wang103a1962009-11-27 11:44:36 +08008402 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008403 intel_tv_init(dev);
8404
Chris Wilson4ef69c72010-09-09 15:14:28 +01008405 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8406 encoder->base.possible_crtcs = encoder->crtc_mask;
8407 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008408 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008409 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008410
Paulo Zanoni40579ab2012-07-03 15:57:33 -03008411 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Keith Packard9fb526d2011-09-26 22:24:57 -07008412 ironlake_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008413
8414 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008415}
8416
8417static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8418{
8419 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008420
8421 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008422 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008423
8424 kfree(intel_fb);
8425}
8426
8427static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008428 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008429 unsigned int *handle)
8430{
8431 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008432 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008433
Chris Wilson05394f32010-11-08 19:18:58 +00008434 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008435}
8436
8437static const struct drm_framebuffer_funcs intel_fb_funcs = {
8438 .destroy = intel_user_framebuffer_destroy,
8439 .create_handle = intel_user_framebuffer_create_handle,
8440};
8441
Dave Airlie38651672010-03-30 05:34:13 +00008442int intel_framebuffer_init(struct drm_device *dev,
8443 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008444 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008445 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008446{
Jesse Barnes79e53942008-11-07 14:24:08 -08008447 int ret;
8448
Chris Wilson05394f32010-11-08 19:18:58 +00008449 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01008450 return -EINVAL;
8451
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008452 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01008453 return -EINVAL;
8454
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008455 /* FIXME <= Gen4 stride limits are bit unclear */
8456 if (mode_cmd->pitches[0] > 32768)
8457 return -EINVAL;
8458
8459 if (obj->tiling_mode != I915_TILING_NONE &&
8460 mode_cmd->pitches[0] != obj->stride)
8461 return -EINVAL;
8462
Ville Syrjälä57779d02012-10-31 17:50:14 +02008463 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008464 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008465 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008466 case DRM_FORMAT_RGB565:
8467 case DRM_FORMAT_XRGB8888:
8468 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008469 break;
8470 case DRM_FORMAT_XRGB1555:
8471 case DRM_FORMAT_ARGB1555:
8472 if (INTEL_INFO(dev)->gen > 3)
8473 return -EINVAL;
8474 break;
8475 case DRM_FORMAT_XBGR8888:
8476 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008477 case DRM_FORMAT_XRGB2101010:
8478 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008479 case DRM_FORMAT_XBGR2101010:
8480 case DRM_FORMAT_ABGR2101010:
8481 if (INTEL_INFO(dev)->gen < 4)
8482 return -EINVAL;
Jesse Barnesb5626742011-06-24 12:19:27 -07008483 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008484 case DRM_FORMAT_YUYV:
8485 case DRM_FORMAT_UYVY:
8486 case DRM_FORMAT_YVYU:
8487 case DRM_FORMAT_VYUY:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008488 if (INTEL_INFO(dev)->gen < 6)
8489 return -EINVAL;
Chris Wilson57cd6502010-08-08 12:34:44 +01008490 break;
8491 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008492 DRM_DEBUG_KMS("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008493 return -EINVAL;
8494 }
8495
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008496 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8497 if (mode_cmd->offsets[0] != 0)
8498 return -EINVAL;
8499
Jesse Barnes79e53942008-11-07 14:24:08 -08008500 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8501 if (ret) {
8502 DRM_ERROR("framebuffer init failed %d\n", ret);
8503 return ret;
8504 }
8505
8506 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08008507 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008508 return 0;
8509}
8510
Jesse Barnes79e53942008-11-07 14:24:08 -08008511static struct drm_framebuffer *
8512intel_user_framebuffer_create(struct drm_device *dev,
8513 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008514 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008515{
Chris Wilson05394f32010-11-08 19:18:58 +00008516 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008517
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008518 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8519 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008520 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008521 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008522
Chris Wilsond2dff872011-04-19 08:36:26 +01008523 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008524}
8525
Jesse Barnes79e53942008-11-07 14:24:08 -08008526static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008527 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008528 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008529};
8530
Jesse Barnese70236a2009-09-21 10:42:27 -07008531/* Set up chip specific display functions */
8532static void intel_init_display(struct drm_device *dev)
8533{
8534 struct drm_i915_private *dev_priv = dev->dev_private;
8535
8536 /* We always want a DPMS function */
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008537 if (IS_HASWELL(dev)) {
8538 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008539 dev_priv->display.crtc_enable = haswell_crtc_enable;
8540 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008541 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008542 dev_priv->display.update_plane = ironlake_update_plane;
8543 } else if (HAS_PCH_SPLIT(dev)) {
Eric Anholtf564048e2011-03-30 13:01:02 -07008544 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008545 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8546 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008547 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008548 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008549 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07008550 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008551 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8552 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008553 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008554 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008555 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008556
Jesse Barnese70236a2009-09-21 10:42:27 -07008557 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008558 if (IS_VALLEYVIEW(dev))
8559 dev_priv->display.get_display_clock_speed =
8560 valleyview_get_display_clock_speed;
8561 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008562 dev_priv->display.get_display_clock_speed =
8563 i945_get_display_clock_speed;
8564 else if (IS_I915G(dev))
8565 dev_priv->display.get_display_clock_speed =
8566 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008567 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008568 dev_priv->display.get_display_clock_speed =
8569 i9xx_misc_get_display_clock_speed;
8570 else if (IS_I915GM(dev))
8571 dev_priv->display.get_display_clock_speed =
8572 i915gm_get_display_clock_speed;
8573 else if (IS_I865G(dev))
8574 dev_priv->display.get_display_clock_speed =
8575 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008576 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008577 dev_priv->display.get_display_clock_speed =
8578 i855_get_display_clock_speed;
8579 else /* 852, 830 */
8580 dev_priv->display.get_display_clock_speed =
8581 i830_get_display_clock_speed;
8582
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008583 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008584 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008585 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008586 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008587 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008588 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008589 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008590 } else if (IS_IVYBRIDGE(dev)) {
8591 /* FIXME: detect B0+ stepping and use auto training */
8592 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008593 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02008594 dev_priv->display.modeset_global_resources =
8595 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008596 } else if (IS_HASWELL(dev)) {
8597 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008598 dev_priv->display.write_eld = haswell_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008599 } else
8600 dev_priv->display.update_wm = NULL;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008601 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008602 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008603 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008604
8605 /* Default just returns -ENODEV to indicate unsupported */
8606 dev_priv->display.queue_flip = intel_default_queue_flip;
8607
8608 switch (INTEL_INFO(dev)->gen) {
8609 case 2:
8610 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8611 break;
8612
8613 case 3:
8614 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8615 break;
8616
8617 case 4:
8618 case 5:
8619 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8620 break;
8621
8622 case 6:
8623 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8624 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008625 case 7:
8626 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8627 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008628 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008629}
8630
Jesse Barnesb690e962010-07-19 13:53:12 -07008631/*
8632 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8633 * resume, or other times. This quirk makes sure that's the case for
8634 * affected systems.
8635 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008636static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008637{
8638 struct drm_i915_private *dev_priv = dev->dev_private;
8639
8640 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008641 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008642}
8643
Keith Packard435793d2011-07-12 14:56:22 -07008644/*
8645 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8646 */
8647static void quirk_ssc_force_disable(struct drm_device *dev)
8648{
8649 struct drm_i915_private *dev_priv = dev->dev_private;
8650 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008651 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07008652}
8653
Carsten Emde4dca20e2012-03-15 15:56:26 +01008654/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01008655 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8656 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01008657 */
8658static void quirk_invert_brightness(struct drm_device *dev)
8659{
8660 struct drm_i915_private *dev_priv = dev->dev_private;
8661 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008662 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008663}
8664
8665struct intel_quirk {
8666 int device;
8667 int subsystem_vendor;
8668 int subsystem_device;
8669 void (*hook)(struct drm_device *dev);
8670};
8671
Egbert Eich5f85f172012-10-14 15:46:38 +02008672/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
8673struct intel_dmi_quirk {
8674 void (*hook)(struct drm_device *dev);
8675 const struct dmi_system_id (*dmi_id_list)[];
8676};
8677
8678static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
8679{
8680 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
8681 return 1;
8682}
8683
8684static const struct intel_dmi_quirk intel_dmi_quirks[] = {
8685 {
8686 .dmi_id_list = &(const struct dmi_system_id[]) {
8687 {
8688 .callback = intel_dmi_reverse_brightness,
8689 .ident = "NCR Corporation",
8690 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
8691 DMI_MATCH(DMI_PRODUCT_NAME, ""),
8692 },
8693 },
8694 { } /* terminating entry */
8695 },
8696 .hook = quirk_invert_brightness,
8697 },
8698};
8699
Ben Widawskyc43b5632012-04-16 14:07:40 -07008700static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07008701 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008702 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008703
Jesse Barnesb690e962010-07-19 13:53:12 -07008704 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8705 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8706
Jesse Barnesb690e962010-07-19 13:53:12 -07008707 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8708 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8709
Daniel Vetterccd0d362012-10-10 23:13:59 +02008710 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07008711 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02008712 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008713
8714 /* Lenovo U160 cannot use SSC on LVDS */
8715 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008716
8717 /* Sony Vaio Y cannot use SSC on LVDS */
8718 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01008719
8720 /* Acer Aspire 5734Z must invert backlight brightness */
8721 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07008722};
8723
8724static void intel_init_quirks(struct drm_device *dev)
8725{
8726 struct pci_dev *d = dev->pdev;
8727 int i;
8728
8729 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8730 struct intel_quirk *q = &intel_quirks[i];
8731
8732 if (d->device == q->device &&
8733 (d->subsystem_vendor == q->subsystem_vendor ||
8734 q->subsystem_vendor == PCI_ANY_ID) &&
8735 (d->subsystem_device == q->subsystem_device ||
8736 q->subsystem_device == PCI_ANY_ID))
8737 q->hook(dev);
8738 }
Egbert Eich5f85f172012-10-14 15:46:38 +02008739 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
8740 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
8741 intel_dmi_quirks[i].hook(dev);
8742 }
Jesse Barnesb690e962010-07-19 13:53:12 -07008743}
8744
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008745/* Disable the VGA plane that we never use */
8746static void i915_disable_vga(struct drm_device *dev)
8747{
8748 struct drm_i915_private *dev_priv = dev->dev_private;
8749 u8 sr1;
8750 u32 vga_reg;
8751
8752 if (HAS_PCH_SPLIT(dev))
8753 vga_reg = CPU_VGACNTRL;
8754 else
8755 vga_reg = VGACNTRL;
8756
8757 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07008758 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008759 sr1 = inb(VGA_SR_DATA);
8760 outb(sr1 | 1<<5, VGA_SR_DATA);
8761 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8762 udelay(300);
8763
8764 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8765 POSTING_READ(vga_reg);
8766}
8767
Daniel Vetterf8175862012-04-10 15:50:11 +02008768void intel_modeset_init_hw(struct drm_device *dev)
8769{
Eugeni Dodonov0232e922012-07-06 15:42:36 -03008770 /* We attempt to init the necessary power wells early in the initialization
8771 * time, so the subsystems that expect power to be enabled can work.
8772 */
8773 intel_init_power_wells(dev);
8774
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03008775 intel_prepare_ddi(dev);
8776
Daniel Vetterf8175862012-04-10 15:50:11 +02008777 intel_init_clock_gating(dev);
8778
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008779 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008780 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008781 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02008782}
8783
Jesse Barnes79e53942008-11-07 14:24:08 -08008784void intel_modeset_init(struct drm_device *dev)
8785{
Jesse Barnes652c3932009-08-17 13:31:43 -07008786 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008787 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008788
8789 drm_mode_config_init(dev);
8790
8791 dev->mode_config.min_width = 0;
8792 dev->mode_config.min_height = 0;
8793
Dave Airlie019d96c2011-09-29 16:20:42 +01008794 dev->mode_config.preferred_depth = 24;
8795 dev->mode_config.prefer_shadow = 1;
8796
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02008797 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08008798
Jesse Barnesb690e962010-07-19 13:53:12 -07008799 intel_init_quirks(dev);
8800
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008801 intel_init_pm(dev);
8802
Jesse Barnese70236a2009-09-21 10:42:27 -07008803 intel_init_display(dev);
8804
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008805 if (IS_GEN2(dev)) {
8806 dev->mode_config.max_width = 2048;
8807 dev->mode_config.max_height = 2048;
8808 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008809 dev->mode_config.max_width = 4096;
8810 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008811 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008812 dev->mode_config.max_width = 8192;
8813 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008814 }
Daniel Vetterdd2757f2012-06-07 15:55:57 +02008815 dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08008816
Zhao Yakui28c97732009-10-09 11:39:41 +08008817 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008818 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008819
Dave Airliea3524f12010-06-06 18:59:41 +10008820 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008821 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08008822 ret = intel_plane_init(dev, i);
8823 if (ret)
8824 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08008825 }
8826
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008827 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008828 intel_pch_pll_init(dev);
8829
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008830 /* Just disable it once at startup */
8831 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008832 intel_setup_outputs(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008833}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008834
Daniel Vetter24929352012-07-02 20:28:59 +02008835static void
8836intel_connector_break_all_links(struct intel_connector *connector)
8837{
8838 connector->base.dpms = DRM_MODE_DPMS_OFF;
8839 connector->base.encoder = NULL;
8840 connector->encoder->connectors_active = false;
8841 connector->encoder->base.crtc = NULL;
8842}
8843
Daniel Vetter7fad7982012-07-04 17:51:47 +02008844static void intel_enable_pipe_a(struct drm_device *dev)
8845{
8846 struct intel_connector *connector;
8847 struct drm_connector *crt = NULL;
8848 struct intel_load_detect_pipe load_detect_temp;
8849
8850 /* We can't just switch on the pipe A, we need to set things up with a
8851 * proper mode and output configuration. As a gross hack, enable pipe A
8852 * by enabling the load detect pipe once. */
8853 list_for_each_entry(connector,
8854 &dev->mode_config.connector_list,
8855 base.head) {
8856 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
8857 crt = &connector->base;
8858 break;
8859 }
8860 }
8861
8862 if (!crt)
8863 return;
8864
8865 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
8866 intel_release_load_detect_pipe(crt, &load_detect_temp);
8867
8868
8869}
8870
Daniel Vetterfa555832012-10-10 23:14:00 +02008871static bool
8872intel_check_plane_mapping(struct intel_crtc *crtc)
8873{
8874 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8875 u32 reg, val;
8876
8877 if (dev_priv->num_pipe == 1)
8878 return true;
8879
8880 reg = DSPCNTR(!crtc->plane);
8881 val = I915_READ(reg);
8882
8883 if ((val & DISPLAY_PLANE_ENABLE) &&
8884 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
8885 return false;
8886
8887 return true;
8888}
8889
Daniel Vetter24929352012-07-02 20:28:59 +02008890static void intel_sanitize_crtc(struct intel_crtc *crtc)
8891{
8892 struct drm_device *dev = crtc->base.dev;
8893 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02008894 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02008895
Daniel Vetter24929352012-07-02 20:28:59 +02008896 /* Clear any frame start delays used for debugging left by the BIOS */
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008897 reg = PIPECONF(crtc->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02008898 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
8899
8900 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02008901 * disable the crtc (and hence change the state) if it is wrong. Note
8902 * that gen4+ has a fixed plane -> pipe mapping. */
8903 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02008904 struct intel_connector *connector;
8905 bool plane;
8906
Daniel Vetter24929352012-07-02 20:28:59 +02008907 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
8908 crtc->base.base.id);
8909
8910 /* Pipe has the wrong plane attached and the plane is active.
8911 * Temporarily change the plane mapping and disable everything
8912 * ... */
8913 plane = crtc->plane;
8914 crtc->plane = !plane;
8915 dev_priv->display.crtc_disable(&crtc->base);
8916 crtc->plane = plane;
8917
8918 /* ... and break all links. */
8919 list_for_each_entry(connector, &dev->mode_config.connector_list,
8920 base.head) {
8921 if (connector->encoder->base.crtc != &crtc->base)
8922 continue;
8923
8924 intel_connector_break_all_links(connector);
8925 }
8926
8927 WARN_ON(crtc->active);
8928 crtc->base.enabled = false;
8929 }
Daniel Vetter24929352012-07-02 20:28:59 +02008930
Daniel Vetter7fad7982012-07-04 17:51:47 +02008931 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
8932 crtc->pipe == PIPE_A && !crtc->active) {
8933 /* BIOS forgot to enable pipe A, this mostly happens after
8934 * resume. Force-enable the pipe to fix this, the update_dpms
8935 * call below we restore the pipe to the right state, but leave
8936 * the required bits on. */
8937 intel_enable_pipe_a(dev);
8938 }
8939
Daniel Vetter24929352012-07-02 20:28:59 +02008940 /* Adjust the state of the output pipe according to whether we
8941 * have active connectors/encoders. */
8942 intel_crtc_update_dpms(&crtc->base);
8943
8944 if (crtc->active != crtc->base.enabled) {
8945 struct intel_encoder *encoder;
8946
8947 /* This can happen either due to bugs in the get_hw_state
8948 * functions or because the pipe is force-enabled due to the
8949 * pipe A quirk. */
8950 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
8951 crtc->base.base.id,
8952 crtc->base.enabled ? "enabled" : "disabled",
8953 crtc->active ? "enabled" : "disabled");
8954
8955 crtc->base.enabled = crtc->active;
8956
8957 /* Because we only establish the connector -> encoder ->
8958 * crtc links if something is active, this means the
8959 * crtc is now deactivated. Break the links. connector
8960 * -> encoder links are only establish when things are
8961 * actually up, hence no need to break them. */
8962 WARN_ON(crtc->active);
8963
8964 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
8965 WARN_ON(encoder->connectors_active);
8966 encoder->base.crtc = NULL;
8967 }
8968 }
8969}
8970
8971static void intel_sanitize_encoder(struct intel_encoder *encoder)
8972{
8973 struct intel_connector *connector;
8974 struct drm_device *dev = encoder->base.dev;
8975
8976 /* We need to check both for a crtc link (meaning that the
8977 * encoder is active and trying to read from a pipe) and the
8978 * pipe itself being active. */
8979 bool has_active_crtc = encoder->base.crtc &&
8980 to_intel_crtc(encoder->base.crtc)->active;
8981
8982 if (encoder->connectors_active && !has_active_crtc) {
8983 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
8984 encoder->base.base.id,
8985 drm_get_encoder_name(&encoder->base));
8986
8987 /* Connector is active, but has no active pipe. This is
8988 * fallout from our resume register restoring. Disable
8989 * the encoder manually again. */
8990 if (encoder->base.crtc) {
8991 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
8992 encoder->base.base.id,
8993 drm_get_encoder_name(&encoder->base));
8994 encoder->disable(encoder);
8995 }
8996
8997 /* Inconsistent output/port/pipe state happens presumably due to
8998 * a bug in one of the get_hw_state functions. Or someplace else
8999 * in our code, like the register restore mess on resume. Clamp
9000 * things to off as a safer default. */
9001 list_for_each_entry(connector,
9002 &dev->mode_config.connector_list,
9003 base.head) {
9004 if (connector->encoder != encoder)
9005 continue;
9006
9007 intel_connector_break_all_links(connector);
9008 }
9009 }
9010 /* Enabled encoders without active connectors will be fixed in
9011 * the crtc fixup. */
9012}
9013
9014/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9015 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009016void intel_modeset_setup_hw_state(struct drm_device *dev,
9017 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009018{
9019 struct drm_i915_private *dev_priv = dev->dev_private;
9020 enum pipe pipe;
9021 u32 tmp;
9022 struct intel_crtc *crtc;
9023 struct intel_encoder *encoder;
9024 struct intel_connector *connector;
9025
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009026 if (IS_HASWELL(dev)) {
9027 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9028
9029 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9030 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9031 case TRANS_DDI_EDP_INPUT_A_ON:
9032 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9033 pipe = PIPE_A;
9034 break;
9035 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9036 pipe = PIPE_B;
9037 break;
9038 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9039 pipe = PIPE_C;
9040 break;
9041 }
9042
9043 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9044 crtc->cpu_transcoder = TRANSCODER_EDP;
9045
9046 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9047 pipe_name(pipe));
9048 }
9049 }
9050
Daniel Vetter24929352012-07-02 20:28:59 +02009051 for_each_pipe(pipe) {
9052 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9053
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009054 tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
Daniel Vetter24929352012-07-02 20:28:59 +02009055 if (tmp & PIPECONF_ENABLE)
9056 crtc->active = true;
9057 else
9058 crtc->active = false;
9059
9060 crtc->base.enabled = crtc->active;
9061
9062 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9063 crtc->base.base.id,
9064 crtc->active ? "enabled" : "disabled");
9065 }
9066
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009067 if (IS_HASWELL(dev))
9068 intel_ddi_setup_hw_pll_state(dev);
9069
Daniel Vetter24929352012-07-02 20:28:59 +02009070 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9071 base.head) {
9072 pipe = 0;
9073
9074 if (encoder->get_hw_state(encoder, &pipe)) {
9075 encoder->base.crtc =
9076 dev_priv->pipe_to_crtc_mapping[pipe];
9077 } else {
9078 encoder->base.crtc = NULL;
9079 }
9080
9081 encoder->connectors_active = false;
9082 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9083 encoder->base.base.id,
9084 drm_get_encoder_name(&encoder->base),
9085 encoder->base.crtc ? "enabled" : "disabled",
9086 pipe);
9087 }
9088
9089 list_for_each_entry(connector, &dev->mode_config.connector_list,
9090 base.head) {
9091 if (connector->get_hw_state(connector)) {
9092 connector->base.dpms = DRM_MODE_DPMS_ON;
9093 connector->encoder->connectors_active = true;
9094 connector->base.encoder = &connector->encoder->base;
9095 } else {
9096 connector->base.dpms = DRM_MODE_DPMS_OFF;
9097 connector->base.encoder = NULL;
9098 }
9099 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9100 connector->base.base.id,
9101 drm_get_connector_name(&connector->base),
9102 connector->base.encoder ? "enabled" : "disabled");
9103 }
9104
9105 /* HW state is read out, now we need to sanitize this mess. */
9106 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9107 base.head) {
9108 intel_sanitize_encoder(encoder);
9109 }
9110
9111 for_each_pipe(pipe) {
9112 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9113 intel_sanitize_crtc(crtc);
9114 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009115
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009116 if (force_restore) {
9117 for_each_pipe(pipe) {
9118 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9119 intel_set_mode(&crtc->base, &crtc->base.mode,
9120 crtc->base.x, crtc->base.y, crtc->base.fb);
9121 }
9122 } else {
9123 intel_modeset_update_staged_output_state(dev);
9124 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009125
9126 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009127
9128 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009129}
9130
9131void intel_modeset_gem_init(struct drm_device *dev)
9132{
Chris Wilson1833b132012-05-09 11:56:28 +01009133 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009134
9135 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009136
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009137 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009138}
9139
9140void intel_modeset_cleanup(struct drm_device *dev)
9141{
Jesse Barnes652c3932009-08-17 13:31:43 -07009142 struct drm_i915_private *dev_priv = dev->dev_private;
9143 struct drm_crtc *crtc;
9144 struct intel_crtc *intel_crtc;
9145
Keith Packardf87ea762010-10-03 19:36:26 -07009146 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009147 mutex_lock(&dev->struct_mutex);
9148
Jesse Barnes723bfd72010-10-07 16:01:13 -07009149 intel_unregister_dsm_handler();
9150
9151
Jesse Barnes652c3932009-08-17 13:31:43 -07009152 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9153 /* Skip inactive CRTCs */
9154 if (!crtc->fb)
9155 continue;
9156
9157 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009158 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009159 }
9160
Chris Wilson973d04f2011-07-08 12:22:37 +01009161 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009162
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009163 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009164
Daniel Vetter930ebb42012-06-29 23:32:16 +02009165 ironlake_teardown_rc6(dev);
9166
Jesse Barnes57f350b2012-03-28 13:39:25 -07009167 if (IS_VALLEYVIEW(dev))
9168 vlv_init_dpio(dev);
9169
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009170 mutex_unlock(&dev->struct_mutex);
9171
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009172 /* Disable the irq before mode object teardown, for the irq might
9173 * enqueue unpin/hotplug work. */
9174 drm_irq_uninstall(dev);
9175 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02009176 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009177
Chris Wilson1630fe72011-07-08 12:22:42 +01009178 /* flush any delayed tasks or pending work */
9179 flush_scheduled_work();
9180
Jesse Barnes79e53942008-11-07 14:24:08 -08009181 drm_mode_config_cleanup(dev);
9182}
9183
Dave Airlie28d52042009-09-21 14:33:58 +10009184/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009185 * Return which encoder is currently attached for connector.
9186 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009187struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009188{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009189 return &intel_attached_encoder(connector)->base;
9190}
Jesse Barnes79e53942008-11-07 14:24:08 -08009191
Chris Wilsondf0e9242010-09-09 16:20:55 +01009192void intel_connector_attach_encoder(struct intel_connector *connector,
9193 struct intel_encoder *encoder)
9194{
9195 connector->encoder = encoder;
9196 drm_mode_connector_attach_encoder(&connector->base,
9197 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009198}
Dave Airlie28d52042009-09-21 14:33:58 +10009199
9200/*
9201 * set vga decode state - true == enable VGA decode
9202 */
9203int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9204{
9205 struct drm_i915_private *dev_priv = dev->dev_private;
9206 u16 gmch_ctrl;
9207
9208 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9209 if (state)
9210 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9211 else
9212 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9213 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9214 return 0;
9215}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009216
9217#ifdef CONFIG_DEBUG_FS
9218#include <linux/seq_file.h>
9219
9220struct intel_display_error_state {
9221 struct intel_cursor_error_state {
9222 u32 control;
9223 u32 position;
9224 u32 base;
9225 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009226 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009227
9228 struct intel_pipe_error_state {
9229 u32 conf;
9230 u32 source;
9231
9232 u32 htotal;
9233 u32 hblank;
9234 u32 hsync;
9235 u32 vtotal;
9236 u32 vblank;
9237 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009238 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009239
9240 struct intel_plane_error_state {
9241 u32 control;
9242 u32 stride;
9243 u32 size;
9244 u32 pos;
9245 u32 addr;
9246 u32 surface;
9247 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009248 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009249};
9250
9251struct intel_display_error_state *
9252intel_display_capture_error_state(struct drm_device *dev)
9253{
Akshay Joshi0206e352011-08-16 15:34:10 -04009254 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009255 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009256 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009257 int i;
9258
9259 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9260 if (error == NULL)
9261 return NULL;
9262
Damien Lespiau52331302012-08-15 19:23:25 +01009263 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009264 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9265
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009266 error->cursor[i].control = I915_READ(CURCNTR(i));
9267 error->cursor[i].position = I915_READ(CURPOS(i));
9268 error->cursor[i].base = I915_READ(CURBASE(i));
9269
9270 error->plane[i].control = I915_READ(DSPCNTR(i));
9271 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9272 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04009273 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009274 error->plane[i].addr = I915_READ(DSPADDR(i));
9275 if (INTEL_INFO(dev)->gen >= 4) {
9276 error->plane[i].surface = I915_READ(DSPSURF(i));
9277 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9278 }
9279
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009280 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009281 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009282 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9283 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9284 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9285 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9286 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9287 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009288 }
9289
9290 return error;
9291}
9292
9293void
9294intel_display_print_error_state(struct seq_file *m,
9295 struct drm_device *dev,
9296 struct intel_display_error_state *error)
9297{
Damien Lespiau52331302012-08-15 19:23:25 +01009298 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009299 int i;
9300
Damien Lespiau52331302012-08-15 19:23:25 +01009301 seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
9302 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009303 seq_printf(m, "Pipe [%d]:\n", i);
9304 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9305 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9306 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9307 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9308 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9309 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9310 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9311 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9312
9313 seq_printf(m, "Plane [%d]:\n", i);
9314 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9315 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9316 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9317 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9318 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9319 if (INTEL_INFO(dev)->gen >= 4) {
9320 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9321 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9322 }
9323
9324 seq_printf(m, "Cursor [%d]:\n", i);
9325 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9326 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9327 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9328 }
9329}
9330#endif