blob: 5959c9b6dc9785037b614ac812f837da089f156e [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Chris Wilson24dbf512017-02-15 10:59:18 +0000100static int intel_framebuffer_init(struct intel_framebuffer *ifb,
101 struct drm_i915_gem_object *obj,
102 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530118static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100125
Ma Lingd4906092009-03-18 20:13:27 +0800126struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300127 struct {
128 int min, max;
129 } dot, vco, n, m, m1, m2, p, p1;
130
131 struct {
132 int dot_limit;
133 int p2_slow, p2_fast;
134 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800135};
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300137/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200138int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200151int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300153{
154 u32 val;
155 int divider;
156
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300157 mutex_lock(&dev_priv->sb_lock);
158 val = vlv_cck_read(dev_priv, reg);
159 mutex_unlock(&dev_priv->sb_lock);
160
161 divider = val & CCK_FREQUENCY_VALUES;
162
163 WARN((val & CCK_FREQUENCY_STATUS) !=
164 (divider << CCK_FREQUENCY_STATUS_SHIFT),
165 "%s change in progress\n", name);
166
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200167 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
168}
169
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200170int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
171 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200172{
173 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200174 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200175
176 return vlv_get_cck_clock(dev_priv, name, reg,
177 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178}
179
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180static void intel_update_czclk(struct drm_i915_private *dev_priv)
181{
Wayne Boyer666a4532015-12-09 12:29:35 -0800182 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300183 return;
184
185 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
186 CCK_CZ_CLOCK_CONTROL);
187
188 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
189}
190
Chris Wilson021357a2010-09-07 20:54:59 +0100191static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200192intel_fdi_link_freq(struct drm_i915_private *dev_priv,
193 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100194{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200195 if (HAS_DDI(dev_priv))
196 return pipe_config->port_clock; /* SPLL */
197 else if (IS_GEN5(dev_priv))
198 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200199 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200200 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100201}
202
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300203static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200205 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200206 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .m = { .min = 96, .max = 140 },
208 .m1 = { .min = 18, .max = 26 },
209 .m2 = { .min = 6, .max = 16 },
210 .p = { .min = 4, .max = 128 },
211 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .p2 = { .dot_limit = 165000,
213 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300216static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200217 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200218 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200219 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200220 .m = { .min = 96, .max = 140 },
221 .m1 = { .min = 18, .max = 26 },
222 .m2 = { .min = 6, .max = 16 },
223 .p = { .min = 4, .max = 128 },
224 .p1 = { .min = 2, .max = 33 },
225 .p2 = { .dot_limit = 165000,
226 .p2_slow = 4, .p2_fast = 4 },
227};
228
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300229static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200231 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200232 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400233 .m = { .min = 96, .max = 140 },
234 .m1 = { .min = 18, .max = 26 },
235 .m2 = { .min = 6, .max = 16 },
236 .p = { .min = 4, .max = 128 },
237 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
Eric Anholt273e27c2011-03-30 13:01:10 -0700241
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300242static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 20000, .max = 400000 },
244 .vco = { .min = 1400000, .max = 2800000 },
245 .n = { .min = 1, .max = 6 },
246 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100247 .m1 = { .min = 8, .max = 18 },
248 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400249 .p = { .min = 5, .max = 80 },
250 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2 = { .dot_limit = 200000,
252 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300255static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000 },
257 .vco = { .min = 1400000, .max = 2800000 },
258 .n = { .min = 1, .max = 6 },
259 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100260 .m1 = { .min = 8, .max = 18 },
261 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .p = { .min = 7, .max = 98 },
263 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .p2 = { .dot_limit = 112000,
265 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300269static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 270000 },
271 .vco = { .min = 1750000, .max = 3500000},
272 .n = { .min = 1, .max = 4 },
273 .m = { .min = 104, .max = 138 },
274 .m1 = { .min = 17, .max = 23 },
275 .m2 = { .min = 5, .max = 11 },
276 .p = { .min = 10, .max = 30 },
277 .p1 = { .min = 1, .max = 3},
278 .p2 = { .dot_limit = 270000,
279 .p2_slow = 10,
280 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800281 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300284static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .dot = { .min = 22000, .max = 400000 },
286 .vco = { .min = 1750000, .max = 3500000},
287 .n = { .min = 1, .max = 4 },
288 .m = { .min = 104, .max = 138 },
289 .m1 = { .min = 16, .max = 23 },
290 .m2 = { .min = 5, .max = 11 },
291 .p = { .min = 5, .max = 80 },
292 .p1 = { .min = 1, .max = 8},
293 .p2 = { .dot_limit = 165000,
294 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300297static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .dot = { .min = 20000, .max = 115000 },
299 .vco = { .min = 1750000, .max = 3500000 },
300 .n = { .min = 1, .max = 3 },
301 .m = { .min = 104, .max = 138 },
302 .m1 = { .min = 17, .max = 23 },
303 .m2 = { .min = 5, .max = 11 },
304 .p = { .min = 28, .max = 112 },
305 .p1 = { .min = 2, .max = 8 },
306 .p2 = { .dot_limit = 0,
307 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800308 },
Keith Packarde4b36692009-06-05 19:22:17 -0700309};
310
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300311static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 80000, .max = 224000 },
313 .vco = { .min = 1750000, .max = 3500000 },
314 .n = { .min = 1, .max = 3 },
315 .m = { .min = 104, .max = 138 },
316 .m1 = { .min = 17, .max = 23 },
317 .m2 = { .min = 5, .max = 11 },
318 .p = { .min = 14, .max = 42 },
319 .p1 = { .min = 2, .max = 6 },
320 .p2 = { .dot_limit = 0,
321 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800322 },
Keith Packarde4b36692009-06-05 19:22:17 -0700323};
324
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300325static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400326 .dot = { .min = 20000, .max = 400000},
327 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400329 .n = { .min = 3, .max = 6 },
330 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400332 .m1 = { .min = 0, .max = 0 },
333 .m2 = { .min = 0, .max = 254 },
334 .p = { .min = 5, .max = 80 },
335 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .p2 = { .dot_limit = 200000,
337 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700338};
339
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300340static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 .dot = { .min = 20000, .max = 400000 },
342 .vco = { .min = 1700000, .max = 3500000 },
343 .n = { .min = 3, .max = 6 },
344 .m = { .min = 2, .max = 256 },
345 .m1 = { .min = 0, .max = 0 },
346 .m2 = { .min = 0, .max = 254 },
347 .p = { .min = 7, .max = 112 },
348 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 112000,
350 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700351};
352
Eric Anholt273e27c2011-03-30 13:01:10 -0700353/* Ironlake / Sandybridge
354 *
355 * We calculate clock using (register_value + 2) for N/M1/M2, so here
356 * the range value for them is (actual_value - 2).
357 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300358static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .dot = { .min = 25000, .max = 350000 },
360 .vco = { .min = 1760000, .max = 3510000 },
361 .n = { .min = 1, .max = 5 },
362 .m = { .min = 79, .max = 127 },
363 .m1 = { .min = 12, .max = 22 },
364 .m2 = { .min = 5, .max = 9 },
365 .p = { .min = 5, .max = 80 },
366 .p1 = { .min = 1, .max = 8 },
367 .p2 = { .dot_limit = 225000,
368 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 25000, .max = 350000 },
373 .vco = { .min = 1760000, .max = 3510000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 79, .max = 118 },
376 .m1 = { .min = 12, .max = 22 },
377 .m2 = { .min = 5, .max = 9 },
378 .p = { .min = 28, .max = 112 },
379 .p1 = { .min = 2, .max = 8 },
380 .p2 = { .dot_limit = 225000,
381 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800382};
383
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300384static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700385 .dot = { .min = 25000, .max = 350000 },
386 .vco = { .min = 1760000, .max = 3510000 },
387 .n = { .min = 1, .max = 3 },
388 .m = { .min = 79, .max = 127 },
389 .m1 = { .min = 12, .max = 22 },
390 .m2 = { .min = 5, .max = 9 },
391 .p = { .min = 14, .max = 56 },
392 .p1 = { .min = 2, .max = 8 },
393 .p2 = { .dot_limit = 225000,
394 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800395};
396
Eric Anholt273e27c2011-03-30 13:01:10 -0700397/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300398static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700399 .dot = { .min = 25000, .max = 350000 },
400 .vco = { .min = 1760000, .max = 3510000 },
401 .n = { .min = 1, .max = 2 },
402 .m = { .min = 79, .max = 126 },
403 .m1 = { .min = 12, .max = 22 },
404 .m2 = { .min = 5, .max = 9 },
405 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400406 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700407 .p2 = { .dot_limit = 225000,
408 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800409};
410
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300411static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700412 .dot = { .min = 25000, .max = 350000 },
413 .vco = { .min = 1760000, .max = 3510000 },
414 .n = { .min = 1, .max = 3 },
415 .m = { .min = 79, .max = 126 },
416 .m1 = { .min = 12, .max = 22 },
417 .m2 = { .min = 5, .max = 9 },
418 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400419 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700420 .p2 = { .dot_limit = 225000,
421 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800422};
423
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300424static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300425 /*
426 * These are the data rate limits (measured in fast clocks)
427 * since those are the strictest limits we have. The fast
428 * clock and actual rate limits are more relaxed, so checking
429 * them would make no difference.
430 */
431 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200432 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700433 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700434 .m1 = { .min = 2, .max = 3 },
435 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300436 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300437 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700438};
439
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300440static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300441 /*
442 * These are the data rate limits (measured in fast clocks)
443 * since those are the strictest limits we have. The fast
444 * clock and actual rate limits are more relaxed, so checking
445 * them would make no difference.
446 */
447 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200448 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300449 .n = { .min = 1, .max = 1 },
450 .m1 = { .min = 2, .max = 2 },
451 .m2 = { .min = 24 << 22, .max = 175 << 22 },
452 .p1 = { .min = 2, .max = 4 },
453 .p2 = { .p2_slow = 1, .p2_fast = 14 },
454};
455
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300456static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200457 /* FIXME: find real dot limits */
458 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530459 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200460 .n = { .min = 1, .max = 1 },
461 .m1 = { .min = 2, .max = 2 },
462 /* FIXME: find real m2 limits */
463 .m2 = { .min = 2 << 22, .max = 255 << 22 },
464 .p1 = { .min = 2, .max = 4 },
465 .p2 = { .p2_slow = 1, .p2_fast = 20 },
466};
467
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200468static bool
469needs_modeset(struct drm_crtc_state *state)
470{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200471 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200472}
473
Imre Deakdccbea32015-06-22 23:35:51 +0300474/*
475 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
476 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
477 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
478 * The helpers' return value is the rate of the clock that is fed to the
479 * display engine's pipe which can be the above fast dot clock rate or a
480 * divided-down version of it.
481 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300483static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800484{
Shaohua Li21778322009-02-23 15:19:16 +0800485 clock->m = clock->m2 + 2;
486 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200487 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300488 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300489 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
490 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300491
492 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800493}
494
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200495static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
496{
497 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
498}
499
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300500static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800501{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200502 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200504 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300505 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300506 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
507 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300508
509 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800510}
511
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300512static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300513{
514 clock->m = clock->m1 * clock->m2;
515 clock->p = clock->p1 * clock->p2;
516 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300517 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300520
521 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300522}
523
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300524int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300525{
526 clock->m = clock->m1 * clock->m2;
527 clock->p = clock->p1 * clock->p2;
528 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300529 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300530 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
531 clock->n << 22);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300533
534 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300535}
536
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800537#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800538/**
539 * Returns whether the given set of divisors are valid for a given refclk with
540 * the given connectors.
541 */
542
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100543static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300544 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300545 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800546{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300547 if (clock->n < limit->n.min || limit->n.max < clock->n)
548 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400552 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300555
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100556 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200557 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300558 if (clock->m1 <= clock->m2)
559 INTELPllInvalid("m1 <= m2\n");
560
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100561 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200562 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300563 if (clock->p < limit->p.min || limit->p.max < clock->p)
564 INTELPllInvalid("p out of range\n");
565 if (clock->m < limit->m.min || limit->m.max < clock->m)
566 INTELPllInvalid("m out of range\n");
567 }
568
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
572 * connector, etc., rather than just a single range.
573 */
574 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576
577 return true;
578}
579
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300580static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300581i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300582 const struct intel_crtc_state *crtc_state,
583 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800584{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300585 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800586
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300587 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300594 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800595 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300596 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 } else {
598 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300599 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300601 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603}
604
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200605/*
606 * Returns a set of divisors for the desired target clock with the given
607 * refclk, or FALSE. The returned values represent the clock equation:
608 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
609 *
610 * Target and reference clocks are specified in kHz.
611 *
612 * If match_clock is provided, then best_clock P divider must match the P
613 * divider from @match_clock used for LVDS downclocking.
614 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300615static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300616i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300618 int target, int refclk, struct dpll *match_clock,
619 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300620{
621 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300622 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300623 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624
Akshay Joshi0206e352011-08-16 15:34:10 -0400625 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300627 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Imre Deakdccbea32015-06-22 23:35:51 +0300641 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100642 if (!intel_PLL_is_valid(to_i915(dev),
643 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000644 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200663/*
664 * Returns a set of divisors for the desired target clock with the given
665 * refclk, or FALSE. The returned values represent the clock equation:
666 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
667 *
668 * Target and reference clocks are specified in kHz.
669 *
670 * If match_clock is provided, then best_clock P divider must match the P
671 * divider from @match_clock used for LVDS downclocking.
672 */
Ma Lingd4906092009-03-18 20:13:27 +0800673static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300674pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200675 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300676 int target, int refclk, struct dpll *match_clock,
677 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200678{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300680 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200681 int err = target;
682
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200683 memset(best_clock, 0, sizeof(*best_clock));
684
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300685 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
686
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
695 int this_err;
696
Imre Deakdccbea32015-06-22 23:35:51 +0300697 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100698 if (!intel_PLL_is_valid(to_i915(dev),
699 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 &clock))
701 continue;
702 if (match_clock &&
703 clock.p != match_clock->p)
704 continue;
705
706 this_err = abs(clock.dot - target);
707 if (this_err < err) {
708 *best_clock = clock;
709 err = this_err;
710 }
711 }
712 }
713 }
714 }
715
716 return (err != target);
717}
718
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200719/*
720 * Returns a set of divisors for the desired target clock with the given
721 * refclk, or FALSE. The returned values represent the clock equation:
722 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723 *
724 * Target and reference clocks are specified in kHz.
725 *
726 * If match_clock is provided, then best_clock P divider must match the P
727 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200728 */
Ma Lingd4906092009-03-18 20:13:27 +0800729static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300730g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200731 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300732 int target, int refclk, struct dpll *match_clock,
733 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800734{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300735 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800737 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300738 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400739 /* approximately equals target * 0.00585 */
740 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800741
742 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300743
744 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
Ma Lingd4906092009-03-18 20:13:27 +0800746 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
Imre Deakdccbea32015-06-22 23:35:51 +0300758 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100759 if (!intel_PLL_is_valid(to_i915(dev),
760 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Imre Deakd5dd62b2015-03-17 11:40:03 +0200778/*
779 * Check if the calculated PLL configuration is more optimal compared to the
780 * best configuration and error found so far. Return the calculated error.
781 */
782static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300783 const struct dpll *calculated_clock,
784 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200785 unsigned int best_error_ppm,
786 unsigned int *error_ppm)
787{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200788 /*
789 * For CHV ignore the error and consider only the P value.
790 * Prefer a bigger P value based on HW requirements.
791 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100792 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200793 *error_ppm = 0;
794
795 return calculated_clock->p > best_clock->p;
796 }
797
Imre Deak24be4e42015-03-17 11:40:04 +0200798 if (WARN_ON_ONCE(!target_freq))
799 return false;
800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801 *error_ppm = div_u64(1000000ULL *
802 abs(target_freq - calculated_clock->dot),
803 target_freq);
804 /*
805 * Prefer a better P value over a better (smaller) error if the error
806 * is small. Ensure this preference for future configurations too by
807 * setting the error to 0.
808 */
809 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
810 *error_ppm = 0;
811
812 return true;
813 }
814
815 return *error_ppm + 10 < best_error_ppm;
816}
817
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200818/*
819 * Returns a set of divisors for the desired target clock with the given
820 * refclk, or FALSE. The returned values represent the clock equation:
821 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
822 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800823static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300824vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200825 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300826 int target, int refclk, struct dpll *match_clock,
827 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700828{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200829 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300830 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300831 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300832 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300833 /* min update 19.2 MHz */
834 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300835 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700836
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300837 target *= 5; /* fast clock */
838
839 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700840
841 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300842 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300843 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300844 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300845 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300846 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700847 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300848 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200849 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300850
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300851 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
852 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300853
Imre Deakdccbea32015-06-22 23:35:51 +0300854 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300855
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100856 if (!intel_PLL_is_valid(to_i915(dev),
857 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300858 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300859 continue;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 if (!vlv_PLL_is_optimal(dev, target,
862 &clock,
863 best_clock,
864 bestppm, &ppm))
865 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300866
Imre Deakd5dd62b2015-03-17 11:40:03 +0200867 *best_clock = clock;
868 bestppm = ppm;
869 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 }
871 }
872 }
873 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300875 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700876}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200891 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300892 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300893 uint64_t m2;
894 int found = false;
895
896 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200897 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300898
899 /*
900 * Based on hardware doc, the n always set to 1, and m1 always
901 * set to 2. If requires to support 200Mhz refclk, we need to
902 * revisit this because n may not 1 anymore.
903 */
904 clock.n = 1, clock.m1 = 2;
905 target *= 5; /* fast clock */
906
907 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
908 for (clock.p2 = limit->p2.p2_fast;
909 clock.p2 >= limit->p2.p2_slow;
910 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200911 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300912
913 clock.p = clock.p1 * clock.p2;
914
915 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
916 clock.n) << 22, refclk * clock.m1);
917
918 if (m2 > INT_MAX/clock.m1)
919 continue;
920
921 clock.m2 = m2;
922
Imre Deakdccbea32015-06-22 23:35:51 +0300923 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300924
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100925 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926 continue;
927
Imre Deak9ca3ba02015-03-17 11:40:05 +0200928 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
929 best_error_ppm, &error_ppm))
930 continue;
931
932 *best_clock = clock;
933 best_error_ppm = error_ppm;
934 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935 }
936 }
937
938 return found;
939}
940
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200941bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300942 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200943{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200944 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300945 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200946
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200947 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200948 target_clock, refclk, NULL, best_clock);
949}
950
Ville Syrjälä525b9312016-10-31 22:37:02 +0200951bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300952{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300953 /* Be paranoid as we can arrive here with only partial
954 * state retrieved from the hardware during setup.
955 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100956 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300957 * as Haswell has gained clock readout/fastboot support.
958 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000959 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300960 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700961 *
962 * FIXME: The intel_crtc->active here should be switched to
963 * crtc->state->active once we have proper CRTC states wired up
964 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300965 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200966 return crtc->active && crtc->base.primary->state->fb &&
967 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300968}
969
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200970enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
971 enum pipe pipe)
972{
Ville Syrjälä98187832016-10-31 22:37:10 +0200973 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200974
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200975 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200976}
977
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +0000978static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300979{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200980 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300981 u32 line1, line2;
982 u32 line_mask;
983
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100984 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300985 line_mask = DSL_LINEMASK_GEN2;
986 else
987 line_mask = DSL_LINEMASK_GEN3;
988
989 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +0200990 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300991 line2 = I915_READ(reg) & line_mask;
992
993 return line1 == line2;
994}
995
Keith Packardab7ad7f2010-10-03 00:33:06 -0700996/*
997 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300998 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700999 *
1000 * After disabling a pipe, we can't wait for vblank in the usual way,
1001 * spinning on the vblank interrupt status bit, since we won't actually
1002 * see an interrupt when the pipe is disabled.
1003 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001004 * On Gen4 and above:
1005 * wait for the pipe register state bit to turn off
1006 *
1007 * Otherwise:
1008 * wait for the display line value to settle (it usually
1009 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001010 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001011 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001012static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001014 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001015 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001016 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001018 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001019 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001020
Keith Packardab7ad7f2010-10-03 00:33:06 -07001021 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001022 if (intel_wait_for_register(dev_priv,
1023 reg, I965_PIPECONF_ACTIVE, 0,
1024 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001025 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001028 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001029 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001030 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001031}
1032
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001034void assert_pll(struct drm_i915_private *dev_priv,
1035 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001036{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001037 u32 val;
1038 bool cur_state;
1039
Ville Syrjälä649636e2015-09-22 19:50:01 +03001040 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001041 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001042 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001043 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001044 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001045}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001046
Jani Nikula23538ef2013-08-27 15:12:22 +03001047/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001048void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001049{
1050 u32 val;
1051 bool cur_state;
1052
Ville Syrjäläa5805162015-05-26 20:42:30 +03001053 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001054 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001055 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001056
1057 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001058 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001059 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001060 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001061}
Jani Nikula23538ef2013-08-27 15:12:22 +03001062
Jesse Barnes040484a2011-01-03 12:14:26 -08001063static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1064 enum pipe pipe, bool state)
1065{
Jesse Barnes040484a2011-01-03 12:14:26 -08001066 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001067 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1068 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001069
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001070 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001071 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001072 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001073 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001074 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001075 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001076 cur_state = !!(val & FDI_TX_ENABLE);
1077 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001078 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001079 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001080 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001081}
1082#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1083#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1084
1085static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
Jesse Barnes040484a2011-01-03 12:14:26 -08001088 u32 val;
1089 bool cur_state;
1090
Ville Syrjälä649636e2015-09-22 19:50:01 +03001091 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001092 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001093 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001095 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001096}
1097#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1098#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1099
1100static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1101 enum pipe pipe)
1102{
Jesse Barnes040484a2011-01-03 12:14:26 -08001103 u32 val;
1104
1105 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001106 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001107 return;
1108
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001109 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001110 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001111 return;
1112
Ville Syrjälä649636e2015-09-22 19:50:01 +03001113 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001114 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001115}
1116
Daniel Vetter55607e82013-06-16 21:42:39 +02001117void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1118 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001119{
Jesse Barnes040484a2011-01-03 12:14:26 -08001120 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001121 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001122
Ville Syrjälä649636e2015-09-22 19:50:01 +03001123 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001124 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001125 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001126 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001127 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001128}
1129
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001130void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001131{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001132 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001133 u32 val;
1134 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001135 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001136
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001137 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001138 return;
1139
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001140 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001141 u32 port_sel;
1142
Imre Deak44cb7342016-08-10 14:07:29 +03001143 pp_reg = PP_CONTROL(0);
1144 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001145
1146 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1147 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1148 panel_pipe = PIPE_B;
1149 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001150 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001151 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001152 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001153 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001155 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001156 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1157 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158 }
1159
1160 val = I915_READ(pp_reg);
1161 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001162 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163 locked = false;
1164
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001167 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001168}
1169
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001170static void assert_cursor(struct drm_i915_private *dev_priv,
1171 enum pipe pipe, bool state)
1172{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001173 bool cur_state;
1174
Jani Nikula2a307c22016-11-30 17:43:04 +02001175 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001176 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001177 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001178 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001179
Rob Clarke2c719b2014-12-15 13:56:32 -05001180 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001181 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001182 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001183}
1184#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1185#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1186
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001187void assert_pipe(struct drm_i915_private *dev_priv,
1188 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001189{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001190 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001191 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001193 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001194
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001195 /* if we need the pipe quirk it must be always on */
1196 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1197 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001198 state = true;
1199
Imre Deak4feed0e2016-02-12 18:55:14 +02001200 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1201 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001202 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001203 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001204
1205 intel_display_power_put(dev_priv, power_domain);
1206 } else {
1207 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001208 }
1209
Rob Clarke2c719b2014-12-15 13:56:32 -05001210 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001211 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001212 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001213}
1214
Chris Wilson931872f2012-01-16 23:01:13 +00001215static void assert_plane(struct drm_i915_private *dev_priv,
1216 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001217{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001219 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220
Ville Syrjälä649636e2015-09-22 19:50:01 +03001221 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001222 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001223 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001224 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001225 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1229#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1230
Jesse Barnesb24e7172011-01-04 15:09:30 -08001231static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1232 enum pipe pipe)
1233{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001234 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235
Ville Syrjälä653e1022013-06-04 13:49:05 +03001236 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001237 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001238 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001240 "plane %c assertion failure, should be disabled but not\n",
1241 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001242 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001243 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001244
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001246 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 u32 val = I915_READ(DSPCNTR(i));
1248 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001250 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001251 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1252 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253 }
1254}
1255
Jesse Barnes19332d72013-03-28 09:55:38 -07001256static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001259 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001260
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001261 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001262 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001265 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1266 sprite, pipe_name(pipe));
1267 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001268 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001269 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001270 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001271 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001272 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001273 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001274 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001275 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001276 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001278 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001279 plane_name(pipe), pipe_name(pipe));
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001280 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001282 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1284 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001285 }
1286}
1287
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001288static void assert_vblank_disabled(struct drm_crtc *crtc)
1289{
Rob Clarke2c719b2014-12-15 13:56:32 -05001290 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001291 drm_crtc_vblank_put(crtc);
1292}
1293
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001294void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001296{
Jesse Barnes92f25842011-01-04 15:09:34 -08001297 u32 val;
1298 bool enabled;
1299
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001301 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001302 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001303 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1304 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001305}
1306
Keith Packard4e634382011-08-06 10:39:45 -07001307static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1308 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001309{
1310 if ((val & DP_PORT_EN) == 0)
1311 return false;
1312
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001313 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001314 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001317 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001318 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1319 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001320 } else {
1321 if ((val & DP_PIPE_MASK) != (pipe << 30))
1322 return false;
1323 }
1324 return true;
1325}
1326
Keith Packard1519b992011-08-06 10:35:34 -07001327static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, u32 val)
1329{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001330 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001331 return false;
1332
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001333 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001334 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001335 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001336 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001337 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1338 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001339 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001340 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001341 return false;
1342 }
1343 return true;
1344}
1345
1346static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, u32 val)
1348{
1349 if ((val & LVDS_PORT_EN) == 0)
1350 return false;
1351
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001352 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001353 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1354 return false;
1355 } else {
1356 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1357 return false;
1358 }
1359 return true;
1360}
1361
1362static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe, u32 val)
1364{
1365 if ((val & ADPA_DAC_ENABLE) == 0)
1366 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001367 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001368 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1369 return false;
1370 } else {
1371 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1372 return false;
1373 }
1374 return true;
1375}
1376
Jesse Barnes291906f2011-02-02 12:28:03 -08001377static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001378 enum pipe pipe, i915_reg_t reg,
1379 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001380{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001381 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001382 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001383 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001384 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001385
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001386 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001387 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001388 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001389}
1390
1391static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001392 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001393{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001394 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001395 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001396 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001397 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001398
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001399 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001400 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001401 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001402}
1403
1404static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1405 enum pipe pipe)
1406{
Jesse Barnes291906f2011-02-02 12:28:03 -08001407 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001408
Keith Packardf0575e92011-07-25 22:12:43 -07001409 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1410 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1411 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001412
Ville Syrjälä649636e2015-09-22 19:50:01 +03001413 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001414 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001415 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001416 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001417
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001420 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001421 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001422
Paulo Zanonie2debe92013-02-18 19:00:27 -03001423 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1424 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1425 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001426}
1427
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001428static void _vlv_enable_pll(struct intel_crtc *crtc,
1429 const struct intel_crtc_state *pipe_config)
1430{
1431 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1432 enum pipe pipe = crtc->pipe;
1433
1434 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1435 POSTING_READ(DPLL(pipe));
1436 udelay(150);
1437
Chris Wilson2c30b432016-06-30 15:32:54 +01001438 if (intel_wait_for_register(dev_priv,
1439 DPLL(pipe),
1440 DPLL_LOCK_VLV,
1441 DPLL_LOCK_VLV,
1442 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001443 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1444}
1445
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001447 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001448{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001449 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001450 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001452 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001453
Daniel Vetter87442f72013-06-06 00:52:17 +02001454 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001455 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001456
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001457 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1458 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001459
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001460 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1461 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001462}
1463
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001464
1465static void _chv_enable_pll(struct intel_crtc *crtc,
1466 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001467{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001468 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001469 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001470 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001471 u32 tmp;
1472
Ville Syrjäläa5805162015-05-26 20:42:30 +03001473 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001474
1475 /* Enable back the 10bit clock to display controller */
1476 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1477 tmp |= DPIO_DCLKP_EN;
1478 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1479
Ville Syrjälä54433e92015-05-26 20:42:31 +03001480 mutex_unlock(&dev_priv->sb_lock);
1481
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001482 /*
1483 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1484 */
1485 udelay(1);
1486
1487 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001488 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001489
1490 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001491 if (intel_wait_for_register(dev_priv,
1492 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1493 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001494 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001495}
1496
1497static void chv_enable_pll(struct intel_crtc *crtc,
1498 const struct intel_crtc_state *pipe_config)
1499{
1500 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1501 enum pipe pipe = crtc->pipe;
1502
1503 assert_pipe_disabled(dev_priv, pipe);
1504
1505 /* PLL is protected by panel, make sure we can write it */
1506 assert_panel_unlocked(dev_priv, pipe);
1507
1508 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1509 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001510
Ville Syrjäläc2317752016-03-15 16:39:56 +02001511 if (pipe != PIPE_A) {
1512 /*
1513 * WaPixelRepeatModeFixForC0:chv
1514 *
1515 * DPLLCMD is AWOL. Use chicken bits to propagate
1516 * the value from DPLLBMD to either pipe B or C.
1517 */
1518 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1519 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1520 I915_WRITE(CBR4_VLV, 0);
1521 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1522
1523 /*
1524 * DPLLB VGA mode also seems to cause problems.
1525 * We should always have it disabled.
1526 */
1527 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1528 } else {
1529 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1530 POSTING_READ(DPLL_MD(pipe));
1531 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532}
1533
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001534static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001535{
1536 struct intel_crtc *crtc;
1537 int count = 0;
1538
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001539 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001540 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001541 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1542 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001543
1544 return count;
1545}
1546
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001547static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001548{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001549 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001550 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001551 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001552
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001553 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001555 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001556 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001557 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001559 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001560 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001561 /*
1562 * It appears to be important that we don't enable this
1563 * for the current pipe before otherwise configuring the
1564 * PLL. No idea how this should be handled if multiple
1565 * DVO outputs are enabled simultaneosly.
1566 */
1567 dpll |= DPLL_DVO_2X_MODE;
1568 I915_WRITE(DPLL(!crtc->pipe),
1569 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1570 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001571
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001572 /*
1573 * Apparently we need to have VGA mode enabled prior to changing
1574 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1575 * dividers, even though the register value does change.
1576 */
1577 I915_WRITE(reg, 0);
1578
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001579 I915_WRITE(reg, dpll);
1580
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001581 /* Wait for the clocks to stabilize. */
1582 POSTING_READ(reg);
1583 udelay(150);
1584
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001585 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001586 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001587 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001588 } else {
1589 /* The pixel multiplier can only be updated once the
1590 * DPLL is enabled and the clocks are stable.
1591 *
1592 * So write it again.
1593 */
1594 I915_WRITE(reg, dpll);
1595 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001596
1597 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001598 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599 POSTING_READ(reg);
1600 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001601 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001602 POSTING_READ(reg);
1603 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001605 POSTING_READ(reg);
1606 udelay(150); /* wait for warmup */
1607}
1608
1609/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001610 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611 * @dev_priv: i915 private structure
1612 * @pipe: pipe PLL to disable
1613 *
1614 * Disable the PLL for @pipe, making sure the pipe is off first.
1615 *
1616 * Note! This is for pre-ILK only.
1617 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001618static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001620 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001621 enum pipe pipe = crtc->pipe;
1622
1623 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001624 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001625 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001626 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001627 I915_WRITE(DPLL(PIPE_B),
1628 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1629 I915_WRITE(DPLL(PIPE_A),
1630 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1631 }
1632
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001633 /* Don't disable pipe or pipe PLLs if needed */
1634 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1635 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001636 return;
1637
1638 /* Make sure the pipe isn't still relying on us */
1639 assert_pipe_disabled(dev_priv, pipe);
1640
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001641 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001642 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643}
1644
Jesse Barnesf6071162013-10-01 10:41:38 -07001645static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1646{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001647 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001648
1649 /* Make sure the pipe isn't still relying on us */
1650 assert_pipe_disabled(dev_priv, pipe);
1651
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001652 val = DPLL_INTEGRATED_REF_CLK_VLV |
1653 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1654 if (pipe != PIPE_A)
1655 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1656
Jesse Barnesf6071162013-10-01 10:41:38 -07001657 I915_WRITE(DPLL(pipe), val);
1658 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001659}
1660
1661static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1662{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001663 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001664 u32 val;
1665
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001666 /* Make sure the pipe isn't still relying on us */
1667 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001668
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001669 val = DPLL_SSC_REF_CLK_CHV |
1670 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001671 if (pipe != PIPE_A)
1672 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001673
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001674 I915_WRITE(DPLL(pipe), val);
1675 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001676
Ville Syrjäläa5805162015-05-26 20:42:30 +03001677 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001678
1679 /* Disable 10bit clock to display controller */
1680 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1681 val &= ~DPIO_DCLKP_EN;
1682 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1683
Ville Syrjäläa5805162015-05-26 20:42:30 +03001684 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001685}
1686
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001687void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001688 struct intel_digital_port *dport,
1689 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001690{
1691 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001692 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001693
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001694 switch (dport->port) {
1695 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001696 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001697 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001698 break;
1699 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001700 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001701 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001702 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001703 break;
1704 case PORT_D:
1705 port_mask = DPLL_PORTD_READY_MASK;
1706 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001707 break;
1708 default:
1709 BUG();
1710 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001711
Chris Wilson370004d2016-06-30 15:32:56 +01001712 if (intel_wait_for_register(dev_priv,
1713 dpll_reg, port_mask, expected_mask,
1714 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001715 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1716 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717}
1718
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001719static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1720 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001721{
Ville Syrjälä98187832016-10-31 22:37:10 +02001722 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1723 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001724 i915_reg_t reg;
1725 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001726
Jesse Barnes040484a2011-01-03 12:14:26 -08001727 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001728 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001729
1730 /* FDI must be feeding us bits for PCH ports */
1731 assert_fdi_tx_enabled(dev_priv, pipe);
1732 assert_fdi_rx_enabled(dev_priv, pipe);
1733
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001734 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001735 /* Workaround: Set the timing override bit before enabling the
1736 * pch transcoder. */
1737 reg = TRANS_CHICKEN2(pipe);
1738 val = I915_READ(reg);
1739 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1740 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001741 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001742
Daniel Vetterab9412b2013-05-03 11:49:46 +02001743 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001744 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001745 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001746
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001747 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001748 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001749 * Make the BPC in transcoder be consistent with
1750 * that in pipeconf reg. For HDMI we must use 8bpc
1751 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001752 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001753 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001754 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001755 val |= PIPECONF_8BPC;
1756 else
1757 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001758 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001759
1760 val &= ~TRANS_INTERLACE_MASK;
1761 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001762 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001763 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001764 val |= TRANS_LEGACY_INTERLACED_ILK;
1765 else
1766 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001767 else
1768 val |= TRANS_PROGRESSIVE;
1769
Jesse Barnes040484a2011-01-03 12:14:26 -08001770 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001771 if (intel_wait_for_register(dev_priv,
1772 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1773 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001774 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001775}
1776
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001777static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001778 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001779{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001780 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001781
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001782 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001783 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001784 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001785
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001786 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001787 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001788 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001789 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001790
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001791 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001792 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001794 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1795 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001796 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797 else
1798 val |= TRANS_PROGRESSIVE;
1799
Daniel Vetterab9412b2013-05-03 11:49:46 +02001800 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001801 if (intel_wait_for_register(dev_priv,
1802 LPT_TRANSCONF,
1803 TRANS_STATE_ENABLE,
1804 TRANS_STATE_ENABLE,
1805 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001806 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001807}
1808
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001809static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1810 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001811{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001812 i915_reg_t reg;
1813 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001814
1815 /* FDI relies on the transcoder */
1816 assert_fdi_tx_disabled(dev_priv, pipe);
1817 assert_fdi_rx_disabled(dev_priv, pipe);
1818
Jesse Barnes291906f2011-02-02 12:28:03 -08001819 /* Ports must be off as well */
1820 assert_pch_ports_disabled(dev_priv, pipe);
1821
Daniel Vetterab9412b2013-05-03 11:49:46 +02001822 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001823 val = I915_READ(reg);
1824 val &= ~TRANS_ENABLE;
1825 I915_WRITE(reg, val);
1826 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001827 if (intel_wait_for_register(dev_priv,
1828 reg, TRANS_STATE_ENABLE, 0,
1829 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001830 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001831
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001832 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001833 /* Workaround: Clear the timing override chicken bit again. */
1834 reg = TRANS_CHICKEN2(pipe);
1835 val = I915_READ(reg);
1836 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1837 I915_WRITE(reg, val);
1838 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001839}
1840
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001841void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001843 u32 val;
1844
Daniel Vetterab9412b2013-05-03 11:49:46 +02001845 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001847 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001848 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001849 if (intel_wait_for_register(dev_priv,
1850 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1851 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001852 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001853
1854 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001855 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001856 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001857 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001858}
1859
Ville Syrjälä65f21302016-10-14 20:02:53 +03001860enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1861{
1862 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1863
1864 WARN_ON(!crtc->config->has_pch_encoder);
1865
1866 if (HAS_PCH_LPT(dev_priv))
1867 return TRANSCODER_A;
1868 else
1869 return (enum transcoder) crtc->pipe;
1870}
1871
Jesse Barnes92f25842011-01-04 15:09:34 -08001872/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001873 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001874 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001875 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001876 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001877 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001878 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001879static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880{
Paulo Zanoni03722642014-01-17 13:51:09 -02001881 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001882 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001883 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001884 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001885 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 u32 val;
1887
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001888 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1889
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001890 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001891 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001892 assert_sprites_disabled(dev_priv, pipe);
1893
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894 /*
1895 * A pipe without a PLL won't actually be able to drive bits from
1896 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1897 * need the check.
1898 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001899 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001900 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001901 assert_dsi_pll_enabled(dev_priv);
1902 else
1903 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001904 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001905 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001906 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001907 assert_fdi_rx_pll_enabled(dev_priv,
1908 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001909 assert_fdi_tx_pll_enabled(dev_priv,
1910 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001911 }
1912 /* FIXME: assert CPU port conditions for SNB+ */
1913 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001914
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001915 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001917 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001918 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1919 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001920 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001921 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001922
1923 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001924 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001925
1926 /*
1927 * Until the pipe starts DSL will read as 0, which would cause
1928 * an apparent vblank timestamp jump, which messes up also the
1929 * frame count when it's derived from the timestamps. So let's
1930 * wait for the pipe to start properly before we call
1931 * drm_crtc_vblank_on()
1932 */
1933 if (dev->max_vblank_count == 0 &&
1934 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1935 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936}
1937
1938/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001939 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001940 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001942 * Disable the pipe of @crtc, making sure that various hardware
1943 * specific requirements are met, if applicable, e.g. plane
1944 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001945 *
1946 * Will wait until the pipe has shut down before returning.
1947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001948static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001949{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001950 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001951 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001952 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001953 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 u32 val;
1955
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001956 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1957
Jesse Barnesb24e7172011-01-04 15:09:30 -08001958 /*
1959 * Make sure planes won't keep trying to pump pixels to us,
1960 * or we might hang the display.
1961 */
1962 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001963 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001964 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001966 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001967 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001968 if ((val & PIPECONF_ENABLE) == 0)
1969 return;
1970
Ville Syrjälä67adc642014-08-15 01:21:57 +03001971 /*
1972 * Double wide has implications for planes
1973 * so best keep it disabled when not needed.
1974 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001975 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001976 val &= ~PIPECONF_DOUBLE_WIDE;
1977
1978 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001979 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
1980 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001981 val &= ~PIPECONF_ENABLE;
1982
1983 I915_WRITE(reg, val);
1984 if ((val & PIPECONF_ENABLE) == 0)
1985 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001986}
1987
Ville Syrjälä832be822016-01-12 21:08:33 +02001988static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1989{
1990 return IS_GEN2(dev_priv) ? 2048 : 4096;
1991}
1992
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001993static unsigned int
1994intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001995{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001996 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1997 unsigned int cpp = fb->format->cpp[plane];
1998
1999 switch (fb->modifier) {
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002000 case DRM_FORMAT_MOD_NONE:
2001 return cpp;
2002 case I915_FORMAT_MOD_X_TILED:
2003 if (IS_GEN2(dev_priv))
2004 return 128;
2005 else
2006 return 512;
2007 case I915_FORMAT_MOD_Y_TILED:
2008 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2009 return 128;
2010 else
2011 return 512;
2012 case I915_FORMAT_MOD_Yf_TILED:
2013 switch (cpp) {
2014 case 1:
2015 return 64;
2016 case 2:
2017 case 4:
2018 return 128;
2019 case 8:
2020 case 16:
2021 return 256;
2022 default:
2023 MISSING_CASE(cpp);
2024 return cpp;
2025 }
2026 break;
2027 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002028 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002029 return cpp;
2030 }
2031}
2032
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002033static unsigned int
2034intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002035{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002036 if (fb->modifier == DRM_FORMAT_MOD_NONE)
Ville Syrjälä832be822016-01-12 21:08:33 +02002037 return 1;
2038 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002039 return intel_tile_size(to_i915(fb->dev)) /
2040 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002041}
2042
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002043/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002044static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002045 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002046 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002047{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002048 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
2049 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002050
2051 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002052 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002053}
2054
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002055unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002056intel_fb_align_height(const struct drm_framebuffer *fb,
2057 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002058{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002059 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02002060
2061 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002062}
2063
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002064unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2065{
2066 unsigned int size = 0;
2067 int i;
2068
2069 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2070 size += rot_info->plane[i].width * rot_info->plane[i].height;
2071
2072 return size;
2073}
2074
Daniel Vetter75c82a52015-10-14 16:51:04 +02002075static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002076intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2077 const struct drm_framebuffer *fb,
2078 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002079{
Chris Wilson7b92c042017-01-14 00:28:26 +00002080 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002081 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002082 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002083 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002084 }
2085}
2086
Ville Syrjälä603525d2016-01-12 21:08:37 +02002087static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002088{
2089 if (INTEL_INFO(dev_priv)->gen >= 9)
2090 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002091 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002092 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002093 return 128 * 1024;
2094 else if (INTEL_INFO(dev_priv)->gen >= 4)
2095 return 4 * 1024;
2096 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002097 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002098}
2099
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002100static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2101 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002102{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002103 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2104
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002105 /* AUX_DIST needs only 4K alignment */
2106 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
2107 return 4096;
2108
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002109 switch (fb->modifier) {
Ville Syrjälä603525d2016-01-12 21:08:37 +02002110 case DRM_FORMAT_MOD_NONE:
2111 return intel_linear_alignment(dev_priv);
2112 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002113 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002114 return 256 * 1024;
2115 return 0;
2116 case I915_FORMAT_MOD_Y_TILED:
2117 case I915_FORMAT_MOD_Yf_TILED:
2118 return 1 * 1024 * 1024;
2119 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002120 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002121 return 0;
2122 }
2123}
2124
Chris Wilson058d88c2016-08-15 10:49:06 +01002125struct i915_vma *
2126intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002127{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002128 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002129 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002130 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002131 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002132 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002133 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002134
Matt Roperebcdd392014-07-09 16:22:11 -07002135 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2136
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002137 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002138
Ville Syrjälä3465c582016-02-15 22:54:43 +02002139 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002140
Chris Wilson693db182013-03-05 14:52:39 +00002141 /* Note that the w/a also requires 64 PTE of padding following the
2142 * bo. We currently fill all unused PTE with the shadow page and so
2143 * we should always have valid PTE following the scanout preventing
2144 * the VT-d warning.
2145 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002146 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002147 alignment = 256 * 1024;
2148
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002149 /*
2150 * Global gtt pte registers are special registers which actually forward
2151 * writes to a chunk of system memory. Which means that there is no risk
2152 * that the register values disappear as soon as we call
2153 * intel_runtime_pm_put(), so it is correct to wrap only the
2154 * pin/unpin/fence and not more.
2155 */
2156 intel_runtime_pm_get(dev_priv);
2157
Chris Wilson058d88c2016-08-15 10:49:06 +01002158 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002159 if (IS_ERR(vma))
2160 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002161
Chris Wilson05a20d02016-08-18 17:16:55 +01002162 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002163 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2164 * fence, whereas 965+ only requires a fence if using
2165 * framebuffer compression. For simplicity, we always, when
2166 * possible, install a fence as the cost is not that onerous.
2167 *
2168 * If we fail to fence the tiled scanout, then either the
2169 * modeset will reject the change (which is highly unlikely as
2170 * the affected systems, all but one, do not have unmappable
2171 * space) or we will not be able to enable full powersaving
2172 * techniques (also likely not to apply due to various limits
2173 * FBC and the like impose on the size of the buffer, which
2174 * presumably we violated anyway with this unmappable buffer).
2175 * Anyway, it is presumably better to stumble onwards with
2176 * something and try to run the system in a "less than optimal"
2177 * mode that matches the user configuration.
2178 */
2179 if (i915_vma_get_fence(vma) == 0)
2180 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002181 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002182
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002183 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002184err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002185 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002186 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002187}
2188
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002189void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002190{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002191 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002192
Chris Wilson49ef5292016-08-18 17:17:00 +01002193 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002194 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002195 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002196}
2197
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002198static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2199 unsigned int rotation)
2200{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002201 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002202 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2203 else
2204 return fb->pitches[plane];
2205}
2206
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002207/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002208 * Convert the x/y offsets into a linear offset.
2209 * Only valid with 0/180 degree rotation, which is fine since linear
2210 * offset is only used with linear buffers on pre-hsw and tiled buffers
2211 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2212 */
2213u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002214 const struct intel_plane_state *state,
2215 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002216{
Ville Syrjälä29490562016-01-20 18:02:50 +02002217 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002218 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002219 unsigned int pitch = fb->pitches[plane];
2220
2221 return y * pitch + x * cpp;
2222}
2223
2224/*
2225 * Add the x/y offsets derived from fb->offsets[] to the user
2226 * specified plane src x/y offsets. The resulting x/y offsets
2227 * specify the start of scanout from the beginning of the gtt mapping.
2228 */
2229void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002230 const struct intel_plane_state *state,
2231 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002232
2233{
Ville Syrjälä29490562016-01-20 18:02:50 +02002234 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2235 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002236
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002237 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002238 *x += intel_fb->rotated[plane].x;
2239 *y += intel_fb->rotated[plane].y;
2240 } else {
2241 *x += intel_fb->normal[plane].x;
2242 *y += intel_fb->normal[plane].y;
2243 }
2244}
2245
2246/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002247 * Input tile dimensions and pitch must already be
2248 * rotated to match x and y, and in pixel units.
2249 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002250static u32 _intel_adjust_tile_offset(int *x, int *y,
2251 unsigned int tile_width,
2252 unsigned int tile_height,
2253 unsigned int tile_size,
2254 unsigned int pitch_tiles,
2255 u32 old_offset,
2256 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002257{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002258 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002259 unsigned int tiles;
2260
2261 WARN_ON(old_offset & (tile_size - 1));
2262 WARN_ON(new_offset & (tile_size - 1));
2263 WARN_ON(new_offset > old_offset);
2264
2265 tiles = (old_offset - new_offset) / tile_size;
2266
2267 *y += tiles / pitch_tiles * tile_height;
2268 *x += tiles % pitch_tiles * tile_width;
2269
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002270 /* minimize x in case it got needlessly big */
2271 *y += *x / pitch_pixels * tile_height;
2272 *x %= pitch_pixels;
2273
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002274 return new_offset;
2275}
2276
2277/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002278 * Adjust the tile offset by moving the difference into
2279 * the x/y offsets.
2280 */
2281static u32 intel_adjust_tile_offset(int *x, int *y,
2282 const struct intel_plane_state *state, int plane,
2283 u32 old_offset, u32 new_offset)
2284{
2285 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2286 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002287 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002288 unsigned int rotation = state->base.rotation;
2289 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2290
2291 WARN_ON(new_offset > old_offset);
2292
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002293 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002294 unsigned int tile_size, tile_width, tile_height;
2295 unsigned int pitch_tiles;
2296
2297 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002298 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002299
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002300 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002301 pitch_tiles = pitch / tile_height;
2302 swap(tile_width, tile_height);
2303 } else {
2304 pitch_tiles = pitch / (tile_width * cpp);
2305 }
2306
2307 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2308 tile_size, pitch_tiles,
2309 old_offset, new_offset);
2310 } else {
2311 old_offset += *y * pitch + *x * cpp;
2312
2313 *y = (old_offset - new_offset) / pitch;
2314 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2315 }
2316
2317 return new_offset;
2318}
2319
2320/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002321 * Computes the linear offset to the base tile and adjusts
2322 * x, y. bytes per pixel is assumed to be a power-of-two.
2323 *
2324 * In the 90/270 rotated case, x and y are assumed
2325 * to be already rotated to match the rotated GTT view, and
2326 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002327 *
2328 * This function is used when computing the derived information
2329 * under intel_framebuffer, so using any of that information
2330 * here is not allowed. Anything under drm_framebuffer can be
2331 * used. This is why the user has to pass in the pitch since it
2332 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002333 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002334static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2335 int *x, int *y,
2336 const struct drm_framebuffer *fb, int plane,
2337 unsigned int pitch,
2338 unsigned int rotation,
2339 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002340{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002341 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002342 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002343 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002344
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002345 if (alignment)
2346 alignment--;
2347
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002348 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002349 unsigned int tile_size, tile_width, tile_height;
2350 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002351
Ville Syrjäläd8433102016-01-12 21:08:35 +02002352 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002353 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002354
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002355 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002356 pitch_tiles = pitch / tile_height;
2357 swap(tile_width, tile_height);
2358 } else {
2359 pitch_tiles = pitch / (tile_width * cpp);
2360 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002361
Ville Syrjäläd8433102016-01-12 21:08:35 +02002362 tile_rows = *y / tile_height;
2363 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002364
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002365 tiles = *x / tile_width;
2366 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002367
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002368 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2369 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002370
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002371 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2372 tile_size, pitch_tiles,
2373 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002374 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002375 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002376 offset_aligned = offset & ~alignment;
2377
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002378 *y = (offset & alignment) / pitch;
2379 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002380 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002381
2382 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002383}
2384
Ville Syrjälä6687c902015-09-15 13:16:41 +03002385u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002386 const struct intel_plane_state *state,
2387 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002388{
Ville Syrjälä29490562016-01-20 18:02:50 +02002389 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2390 const struct drm_framebuffer *fb = state->base.fb;
2391 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002392 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002393 u32 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002394
2395 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2396 rotation, alignment);
2397}
2398
2399/* Convert the fb->offset[] linear offset into x/y offsets */
2400static void intel_fb_offset_to_xy(int *x, int *y,
2401 const struct drm_framebuffer *fb, int plane)
2402{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002403 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002404 unsigned int pitch = fb->pitches[plane];
2405 u32 linear_offset = fb->offsets[plane];
2406
2407 *y = linear_offset / pitch;
2408 *x = linear_offset % pitch / cpp;
2409}
2410
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002411static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2412{
2413 switch (fb_modifier) {
2414 case I915_FORMAT_MOD_X_TILED:
2415 return I915_TILING_X;
2416 case I915_FORMAT_MOD_Y_TILED:
2417 return I915_TILING_Y;
2418 default:
2419 return I915_TILING_NONE;
2420 }
2421}
2422
Ville Syrjälä6687c902015-09-15 13:16:41 +03002423static int
2424intel_fill_fb_info(struct drm_i915_private *dev_priv,
2425 struct drm_framebuffer *fb)
2426{
2427 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2428 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2429 u32 gtt_offset_rotated = 0;
2430 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002431 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002432 unsigned int tile_size = intel_tile_size(dev_priv);
2433
2434 for (i = 0; i < num_planes; i++) {
2435 unsigned int width, height;
2436 unsigned int cpp, size;
2437 u32 offset;
2438 int x, y;
2439
Ville Syrjälä353c8592016-12-14 23:30:57 +02002440 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002441 width = drm_framebuffer_plane_width(fb->width, fb, i);
2442 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002443
2444 intel_fb_offset_to_xy(&x, &y, fb, i);
2445
2446 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002447 * The fence (if used) is aligned to the start of the object
2448 * so having the framebuffer wrap around across the edge of the
2449 * fenced region doesn't really work. We have no API to configure
2450 * the fence start offset within the object (nor could we probably
2451 * on gen2/3). So it's just easier if we just require that the
2452 * fb layout agrees with the fence layout. We already check that the
2453 * fb stride matches the fence stride elsewhere.
2454 */
2455 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2456 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002457 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2458 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002459 return -EINVAL;
2460 }
2461
2462 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002463 * First pixel of the framebuffer from
2464 * the start of the normal gtt mapping.
2465 */
2466 intel_fb->normal[i].x = x;
2467 intel_fb->normal[i].y = y;
2468
2469 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002470 fb, i, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002471 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002472 offset /= tile_size;
2473
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002474 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002475 unsigned int tile_width, tile_height;
2476 unsigned int pitch_tiles;
2477 struct drm_rect r;
2478
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002479 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002480
2481 rot_info->plane[i].offset = offset;
2482 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2483 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2484 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2485
2486 intel_fb->rotated[i].pitch =
2487 rot_info->plane[i].height * tile_height;
2488
2489 /* how many tiles does this plane need */
2490 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2491 /*
2492 * If the plane isn't horizontally tile aligned,
2493 * we need one more tile.
2494 */
2495 if (x != 0)
2496 size++;
2497
2498 /* rotate the x/y offsets to match the GTT view */
2499 r.x1 = x;
2500 r.y1 = y;
2501 r.x2 = x + width;
2502 r.y2 = y + height;
2503 drm_rect_rotate(&r,
2504 rot_info->plane[i].width * tile_width,
2505 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002506 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002507 x = r.x1;
2508 y = r.y1;
2509
2510 /* rotate the tile dimensions to match the GTT view */
2511 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2512 swap(tile_width, tile_height);
2513
2514 /*
2515 * We only keep the x/y offsets, so push all of the
2516 * gtt offset into the x/y offsets.
2517 */
Ander Conselvan de Oliveira46a1bd22017-01-20 16:28:44 +02002518 _intel_adjust_tile_offset(&x, &y,
2519 tile_width, tile_height,
2520 tile_size, pitch_tiles,
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002521 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002522
2523 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2524
2525 /*
2526 * First pixel of the framebuffer from
2527 * the start of the rotated gtt mapping.
2528 */
2529 intel_fb->rotated[i].x = x;
2530 intel_fb->rotated[i].y = y;
2531 } else {
2532 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2533 x * cpp, tile_size);
2534 }
2535
2536 /* how many tiles in total needed in the bo */
2537 max_size = max(max_size, offset + size);
2538 }
2539
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002540 if (max_size * tile_size > intel_fb->obj->base.size) {
2541 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2542 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002543 return -EINVAL;
2544 }
2545
2546 return 0;
2547}
2548
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002549static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550{
2551 switch (format) {
2552 case DISPPLANE_8BPP:
2553 return DRM_FORMAT_C8;
2554 case DISPPLANE_BGRX555:
2555 return DRM_FORMAT_XRGB1555;
2556 case DISPPLANE_BGRX565:
2557 return DRM_FORMAT_RGB565;
2558 default:
2559 case DISPPLANE_BGRX888:
2560 return DRM_FORMAT_XRGB8888;
2561 case DISPPLANE_RGBX888:
2562 return DRM_FORMAT_XBGR8888;
2563 case DISPPLANE_BGRX101010:
2564 return DRM_FORMAT_XRGB2101010;
2565 case DISPPLANE_RGBX101010:
2566 return DRM_FORMAT_XBGR2101010;
2567 }
2568}
2569
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002570static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2571{
2572 switch (format) {
2573 case PLANE_CTL_FORMAT_RGB_565:
2574 return DRM_FORMAT_RGB565;
2575 default:
2576 case PLANE_CTL_FORMAT_XRGB_8888:
2577 if (rgb_order) {
2578 if (alpha)
2579 return DRM_FORMAT_ABGR8888;
2580 else
2581 return DRM_FORMAT_XBGR8888;
2582 } else {
2583 if (alpha)
2584 return DRM_FORMAT_ARGB8888;
2585 else
2586 return DRM_FORMAT_XRGB8888;
2587 }
2588 case PLANE_CTL_FORMAT_XRGB_2101010:
2589 if (rgb_order)
2590 return DRM_FORMAT_XBGR2101010;
2591 else
2592 return DRM_FORMAT_XRGB2101010;
2593 }
2594}
2595
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002596static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002597intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2598 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002599{
2600 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002601 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002602 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002603 struct drm_i915_gem_object *obj = NULL;
2604 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002605 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002606 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2607 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2608 PAGE_SIZE);
2609
2610 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002611
Chris Wilsonff2652e2014-03-10 08:07:02 +00002612 if (plane_config->size == 0)
2613 return false;
2614
Paulo Zanoni3badb492015-09-23 12:52:23 -03002615 /* If the FB is too big, just don't use it since fbdev is not very
2616 * important and we should probably use that space with FBC or other
2617 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002618 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002619 return false;
2620
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002621 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002622 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002623 base_aligned,
2624 base_aligned,
2625 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002626 mutex_unlock(&dev->struct_mutex);
2627 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002628 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002629
Chris Wilson3e510a82016-08-05 10:14:23 +01002630 if (plane_config->tiling == I915_TILING_X)
2631 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002632
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002633 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002634 mode_cmd.width = fb->width;
2635 mode_cmd.height = fb->height;
2636 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002637 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002638 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002639
Chris Wilson24dbf512017-02-15 10:59:18 +00002640 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002641 DRM_DEBUG_KMS("intel fb init failed\n");
2642 goto out_unref_obj;
2643 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002644
Jesse Barnes484b41d2014-03-07 08:57:55 -08002645
Daniel Vetterf6936e22015-03-26 12:17:05 +01002646 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002647 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002648
2649out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002650 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002651 return false;
2652}
2653
Daniel Vetter5a21b662016-05-24 17:13:53 +02002654/* Update plane->state->fb to match plane->fb after driver-internal updates */
2655static void
2656update_state_fb(struct drm_plane *plane)
2657{
2658 if (plane->fb == plane->state->fb)
2659 return;
2660
2661 if (plane->state->fb)
2662 drm_framebuffer_unreference(plane->state->fb);
2663 plane->state->fb = plane->fb;
2664 if (plane->state->fb)
2665 drm_framebuffer_reference(plane->state->fb);
2666}
2667
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002668static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002669intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2670 struct intel_plane_state *plane_state,
2671 bool visible)
2672{
2673 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2674
2675 plane_state->base.visible = visible;
2676
2677 /* FIXME pre-g4x don't work like this */
2678 if (visible) {
2679 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2680 crtc_state->active_planes |= BIT(plane->id);
2681 } else {
2682 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2683 crtc_state->active_planes &= ~BIT(plane->id);
2684 }
2685
2686 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2687 crtc_state->base.crtc->name,
2688 crtc_state->active_planes);
2689}
2690
2691static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002692intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2693 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002694{
2695 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002696 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002697 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002698 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002699 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002700 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002701 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2702 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002703 struct intel_plane_state *intel_state =
2704 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002705 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002706
Damien Lespiau2d140302015-02-05 17:22:18 +00002707 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002708 return;
2709
Daniel Vetterf6936e22015-03-26 12:17:05 +01002710 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002711 fb = &plane_config->fb->base;
2712 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002713 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002714
Damien Lespiau2d140302015-02-05 17:22:18 +00002715 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002716
2717 /*
2718 * Failed to alloc the obj, check to see if we should share
2719 * an fb with another CRTC instead
2720 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002721 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002722 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002723
2724 if (c == &intel_crtc->base)
2725 continue;
2726
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002727 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002728 continue;
2729
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002730 state = to_intel_plane_state(c->primary->state);
2731 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002732 continue;
2733
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002734 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2735 fb = c->primary->fb;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002736 drm_framebuffer_reference(fb);
2737 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002738 }
2739 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002740
Matt Roper200757f2015-12-03 11:37:36 -08002741 /*
2742 * We've failed to reconstruct the BIOS FB. Current display state
2743 * indicates that the primary plane is visible, but has a NULL FB,
2744 * which will lead to problems later if we don't fix it up. The
2745 * simplest solution is to just disable the primary plane now and
2746 * pretend the BIOS never had it enabled.
2747 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002748 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2749 to_intel_plane_state(plane_state),
2750 false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02002751 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Ville Syrjälä72259532017-03-02 19:15:05 +02002752 trace_intel_disable_plane(primary, intel_crtc);
Matt Roper200757f2015-12-03 11:37:36 -08002753 intel_plane->disable_plane(primary, &intel_crtc->base);
2754
Daniel Vetter88595ac2015-03-26 12:42:24 +01002755 return;
2756
2757valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002758 mutex_lock(&dev->struct_mutex);
2759 intel_state->vma =
2760 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2761 mutex_unlock(&dev->struct_mutex);
2762 if (IS_ERR(intel_state->vma)) {
2763 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2764 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2765
2766 intel_state->vma = NULL;
2767 drm_framebuffer_unreference(fb);
2768 return;
2769 }
2770
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002771 plane_state->src_x = 0;
2772 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002773 plane_state->src_w = fb->width << 16;
2774 plane_state->src_h = fb->height << 16;
2775
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002776 plane_state->crtc_x = 0;
2777 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002778 plane_state->crtc_w = fb->width;
2779 plane_state->crtc_h = fb->height;
2780
Rob Clark1638d302016-11-05 11:08:08 -04002781 intel_state->base.src = drm_plane_state_src(plane_state);
2782 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002783
Daniel Vetter88595ac2015-03-26 12:42:24 +01002784 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002785 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002786 dev_priv->preserve_bios_swizzle = true;
2787
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002788 drm_framebuffer_reference(fb);
2789 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002790 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002791
2792 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2793 to_intel_plane_state(plane_state),
2794 true);
2795
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002796 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2797 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002798}
2799
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002800static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2801 unsigned int rotation)
2802{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002803 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002804
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002805 switch (fb->modifier) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002806 case DRM_FORMAT_MOD_NONE:
2807 case I915_FORMAT_MOD_X_TILED:
2808 switch (cpp) {
2809 case 8:
2810 return 4096;
2811 case 4:
2812 case 2:
2813 case 1:
2814 return 8192;
2815 default:
2816 MISSING_CASE(cpp);
2817 break;
2818 }
2819 break;
2820 case I915_FORMAT_MOD_Y_TILED:
2821 case I915_FORMAT_MOD_Yf_TILED:
2822 switch (cpp) {
2823 case 8:
2824 return 2048;
2825 case 4:
2826 return 4096;
2827 case 2:
2828 case 1:
2829 return 8192;
2830 default:
2831 MISSING_CASE(cpp);
2832 break;
2833 }
2834 break;
2835 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002836 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002837 }
2838
2839 return 2048;
2840}
2841
2842static int skl_check_main_surface(struct intel_plane_state *plane_state)
2843{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002844 const struct drm_framebuffer *fb = plane_state->base.fb;
2845 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002846 int x = plane_state->base.src.x1 >> 16;
2847 int y = plane_state->base.src.y1 >> 16;
2848 int w = drm_rect_width(&plane_state->base.src) >> 16;
2849 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002850 int max_width = skl_max_plane_width(fb, 0, rotation);
2851 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002852 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002853
2854 if (w > max_width || h > max_height) {
2855 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2856 w, h, max_width, max_height);
2857 return -EINVAL;
2858 }
2859
2860 intel_add_fb_offsets(&x, &y, plane_state, 0);
2861 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002862 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002863
2864 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002865 * AUX surface offset is specified as the distance from the
2866 * main surface offset, and it must be non-negative. Make
2867 * sure that is what we will get.
2868 */
2869 if (offset > aux_offset)
2870 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2871 offset, aux_offset & ~(alignment - 1));
2872
2873 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002874 * When using an X-tiled surface, the plane blows up
2875 * if the x offset + width exceed the stride.
2876 *
2877 * TODO: linear and Y-tiled seem fine, Yf untested,
2878 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002879 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002880 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002881
2882 while ((x + w) * cpp > fb->pitches[0]) {
2883 if (offset == 0) {
2884 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2885 return -EINVAL;
2886 }
2887
2888 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2889 offset, offset - alignment);
2890 }
2891 }
2892
2893 plane_state->main.offset = offset;
2894 plane_state->main.x = x;
2895 plane_state->main.y = y;
2896
2897 return 0;
2898}
2899
Ville Syrjälä8d970652016-01-28 16:30:28 +02002900static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2901{
2902 const struct drm_framebuffer *fb = plane_state->base.fb;
2903 unsigned int rotation = plane_state->base.rotation;
2904 int max_width = skl_max_plane_width(fb, 1, rotation);
2905 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002906 int x = plane_state->base.src.x1 >> 17;
2907 int y = plane_state->base.src.y1 >> 17;
2908 int w = drm_rect_width(&plane_state->base.src) >> 17;
2909 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002910 u32 offset;
2911
2912 intel_add_fb_offsets(&x, &y, plane_state, 1);
2913 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2914
2915 /* FIXME not quite sure how/if these apply to the chroma plane */
2916 if (w > max_width || h > max_height) {
2917 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2918 w, h, max_width, max_height);
2919 return -EINVAL;
2920 }
2921
2922 plane_state->aux.offset = offset;
2923 plane_state->aux.x = x;
2924 plane_state->aux.y = y;
2925
2926 return 0;
2927}
2928
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002929int skl_check_plane_surface(struct intel_plane_state *plane_state)
2930{
2931 const struct drm_framebuffer *fb = plane_state->base.fb;
2932 unsigned int rotation = plane_state->base.rotation;
2933 int ret;
2934
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02002935 if (!plane_state->base.visible)
2936 return 0;
2937
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002938 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002939 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002940 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002941 fb->width << 16, fb->height << 16,
2942 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002943
Ville Syrjälä8d970652016-01-28 16:30:28 +02002944 /*
2945 * Handle the AUX surface first since
2946 * the main surface setup depends on it.
2947 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002948 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02002949 ret = skl_check_nv12_aux_surface(plane_state);
2950 if (ret)
2951 return ret;
2952 } else {
2953 plane_state->aux.offset = ~0xfff;
2954 plane_state->aux.x = 0;
2955 plane_state->aux.y = 0;
2956 }
2957
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002958 ret = skl_check_main_surface(plane_state);
2959 if (ret)
2960 return ret;
2961
2962 return 0;
2963}
2964
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002965static void i9xx_update_primary_plane(struct drm_plane *primary,
2966 const struct intel_crtc_state *crtc_state,
2967 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002968{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00002969 struct drm_i915_private *dev_priv = to_i915(primary->dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2971 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes81255562010-08-02 12:07:50 -07002972 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002973 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002974 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002975 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002976 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002977 int x = plane_state->base.src.x1 >> 16;
2978 int y = plane_state->base.src.y1 >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02002979 unsigned long irqflags;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002980
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002981 dspcntr = DISPPLANE_GAMMA_ENABLE;
2982
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002983 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002984
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00002985 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002986 if (intel_crtc->pipe == PIPE_B)
2987 dspcntr |= DISPPLANE_SEL_PIPE_B;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002988 }
2989
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002990 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02002991 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002992 dspcntr |= DISPPLANE_8BPP;
2993 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002994 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002995 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002996 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002997 case DRM_FORMAT_RGB565:
2998 dspcntr |= DISPPLANE_BGRX565;
2999 break;
3000 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003001 dspcntr |= DISPPLANE_BGRX888;
3002 break;
3003 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003004 dspcntr |= DISPPLANE_RGBX888;
3005 break;
3006 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003007 dspcntr |= DISPPLANE_BGRX101010;
3008 break;
3009 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003010 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003011 break;
3012 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003013 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003014 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003015
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003016 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003017 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003018 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003019
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003020 if (rotation & DRM_ROTATE_180)
3021 dspcntr |= DISPPLANE_ROTATE_180;
3022
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003023 if (rotation & DRM_REFLECT_X)
3024 dspcntr |= DISPPLANE_MIRROR;
3025
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01003026 if (IS_G4X(dev_priv))
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003027 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3028
Ville Syrjälä29490562016-01-20 18:02:50 +02003029 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003030
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003031 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003032 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003033 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003034
Ville Syrjäläf22aa142016-11-14 18:53:58 +02003035 if (rotation & DRM_ROTATE_180) {
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003036 x += crtc_state->pipe_src_w - 1;
3037 y += crtc_state->pipe_src_h - 1;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003038 } else if (rotation & DRM_REFLECT_X) {
3039 x += crtc_state->pipe_src_w - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303040 }
3041
Ville Syrjälä29490562016-01-20 18:02:50 +02003042 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003043
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003044 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä6687c902015-09-15 13:16:41 +03003045 intel_crtc->dspaddr_offset = linear_offset;
3046
Paulo Zanoni2db33662015-09-14 15:20:03 -03003047 intel_crtc->adjusted_x = x;
3048 intel_crtc->adjusted_y = y;
3049
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003050 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3051
Ville Syrjälä78587de2017-03-09 17:44:32 +02003052 if (INTEL_GEN(dev_priv) < 4) {
3053 /* pipesrc and dspsize control the size that is scaled from,
3054 * which should always be the user's requested size.
3055 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003056 I915_WRITE_FW(DSPSIZE(plane),
3057 ((crtc_state->pipe_src_h - 1) << 16) |
3058 (crtc_state->pipe_src_w - 1));
3059 I915_WRITE_FW(DSPPOS(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003060 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003061 I915_WRITE_FW(PRIMSIZE(plane),
3062 ((crtc_state->pipe_src_h - 1) << 16) |
3063 (crtc_state->pipe_src_w - 1));
3064 I915_WRITE_FW(PRIMPOS(plane), 0);
3065 I915_WRITE_FW(PRIMCNSTALPHA(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003066 }
3067
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003068 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303069
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003070 I915_WRITE_FW(DSPSTRIDE(plane), fb->pitches[0]);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003071 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003072 I915_WRITE_FW(DSPSURF(plane),
3073 intel_plane_ggtt_offset(plane_state) +
3074 intel_crtc->dspaddr_offset);
3075 I915_WRITE_FW(DSPTILEOFF(plane), (y << 16) | x);
3076 I915_WRITE_FW(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003077 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003078 I915_WRITE_FW(DSPADDR(plane),
3079 intel_plane_ggtt_offset(plane_state) +
3080 intel_crtc->dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003081 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003082 POSTING_READ_FW(reg);
3083
3084 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003085}
3086
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003087static void i9xx_disable_primary_plane(struct drm_plane *primary,
3088 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003089{
3090 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003091 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003093 int plane = intel_crtc->plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003094 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003095
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003096 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3097
3098 I915_WRITE_FW(DSPCNTR(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003099 if (INTEL_INFO(dev_priv)->gen >= 4)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003100 I915_WRITE_FW(DSPSURF(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003101 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003102 I915_WRITE_FW(DSPADDR(plane), 0);
3103 POSTING_READ_FW(DSPCNTR(plane));
3104
3105 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003106}
3107
3108static void ironlake_update_primary_plane(struct drm_plane *primary,
3109 const struct intel_crtc_state *crtc_state,
3110 const struct intel_plane_state *plane_state)
3111{
3112 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003113 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003114 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3115 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003116 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003117 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003118 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003119 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003120 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003121 int x = plane_state->base.src.x1 >> 16;
3122 int y = plane_state->base.src.y1 >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003123 unsigned long irqflags;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003124
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003125 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003126 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003127
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003128 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003129 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3130
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003131 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003132 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003133 dspcntr |= DISPPLANE_8BPP;
3134 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003135 case DRM_FORMAT_RGB565:
3136 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003137 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003138 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003139 dspcntr |= DISPPLANE_BGRX888;
3140 break;
3141 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003142 dspcntr |= DISPPLANE_RGBX888;
3143 break;
3144 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003145 dspcntr |= DISPPLANE_BGRX101010;
3146 break;
3147 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003148 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003149 break;
3150 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003151 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003152 }
3153
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003154 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003155 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003156
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003157 if (rotation & DRM_ROTATE_180)
3158 dspcntr |= DISPPLANE_ROTATE_180;
3159
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003160 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003161 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003162
Ville Syrjälä29490562016-01-20 18:02:50 +02003163 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003164
Daniel Vetterc2c75132012-07-05 12:17:30 +02003165 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003166 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003167
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003168 /* HSW+ does this automagically in hardware */
3169 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3170 rotation & DRM_ROTATE_180) {
3171 x += crtc_state->pipe_src_w - 1;
3172 y += crtc_state->pipe_src_h - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303173 }
3174
Ville Syrjälä29490562016-01-20 18:02:50 +02003175 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003176
Paulo Zanoni2db33662015-09-14 15:20:03 -03003177 intel_crtc->adjusted_x = x;
3178 intel_crtc->adjusted_y = y;
3179
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003180 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003181
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003182 I915_WRITE_FW(reg, dspcntr);
3183
3184 I915_WRITE_FW(DSPSTRIDE(plane), fb->pitches[0]);
3185 I915_WRITE_FW(DSPSURF(plane),
3186 intel_plane_ggtt_offset(plane_state) +
3187 intel_crtc->dspaddr_offset);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003188 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003189 I915_WRITE_FW(DSPOFFSET(plane), (y << 16) | x);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003190 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003191 I915_WRITE_FW(DSPTILEOFF(plane), (y << 16) | x);
3192 I915_WRITE_FW(DSPLINOFF(plane), linear_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003193 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003194 POSTING_READ_FW(reg);
3195
3196 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003197}
3198
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003199static u32
3200intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003201{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003202 if (fb->modifier == DRM_FORMAT_MOD_NONE)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003203 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003204 else
3205 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003206}
3207
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003208static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3209{
3210 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003211 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003212
3213 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3214 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3215 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003216}
3217
Chandra Kondurua1b22782015-04-07 15:28:45 -07003218/*
3219 * This function detaches (aka. unbinds) unused scalers in hardware
3220 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003221static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003222{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003223 struct intel_crtc_scaler_state *scaler_state;
3224 int i;
3225
Chandra Kondurua1b22782015-04-07 15:28:45 -07003226 scaler_state = &intel_crtc->config->scaler_state;
3227
3228 /* loop through and disable scalers that aren't in use */
3229 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003230 if (!scaler_state->scalers[i].in_use)
3231 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003232 }
3233}
3234
Ville Syrjäläd2196772016-01-28 18:33:11 +02003235u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3236 unsigned int rotation)
3237{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003238 u32 stride;
3239
3240 if (plane >= fb->format->num_planes)
3241 return 0;
3242
3243 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003244
3245 /*
3246 * The stride is either expressed as a multiple of 64 bytes chunks for
3247 * linear buffers or in number of tiles for tiled buffers.
3248 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003249 if (drm_rotation_90_or_270(rotation))
3250 stride /= intel_tile_height(fb, plane);
3251 else
3252 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003253
3254 return stride;
3255}
3256
Chandra Konduru6156a452015-04-27 13:48:39 -07003257u32 skl_plane_ctl_format(uint32_t pixel_format)
3258{
Chandra Konduru6156a452015-04-27 13:48:39 -07003259 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003260 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003261 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003262 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003263 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003264 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003265 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003266 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003267 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003268 /*
3269 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3270 * to be already pre-multiplied. We need to add a knob (or a different
3271 * DRM_FORMAT) for user-space to configure that.
3272 */
3273 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003274 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003275 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003276 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003277 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003278 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003279 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003280 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003281 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003282 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003283 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003284 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003285 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003286 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003287 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003288 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003289 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003290 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003291 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003292 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003293 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003294
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003295 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003296}
3297
3298u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3299{
Chandra Konduru6156a452015-04-27 13:48:39 -07003300 switch (fb_modifier) {
3301 case DRM_FORMAT_MOD_NONE:
3302 break;
3303 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003304 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003305 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003306 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003307 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003308 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003309 default:
3310 MISSING_CASE(fb_modifier);
3311 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003312
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003313 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003314}
3315
3316u32 skl_plane_ctl_rotation(unsigned int rotation)
3317{
Chandra Konduru6156a452015-04-27 13:48:39 -07003318 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003319 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003320 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303321 /*
3322 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3323 * while i915 HW rotation is clockwise, thats why this swapping.
3324 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003325 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303326 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003327 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003328 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003329 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303330 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003331 default:
3332 MISSING_CASE(rotation);
3333 }
3334
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003335 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003336}
3337
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003338static void skylake_update_primary_plane(struct drm_plane *plane,
3339 const struct intel_crtc_state *crtc_state,
3340 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003341{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003342 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003343 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3345 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003346 enum plane_id plane_id = to_intel_plane(plane)->id;
3347 enum pipe pipe = to_intel_plane(plane)->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003348 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003349 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003350 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003351 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003352 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003353 int src_x = plane_state->main.x;
3354 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003355 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3356 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3357 int dst_x = plane_state->base.dst.x1;
3358 int dst_y = plane_state->base.dst.y1;
3359 int dst_w = drm_rect_width(&plane_state->base.dst);
3360 int dst_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003361 unsigned long irqflags;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003362
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003363 plane_ctl = PLANE_CTL_ENABLE;
3364
Ville Syrjälä78587de2017-03-09 17:44:32 +02003365 if (!IS_GEMINILAKE(dev_priv)) {
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003366 plane_ctl |=
3367 PLANE_CTL_PIPE_GAMMA_ENABLE |
3368 PLANE_CTL_PIPE_CSC_ENABLE |
3369 PLANE_CTL_PLANE_GAMMA_DISABLE;
3370 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003371
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003372 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003373 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Chandra Konduru6156a452015-04-27 13:48:39 -07003374 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003375
Ville Syrjälä6687c902015-09-15 13:16:41 +03003376 /* Sizes are 0 based */
3377 src_w--;
3378 src_h--;
3379 dst_w--;
3380 dst_h--;
3381
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003382 intel_crtc->dspaddr_offset = surf_addr;
3383
Ville Syrjälä6687c902015-09-15 13:16:41 +03003384 intel_crtc->adjusted_x = src_x;
3385 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003386
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003387 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3388
Ville Syrjälä78587de2017-03-09 17:44:32 +02003389 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003390 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
3391 PLANE_COLOR_PIPE_GAMMA_ENABLE |
3392 PLANE_COLOR_PIPE_CSC_ENABLE |
3393 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003394 }
3395
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003396 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
3397 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3398 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
3399 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003400
3401 if (scaler_id >= 0) {
3402 uint32_t ps_ctrl = 0;
3403
3404 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003405 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003406 crtc_state->scaler_state.scalers[scaler_id].mode;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003407 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3408 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3409 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3410 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3411 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003412 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003413 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003414 }
3415
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003416 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
3417 intel_plane_ggtt_offset(plane_state) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003418
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003419 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3420
3421 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003422}
3423
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003424static void skylake_disable_primary_plane(struct drm_plane *primary,
3425 struct drm_crtc *crtc)
3426{
3427 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003428 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003429 enum plane_id plane_id = to_intel_plane(primary)->id;
3430 enum pipe pipe = to_intel_plane(primary)->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003431 unsigned long irqflags;
Lyude62e0fb82016-08-22 12:50:08 -04003432
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003433 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3434
3435 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
3436 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
3437 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3438
3439 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003440}
3441
Jesse Barnes17638cd2011-06-24 12:19:23 -07003442/* Assume fb object is pinned & idle & fenced and just update base pointers */
3443static int
3444intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3445 int x, int y, enum mode_set_atomic state)
3446{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003447 /* Support for kgdboc is disabled, this needs a major rework. */
3448 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003449
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003450 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003451}
3452
Daniel Vetter5a21b662016-05-24 17:13:53 +02003453static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3454{
3455 struct intel_crtc *crtc;
3456
Chris Wilson91c8a322016-07-05 10:40:23 +01003457 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003458 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3459}
3460
Ville Syrjälä75147472014-11-24 18:28:11 +02003461static void intel_update_primary_planes(struct drm_device *dev)
3462{
Ville Syrjälä75147472014-11-24 18:28:11 +02003463 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003464
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003465 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003466 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003467 struct intel_plane_state *plane_state =
3468 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003469
Ville Syrjälä72259532017-03-02 19:15:05 +02003470 if (plane_state->base.visible) {
3471 trace_intel_update_plane(&plane->base,
3472 to_intel_crtc(crtc));
3473
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003474 plane->update_plane(&plane->base,
3475 to_intel_crtc_state(crtc->state),
3476 plane_state);
Ville Syrjälä72259532017-03-02 19:15:05 +02003477 }
Ville Syrjälä96a02912013-02-18 19:08:49 +02003478 }
3479}
3480
Maarten Lankhorst73974892016-08-05 23:28:27 +03003481static int
3482__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003483 struct drm_atomic_state *state,
3484 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003485{
3486 struct drm_crtc_state *crtc_state;
3487 struct drm_crtc *crtc;
3488 int i, ret;
3489
3490 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003491 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003492
3493 if (!state)
3494 return 0;
3495
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003496 /*
3497 * We've duplicated the state, pointers to the old state are invalid.
3498 *
3499 * Don't attempt to use the old state until we commit the duplicated state.
3500 */
3501 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003502 /*
3503 * Force recalculation even if we restore
3504 * current state. With fast modeset this may not result
3505 * in a modeset when the state is compatible.
3506 */
3507 crtc_state->mode_changed = true;
3508 }
3509
3510 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003511 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3512 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003513
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003514 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003515
3516 WARN_ON(ret == -EDEADLK);
3517 return ret;
3518}
3519
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003520static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3521{
Ville Syrjäläae981042016-08-05 23:28:30 +03003522 return intel_has_gpu_reset(dev_priv) &&
3523 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003524}
3525
Chris Wilsonc0336662016-05-06 15:40:21 +01003526void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003527{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003528 struct drm_device *dev = &dev_priv->drm;
3529 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3530 struct drm_atomic_state *state;
3531 int ret;
3532
Maarten Lankhorst73974892016-08-05 23:28:27 +03003533 /*
3534 * Need mode_config.mutex so that we don't
3535 * trample ongoing ->detect() and whatnot.
3536 */
3537 mutex_lock(&dev->mode_config.mutex);
3538 drm_modeset_acquire_init(ctx, 0);
3539 while (1) {
3540 ret = drm_modeset_lock_all_ctx(dev, ctx);
3541 if (ret != -EDEADLK)
3542 break;
3543
3544 drm_modeset_backoff(ctx);
3545 }
3546
3547 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003548 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003549 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003550 return;
3551
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003552 /*
3553 * Disabling the crtcs gracefully seems nicer. Also the
3554 * g33 docs say we should at least disable all the planes.
3555 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003556 state = drm_atomic_helper_duplicate_state(dev, ctx);
3557 if (IS_ERR(state)) {
3558 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003559 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003560 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003561 }
3562
3563 ret = drm_atomic_helper_disable_all(dev, ctx);
3564 if (ret) {
3565 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003566 drm_atomic_state_put(state);
3567 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003568 }
3569
3570 dev_priv->modeset_restore_state = state;
3571 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003572}
3573
Chris Wilsonc0336662016-05-06 15:40:21 +01003574void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003575{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003576 struct drm_device *dev = &dev_priv->drm;
3577 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3578 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3579 int ret;
3580
Daniel Vetter5a21b662016-05-24 17:13:53 +02003581 /*
3582 * Flips in the rings will be nuked by the reset,
3583 * so complete all pending flips so that user space
3584 * will get its events and not get stuck.
3585 */
3586 intel_complete_page_flips(dev_priv);
3587
Maarten Lankhorst73974892016-08-05 23:28:27 +03003588 dev_priv->modeset_restore_state = NULL;
3589
Ville Syrjälä75147472014-11-24 18:28:11 +02003590 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003591 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003592 if (!state) {
3593 /*
3594 * Flips in the rings have been nuked by the reset,
3595 * so update the base address of all primary
3596 * planes to the the last fb to make sure we're
3597 * showing the correct fb after a reset.
3598 *
3599 * FIXME: Atomic will make this obsolete since we won't schedule
3600 * CS-based flips (which might get lost in gpu resets) any more.
3601 */
3602 intel_update_primary_planes(dev);
3603 } else {
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003604 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003605 if (ret)
3606 DRM_ERROR("Restoring old state failed with %i\n", ret);
3607 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003608 } else {
3609 /*
3610 * The display has been reset as well,
3611 * so need a full re-initialization.
3612 */
3613 intel_runtime_pm_disable_interrupts(dev_priv);
3614 intel_runtime_pm_enable_interrupts(dev_priv);
3615
Imre Deak51f59202016-09-14 13:04:13 +03003616 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003617 intel_modeset_init_hw(dev);
3618
3619 spin_lock_irq(&dev_priv->irq_lock);
3620 if (dev_priv->display.hpd_irq_setup)
3621 dev_priv->display.hpd_irq_setup(dev_priv);
3622 spin_unlock_irq(&dev_priv->irq_lock);
3623
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003624 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003625 if (ret)
3626 DRM_ERROR("Restoring old state failed with %i\n", ret);
3627
3628 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003629 }
3630
Chris Wilson08536952016-10-14 13:18:18 +01003631 if (state)
3632 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003633 drm_modeset_drop_locks(ctx);
3634 drm_modeset_acquire_fini(ctx);
3635 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003636}
3637
Chris Wilson8af29b02016-09-09 14:11:47 +01003638static bool abort_flip_on_reset(struct intel_crtc *crtc)
3639{
3640 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3641
Chris Wilson8c185ec2017-03-16 17:13:02 +00003642 if (i915_reset_backoff(error))
Chris Wilson8af29b02016-09-09 14:11:47 +01003643 return true;
3644
3645 if (crtc->reset_count != i915_reset_count(error))
3646 return true;
3647
3648 return false;
3649}
3650
Chris Wilson7d5e3792014-03-04 13:15:08 +00003651static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3652{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003653 struct drm_device *dev = crtc->dev;
3654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003655 bool pending;
3656
Chris Wilson8af29b02016-09-09 14:11:47 +01003657 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003658 return false;
3659
3660 spin_lock_irq(&dev->event_lock);
3661 pending = to_intel_crtc(crtc)->flip_work != NULL;
3662 spin_unlock_irq(&dev->event_lock);
3663
3664 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003665}
3666
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003667static void intel_update_pipe_config(struct intel_crtc *crtc,
3668 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003669{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003670 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003671 struct intel_crtc_state *pipe_config =
3672 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003673
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003674 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3675 crtc->base.mode = crtc->base.state->mode;
3676
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003677 /*
3678 * Update pipe size and adjust fitter if needed: the reason for this is
3679 * that in compute_mode_changes we check the native mode (not the pfit
3680 * mode) to see if we can flip rather than do a full mode set. In the
3681 * fastboot case, we'll flip, but if we don't update the pipesrc and
3682 * pfit state, we'll end up with a big fb scanned out into the wrong
3683 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003684 */
3685
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003686 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003687 ((pipe_config->pipe_src_w - 1) << 16) |
3688 (pipe_config->pipe_src_h - 1));
3689
3690 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003691 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003692 skl_detach_scalers(crtc);
3693
3694 if (pipe_config->pch_pfit.enabled)
3695 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003696 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003697 if (pipe_config->pch_pfit.enabled)
3698 ironlake_pfit_enable(crtc);
3699 else if (old_crtc_state->pch_pfit.enabled)
3700 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003701 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003702}
3703
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003704static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003705{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003706 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003707 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003708 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003709 i915_reg_t reg;
3710 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003711
3712 /* enable normal train */
3713 reg = FDI_TX_CTL(pipe);
3714 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003715 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003716 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3717 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003718 } else {
3719 temp &= ~FDI_LINK_TRAIN_NONE;
3720 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003721 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003722 I915_WRITE(reg, temp);
3723
3724 reg = FDI_RX_CTL(pipe);
3725 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003726 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003727 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3728 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3729 } else {
3730 temp &= ~FDI_LINK_TRAIN_NONE;
3731 temp |= FDI_LINK_TRAIN_NONE;
3732 }
3733 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3734
3735 /* wait one idle pattern time */
3736 POSTING_READ(reg);
3737 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003738
3739 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003740 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003741 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3742 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003743}
3744
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003745/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003746static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3747 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003748{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003749 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003750 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003751 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003752 i915_reg_t reg;
3753 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003754
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003755 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003756 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003757
Adam Jacksone1a44742010-06-25 15:32:14 -04003758 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3759 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003760 reg = FDI_RX_IMR(pipe);
3761 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003762 temp &= ~FDI_RX_SYMBOL_LOCK;
3763 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003764 I915_WRITE(reg, temp);
3765 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003766 udelay(150);
3767
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003768 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003769 reg = FDI_TX_CTL(pipe);
3770 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003771 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003772 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003773 temp &= ~FDI_LINK_TRAIN_NONE;
3774 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003775 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003776
Chris Wilson5eddb702010-09-11 13:48:45 +01003777 reg = FDI_RX_CTL(pipe);
3778 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003779 temp &= ~FDI_LINK_TRAIN_NONE;
3780 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003781 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3782
3783 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003784 udelay(150);
3785
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003786 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003787 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3788 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3789 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003790
Chris Wilson5eddb702010-09-11 13:48:45 +01003791 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003792 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003793 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003794 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3795
3796 if ((temp & FDI_RX_BIT_LOCK)) {
3797 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003798 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003799 break;
3800 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003801 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003802 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003803 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003804
3805 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003806 reg = FDI_TX_CTL(pipe);
3807 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003808 temp &= ~FDI_LINK_TRAIN_NONE;
3809 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003810 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003811
Chris Wilson5eddb702010-09-11 13:48:45 +01003812 reg = FDI_RX_CTL(pipe);
3813 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003814 temp &= ~FDI_LINK_TRAIN_NONE;
3815 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003816 I915_WRITE(reg, temp);
3817
3818 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003819 udelay(150);
3820
Chris Wilson5eddb702010-09-11 13:48:45 +01003821 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003822 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003823 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003824 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3825
3826 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003827 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003828 DRM_DEBUG_KMS("FDI train 2 done.\n");
3829 break;
3830 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003831 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003832 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003833 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003834
3835 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003836
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003837}
3838
Akshay Joshi0206e352011-08-16 15:34:10 -04003839static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003840 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3841 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3842 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3843 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3844};
3845
3846/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003847static void gen6_fdi_link_train(struct intel_crtc *crtc,
3848 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003849{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003850 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003851 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003852 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003853 i915_reg_t reg;
3854 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003855
Adam Jacksone1a44742010-06-25 15:32:14 -04003856 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3857 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003858 reg = FDI_RX_IMR(pipe);
3859 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003860 temp &= ~FDI_RX_SYMBOL_LOCK;
3861 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003862 I915_WRITE(reg, temp);
3863
3864 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003865 udelay(150);
3866
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003867 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003868 reg = FDI_TX_CTL(pipe);
3869 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003870 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003871 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003872 temp &= ~FDI_LINK_TRAIN_NONE;
3873 temp |= FDI_LINK_TRAIN_PATTERN_1;
3874 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3875 /* SNB-B */
3876 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003877 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003878
Daniel Vetterd74cf322012-10-26 10:58:13 +02003879 I915_WRITE(FDI_RX_MISC(pipe),
3880 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3881
Chris Wilson5eddb702010-09-11 13:48:45 +01003882 reg = FDI_RX_CTL(pipe);
3883 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003884 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003885 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3886 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3887 } else {
3888 temp &= ~FDI_LINK_TRAIN_NONE;
3889 temp |= FDI_LINK_TRAIN_PATTERN_1;
3890 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003891 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3892
3893 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003894 udelay(150);
3895
Akshay Joshi0206e352011-08-16 15:34:10 -04003896 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003897 reg = FDI_TX_CTL(pipe);
3898 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003899 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3900 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003901 I915_WRITE(reg, temp);
3902
3903 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003904 udelay(500);
3905
Sean Paulfa37d392012-03-02 12:53:39 -05003906 for (retry = 0; retry < 5; retry++) {
3907 reg = FDI_RX_IIR(pipe);
3908 temp = I915_READ(reg);
3909 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3910 if (temp & FDI_RX_BIT_LOCK) {
3911 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3912 DRM_DEBUG_KMS("FDI train 1 done.\n");
3913 break;
3914 }
3915 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003916 }
Sean Paulfa37d392012-03-02 12:53:39 -05003917 if (retry < 5)
3918 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003919 }
3920 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003921 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003922
3923 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003924 reg = FDI_TX_CTL(pipe);
3925 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003926 temp &= ~FDI_LINK_TRAIN_NONE;
3927 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003928 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003929 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3930 /* SNB-B */
3931 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3932 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003933 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003934
Chris Wilson5eddb702010-09-11 13:48:45 +01003935 reg = FDI_RX_CTL(pipe);
3936 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003937 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003938 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3939 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3940 } else {
3941 temp &= ~FDI_LINK_TRAIN_NONE;
3942 temp |= FDI_LINK_TRAIN_PATTERN_2;
3943 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003944 I915_WRITE(reg, temp);
3945
3946 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003947 udelay(150);
3948
Akshay Joshi0206e352011-08-16 15:34:10 -04003949 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003950 reg = FDI_TX_CTL(pipe);
3951 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003952 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3953 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003954 I915_WRITE(reg, temp);
3955
3956 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003957 udelay(500);
3958
Sean Paulfa37d392012-03-02 12:53:39 -05003959 for (retry = 0; retry < 5; retry++) {
3960 reg = FDI_RX_IIR(pipe);
3961 temp = I915_READ(reg);
3962 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3963 if (temp & FDI_RX_SYMBOL_LOCK) {
3964 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3965 DRM_DEBUG_KMS("FDI train 2 done.\n");
3966 break;
3967 }
3968 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003969 }
Sean Paulfa37d392012-03-02 12:53:39 -05003970 if (retry < 5)
3971 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003972 }
3973 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003974 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003975
3976 DRM_DEBUG_KMS("FDI train done.\n");
3977}
3978
Jesse Barnes357555c2011-04-28 15:09:55 -07003979/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003980static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
3981 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07003982{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003983 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003984 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003985 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003986 i915_reg_t reg;
3987 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003988
3989 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3990 for train result */
3991 reg = FDI_RX_IMR(pipe);
3992 temp = I915_READ(reg);
3993 temp &= ~FDI_RX_SYMBOL_LOCK;
3994 temp &= ~FDI_RX_BIT_LOCK;
3995 I915_WRITE(reg, temp);
3996
3997 POSTING_READ(reg);
3998 udelay(150);
3999
Daniel Vetter01a415f2012-10-27 15:58:40 +02004000 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4001 I915_READ(FDI_RX_IIR(pipe)));
4002
Jesse Barnes139ccd32013-08-19 11:04:55 -07004003 /* Try each vswing and preemphasis setting twice before moving on */
4004 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4005 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004006 reg = FDI_TX_CTL(pipe);
4007 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004008 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4009 temp &= ~FDI_TX_ENABLE;
4010 I915_WRITE(reg, temp);
4011
4012 reg = FDI_RX_CTL(pipe);
4013 temp = I915_READ(reg);
4014 temp &= ~FDI_LINK_TRAIN_AUTO;
4015 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4016 temp &= ~FDI_RX_ENABLE;
4017 I915_WRITE(reg, temp);
4018
4019 /* enable CPU FDI TX and PCH FDI RX */
4020 reg = FDI_TX_CTL(pipe);
4021 temp = I915_READ(reg);
4022 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004023 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004024 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004025 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004026 temp |= snb_b_fdi_train_param[j/2];
4027 temp |= FDI_COMPOSITE_SYNC;
4028 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4029
4030 I915_WRITE(FDI_RX_MISC(pipe),
4031 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4032
4033 reg = FDI_RX_CTL(pipe);
4034 temp = I915_READ(reg);
4035 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4036 temp |= FDI_COMPOSITE_SYNC;
4037 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4038
4039 POSTING_READ(reg);
4040 udelay(1); /* should be 0.5us */
4041
4042 for (i = 0; i < 4; i++) {
4043 reg = FDI_RX_IIR(pipe);
4044 temp = I915_READ(reg);
4045 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4046
4047 if (temp & FDI_RX_BIT_LOCK ||
4048 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4049 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4050 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4051 i);
4052 break;
4053 }
4054 udelay(1); /* should be 0.5us */
4055 }
4056 if (i == 4) {
4057 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4058 continue;
4059 }
4060
4061 /* Train 2 */
4062 reg = FDI_TX_CTL(pipe);
4063 temp = I915_READ(reg);
4064 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4065 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4066 I915_WRITE(reg, temp);
4067
4068 reg = FDI_RX_CTL(pipe);
4069 temp = I915_READ(reg);
4070 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4071 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004072 I915_WRITE(reg, temp);
4073
4074 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004075 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004076
Jesse Barnes139ccd32013-08-19 11:04:55 -07004077 for (i = 0; i < 4; i++) {
4078 reg = FDI_RX_IIR(pipe);
4079 temp = I915_READ(reg);
4080 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004081
Jesse Barnes139ccd32013-08-19 11:04:55 -07004082 if (temp & FDI_RX_SYMBOL_LOCK ||
4083 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4084 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4085 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4086 i);
4087 goto train_done;
4088 }
4089 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004090 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004091 if (i == 4)
4092 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004093 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004094
Jesse Barnes139ccd32013-08-19 11:04:55 -07004095train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004096 DRM_DEBUG_KMS("FDI train done.\n");
4097}
4098
Daniel Vetter88cefb62012-08-12 19:27:14 +02004099static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004100{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004101 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004102 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004103 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004104 i915_reg_t reg;
4105 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004106
Jesse Barnes0e23b992010-09-10 11:10:00 -07004107 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004108 reg = FDI_RX_CTL(pipe);
4109 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004110 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004111 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004112 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004113 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4114
4115 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004116 udelay(200);
4117
4118 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004119 temp = I915_READ(reg);
4120 I915_WRITE(reg, temp | FDI_PCDCLK);
4121
4122 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004123 udelay(200);
4124
Paulo Zanoni20749732012-11-23 15:30:38 -02004125 /* Enable CPU FDI TX PLL, always on for Ironlake */
4126 reg = FDI_TX_CTL(pipe);
4127 temp = I915_READ(reg);
4128 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4129 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004130
Paulo Zanoni20749732012-11-23 15:30:38 -02004131 POSTING_READ(reg);
4132 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004133 }
4134}
4135
Daniel Vetter88cefb62012-08-12 19:27:14 +02004136static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4137{
4138 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004139 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004140 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004141 i915_reg_t reg;
4142 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004143
4144 /* Switch from PCDclk to Rawclk */
4145 reg = FDI_RX_CTL(pipe);
4146 temp = I915_READ(reg);
4147 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4148
4149 /* Disable CPU FDI TX PLL */
4150 reg = FDI_TX_CTL(pipe);
4151 temp = I915_READ(reg);
4152 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4153
4154 POSTING_READ(reg);
4155 udelay(100);
4156
4157 reg = FDI_RX_CTL(pipe);
4158 temp = I915_READ(reg);
4159 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4160
4161 /* Wait for the clocks to turn off. */
4162 POSTING_READ(reg);
4163 udelay(100);
4164}
4165
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004166static void ironlake_fdi_disable(struct drm_crtc *crtc)
4167{
4168 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004169 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4171 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004172 i915_reg_t reg;
4173 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004174
4175 /* disable CPU FDI tx and PCH FDI rx */
4176 reg = FDI_TX_CTL(pipe);
4177 temp = I915_READ(reg);
4178 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4179 POSTING_READ(reg);
4180
4181 reg = FDI_RX_CTL(pipe);
4182 temp = I915_READ(reg);
4183 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004184 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004185 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4186
4187 POSTING_READ(reg);
4188 udelay(100);
4189
4190 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004191 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004192 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004193
4194 /* still set train pattern 1 */
4195 reg = FDI_TX_CTL(pipe);
4196 temp = I915_READ(reg);
4197 temp &= ~FDI_LINK_TRAIN_NONE;
4198 temp |= FDI_LINK_TRAIN_PATTERN_1;
4199 I915_WRITE(reg, temp);
4200
4201 reg = FDI_RX_CTL(pipe);
4202 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004203 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004204 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4205 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4206 } else {
4207 temp &= ~FDI_LINK_TRAIN_NONE;
4208 temp |= FDI_LINK_TRAIN_PATTERN_1;
4209 }
4210 /* BPC in FDI rx is consistent with that in PIPECONF */
4211 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004212 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004213 I915_WRITE(reg, temp);
4214
4215 POSTING_READ(reg);
4216 udelay(100);
4217}
4218
Chris Wilson49d73912016-11-29 09:50:08 +00004219bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004220{
4221 struct intel_crtc *crtc;
4222
4223 /* Note that we don't need to be called with mode_config.lock here
4224 * as our list of CRTC objects is static for the lifetime of the
4225 * device and so cannot disappear as we iterate. Similarly, we can
4226 * happily treat the predicates as racy, atomic checks as userspace
4227 * cannot claim and pin a new fb without at least acquring the
4228 * struct_mutex and so serialising with us.
4229 */
Chris Wilson49d73912016-11-29 09:50:08 +00004230 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004231 if (atomic_read(&crtc->unpin_work_count) == 0)
4232 continue;
4233
Daniel Vetter5a21b662016-05-24 17:13:53 +02004234 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004235 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004236
4237 return true;
4238 }
4239
4240 return false;
4241}
4242
Daniel Vetter5a21b662016-05-24 17:13:53 +02004243static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004244{
4245 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004246 struct intel_flip_work *work = intel_crtc->flip_work;
4247
4248 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004249
4250 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004251 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004252
4253 drm_crtc_vblank_put(&intel_crtc->base);
4254
Daniel Vetter5a21b662016-05-24 17:13:53 +02004255 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004256 trace_i915_flip_complete(intel_crtc->plane,
4257 work->pending_flip_obj);
Andrey Ryabinin05c41f92017-01-26 17:32:11 +03004258
4259 queue_work(dev_priv->wq, &work->unpin_work);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004260}
4261
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004262static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004263{
Chris Wilson0f911282012-04-17 10:05:38 +01004264 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004265 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004266 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004267
Daniel Vetter2c10d572012-12-20 21:24:07 +01004268 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004269
4270 ret = wait_event_interruptible_timeout(
4271 dev_priv->pending_flip_queue,
4272 !intel_crtc_has_pending_flip(crtc),
4273 60*HZ);
4274
4275 if (ret < 0)
4276 return ret;
4277
Daniel Vetter5a21b662016-05-24 17:13:53 +02004278 if (ret == 0) {
4279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4280 struct intel_flip_work *work;
4281
4282 spin_lock_irq(&dev->event_lock);
4283 work = intel_crtc->flip_work;
4284 if (work && !is_mmio_work(work)) {
4285 WARN_ONCE(1, "Removing stuck page flip\n");
4286 page_flip_completed(intel_crtc);
4287 }
4288 spin_unlock_irq(&dev->event_lock);
4289 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004290
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004291 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004292}
4293
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004294void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004295{
4296 u32 temp;
4297
4298 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4299
4300 mutex_lock(&dev_priv->sb_lock);
4301
4302 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4303 temp |= SBI_SSCCTL_DISABLE;
4304 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4305
4306 mutex_unlock(&dev_priv->sb_lock);
4307}
4308
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004309/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004310static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004311{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004312 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4313 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004314 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4315 u32 temp;
4316
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004317 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004318
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004319 /* The iCLK virtual clock root frequency is in MHz,
4320 * but the adjusted_mode->crtc_clock in in KHz. To get the
4321 * divisors, it is necessary to divide one by another, so we
4322 * convert the virtual clock precision to KHz here for higher
4323 * precision.
4324 */
4325 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004326 u32 iclk_virtual_root_freq = 172800 * 1000;
4327 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004328 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004329
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004330 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4331 clock << auxdiv);
4332 divsel = (desired_divisor / iclk_pi_range) - 2;
4333 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004334
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004335 /*
4336 * Near 20MHz is a corner case which is
4337 * out of range for the 7-bit divisor
4338 */
4339 if (divsel <= 0x7f)
4340 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004341 }
4342
4343 /* This should not happen with any sane values */
4344 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4345 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4346 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4347 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4348
4349 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004350 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004351 auxdiv,
4352 divsel,
4353 phasedir,
4354 phaseinc);
4355
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004356 mutex_lock(&dev_priv->sb_lock);
4357
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004358 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004359 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004360 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4361 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4362 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4363 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4364 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4365 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004366 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004367
4368 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004369 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004370 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4371 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004372 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004373
4374 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004375 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004376 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004377 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004378
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004379 mutex_unlock(&dev_priv->sb_lock);
4380
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004381 /* Wait for initialization time */
4382 udelay(24);
4383
4384 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4385}
4386
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004387int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4388{
4389 u32 divsel, phaseinc, auxdiv;
4390 u32 iclk_virtual_root_freq = 172800 * 1000;
4391 u32 iclk_pi_range = 64;
4392 u32 desired_divisor;
4393 u32 temp;
4394
4395 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4396 return 0;
4397
4398 mutex_lock(&dev_priv->sb_lock);
4399
4400 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4401 if (temp & SBI_SSCCTL_DISABLE) {
4402 mutex_unlock(&dev_priv->sb_lock);
4403 return 0;
4404 }
4405
4406 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4407 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4408 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4409 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4410 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4411
4412 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4413 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4414 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4415
4416 mutex_unlock(&dev_priv->sb_lock);
4417
4418 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4419
4420 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4421 desired_divisor << auxdiv);
4422}
4423
Daniel Vetter275f01b22013-05-03 11:49:47 +02004424static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4425 enum pipe pch_transcoder)
4426{
4427 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004428 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004429 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004430
4431 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4432 I915_READ(HTOTAL(cpu_transcoder)));
4433 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4434 I915_READ(HBLANK(cpu_transcoder)));
4435 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4436 I915_READ(HSYNC(cpu_transcoder)));
4437
4438 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4439 I915_READ(VTOTAL(cpu_transcoder)));
4440 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4441 I915_READ(VBLANK(cpu_transcoder)));
4442 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4443 I915_READ(VSYNC(cpu_transcoder)));
4444 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4445 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4446}
4447
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004448static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004449{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004450 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004451 uint32_t temp;
4452
4453 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004454 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004455 return;
4456
4457 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4458 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4459
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004460 temp &= ~FDI_BC_BIFURCATION_SELECT;
4461 if (enable)
4462 temp |= FDI_BC_BIFURCATION_SELECT;
4463
4464 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004465 I915_WRITE(SOUTH_CHICKEN1, temp);
4466 POSTING_READ(SOUTH_CHICKEN1);
4467}
4468
4469static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4470{
4471 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004472
4473 switch (intel_crtc->pipe) {
4474 case PIPE_A:
4475 break;
4476 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004477 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004478 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004479 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004480 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004481
4482 break;
4483 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004484 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004485
4486 break;
4487 default:
4488 BUG();
4489 }
4490}
4491
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004492/* Return which DP Port should be selected for Transcoder DP control */
4493static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004494intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004495{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004496 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004497 struct intel_encoder *encoder;
4498
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004499 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004500 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004501 encoder->type == INTEL_OUTPUT_EDP)
4502 return enc_to_dig_port(&encoder->base)->port;
4503 }
4504
4505 return -1;
4506}
4507
Jesse Barnesf67a5592011-01-05 10:31:48 -08004508/*
4509 * Enable PCH resources required for PCH ports:
4510 * - PCH PLLs
4511 * - FDI training & RX/TX
4512 * - update transcoder timings
4513 * - DP transcoding bits
4514 * - transcoder
4515 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004516static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004517{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004518 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004519 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004520 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004521 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004522 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004523
Daniel Vetterab9412b2013-05-03 11:49:46 +02004524 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004525
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004526 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004527 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004528
Daniel Vettercd986ab2012-10-26 10:58:12 +02004529 /* Write the TU size bits before fdi link training, so that error
4530 * detection works. */
4531 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4532 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4533
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004534 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004535 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004536
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004537 /* We need to program the right clock selection before writing the pixel
4538 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004539 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004540 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004541
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004542 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004543 temp |= TRANS_DPLL_ENABLE(pipe);
4544 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004545 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004546 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004547 temp |= sel;
4548 else
4549 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004550 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004551 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004552
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004553 /* XXX: pch pll's can be enabled any time before we enable the PCH
4554 * transcoder, and we actually should do this to not upset any PCH
4555 * transcoder that already use the clock when we share it.
4556 *
4557 * Note that enable_shared_dpll tries to do the right thing, but
4558 * get_shared_dpll unconditionally resets the pll - we need that to have
4559 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004560 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004561
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004562 /* set transcoder timing, panel must allow it */
4563 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004564 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004565
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004566 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004567
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004568 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004569 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004570 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004571 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004572 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004573 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004574 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004575 temp = I915_READ(reg);
4576 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004577 TRANS_DP_SYNC_MASK |
4578 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004579 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004580 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004581
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004582 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004583 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004584 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004585 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004586
4587 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004588 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004589 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004590 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004591 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004592 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004593 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004594 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004595 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004596 break;
4597 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004598 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004599 }
4600
Chris Wilson5eddb702010-09-11 13:48:45 +01004601 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004602 }
4603
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004604 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004605}
4606
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004607static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004608{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004609 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004610 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004611 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004612
Daniel Vetterab9412b2013-05-03 11:49:46 +02004613 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004614
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004615 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004616
Paulo Zanoni0540e482012-10-31 18:12:40 -02004617 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004618 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004619
Paulo Zanoni937bb612012-10-31 18:12:47 -02004620 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004621}
4622
Daniel Vettera1520312013-05-03 11:49:50 +02004623static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004624{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004625 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004626 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004627 u32 temp;
4628
4629 temp = I915_READ(dslreg);
4630 udelay(500);
4631 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004632 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004633 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004634 }
4635}
4636
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004637static int
4638skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4639 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4640 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004641{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004642 struct intel_crtc_scaler_state *scaler_state =
4643 &crtc_state->scaler_state;
4644 struct intel_crtc *intel_crtc =
4645 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004646 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004647
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004648 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004649 (src_h != dst_w || src_w != dst_h):
4650 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004651
4652 /*
4653 * if plane is being disabled or scaler is no more required or force detach
4654 * - free scaler binded to this plane/crtc
4655 * - in order to do this, update crtc->scaler_usage
4656 *
4657 * Here scaler state in crtc_state is set free so that
4658 * scaler can be assigned to other user. Actual register
4659 * update to free the scaler is done in plane/panel-fit programming.
4660 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4661 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004662 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004663 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004664 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004665 scaler_state->scalers[*scaler_id].in_use = 0;
4666
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004667 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4668 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4669 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004670 scaler_state->scaler_users);
4671 *scaler_id = -1;
4672 }
4673 return 0;
4674 }
4675
4676 /* range checks */
4677 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4678 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4679
4680 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4681 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004682 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004683 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004684 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004685 return -EINVAL;
4686 }
4687
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004688 /* mark this plane as a scaler user in crtc_state */
4689 scaler_state->scaler_users |= (1 << scaler_user);
4690 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4691 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4692 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4693 scaler_state->scaler_users);
4694
4695 return 0;
4696}
4697
4698/**
4699 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4700 *
4701 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004702 *
4703 * Return
4704 * 0 - scaler_usage updated successfully
4705 * error - requested scaling cannot be supported or other error condition
4706 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004707int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004708{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004709 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004710
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004711 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004712 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004713 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004714 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004715}
4716
4717/**
4718 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4719 *
4720 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004721 * @plane_state: atomic plane state to update
4722 *
4723 * Return
4724 * 0 - scaler_usage updated successfully
4725 * error - requested scaling cannot be supported or other error condition
4726 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004727static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4728 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004729{
4730
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004731 struct intel_plane *intel_plane =
4732 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004733 struct drm_framebuffer *fb = plane_state->base.fb;
4734 int ret;
4735
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004736 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004737
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004738 ret = skl_update_scaler(crtc_state, force_detach,
4739 drm_plane_index(&intel_plane->base),
4740 &plane_state->scaler_id,
4741 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004742 drm_rect_width(&plane_state->base.src) >> 16,
4743 drm_rect_height(&plane_state->base.src) >> 16,
4744 drm_rect_width(&plane_state->base.dst),
4745 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004746
4747 if (ret || plane_state->scaler_id < 0)
4748 return ret;
4749
Chandra Kondurua1b22782015-04-07 15:28:45 -07004750 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004751 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004752 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4753 intel_plane->base.base.id,
4754 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004755 return -EINVAL;
4756 }
4757
4758 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004759 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004760 case DRM_FORMAT_RGB565:
4761 case DRM_FORMAT_XBGR8888:
4762 case DRM_FORMAT_XRGB8888:
4763 case DRM_FORMAT_ABGR8888:
4764 case DRM_FORMAT_ARGB8888:
4765 case DRM_FORMAT_XRGB2101010:
4766 case DRM_FORMAT_XBGR2101010:
4767 case DRM_FORMAT_YUYV:
4768 case DRM_FORMAT_YVYU:
4769 case DRM_FORMAT_UYVY:
4770 case DRM_FORMAT_VYUY:
4771 break;
4772 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004773 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4774 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004775 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004776 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004777 }
4778
Chandra Kondurua1b22782015-04-07 15:28:45 -07004779 return 0;
4780}
4781
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004782static void skylake_scaler_disable(struct intel_crtc *crtc)
4783{
4784 int i;
4785
4786 for (i = 0; i < crtc->num_scalers; i++)
4787 skl_detach_scaler(crtc, i);
4788}
4789
4790static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004791{
4792 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004793 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004794 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004795 struct intel_crtc_scaler_state *scaler_state =
4796 &crtc->config->scaler_state;
4797
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004798 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004799 int id;
4800
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004801 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004802 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004803
4804 id = scaler_state->scaler_id;
4805 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4806 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4807 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4808 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004809 }
4810}
4811
Jesse Barnesb074cec2013-04-25 12:55:02 -07004812static void ironlake_pfit_enable(struct intel_crtc *crtc)
4813{
4814 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004815 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004816 int pipe = crtc->pipe;
4817
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004818 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004819 /* Force use of hard-coded filter coefficients
4820 * as some pre-programmed values are broken,
4821 * e.g. x201.
4822 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004823 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004824 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4825 PF_PIPE_SEL_IVB(pipe));
4826 else
4827 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004828 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4829 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004830 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004831}
4832
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004833void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004834{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004835 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004836 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004837
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004838 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004839 return;
4840
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004841 /*
4842 * We can only enable IPS after we enable a plane and wait for a vblank
4843 * This function is called from post_plane_update, which is run after
4844 * a vblank wait.
4845 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004846
Paulo Zanonid77e4532013-09-24 13:52:55 -03004847 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004848 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004849 mutex_lock(&dev_priv->rps.hw_lock);
4850 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4851 mutex_unlock(&dev_priv->rps.hw_lock);
4852 /* Quoting Art Runyan: "its not safe to expect any particular
4853 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004854 * mailbox." Moreover, the mailbox may return a bogus state,
4855 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004856 */
4857 } else {
4858 I915_WRITE(IPS_CTL, IPS_ENABLE);
4859 /* The bit only becomes 1 in the next vblank, so this wait here
4860 * is essentially intel_wait_for_vblank. If we don't have this
4861 * and don't wait for vblanks until the end of crtc_enable, then
4862 * the HW state readout code will complain that the expected
4863 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004864 if (intel_wait_for_register(dev_priv,
4865 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4866 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004867 DRM_ERROR("Timed out waiting for IPS enable\n");
4868 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004869}
4870
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004871void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004872{
4873 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004874 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004875
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004876 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004877 return;
4878
4879 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004880 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004881 mutex_lock(&dev_priv->rps.hw_lock);
4882 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4883 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004884 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004885 if (intel_wait_for_register(dev_priv,
4886 IPS_CTL, IPS_ENABLE, 0,
4887 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004888 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004889 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004890 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004891 POSTING_READ(IPS_CTL);
4892 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004893
4894 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004895 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004896}
4897
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004898static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004899{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004900 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004901 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004902 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004903
4904 mutex_lock(&dev->struct_mutex);
4905 dev_priv->mm.interruptible = false;
4906 (void) intel_overlay_switch_off(intel_crtc->overlay);
4907 dev_priv->mm.interruptible = true;
4908 mutex_unlock(&dev->struct_mutex);
4909 }
4910
4911 /* Let userspace switch the overlay on again. In most cases userspace
4912 * has to recompute where to put it anyway.
4913 */
4914}
4915
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004916/**
4917 * intel_post_enable_primary - Perform operations after enabling primary plane
4918 * @crtc: the CRTC whose primary plane was just enabled
4919 *
4920 * Performs potentially sleeping operations that must be done after the primary
4921 * plane is enabled, such as updating FBC and IPS. Note that this may be
4922 * called due to an explicit primary plane update, or due to an implicit
4923 * re-enable that is caused when a sprite plane is updated to no longer
4924 * completely hide the primary plane.
4925 */
4926static void
4927intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004928{
4929 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004930 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004931 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4932 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004933
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004934 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004935 * FIXME IPS should be fine as long as one plane is
4936 * enabled, but in practice it seems to have problems
4937 * when going from primary only to sprite only and vice
4938 * versa.
4939 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004940 hsw_enable_ips(intel_crtc);
4941
Daniel Vetterf99d7062014-06-19 16:01:59 +02004942 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004943 * Gen2 reports pipe underruns whenever all planes are disabled.
4944 * So don't enable underrun reporting before at least some planes
4945 * are enabled.
4946 * FIXME: Need to fix the logic to work when we turn off all planes
4947 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004948 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004949 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004950 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4951
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004952 /* Underruns don't always raise interrupts, so check manually. */
4953 intel_check_cpu_fifo_underruns(dev_priv);
4954 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004955}
4956
Ville Syrjälä2622a082016-03-09 19:07:26 +02004957/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004958static void
4959intel_pre_disable_primary(struct drm_crtc *crtc)
4960{
4961 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004962 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4964 int pipe = intel_crtc->pipe;
4965
4966 /*
4967 * Gen2 reports pipe underruns whenever all planes are disabled.
4968 * So diasble underrun reporting before all the planes get disabled.
4969 * FIXME: Need to fix the logic to work when we turn off all planes
4970 * but leave the pipe running.
4971 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004972 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004973 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4974
4975 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004976 * FIXME IPS should be fine as long as one plane is
4977 * enabled, but in practice it seems to have problems
4978 * when going from primary only to sprite only and vice
4979 * versa.
4980 */
4981 hsw_disable_ips(intel_crtc);
4982}
4983
4984/* FIXME get rid of this and use pre_plane_update */
4985static void
4986intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4987{
4988 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004989 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004990 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4991 int pipe = intel_crtc->pipe;
4992
4993 intel_pre_disable_primary(crtc);
4994
4995 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004996 * Vblank time updates from the shadow to live plane control register
4997 * are blocked if the memory self-refresh mode is active at that
4998 * moment. So to make sure the plane gets truly disabled, disable
4999 * first the self-refresh mode. The self-refresh enable bit in turn
5000 * will be checked/applied by the HW only at the next frame start
5001 * event which is after the vblank start event, so we need to have a
5002 * wait-for-vblank between disabling the plane and the pipe.
5003 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005004 if (HAS_GMCH_DISPLAY(dev_priv) &&
5005 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005006 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005007}
5008
Daniel Vetter5a21b662016-05-24 17:13:53 +02005009static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5010{
5011 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5012 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5013 struct intel_crtc_state *pipe_config =
5014 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005015 struct drm_plane *primary = crtc->base.primary;
5016 struct drm_plane_state *old_pri_state =
5017 drm_atomic_get_existing_plane_state(old_state, primary);
5018
Chris Wilson5748b6a2016-08-04 16:32:38 +01005019 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005020
Daniel Vetter5a21b662016-05-24 17:13:53 +02005021 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005022 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005023
5024 if (old_pri_state) {
5025 struct intel_plane_state *primary_state =
5026 to_intel_plane_state(primary->state);
5027 struct intel_plane_state *old_primary_state =
5028 to_intel_plane_state(old_pri_state);
5029
5030 intel_fbc_post_update(crtc);
5031
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005032 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005033 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005034 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005035 intel_post_enable_primary(&crtc->base);
5036 }
5037}
5038
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005039static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5040 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005041{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005042 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005043 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005044 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005045 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5046 struct drm_plane *primary = crtc->base.primary;
5047 struct drm_plane_state *old_pri_state =
5048 drm_atomic_get_existing_plane_state(old_state, primary);
5049 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005050 struct intel_atomic_state *old_intel_state =
5051 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005052
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005053 if (old_pri_state) {
5054 struct intel_plane_state *primary_state =
5055 to_intel_plane_state(primary->state);
5056 struct intel_plane_state *old_primary_state =
5057 to_intel_plane_state(old_pri_state);
5058
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005059 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005060
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005061 if (old_primary_state->base.visible &&
5062 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005063 intel_pre_disable_primary(&crtc->base);
5064 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005065
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005066 /*
5067 * Vblank time updates from the shadow to live plane control register
5068 * are blocked if the memory self-refresh mode is active at that
5069 * moment. So to make sure the plane gets truly disabled, disable
5070 * first the self-refresh mode. The self-refresh enable bit in turn
5071 * will be checked/applied by the HW only at the next frame start
5072 * event which is after the vblank start event, so we need to have a
5073 * wait-for-vblank between disabling the plane and the pipe.
5074 */
5075 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5076 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5077 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005078
Matt Ropered4a6a72016-02-23 17:20:13 -08005079 /*
5080 * IVB workaround: must disable low power watermarks for at least
5081 * one frame before enabling scaling. LP watermarks can be re-enabled
5082 * when scaling is disabled.
5083 *
5084 * WaCxSRDisabledForSpriteScaling:ivb
5085 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005086 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005087 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005088
5089 /*
5090 * If we're doing a modeset, we're done. No need to do any pre-vblank
5091 * watermark programming here.
5092 */
5093 if (needs_modeset(&pipe_config->base))
5094 return;
5095
5096 /*
5097 * For platforms that support atomic watermarks, program the
5098 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5099 * will be the intermediate values that are safe for both pre- and
5100 * post- vblank; when vblank happens, the 'active' values will be set
5101 * to the final 'target' values and we'll do this again to get the
5102 * optimal watermarks. For gen9+ platforms, the values we program here
5103 * will be the final target values which will get automatically latched
5104 * at vblank time; no further programming will be necessary.
5105 *
5106 * If a platform hasn't been transitioned to atomic watermarks yet,
5107 * we'll continue to update watermarks the old way, if flags tell
5108 * us to.
5109 */
5110 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005111 dev_priv->display.initial_watermarks(old_intel_state,
5112 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005113 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005114 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005115}
5116
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005117static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005118{
5119 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005121 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005122 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005123
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005124 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005125
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005126 drm_for_each_plane_mask(p, dev, plane_mask)
5127 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005128
Daniel Vetterf99d7062014-06-19 16:01:59 +02005129 /*
5130 * FIXME: Once we grow proper nuclear flip support out of this we need
5131 * to compute the mask of flip planes precisely. For the time being
5132 * consider this a flip to a NULL plane.
5133 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005134 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005135}
5136
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005137static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005138 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005139 struct drm_atomic_state *old_state)
5140{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005141 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005142 struct drm_connector *conn;
5143 int i;
5144
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005145 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005146 struct intel_encoder *encoder =
5147 to_intel_encoder(conn_state->best_encoder);
5148
5149 if (conn_state->crtc != crtc)
5150 continue;
5151
5152 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005153 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005154 }
5155}
5156
5157static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005158 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005159 struct drm_atomic_state *old_state)
5160{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005161 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005162 struct drm_connector *conn;
5163 int i;
5164
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005165 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005166 struct intel_encoder *encoder =
5167 to_intel_encoder(conn_state->best_encoder);
5168
5169 if (conn_state->crtc != crtc)
5170 continue;
5171
5172 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005173 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005174 }
5175}
5176
5177static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005178 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005179 struct drm_atomic_state *old_state)
5180{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005181 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005182 struct drm_connector *conn;
5183 int i;
5184
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005185 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005186 struct intel_encoder *encoder =
5187 to_intel_encoder(conn_state->best_encoder);
5188
5189 if (conn_state->crtc != crtc)
5190 continue;
5191
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005192 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005193 intel_opregion_notify_encoder(encoder, true);
5194 }
5195}
5196
5197static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005198 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005199 struct drm_atomic_state *old_state)
5200{
5201 struct drm_connector_state *old_conn_state;
5202 struct drm_connector *conn;
5203 int i;
5204
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005205 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005206 struct intel_encoder *encoder =
5207 to_intel_encoder(old_conn_state->best_encoder);
5208
5209 if (old_conn_state->crtc != crtc)
5210 continue;
5211
5212 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005213 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005214 }
5215}
5216
5217static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005218 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005219 struct drm_atomic_state *old_state)
5220{
5221 struct drm_connector_state *old_conn_state;
5222 struct drm_connector *conn;
5223 int i;
5224
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005225 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005226 struct intel_encoder *encoder =
5227 to_intel_encoder(old_conn_state->best_encoder);
5228
5229 if (old_conn_state->crtc != crtc)
5230 continue;
5231
5232 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005233 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005234 }
5235}
5236
5237static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005238 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005239 struct drm_atomic_state *old_state)
5240{
5241 struct drm_connector_state *old_conn_state;
5242 struct drm_connector *conn;
5243 int i;
5244
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005245 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005246 struct intel_encoder *encoder =
5247 to_intel_encoder(old_conn_state->best_encoder);
5248
5249 if (old_conn_state->crtc != crtc)
5250 continue;
5251
5252 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005253 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005254 }
5255}
5256
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005257static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5258 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005259{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005260 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005261 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005262 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5264 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005265 struct intel_atomic_state *old_intel_state =
5266 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005267
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005268 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005269 return;
5270
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005271 /*
5272 * Sometimes spurious CPU pipe underruns happen during FDI
5273 * training, at least with VGA+HDMI cloning. Suppress them.
5274 *
5275 * On ILK we get an occasional spurious CPU pipe underruns
5276 * between eDP port A enable and vdd enable. Also PCH port
5277 * enable seems to result in the occasional CPU pipe underrun.
5278 *
5279 * Spurious PCH underruns also occur during PCH enabling.
5280 */
5281 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5282 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005283 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005284 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5285
5286 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005287 intel_prepare_shared_dpll(intel_crtc);
5288
Ville Syrjälä37a56502016-06-22 21:57:04 +03005289 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305290 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005291
5292 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005293 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005294
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005295 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005296 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005297 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005298 }
5299
5300 ironlake_set_pipeconf(crtc);
5301
Jesse Barnesf67a5592011-01-05 10:31:48 -08005302 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005303
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005304 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005305
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005306 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005307 /* Note: FDI PLL enabling _must_ be done before we enable the
5308 * cpu pipes, hence this is separate from all the other fdi/pch
5309 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005310 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005311 } else {
5312 assert_fdi_tx_disabled(dev_priv, pipe);
5313 assert_fdi_rx_disabled(dev_priv, pipe);
5314 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005315
Jesse Barnesb074cec2013-04-25 12:55:02 -07005316 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005317
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005318 /*
5319 * On ILK+ LUT must be loaded before the pipe is running but with
5320 * clocks enabled
5321 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005322 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005323
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005324 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005325 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005326 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005327
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005328 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005329 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005330
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005331 assert_vblank_disabled(crtc);
5332 drm_crtc_vblank_on(crtc);
5333
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005334 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005335
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005336 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005337 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005338
5339 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5340 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005341 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005342 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005343 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005344}
5345
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005346/* IPS only exists on ULT machines and is tied to pipe A. */
5347static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5348{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005349 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005350}
5351
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005352static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5353 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005354{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005355 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005356 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005357 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005358 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005359 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005360 struct intel_atomic_state *old_intel_state =
5361 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005362
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005363 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005364 return;
5365
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005366 if (intel_crtc->config->has_pch_encoder)
5367 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5368 false);
5369
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005370 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005371
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005372 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005373 intel_enable_shared_dpll(intel_crtc);
5374
Ville Syrjälä37a56502016-06-22 21:57:04 +03005375 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305376 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005377
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005378 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005379 intel_set_pipe_timings(intel_crtc);
5380
Jani Nikulabc58be62016-03-18 17:05:39 +02005381 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005382
Jani Nikula4d1de972016-03-18 17:05:42 +02005383 if (cpu_transcoder != TRANSCODER_EDP &&
5384 !transcoder_is_dsi(cpu_transcoder)) {
5385 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005386 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005387 }
5388
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005389 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005390 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005391 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005392 }
5393
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005394 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005395 haswell_set_pipeconf(crtc);
5396
Jani Nikula391bf042016-03-18 17:05:40 +02005397 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005398
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005399 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005400
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005401 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005402
Daniel Vetter6b698512015-11-28 11:05:39 +01005403 if (intel_crtc->config->has_pch_encoder)
5404 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5405 else
5406 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5407
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005408 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005409
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005410 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02005411 dev_priv->display.fdi_link_train(intel_crtc, pipe_config);
Imre Deak4fe94672014-06-25 22:01:49 +03005412
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005413 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005414 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005415
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005416 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005417 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005418 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005419 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005420
5421 /*
5422 * On ILK+ LUT must be loaded before the pipe is running but with
5423 * clocks enabled
5424 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005425 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005426
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005427 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005428 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005429 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005430
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005431 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005432 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005433
5434 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005435 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005436 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005437
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005438 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005439 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005440
Ville Syrjälä00370712016-11-14 19:44:06 +02005441 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005442 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005443
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005444 assert_vblank_disabled(crtc);
5445 drm_crtc_vblank_on(crtc);
5446
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005447 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005448
Daniel Vetter6b698512015-11-28 11:05:39 +01005449 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005450 intel_wait_for_vblank(dev_priv, pipe);
5451 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005452 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005453 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5454 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005455 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005456
Paulo Zanonie4916942013-09-20 16:21:19 -03005457 /* If we change the relative order between pipe/planes enabling, we need
5458 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005459 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005460 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005461 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5462 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005463 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005464}
5465
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005466static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005467{
5468 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005469 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005470 int pipe = crtc->pipe;
5471
5472 /* To avoid upsetting the power well on haswell only disable the pfit if
5473 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005474 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005475 I915_WRITE(PF_CTL(pipe), 0);
5476 I915_WRITE(PF_WIN_POS(pipe), 0);
5477 I915_WRITE(PF_WIN_SZ(pipe), 0);
5478 }
5479}
5480
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005481static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5482 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005483{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005484 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005485 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005486 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5488 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005489
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005490 /*
5491 * Sometimes spurious CPU pipe underruns happen when the
5492 * pipe is already disabled, but FDI RX/TX is still enabled.
5493 * Happens at least with VGA+HDMI cloning. Suppress them.
5494 */
5495 if (intel_crtc->config->has_pch_encoder) {
5496 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005497 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005498 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005499
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005500 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005501
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005502 drm_crtc_vblank_off(crtc);
5503 assert_vblank_disabled(crtc);
5504
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005505 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005506
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005507 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005508
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005509 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005510 ironlake_fdi_disable(crtc);
5511
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005512 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005513
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005514 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005515 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005516
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005517 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005518 i915_reg_t reg;
5519 u32 temp;
5520
Daniel Vetterd925c592013-06-05 13:34:04 +02005521 /* disable TRANS_DP_CTL */
5522 reg = TRANS_DP_CTL(pipe);
5523 temp = I915_READ(reg);
5524 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5525 TRANS_DP_PORT_SEL_MASK);
5526 temp |= TRANS_DP_PORT_SEL_NONE;
5527 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005528
Daniel Vetterd925c592013-06-05 13:34:04 +02005529 /* disable DPLL_SEL */
5530 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005531 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005532 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005533 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005534
Daniel Vetterd925c592013-06-05 13:34:04 +02005535 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005536 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005537
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005538 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005539 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005540}
5541
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005542static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5543 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005544{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005545 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005546 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005548 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005549
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005550 if (intel_crtc->config->has_pch_encoder)
5551 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5552 false);
5553
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005554 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005555
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005556 drm_crtc_vblank_off(crtc);
5557 assert_vblank_disabled(crtc);
5558
Jani Nikula4d1de972016-03-18 17:05:42 +02005559 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005560 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005561 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005562
Ville Syrjälä00370712016-11-14 19:44:06 +02005563 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005564 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005565
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005566 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305567 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005568
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005569 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005570 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005571 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005572 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005573
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005574 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005575 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005576
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005577 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005578
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005579 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005580 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5581 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005582}
5583
Jesse Barnes2dd24552013-04-25 12:55:01 -07005584static void i9xx_pfit_enable(struct intel_crtc *crtc)
5585{
5586 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005587 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005588 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005589
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005590 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005591 return;
5592
Daniel Vetterc0b03412013-05-28 12:05:54 +02005593 /*
5594 * The panel fitter should only be adjusted whilst the pipe is disabled,
5595 * according to register description and PRM.
5596 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005597 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5598 assert_pipe_disabled(dev_priv, crtc->pipe);
5599
Jesse Barnesb074cec2013-04-25 12:55:02 -07005600 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5601 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005602
5603 /* Border color in case we don't scale up to the full screen. Black by
5604 * default, change to something else for debugging. */
5605 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005606}
5607
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005608enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005609{
5610 switch (port) {
5611 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005612 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005613 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005614 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005615 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005616 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005617 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005618 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005619 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005620 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005621 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005622 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005623 return POWER_DOMAIN_PORT_OTHER;
5624 }
5625}
5626
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005627static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5628 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005629{
5630 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005631 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005632 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005633 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5634 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005635 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005636 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005637
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005638 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005639 return 0;
5640
Imre Deak77d22dc2014-03-05 16:20:52 +02005641 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5642 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005643 if (crtc_state->pch_pfit.enabled ||
5644 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005645 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005646
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005647 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5648 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5649
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005650 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005651 }
Imre Deak319be8a2014-03-04 19:22:57 +02005652
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005653 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5654 mask |= BIT(POWER_DOMAIN_AUDIO);
5655
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005656 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005657 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005658
Imre Deak77d22dc2014-03-05 16:20:52 +02005659 return mask;
5660}
5661
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005662static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005663modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5664 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005665{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005666 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005667 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5668 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005669 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005670
5671 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005672 intel_crtc->enabled_power_domains = new_domains =
5673 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005674
Daniel Vetter5a21b662016-05-24 17:13:53 +02005675 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005676
5677 for_each_power_domain(domain, domains)
5678 intel_display_power_get(dev_priv, domain);
5679
Daniel Vetter5a21b662016-05-24 17:13:53 +02005680 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005681}
5682
5683static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005684 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005685{
5686 enum intel_display_power_domain domain;
5687
5688 for_each_power_domain(domain, domains)
5689 intel_display_power_put(dev_priv, domain);
5690}
5691
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005692static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5693 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005694{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005695 struct intel_atomic_state *old_intel_state =
5696 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005697 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005698 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005699 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005701 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005702
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005703 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005704 return;
5705
Ville Syrjälä37a56502016-06-22 21:57:04 +03005706 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305707 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005708
5709 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005710 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005711
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005712 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005713 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005714
5715 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5716 I915_WRITE(CHV_CANVAS(pipe), 0);
5717 }
5718
Daniel Vetter5b18e572014-04-24 23:55:06 +02005719 i9xx_set_pipeconf(intel_crtc);
5720
Jesse Barnes89b667f2013-04-18 14:51:36 -07005721 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005722
Daniel Vettera72e4c92014-09-30 10:56:47 +02005723 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005724
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005725 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005726
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005727 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005728 chv_prepare_pll(intel_crtc, intel_crtc->config);
5729 chv_enable_pll(intel_crtc, intel_crtc->config);
5730 } else {
5731 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5732 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005733 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005734
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005735 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005736
Jesse Barnes2dd24552013-04-25 12:55:01 -07005737 i9xx_pfit_enable(intel_crtc);
5738
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005739 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005740
Ville Syrjäläff32c542017-03-02 19:14:57 +02005741 dev_priv->display.initial_watermarks(old_intel_state,
5742 pipe_config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005743 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005744
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005745 assert_vblank_disabled(crtc);
5746 drm_crtc_vblank_on(crtc);
5747
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005748 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005749}
5750
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005751static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5752{
5753 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005754 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005755
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005756 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5757 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005758}
5759
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005760static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5761 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005762{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005763 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005764 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005765 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005767 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005768
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005769 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005770 return;
5771
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005772 i9xx_set_pll_dividers(intel_crtc);
5773
Ville Syrjälä37a56502016-06-22 21:57:04 +03005774 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305775 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005776
5777 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005778 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005779
Daniel Vetter5b18e572014-04-24 23:55:06 +02005780 i9xx_set_pipeconf(intel_crtc);
5781
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005782 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005783
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005784 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005785 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005786
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005787 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005788
Daniel Vetterf6736a12013-06-05 13:34:30 +02005789 i9xx_enable_pll(intel_crtc);
5790
Jesse Barnes2dd24552013-04-25 12:55:01 -07005791 i9xx_pfit_enable(intel_crtc);
5792
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005793 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005794
Ville Syrjälä432081b2016-10-31 22:37:03 +02005795 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005796 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005797
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005798 assert_vblank_disabled(crtc);
5799 drm_crtc_vblank_on(crtc);
5800
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005801 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005802}
5803
Daniel Vetter87476d62013-04-11 16:29:06 +02005804static void i9xx_pfit_disable(struct intel_crtc *crtc)
5805{
5806 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005807 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005808
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005809 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005810 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005811
5812 assert_pipe_disabled(dev_priv, crtc->pipe);
5813
Daniel Vetter328d8e82013-05-08 10:36:31 +02005814 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5815 I915_READ(PFIT_CONTROL));
5816 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005817}
5818
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005819static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5820 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005821{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005822 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005823 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005824 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5826 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005827
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005828 /*
5829 * On gen2 planes are double buffered but the pipe isn't, so we must
5830 * wait for planes to fully turn off before disabling the pipe.
5831 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005832 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005833 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005834
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005835 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005836
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005837 drm_crtc_vblank_off(crtc);
5838 assert_vblank_disabled(crtc);
5839
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005840 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005841
Daniel Vetter87476d62013-04-11 16:29:06 +02005842 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005843
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005844 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005845
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005846 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005847 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005848 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005849 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005850 vlv_disable_pll(dev_priv, pipe);
5851 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005852 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005853 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005854
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005855 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005856
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005857 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005858 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005859
5860 if (!dev_priv->display.initial_watermarks)
5861 intel_update_watermarks(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005862}
5863
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005864static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005865{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005866 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005868 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005869 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005870 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005871 struct drm_atomic_state *state;
5872 struct intel_crtc_state *crtc_state;
5873 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005874
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005875 if (!intel_crtc->active)
5876 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005877
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005878 if (crtc->primary->state->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02005879 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02005880
Ville Syrjälä2622a082016-03-09 19:07:26 +02005881 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005882
5883 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005884 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005885 }
5886
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005887 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005888 if (!state) {
5889 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5890 crtc->base.id, crtc->name);
5891 return;
5892 }
5893
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005894 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
5895
5896 /* Everything's already locked, -EDEADLK can't happen. */
5897 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5898 ret = drm_atomic_add_affected_connectors(state, crtc);
5899
5900 WARN_ON(IS_ERR(crtc_state) || ret);
5901
5902 dev_priv->display.crtc_disable(crtc_state, state);
5903
Chris Wilson08536952016-10-14 13:18:18 +01005904 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005905
Ville Syrjälä78108b72016-05-27 20:59:19 +03005906 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5907 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005908
5909 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5910 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005911 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005912 crtc->enabled = false;
5913 crtc->state->connector_mask = 0;
5914 crtc->state->encoder_mask = 0;
5915
5916 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5917 encoder->base.crtc = NULL;
5918
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005919 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005920 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005921 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005922
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005923 domains = intel_crtc->enabled_power_domains;
5924 for_each_power_domain(domain, domains)
5925 intel_display_power_put(dev_priv, domain);
5926 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005927
5928 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
5929 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005930}
5931
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005932/*
5933 * turn all crtc's off, but do not adjust state
5934 * This has to be paired with a call to intel_modeset_setup_hw_state.
5935 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005936int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005937{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005938 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005939 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005940 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005941
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005942 state = drm_atomic_helper_suspend(dev);
5943 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005944 if (ret)
5945 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005946 else
5947 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005948 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005949}
5950
Chris Wilsonea5b2132010-08-04 13:50:23 +01005951void intel_encoder_destroy(struct drm_encoder *encoder)
5952{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005953 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005954
Chris Wilsonea5b2132010-08-04 13:50:23 +01005955 drm_encoder_cleanup(encoder);
5956 kfree(intel_encoder);
5957}
5958
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005959/* Cross check the actual hw state with our own modeset state tracking (and it's
5960 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02005961static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005962{
Daniel Vetter5a21b662016-05-24 17:13:53 +02005963 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005964
5965 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5966 connector->base.base.id,
5967 connector->base.name);
5968
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005969 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005970 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005971 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005972
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005973 I915_STATE_WARN(!crtc,
5974 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005975
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005976 if (!crtc)
5977 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005978
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005979 I915_STATE_WARN(!crtc->state->active,
5980 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005981
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005982 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005983 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005984
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005985 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005986 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10005987
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005988 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005989 "attached encoder crtc differs from connector crtc\n");
5990 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02005991 I915_STATE_WARN(crtc && crtc->state->active,
5992 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02005993 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005994 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005995 }
5996}
5997
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005998int intel_connector_init(struct intel_connector *connector)
5999{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006000 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006001
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006002 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006003 return -ENOMEM;
6004
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006005 return 0;
6006}
6007
6008struct intel_connector *intel_connector_alloc(void)
6009{
6010 struct intel_connector *connector;
6011
6012 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6013 if (!connector)
6014 return NULL;
6015
6016 if (intel_connector_init(connector) < 0) {
6017 kfree(connector);
6018 return NULL;
6019 }
6020
6021 return connector;
6022}
6023
Daniel Vetterf0947c32012-07-02 13:10:34 +02006024/* Simple connector->get_hw_state implementation for encoders that support only
6025 * one connector and no cloning and hence the encoder state determines the state
6026 * of the connector. */
6027bool intel_connector_get_hw_state(struct intel_connector *connector)
6028{
Daniel Vetter24929352012-07-02 20:28:59 +02006029 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006030 struct intel_encoder *encoder = connector->encoder;
6031
6032 return encoder->get_hw_state(encoder, &pipe);
6033}
6034
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006035static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006036{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006037 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6038 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006039
6040 return 0;
6041}
6042
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006043static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006044 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006045{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006046 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006047 struct drm_atomic_state *state = pipe_config->base.state;
6048 struct intel_crtc *other_crtc;
6049 struct intel_crtc_state *other_crtc_state;
6050
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006051 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6052 pipe_name(pipe), pipe_config->fdi_lanes);
6053 if (pipe_config->fdi_lanes > 4) {
6054 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6055 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006056 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006057 }
6058
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006059 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006060 if (pipe_config->fdi_lanes > 2) {
6061 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6062 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006063 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006064 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006065 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006066 }
6067 }
6068
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006069 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006070 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006071
6072 /* Ivybridge 3 pipe is really complicated */
6073 switch (pipe) {
6074 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006075 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006076 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006077 if (pipe_config->fdi_lanes <= 2)
6078 return 0;
6079
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006080 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006081 other_crtc_state =
6082 intel_atomic_get_crtc_state(state, other_crtc);
6083 if (IS_ERR(other_crtc_state))
6084 return PTR_ERR(other_crtc_state);
6085
6086 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006087 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6088 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006089 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006090 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006091 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006092 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006093 if (pipe_config->fdi_lanes > 2) {
6094 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6095 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006096 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006097 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006098
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006099 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006100 other_crtc_state =
6101 intel_atomic_get_crtc_state(state, other_crtc);
6102 if (IS_ERR(other_crtc_state))
6103 return PTR_ERR(other_crtc_state);
6104
6105 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006106 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006107 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006108 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006109 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006110 default:
6111 BUG();
6112 }
6113}
6114
Daniel Vettere29c22c2013-02-21 00:00:16 +01006115#define RETRY 1
6116static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006117 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006118{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006119 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006120 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006121 int lane, link_bw, fdi_dotclock, ret;
6122 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006123
Daniel Vettere29c22c2013-02-21 00:00:16 +01006124retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006125 /* FDI is a binary signal running at ~2.7GHz, encoding
6126 * each output octet as 10 bits. The actual frequency
6127 * is stored as a divider into a 100MHz clock, and the
6128 * mode pixel clock is stored in units of 1KHz.
6129 * Hence the bw of each lane in terms of the mode signal
6130 * is:
6131 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006132 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006133
Damien Lespiau241bfc32013-09-25 16:45:37 +01006134 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006135
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006136 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006137 pipe_config->pipe_bpp);
6138
6139 pipe_config->fdi_lanes = lane;
6140
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006141 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006142 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006143
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006144 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006145 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006146 pipe_config->pipe_bpp -= 2*3;
6147 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6148 pipe_config->pipe_bpp);
6149 needs_recompute = true;
6150 pipe_config->bw_constrained = true;
6151
6152 goto retry;
6153 }
6154
6155 if (needs_recompute)
6156 return RETRY;
6157
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006158 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006159}
6160
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006161static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6162 struct intel_crtc_state *pipe_config)
6163{
6164 if (pipe_config->pipe_bpp > 24)
6165 return false;
6166
6167 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006168 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006169 return true;
6170
6171 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006172 * We compare against max which means we must take
6173 * the increased cdclk requirement into account when
6174 * calculating the new cdclk.
6175 *
6176 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006177 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006178 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006179 dev_priv->max_cdclk_freq * 95 / 100;
6180}
6181
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006182static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006183 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006184{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006185 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006186 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006187
Jani Nikulad330a952014-01-21 11:24:25 +02006188 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006189 hsw_crtc_supports_ips(crtc) &&
6190 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006191}
6192
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006193static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6194{
6195 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6196
6197 /* GDG double wide on either pipe, otherwise pipe A only */
6198 return INTEL_INFO(dev_priv)->gen < 4 &&
6199 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6200}
6201
Ville Syrjäläceb99322017-01-20 20:22:05 +02006202static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6203{
6204 uint32_t pixel_rate;
6205
6206 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6207
6208 /*
6209 * We only use IF-ID interlacing. If we ever use
6210 * PF-ID we'll need to adjust the pixel_rate here.
6211 */
6212
6213 if (pipe_config->pch_pfit.enabled) {
6214 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6215 uint32_t pfit_size = pipe_config->pch_pfit.size;
6216
6217 pipe_w = pipe_config->pipe_src_w;
6218 pipe_h = pipe_config->pipe_src_h;
6219
6220 pfit_w = (pfit_size >> 16) & 0xFFFF;
6221 pfit_h = pfit_size & 0xFFFF;
6222 if (pipe_w < pfit_w)
6223 pipe_w = pfit_w;
6224 if (pipe_h < pfit_h)
6225 pipe_h = pfit_h;
6226
6227 if (WARN_ON(!pfit_w || !pfit_h))
6228 return pixel_rate;
6229
6230 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6231 pfit_w * pfit_h);
6232 }
6233
6234 return pixel_rate;
6235}
6236
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006237static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6238{
6239 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6240
6241 if (HAS_GMCH_DISPLAY(dev_priv))
6242 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6243 crtc_state->pixel_rate =
6244 crtc_state->base.adjusted_mode.crtc_clock;
6245 else
6246 crtc_state->pixel_rate =
6247 ilk_pipe_pixel_rate(crtc_state);
6248}
6249
Daniel Vettera43f6e02013-06-07 23:10:32 +02006250static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006251 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006252{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006253 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006254 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006255 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006256 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006257
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006258 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006259 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006260
6261 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006262 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006263 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006264 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006265 if (intel_crtc_supports_double_wide(crtc) &&
6266 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006267 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006268 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006269 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006270 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006271
Ville Syrjäläf3261152016-05-24 21:34:18 +03006272 if (adjusted_mode->crtc_clock > clock_limit) {
6273 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6274 adjusted_mode->crtc_clock, clock_limit,
6275 yesno(pipe_config->double_wide));
6276 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006277 }
Chris Wilson89749352010-09-12 18:25:19 +01006278
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006279 /*
6280 * Pipe horizontal size must be even in:
6281 * - DVO ganged mode
6282 * - LVDS dual channel mode
6283 * - Double wide pipe
6284 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006285 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006286 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6287 pipe_config->pipe_src_w &= ~1;
6288
Damien Lespiau8693a822013-05-03 18:48:11 +01006289 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6290 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006291 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006292 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006293 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006294 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006295
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006296 intel_crtc_compute_pixel_rate(pipe_config);
6297
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006298 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006299 hsw_compute_ips_config(crtc, pipe_config);
6300
Daniel Vetter877d48d2013-04-19 11:24:43 +02006301 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006302 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006303
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006304 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006305}
6306
Zhenyu Wang2c072452009-06-05 15:38:42 +08006307static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006308intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006309{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006310 while (*num > DATA_LINK_M_N_MASK ||
6311 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006312 *num >>= 1;
6313 *den >>= 1;
6314 }
6315}
6316
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006317static void compute_m_n(unsigned int m, unsigned int n,
6318 uint32_t *ret_m, uint32_t *ret_n)
6319{
6320 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6321 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6322 intel_reduce_m_n_ratio(ret_m, ret_n);
6323}
6324
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006325void
6326intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6327 int pixel_clock, int link_clock,
6328 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006329{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006330 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006331
6332 compute_m_n(bits_per_pixel * pixel_clock,
6333 link_clock * nlanes * 8,
6334 &m_n->gmch_m, &m_n->gmch_n);
6335
6336 compute_m_n(pixel_clock, link_clock,
6337 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006338}
6339
Chris Wilsona7615032011-01-12 17:04:08 +00006340static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6341{
Jani Nikulad330a952014-01-21 11:24:25 +02006342 if (i915.panel_use_ssc >= 0)
6343 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006344 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006345 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006346}
6347
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006348static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006349{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006350 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006351}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006352
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006353static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6354{
6355 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006356}
6357
Daniel Vetterf47709a2013-03-28 10:42:02 +01006358static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006359 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006360 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006361{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006362 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006363 u32 fp, fp2 = 0;
6364
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006365 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006366 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006367 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006368 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006369 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006370 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006371 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006372 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006373 }
6374
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006375 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006376
Daniel Vetterf47709a2013-03-28 10:42:02 +01006377 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006378 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006379 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006380 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006381 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006382 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006383 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006384 }
6385}
6386
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006387static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6388 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006389{
6390 u32 reg_val;
6391
6392 /*
6393 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6394 * and set it to a reasonable value instead.
6395 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006396 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006397 reg_val &= 0xffffff00;
6398 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006399 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006400
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006401 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006402 reg_val &= 0x8cffffff;
6403 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006404 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006405
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006406 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006407 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006408 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006409
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006410 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006411 reg_val &= 0x00ffffff;
6412 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006413 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006414}
6415
Daniel Vetterb5518422013-05-03 11:49:48 +02006416static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6417 struct intel_link_m_n *m_n)
6418{
6419 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006420 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006421 int pipe = crtc->pipe;
6422
Daniel Vettere3b95f12013-05-03 11:49:49 +02006423 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6424 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6425 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6426 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006427}
6428
6429static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006430 struct intel_link_m_n *m_n,
6431 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006432{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006433 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006434 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006435 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006436
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006437 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006438 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6439 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6440 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6441 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006442 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6443 * for gen < 8) and if DRRS is supported (to make sure the
6444 * registers are not unnecessarily accessed).
6445 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006446 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6447 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006448 I915_WRITE(PIPE_DATA_M2(transcoder),
6449 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6450 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6451 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6452 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6453 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006454 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006455 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6456 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6457 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6458 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006459 }
6460}
6461
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306462void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006463{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306464 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6465
6466 if (m_n == M1_N1) {
6467 dp_m_n = &crtc->config->dp_m_n;
6468 dp_m2_n2 = &crtc->config->dp_m2_n2;
6469 } else if (m_n == M2_N2) {
6470
6471 /*
6472 * M2_N2 registers are not supported. Hence m2_n2 divider value
6473 * needs to be programmed into M1_N1.
6474 */
6475 dp_m_n = &crtc->config->dp_m2_n2;
6476 } else {
6477 DRM_ERROR("Unsupported divider value\n");
6478 return;
6479 }
6480
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006481 if (crtc->config->has_pch_encoder)
6482 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006483 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306484 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006485}
6486
Daniel Vetter251ac862015-06-18 10:30:24 +02006487static void vlv_compute_dpll(struct intel_crtc *crtc,
6488 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006489{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006490 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006491 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006492 if (crtc->pipe != PIPE_A)
6493 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006494
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006495 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006496 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006497 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6498 DPLL_EXT_BUFFER_ENABLE_VLV;
6499
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006500 pipe_config->dpll_hw_state.dpll_md =
6501 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6502}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006503
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006504static void chv_compute_dpll(struct intel_crtc *crtc,
6505 struct intel_crtc_state *pipe_config)
6506{
6507 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006508 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006509 if (crtc->pipe != PIPE_A)
6510 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6511
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006512 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006513 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006514 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6515
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006516 pipe_config->dpll_hw_state.dpll_md =
6517 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006518}
6519
Ville Syrjäläd288f652014-10-28 13:20:22 +02006520static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006521 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006522{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006523 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006524 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006525 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006526 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006527 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006528 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006529
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006530 /* Enable Refclk */
6531 I915_WRITE(DPLL(pipe),
6532 pipe_config->dpll_hw_state.dpll &
6533 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6534
6535 /* No need to actually set up the DPLL with DSI */
6536 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6537 return;
6538
Ville Syrjäläa5805162015-05-26 20:42:30 +03006539 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006540
Ville Syrjäläd288f652014-10-28 13:20:22 +02006541 bestn = pipe_config->dpll.n;
6542 bestm1 = pipe_config->dpll.m1;
6543 bestm2 = pipe_config->dpll.m2;
6544 bestp1 = pipe_config->dpll.p1;
6545 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006546
Jesse Barnes89b667f2013-04-18 14:51:36 -07006547 /* See eDP HDMI DPIO driver vbios notes doc */
6548
6549 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006550 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006551 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006552
6553 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006554 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006555
6556 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006557 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006558 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006559 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006560
6561 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006562 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006563
6564 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006565 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6566 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6567 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006568 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006569
6570 /*
6571 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6572 * but we don't support that).
6573 * Note: don't use the DAC post divider as it seems unstable.
6574 */
6575 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006576 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006577
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006578 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006579 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006580
Jesse Barnes89b667f2013-04-18 14:51:36 -07006581 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006582 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006583 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6584 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006585 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006586 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006587 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006588 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006589 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006590
Ville Syrjälä37a56502016-06-22 21:57:04 +03006591 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006592 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006593 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006594 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006595 0x0df40000);
6596 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006597 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006598 0x0df70000);
6599 } else { /* HDMI or VGA */
6600 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006601 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006602 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006603 0x0df70000);
6604 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006605 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006606 0x0df40000);
6607 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006608
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006609 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006610 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006611 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006612 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006613 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006614
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006615 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006616 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006617}
6618
Ville Syrjäläd288f652014-10-28 13:20:22 +02006619static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006620 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006621{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006622 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006623 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006624 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006625 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306626 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006627 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306628 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306629 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006630
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006631 /* Enable Refclk and SSC */
6632 I915_WRITE(DPLL(pipe),
6633 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6634
6635 /* No need to actually set up the DPLL with DSI */
6636 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6637 return;
6638
Ville Syrjäläd288f652014-10-28 13:20:22 +02006639 bestn = pipe_config->dpll.n;
6640 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6641 bestm1 = pipe_config->dpll.m1;
6642 bestm2 = pipe_config->dpll.m2 >> 22;
6643 bestp1 = pipe_config->dpll.p1;
6644 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306645 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306646 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306647 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006648
Ville Syrjäläa5805162015-05-26 20:42:30 +03006649 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006650
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006651 /* p1 and p2 divider */
6652 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6653 5 << DPIO_CHV_S1_DIV_SHIFT |
6654 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6655 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6656 1 << DPIO_CHV_K_DIV_SHIFT);
6657
6658 /* Feedback post-divider - m2 */
6659 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6660
6661 /* Feedback refclk divider - n and m1 */
6662 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6663 DPIO_CHV_M1_DIV_BY_2 |
6664 1 << DPIO_CHV_N_DIV_SHIFT);
6665
6666 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006667 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006668
6669 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306670 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6671 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6672 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6673 if (bestm2_frac)
6674 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6675 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006676
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306677 /* Program digital lock detect threshold */
6678 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6679 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6680 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6681 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6682 if (!bestm2_frac)
6683 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6684 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6685
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006686 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306687 if (vco == 5400000) {
6688 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6689 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6690 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6691 tribuf_calcntr = 0x9;
6692 } else if (vco <= 6200000) {
6693 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6694 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6695 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6696 tribuf_calcntr = 0x9;
6697 } else if (vco <= 6480000) {
6698 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6699 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6700 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6701 tribuf_calcntr = 0x8;
6702 } else {
6703 /* Not supported. Apply the same limits as in the max case */
6704 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6705 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6706 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6707 tribuf_calcntr = 0;
6708 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006709 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6710
Ville Syrjälä968040b2015-03-11 22:52:08 +02006711 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306712 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6713 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6714 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6715
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006716 /* AFC Recal */
6717 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6718 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6719 DPIO_AFC_RECAL);
6720
Ville Syrjäläa5805162015-05-26 20:42:30 +03006721 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006722}
6723
Ville Syrjäläd288f652014-10-28 13:20:22 +02006724/**
6725 * vlv_force_pll_on - forcibly enable just the PLL
6726 * @dev_priv: i915 private structure
6727 * @pipe: pipe PLL to enable
6728 * @dpll: PLL configuration
6729 *
6730 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6731 * in cases where we need the PLL enabled even when @pipe is not going to
6732 * be enabled.
6733 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006734int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006735 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006736{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006737 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006738 struct intel_crtc_state *pipe_config;
6739
6740 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6741 if (!pipe_config)
6742 return -ENOMEM;
6743
6744 pipe_config->base.crtc = &crtc->base;
6745 pipe_config->pixel_multiplier = 1;
6746 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006747
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006748 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006749 chv_compute_dpll(crtc, pipe_config);
6750 chv_prepare_pll(crtc, pipe_config);
6751 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006752 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006753 vlv_compute_dpll(crtc, pipe_config);
6754 vlv_prepare_pll(crtc, pipe_config);
6755 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006756 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006757
6758 kfree(pipe_config);
6759
6760 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006761}
6762
6763/**
6764 * vlv_force_pll_off - forcibly disable just the PLL
6765 * @dev_priv: i915 private structure
6766 * @pipe: pipe PLL to disable
6767 *
6768 * Disable the PLL for @pipe. To be used in cases where we need
6769 * the PLL enabled even when @pipe is not going to be enabled.
6770 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006771void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006772{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006773 if (IS_CHERRYVIEW(dev_priv))
6774 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006775 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006776 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006777}
6778
Daniel Vetter251ac862015-06-18 10:30:24 +02006779static void i9xx_compute_dpll(struct intel_crtc *crtc,
6780 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006781 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006782{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006783 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006784 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006785 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006786
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006787 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306788
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006789 dpll = DPLL_VGA_MODE_DIS;
6790
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006791 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006792 dpll |= DPLLB_MODE_LVDS;
6793 else
6794 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006795
Jani Nikula73f67aa2016-12-07 22:48:09 +02006796 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6797 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006798 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006799 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006800 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006801
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006802 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6803 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006804 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006805
Ville Syrjälä37a56502016-06-22 21:57:04 +03006806 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006807 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006808
6809 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006810 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006811 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6812 else {
6813 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006814 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006815 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6816 }
6817 switch (clock->p2) {
6818 case 5:
6819 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6820 break;
6821 case 7:
6822 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6823 break;
6824 case 10:
6825 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6826 break;
6827 case 14:
6828 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6829 break;
6830 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006831 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006832 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6833
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006834 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006835 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006836 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006837 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006838 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6839 else
6840 dpll |= PLL_REF_INPUT_DREFCLK;
6841
6842 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006843 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006844
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006845 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006846 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006847 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006848 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006849 }
6850}
6851
Daniel Vetter251ac862015-06-18 10:30:24 +02006852static void i8xx_compute_dpll(struct intel_crtc *crtc,
6853 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006854 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006855{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006856 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006857 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006858 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006859 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006860
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006861 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306862
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006863 dpll = DPLL_VGA_MODE_DIS;
6864
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006865 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006866 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6867 } else {
6868 if (clock->p1 == 2)
6869 dpll |= PLL_P1_DIVIDE_BY_TWO;
6870 else
6871 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6872 if (clock->p2 == 4)
6873 dpll |= PLL_P2_DIVIDE_BY_4;
6874 }
6875
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006876 if (!IS_I830(dev_priv) &&
6877 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006878 dpll |= DPLL_DVO_2X_MODE;
6879
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006880 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006881 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006882 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6883 else
6884 dpll |= PLL_REF_INPUT_DREFCLK;
6885
6886 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006887 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006888}
6889
Daniel Vetter8a654f32013-06-01 17:16:22 +02006890static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006891{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006892 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006893 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006894 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006895 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006896 uint32_t crtc_vtotal, crtc_vblank_end;
6897 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006898
6899 /* We need to be careful not to changed the adjusted mode, for otherwise
6900 * the hw state checker will get angry at the mismatch. */
6901 crtc_vtotal = adjusted_mode->crtc_vtotal;
6902 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006903
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006904 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006905 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006906 crtc_vtotal -= 1;
6907 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006908
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006909 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006910 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6911 else
6912 vsyncshift = adjusted_mode->crtc_hsync_start -
6913 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006914 if (vsyncshift < 0)
6915 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006916 }
6917
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006918 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006919 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006920
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006921 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006922 (adjusted_mode->crtc_hdisplay - 1) |
6923 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006924 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006925 (adjusted_mode->crtc_hblank_start - 1) |
6926 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006927 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006928 (adjusted_mode->crtc_hsync_start - 1) |
6929 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6930
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006931 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006932 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006933 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006934 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006935 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006936 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006937 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006938 (adjusted_mode->crtc_vsync_start - 1) |
6939 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6940
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006941 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6942 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6943 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6944 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01006945 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006946 (pipe == PIPE_B || pipe == PIPE_C))
6947 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6948
Jani Nikulabc58be62016-03-18 17:05:39 +02006949}
6950
6951static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
6952{
6953 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006954 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006955 enum pipe pipe = intel_crtc->pipe;
6956
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006957 /* pipesrc controls the size that is scaled from, which should
6958 * always be the user's requested size.
6959 */
6960 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006961 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6962 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006963}
6964
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006965static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006966 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006967{
6968 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006969 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006970 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6971 uint32_t tmp;
6972
6973 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006974 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6975 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006976 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006977 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6978 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006979 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006980 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6981 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006982
6983 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006984 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6985 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006986 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006987 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6988 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006989 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006990 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6991 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006992
6993 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006994 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6995 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6996 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006997 }
Jani Nikulabc58be62016-03-18 17:05:39 +02006998}
6999
7000static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7001 struct intel_crtc_state *pipe_config)
7002{
7003 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007004 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007005 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007006
7007 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007008 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7009 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7010
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007011 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7012 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007013}
7014
Daniel Vetterf6a83282014-02-11 15:28:57 -08007015void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007016 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007017{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007018 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7019 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7020 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7021 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007022
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007023 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7024 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7025 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7026 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007027
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007028 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007029 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007030
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007031 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007032
7033 mode->hsync = drm_mode_hsync(mode);
7034 mode->vrefresh = drm_mode_vrefresh(mode);
7035 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007036}
7037
Daniel Vetter84b046f2013-02-19 18:48:54 +01007038static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7039{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007040 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007041 uint32_t pipeconf;
7042
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007043 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007044
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007045 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7046 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7047 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007048
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007049 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007050 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007051
Daniel Vetterff9ce462013-04-24 14:57:17 +02007052 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007053 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7054 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007055 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007056 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007057 pipeconf |= PIPECONF_DITHER_EN |
7058 PIPECONF_DITHER_TYPE_SP;
7059
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007060 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007061 case 18:
7062 pipeconf |= PIPECONF_6BPC;
7063 break;
7064 case 24:
7065 pipeconf |= PIPECONF_8BPC;
7066 break;
7067 case 30:
7068 pipeconf |= PIPECONF_10BPC;
7069 break;
7070 default:
7071 /* Case prevented by intel_choose_pipe_bpp_dither. */
7072 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007073 }
7074 }
7075
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00007076 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01007077 if (intel_crtc->lowfreq_avail) {
7078 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7079 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7080 } else {
7081 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007082 }
7083 }
7084
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007085 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007086 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007087 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007088 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7089 else
7090 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7091 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007092 pipeconf |= PIPECONF_PROGRESSIVE;
7093
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007094 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007095 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007096 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007097
Daniel Vetter84b046f2013-02-19 18:48:54 +01007098 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7099 POSTING_READ(PIPECONF(intel_crtc->pipe));
7100}
7101
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007102static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7103 struct intel_crtc_state *crtc_state)
7104{
7105 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007106 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007107 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007108 int refclk = 48000;
7109
7110 memset(&crtc_state->dpll_hw_state, 0,
7111 sizeof(crtc_state->dpll_hw_state));
7112
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007113 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007114 if (intel_panel_use_ssc(dev_priv)) {
7115 refclk = dev_priv->vbt.lvds_ssc_freq;
7116 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7117 }
7118
7119 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007120 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007121 limit = &intel_limits_i8xx_dvo;
7122 } else {
7123 limit = &intel_limits_i8xx_dac;
7124 }
7125
7126 if (!crtc_state->clock_set &&
7127 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7128 refclk, NULL, &crtc_state->dpll)) {
7129 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7130 return -EINVAL;
7131 }
7132
7133 i8xx_compute_dpll(crtc, crtc_state, NULL);
7134
7135 return 0;
7136}
7137
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007138static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7139 struct intel_crtc_state *crtc_state)
7140{
7141 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007142 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007143 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007144 int refclk = 96000;
7145
7146 memset(&crtc_state->dpll_hw_state, 0,
7147 sizeof(crtc_state->dpll_hw_state));
7148
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007149 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007150 if (intel_panel_use_ssc(dev_priv)) {
7151 refclk = dev_priv->vbt.lvds_ssc_freq;
7152 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7153 }
7154
7155 if (intel_is_dual_link_lvds(dev))
7156 limit = &intel_limits_g4x_dual_channel_lvds;
7157 else
7158 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007159 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7160 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007161 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007162 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007163 limit = &intel_limits_g4x_sdvo;
7164 } else {
7165 /* The option is for other outputs */
7166 limit = &intel_limits_i9xx_sdvo;
7167 }
7168
7169 if (!crtc_state->clock_set &&
7170 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7171 refclk, NULL, &crtc_state->dpll)) {
7172 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7173 return -EINVAL;
7174 }
7175
7176 i9xx_compute_dpll(crtc, crtc_state, NULL);
7177
7178 return 0;
7179}
7180
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007181static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7182 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007183{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007184 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007185 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007186 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007187 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007188
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007189 memset(&crtc_state->dpll_hw_state, 0,
7190 sizeof(crtc_state->dpll_hw_state));
7191
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007192 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007193 if (intel_panel_use_ssc(dev_priv)) {
7194 refclk = dev_priv->vbt.lvds_ssc_freq;
7195 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7196 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007197
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007198 limit = &intel_limits_pineview_lvds;
7199 } else {
7200 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007201 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007202
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007203 if (!crtc_state->clock_set &&
7204 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7205 refclk, NULL, &crtc_state->dpll)) {
7206 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7207 return -EINVAL;
7208 }
7209
7210 i9xx_compute_dpll(crtc, crtc_state, NULL);
7211
7212 return 0;
7213}
7214
7215static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7216 struct intel_crtc_state *crtc_state)
7217{
7218 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007219 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007220 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007221 int refclk = 96000;
7222
7223 memset(&crtc_state->dpll_hw_state, 0,
7224 sizeof(crtc_state->dpll_hw_state));
7225
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007226 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007227 if (intel_panel_use_ssc(dev_priv)) {
7228 refclk = dev_priv->vbt.lvds_ssc_freq;
7229 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007230 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007231
7232 limit = &intel_limits_i9xx_lvds;
7233 } else {
7234 limit = &intel_limits_i9xx_sdvo;
7235 }
7236
7237 if (!crtc_state->clock_set &&
7238 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7239 refclk, NULL, &crtc_state->dpll)) {
7240 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7241 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007242 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007243
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007244 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007245
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007246 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007247}
7248
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007249static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7250 struct intel_crtc_state *crtc_state)
7251{
7252 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007253 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007254
7255 memset(&crtc_state->dpll_hw_state, 0,
7256 sizeof(crtc_state->dpll_hw_state));
7257
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007258 if (!crtc_state->clock_set &&
7259 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7260 refclk, NULL, &crtc_state->dpll)) {
7261 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7262 return -EINVAL;
7263 }
7264
7265 chv_compute_dpll(crtc, crtc_state);
7266
7267 return 0;
7268}
7269
7270static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7271 struct intel_crtc_state *crtc_state)
7272{
7273 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007274 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007275
7276 memset(&crtc_state->dpll_hw_state, 0,
7277 sizeof(crtc_state->dpll_hw_state));
7278
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007279 if (!crtc_state->clock_set &&
7280 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7281 refclk, NULL, &crtc_state->dpll)) {
7282 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7283 return -EINVAL;
7284 }
7285
7286 vlv_compute_dpll(crtc, crtc_state);
7287
7288 return 0;
7289}
7290
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007291static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007292 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007293{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007294 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007295 uint32_t tmp;
7296
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007297 if (INTEL_GEN(dev_priv) <= 3 &&
7298 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007299 return;
7300
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007301 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007302 if (!(tmp & PFIT_ENABLE))
7303 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007304
Daniel Vetter06922822013-07-11 13:35:40 +02007305 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007306 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007307 if (crtc->pipe != PIPE_B)
7308 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007309 } else {
7310 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7311 return;
7312 }
7313
Daniel Vetter06922822013-07-11 13:35:40 +02007314 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007315 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007316}
7317
Jesse Barnesacbec812013-09-20 11:29:32 -07007318static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007319 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007320{
7321 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007322 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007323 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007324 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007325 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007326 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007327
Ville Syrjäläb5219732016-03-15 16:40:01 +02007328 /* In case of DSI, DPLL will not be used */
7329 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307330 return;
7331
Ville Syrjäläa5805162015-05-26 20:42:30 +03007332 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007333 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007334 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007335
7336 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7337 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7338 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7339 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7340 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7341
Imre Deakdccbea32015-06-22 23:35:51 +03007342 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007343}
7344
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007345static void
7346i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7347 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007348{
7349 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007350 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007351 u32 val, base, offset;
7352 int pipe = crtc->pipe, plane = crtc->plane;
7353 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007354 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007355 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007356 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007357
Damien Lespiau42a7b082015-02-05 19:35:13 +00007358 val = I915_READ(DSPCNTR(plane));
7359 if (!(val & DISPLAY_PLANE_ENABLE))
7360 return;
7361
Damien Lespiaud9806c92015-01-21 14:07:19 +00007362 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007363 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007364 DRM_DEBUG_KMS("failed to alloc fb\n");
7365 return;
7366 }
7367
Damien Lespiau1b842c82015-01-21 13:50:54 +00007368 fb = &intel_fb->base;
7369
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007370 fb->dev = dev;
7371
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007372 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007373 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007374 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007375 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007376 }
7377 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007378
7379 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007380 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007381 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007382
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007383 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007384 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007385 offset = I915_READ(DSPTILEOFF(plane));
7386 else
7387 offset = I915_READ(DSPLINOFF(plane));
7388 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7389 } else {
7390 base = I915_READ(DSPADDR(plane));
7391 }
7392 plane_config->base = base;
7393
7394 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007395 fb->width = ((val >> 16) & 0xfff) + 1;
7396 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007397
7398 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007399 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007400
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007401 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007402
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007403 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007404
Damien Lespiau2844a922015-01-20 12:51:48 +00007405 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7406 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007407 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007408 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007409
Damien Lespiau2d140302015-02-05 17:22:18 +00007410 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007411}
7412
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007413static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007414 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007415{
7416 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007417 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007418 int pipe = pipe_config->cpu_transcoder;
7419 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007420 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007421 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007422 int refclk = 100000;
7423
Ville Syrjäläb5219732016-03-15 16:40:01 +02007424 /* In case of DSI, DPLL will not be used */
7425 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7426 return;
7427
Ville Syrjäläa5805162015-05-26 20:42:30 +03007428 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007429 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7430 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7431 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7432 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007433 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007434 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007435
7436 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007437 clock.m2 = (pll_dw0 & 0xff) << 22;
7438 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7439 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007440 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7441 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7442 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7443
Imre Deakdccbea32015-06-22 23:35:51 +03007444 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007445}
7446
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007447static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007448 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007449{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007450 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007451 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007452 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007453 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007454
Imre Deak17290502016-02-12 18:55:11 +02007455 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7456 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007457 return false;
7458
Daniel Vettere143a212013-07-04 12:01:15 +02007459 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007460 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007461
Imre Deak17290502016-02-12 18:55:11 +02007462 ret = false;
7463
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007464 tmp = I915_READ(PIPECONF(crtc->pipe));
7465 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007466 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007467
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007468 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7469 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007470 switch (tmp & PIPECONF_BPC_MASK) {
7471 case PIPECONF_6BPC:
7472 pipe_config->pipe_bpp = 18;
7473 break;
7474 case PIPECONF_8BPC:
7475 pipe_config->pipe_bpp = 24;
7476 break;
7477 case PIPECONF_10BPC:
7478 pipe_config->pipe_bpp = 30;
7479 break;
7480 default:
7481 break;
7482 }
7483 }
7484
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007485 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007486 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007487 pipe_config->limited_color_range = true;
7488
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007489 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007490 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7491
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007492 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007493 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007494
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007495 i9xx_get_pfit_config(crtc, pipe_config);
7496
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007497 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007498 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007499 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007500 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7501 else
7502 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007503 pipe_config->pixel_multiplier =
7504 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7505 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007506 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007507 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007508 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007509 tmp = I915_READ(DPLL(crtc->pipe));
7510 pipe_config->pixel_multiplier =
7511 ((tmp & SDVO_MULTIPLIER_MASK)
7512 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7513 } else {
7514 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7515 * port and will be fixed up in the encoder->get_config
7516 * function. */
7517 pipe_config->pixel_multiplier = 1;
7518 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007519 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007520 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007521 /*
7522 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7523 * on 830. Filter it out here so that we don't
7524 * report errors due to that.
7525 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007526 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007527 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7528
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007529 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7530 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007531 } else {
7532 /* Mask out read-only status bits. */
7533 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7534 DPLL_PORTC_READY_MASK |
7535 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007536 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007537
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007538 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007539 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007540 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007541 vlv_crtc_clock_get(crtc, pipe_config);
7542 else
7543 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007544
Ville Syrjälä0f646142015-08-26 19:39:18 +03007545 /*
7546 * Normally the dotclock is filled in by the encoder .get_config()
7547 * but in case the pipe is enabled w/o any ports we need a sane
7548 * default.
7549 */
7550 pipe_config->base.adjusted_mode.crtc_clock =
7551 pipe_config->port_clock / pipe_config->pixel_multiplier;
7552
Imre Deak17290502016-02-12 18:55:11 +02007553 ret = true;
7554
7555out:
7556 intel_display_power_put(dev_priv, power_domain);
7557
7558 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007559}
7560
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007561static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007562{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007563 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007564 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007565 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007566 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007567 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007568 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007569 bool has_ck505 = false;
7570 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007571 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007572
7573 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007574 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007575 switch (encoder->type) {
7576 case INTEL_OUTPUT_LVDS:
7577 has_panel = true;
7578 has_lvds = true;
7579 break;
7580 case INTEL_OUTPUT_EDP:
7581 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007582 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007583 has_cpu_edp = true;
7584 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007585 default:
7586 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007587 }
7588 }
7589
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007590 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007591 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007592 can_ssc = has_ck505;
7593 } else {
7594 has_ck505 = false;
7595 can_ssc = true;
7596 }
7597
Lyude1c1a24d2016-06-14 11:04:09 -04007598 /* Check if any DPLLs are using the SSC source */
7599 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7600 u32 temp = I915_READ(PCH_DPLL(i));
7601
7602 if (!(temp & DPLL_VCO_ENABLE))
7603 continue;
7604
7605 if ((temp & PLL_REF_INPUT_MASK) ==
7606 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7607 using_ssc_source = true;
7608 break;
7609 }
7610 }
7611
7612 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7613 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007614
7615 /* Ironlake: try to setup display ref clock before DPLL
7616 * enabling. This is only under driver's control after
7617 * PCH B stepping, previous chipset stepping should be
7618 * ignoring this setting.
7619 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007620 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007621
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007622 /* As we must carefully and slowly disable/enable each source in turn,
7623 * compute the final state we want first and check if we need to
7624 * make any changes at all.
7625 */
7626 final = val;
7627 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007628 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007629 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007630 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007631 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7632
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007633 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007634 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007635 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007636
Keith Packard199e5d72011-09-22 12:01:57 -07007637 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007638 final |= DREF_SSC_SOURCE_ENABLE;
7639
7640 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7641 final |= DREF_SSC1_ENABLE;
7642
7643 if (has_cpu_edp) {
7644 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7645 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7646 else
7647 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7648 } else
7649 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007650 } else if (using_ssc_source) {
7651 final |= DREF_SSC_SOURCE_ENABLE;
7652 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007653 }
7654
7655 if (final == val)
7656 return;
7657
7658 /* Always enable nonspread source */
7659 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7660
7661 if (has_ck505)
7662 val |= DREF_NONSPREAD_CK505_ENABLE;
7663 else
7664 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7665
7666 if (has_panel) {
7667 val &= ~DREF_SSC_SOURCE_MASK;
7668 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007669
Keith Packard199e5d72011-09-22 12:01:57 -07007670 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007671 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007672 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007673 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007674 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007675 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007676
7677 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007678 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007679 POSTING_READ(PCH_DREF_CONTROL);
7680 udelay(200);
7681
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007682 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007683
7684 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007685 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007686 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007687 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007688 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007689 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007690 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007691 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007692 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007693
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007694 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007695 POSTING_READ(PCH_DREF_CONTROL);
7696 udelay(200);
7697 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007698 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007699
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007700 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007701
7702 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007703 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007704
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007705 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007706 POSTING_READ(PCH_DREF_CONTROL);
7707 udelay(200);
7708
Lyude1c1a24d2016-06-14 11:04:09 -04007709 if (!using_ssc_source) {
7710 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007711
Lyude1c1a24d2016-06-14 11:04:09 -04007712 /* Turn off the SSC source */
7713 val &= ~DREF_SSC_SOURCE_MASK;
7714 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007715
Lyude1c1a24d2016-06-14 11:04:09 -04007716 /* Turn off SSC1 */
7717 val &= ~DREF_SSC1_ENABLE;
7718
7719 I915_WRITE(PCH_DREF_CONTROL, val);
7720 POSTING_READ(PCH_DREF_CONTROL);
7721 udelay(200);
7722 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007723 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007724
7725 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007726}
7727
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007728static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007729{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007730 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007731
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007732 tmp = I915_READ(SOUTH_CHICKEN2);
7733 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7734 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007735
Imre Deakcf3598c2016-06-28 13:37:31 +03007736 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7737 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007738 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007739
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007740 tmp = I915_READ(SOUTH_CHICKEN2);
7741 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7742 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007743
Imre Deakcf3598c2016-06-28 13:37:31 +03007744 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7745 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007746 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007747}
7748
7749/* WaMPhyProgramming:hsw */
7750static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7751{
7752 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007753
7754 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7755 tmp &= ~(0xFF << 24);
7756 tmp |= (0x12 << 24);
7757 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7758
Paulo Zanonidde86e22012-12-01 12:04:25 -02007759 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7760 tmp |= (1 << 11);
7761 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7762
7763 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7764 tmp |= (1 << 11);
7765 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7766
Paulo Zanonidde86e22012-12-01 12:04:25 -02007767 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7768 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7769 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7770
7771 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7772 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7773 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7774
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007775 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7776 tmp &= ~(7 << 13);
7777 tmp |= (5 << 13);
7778 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007779
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007780 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7781 tmp &= ~(7 << 13);
7782 tmp |= (5 << 13);
7783 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007784
7785 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7786 tmp &= ~0xFF;
7787 tmp |= 0x1C;
7788 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7789
7790 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7791 tmp &= ~0xFF;
7792 tmp |= 0x1C;
7793 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7794
7795 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7796 tmp &= ~(0xFF << 16);
7797 tmp |= (0x1C << 16);
7798 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7799
7800 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7801 tmp &= ~(0xFF << 16);
7802 tmp |= (0x1C << 16);
7803 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7804
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007805 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7806 tmp |= (1 << 27);
7807 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007808
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007809 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7810 tmp |= (1 << 27);
7811 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007812
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007813 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7814 tmp &= ~(0xF << 28);
7815 tmp |= (4 << 28);
7816 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007817
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007818 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7819 tmp &= ~(0xF << 28);
7820 tmp |= (4 << 28);
7821 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007822}
7823
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007824/* Implements 3 different sequences from BSpec chapter "Display iCLK
7825 * Programming" based on the parameters passed:
7826 * - Sequence to enable CLKOUT_DP
7827 * - Sequence to enable CLKOUT_DP without spread
7828 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7829 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007830static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7831 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007832{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007833 uint32_t reg, tmp;
7834
7835 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7836 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007837 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7838 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007839 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007840
Ville Syrjäläa5805162015-05-26 20:42:30 +03007841 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007842
7843 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7844 tmp &= ~SBI_SSCCTL_DISABLE;
7845 tmp |= SBI_SSCCTL_PATHALT;
7846 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7847
7848 udelay(24);
7849
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007850 if (with_spread) {
7851 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7852 tmp &= ~SBI_SSCCTL_PATHALT;
7853 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007854
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007855 if (with_fdi) {
7856 lpt_reset_fdi_mphy(dev_priv);
7857 lpt_program_fdi_mphy(dev_priv);
7858 }
7859 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007860
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007861 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007862 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7863 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7864 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007865
Ville Syrjäläa5805162015-05-26 20:42:30 +03007866 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007867}
7868
Paulo Zanoni47701c32013-07-23 11:19:25 -03007869/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007870static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03007871{
Paulo Zanoni47701c32013-07-23 11:19:25 -03007872 uint32_t reg, tmp;
7873
Ville Syrjäläa5805162015-05-26 20:42:30 +03007874 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007875
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007876 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03007877 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7878 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7879 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7880
7881 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7882 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7883 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7884 tmp |= SBI_SSCCTL_PATHALT;
7885 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7886 udelay(32);
7887 }
7888 tmp |= SBI_SSCCTL_DISABLE;
7889 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7890 }
7891
Ville Syrjäläa5805162015-05-26 20:42:30 +03007892 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007893}
7894
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007895#define BEND_IDX(steps) ((50 + (steps)) / 5)
7896
7897static const uint16_t sscdivintphase[] = {
7898 [BEND_IDX( 50)] = 0x3B23,
7899 [BEND_IDX( 45)] = 0x3B23,
7900 [BEND_IDX( 40)] = 0x3C23,
7901 [BEND_IDX( 35)] = 0x3C23,
7902 [BEND_IDX( 30)] = 0x3D23,
7903 [BEND_IDX( 25)] = 0x3D23,
7904 [BEND_IDX( 20)] = 0x3E23,
7905 [BEND_IDX( 15)] = 0x3E23,
7906 [BEND_IDX( 10)] = 0x3F23,
7907 [BEND_IDX( 5)] = 0x3F23,
7908 [BEND_IDX( 0)] = 0x0025,
7909 [BEND_IDX( -5)] = 0x0025,
7910 [BEND_IDX(-10)] = 0x0125,
7911 [BEND_IDX(-15)] = 0x0125,
7912 [BEND_IDX(-20)] = 0x0225,
7913 [BEND_IDX(-25)] = 0x0225,
7914 [BEND_IDX(-30)] = 0x0325,
7915 [BEND_IDX(-35)] = 0x0325,
7916 [BEND_IDX(-40)] = 0x0425,
7917 [BEND_IDX(-45)] = 0x0425,
7918 [BEND_IDX(-50)] = 0x0525,
7919};
7920
7921/*
7922 * Bend CLKOUT_DP
7923 * steps -50 to 50 inclusive, in steps of 5
7924 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7925 * change in clock period = -(steps / 10) * 5.787 ps
7926 */
7927static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7928{
7929 uint32_t tmp;
7930 int idx = BEND_IDX(steps);
7931
7932 if (WARN_ON(steps % 5 != 0))
7933 return;
7934
7935 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7936 return;
7937
7938 mutex_lock(&dev_priv->sb_lock);
7939
7940 if (steps % 10 != 0)
7941 tmp = 0xAAAAAAAB;
7942 else
7943 tmp = 0x00000000;
7944 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
7945
7946 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
7947 tmp &= 0xffff0000;
7948 tmp |= sscdivintphase[idx];
7949 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
7950
7951 mutex_unlock(&dev_priv->sb_lock);
7952}
7953
7954#undef BEND_IDX
7955
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007956static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007957{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007958 struct intel_encoder *encoder;
7959 bool has_vga = false;
7960
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007961 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007962 switch (encoder->type) {
7963 case INTEL_OUTPUT_ANALOG:
7964 has_vga = true;
7965 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007966 default:
7967 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007968 }
7969 }
7970
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007971 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007972 lpt_bend_clkout_dp(dev_priv, 0);
7973 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007974 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007975 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007976 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007977}
7978
Paulo Zanonidde86e22012-12-01 12:04:25 -02007979/*
7980 * Initialize reference clocks when the driver loads
7981 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007982void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007983{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007984 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007985 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007986 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007987 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007988}
7989
Daniel Vetter6ff93602013-04-19 11:24:36 +02007990static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007991{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007992 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03007993 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7994 int pipe = intel_crtc->pipe;
7995 uint32_t val;
7996
Daniel Vetter78114072013-06-13 00:54:57 +02007997 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007998
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007999 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008000 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008001 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008002 break;
8003 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008004 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008005 break;
8006 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008007 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008008 break;
8009 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008010 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008011 break;
8012 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008013 /* Case prevented by intel_choose_pipe_bpp_dither. */
8014 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008015 }
8016
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008017 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008018 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8019
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008020 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008021 val |= PIPECONF_INTERLACED_ILK;
8022 else
8023 val |= PIPECONF_PROGRESSIVE;
8024
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008025 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008026 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008027
Paulo Zanonic8203562012-09-12 10:06:29 -03008028 I915_WRITE(PIPECONF(pipe), val);
8029 POSTING_READ(PIPECONF(pipe));
8030}
8031
Daniel Vetter6ff93602013-04-19 11:24:36 +02008032static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008033{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008034 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008035 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008036 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008037 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008038
Jani Nikula391bf042016-03-18 17:05:40 +02008039 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008040 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8041
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008042 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008043 val |= PIPECONF_INTERLACED_ILK;
8044 else
8045 val |= PIPECONF_PROGRESSIVE;
8046
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008047 I915_WRITE(PIPECONF(cpu_transcoder), val);
8048 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008049}
8050
Jani Nikula391bf042016-03-18 17:05:40 +02008051static void haswell_set_pipemisc(struct drm_crtc *crtc)
8052{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008053 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8055
8056 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8057 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008058
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008059 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008060 case 18:
8061 val |= PIPEMISC_DITHER_6_BPC;
8062 break;
8063 case 24:
8064 val |= PIPEMISC_DITHER_8_BPC;
8065 break;
8066 case 30:
8067 val |= PIPEMISC_DITHER_10_BPC;
8068 break;
8069 case 36:
8070 val |= PIPEMISC_DITHER_12_BPC;
8071 break;
8072 default:
8073 /* Case prevented by pipe_config_set_bpp. */
8074 BUG();
8075 }
8076
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008077 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008078 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8079
Jani Nikula391bf042016-03-18 17:05:40 +02008080 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008081 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008082}
8083
Paulo Zanonid4b19312012-11-29 11:29:32 -02008084int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8085{
8086 /*
8087 * Account for spread spectrum to avoid
8088 * oversubscribing the link. Max center spread
8089 * is 2.5%; use 5% for safety's sake.
8090 */
8091 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008092 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008093}
8094
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008095static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008096{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008097 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008098}
8099
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008100static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8101 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008102 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008103{
8104 struct drm_crtc *crtc = &intel_crtc->base;
8105 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008106 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008107 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008108 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008109
Chris Wilsonc1858122010-12-03 21:35:48 +00008110 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008111 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008112 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008113 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008114 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008115 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008116 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008117 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008118 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008119
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008120 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008121
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008122 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8123 fp |= FP_CB_TUNE;
8124
8125 if (reduced_clock) {
8126 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8127
8128 if (reduced_clock->m < factor * reduced_clock->n)
8129 fp2 |= FP_CB_TUNE;
8130 } else {
8131 fp2 = fp;
8132 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008133
Chris Wilson5eddb702010-09-11 13:48:45 +01008134 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008135
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008136 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008137 dpll |= DPLLB_MODE_LVDS;
8138 else
8139 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008140
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008141 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008142 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008143
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008144 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8145 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008146 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008147
Ville Syrjälä37a56502016-06-22 21:57:04 +03008148 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008149 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008150
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008151 /*
8152 * The high speed IO clock is only really required for
8153 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8154 * possible to share the DPLL between CRT and HDMI. Enabling
8155 * the clock needlessly does no real harm, except use up a
8156 * bit of power potentially.
8157 *
8158 * We'll limit this to IVB with 3 pipes, since it has only two
8159 * DPLLs and so DPLL sharing is the only way to get three pipes
8160 * driving PCH ports at the same time. On SNB we could do this,
8161 * and potentially avoid enabling the second DPLL, but it's not
8162 * clear if it''s a win or loss power wise. No point in doing
8163 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8164 */
8165 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8166 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8167 dpll |= DPLL_SDVO_HIGH_SPEED;
8168
Eric Anholta07d6782011-03-30 13:01:08 -07008169 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008170 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008171 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008172 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008173
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008174 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008175 case 5:
8176 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8177 break;
8178 case 7:
8179 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8180 break;
8181 case 10:
8182 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8183 break;
8184 case 14:
8185 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8186 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008187 }
8188
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008189 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8190 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008191 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008192 else
8193 dpll |= PLL_REF_INPUT_DREFCLK;
8194
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008195 dpll |= DPLL_VCO_ENABLE;
8196
8197 crtc_state->dpll_hw_state.dpll = dpll;
8198 crtc_state->dpll_hw_state.fp0 = fp;
8199 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008200}
8201
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008202static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8203 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008204{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008205 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008206 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008207 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008208 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008209 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008210 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008211 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008212
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008213 memset(&crtc_state->dpll_hw_state, 0,
8214 sizeof(crtc_state->dpll_hw_state));
8215
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008216 crtc->lowfreq_avail = false;
8217
8218 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8219 if (!crtc_state->has_pch_encoder)
8220 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008221
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008222 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008223 if (intel_panel_use_ssc(dev_priv)) {
8224 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8225 dev_priv->vbt.lvds_ssc_freq);
8226 refclk = dev_priv->vbt.lvds_ssc_freq;
8227 }
8228
8229 if (intel_is_dual_link_lvds(dev)) {
8230 if (refclk == 100000)
8231 limit = &intel_limits_ironlake_dual_lvds_100m;
8232 else
8233 limit = &intel_limits_ironlake_dual_lvds;
8234 } else {
8235 if (refclk == 100000)
8236 limit = &intel_limits_ironlake_single_lvds_100m;
8237 else
8238 limit = &intel_limits_ironlake_single_lvds;
8239 }
8240 } else {
8241 limit = &intel_limits_ironlake_dac;
8242 }
8243
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008244 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008245 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8246 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008247 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8248 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008249 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008250
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008251 ironlake_compute_dpll(crtc, crtc_state,
8252 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008253
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008254 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8255 if (pll == NULL) {
8256 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8257 pipe_name(crtc->pipe));
8258 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008259 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008260
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008261 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008262 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008263 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008264
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008265 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008266}
8267
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008268static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8269 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008270{
8271 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008272 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008273 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008274
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008275 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8276 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8277 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8278 & ~TU_SIZE_MASK;
8279 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8280 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8281 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8282}
8283
8284static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8285 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008286 struct intel_link_m_n *m_n,
8287 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008288{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008289 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008290 enum pipe pipe = crtc->pipe;
8291
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008292 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008293 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8294 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8295 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8296 & ~TU_SIZE_MASK;
8297 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8298 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8299 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008300 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8301 * gen < 8) and if DRRS is supported (to make sure the
8302 * registers are not unnecessarily read).
8303 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008304 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008305 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008306 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8307 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8308 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8309 & ~TU_SIZE_MASK;
8310 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8311 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8312 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8313 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008314 } else {
8315 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8316 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8317 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8318 & ~TU_SIZE_MASK;
8319 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8320 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8321 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8322 }
8323}
8324
8325void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008326 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008327{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008328 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008329 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8330 else
8331 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008332 &pipe_config->dp_m_n,
8333 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008334}
8335
Daniel Vetter72419202013-04-04 13:28:53 +02008336static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008337 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008338{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008339 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008340 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008341}
8342
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008343static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008344 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008345{
8346 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008347 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008348 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8349 uint32_t ps_ctrl = 0;
8350 int id = -1;
8351 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008352
Chandra Kondurua1b22782015-04-07 15:28:45 -07008353 /* find scaler attached to this pipe */
8354 for (i = 0; i < crtc->num_scalers; i++) {
8355 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8356 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8357 id = i;
8358 pipe_config->pch_pfit.enabled = true;
8359 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8360 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8361 break;
8362 }
8363 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008364
Chandra Kondurua1b22782015-04-07 15:28:45 -07008365 scaler_state->scaler_id = id;
8366 if (id >= 0) {
8367 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8368 } else {
8369 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008370 }
8371}
8372
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008373static void
8374skylake_get_initial_plane_config(struct intel_crtc *crtc,
8375 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008376{
8377 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008378 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00008379 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008380 int pipe = crtc->pipe;
8381 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008382 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008383 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008384 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008385
Damien Lespiaud9806c92015-01-21 14:07:19 +00008386 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008387 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008388 DRM_DEBUG_KMS("failed to alloc fb\n");
8389 return;
8390 }
8391
Damien Lespiau1b842c82015-01-21 13:50:54 +00008392 fb = &intel_fb->base;
8393
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008394 fb->dev = dev;
8395
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008396 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008397 if (!(val & PLANE_CTL_ENABLE))
8398 goto error;
8399
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008400 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8401 fourcc = skl_format_to_fourcc(pixel_format,
8402 val & PLANE_CTL_ORDER_RGBX,
8403 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008404 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008405
Damien Lespiau40f46282015-02-27 11:15:21 +00008406 tiling = val & PLANE_CTL_TILED_MASK;
8407 switch (tiling) {
8408 case PLANE_CTL_TILED_LINEAR:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008409 fb->modifier = DRM_FORMAT_MOD_NONE;
Damien Lespiau40f46282015-02-27 11:15:21 +00008410 break;
8411 case PLANE_CTL_TILED_X:
8412 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008413 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008414 break;
8415 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008416 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008417 break;
8418 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008419 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008420 break;
8421 default:
8422 MISSING_CASE(tiling);
8423 goto error;
8424 }
8425
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008426 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8427 plane_config->base = base;
8428
8429 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8430
8431 val = I915_READ(PLANE_SIZE(pipe, 0));
8432 fb->height = ((val >> 16) & 0xfff) + 1;
8433 fb->width = ((val >> 0) & 0x1fff) + 1;
8434
8435 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008436 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008437 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8438
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008439 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008440
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008441 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008442
8443 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8444 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008445 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008446 plane_config->size);
8447
Damien Lespiau2d140302015-02-05 17:22:18 +00008448 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008449 return;
8450
8451error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008452 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008453}
8454
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008455static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008456 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008457{
8458 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008459 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008460 uint32_t tmp;
8461
8462 tmp = I915_READ(PF_CTL(crtc->pipe));
8463
8464 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008465 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008466 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8467 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008468
8469 /* We currently do not free assignements of panel fitters on
8470 * ivb/hsw (since we don't use the higher upscaling modes which
8471 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008472 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008473 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8474 PF_PIPE_SEL_IVB(crtc->pipe));
8475 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008476 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008477}
8478
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008479static void
8480ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8481 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008482{
8483 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008484 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008485 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008486 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008487 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008488 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008489 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008490 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008491
Damien Lespiau42a7b082015-02-05 19:35:13 +00008492 val = I915_READ(DSPCNTR(pipe));
8493 if (!(val & DISPLAY_PLANE_ENABLE))
8494 return;
8495
Damien Lespiaud9806c92015-01-21 14:07:19 +00008496 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008497 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008498 DRM_DEBUG_KMS("failed to alloc fb\n");
8499 return;
8500 }
8501
Damien Lespiau1b842c82015-01-21 13:50:54 +00008502 fb = &intel_fb->base;
8503
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008504 fb->dev = dev;
8505
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008506 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008507 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008508 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008509 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008510 }
8511 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008512
8513 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008514 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008515 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008516
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008517 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01008518 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008519 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008520 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008521 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008522 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008523 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008524 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008525 }
8526 plane_config->base = base;
8527
8528 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008529 fb->width = ((val >> 16) & 0xfff) + 1;
8530 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008531
8532 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008533 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008534
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008535 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008536
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008537 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008538
Damien Lespiau2844a922015-01-20 12:51:48 +00008539 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8540 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008541 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008542 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008543
Damien Lespiau2d140302015-02-05 17:22:18 +00008544 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008545}
8546
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008547static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008548 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008549{
8550 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008551 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008552 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008553 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008554 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008555
Imre Deak17290502016-02-12 18:55:11 +02008556 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8557 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008558 return false;
8559
Daniel Vettere143a212013-07-04 12:01:15 +02008560 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008561 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008562
Imre Deak17290502016-02-12 18:55:11 +02008563 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008564 tmp = I915_READ(PIPECONF(crtc->pipe));
8565 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008566 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008567
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008568 switch (tmp & PIPECONF_BPC_MASK) {
8569 case PIPECONF_6BPC:
8570 pipe_config->pipe_bpp = 18;
8571 break;
8572 case PIPECONF_8BPC:
8573 pipe_config->pipe_bpp = 24;
8574 break;
8575 case PIPECONF_10BPC:
8576 pipe_config->pipe_bpp = 30;
8577 break;
8578 case PIPECONF_12BPC:
8579 pipe_config->pipe_bpp = 36;
8580 break;
8581 default:
8582 break;
8583 }
8584
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008585 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8586 pipe_config->limited_color_range = true;
8587
Daniel Vetterab9412b2013-05-03 11:49:46 +02008588 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008589 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008590 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008591
Daniel Vetter88adfff2013-03-28 10:42:01 +01008592 pipe_config->has_pch_encoder = true;
8593
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008594 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8595 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8596 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008597
8598 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008599
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008600 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008601 /*
8602 * The pipe->pch transcoder and pch transcoder->pll
8603 * mapping is fixed.
8604 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008605 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008606 } else {
8607 tmp = I915_READ(PCH_DPLL_SEL);
8608 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008609 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008610 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008611 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008612 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008613
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008614 pipe_config->shared_dpll =
8615 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8616 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008617
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008618 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8619 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008620
8621 tmp = pipe_config->dpll_hw_state.dpll;
8622 pipe_config->pixel_multiplier =
8623 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8624 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008625
8626 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008627 } else {
8628 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008629 }
8630
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008631 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008632 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008633
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008634 ironlake_get_pfit_config(crtc, pipe_config);
8635
Imre Deak17290502016-02-12 18:55:11 +02008636 ret = true;
8637
8638out:
8639 intel_display_power_put(dev_priv, power_domain);
8640
8641 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008642}
8643
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008644static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8645{
Chris Wilson91c8a322016-07-05 10:40:23 +01008646 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008647 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008648
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008649 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008650 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008651 pipe_name(crtc->pipe));
8652
Rob Clarke2c719b2014-12-15 13:56:32 -05008653 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8654 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008655 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8656 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008657 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008658 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008659 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008660 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008661 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008662 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008663 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008664 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008665 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008666 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008667 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008668
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008669 /*
8670 * In theory we can still leave IRQs enabled, as long as only the HPD
8671 * interrupts remain enabled. We used to check for that, but since it's
8672 * gen-specific and since we only disable LCPLL after we fully disable
8673 * the interrupts, the check below should be enough.
8674 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008675 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008676}
8677
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008678static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8679{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008680 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008681 return I915_READ(D_COMP_HSW);
8682 else
8683 return I915_READ(D_COMP_BDW);
8684}
8685
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008686static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8687{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008688 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008689 mutex_lock(&dev_priv->rps.hw_lock);
8690 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8691 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008692 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008693 mutex_unlock(&dev_priv->rps.hw_lock);
8694 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008695 I915_WRITE(D_COMP_BDW, val);
8696 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008697 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008698}
8699
8700/*
8701 * This function implements pieces of two sequences from BSpec:
8702 * - Sequence for display software to disable LCPLL
8703 * - Sequence for display software to allow package C8+
8704 * The steps implemented here are just the steps that actually touch the LCPLL
8705 * register. Callers should take care of disabling all the display engine
8706 * functions, doing the mode unset, fixing interrupts, etc.
8707 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008708static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8709 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008710{
8711 uint32_t val;
8712
8713 assert_can_disable_lcpll(dev_priv);
8714
8715 val = I915_READ(LCPLL_CTL);
8716
8717 if (switch_to_fclk) {
8718 val |= LCPLL_CD_SOURCE_FCLK;
8719 I915_WRITE(LCPLL_CTL, val);
8720
Imre Deakf53dd632016-06-28 13:37:32 +03008721 if (wait_for_us(I915_READ(LCPLL_CTL) &
8722 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008723 DRM_ERROR("Switching to FCLK failed\n");
8724
8725 val = I915_READ(LCPLL_CTL);
8726 }
8727
8728 val |= LCPLL_PLL_DISABLE;
8729 I915_WRITE(LCPLL_CTL, val);
8730 POSTING_READ(LCPLL_CTL);
8731
Chris Wilson24d84412016-06-30 15:33:07 +01008732 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008733 DRM_ERROR("LCPLL still locked\n");
8734
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008735 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008736 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008737 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008738 ndelay(100);
8739
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008740 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8741 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008742 DRM_ERROR("D_COMP RCOMP still in progress\n");
8743
8744 if (allow_power_down) {
8745 val = I915_READ(LCPLL_CTL);
8746 val |= LCPLL_POWER_DOWN_ALLOW;
8747 I915_WRITE(LCPLL_CTL, val);
8748 POSTING_READ(LCPLL_CTL);
8749 }
8750}
8751
8752/*
8753 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8754 * source.
8755 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008756static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008757{
8758 uint32_t val;
8759
8760 val = I915_READ(LCPLL_CTL);
8761
8762 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8763 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8764 return;
8765
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008766 /*
8767 * Make sure we're not on PC8 state before disabling PC8, otherwise
8768 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008769 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008770 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008771
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008772 if (val & LCPLL_POWER_DOWN_ALLOW) {
8773 val &= ~LCPLL_POWER_DOWN_ALLOW;
8774 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008775 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008776 }
8777
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008778 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008779 val |= D_COMP_COMP_FORCE;
8780 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008781 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008782
8783 val = I915_READ(LCPLL_CTL);
8784 val &= ~LCPLL_PLL_DISABLE;
8785 I915_WRITE(LCPLL_CTL, val);
8786
Chris Wilson93220c02016-06-30 15:33:08 +01008787 if (intel_wait_for_register(dev_priv,
8788 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8789 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008790 DRM_ERROR("LCPLL not locked yet\n");
8791
8792 if (val & LCPLL_CD_SOURCE_FCLK) {
8793 val = I915_READ(LCPLL_CTL);
8794 val &= ~LCPLL_CD_SOURCE_FCLK;
8795 I915_WRITE(LCPLL_CTL, val);
8796
Imre Deakf53dd632016-06-28 13:37:32 +03008797 if (wait_for_us((I915_READ(LCPLL_CTL) &
8798 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008799 DRM_ERROR("Switching back to LCPLL failed\n");
8800 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008801
Mika Kuoppala59bad942015-01-16 11:34:40 +02008802 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008803 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008804}
8805
Paulo Zanoni765dab672014-03-07 20:08:18 -03008806/*
8807 * Package states C8 and deeper are really deep PC states that can only be
8808 * reached when all the devices on the system allow it, so even if the graphics
8809 * device allows PC8+, it doesn't mean the system will actually get to these
8810 * states. Our driver only allows PC8+ when going into runtime PM.
8811 *
8812 * The requirements for PC8+ are that all the outputs are disabled, the power
8813 * well is disabled and most interrupts are disabled, and these are also
8814 * requirements for runtime PM. When these conditions are met, we manually do
8815 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8816 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8817 * hang the machine.
8818 *
8819 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8820 * the state of some registers, so when we come back from PC8+ we need to
8821 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8822 * need to take care of the registers kept by RC6. Notice that this happens even
8823 * if we don't put the device in PCI D3 state (which is what currently happens
8824 * because of the runtime PM support).
8825 *
8826 * For more, read "Display Sequences for Package C8" on the hardware
8827 * documentation.
8828 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008829void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008830{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008831 uint32_t val;
8832
Paulo Zanonic67a4702013-08-19 13:18:09 -03008833 DRM_DEBUG_KMS("Enabling package C8+\n");
8834
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008835 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008836 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8837 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8838 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8839 }
8840
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008841 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008842 hsw_disable_lcpll(dev_priv, true, true);
8843}
8844
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008845void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008846{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008847 uint32_t val;
8848
Paulo Zanonic67a4702013-08-19 13:18:09 -03008849 DRM_DEBUG_KMS("Disabling package C8+\n");
8850
8851 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008852 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008853
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008854 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008855 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8856 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8857 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8858 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008859}
8860
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008861static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8862 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008863{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008864 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008865 if (!intel_ddi_pll_select(crtc, crtc_state))
8866 return -EINVAL;
8867 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008868
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008869 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008870
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008871 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008872}
8873
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308874static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8875 enum port port,
8876 struct intel_crtc_state *pipe_config)
8877{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008878 enum intel_dpll_id id;
8879
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308880 switch (port) {
8881 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008882 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308883 break;
8884 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008885 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308886 break;
8887 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008888 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308889 break;
8890 default:
8891 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008892 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308893 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008894
8895 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308896}
8897
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008898static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8899 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008900 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008901{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008902 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02008903 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008904
8905 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008906 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008907
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008908 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008909 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008910
8911 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008912}
8913
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008914static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8915 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008916 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008917{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008918 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008919 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008920
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008921 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008922 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008923 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008924 break;
8925 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008926 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008927 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01008928 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008929 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02008930 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02008931 case PORT_CLK_SEL_LCPLL_810:
8932 id = DPLL_ID_LCPLL_810;
8933 break;
8934 case PORT_CLK_SEL_LCPLL_1350:
8935 id = DPLL_ID_LCPLL_1350;
8936 break;
8937 case PORT_CLK_SEL_LCPLL_2700:
8938 id = DPLL_ID_LCPLL_2700;
8939 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008940 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008941 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008942 /* fall through */
8943 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008944 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008945 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008946
8947 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008948}
8949
Jani Nikulacf304292016-03-18 17:05:41 +02008950static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
8951 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008952 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02008953{
8954 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008955 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02008956 enum intel_display_power_domain power_domain;
8957 u32 tmp;
8958
Imre Deakd9a7bc62016-05-12 16:18:50 +03008959 /*
8960 * The pipe->transcoder mapping is fixed with the exception of the eDP
8961 * transcoder handled below.
8962 */
Jani Nikulacf304292016-03-18 17:05:41 +02008963 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8964
8965 /*
8966 * XXX: Do intel_display_power_get_if_enabled before reading this (for
8967 * consistency and less surprising code; it's in always on power).
8968 */
8969 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8970 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8971 enum pipe trans_edp_pipe;
8972 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8973 default:
8974 WARN(1, "unknown pipe linked to edp transcoder\n");
8975 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8976 case TRANS_DDI_EDP_INPUT_A_ON:
8977 trans_edp_pipe = PIPE_A;
8978 break;
8979 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8980 trans_edp_pipe = PIPE_B;
8981 break;
8982 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8983 trans_edp_pipe = PIPE_C;
8984 break;
8985 }
8986
8987 if (trans_edp_pipe == crtc->pipe)
8988 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8989 }
8990
8991 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
8992 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
8993 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008994 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02008995
8996 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
8997
8998 return tmp & PIPECONF_ENABLE;
8999}
9000
Jani Nikula4d1de972016-03-18 17:05:42 +02009001static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9002 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009003 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009004{
9005 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009006 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009007 enum intel_display_power_domain power_domain;
9008 enum port port;
9009 enum transcoder cpu_transcoder;
9010 u32 tmp;
9011
Jani Nikula4d1de972016-03-18 17:05:42 +02009012 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9013 if (port == PORT_A)
9014 cpu_transcoder = TRANSCODER_DSI_A;
9015 else
9016 cpu_transcoder = TRANSCODER_DSI_C;
9017
9018 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9019 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9020 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009021 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009022
Imre Deakdb18b6a2016-03-24 12:41:40 +02009023 /*
9024 * The PLL needs to be enabled with a valid divider
9025 * configuration, otherwise accessing DSI registers will hang
9026 * the machine. See BSpec North Display Engine
9027 * registers/MIPI[BXT]. We can break out here early, since we
9028 * need the same DSI PLL to be enabled for both DSI ports.
9029 */
9030 if (!intel_dsi_pll_is_enabled(dev_priv))
9031 break;
9032
Jani Nikula4d1de972016-03-18 17:05:42 +02009033 /* XXX: this works for video mode only */
9034 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9035 if (!(tmp & DPI_ENABLE))
9036 continue;
9037
9038 tmp = I915_READ(MIPI_CTRL(port));
9039 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9040 continue;
9041
9042 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009043 break;
9044 }
9045
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009046 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009047}
9048
Daniel Vetter26804af2014-06-25 22:01:55 +03009049static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009050 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009051{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009052 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009053 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009054 enum port port;
9055 uint32_t tmp;
9056
9057 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9058
9059 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9060
Rodrigo Vivib976dc52017-01-23 10:32:37 -08009061 if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009062 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009063 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309064 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009065 else
9066 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009067
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009068 pll = pipe_config->shared_dpll;
9069 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009070 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9071 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009072 }
9073
Daniel Vetter26804af2014-06-25 22:01:55 +03009074 /*
9075 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9076 * DDI E. So just check whether this pipe is wired to DDI E and whether
9077 * the PCH transcoder is on.
9078 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009079 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009080 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009081 pipe_config->has_pch_encoder = true;
9082
9083 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9084 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9085 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9086
9087 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9088 }
9089}
9090
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009091static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009092 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009093{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009094 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009095 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009096 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009097 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009098
Imre Deak17290502016-02-12 18:55:11 +02009099 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9100 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009101 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009102 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009103
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009104 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009105
Jani Nikulacf304292016-03-18 17:05:41 +02009106 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009107
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009108 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009109 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9110 WARN_ON(active);
9111 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009112 }
9113
Jani Nikulacf304292016-03-18 17:05:41 +02009114 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009115 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009116
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009117 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009118 haswell_get_ddi_port_state(crtc, pipe_config);
9119 intel_get_pipe_timings(crtc, pipe_config);
9120 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009121
Jani Nikulabc58be62016-03-18 17:05:39 +02009122 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009123
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009124 pipe_config->gamma_mode =
9125 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9126
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009127 if (INTEL_GEN(dev_priv) >= 9) {
Nabendu Maiti1c74eea2016-11-29 11:23:14 +05309128 intel_crtc_init_scalers(crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009129
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009130 pipe_config->scaler_state.scaler_id = -1;
9131 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9132 }
9133
Imre Deak17290502016-02-12 18:55:11 +02009134 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9135 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009136 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009137 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009138 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009139 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009140 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009141 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009142
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009143 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -08009144 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9145 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009146
Jani Nikula4d1de972016-03-18 17:05:42 +02009147 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9148 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009149 pipe_config->pixel_multiplier =
9150 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9151 } else {
9152 pipe_config->pixel_multiplier = 1;
9153 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009154
Imre Deak17290502016-02-12 18:55:11 +02009155out:
9156 for_each_power_domain(power_domain, power_domain_mask)
9157 intel_display_power_put(dev_priv, power_domain);
9158
Jani Nikulacf304292016-03-18 17:05:41 +02009159 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009160}
9161
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009162static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
9163 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009164{
9165 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009166 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009168 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009169
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009170 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009171 unsigned int width = plane_state->base.crtc_w;
9172 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009173 unsigned int stride = roundup_pow_of_two(width) * 4;
9174
9175 switch (stride) {
9176 default:
9177 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9178 width, stride);
9179 stride = 256;
9180 /* fallthrough */
9181 case 256:
9182 case 512:
9183 case 1024:
9184 case 2048:
9185 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009186 }
9187
Ville Syrjälädc41c152014-08-13 11:57:05 +03009188 cntl |= CURSOR_ENABLE |
9189 CURSOR_GAMMA_ENABLE |
9190 CURSOR_FORMAT_ARGB |
9191 CURSOR_STRIDE(stride);
9192
9193 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009194 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009195
Ville Syrjälädc41c152014-08-13 11:57:05 +03009196 if (intel_crtc->cursor_cntl != 0 &&
9197 (intel_crtc->cursor_base != base ||
9198 intel_crtc->cursor_size != size ||
9199 intel_crtc->cursor_cntl != cntl)) {
9200 /* On these chipsets we can only modify the base/size/stride
9201 * whilst the cursor is disabled.
9202 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009203 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
9204 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009205 intel_crtc->cursor_cntl = 0;
9206 }
9207
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009208 if (intel_crtc->cursor_base != base) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009209 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009210 intel_crtc->cursor_base = base;
9211 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009212
9213 if (intel_crtc->cursor_size != size) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009214 I915_WRITE_FW(CURSIZE, size);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009215 intel_crtc->cursor_size = size;
9216 }
9217
Chris Wilson4b0e3332014-05-30 16:35:26 +03009218 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009219 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
9220 POSTING_READ_FW(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009221 intel_crtc->cursor_cntl = cntl;
9222 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009223}
9224
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009225static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
9226 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009227{
9228 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009229 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9231 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +02009232 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009233
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009234 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +03009235 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009236 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309237 case 64:
9238 cntl |= CURSOR_MODE_64_ARGB_AX;
9239 break;
9240 case 128:
9241 cntl |= CURSOR_MODE_128_ARGB_AX;
9242 break;
9243 case 256:
9244 cntl |= CURSOR_MODE_256_ARGB_AX;
9245 break;
9246 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009247 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309248 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009249 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009250 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009251
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009252 if (HAS_DDI(dev_priv))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009253 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009254
Ville Syrjäläf22aa142016-11-14 18:53:58 +02009255 if (plane_state->base.rotation & DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009256 cntl |= CURSOR_ROTATE_180;
9257 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009258
Chris Wilson4b0e3332014-05-30 16:35:26 +03009259 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009260 I915_WRITE_FW(CURCNTR(pipe), cntl);
9261 POSTING_READ_FW(CURCNTR(pipe));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009262 intel_crtc->cursor_cntl = cntl;
9263 }
9264
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009265 /* and commit changes on next vblank */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009266 I915_WRITE_FW(CURBASE(pipe), base);
9267 POSTING_READ_FW(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009268
9269 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009270}
9271
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009272/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009273static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009274 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009275{
9276 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009277 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9279 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009280 u32 base = intel_crtc->cursor_addr;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009281 unsigned long irqflags;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009282 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009283
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009284 if (plane_state) {
9285 int x = plane_state->base.crtc_x;
9286 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009287
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009288 if (x < 0) {
9289 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9290 x = -x;
9291 }
9292 pos |= x << CURSOR_X_SHIFT;
9293
9294 if (y < 0) {
9295 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9296 y = -y;
9297 }
9298 pos |= y << CURSOR_Y_SHIFT;
9299
9300 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01009301 if (HAS_GMCH_DISPLAY(dev_priv) &&
Ville Syrjäläf22aa142016-11-14 18:53:58 +02009302 plane_state->base.rotation & DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009303 base += (plane_state->base.crtc_h *
9304 plane_state->base.crtc_w - 1) * 4;
9305 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009306 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009307
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009308 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9309
9310 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009311
Jani Nikula2a307c22016-11-30 17:43:04 +02009312 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009313 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009314 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009315 i9xx_update_cursor(crtc, base, plane_state);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009316
9317 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009318}
9319
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009320static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +03009321 uint32_t width, uint32_t height)
9322{
9323 if (width == 0 || height == 0)
9324 return false;
9325
9326 /*
9327 * 845g/865g are special in that they are only limited by
9328 * the width of their cursors, the height is arbitrary up to
9329 * the precision of the register. Everything else requires
9330 * square cursors, limited to a few power-of-two sizes.
9331 */
Jani Nikula2a307c22016-11-30 17:43:04 +02009332 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009333 if ((width & 63) != 0)
9334 return false;
9335
Jani Nikula2a307c22016-11-30 17:43:04 +02009336 if (width > (IS_I845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009337 return false;
9338
9339 if (height > 1023)
9340 return false;
9341 } else {
9342 switch (width | height) {
9343 case 256:
9344 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009345 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009346 return false;
9347 case 64:
9348 break;
9349 default:
9350 return false;
9351 }
9352 }
9353
9354 return true;
9355}
9356
Jesse Barnes79e53942008-11-07 14:24:08 -08009357/* VESA 640x480x72Hz mode to set on the pipe */
9358static struct drm_display_mode load_detect_mode = {
9359 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9360 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9361};
9362
Daniel Vettera8bb6812014-02-10 18:00:39 +01009363struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009364intel_framebuffer_create(struct drm_i915_gem_object *obj,
9365 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009366{
9367 struct intel_framebuffer *intel_fb;
9368 int ret;
9369
9370 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009371 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009372 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009373
Chris Wilson24dbf512017-02-15 10:59:18 +00009374 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009375 if (ret)
9376 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009377
9378 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009379
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009380err:
9381 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009382 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009383}
9384
9385static u32
9386intel_framebuffer_pitch_for_width(int width, int bpp)
9387{
9388 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9389 return ALIGN(pitch, 64);
9390}
9391
9392static u32
9393intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9394{
9395 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009396 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009397}
9398
9399static struct drm_framebuffer *
9400intel_framebuffer_create_for_mode(struct drm_device *dev,
9401 struct drm_display_mode *mode,
9402 int depth, int bpp)
9403{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009404 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009405 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009406 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009407
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009408 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009409 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009410 if (IS_ERR(obj))
9411 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009412
9413 mode_cmd.width = mode->hdisplay;
9414 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009415 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9416 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009417 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009418
Chris Wilson24dbf512017-02-15 10:59:18 +00009419 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009420 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009421 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009422
9423 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009424}
9425
9426static struct drm_framebuffer *
9427mode_fits_in_fbdev(struct drm_device *dev,
9428 struct drm_display_mode *mode)
9429{
Daniel Vetter06957262015-08-10 13:34:08 +02009430#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009431 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009432 struct drm_i915_gem_object *obj;
9433 struct drm_framebuffer *fb;
9434
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009435 if (!dev_priv->fbdev)
9436 return NULL;
9437
9438 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009439 return NULL;
9440
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009441 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009442 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009443
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009444 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009445 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009446 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009447 return NULL;
9448
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009449 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009450 return NULL;
9451
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009452 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009453 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009454#else
9455 return NULL;
9456#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009457}
9458
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009459static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9460 struct drm_crtc *crtc,
9461 struct drm_display_mode *mode,
9462 struct drm_framebuffer *fb,
9463 int x, int y)
9464{
9465 struct drm_plane_state *plane_state;
9466 int hdisplay, vdisplay;
9467 int ret;
9468
9469 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9470 if (IS_ERR(plane_state))
9471 return PTR_ERR(plane_state);
9472
9473 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009474 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009475 else
9476 hdisplay = vdisplay = 0;
9477
9478 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9479 if (ret)
9480 return ret;
9481 drm_atomic_set_fb_for_plane(plane_state, fb);
9482 plane_state->crtc_x = 0;
9483 plane_state->crtc_y = 0;
9484 plane_state->crtc_w = hdisplay;
9485 plane_state->crtc_h = vdisplay;
9486 plane_state->src_x = x << 16;
9487 plane_state->src_y = y << 16;
9488 plane_state->src_w = hdisplay << 16;
9489 plane_state->src_h = vdisplay << 16;
9490
9491 return 0;
9492}
9493
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009494bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01009495 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05009496 struct intel_load_detect_pipe *old,
9497 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009498{
9499 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009500 struct intel_encoder *intel_encoder =
9501 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009502 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009503 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009504 struct drm_crtc *crtc = NULL;
9505 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009506 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009507 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009508 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009509 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009510 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009511 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009512 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009513
Chris Wilsond2dff872011-04-19 08:36:26 +01009514 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009515 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009516 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009517
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009518 old->restore_state = NULL;
9519
Rob Clark51fd3712013-11-19 12:10:12 -05009520retry:
9521 ret = drm_modeset_lock(&config->connection_mutex, ctx);
9522 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009523 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009524
Jesse Barnes79e53942008-11-07 14:24:08 -08009525 /*
9526 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009527 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009528 * - if the connector already has an assigned crtc, use it (but make
9529 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009530 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009531 * - try to find the first unused crtc that can drive this connector,
9532 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009533 */
9534
9535 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009536 if (connector->state->crtc) {
9537 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009538
Rob Clark51fd3712013-11-19 12:10:12 -05009539 ret = drm_modeset_lock(&crtc->mutex, ctx);
9540 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009541 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009542
9543 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009544 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009545 }
9546
9547 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009548 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009549 i++;
9550 if (!(encoder->possible_crtcs & (1 << i)))
9551 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009552
9553 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9554 if (ret)
9555 goto fail;
9556
9557 if (possible_crtc->state->enable) {
9558 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009559 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009560 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009561
9562 crtc = possible_crtc;
9563 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009564 }
9565
9566 /*
9567 * If we didn't find an unused CRTC, don't use any.
9568 */
9569 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009570 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009571 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009572 }
9573
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009574found:
9575 intel_crtc = to_intel_crtc(crtc);
9576
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009577 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9578 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009579 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009580
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009581 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009582 restore_state = drm_atomic_state_alloc(dev);
9583 if (!state || !restore_state) {
9584 ret = -ENOMEM;
9585 goto fail;
9586 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009587
9588 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009589 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009590
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009591 connector_state = drm_atomic_get_connector_state(state, connector);
9592 if (IS_ERR(connector_state)) {
9593 ret = PTR_ERR(connector_state);
9594 goto fail;
9595 }
9596
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009597 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9598 if (ret)
9599 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009600
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009601 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9602 if (IS_ERR(crtc_state)) {
9603 ret = PTR_ERR(crtc_state);
9604 goto fail;
9605 }
9606
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009607 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009608
Chris Wilson64927112011-04-20 07:25:26 +01009609 if (!mode)
9610 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009611
Chris Wilsond2dff872011-04-19 08:36:26 +01009612 /* We need a framebuffer large enough to accommodate all accesses
9613 * that the plane may generate whilst we perform load detection.
9614 * We can not rely on the fbcon either being present (we get called
9615 * during its initialisation to detect all boot displays, or it may
9616 * not even exist) or that it is large enough to satisfy the
9617 * requested mode.
9618 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009619 fb = mode_fits_in_fbdev(dev, mode);
9620 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009621 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009622 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +01009623 } else
9624 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009625 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009626 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009627 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009628 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009629
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009630 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9631 if (ret)
9632 goto fail;
9633
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009634 drm_framebuffer_unreference(fb);
9635
9636 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9637 if (ret)
9638 goto fail;
9639
9640 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9641 if (!ret)
9642 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9643 if (!ret)
9644 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9645 if (ret) {
9646 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9647 goto fail;
9648 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009649
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009650 ret = drm_atomic_commit(state);
9651 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009652 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009653 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009654 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009655
9656 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009657 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009658
Jesse Barnes79e53942008-11-07 14:24:08 -08009659 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009660 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009661 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009662
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009663fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009664 if (state) {
9665 drm_atomic_state_put(state);
9666 state = NULL;
9667 }
9668 if (restore_state) {
9669 drm_atomic_state_put(restore_state);
9670 restore_state = NULL;
9671 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009672
Rob Clark51fd3712013-11-19 12:10:12 -05009673 if (ret == -EDEADLK) {
9674 drm_modeset_backoff(ctx);
9675 goto retry;
9676 }
9677
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009678 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009679}
9680
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009681void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009682 struct intel_load_detect_pipe *old,
9683 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009684{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009685 struct intel_encoder *intel_encoder =
9686 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009687 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009688 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009689 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009690
Chris Wilsond2dff872011-04-19 08:36:26 +01009691 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009692 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009693 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009694
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009695 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009696 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009697
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01009698 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +01009699 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009700 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009701 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009702}
9703
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009704static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009705 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009706{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009707 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009708 u32 dpll = pipe_config->dpll_hw_state.dpll;
9709
9710 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009711 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009712 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009713 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009714 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009715 return 96000;
9716 else
9717 return 48000;
9718}
9719
Jesse Barnes79e53942008-11-07 14:24:08 -08009720/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009721static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009722 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009723{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009724 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009725 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009726 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009727 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009728 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009729 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +03009730 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009731 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009732
9733 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009734 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009735 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009736 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009737
9738 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009739 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009740 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9741 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009742 } else {
9743 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9744 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9745 }
9746
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009747 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009748 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009749 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9750 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009751 else
9752 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009753 DPLL_FPA01_P1_POST_DIV_SHIFT);
9754
9755 switch (dpll & DPLL_MODE_MASK) {
9756 case DPLLB_MODE_DAC_SERIAL:
9757 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9758 5 : 10;
9759 break;
9760 case DPLLB_MODE_LVDS:
9761 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9762 7 : 14;
9763 break;
9764 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009765 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009766 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009767 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009768 }
9769
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009770 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +03009771 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009772 else
Imre Deakdccbea32015-06-22 23:35:51 +03009773 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009774 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009775 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009776 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009777
9778 if (is_lvds) {
9779 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9780 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009781
9782 if (lvds & LVDS_CLKB_POWER_UP)
9783 clock.p2 = 7;
9784 else
9785 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009786 } else {
9787 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9788 clock.p1 = 2;
9789 else {
9790 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9791 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9792 }
9793 if (dpll & PLL_P2_DIVIDE_BY_4)
9794 clock.p2 = 4;
9795 else
9796 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009797 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009798
Imre Deakdccbea32015-06-22 23:35:51 +03009799 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009800 }
9801
Ville Syrjälä18442d02013-09-13 16:00:08 +03009802 /*
9803 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009804 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009805 * encoder's get_config() function.
9806 */
Imre Deakdccbea32015-06-22 23:35:51 +03009807 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009808}
9809
Ville Syrjälä6878da02013-09-13 15:59:11 +03009810int intel_dotclock_calculate(int link_freq,
9811 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009812{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009813 /*
9814 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009815 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009816 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009817 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009818 *
9819 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009820 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009821 */
9822
Ville Syrjälä6878da02013-09-13 15:59:11 +03009823 if (!m_n->link_n)
9824 return 0;
9825
9826 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9827}
9828
Ville Syrjälä18442d02013-09-13 16:00:08 +03009829static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009830 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009831{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009832 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009833
9834 /* read out port_clock from the DPLL */
9835 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009836
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009837 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009838 * In case there is an active pipe without active ports,
9839 * we may need some idea for the dotclock anyway.
9840 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009841 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009842 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +02009843 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009844 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009845}
9846
9847/** Returns the currently programmed mode of the given pipe. */
9848struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9849 struct drm_crtc *crtc)
9850{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009851 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009853 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009854 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009855 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009856 int htot = I915_READ(HTOTAL(cpu_transcoder));
9857 int hsync = I915_READ(HSYNC(cpu_transcoder));
9858 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9859 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009860 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009861
9862 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9863 if (!mode)
9864 return NULL;
9865
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009866 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9867 if (!pipe_config) {
9868 kfree(mode);
9869 return NULL;
9870 }
9871
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009872 /*
9873 * Construct a pipe_config sufficient for getting the clock info
9874 * back out of crtc_clock_get.
9875 *
9876 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9877 * to use a real value here instead.
9878 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009879 pipe_config->cpu_transcoder = (enum transcoder) pipe;
9880 pipe_config->pixel_multiplier = 1;
9881 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9882 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9883 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
9884 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009885
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009886 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009887 mode->hdisplay = (htot & 0xffff) + 1;
9888 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9889 mode->hsync_start = (hsync & 0xffff) + 1;
9890 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9891 mode->vdisplay = (vtot & 0xffff) + 1;
9892 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9893 mode->vsync_start = (vsync & 0xffff) + 1;
9894 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9895
9896 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009897
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009898 kfree(pipe_config);
9899
Jesse Barnes79e53942008-11-07 14:24:08 -08009900 return mode;
9901}
9902
9903static void intel_crtc_destroy(struct drm_crtc *crtc)
9904{
9905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009906 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009907 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009908
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009909 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009910 work = intel_crtc->flip_work;
9911 intel_crtc->flip_work = NULL;
9912 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009913
Daniel Vetter5a21b662016-05-24 17:13:53 +02009914 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009915 cancel_work_sync(&work->mmio_work);
9916 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009917 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009918 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009919
9920 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009921
Jesse Barnes79e53942008-11-07 14:24:08 -08009922 kfree(intel_crtc);
9923}
9924
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009925static void intel_unpin_work_fn(struct work_struct *__work)
9926{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009927 struct intel_flip_work *work =
9928 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009929 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
9930 struct drm_device *dev = crtc->base.dev;
9931 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009932
Daniel Vetter5a21b662016-05-24 17:13:53 +02009933 if (is_mmio_work(work))
9934 flush_work(&work->mmio_work);
9935
9936 mutex_lock(&dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00009937 intel_unpin_fb_vma(work->old_vma);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01009938 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009939 mutex_unlock(&dev->struct_mutex);
9940
Chris Wilsone8a261e2016-07-20 13:31:49 +01009941 i915_gem_request_put(work->flip_queued_req);
9942
Chris Wilson5748b6a2016-08-04 16:32:38 +01009943 intel_frontbuffer_flip_complete(to_i915(dev),
9944 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009945 intel_fbc_post_update(crtc);
9946 drm_framebuffer_unreference(work->old_fb);
9947
9948 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
9949 atomic_dec(&crtc->unpin_work_count);
9950
9951 kfree(work);
9952}
9953
9954/* Is 'a' after or equal to 'b'? */
9955static bool g4x_flip_count_after_eq(u32 a, u32 b)
9956{
9957 return !((a - b) & 0x80000000);
9958}
9959
9960static bool __pageflip_finished_cs(struct intel_crtc *crtc,
9961 struct intel_flip_work *work)
9962{
9963 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009964 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009965
Chris Wilson8af29b02016-09-09 14:11:47 +01009966 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02009967 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009968
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009969 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +02009970 * The relevant registers doen't exist on pre-ctg.
9971 * As the flip done interrupt doesn't trigger for mmio
9972 * flips on gmch platforms, a flip count check isn't
9973 * really needed there. But since ctg has the registers,
9974 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009975 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01009976 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +02009977 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009978
Daniel Vetter5a21b662016-05-24 17:13:53 +02009979 /*
9980 * BDW signals flip done immediately if the plane
9981 * is disabled, even if the plane enable is already
9982 * armed to occur at the next vblank :(
9983 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +02009984
Daniel Vetter5a21b662016-05-24 17:13:53 +02009985 /*
9986 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9987 * used the same base address. In that case the mmio flip might
9988 * have completed, but the CS hasn't even executed the flip yet.
9989 *
9990 * A flip count check isn't enough as the CS might have updated
9991 * the base address just after start of vblank, but before we
9992 * managed to process the interrupt. This means we'd complete the
9993 * CS flip too soon.
9994 *
9995 * Combining both checks should get us a good enough result. It may
9996 * still happen that the CS flip has been executed, but has not
9997 * yet actually completed. But in case the base address is the same
9998 * anyway, we don't really care.
9999 */
10000 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10001 crtc->flip_work->gtt_offset &&
10002 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
10003 crtc->flip_work->flip_count);
10004}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010005
Daniel Vetter5a21b662016-05-24 17:13:53 +020010006static bool
10007__pageflip_finished_mmio(struct intel_crtc *crtc,
10008 struct intel_flip_work *work)
10009{
10010 /*
10011 * MMIO work completes when vblank is different from
10012 * flip_queued_vblank.
10013 *
10014 * Reset counter value doesn't matter, this is handled by
10015 * i915_wait_request finishing early, so no need to handle
10016 * reset here.
10017 */
10018 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010019}
10020
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010021
10022static bool pageflip_finished(struct intel_crtc *crtc,
10023 struct intel_flip_work *work)
10024{
10025 if (!atomic_read(&work->pending))
10026 return false;
10027
10028 smp_rmb();
10029
Daniel Vetter5a21b662016-05-24 17:13:53 +020010030 if (is_mmio_work(work))
10031 return __pageflip_finished_mmio(crtc, work);
10032 else
10033 return __pageflip_finished_cs(crtc, work);
10034}
10035
10036void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
10037{
Chris Wilson91c8a322016-07-05 10:40:23 +010010038 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010039 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010040 struct intel_flip_work *work;
10041 unsigned long flags;
10042
10043 /* Ignore early vblank irqs */
10044 if (!crtc)
10045 return;
10046
Daniel Vetterf3260382014-09-15 14:55:23 +020010047 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010048 * This is called both by irq handlers and the reset code (to complete
10049 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000010050 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010051 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010052 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010053
10054 if (work != NULL &&
10055 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010056 pageflip_finished(crtc, work))
10057 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010058
10059 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010060}
10061
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010062void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010063{
Chris Wilson91c8a322016-07-05 10:40:23 +010010064 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010065 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010066 struct intel_flip_work *work;
10067 unsigned long flags;
10068
10069 /* Ignore early vblank irqs */
10070 if (!crtc)
10071 return;
10072
10073 /*
10074 * This is called both by irq handlers and the reset code (to complete
10075 * lost pageflips) so needs the full irqsave spinlocks.
10076 */
10077 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010078 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010079
Daniel Vetter5a21b662016-05-24 17:13:53 +020010080 if (work != NULL &&
10081 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010082 pageflip_finished(crtc, work))
10083 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010084
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010085 spin_unlock_irqrestore(&dev->event_lock, flags);
10086}
10087
Daniel Vetter5a21b662016-05-24 17:13:53 +020010088static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
10089 struct intel_flip_work *work)
10090{
10091 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
10092
10093 /* Ensure that the work item is consistent when activating it ... */
10094 smp_mb__before_atomic();
10095 atomic_set(&work->pending, 1);
10096}
10097
10098static int intel_gen2_queue_flip(struct drm_device *dev,
10099 struct drm_crtc *crtc,
10100 struct drm_framebuffer *fb,
10101 struct drm_i915_gem_object *obj,
10102 struct drm_i915_gem_request *req,
10103 uint32_t flags)
10104{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010106 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010107
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010108 cs = intel_ring_begin(req, 6);
10109 if (IS_ERR(cs))
10110 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010111
10112 /* Can't queue multiple flips, so wait for the previous
10113 * one to finish before executing the next.
10114 */
10115 if (intel_crtc->plane)
10116 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10117 else
10118 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010119 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10120 *cs++ = MI_NOOP;
10121 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10122 *cs++ = fb->pitches[0];
10123 *cs++ = intel_crtc->flip_work->gtt_offset;
10124 *cs++ = 0; /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010125
10126 return 0;
10127}
10128
10129static int intel_gen3_queue_flip(struct drm_device *dev,
10130 struct drm_crtc *crtc,
10131 struct drm_framebuffer *fb,
10132 struct drm_i915_gem_object *obj,
10133 struct drm_i915_gem_request *req,
10134 uint32_t flags)
10135{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010137 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010138
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010139 cs = intel_ring_begin(req, 6);
10140 if (IS_ERR(cs))
10141 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010142
10143 if (intel_crtc->plane)
10144 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10145 else
10146 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010147 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10148 *cs++ = MI_NOOP;
10149 *cs++ = MI_DISPLAY_FLIP_I915 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10150 *cs++ = fb->pitches[0];
10151 *cs++ = intel_crtc->flip_work->gtt_offset;
10152 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010153
10154 return 0;
10155}
10156
10157static int intel_gen4_queue_flip(struct drm_device *dev,
10158 struct drm_crtc *crtc,
10159 struct drm_framebuffer *fb,
10160 struct drm_i915_gem_object *obj,
10161 struct drm_i915_gem_request *req,
10162 uint32_t flags)
10163{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010164 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010166 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010167
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010168 cs = intel_ring_begin(req, 4);
10169 if (IS_ERR(cs))
10170 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010171
10172 /* i965+ uses the linear or tiled offsets from the
10173 * Display Registers (which do not change across a page-flip)
10174 * so we need only reprogram the base address.
10175 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010176 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10177 *cs++ = fb->pitches[0];
10178 *cs++ = intel_crtc->flip_work->gtt_offset |
10179 intel_fb_modifier_to_tiling(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010180
10181 /* XXX Enabling the panel-fitter across page-flip is so far
10182 * untested on non-native modes, so ignore it for now.
10183 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10184 */
10185 pf = 0;
10186 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010187 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010188
10189 return 0;
10190}
10191
10192static int intel_gen6_queue_flip(struct drm_device *dev,
10193 struct drm_crtc *crtc,
10194 struct drm_framebuffer *fb,
10195 struct drm_i915_gem_object *obj,
10196 struct drm_i915_gem_request *req,
10197 uint32_t flags)
10198{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010199 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010201 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010202
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010203 cs = intel_ring_begin(req, 4);
10204 if (IS_ERR(cs))
10205 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010206
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010207 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10208 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10209 *cs++ = intel_crtc->flip_work->gtt_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010210
10211 /* Contrary to the suggestions in the documentation,
10212 * "Enable Panel Fitter" does not seem to be required when page
10213 * flipping with a non-native mode, and worse causes a normal
10214 * modeset to fail.
10215 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10216 */
10217 pf = 0;
10218 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010219 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010220
10221 return 0;
10222}
10223
10224static int intel_gen7_queue_flip(struct drm_device *dev,
10225 struct drm_crtc *crtc,
10226 struct drm_framebuffer *fb,
10227 struct drm_i915_gem_object *obj,
10228 struct drm_i915_gem_request *req,
10229 uint32_t flags)
10230{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010231 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010233 u32 *cs, plane_bit = 0;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010234 int len, ret;
10235
10236 switch (intel_crtc->plane) {
10237 case PLANE_A:
10238 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10239 break;
10240 case PLANE_B:
10241 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10242 break;
10243 case PLANE_C:
10244 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10245 break;
10246 default:
10247 WARN_ONCE(1, "unknown plane in flip command\n");
10248 return -ENODEV;
10249 }
10250
10251 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010010252 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010253 len += 6;
10254 /*
10255 * On Gen 8, SRM is now taking an extra dword to accommodate
10256 * 48bits addresses, and we need a NOOP for the batch size to
10257 * stay even.
10258 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010259 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010260 len += 2;
10261 }
10262
10263 /*
10264 * BSpec MI_DISPLAY_FLIP for IVB:
10265 * "The full packet must be contained within the same cache line."
10266 *
10267 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10268 * cacheline, if we ever start emitting more commands before
10269 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10270 * then do the cacheline alignment, and finally emit the
10271 * MI_DISPLAY_FLIP.
10272 */
10273 ret = intel_ring_cacheline_align(req);
10274 if (ret)
10275 return ret;
10276
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010277 cs = intel_ring_begin(req, len);
10278 if (IS_ERR(cs))
10279 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010280
10281 /* Unmask the flip-done completion message. Note that the bspec says that
10282 * we should do this for both the BCS and RCS, and that we must not unmask
10283 * more than one flip event at any time (or ensure that one flip message
10284 * can be sent by waiting for flip-done prior to queueing new flips).
10285 * Experimentation says that BCS works despite DERRMR masking all
10286 * flip-done completion events and that unmasking all planes at once
10287 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10288 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10289 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010010290 if (req->engine->id == RCS) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010291 *cs++ = MI_LOAD_REGISTER_IMM(1);
10292 *cs++ = i915_mmio_reg_offset(DERRMR);
10293 *cs++ = ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10294 DERRMR_PIPEB_PRI_FLIP_DONE |
10295 DERRMR_PIPEC_PRI_FLIP_DONE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010296 if (IS_GEN8(dev_priv))
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010297 *cs++ = MI_STORE_REGISTER_MEM_GEN8 |
10298 MI_SRM_LRM_GLOBAL_GTT;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010299 else
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010300 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
10301 *cs++ = i915_mmio_reg_offset(DERRMR);
10302 *cs++ = i915_ggtt_offset(req->engine->scratch) + 256;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010303 if (IS_GEN8(dev_priv)) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010304 *cs++ = 0;
10305 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010306 }
10307 }
10308
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010309 *cs++ = MI_DISPLAY_FLIP_I915 | plane_bit;
10310 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10311 *cs++ = intel_crtc->flip_work->gtt_offset;
10312 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010313
10314 return 0;
10315}
10316
10317static bool use_mmio_flip(struct intel_engine_cs *engine,
10318 struct drm_i915_gem_object *obj)
10319{
10320 /*
10321 * This is not being used for older platforms, because
10322 * non-availability of flip done interrupt forces us to use
10323 * CS flips. Older platforms derive flip done using some clever
10324 * tricks involving the flip_pending status bits and vblank irqs.
10325 * So using MMIO flips there would disrupt this mechanism.
10326 */
10327
10328 if (engine == NULL)
10329 return true;
10330
10331 if (INTEL_GEN(engine->i915) < 5)
10332 return false;
10333
10334 if (i915.use_mmio_flip < 0)
10335 return false;
10336 else if (i915.use_mmio_flip > 0)
10337 return true;
10338 else if (i915.enable_execlists)
10339 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010010340
Chris Wilsond07f0e52016-10-28 13:58:44 +010010341 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010342}
10343
10344static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
10345 unsigned int rotation,
10346 struct intel_flip_work *work)
10347{
10348 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010349 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010350 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
10351 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020010352 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010353
10354 ctl = I915_READ(PLANE_CTL(pipe, 0));
10355 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010356 switch (fb->modifier) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010357 case DRM_FORMAT_MOD_NONE:
10358 break;
10359 case I915_FORMAT_MOD_X_TILED:
10360 ctl |= PLANE_CTL_TILED_X;
10361 break;
10362 case I915_FORMAT_MOD_Y_TILED:
10363 ctl |= PLANE_CTL_TILED_Y;
10364 break;
10365 case I915_FORMAT_MOD_Yf_TILED:
10366 ctl |= PLANE_CTL_TILED_YF;
10367 break;
10368 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010369 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010370 }
10371
10372 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010373 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10374 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10375 */
10376 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10377 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10378
10379 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
10380 POSTING_READ(PLANE_SURF(pipe, 0));
10381}
10382
10383static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
10384 struct intel_flip_work *work)
10385{
10386 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010387 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020010388 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010389 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
10390 u32 dspcntr;
10391
10392 dspcntr = I915_READ(reg);
10393
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010394 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010395 dspcntr |= DISPPLANE_TILED;
10396 else
10397 dspcntr &= ~DISPPLANE_TILED;
10398
10399 I915_WRITE(reg, dspcntr);
10400
10401 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
10402 POSTING_READ(DSPSURF(intel_crtc->plane));
10403}
10404
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010405static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000010406{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010407 struct intel_flip_work *work =
10408 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010409 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10410 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10411 struct intel_framebuffer *intel_fb =
10412 to_intel_framebuffer(crtc->base.primary->fb);
10413 struct drm_i915_gem_object *obj = intel_fb->obj;
10414
Chris Wilsond07f0e52016-10-28 13:58:44 +010010415 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010416
10417 intel_pipe_update_start(crtc);
10418
10419 if (INTEL_GEN(dev_priv) >= 9)
10420 skl_do_mmio_flip(crtc, work->rotation, work);
10421 else
10422 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10423 ilk_do_mmio_flip(crtc, work);
10424
10425 intel_pipe_update_end(crtc, work);
10426}
10427
10428static int intel_default_queue_flip(struct drm_device *dev,
10429 struct drm_crtc *crtc,
10430 struct drm_framebuffer *fb,
10431 struct drm_i915_gem_object *obj,
10432 struct drm_i915_gem_request *req,
10433 uint32_t flags)
10434{
10435 return -ENODEV;
10436}
10437
10438static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
10439 struct intel_crtc *intel_crtc,
10440 struct intel_flip_work *work)
10441{
10442 u32 addr, vblank;
10443
10444 if (!atomic_read(&work->pending))
10445 return false;
10446
10447 smp_rmb();
10448
10449 vblank = intel_crtc_get_vblank_counter(intel_crtc);
10450 if (work->flip_ready_vblank == 0) {
10451 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010010452 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010453 return false;
10454
10455 work->flip_ready_vblank = vblank;
10456 }
10457
10458 if (vblank - work->flip_ready_vblank < 3)
10459 return false;
10460
10461 /* Potential stall - if we see that the flip has happened,
10462 * assume a missed interrupt. */
10463 if (INTEL_GEN(dev_priv) >= 4)
10464 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10465 else
10466 addr = I915_READ(DSPADDR(intel_crtc->plane));
10467
10468 /* There is a potential issue here with a false positive after a flip
10469 * to the same address. We could address this by checking for a
10470 * non-incrementing frame counter.
10471 */
10472 return addr == work->gtt_offset;
10473}
10474
10475void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
10476{
Chris Wilson91c8a322016-07-05 10:40:23 +010010477 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010478 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010479 struct intel_flip_work *work;
10480
10481 WARN_ON(!in_interrupt());
10482
10483 if (crtc == NULL)
10484 return;
10485
10486 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010487 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010488
10489 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010490 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010491 WARN_ONCE(1,
10492 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010493 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
10494 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010495 work = NULL;
10496 }
10497
10498 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010499 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010500 intel_queue_rps_boost_for_request(work->flip_queued_req);
10501 spin_unlock(&dev->event_lock);
10502}
10503
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010010504__maybe_unused
Daniel Vetter5a21b662016-05-24 17:13:53 +020010505static int intel_crtc_page_flip(struct drm_crtc *crtc,
10506 struct drm_framebuffer *fb,
10507 struct drm_pending_vblank_event *event,
10508 uint32_t page_flip_flags)
10509{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010510 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010511 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010512 struct drm_framebuffer *old_fb = crtc->primary->fb;
10513 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
10514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10515 struct drm_plane *primary = crtc->primary;
10516 enum pipe pipe = intel_crtc->pipe;
10517 struct intel_flip_work *work;
10518 struct intel_engine_cs *engine;
10519 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010010520 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010010521 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010522 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010523
Daniel Vetter5a21b662016-05-24 17:13:53 +020010524 /*
10525 * drm_mode_page_flip_ioctl() should already catch this, but double
10526 * check to be safe. In the future we may enable pageflipping from
10527 * a disabled primary plane.
10528 */
10529 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10530 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010531
Daniel Vetter5a21b662016-05-24 17:13:53 +020010532 /* Can't change pixel format via MI display flips. */
Ville Syrjälädbd4d572016-11-18 21:53:10 +020010533 if (fb->format != crtc->primary->fb->format)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010534 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010535
Daniel Vetter5a21b662016-05-24 17:13:53 +020010536 /*
10537 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10538 * Note that pitch changes could also affect these register.
10539 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010540 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020010541 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10542 fb->pitches[0] != crtc->primary->fb->pitches[0]))
10543 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010544
Daniel Vetter5a21b662016-05-24 17:13:53 +020010545 if (i915_terminally_wedged(&dev_priv->gpu_error))
10546 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010547
Daniel Vetter5a21b662016-05-24 17:13:53 +020010548 work = kzalloc(sizeof(*work), GFP_KERNEL);
10549 if (work == NULL)
10550 return -ENOMEM;
10551
10552 work->event = event;
10553 work->crtc = crtc;
10554 work->old_fb = old_fb;
10555 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010556
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010557 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010558 if (ret)
10559 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010560
Daniel Vetter5a21b662016-05-24 17:13:53 +020010561 /* We borrow the event spin lock for protecting flip_work */
10562 spin_lock_irq(&dev->event_lock);
10563 if (intel_crtc->flip_work) {
10564 /* Before declaring the flip queue wedged, check if
10565 * the hardware completed the operation behind our backs.
10566 */
10567 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
10568 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10569 page_flip_completed(intel_crtc);
10570 } else {
10571 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
10572 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010573
Daniel Vetter5a21b662016-05-24 17:13:53 +020010574 drm_crtc_vblank_put(crtc);
10575 kfree(work);
10576 return -EBUSY;
10577 }
10578 }
10579 intel_crtc->flip_work = work;
10580 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080010581
Daniel Vetter5a21b662016-05-24 17:13:53 +020010582 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10583 flush_workqueue(dev_priv->wq);
10584
10585 /* Reference the objects for the scheduled work. */
10586 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010587
10588 crtc->primary->fb = fb;
10589 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020010590
Chris Wilson25dc5562016-07-20 13:31:52 +010010591 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010592
10593 ret = i915_mutex_lock_interruptible(dev);
10594 if (ret)
10595 goto cleanup;
10596
Chris Wilson8af29b02016-09-09 14:11:47 +010010597 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
Chris Wilson8c185ec2017-03-16 17:13:02 +000010598 if (i915_reset_backoff_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010599 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000010600 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010601 }
10602
10603 atomic_inc(&intel_crtc->unpin_work_count);
10604
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010605 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010606 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
10607
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010010608 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010609 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010610 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010611 /* vlv: DISPLAY_FLIP fails to change tiling */
10612 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010010613 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010614 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010615 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010010616 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010617 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053010618 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010619 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053010620 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010621 }
10622
10623 mmio_flip = use_mmio_flip(engine, obj);
10624
Chris Wilson058d88c2016-08-15 10:49:06 +010010625 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
10626 if (IS_ERR(vma)) {
10627 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010628 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010010629 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010630
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010631 work->old_vma = to_intel_plane_state(primary->state)->vma;
10632 to_intel_plane_state(primary->state)->vma = vma;
10633
10634 work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010635 work->rotation = crtc->primary->state->rotation;
10636
Paulo Zanoni1f0613162016-08-17 16:41:44 -030010637 /*
10638 * There's the potential that the next frame will not be compatible with
10639 * FBC, so we want to call pre_update() before the actual page flip.
10640 * The problem is that pre_update() caches some information about the fb
10641 * object, so we want to do this only after the object is pinned. Let's
10642 * be on the safe side and do this immediately before scheduling the
10643 * flip.
10644 */
10645 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
10646 to_intel_plane_state(primary->state));
10647
Daniel Vetter5a21b662016-05-24 17:13:53 +020010648 if (mmio_flip) {
10649 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030010650 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010651 } else {
Chris Wilsone8a9c582016-12-18 15:37:20 +000010652 request = i915_gem_request_alloc(engine,
10653 dev_priv->kernel_context);
Chris Wilson8e637172016-08-02 22:50:26 +010010654 if (IS_ERR(request)) {
10655 ret = PTR_ERR(request);
10656 goto cleanup_unpin;
10657 }
10658
Chris Wilsona2bc4692016-09-09 14:11:56 +010010659 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010010660 if (ret)
10661 goto cleanup_request;
10662
Daniel Vetter5a21b662016-05-24 17:13:53 +020010663 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
10664 page_flip_flags);
10665 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010010666 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010667
10668 intel_mark_page_flip_active(intel_crtc, work);
10669
Chris Wilson8e637172016-08-02 22:50:26 +010010670 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010671 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010672 }
10673
Chris Wilson92117f02016-11-28 14:36:48 +000010674 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010675 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
10676 to_intel_plane(primary)->frontbuffer_bit);
10677 mutex_unlock(&dev->struct_mutex);
10678
Chris Wilson5748b6a2016-08-04 16:32:38 +010010679 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020010680 to_intel_plane(primary)->frontbuffer_bit);
10681
10682 trace_i915_flip_request(intel_crtc->plane, obj);
10683
10684 return 0;
10685
Chris Wilson8e637172016-08-02 22:50:26 +010010686cleanup_request:
10687 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010688cleanup_unpin:
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010689 to_intel_plane_state(primary->state)->vma = work->old_vma;
10690 intel_unpin_fb_vma(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010691cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010692 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000010693unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010694 mutex_unlock(&dev->struct_mutex);
10695cleanup:
10696 crtc->primary->fb = old_fb;
10697 update_state_fb(crtc->primary);
10698
Chris Wilsonf0cd5182016-10-28 13:58:43 +010010699 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010700 drm_framebuffer_unreference(work->old_fb);
10701
10702 spin_lock_irq(&dev->event_lock);
10703 intel_crtc->flip_work = NULL;
10704 spin_unlock_irq(&dev->event_lock);
10705
10706 drm_crtc_vblank_put(crtc);
10707free_work:
10708 kfree(work);
10709
10710 if (ret == -EIO) {
10711 struct drm_atomic_state *state;
10712 struct drm_plane_state *plane_state;
10713
10714out_hang:
10715 state = drm_atomic_state_alloc(dev);
10716 if (!state)
10717 return -ENOMEM;
10718 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
10719
10720retry:
10721 plane_state = drm_atomic_get_plane_state(state, primary);
10722 ret = PTR_ERR_OR_ZERO(plane_state);
10723 if (!ret) {
10724 drm_atomic_set_fb_for_plane(plane_state, fb);
10725
10726 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
10727 if (!ret)
10728 ret = drm_atomic_commit(state);
10729 }
10730
10731 if (ret == -EDEADLK) {
10732 drm_modeset_backoff(state->acquire_ctx);
10733 drm_atomic_state_clear(state);
10734 goto retry;
10735 }
10736
Chris Wilson08536952016-10-14 13:18:18 +010010737 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010738
10739 if (ret == 0 && event) {
10740 spin_lock_irq(&dev->event_lock);
10741 drm_crtc_send_vblank_event(crtc, event);
10742 spin_unlock_irq(&dev->event_lock);
10743 }
10744 }
10745 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010746}
10747
Daniel Vetter5a21b662016-05-24 17:13:53 +020010748
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010749/**
10750 * intel_wm_need_update - Check whether watermarks need updating
10751 * @plane: drm plane
10752 * @state: new plane state
10753 *
10754 * Check current plane state versus the new one to determine whether
10755 * watermarks need to be recalculated.
10756 *
10757 * Returns true or false.
10758 */
10759static bool intel_wm_need_update(struct drm_plane *plane,
10760 struct drm_plane_state *state)
10761{
Matt Roperd21fbe82015-09-24 15:53:12 -070010762 struct intel_plane_state *new = to_intel_plane_state(state);
10763 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10764
10765 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010766 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010767 return true;
10768
10769 if (!cur->base.fb || !new->base.fb)
10770 return false;
10771
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010772 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010773 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010774 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10775 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10776 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10777 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010778 return true;
10779
10780 return false;
10781}
10782
Matt Roperd21fbe82015-09-24 15:53:12 -070010783static bool needs_scaling(struct intel_plane_state *state)
10784{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010785 int src_w = drm_rect_width(&state->base.src) >> 16;
10786 int src_h = drm_rect_height(&state->base.src) >> 16;
10787 int dst_w = drm_rect_width(&state->base.dst);
10788 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010789
10790 return (src_w != dst_w || src_h != dst_h);
10791}
10792
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010793int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
10794 struct drm_plane_state *plane_state)
10795{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010796 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010797 struct drm_crtc *crtc = crtc_state->crtc;
10798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010799 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010800 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010801 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010802 struct intel_plane_state *old_plane_state =
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010803 to_intel_plane_state(plane->base.state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010804 bool mode_changed = needs_modeset(crtc_state);
10805 bool was_crtc_enabled = crtc->state->active;
10806 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010807 bool turn_off, turn_on, visible, was_visible;
10808 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010809 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010810
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010811 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010812 ret = skl_update_scaler_plane(
10813 to_intel_crtc_state(crtc_state),
10814 to_intel_plane_state(plane_state));
10815 if (ret)
10816 return ret;
10817 }
10818
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010819 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010820 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010821
10822 if (!was_crtc_enabled && WARN_ON(was_visible))
10823 was_visible = false;
10824
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010825 /*
10826 * Visibility is calculated as if the crtc was on, but
10827 * after scaler setup everything depends on it being off
10828 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010829 *
10830 * FIXME this is wrong for watermarks. Watermarks should also
10831 * be computed as if the pipe would be active. Perhaps move
10832 * per-plane wm computation to the .check_plane() hook, and
10833 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010834 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010835 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010836 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010837 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10838 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010839
10840 if (!was_visible && !visible)
10841 return 0;
10842
Maarten Lankhorste8861672016-02-24 11:24:26 +010010843 if (fb != old_plane_state->base.fb)
10844 pipe_config->fb_changed = true;
10845
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010846 turn_off = was_visible && (!visible || mode_changed);
10847 turn_on = visible && (!was_visible || mode_changed);
10848
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010849 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010850 intel_crtc->base.base.id, intel_crtc->base.name,
10851 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010852 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010853
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010854 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010855 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010856 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010857 turn_off, turn_on, mode_changed);
10858
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010859 if (turn_on) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010860 if (INTEL_GEN(dev_priv) < 5)
10861 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010862
10863 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010864 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010865 pipe_config->disable_cxsr = true;
10866 } else if (turn_off) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010867 if (INTEL_GEN(dev_priv) < 5)
10868 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010869
Ville Syrjälä852eb002015-06-24 22:00:07 +030010870 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010871 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010872 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010873 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010874 if (INTEL_GEN(dev_priv) < 5) {
10875 /* FIXME bollocks */
10876 pipe_config->update_wm_pre = true;
10877 pipe_config->update_wm_post = true;
10878 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010879 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010880
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010881 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010882 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010883
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010884 /*
10885 * WaCxSRDisabledForSpriteScaling:ivb
10886 *
10887 * cstate->update_wm was already set above, so this flag will
10888 * take effect when we commit and program watermarks.
10889 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010890 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010891 needs_scaling(to_intel_plane_state(plane_state)) &&
10892 !needs_scaling(old_plane_state))
10893 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010894
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010895 return 0;
10896}
10897
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010898static bool encoders_cloneable(const struct intel_encoder *a,
10899 const struct intel_encoder *b)
10900{
10901 /* masks could be asymmetric, so check both ways */
10902 return a == b || (a->cloneable & (1 << b->type) &&
10903 b->cloneable & (1 << a->type));
10904}
10905
10906static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10907 struct intel_crtc *crtc,
10908 struct intel_encoder *encoder)
10909{
10910 struct intel_encoder *source_encoder;
10911 struct drm_connector *connector;
10912 struct drm_connector_state *connector_state;
10913 int i;
10914
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010915 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010916 if (connector_state->crtc != &crtc->base)
10917 continue;
10918
10919 source_encoder =
10920 to_intel_encoder(connector_state->best_encoder);
10921 if (!encoders_cloneable(encoder, source_encoder))
10922 return false;
10923 }
10924
10925 return true;
10926}
10927
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010928static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10929 struct drm_crtc_state *crtc_state)
10930{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010931 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010932 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010933 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010934 struct intel_crtc_state *pipe_config =
10935 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010936 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010937 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010938 bool mode_changed = needs_modeset(crtc_state);
10939
Ville Syrjälä852eb002015-06-24 22:00:07 +030010940 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010941 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010942
Maarten Lankhorstad421372015-06-15 12:33:42 +020010943 if (mode_changed && crtc_state->enable &&
10944 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010945 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010946 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10947 pipe_config);
10948 if (ret)
10949 return ret;
10950 }
10951
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010952 if (crtc_state->color_mgmt_changed) {
10953 ret = intel_color_check(crtc, crtc_state);
10954 if (ret)
10955 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010956
10957 /*
10958 * Changing color management on Intel hardware is
10959 * handled as part of planes update.
10960 */
10961 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010962 }
10963
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010964 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010965 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010966 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010967 if (ret) {
10968 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010969 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010970 }
10971 }
10972
10973 if (dev_priv->display.compute_intermediate_wm &&
10974 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10975 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10976 return 0;
10977
10978 /*
10979 * Calculate 'intermediate' watermarks that satisfy both the
10980 * old state and the new state. We can program these
10981 * immediately.
10982 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010983 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010984 intel_crtc,
10985 pipe_config);
10986 if (ret) {
10987 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10988 return ret;
10989 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010990 } else if (dev_priv->display.compute_intermediate_wm) {
10991 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10992 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010993 }
10994
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010995 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010996 if (mode_changed)
10997 ret = skl_update_scaler_crtc(pipe_config);
10998
10999 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020011000 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011001 pipe_config);
11002 }
11003
11004 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011005}
11006
Jani Nikula65b38e02015-04-13 11:26:56 +030011007static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011008 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020011009 .atomic_begin = intel_begin_crtc_commit,
11010 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011011 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011012};
11013
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011014static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11015{
11016 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011017 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011018
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011019 drm_connector_list_iter_begin(dev, &conn_iter);
11020 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020011021 if (connector->base.state->crtc)
11022 drm_connector_unreference(&connector->base);
11023
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011024 if (connector->base.encoder) {
11025 connector->base.state->best_encoder =
11026 connector->base.encoder;
11027 connector->base.state->crtc =
11028 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020011029
11030 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011031 } else {
11032 connector->base.state->best_encoder = NULL;
11033 connector->base.state->crtc = NULL;
11034 }
11035 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011036 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011037}
11038
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011039static void
Robin Schroereba905b2014-05-18 02:24:50 +020011040connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011041 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011042{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011043 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011044 int bpp = pipe_config->pipe_bpp;
11045
11046 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011047 connector->base.base.id,
11048 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011049
11050 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011051 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011052 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011053 bpp, info->bpc * 3);
11054 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011055 }
11056
Mario Kleiner196f9542016-07-06 12:05:45 +020011057 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011058 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020011059 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11060 bpp);
11061 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011062 }
11063}
11064
11065static int
11066compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011067 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011068{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011069 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011070 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011071 struct drm_connector *connector;
11072 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011073 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011074
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011075 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
11076 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011077 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011078 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011079 bpp = 12*3;
11080 else
11081 bpp = 8*3;
11082
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011083
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011084 pipe_config->pipe_bpp = bpp;
11085
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011086 state = pipe_config->base.state;
11087
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011088 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011089 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011090 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011091 continue;
11092
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011093 connected_sink_compute_bpp(to_intel_connector(connector),
11094 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011095 }
11096
11097 return bpp;
11098}
11099
Daniel Vetter644db712013-09-19 14:53:58 +020011100static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11101{
11102 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11103 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011104 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011105 mode->crtc_hdisplay, mode->crtc_hsync_start,
11106 mode->crtc_hsync_end, mode->crtc_htotal,
11107 mode->crtc_vdisplay, mode->crtc_vsync_start,
11108 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11109}
11110
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011111static inline void
11112intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011113 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011114{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011115 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11116 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011117 m_n->gmch_m, m_n->gmch_n,
11118 m_n->link_m, m_n->link_n, m_n->tu);
11119}
11120
Daniel Vetterc0b03412013-05-28 12:05:54 +020011121static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011122 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011123 const char *context)
11124{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011125 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011126 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011127 struct drm_plane *plane;
11128 struct intel_plane *intel_plane;
11129 struct intel_plane_state *state;
11130 struct drm_framebuffer *fb;
11131
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000011132 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
11133 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011134
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011135 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
11136 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020011137 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011138
11139 if (pipe_config->has_pch_encoder)
11140 intel_dump_m_n_config(pipe_config, "fdi",
11141 pipe_config->fdi_lanes,
11142 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011143
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011144 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011145 intel_dump_m_n_config(pipe_config, "dp m_n",
11146 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000011147 if (pipe_config->has_drrs)
11148 intel_dump_m_n_config(pipe_config, "dp m2_n2",
11149 pipe_config->lane_count,
11150 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011151 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011152
Daniel Vetter55072d12014-11-20 16:10:28 +010011153 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011154 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010011155
Daniel Vetterc0b03412013-05-28 12:05:54 +020011156 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011157 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011158 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011159 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11160 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011161 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011162 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011163 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11164 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011165
11166 if (INTEL_GEN(dev_priv) >= 9)
11167 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11168 crtc->num_scalers,
11169 pipe_config->scaler_state.scaler_users,
11170 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011171
11172 if (HAS_GMCH_DISPLAY(dev_priv))
11173 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11174 pipe_config->gmch_pfit.control,
11175 pipe_config->gmch_pfit.pgm_ratios,
11176 pipe_config->gmch_pfit.lvds_border_bits);
11177 else
11178 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11179 pipe_config->pch_pfit.pos,
11180 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000011181 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011182
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011183 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11184 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011185
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020011186 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011187
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011188 DRM_DEBUG_KMS("planes on this crtc\n");
11189 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011190 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011191 intel_plane = to_intel_plane(plane);
11192 if (intel_plane->pipe != crtc->pipe)
11193 continue;
11194
11195 state = to_intel_plane_state(plane->state);
11196 fb = state->base.fb;
11197 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030011198 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11199 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011200 continue;
11201 }
11202
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011203 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11204 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011205 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020011206 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011207 if (INTEL_GEN(dev_priv) >= 9)
11208 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11209 state->scaler_id,
11210 state->base.src.x1 >> 16,
11211 state->base.src.y1 >> 16,
11212 drm_rect_width(&state->base.src) >> 16,
11213 drm_rect_height(&state->base.src) >> 16,
11214 state->base.dst.x1, state->base.dst.y1,
11215 drm_rect_width(&state->base.dst),
11216 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011217 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011218}
11219
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011220static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011221{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011222 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011223 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011224 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011225 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011226
11227 /*
11228 * Walk the connector list instead of the encoder
11229 * list to detect the problem on ddi platforms
11230 * where there's just one encoder per digital port.
11231 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011232 drm_for_each_connector(connector, dev) {
11233 struct drm_connector_state *connector_state;
11234 struct intel_encoder *encoder;
11235
11236 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11237 if (!connector_state)
11238 connector_state = connector->state;
11239
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011240 if (!connector_state->best_encoder)
11241 continue;
11242
11243 encoder = to_intel_encoder(connector_state->best_encoder);
11244
11245 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011246
11247 switch (encoder->type) {
11248 unsigned int port_mask;
11249 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011250 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011251 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030011252 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011253 case INTEL_OUTPUT_HDMI:
11254 case INTEL_OUTPUT_EDP:
11255 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11256
11257 /* the same port mustn't appear more than once */
11258 if (used_ports & port_mask)
11259 return false;
11260
11261 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011262 break;
11263 case INTEL_OUTPUT_DP_MST:
11264 used_mst_ports |=
11265 1 << enc_to_mst(&encoder->base)->primary->port;
11266 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011267 default:
11268 break;
11269 }
11270 }
11271
Ville Syrjälä477321e2016-07-28 17:50:40 +030011272 /* can't mix MST and SST/HDMI on the same port */
11273 if (used_ports & used_mst_ports)
11274 return false;
11275
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011276 return true;
11277}
11278
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011279static void
11280clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11281{
Ville Syrjäläff32c542017-03-02 19:14:57 +020011282 struct drm_i915_private *dev_priv =
11283 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070011284 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011285 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011286 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011287 struct intel_crtc_wm_state wm_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011288 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011289
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011290 /* FIXME: before the switch to atomic started, a new pipe_config was
11291 * kzalloc'd. Code that depends on any field being zero should be
11292 * fixed, so that the crtc_state can be safely duplicated. For now,
11293 * only fields that are know to not cause problems are preserved. */
11294
Chandra Konduru663a3642015-04-07 15:28:41 -070011295 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011296 shared_dpll = crtc_state->shared_dpll;
11297 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011298 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011299 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
11300 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011301
Chris Wilsond2fa80a2017-03-03 15:46:44 +000011302 /* Keep base drm_crtc_state intact, only clear our extended struct */
11303 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
11304 memset(&crtc_state->base + 1, 0,
11305 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011306
Chandra Konduru663a3642015-04-07 15:28:41 -070011307 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011308 crtc_state->shared_dpll = shared_dpll;
11309 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011310 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011311 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
11312 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011313}
11314
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011315static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011316intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011317 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011318{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011319 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011320 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011321 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011322 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011323 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011324 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011325 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011326
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011327 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011328
Daniel Vettere143a212013-07-04 12:01:15 +020011329 pipe_config->cpu_transcoder =
11330 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011331
Imre Deak2960bc92013-07-30 13:36:32 +030011332 /*
11333 * Sanitize sync polarity flags based on requested ones. If neither
11334 * positive or negative polarity is requested, treat this as meaning
11335 * negative polarity.
11336 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011337 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011338 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011339 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011340
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011341 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011342 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011343 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011344
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011345 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11346 pipe_config);
11347 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011348 goto fail;
11349
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011350 /*
11351 * Determine the real pipe dimensions. Note that stereo modes can
11352 * increase the actual pipe size due to the frame doubling and
11353 * insertion of additional space for blanks between the frame. This
11354 * is stored in the crtc timings. We use the requested mode to do this
11355 * computation to clearly distinguish it from the adjusted mode, which
11356 * can be changed by the connectors in the below retry loop.
11357 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011358 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011359 &pipe_config->pipe_src_w,
11360 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011361
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011362 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011363 if (connector_state->crtc != crtc)
11364 continue;
11365
11366 encoder = to_intel_encoder(connector_state->best_encoder);
11367
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011368 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11369 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11370 goto fail;
11371 }
11372
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011373 /*
11374 * Determine output_types before calling the .compute_config()
11375 * hooks so that the hooks can use this information safely.
11376 */
11377 pipe_config->output_types |= 1 << encoder->type;
11378 }
11379
Daniel Vettere29c22c2013-02-21 00:00:16 +010011380encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011381 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011382 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011383 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011384
Daniel Vetter135c81b2013-07-21 21:37:09 +020011385 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011386 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11387 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011388
Daniel Vetter7758a112012-07-08 19:40:39 +020011389 /* Pass our mode to the connectors and the CRTC to give them a chance to
11390 * adjust it according to limitations or connector properties, and also
11391 * a chance to reject the mode entirely.
11392 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011393 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011394 if (connector_state->crtc != crtc)
11395 continue;
11396
11397 encoder = to_intel_encoder(connector_state->best_encoder);
11398
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011399 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011400 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011401 goto fail;
11402 }
11403 }
11404
Daniel Vetterff9a6752013-06-01 17:16:21 +020011405 /* Set default port clock if not overwritten by the encoder. Needs to be
11406 * done afterwards in case the encoder adjusts the mode. */
11407 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011408 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011409 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011410
Daniel Vettera43f6e02013-06-07 23:10:32 +020011411 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011412 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011413 DRM_DEBUG_KMS("CRTC fixup failed\n");
11414 goto fail;
11415 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011416
11417 if (ret == RETRY) {
11418 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11419 ret = -EINVAL;
11420 goto fail;
11421 }
11422
11423 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11424 retry = false;
11425 goto encoder_retry;
11426 }
11427
Daniel Vettere8fa4272015-08-12 11:43:34 +020011428 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011429 * only enable it on 6bpc panels and when its not a compliance
11430 * test requesting 6bpc video pattern.
11431 */
11432 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11433 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011434 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011435 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011436
Daniel Vetter7758a112012-07-08 19:40:39 +020011437fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011438 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011439}
11440
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011441static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020011442intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011443{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011444 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011445 struct drm_crtc_state *new_crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011446 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011447
Ville Syrjälä76688512014-01-10 11:28:06 +020011448 /* Double check state. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011449 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
11450 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011451
11452 /* Update hwmode for vblank functions */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011453 if (new_crtc_state->active)
11454 crtc->hwmode = new_crtc_state->adjusted_mode;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011455 else
11456 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011457
11458 /*
11459 * Update legacy state to satisfy fbc code. This can
11460 * be removed when fbc uses the atomic state.
11461 */
11462 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11463 struct drm_plane_state *plane_state = crtc->primary->state;
11464
11465 crtc->primary->fb = plane_state->fb;
11466 crtc->x = plane_state->src_x >> 16;
11467 crtc->y = plane_state->src_y >> 16;
11468 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011469 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011470}
11471
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011472static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011473{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011474 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011475
11476 if (clock1 == clock2)
11477 return true;
11478
11479 if (!clock1 || !clock2)
11480 return false;
11481
11482 diff = abs(clock1 - clock2);
11483
11484 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11485 return true;
11486
11487 return false;
11488}
11489
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011490static bool
11491intel_compare_m_n(unsigned int m, unsigned int n,
11492 unsigned int m2, unsigned int n2,
11493 bool exact)
11494{
11495 if (m == m2 && n == n2)
11496 return true;
11497
11498 if (exact || !m || !n || !m2 || !n2)
11499 return false;
11500
11501 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11502
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011503 if (n > n2) {
11504 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011505 m2 <<= 1;
11506 n2 <<= 1;
11507 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011508 } else if (n < n2) {
11509 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011510 m <<= 1;
11511 n <<= 1;
11512 }
11513 }
11514
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011515 if (n != n2)
11516 return false;
11517
11518 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011519}
11520
11521static bool
11522intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11523 struct intel_link_m_n *m2_n2,
11524 bool adjust)
11525{
11526 if (m_n->tu == m2_n2->tu &&
11527 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11528 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11529 intel_compare_m_n(m_n->link_m, m_n->link_n,
11530 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11531 if (adjust)
11532 *m2_n2 = *m_n;
11533
11534 return true;
11535 }
11536
11537 return false;
11538}
11539
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011540static void __printf(3, 4)
11541pipe_config_err(bool adjust, const char *name, const char *format, ...)
11542{
11543 char *level;
11544 unsigned int category;
11545 struct va_format vaf;
11546 va_list args;
11547
11548 if (adjust) {
11549 level = KERN_DEBUG;
11550 category = DRM_UT_KMS;
11551 } else {
11552 level = KERN_ERR;
11553 category = DRM_UT_NONE;
11554 }
11555
11556 va_start(args, format);
11557 vaf.fmt = format;
11558 vaf.va = &args;
11559
11560 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11561
11562 va_end(args);
11563}
11564
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011565static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011566intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011567 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011568 struct intel_crtc_state *pipe_config,
11569 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011570{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011571 bool ret = true;
11572
Daniel Vetter66e985c2013-06-05 13:34:20 +020011573#define PIPE_CONF_CHECK_X(name) \
11574 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011575 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011576 "(expected 0x%08x, found 0x%08x)\n", \
11577 current_config->name, \
11578 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011579 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011580 }
11581
Daniel Vetter08a24032013-04-19 11:25:34 +020011582#define PIPE_CONF_CHECK_I(name) \
11583 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011584 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011585 "(expected %i, found %i)\n", \
11586 current_config->name, \
11587 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011588 ret = false; \
11589 }
11590
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011591#define PIPE_CONF_CHECK_P(name) \
11592 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011593 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011594 "(expected %p, found %p)\n", \
11595 current_config->name, \
11596 pipe_config->name); \
11597 ret = false; \
11598 }
11599
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011600#define PIPE_CONF_CHECK_M_N(name) \
11601 if (!intel_compare_link_m_n(&current_config->name, \
11602 &pipe_config->name,\
11603 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011604 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011605 "(expected tu %i gmch %i/%i link %i/%i, " \
11606 "found tu %i, gmch %i/%i link %i/%i)\n", \
11607 current_config->name.tu, \
11608 current_config->name.gmch_m, \
11609 current_config->name.gmch_n, \
11610 current_config->name.link_m, \
11611 current_config->name.link_n, \
11612 pipe_config->name.tu, \
11613 pipe_config->name.gmch_m, \
11614 pipe_config->name.gmch_n, \
11615 pipe_config->name.link_m, \
11616 pipe_config->name.link_n); \
11617 ret = false; \
11618 }
11619
Daniel Vetter55c561a2016-03-30 11:34:36 +020011620/* This is required for BDW+ where there is only one set of registers for
11621 * switching between high and low RR.
11622 * This macro can be used whenever a comparison has to be made between one
11623 * hw state and multiple sw state variables.
11624 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011625#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11626 if (!intel_compare_link_m_n(&current_config->name, \
11627 &pipe_config->name, adjust) && \
11628 !intel_compare_link_m_n(&current_config->alt_name, \
11629 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011630 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011631 "(expected tu %i gmch %i/%i link %i/%i, " \
11632 "or tu %i gmch %i/%i link %i/%i, " \
11633 "found tu %i, gmch %i/%i link %i/%i)\n", \
11634 current_config->name.tu, \
11635 current_config->name.gmch_m, \
11636 current_config->name.gmch_n, \
11637 current_config->name.link_m, \
11638 current_config->name.link_n, \
11639 current_config->alt_name.tu, \
11640 current_config->alt_name.gmch_m, \
11641 current_config->alt_name.gmch_n, \
11642 current_config->alt_name.link_m, \
11643 current_config->alt_name.link_n, \
11644 pipe_config->name.tu, \
11645 pipe_config->name.gmch_m, \
11646 pipe_config->name.gmch_n, \
11647 pipe_config->name.link_m, \
11648 pipe_config->name.link_n); \
11649 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011650 }
11651
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011652#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11653 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011654 pipe_config_err(adjust, __stringify(name), \
11655 "(%x) (expected %i, found %i)\n", \
11656 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011657 current_config->name & (mask), \
11658 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011659 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011660 }
11661
Ville Syrjälä5e550652013-09-06 23:29:07 +030011662#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11663 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011664 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011665 "(expected %i, found %i)\n", \
11666 current_config->name, \
11667 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011668 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011669 }
11670
Daniel Vetterbb760062013-06-06 14:55:52 +020011671#define PIPE_CONF_QUIRK(quirk) \
11672 ((current_config->quirks | pipe_config->quirks) & (quirk))
11673
Daniel Vettereccb1402013-05-22 00:50:22 +020011674 PIPE_CONF_CHECK_I(cpu_transcoder);
11675
Daniel Vetter08a24032013-04-19 11:25:34 +020011676 PIPE_CONF_CHECK_I(has_pch_encoder);
11677 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011678 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011679
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011680 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011681 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011682
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011683 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011684 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011685
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011686 if (current_config->has_drrs)
11687 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11688 } else
11689 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011690
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011691 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011692
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011693 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11694 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11695 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11696 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11697 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11698 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011699
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011700 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11701 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11702 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11703 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11704 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11705 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011706
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011707 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020011708 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011709 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011710 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011711 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080011712 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011713
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011714 PIPE_CONF_CHECK_I(has_audio);
11715
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011716 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011717 DRM_MODE_FLAG_INTERLACE);
11718
Daniel Vetterbb760062013-06-06 14:55:52 +020011719 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011720 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011721 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011722 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011723 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011724 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011725 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011726 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011727 DRM_MODE_FLAG_NVSYNC);
11728 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011729
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011730 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011731 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011732 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011733 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011734 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011735
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011736 if (!adjust) {
11737 PIPE_CONF_CHECK_I(pipe_src_w);
11738 PIPE_CONF_CHECK_I(pipe_src_h);
11739
11740 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11741 if (current_config->pch_pfit.enabled) {
11742 PIPE_CONF_CHECK_X(pch_pfit.pos);
11743 PIPE_CONF_CHECK_X(pch_pfit.size);
11744 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011745
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011746 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011747 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011748 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011749
Jesse Barnese59150d2014-01-07 13:30:45 -080011750 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011751 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080011752 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011753
Ville Syrjälä282740f2013-09-04 18:30:03 +030011754 PIPE_CONF_CHECK_I(double_wide);
11755
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011756 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011757 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011758 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011759 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11760 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011761 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011762 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011763 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11764 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11765 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011766
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011767 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11768 PIPE_CONF_CHECK_X(dsi_pll.div);
11769
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011770 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011771 PIPE_CONF_CHECK_I(pipe_bpp);
11772
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011773 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011774 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011775
Daniel Vetter66e985c2013-06-05 13:34:20 +020011776#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011777#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011778#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011779#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011780#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011781#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011782
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011783 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011784}
11785
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011786static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11787 const struct intel_crtc_state *pipe_config)
11788{
11789 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011790 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011791 &pipe_config->fdi_m_n);
11792 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11793
11794 /*
11795 * FDI already provided one idea for the dotclock.
11796 * Yell if the encoder disagrees.
11797 */
11798 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11799 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11800 fdi_dotclock, dotclock);
11801 }
11802}
11803
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011804static void verify_wm_state(struct drm_crtc *crtc,
11805 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011806{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011807 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011808 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011809 struct skl_pipe_wm hw_wm, *sw_wm;
11810 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11811 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11813 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011814 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011815
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011816 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011817 return;
11818
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011819 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011820 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011821
Damien Lespiau08db6652014-11-04 17:06:52 +000011822 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11823 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11824
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011825 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011826 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011827 hw_plane_wm = &hw_wm.planes[plane];
11828 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011829
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011830 /* Watermarks */
11831 for (level = 0; level <= max_level; level++) {
11832 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11833 &sw_plane_wm->wm[level]))
11834 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011835
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011836 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11837 pipe_name(pipe), plane + 1, level,
11838 sw_plane_wm->wm[level].plane_en,
11839 sw_plane_wm->wm[level].plane_res_b,
11840 sw_plane_wm->wm[level].plane_res_l,
11841 hw_plane_wm->wm[level].plane_en,
11842 hw_plane_wm->wm[level].plane_res_b,
11843 hw_plane_wm->wm[level].plane_res_l);
11844 }
11845
11846 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11847 &sw_plane_wm->trans_wm)) {
11848 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11849 pipe_name(pipe), plane + 1,
11850 sw_plane_wm->trans_wm.plane_en,
11851 sw_plane_wm->trans_wm.plane_res_b,
11852 sw_plane_wm->trans_wm.plane_res_l,
11853 hw_plane_wm->trans_wm.plane_en,
11854 hw_plane_wm->trans_wm.plane_res_b,
11855 hw_plane_wm->trans_wm.plane_res_l);
11856 }
11857
11858 /* DDB */
11859 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11860 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11861
11862 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011863 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011864 pipe_name(pipe), plane + 1,
11865 sw_ddb_entry->start, sw_ddb_entry->end,
11866 hw_ddb_entry->start, hw_ddb_entry->end);
11867 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011868 }
11869
Lyude27082492016-08-24 07:48:10 +020011870 /*
11871 * cursor
11872 * If the cursor plane isn't active, we may not have updated it's ddb
11873 * allocation. In that case since the ddb allocation will be updated
11874 * once the plane becomes visible, we can skip this check
11875 */
11876 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011877 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11878 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011879
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011880 /* Watermarks */
11881 for (level = 0; level <= max_level; level++) {
11882 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11883 &sw_plane_wm->wm[level]))
11884 continue;
11885
11886 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11887 pipe_name(pipe), level,
11888 sw_plane_wm->wm[level].plane_en,
11889 sw_plane_wm->wm[level].plane_res_b,
11890 sw_plane_wm->wm[level].plane_res_l,
11891 hw_plane_wm->wm[level].plane_en,
11892 hw_plane_wm->wm[level].plane_res_b,
11893 hw_plane_wm->wm[level].plane_res_l);
11894 }
11895
11896 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11897 &sw_plane_wm->trans_wm)) {
11898 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11899 pipe_name(pipe),
11900 sw_plane_wm->trans_wm.plane_en,
11901 sw_plane_wm->trans_wm.plane_res_b,
11902 sw_plane_wm->trans_wm.plane_res_l,
11903 hw_plane_wm->trans_wm.plane_en,
11904 hw_plane_wm->trans_wm.plane_res_b,
11905 hw_plane_wm->trans_wm.plane_res_l);
11906 }
11907
11908 /* DDB */
11909 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11910 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11911
11912 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011913 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011914 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011915 sw_ddb_entry->start, sw_ddb_entry->end,
11916 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011917 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011918 }
11919}
11920
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011921static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011922verify_connector_state(struct drm_device *dev,
11923 struct drm_atomic_state *state,
11924 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011925{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011926 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011927 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011928 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011929
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011930 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011931 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011932
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011933 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011934 continue;
11935
Daniel Vetter5a21b662016-05-24 17:13:53 +020011936 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011937
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011938 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011939 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011940 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011941}
11942
11943static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011944verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011945{
11946 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011947 struct drm_connector *connector;
11948 struct drm_connector_state *old_conn_state, *new_conn_state;
11949 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011950
Damien Lespiaub2784e12014-08-05 11:29:37 +010011951 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011952 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011953 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011954
11955 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11956 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011957 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011958
Daniel Vetter86b04262017-03-01 10:52:26 +010011959 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11960 new_conn_state, i) {
11961 if (old_conn_state->best_encoder == &encoder->base)
11962 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011963
Daniel Vetter86b04262017-03-01 10:52:26 +010011964 if (new_conn_state->best_encoder != &encoder->base)
11965 continue;
11966 found = enabled = true;
11967
11968 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011969 encoder->base.crtc,
11970 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011971 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011972
11973 if (!found)
11974 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011975
Rob Clarke2c719b2014-12-15 13:56:32 -050011976 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011977 "encoder's enabled state mismatch "
11978 "(expected %i, found %i)\n",
11979 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011980
11981 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011982 bool active;
11983
11984 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011985 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011986 "encoder detached but still enabled on pipe %c.\n",
11987 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011988 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011989 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011990}
11991
11992static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011993verify_crtc_state(struct drm_crtc *crtc,
11994 struct drm_crtc_state *old_crtc_state,
11995 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011996{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011997 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011998 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011999 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12001 struct intel_crtc_state *pipe_config, *sw_config;
12002 struct drm_atomic_state *old_state;
12003 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012004
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012005 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020012006 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012007 pipe_config = to_intel_crtc_state(old_crtc_state);
12008 memset(pipe_config, 0, sizeof(*pipe_config));
12009 pipe_config->base.crtc = crtc;
12010 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012011
Ville Syrjälä78108b72016-05-27 20:59:19 +030012012 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012013
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012014 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012015
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012016 /* hw state is inconsistent with the pipe quirk */
12017 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12018 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12019 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012020
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012021 I915_STATE_WARN(new_crtc_state->active != active,
12022 "crtc active state doesn't match with hw state "
12023 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012024
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012025 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12026 "transitional active state does not match atomic hw state "
12027 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012028
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012029 for_each_encoder_on_crtc(dev, crtc, encoder) {
12030 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012031
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012032 active = encoder->get_hw_state(encoder, &pipe);
12033 I915_STATE_WARN(active != new_crtc_state->active,
12034 "[ENCODER:%i] active %i with crtc active %i\n",
12035 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012036
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012037 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12038 "Encoder connected to wrong pipe %c\n",
12039 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012040
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012041 if (active) {
12042 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012043 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012044 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012045 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012046
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020012047 intel_crtc_compute_pixel_rate(pipe_config);
12048
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012049 if (!new_crtc_state->active)
12050 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012051
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012052 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012053
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012054 sw_config = to_intel_crtc_state(crtc->state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012055 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012056 pipe_config, false)) {
12057 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12058 intel_dump_pipe_config(intel_crtc, pipe_config,
12059 "[hw state]");
12060 intel_dump_pipe_config(intel_crtc, sw_config,
12061 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012062 }
12063}
12064
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012065static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012066verify_single_dpll_state(struct drm_i915_private *dev_priv,
12067 struct intel_shared_dpll *pll,
12068 struct drm_crtc *crtc,
12069 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012070{
12071 struct intel_dpll_hw_state dpll_hw_state;
12072 unsigned crtc_mask;
12073 bool active;
12074
12075 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12076
12077 DRM_DEBUG_KMS("%s\n", pll->name);
12078
12079 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12080
12081 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12082 I915_STATE_WARN(!pll->on && pll->active_mask,
12083 "pll in active use but not on in sw tracking\n");
12084 I915_STATE_WARN(pll->on && !pll->active_mask,
12085 "pll is on but not used by any active crtc\n");
12086 I915_STATE_WARN(pll->on != active,
12087 "pll on state mismatch (expected %i, found %i)\n",
12088 pll->on, active);
12089 }
12090
12091 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012092 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012093 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012094 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012095
12096 return;
12097 }
12098
12099 crtc_mask = 1 << drm_crtc_index(crtc);
12100
12101 if (new_state->active)
12102 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12103 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12104 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12105 else
12106 I915_STATE_WARN(pll->active_mask & crtc_mask,
12107 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12108 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12109
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012110 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012111 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012112 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012113
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012114 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012115 &dpll_hw_state,
12116 sizeof(dpll_hw_state)),
12117 "pll hw state mismatch\n");
12118}
12119
12120static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012121verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12122 struct drm_crtc_state *old_crtc_state,
12123 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012124{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012125 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012126 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12127 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12128
12129 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012130 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012131
12132 if (old_state->shared_dpll &&
12133 old_state->shared_dpll != new_state->shared_dpll) {
12134 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12135 struct intel_shared_dpll *pll = old_state->shared_dpll;
12136
12137 I915_STATE_WARN(pll->active_mask & crtc_mask,
12138 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12139 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012140 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012141 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12142 pipe_name(drm_crtc_index(crtc)));
12143 }
12144}
12145
12146static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012147intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012148 struct drm_atomic_state *state,
12149 struct drm_crtc_state *old_state,
12150 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012151{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012152 if (!needs_modeset(new_state) &&
12153 !to_intel_crtc_state(new_state)->update_pipe)
12154 return;
12155
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012156 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012157 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012158 verify_crtc_state(crtc, old_state, new_state);
12159 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012160}
12161
12162static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012163verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012164{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012165 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012166 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012167
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012168 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012169 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012170}
Daniel Vetter53589012013-06-05 13:34:16 +020012171
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012172static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012173intel_modeset_verify_disabled(struct drm_device *dev,
12174 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012175{
Daniel Vetter86b04262017-03-01 10:52:26 +010012176 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012177 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012178 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012179}
12180
Ville Syrjälä80715b22014-05-15 20:23:23 +030012181static void update_scanline_offset(struct intel_crtc *crtc)
12182{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012183 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012184
12185 /*
12186 * The scanline counter increments at the leading edge of hsync.
12187 *
12188 * On most platforms it starts counting from vtotal-1 on the
12189 * first active line. That means the scanline counter value is
12190 * always one less than what we would expect. Ie. just after
12191 * start of vblank, which also occurs at start of hsync (on the
12192 * last active line), the scanline counter will read vblank_start-1.
12193 *
12194 * On gen2 the scanline counter starts counting from 1 instead
12195 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12196 * to keep the value positive), instead of adding one.
12197 *
12198 * On HSW+ the behaviour of the scanline counter depends on the output
12199 * type. For DP ports it behaves like most other platforms, but on HDMI
12200 * there's an extra 1 line difference. So we need to add two instead of
12201 * one to the value.
12202 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012203 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012204 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012205 int vtotal;
12206
Ville Syrjälä124abe02015-09-08 13:40:45 +030012207 vtotal = adjusted_mode->crtc_vtotal;
12208 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012209 vtotal /= 2;
12210
12211 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012212 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030012213 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012214 crtc->scanline_offset = 2;
12215 } else
12216 crtc->scanline_offset = 1;
12217}
12218
Maarten Lankhorstad421372015-06-15 12:33:42 +020012219static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012220{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012221 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012222 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012223 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012224 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012225 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012226
12227 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012228 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012229
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012230 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012231 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012232 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012233 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012234
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012235 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012236 continue;
12237
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012238 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012239
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012240 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012241 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012242
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012243 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012244 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012245}
12246
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012247/*
12248 * This implements the workaround described in the "notes" section of the mode
12249 * set sequence documentation. When going from no pipes or single pipe to
12250 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12251 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12252 */
12253static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12254{
12255 struct drm_crtc_state *crtc_state;
12256 struct intel_crtc *intel_crtc;
12257 struct drm_crtc *crtc;
12258 struct intel_crtc_state *first_crtc_state = NULL;
12259 struct intel_crtc_state *other_crtc_state = NULL;
12260 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12261 int i;
12262
12263 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012264 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012265 intel_crtc = to_intel_crtc(crtc);
12266
12267 if (!crtc_state->active || !needs_modeset(crtc_state))
12268 continue;
12269
12270 if (first_crtc_state) {
12271 other_crtc_state = to_intel_crtc_state(crtc_state);
12272 break;
12273 } else {
12274 first_crtc_state = to_intel_crtc_state(crtc_state);
12275 first_pipe = intel_crtc->pipe;
12276 }
12277 }
12278
12279 /* No workaround needed? */
12280 if (!first_crtc_state)
12281 return 0;
12282
12283 /* w/a possibly needed, check how many crtc's are already enabled. */
12284 for_each_intel_crtc(state->dev, intel_crtc) {
12285 struct intel_crtc_state *pipe_config;
12286
12287 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12288 if (IS_ERR(pipe_config))
12289 return PTR_ERR(pipe_config);
12290
12291 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12292
12293 if (!pipe_config->base.active ||
12294 needs_modeset(&pipe_config->base))
12295 continue;
12296
12297 /* 2 or more enabled crtcs means no need for w/a */
12298 if (enabled_pipe != INVALID_PIPE)
12299 return 0;
12300
12301 enabled_pipe = intel_crtc->pipe;
12302 }
12303
12304 if (enabled_pipe != INVALID_PIPE)
12305 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12306 else if (other_crtc_state)
12307 other_crtc_state->hsw_workaround_pipe = first_pipe;
12308
12309 return 0;
12310}
12311
Ville Syrjälä8d965612016-11-14 18:35:10 +020012312static int intel_lock_all_pipes(struct drm_atomic_state *state)
12313{
12314 struct drm_crtc *crtc;
12315
12316 /* Add all pipes to the state */
12317 for_each_crtc(state->dev, crtc) {
12318 struct drm_crtc_state *crtc_state;
12319
12320 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12321 if (IS_ERR(crtc_state))
12322 return PTR_ERR(crtc_state);
12323 }
12324
12325 return 0;
12326}
12327
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012328static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12329{
12330 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012331
Ville Syrjälä8d965612016-11-14 18:35:10 +020012332 /*
12333 * Add all pipes to the state, and force
12334 * a modeset on all the active ones.
12335 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012336 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012337 struct drm_crtc_state *crtc_state;
12338 int ret;
12339
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012340 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12341 if (IS_ERR(crtc_state))
12342 return PTR_ERR(crtc_state);
12343
12344 if (!crtc_state->active || needs_modeset(crtc_state))
12345 continue;
12346
12347 crtc_state->mode_changed = true;
12348
12349 ret = drm_atomic_add_affected_connectors(state, crtc);
12350 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012351 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012352
12353 ret = drm_atomic_add_affected_planes(state, crtc);
12354 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012355 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012356 }
12357
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012358 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012359}
12360
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012361static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012362{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012363 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012364 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012365 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012366 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012367 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012368
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012369 if (!check_digital_port_conflicts(state)) {
12370 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12371 return -EINVAL;
12372 }
12373
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012374 intel_state->modeset = true;
12375 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012376 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12377 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012378
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012379 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12380 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012381 intel_state->active_crtcs |= 1 << i;
12382 else
12383 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012384
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012385 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070012386 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012387 }
12388
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012389 /*
12390 * See if the config requires any additional preparation, e.g.
12391 * to adjust global state with pipes off. We need to do this
12392 * here so we can get the modeset_pipe updated config for the new
12393 * mode set on this crtc. For other crtcs we need to use the
12394 * adjusted_mode bits in the crtc directly.
12395 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012396 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012397 ret = dev_priv->display.modeset_calc_cdclk(state);
12398 if (ret < 0)
12399 return ret;
12400
Ville Syrjälä8d965612016-11-14 18:35:10 +020012401 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012402 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012403 * holding all the crtc locks, even if we don't end up
12404 * touching the hardware
12405 */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012406 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
12407 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012408 ret = intel_lock_all_pipes(state);
12409 if (ret < 0)
12410 return ret;
12411 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012412
Ville Syrjälä8d965612016-11-14 18:35:10 +020012413 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012414 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
12415 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012416 ret = intel_modeset_all_pipes(state);
12417 if (ret < 0)
12418 return ret;
12419 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012420
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012421 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12422 intel_state->cdclk.logical.cdclk,
12423 intel_state->cdclk.actual.cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012424 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012425 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012426 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012427
Maarten Lankhorstad421372015-06-15 12:33:42 +020012428 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012429
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012430 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012431 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012432
Maarten Lankhorstad421372015-06-15 12:33:42 +020012433 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012434}
12435
Matt Roperaa363132015-09-24 15:53:18 -070012436/*
12437 * Handle calculation of various watermark data at the end of the atomic check
12438 * phase. The code here should be run after the per-crtc and per-plane 'check'
12439 * handlers to ensure that all derived state has been updated.
12440 */
Matt Roper55994c22016-05-12 07:06:08 -070012441static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012442{
12443 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012444 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012445
12446 /* Is there platform-specific watermark information to calculate? */
12447 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012448 return dev_priv->display.compute_global_watermarks(state);
12449
12450 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012451}
12452
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012453/**
12454 * intel_atomic_check - validate state object
12455 * @dev: drm device
12456 * @state: state to validate
12457 */
12458static int intel_atomic_check(struct drm_device *dev,
12459 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012460{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012461 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012462 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012463 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012464 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012465 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012466 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012467
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012468 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012469 if (ret)
12470 return ret;
12471
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012472 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012473 struct intel_crtc_state *pipe_config =
12474 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012475
12476 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012477 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012478 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012479
Daniel Vetter26495482015-07-15 14:15:52 +020012480 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012481 continue;
12482
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012483 if (!crtc_state->enable) {
12484 any_ms = true;
12485 continue;
12486 }
12487
Daniel Vetter26495482015-07-15 14:15:52 +020012488 /* FIXME: For only active_changed we shouldn't need to do any
12489 * state recomputation at all. */
12490
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012491 ret = drm_atomic_add_affected_connectors(state, crtc);
12492 if (ret)
12493 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012494
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012495 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012496 if (ret) {
12497 intel_dump_pipe_config(to_intel_crtc(crtc),
12498 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012499 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012500 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012501
Jani Nikula73831232015-11-19 10:26:30 +020012502 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012503 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012504 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012505 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012506 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012507 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012508 }
12509
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012510 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012511 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012512
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012513 ret = drm_atomic_add_affected_planes(state, crtc);
12514 if (ret)
12515 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012516
Daniel Vetter26495482015-07-15 14:15:52 +020012517 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12518 needs_modeset(crtc_state) ?
12519 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012520 }
12521
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012522 if (any_ms) {
12523 ret = intel_modeset_checks(state);
12524
12525 if (ret)
12526 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012527 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012528 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012529 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012530
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012531 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012532 if (ret)
12533 return ret;
12534
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012535 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012536 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012537}
12538
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012539static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012540 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012541{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012542 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012543 struct drm_crtc_state *crtc_state;
12544 struct drm_crtc *crtc;
12545 int i, ret;
12546
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012547 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012548 if (state->legacy_cursor_update)
12549 continue;
12550
12551 ret = intel_crtc_wait_for_pending_flips(crtc);
12552 if (ret)
12553 return ret;
12554
12555 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
12556 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012557 }
12558
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012559 ret = mutex_lock_interruptible(&dev->struct_mutex);
12560 if (ret)
12561 return ret;
12562
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012563 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012564 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012565
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012566 return ret;
12567}
12568
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012569u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12570{
12571 struct drm_device *dev = crtc->base.dev;
12572
12573 if (!dev->max_vblank_count)
12574 return drm_accurate_vblank_count(&crtc->base);
12575
12576 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12577}
12578
Daniel Vetter5a21b662016-05-24 17:13:53 +020012579static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
12580 struct drm_i915_private *dev_priv,
12581 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012582{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012583 unsigned last_vblank_count[I915_MAX_PIPES];
12584 enum pipe pipe;
12585 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012586
Daniel Vetter5a21b662016-05-24 17:13:53 +020012587 if (!crtc_mask)
12588 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012589
Daniel Vetter5a21b662016-05-24 17:13:53 +020012590 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012591 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12592 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012593
Daniel Vetter5a21b662016-05-24 17:13:53 +020012594 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010012595 continue;
12596
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012597 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012598 if (WARN_ON(ret != 0)) {
12599 crtc_mask &= ~(1 << pipe);
12600 continue;
12601 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012602
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012603 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012604 }
12605
12606 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012607 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12608 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012609 long lret;
12610
12611 if (!((1 << pipe) & crtc_mask))
12612 continue;
12613
12614 lret = wait_event_timeout(dev->vblank[pipe].queue,
12615 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012616 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012617 msecs_to_jiffies(50));
12618
12619 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
12620
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012621 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012622 }
12623}
12624
Daniel Vetter5a21b662016-05-24 17:13:53 +020012625static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012626{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012627 /* fb updated, need to unpin old fb */
12628 if (crtc_state->fb_changed)
12629 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012630
Daniel Vetter5a21b662016-05-24 17:13:53 +020012631 /* wm changes, need vblank before final wm's */
12632 if (crtc_state->update_wm_post)
12633 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012634
Ville Syrjälä5eeb7982017-03-02 19:15:00 +020012635 if (crtc_state->wm.need_postvbl_update)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012636 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012637
Daniel Vetter5a21b662016-05-24 17:13:53 +020012638 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012639}
12640
Lyude896e5bb2016-08-24 07:48:09 +020012641static void intel_update_crtc(struct drm_crtc *crtc,
12642 struct drm_atomic_state *state,
12643 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012644 struct drm_crtc_state *new_crtc_state,
Lyude896e5bb2016-08-24 07:48:09 +020012645 unsigned int *crtc_vblank_mask)
12646{
12647 struct drm_device *dev = crtc->dev;
12648 struct drm_i915_private *dev_priv = to_i915(dev);
12649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012650 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12651 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012652
12653 if (modeset) {
12654 update_scanline_offset(intel_crtc);
12655 dev_priv->display.crtc_enable(pipe_config, state);
12656 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012657 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12658 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012659 }
12660
12661 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12662 intel_fbc_enable(
12663 intel_crtc, pipe_config,
12664 to_intel_plane_state(crtc->primary->state));
12665 }
12666
12667 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
12668
12669 if (needs_vblank_wait(pipe_config))
12670 *crtc_vblank_mask |= drm_crtc_mask(crtc);
12671}
12672
12673static void intel_update_crtcs(struct drm_atomic_state *state,
12674 unsigned int *crtc_vblank_mask)
12675{
12676 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012677 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012678 int i;
12679
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012680 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12681 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012682 continue;
12683
12684 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012685 new_crtc_state, crtc_vblank_mask);
Lyude896e5bb2016-08-24 07:48:09 +020012686 }
12687}
12688
Lyude27082492016-08-24 07:48:10 +020012689static void skl_update_crtcs(struct drm_atomic_state *state,
12690 unsigned int *crtc_vblank_mask)
12691{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012692 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012693 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12694 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012695 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012696 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012697 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012698 unsigned int updated = 0;
12699 bool progress;
12700 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012701 int i;
12702
12703 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12704
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012705 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012706 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012707 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012708 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012709
12710 /*
12711 * Whenever the number of active pipes changes, we need to make sure we
12712 * update the pipes in the right order so that their ddb allocations
12713 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12714 * cause pipe underruns and other bad stuff.
12715 */
12716 do {
Lyude27082492016-08-24 07:48:10 +020012717 progress = false;
12718
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012719 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012720 bool vbl_wait = false;
12721 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012722
12723 intel_crtc = to_intel_crtc(crtc);
12724 cstate = to_intel_crtc_state(crtc->state);
12725 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012726
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012727 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012728 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012729
12730 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020012731 continue;
12732
12733 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012734 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012735
12736 /*
12737 * If this is an already active pipe, it's DDB changed,
12738 * and this isn't the last pipe that needs updating
12739 * then we need to wait for a vblank to pass for the
12740 * new ddb allocation to take effect.
12741 */
Lyudece0ba282016-09-15 10:46:35 -040012742 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012743 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012744 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012745 intel_state->wm_results.dirty_pipes != updated)
12746 vbl_wait = true;
12747
12748 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012749 new_crtc_state, crtc_vblank_mask);
Lyude27082492016-08-24 07:48:10 +020012750
12751 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012752 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012753
12754 progress = true;
12755 }
12756 } while (progress);
12757}
12758
Chris Wilsonba318c62017-02-02 20:47:41 +000012759static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12760{
12761 struct intel_atomic_state *state, *next;
12762 struct llist_node *freed;
12763
12764 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12765 llist_for_each_entry_safe(state, next, freed, freed)
12766 drm_atomic_state_put(&state->base);
12767}
12768
12769static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12770{
12771 struct drm_i915_private *dev_priv =
12772 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12773
12774 intel_atomic_helper_free_state(dev_priv);
12775}
12776
Daniel Vetter94f05022016-06-14 18:01:00 +020012777static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012778{
Daniel Vetter94f05022016-06-14 18:01:00 +020012779 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012780 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012781 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012782 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012783 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012784 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012785 bool hw_check = intel_state->modeset;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012786 u64 put_domains[I915_MAX_PIPES] = {};
Daniel Vetter5a21b662016-05-24 17:13:53 +020012787 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010012788 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012789
Daniel Vetterea0000f2016-06-13 16:13:46 +020012790 drm_atomic_helper_wait_for_dependencies(state);
12791
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012792 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012793 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012794
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012795 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12797
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012798 if (needs_modeset(new_crtc_state) ||
12799 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012800 hw_check = true;
12801
12802 put_domains[to_intel_crtc(crtc)->pipe] =
12803 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012804 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012805 }
12806
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012807 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012808 continue;
12809
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012810 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12811 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012812
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012813 if (old_crtc_state->active) {
12814 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012815 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012816 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012817 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012818 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012819
12820 /*
12821 * Underruns don't always raise
12822 * interrupts, so check manually.
12823 */
12824 intel_check_cpu_fifo_underruns(dev_priv);
12825 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012826
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012827 if (!crtc->state->active) {
12828 /*
12829 * Make sure we don't call initial_watermarks
12830 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012831 *
12832 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012833 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012834 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012835 dev_priv->display.initial_watermarks(intel_state,
12836 to_intel_crtc_state(crtc->state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012837 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012838 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012839 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012840
Daniel Vetterea9d7582012-07-10 10:42:52 +020012841 /* Only after disabling all output pipelines that will be changed can we
12842 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012843 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012844
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012845 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012846 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012847
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012848 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012849
Lyude656d1b82016-08-17 15:55:54 -040012850 /*
12851 * SKL workaround: bspec recommends we disable the SAGV when we
12852 * have more then one pipe enabled
12853 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012854 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012855 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012856
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012857 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012858 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012859
Lyude896e5bb2016-08-24 07:48:09 +020012860 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012861 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12862 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012863
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012864 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012865 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012866 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012867 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012868 spin_unlock_irq(&dev->event_lock);
12869
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012870 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012871 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012872 }
12873
Lyude896e5bb2016-08-24 07:48:09 +020012874 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
12875 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
12876
Daniel Vetter94f05022016-06-14 18:01:00 +020012877 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12878 * already, but still need the state for the delayed optimization. To
12879 * fix this:
12880 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12881 * - schedule that vblank worker _before_ calling hw_done
12882 * - at the start of commit_tail, cancel it _synchrously
12883 * - switch over to the vblank wait helper in the core after that since
12884 * we don't need out special handling any more.
12885 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020012886 if (!state->legacy_cursor_update)
12887 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
12888
12889 /*
12890 * Now that the vblank has passed, we can go ahead and program the
12891 * optimal watermarks on platforms that need two-step watermark
12892 * programming.
12893 *
12894 * TODO: Move this (and other cleanup) to an async worker eventually.
12895 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012896 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12897 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012898
12899 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012900 dev_priv->display.optimize_watermarks(intel_state,
12901 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012902 }
12903
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012904 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012905 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12906
12907 if (put_domains[i])
12908 modeset_put_power_domains(dev_priv, put_domains[i]);
12909
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012910 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012911 }
12912
Paulo Zanoni56feca92016-09-22 18:00:28 -030012913 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012914 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012915
Daniel Vetter94f05022016-06-14 18:01:00 +020012916 drm_atomic_helper_commit_hw_done(state);
12917
Daniel Vetter5a21b662016-05-24 17:13:53 +020012918 if (intel_state->modeset)
12919 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
12920
12921 mutex_lock(&dev->struct_mutex);
12922 drm_atomic_helper_cleanup_planes(dev, state);
12923 mutex_unlock(&dev->struct_mutex);
12924
Daniel Vetterea0000f2016-06-13 16:13:46 +020012925 drm_atomic_helper_commit_cleanup_done(state);
12926
Chris Wilson08536952016-10-14 13:18:18 +010012927 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012928
Mika Kuoppala75714942015-12-16 09:26:48 +020012929 /* As one of the primary mmio accessors, KMS has a high likelihood
12930 * of triggering bugs in unclaimed access. After we finish
12931 * modesetting, see if an error has been flagged, and if so
12932 * enable debugging for the next modeset - and hope we catch
12933 * the culprit.
12934 *
12935 * XXX note that we assume display power is on at this point.
12936 * This might hold true now but we need to add pm helper to check
12937 * unclaimed only when the hardware is on, as atomic commits
12938 * can happen also when the device is completely off.
12939 */
12940 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Chris Wilsonba318c62017-02-02 20:47:41 +000012941
12942 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012943}
12944
12945static void intel_atomic_commit_work(struct work_struct *work)
12946{
Chris Wilsonc004a902016-10-28 13:58:45 +010012947 struct drm_atomic_state *state =
12948 container_of(work, struct drm_atomic_state, commit_work);
12949
Daniel Vetter94f05022016-06-14 18:01:00 +020012950 intel_atomic_commit_tail(state);
12951}
12952
Chris Wilsonc004a902016-10-28 13:58:45 +010012953static int __i915_sw_fence_call
12954intel_atomic_commit_ready(struct i915_sw_fence *fence,
12955 enum i915_sw_fence_notify notify)
12956{
12957 struct intel_atomic_state *state =
12958 container_of(fence, struct intel_atomic_state, commit_ready);
12959
12960 switch (notify) {
12961 case FENCE_COMPLETE:
12962 if (state->base.commit_work.func)
12963 queue_work(system_unbound_wq, &state->base.commit_work);
12964 break;
12965
12966 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012967 {
12968 struct intel_atomic_helper *helper =
12969 &to_i915(state->base.dev)->atomic_helper;
12970
12971 if (llist_add(&state->freed, &helper->free_list))
12972 schedule_work(&helper->free_work);
12973 break;
12974 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012975 }
12976
12977 return NOTIFY_DONE;
12978}
12979
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012980static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12981{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012982 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012983 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012984 int i;
12985
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012986 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012987 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012988 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012989 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012990}
12991
Daniel Vetter94f05022016-06-14 18:01:00 +020012992/**
12993 * intel_atomic_commit - commit validated state object
12994 * @dev: DRM device
12995 * @state: the top-level driver state object
12996 * @nonblock: nonblocking commit
12997 *
12998 * This function commits a top-level state object that has been validated
12999 * with drm_atomic_helper_check().
13000 *
Daniel Vetter94f05022016-06-14 18:01:00 +020013001 * RETURNS
13002 * Zero for success or -errno.
13003 */
13004static int intel_atomic_commit(struct drm_device *dev,
13005 struct drm_atomic_state *state,
13006 bool nonblock)
13007{
13008 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013009 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020013010 int ret = 0;
13011
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013012 /*
13013 * The intel_legacy_cursor_update() fast path takes care
13014 * of avoiding the vblank waits for simple cursor
13015 * movement and flips. For cursor on/off and size changes,
13016 * we want to perform the vblank waits so that watermark
13017 * updates happen during the correct frames. Gen9+ have
13018 * double buffered watermarks and so shouldn't need this.
13019 */
13020 if (INTEL_GEN(dev_priv) < 9)
13021 state->legacy_cursor_update = false;
13022
Daniel Vetter94f05022016-06-14 18:01:00 +020013023 ret = drm_atomic_helper_setup_commit(state, nonblock);
13024 if (ret)
13025 return ret;
13026
Chris Wilsonc004a902016-10-28 13:58:45 +010013027 drm_atomic_state_get(state);
13028 i915_sw_fence_init(&intel_state->commit_ready,
13029 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013030
Chris Wilsond07f0e52016-10-28 13:58:44 +010013031 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013032 if (ret) {
13033 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010013034 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013035 return ret;
13036 }
13037
13038 drm_atomic_helper_swap_state(state, true);
13039 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020013040 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013041 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013042
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013043 if (intel_state->modeset) {
13044 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13045 sizeof(intel_state->min_pixclk));
13046 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020013047 dev_priv->cdclk.logical = intel_state->cdclk.logical;
13048 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013049 }
13050
Chris Wilson08536952016-10-14 13:18:18 +010013051 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013052 INIT_WORK(&state->commit_work,
13053 nonblock ? intel_atomic_commit_work : NULL);
13054
13055 i915_sw_fence_commit(&intel_state->commit_ready);
13056 if (!nonblock) {
13057 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013058 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013059 }
Mika Kuoppala75714942015-12-16 09:26:48 +020013060
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013061 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013062}
13063
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013064void intel_crtc_restore_mode(struct drm_crtc *crtc)
13065{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013066 struct drm_device *dev = crtc->dev;
13067 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013068 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013069 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013070
13071 state = drm_atomic_state_alloc(dev);
13072 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030013073 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13074 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013075 return;
13076 }
13077
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013078 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013079
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013080retry:
13081 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13082 ret = PTR_ERR_OR_ZERO(crtc_state);
13083 if (!ret) {
13084 if (!crtc_state->active)
13085 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013086
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013087 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013088 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013089 }
13090
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013091 if (ret == -EDEADLK) {
13092 drm_atomic_state_clear(state);
13093 drm_modeset_backoff(state->acquire_ctx);
13094 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013095 }
13096
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013097out:
Chris Wilson08536952016-10-14 13:18:18 +010013098 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013099}
13100
Bob Paauwea8784872016-07-15 14:59:02 +010013101/*
13102 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
13103 * drm_atomic_helper_legacy_gamma_set() directly.
13104 */
13105static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
13106 u16 *red, u16 *green, u16 *blue,
13107 uint32_t size)
13108{
13109 struct drm_device *dev = crtc->dev;
13110 struct drm_mode_config *config = &dev->mode_config;
13111 struct drm_crtc_state *state;
13112 int ret;
13113
13114 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
13115 if (ret)
13116 return ret;
13117
13118 /*
13119 * Make sure we update the legacy properties so this works when
13120 * atomic is not enabled.
13121 */
13122
13123 state = crtc->state;
13124
13125 drm_object_property_set_value(&crtc->base,
13126 config->degamma_lut_property,
13127 (state->degamma_lut) ?
13128 state->degamma_lut->base.id : 0);
13129
13130 drm_object_property_set_value(&crtc->base,
13131 config->ctm_property,
13132 (state->ctm) ?
13133 state->ctm->base.id : 0);
13134
13135 drm_object_property_set_value(&crtc->base,
13136 config->gamma_lut_property,
13137 (state->gamma_lut) ?
13138 state->gamma_lut->base.id : 0);
13139
13140 return 0;
13141}
13142
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013143static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010013144 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013145 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013146 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013147 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010013148 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013149 .atomic_duplicate_state = intel_crtc_duplicate_state,
13150 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010013151 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013152};
13153
Matt Roper6beb8c232014-12-01 15:40:14 -080013154/**
13155 * intel_prepare_plane_fb - Prepare fb for usage on plane
13156 * @plane: drm plane to prepare for
13157 * @fb: framebuffer to prepare for presentation
13158 *
13159 * Prepares a framebuffer for usage on a display plane. Generally this
13160 * involves pinning the underlying object and updating the frontbuffer tracking
13161 * bits. Some older platforms need special physical address handling for
13162 * cursor planes.
13163 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013164 * Must be called with struct_mutex held.
13165 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013166 * Returns 0 on success, negative error code on failure.
13167 */
13168int
13169intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013170 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013171{
Chris Wilsonc004a902016-10-28 13:58:45 +010013172 struct intel_atomic_state *intel_state =
13173 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013174 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013175 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013176 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013177 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013178 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013179
Chris Wilson57822dc2017-02-22 11:40:48 +000013180 if (obj) {
13181 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13182 INTEL_INFO(dev_priv)->cursor_needs_physical) {
13183 const int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
13184
13185 ret = i915_gem_object_attach_phys(obj, align);
13186 if (ret) {
13187 DRM_DEBUG_KMS("failed to attach phys object\n");
13188 return ret;
13189 }
13190 } else {
13191 struct i915_vma *vma;
13192
13193 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
13194 if (IS_ERR(vma)) {
13195 DRM_DEBUG_KMS("failed to pin object\n");
13196 return PTR_ERR(vma);
13197 }
13198
13199 to_intel_plane_state(new_state)->vma = vma;
13200 }
13201 }
13202
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013203 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013204 return 0;
13205
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013206 if (old_obj) {
13207 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010013208 drm_atomic_get_existing_crtc_state(new_state->state,
13209 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013210
13211 /* Big Hammer, we also need to ensure that any pending
13212 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13213 * current scanout is retired before unpinning the old
13214 * framebuffer. Note that we rely on userspace rendering
13215 * into the buffer attached to the pipe they are waiting
13216 * on. If not, userspace generates a GPU hang with IPEHR
13217 * point to the MI_WAIT_FOR_EVENT.
13218 *
13219 * This should only fail upon a hung GPU, in which case we
13220 * can safely continue.
13221 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013222 if (needs_modeset(crtc_state)) {
13223 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13224 old_obj->resv, NULL,
13225 false, 0,
13226 GFP_KERNEL);
13227 if (ret < 0)
13228 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013229 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013230 }
13231
Chris Wilsonc004a902016-10-28 13:58:45 +010013232 if (new_state->fence) { /* explicit fencing */
13233 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13234 new_state->fence,
13235 I915_FENCE_TIMEOUT,
13236 GFP_KERNEL);
13237 if (ret < 0)
13238 return ret;
13239 }
13240
Chris Wilsonc37efb92016-06-17 08:28:47 +010013241 if (!obj)
13242 return 0;
13243
Chris Wilsonc004a902016-10-28 13:58:45 +010013244 if (!new_state->fence) { /* implicit fencing */
13245 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13246 obj->resv, NULL,
13247 false, I915_FENCE_TIMEOUT,
13248 GFP_KERNEL);
13249 if (ret < 0)
13250 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000013251
13252 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010013253 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013254
Chris Wilsond07f0e52016-10-28 13:58:44 +010013255 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013256}
13257
Matt Roper38f3ce32014-12-02 07:45:25 -080013258/**
13259 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13260 * @plane: drm plane to clean up for
13261 * @fb: old framebuffer that was on plane
13262 *
13263 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013264 *
13265 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013266 */
13267void
13268intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013269 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013270{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013271 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080013272
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013273 /* Should only be called after a successful intel_prepare_plane_fb()! */
13274 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
13275 if (vma)
13276 intel_unpin_fb_vma(vma);
Matt Roper465c1202014-05-29 08:06:54 -070013277}
13278
Chandra Konduru6156a452015-04-27 13:48:39 -070013279int
13280skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13281{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013282 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070013283 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013284 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013285
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013286 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013287 return DRM_PLANE_HELPER_NO_SCALING;
13288
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013289 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070013290
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013291 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13292 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13293
13294 if (IS_GEMINILAKE(dev_priv))
13295 max_dotclk *= 2;
13296
13297 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013298 return DRM_PLANE_HELPER_NO_SCALING;
13299
13300 /*
13301 * skl max scale is lower of:
13302 * close to 3 but not 3, -1 is for that purpose
13303 * or
13304 * cdclk/crtc_clock
13305 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013306 max_scale = min((1 << 16) * 3 - 1,
13307 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070013308
13309 return max_scale;
13310}
13311
Matt Roper465c1202014-05-29 08:06:54 -070013312static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013313intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013314 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013315 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013316{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013317 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013318 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013319 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013320 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13321 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013322 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013323
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013324 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013325 /* use scaler when colorkey is not required */
13326 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13327 min_scale = 1;
13328 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13329 }
Sonika Jindald8106362015-04-10 14:37:28 +053013330 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013331 }
Sonika Jindald8106362015-04-10 14:37:28 +053013332
Daniel Vettercc926382016-08-15 10:41:47 +020013333 ret = drm_plane_helper_check_state(&state->base,
13334 &state->clip,
13335 min_scale, max_scale,
13336 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013337 if (ret)
13338 return ret;
13339
Daniel Vettercc926382016-08-15 10:41:47 +020013340 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013341 return 0;
13342
13343 if (INTEL_GEN(dev_priv) >= 9) {
13344 ret = skl_check_plane_surface(state);
13345 if (ret)
13346 return ret;
13347 }
13348
13349 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013350}
13351
Daniel Vetter5a21b662016-05-24 17:13:53 +020013352static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13353 struct drm_crtc_state *old_crtc_state)
13354{
13355 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013356 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013357 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040013358 struct intel_crtc_state *intel_cstate =
13359 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013360 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013361 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013362 struct intel_atomic_state *old_intel_state =
13363 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013364 bool modeset = needs_modeset(crtc->state);
13365
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013366 if (!modeset &&
13367 (intel_cstate->base.color_mgmt_changed ||
13368 intel_cstate->update_pipe)) {
13369 intel_color_set_csc(crtc->state);
13370 intel_color_load_luts(crtc->state);
13371 }
13372
Daniel Vetter5a21b662016-05-24 17:13:53 +020013373 /* Perform vblank evasion around commit operation */
13374 intel_pipe_update_start(intel_crtc);
13375
13376 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013377 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013378
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013379 if (intel_cstate->update_pipe)
13380 intel_update_pipe_config(intel_crtc, old_intel_cstate);
13381 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013382 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040013383
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013384out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013385 if (dev_priv->display.atomic_update_watermarks)
13386 dev_priv->display.atomic_update_watermarks(old_intel_state,
13387 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013388}
13389
13390static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13391 struct drm_crtc_state *old_crtc_state)
13392{
13393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13394
13395 intel_pipe_update_end(intel_crtc, NULL);
13396}
13397
Matt Ropercf4c7c12014-12-04 10:27:42 -080013398/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013399 * intel_plane_destroy - destroy a plane
13400 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013401 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013402 * Common destruction function for all types of planes (primary, cursor,
13403 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013404 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013405void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013406{
Matt Roper465c1202014-05-29 08:06:54 -070013407 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013408 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013409}
13410
Matt Roper65a3fea2015-01-21 16:35:42 -080013411const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013412 .update_plane = drm_atomic_helper_update_plane,
13413 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013414 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013415 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013416 .atomic_get_property = intel_plane_atomic_get_property,
13417 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013418 .atomic_duplicate_state = intel_plane_duplicate_state,
13419 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070013420};
13421
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013422static int
13423intel_legacy_cursor_update(struct drm_plane *plane,
13424 struct drm_crtc *crtc,
13425 struct drm_framebuffer *fb,
13426 int crtc_x, int crtc_y,
13427 unsigned int crtc_w, unsigned int crtc_h,
13428 uint32_t src_x, uint32_t src_y,
13429 uint32_t src_w, uint32_t src_h)
13430{
13431 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13432 int ret;
13433 struct drm_plane_state *old_plane_state, *new_plane_state;
13434 struct intel_plane *intel_plane = to_intel_plane(plane);
13435 struct drm_framebuffer *old_fb;
13436 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013437 struct i915_vma *old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013438
13439 /*
13440 * When crtc is inactive or there is a modeset pending,
13441 * wait for it to complete in the slowpath
13442 */
13443 if (!crtc_state->active || needs_modeset(crtc_state) ||
13444 to_intel_crtc_state(crtc_state)->update_pipe)
13445 goto slow;
13446
13447 old_plane_state = plane->state;
13448
13449 /*
13450 * If any parameters change that may affect watermarks,
13451 * take the slowpath. Only changing fb or position should be
13452 * in the fastpath.
13453 */
13454 if (old_plane_state->crtc != crtc ||
13455 old_plane_state->src_w != src_w ||
13456 old_plane_state->src_h != src_h ||
13457 old_plane_state->crtc_w != crtc_w ||
13458 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013459 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013460 goto slow;
13461
13462 new_plane_state = intel_plane_duplicate_state(plane);
13463 if (!new_plane_state)
13464 return -ENOMEM;
13465
13466 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13467
13468 new_plane_state->src_x = src_x;
13469 new_plane_state->src_y = src_y;
13470 new_plane_state->src_w = src_w;
13471 new_plane_state->src_h = src_h;
13472 new_plane_state->crtc_x = crtc_x;
13473 new_plane_state->crtc_y = crtc_y;
13474 new_plane_state->crtc_w = crtc_w;
13475 new_plane_state->crtc_h = crtc_h;
13476
13477 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
13478 to_intel_plane_state(new_plane_state));
13479 if (ret)
13480 goto out_free;
13481
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013482 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13483 if (ret)
13484 goto out_free;
13485
13486 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
13487 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
13488
13489 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13490 if (ret) {
13491 DRM_DEBUG_KMS("failed to attach phys object\n");
13492 goto out_unlock;
13493 }
13494 } else {
13495 struct i915_vma *vma;
13496
13497 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13498 if (IS_ERR(vma)) {
13499 DRM_DEBUG_KMS("failed to pin object\n");
13500
13501 ret = PTR_ERR(vma);
13502 goto out_unlock;
13503 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013504
13505 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013506 }
13507
13508 old_fb = old_plane_state->fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013509 old_vma = to_intel_plane_state(old_plane_state)->vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013510
13511 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13512 intel_plane->frontbuffer_bit);
13513
13514 /* Swap plane state */
13515 new_plane_state->fence = old_plane_state->fence;
13516 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
13517 new_plane_state->fence = NULL;
13518 new_plane_state->fb = old_fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013519 to_intel_plane_state(new_plane_state)->vma = old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013520
Ville Syrjälä72259532017-03-02 19:15:05 +020013521 if (plane->state->visible) {
13522 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013523 intel_plane->update_plane(plane,
13524 to_intel_crtc_state(crtc->state),
13525 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013526 } else {
13527 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013528 intel_plane->disable_plane(plane, crtc);
Ville Syrjälä72259532017-03-02 19:15:05 +020013529 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013530
13531 intel_cleanup_plane_fb(plane, new_plane_state);
13532
13533out_unlock:
13534 mutex_unlock(&dev_priv->drm.struct_mutex);
13535out_free:
13536 intel_plane_destroy_state(plane, new_plane_state);
13537 return ret;
13538
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013539slow:
13540 return drm_atomic_helper_update_plane(plane, crtc, fb,
13541 crtc_x, crtc_y, crtc_w, crtc_h,
13542 src_x, src_y, src_w, src_h);
13543}
13544
13545static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13546 .update_plane = intel_legacy_cursor_update,
13547 .disable_plane = drm_atomic_helper_disable_plane,
13548 .destroy = intel_plane_destroy,
13549 .set_property = drm_atomic_helper_plane_set_property,
13550 .atomic_get_property = intel_plane_atomic_get_property,
13551 .atomic_set_property = intel_plane_atomic_set_property,
13552 .atomic_duplicate_state = intel_plane_duplicate_state,
13553 .atomic_destroy_state = intel_plane_destroy_state,
13554};
13555
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013556static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013557intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013558{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013559 struct intel_plane *primary = NULL;
13560 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013561 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013562 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013563 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013564 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013565
13566 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013567 if (!primary) {
13568 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013569 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013570 }
Matt Roper465c1202014-05-29 08:06:54 -070013571
Matt Roper8e7d6882015-01-21 16:35:41 -080013572 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013573 if (!state) {
13574 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013575 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013576 }
13577
Matt Roper8e7d6882015-01-21 16:35:41 -080013578 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013579
Matt Roper465c1202014-05-29 08:06:54 -070013580 primary->can_scale = false;
13581 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013582 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013583 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013584 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013585 }
Matt Roper465c1202014-05-29 08:06:54 -070013586 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013587 /*
13588 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13589 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13590 */
13591 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13592 primary->plane = (enum plane) !pipe;
13593 else
13594 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013595 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013596 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013597 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013598
Ville Syrjälä580503c2016-10-31 22:37:00 +020013599 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013600 intel_primary_formats = skl_primary_formats;
13601 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013602
13603 primary->update_plane = skylake_update_primary_plane;
13604 primary->disable_plane = skylake_disable_primary_plane;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013605 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013606 intel_primary_formats = i965_primary_formats;
13607 num_formats = ARRAY_SIZE(i965_primary_formats);
13608
13609 primary->update_plane = ironlake_update_primary_plane;
13610 primary->disable_plane = i9xx_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013611 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013612 intel_primary_formats = i965_primary_formats;
13613 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013614
13615 primary->update_plane = i9xx_update_primary_plane;
13616 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013617 } else {
13618 intel_primary_formats = i8xx_primary_formats;
13619 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013620
13621 primary->update_plane = i9xx_update_primary_plane;
13622 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013623 }
13624
Ville Syrjälä580503c2016-10-31 22:37:00 +020013625 if (INTEL_GEN(dev_priv) >= 9)
13626 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13627 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013628 intel_primary_formats, num_formats,
13629 DRM_PLANE_TYPE_PRIMARY,
13630 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013631 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013632 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13633 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013634 intel_primary_formats, num_formats,
13635 DRM_PLANE_TYPE_PRIMARY,
13636 "primary %c", pipe_name(pipe));
13637 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013638 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13639 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013640 intel_primary_formats, num_formats,
13641 DRM_PLANE_TYPE_PRIMARY,
13642 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013643 if (ret)
13644 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013645
Dave Airlie5481e272016-10-25 16:36:13 +100013646 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013647 supported_rotations =
13648 DRM_ROTATE_0 | DRM_ROTATE_90 |
13649 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013650 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13651 supported_rotations =
13652 DRM_ROTATE_0 | DRM_ROTATE_180 |
13653 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013654 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013655 supported_rotations =
13656 DRM_ROTATE_0 | DRM_ROTATE_180;
13657 } else {
13658 supported_rotations = DRM_ROTATE_0;
13659 }
13660
Dave Airlie5481e272016-10-25 16:36:13 +100013661 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013662 drm_plane_create_rotation_property(&primary->base,
13663 DRM_ROTATE_0,
13664 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013665
Matt Roperea2c67b2014-12-23 10:41:52 -080013666 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13667
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013668 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013669
13670fail:
13671 kfree(state);
13672 kfree(primary);
13673
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013674 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013675}
13676
Matt Roper3d7d6512014-06-10 08:28:13 -070013677static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013678intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013679 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013680 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013681{
Matt Roper2b875c22014-12-01 15:40:13 -080013682 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013683 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013684 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013685 unsigned stride;
13686 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013687
Ville Syrjäläf8856a42016-07-26 19:07:00 +030013688 ret = drm_plane_helper_check_state(&state->base,
13689 &state->clip,
13690 DRM_PLANE_HELPER_NO_SCALING,
13691 DRM_PLANE_HELPER_NO_SCALING,
13692 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013693 if (ret)
13694 return ret;
13695
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013696 /* if we want to turn off the cursor ignore width and height */
13697 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013698 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013699
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013700 /* Check for which cursor types we support */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013701 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
13702 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013703 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13704 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013705 return -EINVAL;
13706 }
13707
Matt Roperea2c67b2014-12-23 10:41:52 -080013708 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13709 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013710 DRM_DEBUG_KMS("buffer is too small\n");
13711 return -ENOMEM;
13712 }
13713
Ville Syrjäläbae781b2016-11-16 13:33:16 +020013714 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013715 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013716 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013717 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013718
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013719 /*
13720 * There's something wrong with the cursor on CHV pipe C.
13721 * If it straddles the left edge of the screen then
13722 * moving it away from the edge or disabling it often
13723 * results in a pipe underrun, and often that can lead to
13724 * dead pipe (constant underrun reported, and it scans
13725 * out just a solid color). To recover from that, the
13726 * display power well must be turned off and on again.
13727 * Refuse the put the cursor into that compromised position.
13728 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013729 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030013730 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013731 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
13732 return -EINVAL;
13733 }
13734
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013735 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013736}
13737
Matt Roperf4a2cf22014-12-01 15:40:12 -080013738static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013739intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013740 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013741{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010013742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13743
13744 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013745 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013746}
13747
13748static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013749intel_update_cursor_plane(struct drm_plane *plane,
13750 const struct intel_crtc_state *crtc_state,
13751 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013752{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013753 struct drm_crtc *crtc = crtc_state->base.crtc;
13754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013755 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013756 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013757 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013758
Matt Roperf4a2cf22014-12-01 15:40:12 -080013759 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013760 addr = 0;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013761 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013762 addr = intel_plane_ggtt_offset(state);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013763 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013764 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013765
Gustavo Padovana912f122014-12-01 15:40:10 -080013766 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013767 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013768}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013769
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013770static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013771intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013772{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013773 struct intel_plane *cursor = NULL;
13774 struct intel_plane_state *state = NULL;
13775 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013776
13777 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013778 if (!cursor) {
13779 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013780 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013781 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013782
Matt Roper8e7d6882015-01-21 16:35:41 -080013783 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013784 if (!state) {
13785 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013786 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013787 }
13788
Matt Roper8e7d6882015-01-21 16:35:41 -080013789 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013790
Matt Roper3d7d6512014-06-10 08:28:13 -070013791 cursor->can_scale = false;
13792 cursor->max_downscale = 1;
13793 cursor->pipe = pipe;
13794 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013795 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013796 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013797 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013798 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013799 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013800
Ville Syrjälä580503c2016-10-31 22:37:00 +020013801 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013802 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013803 intel_cursor_formats,
13804 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013805 DRM_PLANE_TYPE_CURSOR,
13806 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013807 if (ret)
13808 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013809
Dave Airlie5481e272016-10-25 16:36:13 +100013810 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013811 drm_plane_create_rotation_property(&cursor->base,
13812 DRM_ROTATE_0,
13813 DRM_ROTATE_0 |
13814 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013815
Ville Syrjälä580503c2016-10-31 22:37:00 +020013816 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013817 state->scaler_id = -1;
13818
Matt Roperea2c67b2014-12-23 10:41:52 -080013819 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13820
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013821 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013822
13823fail:
13824 kfree(state);
13825 kfree(cursor);
13826
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013827 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013828}
13829
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013830static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13831 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013832{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013833 struct intel_crtc_scaler_state *scaler_state =
13834 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013835 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013836 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013837
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013838 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13839 if (!crtc->num_scalers)
13840 return;
13841
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013842 for (i = 0; i < crtc->num_scalers; i++) {
13843 struct intel_scaler *scaler = &scaler_state->scalers[i];
13844
13845 scaler->in_use = 0;
13846 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013847 }
13848
13849 scaler_state->scaler_id = -1;
13850}
13851
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013852static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013853{
13854 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013855 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013856 struct intel_plane *primary = NULL;
13857 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013858 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013859
Daniel Vetter955382f2013-09-19 14:05:45 +020013860 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013861 if (!intel_crtc)
13862 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013863
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013864 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013865 if (!crtc_state) {
13866 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013867 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013868 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013869 intel_crtc->config = crtc_state;
13870 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013871 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013872
Ville Syrjälä580503c2016-10-31 22:37:00 +020013873 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013874 if (IS_ERR(primary)) {
13875 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013876 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013877 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013878 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013879
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013880 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013881 struct intel_plane *plane;
13882
Ville Syrjälä580503c2016-10-31 22:37:00 +020013883 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013884 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013885 ret = PTR_ERR(plane);
13886 goto fail;
13887 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013888 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013889 }
13890
Ville Syrjälä580503c2016-10-31 22:37:00 +020013891 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013892 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013893 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013894 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013895 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013896 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013897
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013898 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013899 &primary->base, &cursor->base,
13900 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013901 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013902 if (ret)
13903 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013904
Jesse Barnes80824002009-09-10 15:28:06 -070013905 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013906 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070013907
Chris Wilson4b0e3332014-05-30 16:35:26 +030013908 intel_crtc->cursor_base = ~0;
13909 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013910 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013911
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013912 /* initialize shared scalers */
13913 intel_crtc_init_scalers(intel_crtc, crtc_state);
13914
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013915 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13916 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013917 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13918 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013919
Jesse Barnes79e53942008-11-07 14:24:08 -080013920 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013921
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013922 intel_color_init(&intel_crtc->base);
13923
Daniel Vetter87b6b102014-05-15 15:33:46 +020013924 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013925
13926 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013927
13928fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013929 /*
13930 * drm_mode_config_cleanup() will free up any
13931 * crtcs/planes already initialized.
13932 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013933 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013934 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013935
13936 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013937}
13938
Jesse Barnes752aa882013-10-31 18:55:49 +020013939enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13940{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013941 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013942
Rob Clark51fd3712013-11-19 12:10:12 -050013943 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013944
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013945 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013946 return INVALID_PIPE;
13947
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013948 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013949}
13950
Carl Worth08d7b3d2009-04-29 14:43:54 -070013951int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013952 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013953{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013954 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013955 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013956 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013957
Rob Clark7707e652014-07-17 23:30:04 -040013958 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013959 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013960 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013961
Rob Clark7707e652014-07-17 23:30:04 -040013962 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013963 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013964
Daniel Vetterc05422d2009-08-11 16:05:30 +020013965 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013966}
13967
Daniel Vetter66a92782012-07-12 20:08:18 +020013968static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013969{
Daniel Vetter66a92782012-07-12 20:08:18 +020013970 struct drm_device *dev = encoder->base.dev;
13971 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013972 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013973 int entry = 0;
13974
Damien Lespiaub2784e12014-08-05 11:29:37 +010013975 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013976 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013977 index_mask |= (1 << entry);
13978
Jesse Barnes79e53942008-11-07 14:24:08 -080013979 entry++;
13980 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013981
Jesse Barnes79e53942008-11-07 14:24:08 -080013982 return index_mask;
13983}
13984
Ville Syrjälä646d5772016-10-31 22:37:14 +020013985static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013986{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013987 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013988 return false;
13989
13990 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13991 return false;
13992
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013993 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013994 return false;
13995
13996 return true;
13997}
13998
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013999static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014000{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014001 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000014002 return false;
14003
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014004 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014005 return false;
14006
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014007 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014008 return false;
14009
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014010 if (HAS_PCH_LPT_H(dev_priv) &&
14011 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014012 return false;
14013
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014014 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014015 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014016 return false;
14017
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014018 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014019 return false;
14020
14021 return true;
14022}
14023
Imre Deak8090ba82016-08-10 14:07:33 +030014024void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14025{
14026 int pps_num;
14027 int pps_idx;
14028
14029 if (HAS_DDI(dev_priv))
14030 return;
14031 /*
14032 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14033 * everywhere where registers can be write protected.
14034 */
14035 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14036 pps_num = 2;
14037 else
14038 pps_num = 1;
14039
14040 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14041 u32 val = I915_READ(PP_CONTROL(pps_idx));
14042
14043 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14044 I915_WRITE(PP_CONTROL(pps_idx), val);
14045 }
14046}
14047
Imre Deak44cb7342016-08-10 14:07:29 +030014048static void intel_pps_init(struct drm_i915_private *dev_priv)
14049{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014050 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014051 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14052 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14053 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14054 else
14055 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014056
14057 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014058}
14059
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014060static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014061{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014062 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014063 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014064
Imre Deak44cb7342016-08-10 14:07:29 +030014065 intel_pps_init(dev_priv);
14066
Imre Deak97a824e12016-06-21 11:51:47 +030014067 /*
14068 * intel_edp_init_connector() depends on this completing first, to
14069 * prevent the registeration of both eDP and LVDS and the incorrect
14070 * sharing of the PPS.
14071 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014072 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014073
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014074 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014075 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014076
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014077 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014078 /*
14079 * FIXME: Broxton doesn't support port detection via the
14080 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14081 * detect the ports.
14082 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014083 intel_ddi_init(dev_priv, PORT_A);
14084 intel_ddi_init(dev_priv, PORT_B);
14085 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014086
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014087 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014088 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014089 int found;
14090
Jesse Barnesde31fac2015-03-06 15:53:32 -080014091 /*
14092 * Haswell uses DDI functions to detect digital outputs.
14093 * On SKL pre-D0 the strap isn't connected, so we assume
14094 * it's there.
14095 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014096 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014097 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014098 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014099 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014100
14101 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14102 * register */
14103 found = I915_READ(SFUSE_STRAP);
14104
14105 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014106 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014107 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014108 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014109 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014110 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014111 /*
14112 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14113 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014114 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014115 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14116 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14117 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014118 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014119
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014120 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014121 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014122 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014123
Ville Syrjälä646d5772016-10-31 22:37:14 +020014124 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014125 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014126
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014127 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014128 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014129 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014130 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014131 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014132 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014133 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014134 }
14135
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014136 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014137 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014138
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014139 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014140 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014141
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014142 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014143 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014144
Daniel Vetter270b3042012-10-27 15:52:05 +020014145 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014146 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014147 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014148 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014149
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014150 /*
14151 * The DP_DETECTED bit is the latched state of the DDC
14152 * SDA pin at boot. However since eDP doesn't require DDC
14153 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14154 * eDP ports may have been muxed to an alternate function.
14155 * Thus we can't rely on the DP_DETECTED bit alone to detect
14156 * eDP ports. Consult the VBT as well as DP_DETECTED to
14157 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014158 *
14159 * Sadly the straps seem to be missing sometimes even for HDMI
14160 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14161 * and VBT for the presence of the port. Additionally we can't
14162 * trust the port type the VBT declares as we've seen at least
14163 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014164 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014165 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014166 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14167 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014168 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014169 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014170 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014171
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014172 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014173 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14174 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014175 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014176 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014177 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014178
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014179 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014180 /*
14181 * eDP not supported on port D,
14182 * so no need to worry about it
14183 */
14184 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14185 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014186 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014187 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014188 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014189 }
14190
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014191 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014192 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014193 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014194
Paulo Zanonie2debe92013-02-18 19:00:27 -030014195 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014196 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014197 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014198 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014199 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014200 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014201 }
Ma Ling27185ae2009-08-24 13:50:23 +080014202
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014203 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014204 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014205 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014206
14207 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014208
Paulo Zanonie2debe92013-02-18 19:00:27 -030014209 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014210 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014211 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014212 }
Ma Ling27185ae2009-08-24 13:50:23 +080014213
Paulo Zanonie2debe92013-02-18 19:00:27 -030014214 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014215
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014216 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014217 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014218 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014219 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014220 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014221 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014222 }
Ma Ling27185ae2009-08-24 13:50:23 +080014223
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014224 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014225 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014226 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014227 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014228
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014229 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014230 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014231
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014232 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014233
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014234 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014235 encoder->base.possible_crtcs = encoder->crtc_mask;
14236 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014237 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014238 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014239
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014240 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014241
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014242 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014243}
14244
14245static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14246{
14247 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014248
Daniel Vetteref2d6332014-02-10 18:00:38 +010014249 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014250
Chris Wilsondd689282017-03-01 15:41:28 +000014251 i915_gem_object_lock(intel_fb->obj);
14252 WARN_ON(!intel_fb->obj->framebuffer_references--);
14253 i915_gem_object_unlock(intel_fb->obj);
14254
Chris Wilsonf8c417c2016-07-20 13:31:53 +010014255 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014256
Jesse Barnes79e53942008-11-07 14:24:08 -080014257 kfree(intel_fb);
14258}
14259
14260static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014261 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014262 unsigned int *handle)
14263{
14264 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014265 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014266
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014267 if (obj->userptr.mm) {
14268 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14269 return -EINVAL;
14270 }
14271
Chris Wilson05394f32010-11-08 19:18:58 +000014272 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014273}
14274
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014275static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14276 struct drm_file *file,
14277 unsigned flags, unsigned color,
14278 struct drm_clip_rect *clips,
14279 unsigned num_clips)
14280{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014281 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014282
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014283 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014284 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014285
14286 return 0;
14287}
14288
Jesse Barnes79e53942008-11-07 14:24:08 -080014289static const struct drm_framebuffer_funcs intel_fb_funcs = {
14290 .destroy = intel_user_framebuffer_destroy,
14291 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014292 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014293};
14294
Damien Lespiaub3218032015-02-27 11:15:18 +000014295static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014296u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14297 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000014298{
Chris Wilson24dbf512017-02-15 10:59:18 +000014299 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000014300
14301 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014302 int cpp = drm_format_plane_cpp(pixel_format, 0);
14303
Damien Lespiaub3218032015-02-27 11:15:18 +000014304 /* "The stride in bytes must not exceed the of the size of 8K
14305 * pixels and 32K bytes."
14306 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014307 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020014308 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014309 return 32*1024;
14310 } else if (gen >= 4) {
14311 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14312 return 16*1024;
14313 else
14314 return 32*1024;
14315 } else if (gen >= 3) {
14316 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14317 return 8*1024;
14318 else
14319 return 16*1024;
14320 } else {
14321 /* XXX DSPC is limited to 4k tiled */
14322 return 8*1024;
14323 }
14324}
14325
Chris Wilson24dbf512017-02-15 10:59:18 +000014326static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14327 struct drm_i915_gem_object *obj,
14328 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014329{
Chris Wilson24dbf512017-02-15 10:59:18 +000014330 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014331 struct drm_format_name_buf format_name;
Chris Wilsondd689282017-03-01 15:41:28 +000014332 u32 pitch_limit, stride_alignment;
14333 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014334 int ret = -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -080014335
Chris Wilsondd689282017-03-01 15:41:28 +000014336 i915_gem_object_lock(obj);
14337 obj->framebuffer_references++;
14338 tiling = i915_gem_object_get_tiling(obj);
14339 stride = i915_gem_object_get_stride(obj);
14340 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014341
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014342 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014343 /*
14344 * If there's a fence, enforce that
14345 * the fb modifier and tiling mode match.
14346 */
14347 if (tiling != I915_TILING_NONE &&
14348 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014349 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014350 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014351 }
14352 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014353 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014354 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014355 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014356 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014357 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014358 }
14359 }
14360
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014361 /* Passed in modifier sanity checking. */
14362 switch (mode_cmd->modifier[0]) {
14363 case I915_FORMAT_MOD_Y_TILED:
14364 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014365 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014366 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
14367 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014368 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014369 }
14370 case DRM_FORMAT_MOD_NONE:
14371 case I915_FORMAT_MOD_X_TILED:
14372 break;
14373 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014374 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14375 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014376 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014377 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014378
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014379 /*
14380 * gen2/3 display engine uses the fence if present,
14381 * so the tiling mode must match the fb modifier exactly.
14382 */
14383 if (INTEL_INFO(dev_priv)->gen < 4 &&
14384 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014385 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014386 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014387 }
14388
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014389 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014390 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014391 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014392 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
14393 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
14394 "tiled" : "linear",
14395 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014396 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014397 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014398
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014399 /*
14400 * If there's a fence, enforce that
14401 * the fb pitch and fence stride match.
14402 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014403 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14404 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14405 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014406 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014407 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014408
Ville Syrjälä57779d02012-10-31 17:50:14 +020014409 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014410 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014411 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014412 case DRM_FORMAT_RGB565:
14413 case DRM_FORMAT_XRGB8888:
14414 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014415 break;
14416 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014417 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014418 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14419 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014420 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014421 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014422 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014423 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014424 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014425 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014426 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14427 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014428 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014429 }
14430 break;
14431 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014432 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014433 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014434 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014435 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14436 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014437 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014438 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014439 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014440 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014441 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014442 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14443 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014444 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014445 }
14446 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014447 case DRM_FORMAT_YUYV:
14448 case DRM_FORMAT_UYVY:
14449 case DRM_FORMAT_YVYU:
14450 case DRM_FORMAT_VYUY:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014451 if (INTEL_GEN(dev_priv) < 5) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014452 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14453 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014454 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014455 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014456 break;
14457 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014458 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14459 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014460 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014461 }
14462
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014463 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14464 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014465 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014466
Chris Wilson24dbf512017-02-15 10:59:18 +000014467 drm_helper_mode_fill_fb_struct(&dev_priv->drm,
14468 &intel_fb->base, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014469
14470 stride_alignment = intel_fb_stride_alignment(&intel_fb->base, 0);
14471 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014472 DRM_DEBUG_KMS("pitch (%d) must be at least %u byte aligned\n",
14473 mode_cmd->pitches[0], stride_alignment);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014474 goto err;
14475 }
14476
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014477 intel_fb->obj = obj;
14478
Ville Syrjälä6687c902015-09-15 13:16:41 +030014479 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
14480 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014481 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014482
Chris Wilson24dbf512017-02-15 10:59:18 +000014483 ret = drm_framebuffer_init(obj->base.dev,
14484 &intel_fb->base,
14485 &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014486 if (ret) {
14487 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014488 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014489 }
14490
Jesse Barnes79e53942008-11-07 14:24:08 -080014491 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014492
14493err:
Chris Wilsondd689282017-03-01 15:41:28 +000014494 i915_gem_object_lock(obj);
14495 obj->framebuffer_references--;
14496 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014497 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014498}
14499
Jesse Barnes79e53942008-11-07 14:24:08 -080014500static struct drm_framebuffer *
14501intel_user_framebuffer_create(struct drm_device *dev,
14502 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014503 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014504{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014505 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014506 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014507 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014508
Chris Wilson03ac0642016-07-20 13:31:51 +010014509 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14510 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014511 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014512
Chris Wilson24dbf512017-02-15 10:59:18 +000014513 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014514 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014515 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014516
14517 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014518}
14519
Chris Wilson778e23a2016-12-05 14:29:39 +000014520static void intel_atomic_state_free(struct drm_atomic_state *state)
14521{
14522 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14523
14524 drm_atomic_state_default_release(state);
14525
14526 i915_sw_fence_fini(&intel_state->commit_ready);
14527
14528 kfree(state);
14529}
14530
Jesse Barnes79e53942008-11-07 14:24:08 -080014531static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014532 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014533 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014534 .atomic_check = intel_atomic_check,
14535 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014536 .atomic_state_alloc = intel_atomic_state_alloc,
14537 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014538 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014539};
14540
Imre Deak88212942016-03-16 13:38:53 +020014541/**
14542 * intel_init_display_hooks - initialize the display modesetting hooks
14543 * @dev_priv: device private
14544 */
14545void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014546{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014547 intel_init_cdclk_hooks(dev_priv);
14548
Imre Deak88212942016-03-16 13:38:53 +020014549 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014550 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014551 dev_priv->display.get_initial_plane_config =
14552 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014553 dev_priv->display.crtc_compute_clock =
14554 haswell_crtc_compute_clock;
14555 dev_priv->display.crtc_enable = haswell_crtc_enable;
14556 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014557 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014558 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014559 dev_priv->display.get_initial_plane_config =
14560 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014561 dev_priv->display.crtc_compute_clock =
14562 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014563 dev_priv->display.crtc_enable = haswell_crtc_enable;
14564 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014565 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014566 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014567 dev_priv->display.get_initial_plane_config =
14568 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014569 dev_priv->display.crtc_compute_clock =
14570 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014571 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14572 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014573 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014574 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014575 dev_priv->display.get_initial_plane_config =
14576 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014577 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14578 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14579 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14580 } else if (IS_VALLEYVIEW(dev_priv)) {
14581 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14582 dev_priv->display.get_initial_plane_config =
14583 i9xx_get_initial_plane_config;
14584 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014585 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14586 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014587 } else if (IS_G4X(dev_priv)) {
14588 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14589 dev_priv->display.get_initial_plane_config =
14590 i9xx_get_initial_plane_config;
14591 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14592 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14593 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014594 } else if (IS_PINEVIEW(dev_priv)) {
14595 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14596 dev_priv->display.get_initial_plane_config =
14597 i9xx_get_initial_plane_config;
14598 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14599 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14600 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014601 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014602 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014603 dev_priv->display.get_initial_plane_config =
14604 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014605 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014606 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14607 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014608 } else {
14609 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14610 dev_priv->display.get_initial_plane_config =
14611 i9xx_get_initial_plane_config;
14612 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14613 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14614 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014615 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014616
Imre Deak88212942016-03-16 13:38:53 +020014617 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014618 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014619 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014620 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014621 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014622 /* FIXME: detect B0+ stepping and use auto training */
14623 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014624 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014625 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014626 }
14627
Lyude27082492016-08-24 07:48:10 +020014628 if (dev_priv->info.gen >= 9)
14629 dev_priv->display.update_crtcs = skl_update_crtcs;
14630 else
14631 dev_priv->display.update_crtcs = intel_update_crtcs;
14632
Daniel Vetter5a21b662016-05-24 17:13:53 +020014633 switch (INTEL_INFO(dev_priv)->gen) {
14634 case 2:
14635 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14636 break;
14637
14638 case 3:
14639 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14640 break;
14641
14642 case 4:
14643 case 5:
14644 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14645 break;
14646
14647 case 6:
14648 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14649 break;
14650 case 7:
14651 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
14652 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14653 break;
14654 case 9:
14655 /* Drop through - unsupported since execlist only. */
14656 default:
14657 /* Default just returns -ENODEV to indicate unsupported */
14658 dev_priv->display.queue_flip = intel_default_queue_flip;
14659 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014660}
14661
Jesse Barnesb690e962010-07-19 13:53:12 -070014662/*
14663 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14664 * resume, or other times. This quirk makes sure that's the case for
14665 * affected systems.
14666 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014667static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014668{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014669 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070014670
14671 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014672 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014673}
14674
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014675static void quirk_pipeb_force(struct drm_device *dev)
14676{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014677 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014678
14679 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14680 DRM_INFO("applying pipe b force quirk\n");
14681}
14682
Keith Packard435793d2011-07-12 14:56:22 -070014683/*
14684 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14685 */
14686static void quirk_ssc_force_disable(struct drm_device *dev)
14687{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014688 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014689 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014690 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014691}
14692
Carsten Emde4dca20e2012-03-15 15:56:26 +010014693/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014694 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14695 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014696 */
14697static void quirk_invert_brightness(struct drm_device *dev)
14698{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014699 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014700 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014701 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014702}
14703
Scot Doyle9c72cc62014-07-03 23:27:50 +000014704/* Some VBT's incorrectly indicate no backlight is present */
14705static void quirk_backlight_present(struct drm_device *dev)
14706{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014707 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014708 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14709 DRM_INFO("applying backlight present quirk\n");
14710}
14711
Jesse Barnesb690e962010-07-19 13:53:12 -070014712struct intel_quirk {
14713 int device;
14714 int subsystem_vendor;
14715 int subsystem_device;
14716 void (*hook)(struct drm_device *dev);
14717};
14718
Egbert Eich5f85f172012-10-14 15:46:38 +020014719/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14720struct intel_dmi_quirk {
14721 void (*hook)(struct drm_device *dev);
14722 const struct dmi_system_id (*dmi_id_list)[];
14723};
14724
14725static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14726{
14727 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14728 return 1;
14729}
14730
14731static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14732 {
14733 .dmi_id_list = &(const struct dmi_system_id[]) {
14734 {
14735 .callback = intel_dmi_reverse_brightness,
14736 .ident = "NCR Corporation",
14737 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14738 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14739 },
14740 },
14741 { } /* terminating entry */
14742 },
14743 .hook = quirk_invert_brightness,
14744 },
14745};
14746
Ben Widawskyc43b5632012-04-16 14:07:40 -070014747static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014748 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14749 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14750
Jesse Barnesb690e962010-07-19 13:53:12 -070014751 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14752 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14753
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014754 /* 830 needs to leave pipe A & dpll A up */
14755 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14756
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014757 /* 830 needs to leave pipe B & dpll B up */
14758 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14759
Keith Packard435793d2011-07-12 14:56:22 -070014760 /* Lenovo U160 cannot use SSC on LVDS */
14761 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014762
14763 /* Sony Vaio Y cannot use SSC on LVDS */
14764 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014765
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014766 /* Acer Aspire 5734Z must invert backlight brightness */
14767 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14768
14769 /* Acer/eMachines G725 */
14770 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14771
14772 /* Acer/eMachines e725 */
14773 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14774
14775 /* Acer/Packard Bell NCL20 */
14776 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14777
14778 /* Acer Aspire 4736Z */
14779 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014780
14781 /* Acer Aspire 5336 */
14782 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014783
14784 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14785 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014786
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014787 /* Acer C720 Chromebook (Core i3 4005U) */
14788 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14789
jens steinb2a96012014-10-28 20:25:53 +010014790 /* Apple Macbook 2,1 (Core 2 T7400) */
14791 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14792
Jani Nikula1b9448b02015-11-05 11:49:59 +020014793 /* Apple Macbook 4,1 */
14794 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14795
Scot Doyled4967d82014-07-03 23:27:52 +000014796 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14797 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014798
14799 /* HP Chromebook 14 (Celeron 2955U) */
14800 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014801
14802 /* Dell Chromebook 11 */
14803 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014804
14805 /* Dell Chromebook 11 (2015 version) */
14806 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014807};
14808
14809static void intel_init_quirks(struct drm_device *dev)
14810{
14811 struct pci_dev *d = dev->pdev;
14812 int i;
14813
14814 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14815 struct intel_quirk *q = &intel_quirks[i];
14816
14817 if (d->device == q->device &&
14818 (d->subsystem_vendor == q->subsystem_vendor ||
14819 q->subsystem_vendor == PCI_ANY_ID) &&
14820 (d->subsystem_device == q->subsystem_device ||
14821 q->subsystem_device == PCI_ANY_ID))
14822 q->hook(dev);
14823 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014824 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14825 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14826 intel_dmi_quirks[i].hook(dev);
14827 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014828}
14829
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014830/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014831static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014832{
David Weinehall52a05c32016-08-22 13:32:44 +030014833 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014834 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014835 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014836
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014837 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014838 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014839 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014840 sr1 = inb(VGA_SR_DATA);
14841 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014842 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014843 udelay(300);
14844
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014845 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014846 POSTING_READ(vga_reg);
14847}
14848
Daniel Vetterf8175862012-04-10 15:50:11 +020014849void intel_modeset_init_hw(struct drm_device *dev)
14850{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014851 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014852
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014853 intel_update_cdclk(dev_priv);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014854 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014855
Ville Syrjälä46f16e62016-10-31 22:37:22 +020014856 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014857}
14858
Matt Roperd93c0372015-12-03 11:37:41 -080014859/*
14860 * Calculate what we think the watermarks should be for the state we've read
14861 * out of the hardware and then immediately program those watermarks so that
14862 * we ensure the hardware settings match our internal state.
14863 *
14864 * We can calculate what we think WM's should be by creating a duplicate of the
14865 * current state (which was constructed during hardware readout) and running it
14866 * through the atomic check code to calculate new watermark values in the
14867 * state object.
14868 */
14869static void sanitize_watermarks(struct drm_device *dev)
14870{
14871 struct drm_i915_private *dev_priv = to_i915(dev);
14872 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014873 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014874 struct drm_crtc *crtc;
14875 struct drm_crtc_state *cstate;
14876 struct drm_modeset_acquire_ctx ctx;
14877 int ret;
14878 int i;
14879
14880 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014881 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014882 return;
14883
14884 /*
14885 * We need to hold connection_mutex before calling duplicate_state so
14886 * that the connector loop is protected.
14887 */
14888 drm_modeset_acquire_init(&ctx, 0);
14889retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014890 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014891 if (ret == -EDEADLK) {
14892 drm_modeset_backoff(&ctx);
14893 goto retry;
14894 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014895 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014896 }
14897
14898 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14899 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014900 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014901
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014902 intel_state = to_intel_atomic_state(state);
14903
Matt Ropered4a6a72016-02-23 17:20:13 -080014904 /*
14905 * Hardware readout is the only time we don't want to calculate
14906 * intermediate watermarks (since we don't trust the current
14907 * watermarks).
14908 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014909 if (!HAS_GMCH_DISPLAY(dev_priv))
14910 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014911
Matt Roperd93c0372015-12-03 11:37:41 -080014912 ret = intel_atomic_check(dev, state);
14913 if (ret) {
14914 /*
14915 * If we fail here, it means that the hardware appears to be
14916 * programmed in a way that shouldn't be possible, given our
14917 * understanding of watermark requirements. This might mean a
14918 * mistake in the hardware readout code or a mistake in the
14919 * watermark calculations for a given platform. Raise a WARN
14920 * so that this is noticeable.
14921 *
14922 * If this actually happens, we'll have to just leave the
14923 * BIOS-programmed watermarks untouched and hope for the best.
14924 */
14925 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014926 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014927 }
14928
14929 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014930 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014931 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14932
Matt Ropered4a6a72016-02-23 17:20:13 -080014933 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014934 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014935 }
14936
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014937put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014938 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014939fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014940 drm_modeset_drop_locks(&ctx);
14941 drm_modeset_acquire_fini(&ctx);
14942}
14943
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014944int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014945{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014946 struct drm_i915_private *dev_priv = to_i915(dev);
14947 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014948 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014949 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014950
14951 drm_mode_config_init(dev);
14952
14953 dev->mode_config.min_width = 0;
14954 dev->mode_config.min_height = 0;
14955
Dave Airlie019d96c2011-09-29 16:20:42 +010014956 dev->mode_config.preferred_depth = 24;
14957 dev->mode_config.prefer_shadow = 1;
14958
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014959 dev->mode_config.allow_fb_modifiers = true;
14960
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014961 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014962
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014963 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014964 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014965
Jesse Barnesb690e962010-07-19 13:53:12 -070014966 intel_init_quirks(dev);
14967
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014968 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014969
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014970 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014971 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014972
Lukas Wunner69f92f62015-07-15 13:57:35 +020014973 /*
14974 * There may be no VBT; and if the BIOS enabled SSC we can
14975 * just keep using it to avoid unnecessary flicker. Whereas if the
14976 * BIOS isn't using it, don't assume it will work even if the VBT
14977 * indicates as much.
14978 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014979 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014980 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14981 DREF_SSC1_ENABLE);
14982
14983 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14984 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14985 bios_lvds_use_ssc ? "en" : "dis",
14986 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14987 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14988 }
14989 }
14990
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014991 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014992 dev->mode_config.max_width = 2048;
14993 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014994 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014995 dev->mode_config.max_width = 4096;
14996 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014997 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014998 dev->mode_config.max_width = 8192;
14999 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015000 }
Damien Lespiau068be562014-03-28 14:17:49 +000015001
Jani Nikula2a307c22016-11-30 17:43:04 +020015002 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
15003 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015004 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015005 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015006 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15007 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15008 } else {
15009 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15010 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15011 }
15012
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015013 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015014
Zhao Yakui28c97732009-10-09 11:39:41 +080015015 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015016 INTEL_INFO(dev_priv)->num_pipes,
15017 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015018
Damien Lespiau055e3932014-08-18 13:49:10 +010015019 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015020 int ret;
15021
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015022 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015023 if (ret) {
15024 drm_mode_config_cleanup(dev);
15025 return ret;
15026 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015027 }
15028
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015029 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015030
Ville Syrjälä5be6e332017-02-20 16:04:43 +020015031 intel_update_czclk(dev_priv);
15032 intel_modeset_init_hw(dev);
15033
Ville Syrjäläb2045352016-05-13 23:41:27 +030015034 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015035 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015036
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015037 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015038 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015039 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015040
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015041 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015042 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015043 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015044
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015045 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015046 struct intel_initial_plane_config plane_config = {};
15047
Jesse Barnes46f297f2014-03-07 08:57:48 -080015048 if (!crtc->active)
15049 continue;
15050
Jesse Barnes46f297f2014-03-07 08:57:48 -080015051 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015052 * Note that reserving the BIOS fb up front prevents us
15053 * from stuffing other stolen allocations like the ring
15054 * on top. This prevents some ugliness at boot time, and
15055 * can even allow for smooth boot transitions if the BIOS
15056 * fb is large enough for the active pipe configuration.
15057 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015058 dev_priv->display.get_initial_plane_config(crtc,
15059 &plane_config);
15060
15061 /*
15062 * If the fb is shared between multiple heads, we'll
15063 * just get the first one.
15064 */
15065 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015066 }
Matt Roperd93c0372015-12-03 11:37:41 -080015067
15068 /*
15069 * Make sure hardware watermarks really match the state we read out.
15070 * Note that we need to do this after reconstructing the BIOS fb's
15071 * since the watermark calculation done here will use pstate->fb.
15072 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015073 if (!HAS_GMCH_DISPLAY(dev_priv))
15074 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015075
15076 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015077}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015078
Daniel Vetter7fad7982012-07-04 17:51:47 +020015079static void intel_enable_pipe_a(struct drm_device *dev)
15080{
15081 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015082 struct drm_connector_list_iter conn_iter;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015083 struct drm_connector *crt = NULL;
15084 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015085 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015086
15087 /* We can't just switch on the pipe A, we need to set things up with a
15088 * proper mode and output configuration. As a gross hack, enable pipe A
15089 * by enabling the load detect pipe once. */
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015090 drm_connector_list_iter_begin(dev, &conn_iter);
15091 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015092 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15093 crt = &connector->base;
15094 break;
15095 }
15096 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015097 drm_connector_list_iter_end(&conn_iter);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015098
15099 if (!crt)
15100 return;
15101
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015102 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015103 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015104}
15105
Daniel Vetterfa555832012-10-10 23:14:00 +020015106static bool
15107intel_check_plane_mapping(struct intel_crtc *crtc)
15108{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015109 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030015110 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015111
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015112 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015113 return true;
15114
Ville Syrjälä649636e2015-09-22 19:50:01 +030015115 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015116
15117 if ((val & DISPLAY_PLANE_ENABLE) &&
15118 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15119 return false;
15120
15121 return true;
15122}
15123
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015124static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15125{
15126 struct drm_device *dev = crtc->base.dev;
15127 struct intel_encoder *encoder;
15128
15129 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15130 return true;
15131
15132 return false;
15133}
15134
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015135static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15136{
15137 struct drm_device *dev = encoder->base.dev;
15138 struct intel_connector *connector;
15139
15140 for_each_connector_on_encoder(dev, &encoder->base, connector)
15141 return connector;
15142
15143 return NULL;
15144}
15145
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015146static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
15147 enum transcoder pch_transcoder)
15148{
15149 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
15150 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
15151}
15152
Daniel Vetter24929352012-07-02 20:28:59 +020015153static void intel_sanitize_crtc(struct intel_crtc *crtc)
15154{
15155 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015156 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020015157 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015158
Daniel Vetter24929352012-07-02 20:28:59 +020015159 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015160 if (!transcoder_is_dsi(cpu_transcoder)) {
15161 i915_reg_t reg = PIPECONF(cpu_transcoder);
15162
15163 I915_WRITE(reg,
15164 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15165 }
Daniel Vetter24929352012-07-02 20:28:59 +020015166
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015167 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015168 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015169 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015170 struct intel_plane *plane;
15171
Daniel Vetter96256042015-02-13 21:03:42 +010015172 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015173
15174 /* Disable everything but the primary plane */
15175 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15176 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15177 continue;
15178
Ville Syrjälä72259532017-03-02 19:15:05 +020015179 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015180 plane->disable_plane(&plane->base, &crtc->base);
15181 }
Daniel Vetter96256042015-02-13 21:03:42 +010015182 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015183
Daniel Vetter24929352012-07-02 20:28:59 +020015184 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015185 * disable the crtc (and hence change the state) if it is wrong. Note
15186 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015187 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015188 bool plane;
15189
Ville Syrjälä78108b72016-05-27 20:59:19 +030015190 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15191 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015192
15193 /* Pipe has the wrong plane attached and the plane is active.
15194 * Temporarily change the plane mapping and disable everything
15195 * ... */
15196 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010015197 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015198 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015199 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015200 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015201 }
Daniel Vetter24929352012-07-02 20:28:59 +020015202
Daniel Vetter7fad7982012-07-04 17:51:47 +020015203 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15204 crtc->pipe == PIPE_A && !crtc->active) {
15205 /* BIOS forgot to enable pipe A, this mostly happens after
15206 * resume. Force-enable the pipe to fix this, the update_dpms
15207 * call below we restore the pipe to the right state, but leave
15208 * the required bits on. */
15209 intel_enable_pipe_a(dev);
15210 }
15211
Daniel Vetter24929352012-07-02 20:28:59 +020015212 /* Adjust the state of the output pipe according to whether we
15213 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015214 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015215 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015216
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010015217 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015218 /*
15219 * We start out with underrun reporting disabled to avoid races.
15220 * For correct bookkeeping mark this on active crtcs.
15221 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015222 * Also on gmch platforms we dont have any hardware bits to
15223 * disable the underrun reporting. Which means we need to start
15224 * out with underrun reporting disabled also on inactive pipes,
15225 * since otherwise we'll complain about the garbage we read when
15226 * e.g. coming up after runtime pm.
15227 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015228 * No protection against concurrent access is required - at
15229 * worst a fifo underrun happens which also sets this to false.
15230 */
15231 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015232 /*
15233 * We track the PCH trancoder underrun reporting state
15234 * within the crtc. With crtc for pipe A housing the underrun
15235 * reporting state for PCH transcoder A, crtc for pipe B housing
15236 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15237 * and marking underrun reporting as disabled for the non-existing
15238 * PCH transcoders B and C would prevent enabling the south
15239 * error interrupt (see cpt_can_enable_serr_int()).
15240 */
15241 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
15242 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015243 }
Daniel Vetter24929352012-07-02 20:28:59 +020015244}
15245
15246static void intel_sanitize_encoder(struct intel_encoder *encoder)
15247{
15248 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015249
15250 /* We need to check both for a crtc link (meaning that the
15251 * encoder is active and trying to read from a pipe) and the
15252 * pipe itself being active. */
15253 bool has_active_crtc = encoder->base.crtc &&
15254 to_intel_crtc(encoder->base.crtc)->active;
15255
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015256 connector = intel_encoder_find_connector(encoder);
15257 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015258 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15259 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015260 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015261
15262 /* Connector is active, but has no active pipe. This is
15263 * fallout from our resume register restoring. Disable
15264 * the encoder manually again. */
15265 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015266 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15267
Daniel Vetter24929352012-07-02 20:28:59 +020015268 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15269 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015270 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015271 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015272 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015273 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015274 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015275 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015276
15277 /* Inconsistent output/port/pipe state happens presumably due to
15278 * a bug in one of the get_hw_state functions. Or someplace else
15279 * in our code, like the register restore mess on resume. Clamp
15280 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015281
15282 connector->base.dpms = DRM_MODE_DPMS_OFF;
15283 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015284 }
15285 /* Enabled encoders without active connectors will be fixed in
15286 * the crtc fixup. */
15287}
15288
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015289void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015290{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015291 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015292
Imre Deak04098752014-02-18 00:02:16 +020015293 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15294 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015295 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015296 }
15297}
15298
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015299void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015300{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015301 /* This function can be called both from intel_modeset_setup_hw_state or
15302 * at a very early point in our resume sequence, where the power well
15303 * structures are not yet restored. Since this function is at a very
15304 * paranoid "someone might have enabled VGA while we were not looking"
15305 * level, just check if the power well is enabled instead of trying to
15306 * follow the "don't touch the power well if we don't need it" policy
15307 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015308 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015309 return;
15310
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015311 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015312
15313 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015314}
15315
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015316static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015317{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015318 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015319
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015320 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015321}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015322
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015323/* FIXME read out full plane state for all planes */
15324static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015325{
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015326 struct intel_plane *primary = to_intel_plane(crtc->base.primary);
15327 bool visible;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015328
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015329 visible = crtc->active && primary_get_hw_state(primary);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015330
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015331 intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
15332 to_intel_plane_state(primary->base.state),
15333 visible);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015334}
15335
Daniel Vetter30e984d2013-06-05 13:34:17 +020015336static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015337{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015338 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015339 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015340 struct intel_crtc *crtc;
15341 struct intel_encoder *encoder;
15342 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015343 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015344 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015345
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015346 dev_priv->active_crtcs = 0;
15347
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015348 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015349 struct intel_crtc_state *crtc_state =
15350 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015351
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015352 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015353 memset(crtc_state, 0, sizeof(*crtc_state));
15354 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015355
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015356 crtc_state->base.active = crtc_state->base.enable =
15357 dev_priv->display.get_pipe_config(crtc, crtc_state);
15358
15359 crtc->base.enabled = crtc_state->base.enable;
15360 crtc->active = crtc_state->base.active;
15361
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015362 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015363 dev_priv->active_crtcs |= 1 << crtc->pipe;
15364
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015365 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015366
Ville Syrjälä78108b72016-05-27 20:59:19 +030015367 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15368 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015369 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015370 }
15371
Daniel Vetter53589012013-06-05 13:34:16 +020015372 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15373 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15374
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015375 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015376 &pll->state.hw_state);
15377 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015378 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015379 struct intel_crtc_state *crtc_state =
15380 to_intel_crtc_state(crtc->base.state);
15381
15382 if (crtc_state->base.active &&
15383 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015384 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015385 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015386 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015387
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015388 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015389 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015390 }
15391
Damien Lespiaub2784e12014-08-05 11:29:37 +010015392 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015393 pipe = 0;
15394
15395 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015396 struct intel_crtc_state *crtc_state;
15397
Ville Syrjälä98187832016-10-31 22:37:10 +020015398 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015399 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015400
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015401 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015402 crtc_state->output_types |= 1 << encoder->type;
15403 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015404 } else {
15405 encoder->base.crtc = NULL;
15406 }
15407
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015408 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015409 encoder->base.base.id, encoder->base.name,
15410 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015411 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015412 }
15413
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015414 drm_connector_list_iter_begin(dev, &conn_iter);
15415 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015416 if (connector->get_hw_state(connector)) {
15417 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015418
15419 encoder = connector->encoder;
15420 connector->base.encoder = &encoder->base;
15421
15422 if (encoder->base.crtc &&
15423 encoder->base.crtc->state->active) {
15424 /*
15425 * This has to be done during hardware readout
15426 * because anything calling .crtc_disable may
15427 * rely on the connector_mask being accurate.
15428 */
15429 encoder->base.crtc->state->connector_mask |=
15430 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015431 encoder->base.crtc->state->encoder_mask |=
15432 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015433 }
15434
Daniel Vetter24929352012-07-02 20:28:59 +020015435 } else {
15436 connector->base.dpms = DRM_MODE_DPMS_OFF;
15437 connector->base.encoder = NULL;
15438 }
15439 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015440 connector->base.base.id, connector->base.name,
15441 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015442 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015443 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015444
15445 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015446 struct intel_crtc_state *crtc_state =
15447 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015448 int pixclk = 0;
15449
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015450 crtc->base.hwmode = crtc_state->base.adjusted_mode;
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015451
15452 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015453 if (crtc_state->base.active) {
15454 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15455 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015456 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15457
15458 /*
15459 * The initial mode needs to be set in order to keep
15460 * the atomic core happy. It wants a valid mode if the
15461 * crtc's enabled, so we do the above call.
15462 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015463 * But we don't set all the derived state fully, hence
15464 * set a flag to indicate that a full recalculation is
15465 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015466 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015467 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015468
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015469 intel_crtc_compute_pixel_rate(crtc_state);
15470
15471 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) ||
15472 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15473 pixclk = crtc_state->pixel_rate;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015474 else
15475 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15476
15477 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015478 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015479 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15480
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015481 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15482 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015483 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015484
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015485 dev_priv->min_pixclk[crtc->pipe] = pixclk;
15486
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015487 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015488 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015489}
15490
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015491static void
15492get_encoder_power_domains(struct drm_i915_private *dev_priv)
15493{
15494 struct intel_encoder *encoder;
15495
15496 for_each_intel_encoder(&dev_priv->drm, encoder) {
15497 u64 get_domains;
15498 enum intel_display_power_domain domain;
15499
15500 if (!encoder->get_power_domains)
15501 continue;
15502
15503 get_domains = encoder->get_power_domains(encoder);
15504 for_each_power_domain(domain, get_domains)
15505 intel_display_power_get(dev_priv, domain);
15506 }
15507}
15508
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015509/* Scan out the current hw modeset state,
15510 * and sanitizes it to the current state
15511 */
15512static void
15513intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015514{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015515 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015516 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015517 struct intel_crtc *crtc;
15518 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015519 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015520
15521 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015522
15523 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015524 get_encoder_power_domains(dev_priv);
15525
Damien Lespiaub2784e12014-08-05 11:29:37 +010015526 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015527 intel_sanitize_encoder(encoder);
15528 }
15529
Damien Lespiau055e3932014-08-18 13:49:10 +010015530 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015531 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015532
Daniel Vetter24929352012-07-02 20:28:59 +020015533 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015534 intel_dump_pipe_config(crtc, crtc->config,
15535 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015536 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015537
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015538 intel_modeset_update_connector_atomic_state(dev);
15539
Daniel Vetter35c95372013-07-17 06:55:04 +020015540 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15541 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15542
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015543 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015544 continue;
15545
15546 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15547
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015548 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015549 pll->on = false;
15550 }
15551
Ville Syrjälä602ae832017-03-02 19:15:02 +020015552 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015553 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015554 vlv_wm_sanitize(dev_priv);
15555 } else if (IS_GEN9(dev_priv)) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015556 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015557 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015558 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015559 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015560
15561 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015562 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015563
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015564 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015565 if (WARN_ON(put_domains))
15566 modeset_put_power_domains(dev_priv, put_domains);
15567 }
15568 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015569
Imre Deak8d8c3862017-02-17 17:39:46 +020015570 intel_power_domains_verify_state(dev_priv);
15571
Paulo Zanoni010cf732016-01-19 11:35:48 -020015572 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015573}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015574
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015575void intel_display_resume(struct drm_device *dev)
15576{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015577 struct drm_i915_private *dev_priv = to_i915(dev);
15578 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15579 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015580 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015581
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015582 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015583 if (state)
15584 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015585
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015586 /*
15587 * This is a cludge because with real atomic modeset mode_config.mutex
15588 * won't be taken. Unfortunately some probed state like
15589 * audio_codec_enable is still protected by mode_config.mutex, so lock
15590 * it here for now.
15591 */
15592 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015593 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015594
Maarten Lankhorst73974892016-08-05 23:28:27 +030015595 while (1) {
15596 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15597 if (ret != -EDEADLK)
15598 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015599
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015600 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015601 }
15602
Maarten Lankhorst73974892016-08-05 23:28:27 +030015603 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015604 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015605
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015606 drm_modeset_drop_locks(&ctx);
15607 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015608 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015609
Chris Wilson08536952016-10-14 13:18:18 +010015610 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015611 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015612 if (state)
15613 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015614}
15615
15616void intel_modeset_gem_init(struct drm_device *dev)
15617{
Chris Wilsondc979972016-05-10 14:10:04 +010015618 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015619
Chris Wilsondc979972016-05-10 14:10:04 +010015620 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015621
Chris Wilson1ee8da62016-05-12 12:43:23 +010015622 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015623}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015624
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015625int intel_connector_register(struct drm_connector *connector)
15626{
15627 struct intel_connector *intel_connector = to_intel_connector(connector);
15628 int ret;
15629
15630 ret = intel_backlight_device_register(intel_connector);
15631 if (ret)
15632 goto err;
15633
15634 return 0;
15635
15636err:
15637 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015638}
15639
Chris Wilsonc191eca2016-06-17 11:40:33 +010015640void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015641{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015642 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015643
Chris Wilsone63d87c2016-06-17 11:40:34 +010015644 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015645 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015646}
15647
Jesse Barnes79e53942008-11-07 14:24:08 -080015648void intel_modeset_cleanup(struct drm_device *dev)
15649{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015650 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015651
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015652 flush_work(&dev_priv->atomic_helper.free_work);
15653 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15654
Chris Wilsondc979972016-05-10 14:10:04 +010015655 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015656
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015657 /*
15658 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015659 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015660 * experience fancy races otherwise.
15661 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015662 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015663
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015664 /*
15665 * Due to the hpd irq storm handling the hotplug work can re-arm the
15666 * poll handlers. Hence disable polling after hpd handling is shut down.
15667 */
Keith Packardf87ea762010-10-03 19:36:26 -070015668 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015669
Jesse Barnes723bfd72010-10-07 16:01:13 -070015670 intel_unregister_dsm_handler();
15671
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015672 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015673
Chris Wilson1630fe72011-07-08 12:22:42 +010015674 /* flush any delayed tasks or pending work */
15675 flush_scheduled_work();
15676
Jesse Barnes79e53942008-11-07 14:24:08 -080015677 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015678
Chris Wilson1ee8da62016-05-12 12:43:23 +010015679 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015680
Chris Wilsondc979972016-05-10 14:10:04 +010015681 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015682
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015683 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015684}
15685
Chris Wilsondf0e9242010-09-09 16:20:55 +010015686void intel_connector_attach_encoder(struct intel_connector *connector,
15687 struct intel_encoder *encoder)
15688{
15689 connector->encoder = encoder;
15690 drm_mode_connector_attach_encoder(&connector->base,
15691 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015692}
Dave Airlie28d52042009-09-21 14:33:58 +100015693
15694/*
15695 * set vga decode state - true == enable VGA decode
15696 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015697int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015698{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015699 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015700 u16 gmch_ctrl;
15701
Chris Wilson75fa0412014-02-07 18:37:02 -020015702 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15703 DRM_ERROR("failed to read control word\n");
15704 return -EIO;
15705 }
15706
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015707 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15708 return 0;
15709
Dave Airlie28d52042009-09-21 14:33:58 +100015710 if (state)
15711 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15712 else
15713 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015714
15715 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15716 DRM_ERROR("failed to write control word\n");
15717 return -EIO;
15718 }
15719
Dave Airlie28d52042009-09-21 14:33:58 +100015720 return 0;
15721}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015722
Chris Wilson98a2f412016-10-12 10:05:18 +010015723#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15724
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015725struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015726
15727 u32 power_well_driver;
15728
Chris Wilson63b66e52013-08-08 15:12:06 +020015729 int num_transcoders;
15730
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015731 struct intel_cursor_error_state {
15732 u32 control;
15733 u32 position;
15734 u32 base;
15735 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015736 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015737
15738 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015739 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015740 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015741 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015742 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015743
15744 struct intel_plane_error_state {
15745 u32 control;
15746 u32 stride;
15747 u32 size;
15748 u32 pos;
15749 u32 addr;
15750 u32 surface;
15751 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015752 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015753
15754 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015755 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015756 enum transcoder cpu_transcoder;
15757
15758 u32 conf;
15759
15760 u32 htotal;
15761 u32 hblank;
15762 u32 hsync;
15763 u32 vtotal;
15764 u32 vblank;
15765 u32 vsync;
15766 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015767};
15768
15769struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015770intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015771{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015772 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015773 int transcoders[] = {
15774 TRANSCODER_A,
15775 TRANSCODER_B,
15776 TRANSCODER_C,
15777 TRANSCODER_EDP,
15778 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015779 int i;
15780
Chris Wilsonc0336662016-05-06 15:40:21 +010015781 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015782 return NULL;
15783
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015784 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015785 if (error == NULL)
15786 return NULL;
15787
Chris Wilsonc0336662016-05-06 15:40:21 +010015788 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015789 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15790
Damien Lespiau055e3932014-08-18 13:49:10 +010015791 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015792 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015793 __intel_display_power_is_enabled(dev_priv,
15794 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015795 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015796 continue;
15797
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015798 error->cursor[i].control = I915_READ(CURCNTR(i));
15799 error->cursor[i].position = I915_READ(CURPOS(i));
15800 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015801
15802 error->plane[i].control = I915_READ(DSPCNTR(i));
15803 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015804 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015805 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015806 error->plane[i].pos = I915_READ(DSPPOS(i));
15807 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015808 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015809 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015810 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015811 error->plane[i].surface = I915_READ(DSPSURF(i));
15812 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15813 }
15814
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015815 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015816
Chris Wilsonc0336662016-05-06 15:40:21 +010015817 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030015818 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015819 }
15820
Jani Nikula4d1de972016-03-18 17:05:42 +020015821 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015822 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015823 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015824 error->num_transcoders++; /* Account for eDP. */
15825
15826 for (i = 0; i < error->num_transcoders; i++) {
15827 enum transcoder cpu_transcoder = transcoders[i];
15828
Imre Deakddf9c532013-11-27 22:02:02 +020015829 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015830 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015831 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015832 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015833 continue;
15834
Chris Wilson63b66e52013-08-08 15:12:06 +020015835 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15836
15837 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15838 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15839 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15840 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15841 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15842 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15843 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015844 }
15845
15846 return error;
15847}
15848
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015849#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15850
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015851void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015852intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015853 struct intel_display_error_state *error)
15854{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015855 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015856 int i;
15857
Chris Wilson63b66e52013-08-08 15:12:06 +020015858 if (!error)
15859 return;
15860
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015861 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015862 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015863 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015864 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015865 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015866 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015867 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015868 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015869 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015870 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015871
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015872 err_printf(m, "Plane [%d]:\n", i);
15873 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15874 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015875 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015876 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15877 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015878 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015879 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015880 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015881 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015882 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15883 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015884 }
15885
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015886 err_printf(m, "Cursor [%d]:\n", i);
15887 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15888 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15889 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015890 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015891
15892 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015893 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015894 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015895 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015896 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015897 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15898 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15899 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15900 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15901 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15902 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15903 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15904 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015905}
Chris Wilson98a2f412016-10-12 10:05:18 +010015906
15907#endif