blob: 9f356ad5329e1864c8b23a79c5da94e07ac735f0 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020040#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070041#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080042#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080043#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070046#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080048#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080049#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Daniel Vetter5a21b662016-05-24 17:13:53 +020051static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
Matt Roper465c1202014-05-29 08:06:54 -070056/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070060 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070062};
63
64/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010065static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010066 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070069 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010070 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
78 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010079 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070080 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053083 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070087};
88
Matt Roper3d7d6512014-06-10 08:28:13 -070089/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020095 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030096static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020097 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030098
Jesse Barneseb1bfe82014-02-12 12:26:25 -080099static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Ville Syrjälä65edccc2016-10-31 22:37:01 +0200118static void skl_init_scalers(struct drm_i915_private *dev_priv,
119 struct intel_crtc *crtc,
120 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200121static void skylake_pfit_enable(struct intel_crtc *crtc);
122static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
123static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200124static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300126static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +0200127static int glk_calc_cdclk(int max_pixclk);
Imre Deak324513c2016-06-13 16:44:36 +0300128static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100129
Ma Lingd4906092009-03-18 20:13:27 +0800130struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300131 struct {
132 int min, max;
133 } dot, vco, n, m, m1, m2, p, p1;
134
135 struct {
136 int dot_limit;
137 int p2_slow, p2_fast;
138 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800139};
Jesse Barnes79e53942008-11-07 14:24:08 -0800140
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300141/* returns HPLL frequency in kHz */
142static int valleyview_get_vco(struct drm_i915_private *dev_priv)
143{
144 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
145
146 /* Obtain SKU information */
147 mutex_lock(&dev_priv->sb_lock);
148 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
149 CCK_FUSE_HPLL_FREQ_MASK;
150 mutex_unlock(&dev_priv->sb_lock);
151
152 return vco_freq[hpll_freq] * 1000;
153}
154
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200155int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
156 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300157{
158 u32 val;
159 int divider;
160
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300161 mutex_lock(&dev_priv->sb_lock);
162 val = vlv_cck_read(dev_priv, reg);
163 mutex_unlock(&dev_priv->sb_lock);
164
165 divider = val & CCK_FREQUENCY_VALUES;
166
167 WARN((val & CCK_FREQUENCY_STATUS) !=
168 (divider << CCK_FREQUENCY_STATUS_SHIFT),
169 "%s change in progress\n", name);
170
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200171 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
172}
173
174static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
175 const char *name, u32 reg)
176{
177 if (dev_priv->hpll_freq == 0)
178 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
179
180 return vlv_get_cck_clock(dev_priv, name, reg,
181 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300182}
183
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200184static int
185intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200186{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200187 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200188}
189
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200190static int
191intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300192{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300193 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200194 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
195 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200196}
197
198static int
199intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
200{
Jani Nikula79e50a42015-08-26 10:58:20 +0300201 uint32_t clkcfg;
202
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200203 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300204 clkcfg = I915_READ(CLKCFG);
205 switch (clkcfg & CLKCFG_FSB_MASK) {
206 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200207 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300208 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200209 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300210 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200211 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300212 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200213 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300214 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200215 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300216 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200217 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300218 /* these two are just a guess; one of them might be right */
219 case CLKCFG_FSB_1600:
220 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200221 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300222 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200223 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300224 }
225}
226
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300227void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200228{
229 if (HAS_PCH_SPLIT(dev_priv))
230 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
231 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
232 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
233 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
234 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
235 else
236 return; /* no rawclk on other platforms, or no need to know it */
237
238 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
239}
240
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300241static void intel_update_czclk(struct drm_i915_private *dev_priv)
242{
Wayne Boyer666a4532015-12-09 12:29:35 -0800243 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300244 return;
245
246 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
247 CCK_CZ_CLOCK_CONTROL);
248
249 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
250}
251
Chris Wilson021357a2010-09-07 20:54:59 +0100252static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200253intel_fdi_link_freq(struct drm_i915_private *dev_priv,
254 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100255{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200256 if (HAS_DDI(dev_priv))
257 return pipe_config->port_clock; /* SPLL */
258 else if (IS_GEN5(dev_priv))
259 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200260 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200261 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100262}
263
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300264static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200266 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200267 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .m = { .min = 96, .max = 140 },
269 .m1 = { .min = 18, .max = 26 },
270 .m2 = { .min = 6, .max = 16 },
271 .p = { .min = 4, .max = 128 },
272 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .p2 = { .dot_limit = 165000,
274 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700275};
276
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300277static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200278 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200279 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200280 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200281 .m = { .min = 96, .max = 140 },
282 .m1 = { .min = 18, .max = 26 },
283 .m2 = { .min = 6, .max = 16 },
284 .p = { .min = 4, .max = 128 },
285 .p1 = { .min = 2, .max = 33 },
286 .p2 = { .dot_limit = 165000,
287 .p2_slow = 4, .p2_fast = 4 },
288};
289
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300290static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400291 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200292 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200293 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .m = { .min = 96, .max = 140 },
295 .m1 = { .min = 18, .max = 26 },
296 .m2 = { .min = 6, .max = 16 },
297 .p = { .min = 4, .max = 128 },
298 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700299 .p2 = { .dot_limit = 165000,
300 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700301};
Eric Anholt273e27c2011-03-30 13:01:10 -0700302
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300303static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400304 .dot = { .min = 20000, .max = 400000 },
305 .vco = { .min = 1400000, .max = 2800000 },
306 .n = { .min = 1, .max = 6 },
307 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100308 .m1 = { .min = 8, .max = 18 },
309 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .p2 = { .dot_limit = 200000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300316static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400317 .dot = { .min = 20000, .max = 400000 },
318 .vco = { .min = 1400000, .max = 2800000 },
319 .n = { .min = 1, .max = 6 },
320 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100321 .m1 = { .min = 8, .max = 18 },
322 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400323 .p = { .min = 7, .max = 98 },
324 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700325 .p2 = { .dot_limit = 112000,
326 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700327};
328
Eric Anholt273e27c2011-03-30 13:01:10 -0700329
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300330static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 25000, .max = 270000 },
332 .vco = { .min = 1750000, .max = 3500000},
333 .n = { .min = 1, .max = 4 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 10, .max = 30 },
338 .p1 = { .min = 1, .max = 3},
339 .p2 = { .dot_limit = 270000,
340 .p2_slow = 10,
341 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800342 },
Keith Packarde4b36692009-06-05 19:22:17 -0700343};
344
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300345static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700346 .dot = { .min = 22000, .max = 400000 },
347 .vco = { .min = 1750000, .max = 3500000},
348 .n = { .min = 1, .max = 4 },
349 .m = { .min = 104, .max = 138 },
350 .m1 = { .min = 16, .max = 23 },
351 .m2 = { .min = 5, .max = 11 },
352 .p = { .min = 5, .max = 80 },
353 .p1 = { .min = 1, .max = 8},
354 .p2 = { .dot_limit = 165000,
355 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700356};
357
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300358static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .dot = { .min = 20000, .max = 115000 },
360 .vco = { .min = 1750000, .max = 3500000 },
361 .n = { .min = 1, .max = 3 },
362 .m = { .min = 104, .max = 138 },
363 .m1 = { .min = 17, .max = 23 },
364 .m2 = { .min = 5, .max = 11 },
365 .p = { .min = 28, .max = 112 },
366 .p1 = { .min = 2, .max = 8 },
367 .p2 = { .dot_limit = 0,
368 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800369 },
Keith Packarde4b36692009-06-05 19:22:17 -0700370};
371
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300372static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700373 .dot = { .min = 80000, .max = 224000 },
374 .vco = { .min = 1750000, .max = 3500000 },
375 .n = { .min = 1, .max = 3 },
376 .m = { .min = 104, .max = 138 },
377 .m1 = { .min = 17, .max = 23 },
378 .m2 = { .min = 5, .max = 11 },
379 .p = { .min = 14, .max = 42 },
380 .p1 = { .min = 2, .max = 6 },
381 .p2 = { .dot_limit = 0,
382 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800383 },
Keith Packarde4b36692009-06-05 19:22:17 -0700384};
385
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300386static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400387 .dot = { .min = 20000, .max = 400000},
388 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700389 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400390 .n = { .min = 3, .max = 6 },
391 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400393 .m1 = { .min = 0, .max = 0 },
394 .m2 = { .min = 0, .max = 254 },
395 .p = { .min = 5, .max = 80 },
396 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700397 .p2 = { .dot_limit = 200000,
398 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700399};
400
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300401static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400402 .dot = { .min = 20000, .max = 400000 },
403 .vco = { .min = 1700000, .max = 3500000 },
404 .n = { .min = 3, .max = 6 },
405 .m = { .min = 2, .max = 256 },
406 .m1 = { .min = 0, .max = 0 },
407 .m2 = { .min = 0, .max = 254 },
408 .p = { .min = 7, .max = 112 },
409 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700410 .p2 = { .dot_limit = 112000,
411 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700412};
413
Eric Anholt273e27c2011-03-30 13:01:10 -0700414/* Ironlake / Sandybridge
415 *
416 * We calculate clock using (register_value + 2) for N/M1/M2, so here
417 * the range value for them is (actual_value - 2).
418 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300419static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700420 .dot = { .min = 25000, .max = 350000 },
421 .vco = { .min = 1760000, .max = 3510000 },
422 .n = { .min = 1, .max = 5 },
423 .m = { .min = 79, .max = 127 },
424 .m1 = { .min = 12, .max = 22 },
425 .m2 = { .min = 5, .max = 9 },
426 .p = { .min = 5, .max = 80 },
427 .p1 = { .min = 1, .max = 8 },
428 .p2 = { .dot_limit = 225000,
429 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700430};
431
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300432static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700433 .dot = { .min = 25000, .max = 350000 },
434 .vco = { .min = 1760000, .max = 3510000 },
435 .n = { .min = 1, .max = 3 },
436 .m = { .min = 79, .max = 118 },
437 .m1 = { .min = 12, .max = 22 },
438 .m2 = { .min = 5, .max = 9 },
439 .p = { .min = 28, .max = 112 },
440 .p1 = { .min = 2, .max = 8 },
441 .p2 = { .dot_limit = 225000,
442 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800443};
444
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300445static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700446 .dot = { .min = 25000, .max = 350000 },
447 .vco = { .min = 1760000, .max = 3510000 },
448 .n = { .min = 1, .max = 3 },
449 .m = { .min = 79, .max = 127 },
450 .m1 = { .min = 12, .max = 22 },
451 .m2 = { .min = 5, .max = 9 },
452 .p = { .min = 14, .max = 56 },
453 .p1 = { .min = 2, .max = 8 },
454 .p2 = { .dot_limit = 225000,
455 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800456};
457
Eric Anholt273e27c2011-03-30 13:01:10 -0700458/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300459static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700460 .dot = { .min = 25000, .max = 350000 },
461 .vco = { .min = 1760000, .max = 3510000 },
462 .n = { .min = 1, .max = 2 },
463 .m = { .min = 79, .max = 126 },
464 .m1 = { .min = 12, .max = 22 },
465 .m2 = { .min = 5, .max = 9 },
466 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400467 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700468 .p2 = { .dot_limit = 225000,
469 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800470};
471
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300472static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700473 .dot = { .min = 25000, .max = 350000 },
474 .vco = { .min = 1760000, .max = 3510000 },
475 .n = { .min = 1, .max = 3 },
476 .m = { .min = 79, .max = 126 },
477 .m1 = { .min = 12, .max = 22 },
478 .m2 = { .min = 5, .max = 9 },
479 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400480 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700481 .p2 = { .dot_limit = 225000,
482 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800483};
484
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300485static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300486 /*
487 * These are the data rate limits (measured in fast clocks)
488 * since those are the strictest limits we have. The fast
489 * clock and actual rate limits are more relaxed, so checking
490 * them would make no difference.
491 */
492 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200493 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700495 .m1 = { .min = 2, .max = 3 },
496 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300497 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300498 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700499};
500
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300501static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300502 /*
503 * These are the data rate limits (measured in fast clocks)
504 * since those are the strictest limits we have. The fast
505 * clock and actual rate limits are more relaxed, so checking
506 * them would make no difference.
507 */
508 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200509 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300510 .n = { .min = 1, .max = 1 },
511 .m1 = { .min = 2, .max = 2 },
512 .m2 = { .min = 24 << 22, .max = 175 << 22 },
513 .p1 = { .min = 2, .max = 4 },
514 .p2 = { .p2_slow = 1, .p2_fast = 14 },
515};
516
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300517static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200518 /* FIXME: find real dot limits */
519 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530520 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200521 .n = { .min = 1, .max = 1 },
522 .m1 = { .min = 2, .max = 2 },
523 /* FIXME: find real m2 limits */
524 .m2 = { .min = 2 << 22, .max = 255 << 22 },
525 .p1 = { .min = 2, .max = 4 },
526 .p2 = { .p2_slow = 1, .p2_fast = 20 },
527};
528
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200529static bool
530needs_modeset(struct drm_crtc_state *state)
531{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200532 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200533}
534
Imre Deakdccbea32015-06-22 23:35:51 +0300535/*
536 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
537 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
538 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
539 * The helpers' return value is the rate of the clock that is fed to the
540 * display engine's pipe which can be the above fast dot clock rate or a
541 * divided-down version of it.
542 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500543/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300544static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800545{
Shaohua Li21778322009-02-23 15:19:16 +0800546 clock->m = clock->m2 + 2;
547 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200548 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300549 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300550 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
551 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300552
553 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800554}
555
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200556static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
557{
558 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
559}
560
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300561static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800562{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200563 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200565 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300566 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300567 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
568 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300569
570 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800571}
572
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300573static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300574{
575 clock->m = clock->m1 * clock->m2;
576 clock->p = clock->p1 * clock->p2;
577 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300578 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300579 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
580 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300581
582 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300583}
584
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300585int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300586{
587 clock->m = clock->m1 * clock->m2;
588 clock->p = clock->p1 * clock->p2;
589 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300590 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300591 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
592 clock->n << 22);
593 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300594
595 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300596}
597
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800598#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800599/**
600 * Returns whether the given set of divisors are valid for a given refclk with
601 * the given connectors.
602 */
603
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100604static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300605 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300606 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800607{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300608 if (clock->n < limit->n.min || limit->n.max < clock->n)
609 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800610 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400611 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400613 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400615 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300616
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100617 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200618 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300619 if (clock->m1 <= clock->m2)
620 INTELPllInvalid("m1 <= m2\n");
621
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100622 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200623 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300624 if (clock->p < limit->p.min || limit->p.max < clock->p)
625 INTELPllInvalid("p out of range\n");
626 if (clock->m < limit->m.min || limit->m.max < clock->m)
627 INTELPllInvalid("m out of range\n");
628 }
629
Jesse Barnes79e53942008-11-07 14:24:08 -0800630 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400631 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
633 * connector, etc., rather than just a single range.
634 */
635 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800637
638 return true;
639}
640
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300641static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300642i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300643 const struct intel_crtc_state *crtc_state,
644 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800645{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300646 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300648 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100650 * For LVDS just rely on its current settings for dual-channel.
651 * We haven't figured out how to reliably set up different
652 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100654 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300655 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800656 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300657 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800658 } else {
659 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300660 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300662 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300664}
665
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200666/*
667 * Returns a set of divisors for the desired target clock with the given
668 * refclk, or FALSE. The returned values represent the clock equation:
669 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
670 *
671 * Target and reference clocks are specified in kHz.
672 *
673 * If match_clock is provided, then best_clock P divider must match the P
674 * divider from @match_clock used for LVDS downclocking.
675 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300676static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300677i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300678 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300679 int target, int refclk, struct dpll *match_clock,
680 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681{
682 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300683 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300684 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800685
Akshay Joshi0206e352011-08-16 15:34:10 -0400686 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800687
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300688 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
689
Zhao Yakui42158662009-11-20 11:24:18 +0800690 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
691 clock.m1++) {
692 for (clock.m2 = limit->m2.min;
693 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200694 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800695 break;
696 for (clock.n = limit->n.min;
697 clock.n <= limit->n.max; clock.n++) {
698 for (clock.p1 = limit->p1.min;
699 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 int this_err;
701
Imre Deakdccbea32015-06-22 23:35:51 +0300702 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100703 if (!intel_PLL_is_valid(to_i915(dev),
704 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000705 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800706 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800707 if (match_clock &&
708 clock.p != match_clock->p)
709 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800710
711 this_err = abs(clock.dot - target);
712 if (this_err < err) {
713 *best_clock = clock;
714 err = this_err;
715 }
716 }
717 }
718 }
719 }
720
721 return (err != target);
722}
723
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200724/*
725 * Returns a set of divisors for the desired target clock with the given
726 * refclk, or FALSE. The returned values represent the clock equation:
727 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
728 *
729 * Target and reference clocks are specified in kHz.
730 *
731 * If match_clock is provided, then best_clock P divider must match the P
732 * divider from @match_clock used for LVDS downclocking.
733 */
Ma Lingd4906092009-03-18 20:13:27 +0800734static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300735pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200736 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300737 int target, int refclk, struct dpll *match_clock,
738 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200739{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300740 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300741 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200742 int err = target;
743
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200744 memset(best_clock, 0, sizeof(*best_clock));
745
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
747
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200748 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
749 clock.m1++) {
750 for (clock.m2 = limit->m2.min;
751 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200752 for (clock.n = limit->n.min;
753 clock.n <= limit->n.max; clock.n++) {
754 for (clock.p1 = limit->p1.min;
755 clock.p1 <= limit->p1.max; clock.p1++) {
756 int this_err;
757
Imre Deakdccbea32015-06-22 23:35:51 +0300758 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100759 if (!intel_PLL_is_valid(to_i915(dev),
760 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 &clock))
762 continue;
763 if (match_clock &&
764 clock.p != match_clock->p)
765 continue;
766
767 this_err = abs(clock.dot - target);
768 if (this_err < err) {
769 *best_clock = clock;
770 err = this_err;
771 }
772 }
773 }
774 }
775 }
776
777 return (err != target);
778}
779
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200780/*
781 * Returns a set of divisors for the desired target clock with the given
782 * refclk, or FALSE. The returned values represent the clock equation:
783 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200784 *
785 * Target and reference clocks are specified in kHz.
786 *
787 * If match_clock is provided, then best_clock P divider must match the P
788 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200789 */
Ma Lingd4906092009-03-18 20:13:27 +0800790static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300791g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200792 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300793 int target, int refclk, struct dpll *match_clock,
794 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800795{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300796 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300797 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800798 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300799 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400800 /* approximately equals target * 0.00585 */
801 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800802
803 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300804
805 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
806
Ma Lingd4906092009-03-18 20:13:27 +0800807 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200808 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800809 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200810 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800811 for (clock.m1 = limit->m1.max;
812 clock.m1 >= limit->m1.min; clock.m1--) {
813 for (clock.m2 = limit->m2.max;
814 clock.m2 >= limit->m2.min; clock.m2--) {
815 for (clock.p1 = limit->p1.max;
816 clock.p1 >= limit->p1.min; clock.p1--) {
817 int this_err;
818
Imre Deakdccbea32015-06-22 23:35:51 +0300819 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100820 if (!intel_PLL_is_valid(to_i915(dev),
821 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000822 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800823 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000824
825 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800826 if (this_err < err_most) {
827 *best_clock = clock;
828 err_most = this_err;
829 max_n = clock.n;
830 found = true;
831 }
832 }
833 }
834 }
835 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800836 return found;
837}
Ma Lingd4906092009-03-18 20:13:27 +0800838
Imre Deakd5dd62b2015-03-17 11:40:03 +0200839/*
840 * Check if the calculated PLL configuration is more optimal compared to the
841 * best configuration and error found so far. Return the calculated error.
842 */
843static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300844 const struct dpll *calculated_clock,
845 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200846 unsigned int best_error_ppm,
847 unsigned int *error_ppm)
848{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200849 /*
850 * For CHV ignore the error and consider only the P value.
851 * Prefer a bigger P value based on HW requirements.
852 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100853 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200854 *error_ppm = 0;
855
856 return calculated_clock->p > best_clock->p;
857 }
858
Imre Deak24be4e42015-03-17 11:40:04 +0200859 if (WARN_ON_ONCE(!target_freq))
860 return false;
861
Imre Deakd5dd62b2015-03-17 11:40:03 +0200862 *error_ppm = div_u64(1000000ULL *
863 abs(target_freq - calculated_clock->dot),
864 target_freq);
865 /*
866 * Prefer a better P value over a better (smaller) error if the error
867 * is small. Ensure this preference for future configurations too by
868 * setting the error to 0.
869 */
870 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
871 *error_ppm = 0;
872
873 return true;
874 }
875
876 return *error_ppm + 10 < best_error_ppm;
877}
878
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200879/*
880 * Returns a set of divisors for the desired target clock with the given
881 * refclk, or FALSE. The returned values represent the clock equation:
882 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
883 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800884static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300885vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200886 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300887 int target, int refclk, struct dpll *match_clock,
888 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700889{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200890 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300891 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300892 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300893 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300894 /* min update 19.2 MHz */
895 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300896 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700897
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300898 target *= 5; /* fast clock */
899
900 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700901
902 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300903 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300904 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300905 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300906 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300907 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700908 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300909 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200910 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300911
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300912 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
913 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300914
Imre Deakdccbea32015-06-22 23:35:51 +0300915 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300916
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100917 if (!intel_PLL_is_valid(to_i915(dev),
918 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300919 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300920 continue;
921
Imre Deakd5dd62b2015-03-17 11:40:03 +0200922 if (!vlv_PLL_is_optimal(dev, target,
923 &clock,
924 best_clock,
925 bestppm, &ppm))
926 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300927
Imre Deakd5dd62b2015-03-17 11:40:03 +0200928 *best_clock = clock;
929 bestppm = ppm;
930 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700931 }
932 }
933 }
934 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700935
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300936 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700937}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700938
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200939/*
940 * Returns a set of divisors for the desired target clock with the given
941 * refclk, or FALSE. The returned values represent the clock equation:
942 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
943 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300944static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300945chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200946 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300947 int target, int refclk, struct dpll *match_clock,
948 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300951 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200952 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300953 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300954 uint64_t m2;
955 int found = false;
956
957 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200958 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300959
960 /*
961 * Based on hardware doc, the n always set to 1, and m1 always
962 * set to 2. If requires to support 200Mhz refclk, we need to
963 * revisit this because n may not 1 anymore.
964 */
965 clock.n = 1, clock.m1 = 2;
966 target *= 5; /* fast clock */
967
968 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
969 for (clock.p2 = limit->p2.p2_fast;
970 clock.p2 >= limit->p2.p2_slow;
971 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200972 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300973
974 clock.p = clock.p1 * clock.p2;
975
976 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
977 clock.n) << 22, refclk * clock.m1);
978
979 if (m2 > INT_MAX/clock.m1)
980 continue;
981
982 clock.m2 = m2;
983
Imre Deakdccbea32015-06-22 23:35:51 +0300984 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300985
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100986 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300987 continue;
988
Imre Deak9ca3ba02015-03-17 11:40:05 +0200989 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
990 best_error_ppm, &error_ppm))
991 continue;
992
993 *best_clock = clock;
994 best_error_ppm = error_ppm;
995 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300996 }
997 }
998
999 return found;
1000}
1001
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001002bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001003 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001004{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001005 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001006 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001007
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001008 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001009 target_clock, refclk, NULL, best_clock);
1010}
1011
Ville Syrjälä525b9312016-10-31 22:37:02 +02001012bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001013{
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001014 /* Be paranoid as we can arrive here with only partial
1015 * state retrieved from the hardware during setup.
1016 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001017 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001018 * as Haswell has gained clock readout/fastboot support.
1019 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001020 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001021 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001022 *
1023 * FIXME: The intel_crtc->active here should be switched to
1024 * crtc->state->active once we have proper CRTC states wired up
1025 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001026 */
Ville Syrjälä525b9312016-10-31 22:37:02 +02001027 return crtc->active && crtc->base.primary->state->fb &&
1028 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001029}
1030
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001031enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1032 enum pipe pipe)
1033{
Ville Syrjälä98187832016-10-31 22:37:10 +02001034 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001035
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001036 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001037}
1038
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001039static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001040{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001041 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001042 u32 line1, line2;
1043 u32 line_mask;
1044
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001045 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001046 line_mask = DSL_LINEMASK_GEN2;
1047 else
1048 line_mask = DSL_LINEMASK_GEN3;
1049
1050 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001051 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001052 line2 = I915_READ(reg) & line_mask;
1053
1054 return line1 == line2;
1055}
1056
Keith Packardab7ad7f2010-10-03 00:33:06 -07001057/*
1058 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001059 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001060 *
1061 * After disabling a pipe, we can't wait for vblank in the usual way,
1062 * spinning on the vblank interrupt status bit, since we won't actually
1063 * see an interrupt when the pipe is disabled.
1064 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001065 * On Gen4 and above:
1066 * wait for the pipe register state bit to turn off
1067 *
1068 * Otherwise:
1069 * wait for the display line value to settle (it usually
1070 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001071 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001072 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001073static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001074{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001075 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001076 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001077 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001078
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001079 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001080 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001081
Keith Packardab7ad7f2010-10-03 00:33:06 -07001082 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001083 if (intel_wait_for_register(dev_priv,
1084 reg, I965_PIPECONF_ACTIVE, 0,
1085 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001086 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001087 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001088 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001089 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001090 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001091 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001092}
1093
Jesse Barnesb24e7172011-01-04 15:09:30 -08001094/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001095void assert_pll(struct drm_i915_private *dev_priv,
1096 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001098 u32 val;
1099 bool cur_state;
1100
Ville Syrjälä649636e2015-09-22 19:50:01 +03001101 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001102 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001103 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001104 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001105 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001106}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001107
Jani Nikula23538ef2013-08-27 15:12:22 +03001108/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001109void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001110{
1111 u32 val;
1112 bool cur_state;
1113
Ville Syrjäläa5805162015-05-26 20:42:30 +03001114 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001115 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001116 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001117
1118 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001119 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001120 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001121 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001122}
Jani Nikula23538ef2013-08-27 15:12:22 +03001123
Jesse Barnes040484a2011-01-03 12:14:26 -08001124static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1125 enum pipe pipe, bool state)
1126{
Jesse Barnes040484a2011-01-03 12:14:26 -08001127 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001128 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1129 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001130
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001131 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001132 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001133 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001134 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001135 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001136 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001137 cur_state = !!(val & FDI_TX_ENABLE);
1138 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001139 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001140 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001141 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001142}
1143#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1144#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1145
1146static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1147 enum pipe pipe, bool state)
1148{
Jesse Barnes040484a2011-01-03 12:14:26 -08001149 u32 val;
1150 bool cur_state;
1151
Ville Syrjälä649636e2015-09-22 19:50:01 +03001152 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001153 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001154 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001155 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001156 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001157}
1158#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1159#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1160
1161static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1162 enum pipe pipe)
1163{
Jesse Barnes040484a2011-01-03 12:14:26 -08001164 u32 val;
1165
1166 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001167 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001168 return;
1169
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001170 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001171 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001172 return;
1173
Ville Syrjälä649636e2015-09-22 19:50:01 +03001174 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001175 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001176}
1177
Daniel Vetter55607e82013-06-16 21:42:39 +02001178void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1179 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001180{
Jesse Barnes040484a2011-01-03 12:14:26 -08001181 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001182 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001183
Ville Syrjälä649636e2015-09-22 19:50:01 +03001184 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001185 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001186 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001187 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001188 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001189}
1190
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001191void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001192{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001193 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194 u32 val;
1195 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001196 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001197
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001198 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001199 return;
1200
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001201 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001202 u32 port_sel;
1203
Imre Deak44cb7342016-08-10 14:07:29 +03001204 pp_reg = PP_CONTROL(0);
1205 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001206
1207 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1208 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1209 panel_pipe = PIPE_B;
1210 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001211 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001212 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001213 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001214 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001215 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001216 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001217 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1218 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001219 }
1220
1221 val = I915_READ(pp_reg);
1222 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001223 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001224 locked = false;
1225
Rob Clarke2c719b2014-12-15 13:56:32 -05001226 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001227 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001228 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001229}
1230
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001231static void assert_cursor(struct drm_i915_private *dev_priv,
1232 enum pipe pipe, bool state)
1233{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001234 bool cur_state;
1235
Jani Nikula2a307c22016-11-30 17:43:04 +02001236 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001237 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001238 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001239 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001240
Rob Clarke2c719b2014-12-15 13:56:32 -05001241 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001242 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001243 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001244}
1245#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1246#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1247
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001248void assert_pipe(struct drm_i915_private *dev_priv,
1249 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001250{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001251 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001252 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1253 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001254 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001255
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001256 /* if we need the pipe quirk it must be always on */
1257 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1258 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001259 state = true;
1260
Imre Deak4feed0e2016-02-12 18:55:14 +02001261 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1262 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001264 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001265
1266 intel_display_power_put(dev_priv, power_domain);
1267 } else {
1268 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001269 }
1270
Rob Clarke2c719b2014-12-15 13:56:32 -05001271 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001272 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001273 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001274}
1275
Chris Wilson931872f2012-01-16 23:01:13 +00001276static void assert_plane(struct drm_i915_private *dev_priv,
1277 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001278{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001279 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001280 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001281
Ville Syrjälä649636e2015-09-22 19:50:01 +03001282 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001283 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001284 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001285 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001286 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001287}
1288
Chris Wilson931872f2012-01-16 23:01:13 +00001289#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1290#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1291
Jesse Barnesb24e7172011-01-04 15:09:30 -08001292static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe)
1294{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001295 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001296
Ville Syrjälä653e1022013-06-04 13:49:05 +03001297 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001298 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001299 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001300 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001301 "plane %c assertion failure, should be disabled but not\n",
1302 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001303 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001304 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001305
Jesse Barnesb24e7172011-01-04 15:09:30 -08001306 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001307 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001308 u32 val = I915_READ(DSPCNTR(i));
1309 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001310 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001311 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001312 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1313 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001314 }
1315}
1316
Jesse Barnes19332d72013-03-28 09:55:38 -07001317static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1318 enum pipe pipe)
1319{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001320 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001321
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001322 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001323 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001324 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001325 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001326 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1327 sprite, pipe_name(pipe));
1328 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001329 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001330 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001331 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001332 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001333 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001334 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001335 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001336 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001337 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001338 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001339 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001340 plane_name(pipe), pipe_name(pipe));
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001341 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001342 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001343 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001344 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1345 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001346 }
1347}
1348
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001349static void assert_vblank_disabled(struct drm_crtc *crtc)
1350{
Rob Clarke2c719b2014-12-15 13:56:32 -05001351 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001352 drm_crtc_vblank_put(crtc);
1353}
1354
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001355void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1356 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001357{
Jesse Barnes92f25842011-01-04 15:09:34 -08001358 u32 val;
1359 bool enabled;
1360
Ville Syrjälä649636e2015-09-22 19:50:01 +03001361 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001362 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001363 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001364 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1365 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001366}
1367
Keith Packard4e634382011-08-06 10:39:45 -07001368static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1369 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001370{
1371 if ((val & DP_PORT_EN) == 0)
1372 return false;
1373
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001374 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001375 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001376 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1377 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001378 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001379 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1380 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001381 } else {
1382 if ((val & DP_PIPE_MASK) != (pipe << 30))
1383 return false;
1384 }
1385 return true;
1386}
1387
Keith Packard1519b992011-08-06 10:35:34 -07001388static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1389 enum pipe pipe, u32 val)
1390{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001391 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001392 return false;
1393
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001394 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001395 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001396 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001397 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001398 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1399 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001400 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001401 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001402 return false;
1403 }
1404 return true;
1405}
1406
1407static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1408 enum pipe pipe, u32 val)
1409{
1410 if ((val & LVDS_PORT_EN) == 0)
1411 return false;
1412
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001413 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001414 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1415 return false;
1416 } else {
1417 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1418 return false;
1419 }
1420 return true;
1421}
1422
1423static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1424 enum pipe pipe, u32 val)
1425{
1426 if ((val & ADPA_DAC_ENABLE) == 0)
1427 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001428 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001429 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1430 return false;
1431 } else {
1432 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1433 return false;
1434 }
1435 return true;
1436}
1437
Jesse Barnes291906f2011-02-02 12:28:03 -08001438static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001439 enum pipe pipe, i915_reg_t reg,
1440 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001441{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001442 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001443 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001444 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001445 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001446
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001447 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001448 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001449 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001450}
1451
1452static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001453 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001454{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001455 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001456 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001457 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001458 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001459
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001460 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001461 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001462 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001463}
1464
1465static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1466 enum pipe pipe)
1467{
Jesse Barnes291906f2011-02-02 12:28:03 -08001468 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001469
Keith Packardf0575e92011-07-25 22:12:43 -07001470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1471 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1472 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001473
Ville Syrjälä649636e2015-09-22 19:50:01 +03001474 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001475 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001476 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001477 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001478
Ville Syrjälä649636e2015-09-22 19:50:01 +03001479 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001480 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001481 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001482 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001483
Paulo Zanonie2debe92013-02-18 19:00:27 -03001484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1486 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001487}
1488
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001489static void _vlv_enable_pll(struct intel_crtc *crtc,
1490 const struct intel_crtc_state *pipe_config)
1491{
1492 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1493 enum pipe pipe = crtc->pipe;
1494
1495 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1496 POSTING_READ(DPLL(pipe));
1497 udelay(150);
1498
Chris Wilson2c30b432016-06-30 15:32:54 +01001499 if (intel_wait_for_register(dev_priv,
1500 DPLL(pipe),
1501 DPLL_LOCK_VLV,
1502 DPLL_LOCK_VLV,
1503 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001504 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1505}
1506
Ville Syrjäläd288f652014-10-28 13:20:22 +02001507static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001508 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001509{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001510 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001511 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001512
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001513 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001514
Daniel Vetter87442f72013-06-06 00:52:17 +02001515 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001516 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001517
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001518 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1519 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001520
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001521 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1522 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001523}
1524
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001525
1526static void _chv_enable_pll(struct intel_crtc *crtc,
1527 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001528{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001529 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001530 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001531 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532 u32 tmp;
1533
Ville Syrjäläa5805162015-05-26 20:42:30 +03001534 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001535
1536 /* Enable back the 10bit clock to display controller */
1537 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1538 tmp |= DPIO_DCLKP_EN;
1539 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1540
Ville Syrjälä54433e92015-05-26 20:42:31 +03001541 mutex_unlock(&dev_priv->sb_lock);
1542
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001543 /*
1544 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1545 */
1546 udelay(1);
1547
1548 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001549 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001550
1551 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001552 if (intel_wait_for_register(dev_priv,
1553 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1554 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001555 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001556}
1557
1558static void chv_enable_pll(struct intel_crtc *crtc,
1559 const struct intel_crtc_state *pipe_config)
1560{
1561 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1562 enum pipe pipe = crtc->pipe;
1563
1564 assert_pipe_disabled(dev_priv, pipe);
1565
1566 /* PLL is protected by panel, make sure we can write it */
1567 assert_panel_unlocked(dev_priv, pipe);
1568
1569 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1570 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001571
Ville Syrjäläc2317752016-03-15 16:39:56 +02001572 if (pipe != PIPE_A) {
1573 /*
1574 * WaPixelRepeatModeFixForC0:chv
1575 *
1576 * DPLLCMD is AWOL. Use chicken bits to propagate
1577 * the value from DPLLBMD to either pipe B or C.
1578 */
1579 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1580 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1581 I915_WRITE(CBR4_VLV, 0);
1582 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1583
1584 /*
1585 * DPLLB VGA mode also seems to cause problems.
1586 * We should always have it disabled.
1587 */
1588 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1589 } else {
1590 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1591 POSTING_READ(DPLL_MD(pipe));
1592 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001593}
1594
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001595static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001596{
1597 struct intel_crtc *crtc;
1598 int count = 0;
1599
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001600 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001601 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001602 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1603 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001604
1605 return count;
1606}
1607
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001608static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001609{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001610 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001611 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001612 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001614 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001615
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001616 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001617 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001618 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001620 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001621 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001622 /*
1623 * It appears to be important that we don't enable this
1624 * for the current pipe before otherwise configuring the
1625 * PLL. No idea how this should be handled if multiple
1626 * DVO outputs are enabled simultaneosly.
1627 */
1628 dpll |= DPLL_DVO_2X_MODE;
1629 I915_WRITE(DPLL(!crtc->pipe),
1630 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1631 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001632
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001633 /*
1634 * Apparently we need to have VGA mode enabled prior to changing
1635 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1636 * dividers, even though the register value does change.
1637 */
1638 I915_WRITE(reg, 0);
1639
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001640 I915_WRITE(reg, dpll);
1641
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001642 /* Wait for the clocks to stabilize. */
1643 POSTING_READ(reg);
1644 udelay(150);
1645
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001646 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001647 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001648 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 } else {
1650 /* The pixel multiplier can only be updated once the
1651 * DPLL is enabled and the clocks are stable.
1652 *
1653 * So write it again.
1654 */
1655 I915_WRITE(reg, dpll);
1656 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001657
1658 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001659 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001660 POSTING_READ(reg);
1661 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001662 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001663 POSTING_READ(reg);
1664 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001665 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001666 POSTING_READ(reg);
1667 udelay(150); /* wait for warmup */
1668}
1669
1670/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001671 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001672 * @dev_priv: i915 private structure
1673 * @pipe: pipe PLL to disable
1674 *
1675 * Disable the PLL for @pipe, making sure the pipe is off first.
1676 *
1677 * Note! This is for pre-ILK only.
1678 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001679static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001680{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001681 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001682 enum pipe pipe = crtc->pipe;
1683
1684 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001685 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001686 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001687 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001688 I915_WRITE(DPLL(PIPE_B),
1689 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1690 I915_WRITE(DPLL(PIPE_A),
1691 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1692 }
1693
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001694 /* Don't disable pipe or pipe PLLs if needed */
1695 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1696 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001697 return;
1698
1699 /* Make sure the pipe isn't still relying on us */
1700 assert_pipe_disabled(dev_priv, pipe);
1701
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001702 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001703 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001704}
1705
Jesse Barnesf6071162013-10-01 10:41:38 -07001706static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1707{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001708 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001709
1710 /* Make sure the pipe isn't still relying on us */
1711 assert_pipe_disabled(dev_priv, pipe);
1712
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001713 val = DPLL_INTEGRATED_REF_CLK_VLV |
1714 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1715 if (pipe != PIPE_A)
1716 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1717
Jesse Barnesf6071162013-10-01 10:41:38 -07001718 I915_WRITE(DPLL(pipe), val);
1719 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001720}
1721
1722static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1723{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001724 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001725 u32 val;
1726
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001727 /* Make sure the pipe isn't still relying on us */
1728 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001729
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001730 val = DPLL_SSC_REF_CLK_CHV |
1731 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001732 if (pipe != PIPE_A)
1733 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001734
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001735 I915_WRITE(DPLL(pipe), val);
1736 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001737
Ville Syrjäläa5805162015-05-26 20:42:30 +03001738 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001739
1740 /* Disable 10bit clock to display controller */
1741 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1742 val &= ~DPIO_DCLKP_EN;
1743 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1744
Ville Syrjäläa5805162015-05-26 20:42:30 +03001745 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001746}
1747
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001748void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001749 struct intel_digital_port *dport,
1750 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001751{
1752 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001753 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001754
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001755 switch (dport->port) {
1756 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001757 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001758 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001759 break;
1760 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001761 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001762 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001763 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001764 break;
1765 case PORT_D:
1766 port_mask = DPLL_PORTD_READY_MASK;
1767 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001768 break;
1769 default:
1770 BUG();
1771 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001772
Chris Wilson370004d2016-06-30 15:32:56 +01001773 if (intel_wait_for_register(dev_priv,
1774 dpll_reg, port_mask, expected_mask,
1775 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001776 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1777 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001778}
1779
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001780static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1781 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001782{
Ville Syrjälä98187832016-10-31 22:37:10 +02001783 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1784 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001785 i915_reg_t reg;
1786 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001787
Jesse Barnes040484a2011-01-03 12:14:26 -08001788 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001789 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001790
1791 /* FDI must be feeding us bits for PCH ports */
1792 assert_fdi_tx_enabled(dev_priv, pipe);
1793 assert_fdi_rx_enabled(dev_priv, pipe);
1794
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001795 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001796 /* Workaround: Set the timing override bit before enabling the
1797 * pch transcoder. */
1798 reg = TRANS_CHICKEN2(pipe);
1799 val = I915_READ(reg);
1800 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1801 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001802 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001803
Daniel Vetterab9412b2013-05-03 11:49:46 +02001804 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001805 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001806 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001807
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001808 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001809 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001810 * Make the BPC in transcoder be consistent with
1811 * that in pipeconf reg. For HDMI we must use 8bpc
1812 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001813 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001814 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001815 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001816 val |= PIPECONF_8BPC;
1817 else
1818 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001819 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001820
1821 val &= ~TRANS_INTERLACE_MASK;
1822 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001823 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001824 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001825 val |= TRANS_LEGACY_INTERLACED_ILK;
1826 else
1827 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001828 else
1829 val |= TRANS_PROGRESSIVE;
1830
Jesse Barnes040484a2011-01-03 12:14:26 -08001831 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001832 if (intel_wait_for_register(dev_priv,
1833 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1834 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001835 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001836}
1837
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001838static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001839 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001840{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001841 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001843 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001844 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001845 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001847 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001848 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001849 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001850 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001851
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001852 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001853 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001854
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001855 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1856 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001857 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001858 else
1859 val |= TRANS_PROGRESSIVE;
1860
Daniel Vetterab9412b2013-05-03 11:49:46 +02001861 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001862 if (intel_wait_for_register(dev_priv,
1863 LPT_TRANSCONF,
1864 TRANS_STATE_ENABLE,
1865 TRANS_STATE_ENABLE,
1866 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001867 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001868}
1869
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001870static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1871 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001872{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001873 i915_reg_t reg;
1874 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001875
1876 /* FDI relies on the transcoder */
1877 assert_fdi_tx_disabled(dev_priv, pipe);
1878 assert_fdi_rx_disabled(dev_priv, pipe);
1879
Jesse Barnes291906f2011-02-02 12:28:03 -08001880 /* Ports must be off as well */
1881 assert_pch_ports_disabled(dev_priv, pipe);
1882
Daniel Vetterab9412b2013-05-03 11:49:46 +02001883 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001884 val = I915_READ(reg);
1885 val &= ~TRANS_ENABLE;
1886 I915_WRITE(reg, val);
1887 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001888 if (intel_wait_for_register(dev_priv,
1889 reg, TRANS_STATE_ENABLE, 0,
1890 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001891 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001892
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001893 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001894 /* Workaround: Clear the timing override chicken bit again. */
1895 reg = TRANS_CHICKEN2(pipe);
1896 val = I915_READ(reg);
1897 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1898 I915_WRITE(reg, val);
1899 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001900}
1901
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001902void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001903{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001904 u32 val;
1905
Daniel Vetterab9412b2013-05-03 11:49:46 +02001906 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001907 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001908 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001909 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001910 if (intel_wait_for_register(dev_priv,
1911 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1912 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001913 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001914
1915 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001916 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001917 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001918 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001919}
1920
Ville Syrjälä65f21302016-10-14 20:02:53 +03001921enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1922{
1923 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1924
1925 WARN_ON(!crtc->config->has_pch_encoder);
1926
1927 if (HAS_PCH_LPT(dev_priv))
1928 return TRANSCODER_A;
1929 else
1930 return (enum transcoder) crtc->pipe;
1931}
1932
Jesse Barnes92f25842011-01-04 15:09:34 -08001933/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001934 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001935 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001937 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001938 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001939 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001940static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941{
Paulo Zanoni03722642014-01-17 13:51:09 -02001942 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001943 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001944 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001945 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001946 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001947 u32 val;
1948
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001949 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1950
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001951 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001952 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001953 assert_sprites_disabled(dev_priv, pipe);
1954
Jesse Barnesb24e7172011-01-04 15:09:30 -08001955 /*
1956 * A pipe without a PLL won't actually be able to drive bits from
1957 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1958 * need the check.
1959 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001960 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001961 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001962 assert_dsi_pll_enabled(dev_priv);
1963 else
1964 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001965 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001966 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001967 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001968 assert_fdi_rx_pll_enabled(dev_priv,
1969 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001970 assert_fdi_tx_pll_enabled(dev_priv,
1971 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001972 }
1973 /* FIXME: assert CPU port conditions for SNB+ */
1974 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001975
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001976 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001977 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001978 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001979 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1980 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001981 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001982 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001983
1984 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001985 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001986
1987 /*
1988 * Until the pipe starts DSL will read as 0, which would cause
1989 * an apparent vblank timestamp jump, which messes up also the
1990 * frame count when it's derived from the timestamps. So let's
1991 * wait for the pipe to start properly before we call
1992 * drm_crtc_vblank_on()
1993 */
1994 if (dev->max_vblank_count == 0 &&
1995 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1996 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001997}
1998
1999/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002000 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002001 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002002 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002003 * Disable the pipe of @crtc, making sure that various hardware
2004 * specific requirements are met, if applicable, e.g. plane
2005 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002006 *
2007 * Will wait until the pipe has shut down before returning.
2008 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002009static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002010{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002011 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002012 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002013 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002014 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002015 u32 val;
2016
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002017 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2018
Jesse Barnesb24e7172011-01-04 15:09:30 -08002019 /*
2020 * Make sure planes won't keep trying to pump pixels to us,
2021 * or we might hang the display.
2022 */
2023 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002024 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002025 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002026
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002027 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002028 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002029 if ((val & PIPECONF_ENABLE) == 0)
2030 return;
2031
Ville Syrjälä67adc642014-08-15 01:21:57 +03002032 /*
2033 * Double wide has implications for planes
2034 * so best keep it disabled when not needed.
2035 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002036 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002037 val &= ~PIPECONF_DOUBLE_WIDE;
2038
2039 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002040 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2041 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002042 val &= ~PIPECONF_ENABLE;
2043
2044 I915_WRITE(reg, val);
2045 if ((val & PIPECONF_ENABLE) == 0)
2046 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047}
2048
Ville Syrjälä832be822016-01-12 21:08:33 +02002049static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2050{
2051 return IS_GEN2(dev_priv) ? 2048 : 4096;
2052}
2053
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002054static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2055 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002056{
2057 switch (fb_modifier) {
2058 case DRM_FORMAT_MOD_NONE:
2059 return cpp;
2060 case I915_FORMAT_MOD_X_TILED:
2061 if (IS_GEN2(dev_priv))
2062 return 128;
2063 else
2064 return 512;
2065 case I915_FORMAT_MOD_Y_TILED:
2066 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2067 return 128;
2068 else
2069 return 512;
2070 case I915_FORMAT_MOD_Yf_TILED:
2071 switch (cpp) {
2072 case 1:
2073 return 64;
2074 case 2:
2075 case 4:
2076 return 128;
2077 case 8:
2078 case 16:
2079 return 256;
2080 default:
2081 MISSING_CASE(cpp);
2082 return cpp;
2083 }
2084 break;
2085 default:
2086 MISSING_CASE(fb_modifier);
2087 return cpp;
2088 }
2089}
2090
Ville Syrjälä832be822016-01-12 21:08:33 +02002091unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2092 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002093{
Ville Syrjälä832be822016-01-12 21:08:33 +02002094 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2095 return 1;
2096 else
2097 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002098 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002099}
2100
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002101/* Return the tile dimensions in pixel units */
2102static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2103 unsigned int *tile_width,
2104 unsigned int *tile_height,
2105 uint64_t fb_modifier,
2106 unsigned int cpp)
2107{
2108 unsigned int tile_width_bytes =
2109 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2110
2111 *tile_width = tile_width_bytes / cpp;
2112 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2113}
2114
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002115unsigned int
2116intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002117 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002118{
Ville Syrjälä832be822016-01-12 21:08:33 +02002119 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2120 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2121
2122 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002123}
2124
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002125unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2126{
2127 unsigned int size = 0;
2128 int i;
2129
2130 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2131 size += rot_info->plane[i].width * rot_info->plane[i].height;
2132
2133 return size;
2134}
2135
Daniel Vetter75c82a52015-10-14 16:51:04 +02002136static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002137intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2138 const struct drm_framebuffer *fb,
2139 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002140{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002141 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002142 *view = i915_ggtt_view_rotated;
2143 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2144 } else {
2145 *view = i915_ggtt_view_normal;
2146 }
2147}
2148
Ville Syrjälä603525d2016-01-12 21:08:37 +02002149static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002150{
2151 if (INTEL_INFO(dev_priv)->gen >= 9)
2152 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002153 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002154 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002155 return 128 * 1024;
2156 else if (INTEL_INFO(dev_priv)->gen >= 4)
2157 return 4 * 1024;
2158 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002159 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002160}
2161
Ville Syrjälä603525d2016-01-12 21:08:37 +02002162static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2163 uint64_t fb_modifier)
2164{
2165 switch (fb_modifier) {
2166 case DRM_FORMAT_MOD_NONE:
2167 return intel_linear_alignment(dev_priv);
2168 case I915_FORMAT_MOD_X_TILED:
2169 if (INTEL_INFO(dev_priv)->gen >= 9)
2170 return 256 * 1024;
2171 return 0;
2172 case I915_FORMAT_MOD_Y_TILED:
2173 case I915_FORMAT_MOD_Yf_TILED:
2174 return 1 * 1024 * 1024;
2175 default:
2176 MISSING_CASE(fb_modifier);
2177 return 0;
2178 }
2179}
2180
Chris Wilson058d88c2016-08-15 10:49:06 +01002181struct i915_vma *
2182intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002183{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002184 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002185 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002186 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002187 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002188 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002189 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002190
Matt Roperebcdd392014-07-09 16:22:11 -07002191 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2192
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002193 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002194
Ville Syrjälä3465c582016-02-15 22:54:43 +02002195 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002196
Chris Wilson693db182013-03-05 14:52:39 +00002197 /* Note that the w/a also requires 64 PTE of padding following the
2198 * bo. We currently fill all unused PTE with the shadow page and so
2199 * we should always have valid PTE following the scanout preventing
2200 * the VT-d warning.
2201 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002202 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002203 alignment = 256 * 1024;
2204
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002205 /*
2206 * Global gtt pte registers are special registers which actually forward
2207 * writes to a chunk of system memory. Which means that there is no risk
2208 * that the register values disappear as soon as we call
2209 * intel_runtime_pm_put(), so it is correct to wrap only the
2210 * pin/unpin/fence and not more.
2211 */
2212 intel_runtime_pm_get(dev_priv);
2213
Chris Wilson058d88c2016-08-15 10:49:06 +01002214 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002215 if (IS_ERR(vma))
2216 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002217
Chris Wilson05a20d02016-08-18 17:16:55 +01002218 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002219 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2220 * fence, whereas 965+ only requires a fence if using
2221 * framebuffer compression. For simplicity, we always, when
2222 * possible, install a fence as the cost is not that onerous.
2223 *
2224 * If we fail to fence the tiled scanout, then either the
2225 * modeset will reject the change (which is highly unlikely as
2226 * the affected systems, all but one, do not have unmappable
2227 * space) or we will not be able to enable full powersaving
2228 * techniques (also likely not to apply due to various limits
2229 * FBC and the like impose on the size of the buffer, which
2230 * presumably we violated anyway with this unmappable buffer).
2231 * Anyway, it is presumably better to stumble onwards with
2232 * something and try to run the system in a "less than optimal"
2233 * mode that matches the user configuration.
2234 */
2235 if (i915_vma_get_fence(vma) == 0)
2236 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002237 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002238
Chris Wilson49ef5292016-08-18 17:17:00 +01002239err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002240 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002241 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002242}
2243
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002244void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002245{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002246 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002247 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002248 struct i915_vma *vma;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002249
Matt Roperebcdd392014-07-09 16:22:11 -07002250 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2251
Ville Syrjälä3465c582016-02-15 22:54:43 +02002252 intel_fill_fb_ggtt_view(&view, fb, rotation);
Chris Wilson05a20d02016-08-18 17:16:55 +01002253 vma = i915_gem_object_to_ggtt(obj, &view);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002254
Chris Wilson49ef5292016-08-18 17:17:00 +01002255 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002256 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002257}
2258
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002259static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2260 unsigned int rotation)
2261{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002262 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002263 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2264 else
2265 return fb->pitches[plane];
2266}
2267
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002268/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002269 * Convert the x/y offsets into a linear offset.
2270 * Only valid with 0/180 degree rotation, which is fine since linear
2271 * offset is only used with linear buffers on pre-hsw and tiled buffers
2272 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2273 */
2274u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002275 const struct intel_plane_state *state,
2276 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002277{
Ville Syrjälä29490562016-01-20 18:02:50 +02002278 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002279 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2280 unsigned int pitch = fb->pitches[plane];
2281
2282 return y * pitch + x * cpp;
2283}
2284
2285/*
2286 * Add the x/y offsets derived from fb->offsets[] to the user
2287 * specified plane src x/y offsets. The resulting x/y offsets
2288 * specify the start of scanout from the beginning of the gtt mapping.
2289 */
2290void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002291 const struct intel_plane_state *state,
2292 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002293
2294{
Ville Syrjälä29490562016-01-20 18:02:50 +02002295 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2296 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002297
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002298 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002299 *x += intel_fb->rotated[plane].x;
2300 *y += intel_fb->rotated[plane].y;
2301 } else {
2302 *x += intel_fb->normal[plane].x;
2303 *y += intel_fb->normal[plane].y;
2304 }
2305}
2306
2307/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002308 * Input tile dimensions and pitch must already be
2309 * rotated to match x and y, and in pixel units.
2310 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002311static u32 _intel_adjust_tile_offset(int *x, int *y,
2312 unsigned int tile_width,
2313 unsigned int tile_height,
2314 unsigned int tile_size,
2315 unsigned int pitch_tiles,
2316 u32 old_offset,
2317 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002318{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002319 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002320 unsigned int tiles;
2321
2322 WARN_ON(old_offset & (tile_size - 1));
2323 WARN_ON(new_offset & (tile_size - 1));
2324 WARN_ON(new_offset > old_offset);
2325
2326 tiles = (old_offset - new_offset) / tile_size;
2327
2328 *y += tiles / pitch_tiles * tile_height;
2329 *x += tiles % pitch_tiles * tile_width;
2330
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002331 /* minimize x in case it got needlessly big */
2332 *y += *x / pitch_pixels * tile_height;
2333 *x %= pitch_pixels;
2334
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002335 return new_offset;
2336}
2337
2338/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002339 * Adjust the tile offset by moving the difference into
2340 * the x/y offsets.
2341 */
2342static u32 intel_adjust_tile_offset(int *x, int *y,
2343 const struct intel_plane_state *state, int plane,
2344 u32 old_offset, u32 new_offset)
2345{
2346 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2347 const struct drm_framebuffer *fb = state->base.fb;
2348 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2349 unsigned int rotation = state->base.rotation;
2350 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2351
2352 WARN_ON(new_offset > old_offset);
2353
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002354 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002355 unsigned int tile_size, tile_width, tile_height;
2356 unsigned int pitch_tiles;
2357
2358 tile_size = intel_tile_size(dev_priv);
2359 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002360 fb->modifier, cpp);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002361
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002362 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002363 pitch_tiles = pitch / tile_height;
2364 swap(tile_width, tile_height);
2365 } else {
2366 pitch_tiles = pitch / (tile_width * cpp);
2367 }
2368
2369 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2370 tile_size, pitch_tiles,
2371 old_offset, new_offset);
2372 } else {
2373 old_offset += *y * pitch + *x * cpp;
2374
2375 *y = (old_offset - new_offset) / pitch;
2376 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2377 }
2378
2379 return new_offset;
2380}
2381
2382/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002383 * Computes the linear offset to the base tile and adjusts
2384 * x, y. bytes per pixel is assumed to be a power-of-two.
2385 *
2386 * In the 90/270 rotated case, x and y are assumed
2387 * to be already rotated to match the rotated GTT view, and
2388 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002389 *
2390 * This function is used when computing the derived information
2391 * under intel_framebuffer, so using any of that information
2392 * here is not allowed. Anything under drm_framebuffer can be
2393 * used. This is why the user has to pass in the pitch since it
2394 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002395 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002396static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2397 int *x, int *y,
2398 const struct drm_framebuffer *fb, int plane,
2399 unsigned int pitch,
2400 unsigned int rotation,
2401 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002402{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002403 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002404 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002405 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002406
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002407 if (alignment)
2408 alignment--;
2409
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002410 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002411 unsigned int tile_size, tile_width, tile_height;
2412 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002413
Ville Syrjäläd8433102016-01-12 21:08:35 +02002414 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002415 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2416 fb_modifier, cpp);
2417
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002418 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002419 pitch_tiles = pitch / tile_height;
2420 swap(tile_width, tile_height);
2421 } else {
2422 pitch_tiles = pitch / (tile_width * cpp);
2423 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002424
Ville Syrjäläd8433102016-01-12 21:08:35 +02002425 tile_rows = *y / tile_height;
2426 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002427
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002428 tiles = *x / tile_width;
2429 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002430
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002431 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2432 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002433
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002434 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2435 tile_size, pitch_tiles,
2436 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002437 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002438 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002439 offset_aligned = offset & ~alignment;
2440
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002441 *y = (offset & alignment) / pitch;
2442 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002443 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002444
2445 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002446}
2447
Ville Syrjälä6687c902015-09-15 13:16:41 +03002448u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002449 const struct intel_plane_state *state,
2450 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002451{
Ville Syrjälä29490562016-01-20 18:02:50 +02002452 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2453 const struct drm_framebuffer *fb = state->base.fb;
2454 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002455 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä8d970652016-01-28 16:30:28 +02002456 u32 alignment;
2457
2458 /* AUX_DIST needs only 4K alignment */
2459 if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1)
2460 alignment = 4096;
2461 else
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002462 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002463
2464 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2465 rotation, alignment);
2466}
2467
2468/* Convert the fb->offset[] linear offset into x/y offsets */
2469static void intel_fb_offset_to_xy(int *x, int *y,
2470 const struct drm_framebuffer *fb, int plane)
2471{
2472 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2473 unsigned int pitch = fb->pitches[plane];
2474 u32 linear_offset = fb->offsets[plane];
2475
2476 *y = linear_offset / pitch;
2477 *x = linear_offset % pitch / cpp;
2478}
2479
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002480static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2481{
2482 switch (fb_modifier) {
2483 case I915_FORMAT_MOD_X_TILED:
2484 return I915_TILING_X;
2485 case I915_FORMAT_MOD_Y_TILED:
2486 return I915_TILING_Y;
2487 default:
2488 return I915_TILING_NONE;
2489 }
2490}
2491
Ville Syrjälä6687c902015-09-15 13:16:41 +03002492static int
2493intel_fill_fb_info(struct drm_i915_private *dev_priv,
2494 struct drm_framebuffer *fb)
2495{
2496 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2497 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2498 u32 gtt_offset_rotated = 0;
2499 unsigned int max_size = 0;
2500 uint32_t format = fb->pixel_format;
2501 int i, num_planes = drm_format_num_planes(format);
2502 unsigned int tile_size = intel_tile_size(dev_priv);
2503
2504 for (i = 0; i < num_planes; i++) {
2505 unsigned int width, height;
2506 unsigned int cpp, size;
2507 u32 offset;
2508 int x, y;
2509
2510 cpp = drm_format_plane_cpp(format, i);
2511 width = drm_format_plane_width(fb->width, format, i);
2512 height = drm_format_plane_height(fb->height, format, i);
2513
2514 intel_fb_offset_to_xy(&x, &y, fb, i);
2515
2516 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002517 * The fence (if used) is aligned to the start of the object
2518 * so having the framebuffer wrap around across the edge of the
2519 * fenced region doesn't really work. We have no API to configure
2520 * the fence start offset within the object (nor could we probably
2521 * on gen2/3). So it's just easier if we just require that the
2522 * fb layout agrees with the fence layout. We already check that the
2523 * fb stride matches the fence stride elsewhere.
2524 */
2525 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2526 (x + width) * cpp > fb->pitches[i]) {
2527 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2528 i, fb->offsets[i]);
2529 return -EINVAL;
2530 }
2531
2532 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002533 * First pixel of the framebuffer from
2534 * the start of the normal gtt mapping.
2535 */
2536 intel_fb->normal[i].x = x;
2537 intel_fb->normal[i].y = y;
2538
2539 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2540 fb, 0, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002541 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002542 offset /= tile_size;
2543
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002544 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002545 unsigned int tile_width, tile_height;
2546 unsigned int pitch_tiles;
2547 struct drm_rect r;
2548
2549 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002550 fb->modifier, cpp);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002551
2552 rot_info->plane[i].offset = offset;
2553 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2554 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2555 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2556
2557 intel_fb->rotated[i].pitch =
2558 rot_info->plane[i].height * tile_height;
2559
2560 /* how many tiles does this plane need */
2561 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2562 /*
2563 * If the plane isn't horizontally tile aligned,
2564 * we need one more tile.
2565 */
2566 if (x != 0)
2567 size++;
2568
2569 /* rotate the x/y offsets to match the GTT view */
2570 r.x1 = x;
2571 r.y1 = y;
2572 r.x2 = x + width;
2573 r.y2 = y + height;
2574 drm_rect_rotate(&r,
2575 rot_info->plane[i].width * tile_width,
2576 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002577 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002578 x = r.x1;
2579 y = r.y1;
2580
2581 /* rotate the tile dimensions to match the GTT view */
2582 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2583 swap(tile_width, tile_height);
2584
2585 /*
2586 * We only keep the x/y offsets, so push all of the
2587 * gtt offset into the x/y offsets.
2588 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002589 _intel_adjust_tile_offset(&x, &y, tile_size,
2590 tile_width, tile_height, pitch_tiles,
2591 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002592
2593 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2594
2595 /*
2596 * First pixel of the framebuffer from
2597 * the start of the rotated gtt mapping.
2598 */
2599 intel_fb->rotated[i].x = x;
2600 intel_fb->rotated[i].y = y;
2601 } else {
2602 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2603 x * cpp, tile_size);
2604 }
2605
2606 /* how many tiles in total needed in the bo */
2607 max_size = max(max_size, offset + size);
2608 }
2609
2610 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2611 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2612 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2613 return -EINVAL;
2614 }
2615
2616 return 0;
2617}
2618
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002619static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002620{
2621 switch (format) {
2622 case DISPPLANE_8BPP:
2623 return DRM_FORMAT_C8;
2624 case DISPPLANE_BGRX555:
2625 return DRM_FORMAT_XRGB1555;
2626 case DISPPLANE_BGRX565:
2627 return DRM_FORMAT_RGB565;
2628 default:
2629 case DISPPLANE_BGRX888:
2630 return DRM_FORMAT_XRGB8888;
2631 case DISPPLANE_RGBX888:
2632 return DRM_FORMAT_XBGR8888;
2633 case DISPPLANE_BGRX101010:
2634 return DRM_FORMAT_XRGB2101010;
2635 case DISPPLANE_RGBX101010:
2636 return DRM_FORMAT_XBGR2101010;
2637 }
2638}
2639
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002640static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2641{
2642 switch (format) {
2643 case PLANE_CTL_FORMAT_RGB_565:
2644 return DRM_FORMAT_RGB565;
2645 default:
2646 case PLANE_CTL_FORMAT_XRGB_8888:
2647 if (rgb_order) {
2648 if (alpha)
2649 return DRM_FORMAT_ABGR8888;
2650 else
2651 return DRM_FORMAT_XBGR8888;
2652 } else {
2653 if (alpha)
2654 return DRM_FORMAT_ARGB8888;
2655 else
2656 return DRM_FORMAT_XRGB8888;
2657 }
2658 case PLANE_CTL_FORMAT_XRGB_2101010:
2659 if (rgb_order)
2660 return DRM_FORMAT_XBGR2101010;
2661 else
2662 return DRM_FORMAT_XRGB2101010;
2663 }
2664}
2665
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002666static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002667intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2668 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002669{
2670 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002671 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002672 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002673 struct drm_i915_gem_object *obj = NULL;
2674 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002675 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002676 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2677 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2678 PAGE_SIZE);
2679
2680 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002681
Chris Wilsonff2652e2014-03-10 08:07:02 +00002682 if (plane_config->size == 0)
2683 return false;
2684
Paulo Zanoni3badb492015-09-23 12:52:23 -03002685 /* If the FB is too big, just don't use it since fbdev is not very
2686 * important and we should probably use that space with FBC or other
2687 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002688 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002689 return false;
2690
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002691 mutex_lock(&dev->struct_mutex);
2692
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002693 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002694 base_aligned,
2695 base_aligned,
2696 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002697 if (!obj) {
2698 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002699 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002700 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002701
Chris Wilson3e510a82016-08-05 10:14:23 +01002702 if (plane_config->tiling == I915_TILING_X)
2703 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002704
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002705 mode_cmd.pixel_format = fb->pixel_format;
2706 mode_cmd.width = fb->width;
2707 mode_cmd.height = fb->height;
2708 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002709 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002710 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002711
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002712 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002713 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002714 DRM_DEBUG_KMS("intel fb init failed\n");
2715 goto out_unref_obj;
2716 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002717
Jesse Barnes46f297f2014-03-07 08:57:48 -08002718 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002719
Daniel Vetterf6936e22015-03-26 12:17:05 +01002720 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002721 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002722
2723out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002724 i915_gem_object_put(obj);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002725 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002726 return false;
2727}
2728
Daniel Vetter5a21b662016-05-24 17:13:53 +02002729/* Update plane->state->fb to match plane->fb after driver-internal updates */
2730static void
2731update_state_fb(struct drm_plane *plane)
2732{
2733 if (plane->fb == plane->state->fb)
2734 return;
2735
2736 if (plane->state->fb)
2737 drm_framebuffer_unreference(plane->state->fb);
2738 plane->state->fb = plane->fb;
2739 if (plane->state->fb)
2740 drm_framebuffer_reference(plane->state->fb);
2741}
2742
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002743static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002744intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2745 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002746{
2747 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002748 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002749 struct drm_crtc *c;
2750 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002751 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002752 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002753 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002754 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2755 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002756 struct intel_plane_state *intel_state =
2757 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002758 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002759
Damien Lespiau2d140302015-02-05 17:22:18 +00002760 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002761 return;
2762
Daniel Vetterf6936e22015-03-26 12:17:05 +01002763 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002764 fb = &plane_config->fb->base;
2765 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002766 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002767
Damien Lespiau2d140302015-02-05 17:22:18 +00002768 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002769
2770 /*
2771 * Failed to alloc the obj, check to see if we should share
2772 * an fb with another CRTC instead
2773 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002774 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002775 i = to_intel_crtc(c);
2776
2777 if (c == &intel_crtc->base)
2778 continue;
2779
Matt Roper2ff8fde2014-07-08 07:50:07 -07002780 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002781 continue;
2782
Daniel Vetter88595ac2015-03-26 12:42:24 +01002783 fb = c->primary->fb;
2784 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002785 continue;
2786
Daniel Vetter88595ac2015-03-26 12:42:24 +01002787 obj = intel_fb_obj(fb);
Chris Wilson058d88c2016-08-15 10:49:06 +01002788 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002789 drm_framebuffer_reference(fb);
2790 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002791 }
2792 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002793
Matt Roper200757f2015-12-03 11:37:36 -08002794 /*
2795 * We've failed to reconstruct the BIOS FB. Current display state
2796 * indicates that the primary plane is visible, but has a NULL FB,
2797 * which will lead to problems later if we don't fix it up. The
2798 * simplest solution is to just disable the primary plane now and
2799 * pretend the BIOS never had it enabled.
2800 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002801 to_intel_plane_state(plane_state)->base.visible = false;
Matt Roper200757f2015-12-03 11:37:36 -08002802 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002803 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002804 intel_plane->disable_plane(primary, &intel_crtc->base);
2805
Daniel Vetter88595ac2015-03-26 12:42:24 +01002806 return;
2807
2808valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002809 plane_state->src_x = 0;
2810 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002811 plane_state->src_w = fb->width << 16;
2812 plane_state->src_h = fb->height << 16;
2813
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002814 plane_state->crtc_x = 0;
2815 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002816 plane_state->crtc_w = fb->width;
2817 plane_state->crtc_h = fb->height;
2818
Rob Clark1638d302016-11-05 11:08:08 -04002819 intel_state->base.src = drm_plane_state_src(plane_state);
2820 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002821
Daniel Vetter88595ac2015-03-26 12:42:24 +01002822 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002823 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002824 dev_priv->preserve_bios_swizzle = true;
2825
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002826 drm_framebuffer_reference(fb);
2827 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002828 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002829 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002830 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2831 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002832}
2833
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002834static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2835 unsigned int rotation)
2836{
2837 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2838
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002839 switch (fb->modifier) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002840 case DRM_FORMAT_MOD_NONE:
2841 case I915_FORMAT_MOD_X_TILED:
2842 switch (cpp) {
2843 case 8:
2844 return 4096;
2845 case 4:
2846 case 2:
2847 case 1:
2848 return 8192;
2849 default:
2850 MISSING_CASE(cpp);
2851 break;
2852 }
2853 break;
2854 case I915_FORMAT_MOD_Y_TILED:
2855 case I915_FORMAT_MOD_Yf_TILED:
2856 switch (cpp) {
2857 case 8:
2858 return 2048;
2859 case 4:
2860 return 4096;
2861 case 2:
2862 case 1:
2863 return 8192;
2864 default:
2865 MISSING_CASE(cpp);
2866 break;
2867 }
2868 break;
2869 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002870 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002871 }
2872
2873 return 2048;
2874}
2875
2876static int skl_check_main_surface(struct intel_plane_state *plane_state)
2877{
2878 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2879 const struct drm_framebuffer *fb = plane_state->base.fb;
2880 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002881 int x = plane_state->base.src.x1 >> 16;
2882 int y = plane_state->base.src.y1 >> 16;
2883 int w = drm_rect_width(&plane_state->base.src) >> 16;
2884 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002885 int max_width = skl_max_plane_width(fb, 0, rotation);
2886 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002887 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002888
2889 if (w > max_width || h > max_height) {
2890 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2891 w, h, max_width, max_height);
2892 return -EINVAL;
2893 }
2894
2895 intel_add_fb_offsets(&x, &y, plane_state, 0);
2896 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2897
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002898 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002899
2900 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002901 * AUX surface offset is specified as the distance from the
2902 * main surface offset, and it must be non-negative. Make
2903 * sure that is what we will get.
2904 */
2905 if (offset > aux_offset)
2906 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2907 offset, aux_offset & ~(alignment - 1));
2908
2909 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002910 * When using an X-tiled surface, the plane blows up
2911 * if the x offset + width exceed the stride.
2912 *
2913 * TODO: linear and Y-tiled seem fine, Yf untested,
2914 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002915 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002916 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2917
2918 while ((x + w) * cpp > fb->pitches[0]) {
2919 if (offset == 0) {
2920 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2921 return -EINVAL;
2922 }
2923
2924 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2925 offset, offset - alignment);
2926 }
2927 }
2928
2929 plane_state->main.offset = offset;
2930 plane_state->main.x = x;
2931 plane_state->main.y = y;
2932
2933 return 0;
2934}
2935
Ville Syrjälä8d970652016-01-28 16:30:28 +02002936static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2937{
2938 const struct drm_framebuffer *fb = plane_state->base.fb;
2939 unsigned int rotation = plane_state->base.rotation;
2940 int max_width = skl_max_plane_width(fb, 1, rotation);
2941 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002942 int x = plane_state->base.src.x1 >> 17;
2943 int y = plane_state->base.src.y1 >> 17;
2944 int w = drm_rect_width(&plane_state->base.src) >> 17;
2945 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002946 u32 offset;
2947
2948 intel_add_fb_offsets(&x, &y, plane_state, 1);
2949 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2950
2951 /* FIXME not quite sure how/if these apply to the chroma plane */
2952 if (w > max_width || h > max_height) {
2953 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2954 w, h, max_width, max_height);
2955 return -EINVAL;
2956 }
2957
2958 plane_state->aux.offset = offset;
2959 plane_state->aux.x = x;
2960 plane_state->aux.y = y;
2961
2962 return 0;
2963}
2964
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002965int skl_check_plane_surface(struct intel_plane_state *plane_state)
2966{
2967 const struct drm_framebuffer *fb = plane_state->base.fb;
2968 unsigned int rotation = plane_state->base.rotation;
2969 int ret;
2970
2971 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002972 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002973 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002974 fb->width << 16, fb->height << 16,
2975 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002976
Ville Syrjälä8d970652016-01-28 16:30:28 +02002977 /*
2978 * Handle the AUX surface first since
2979 * the main surface setup depends on it.
2980 */
2981 if (fb->pixel_format == DRM_FORMAT_NV12) {
2982 ret = skl_check_nv12_aux_surface(plane_state);
2983 if (ret)
2984 return ret;
2985 } else {
2986 plane_state->aux.offset = ~0xfff;
2987 plane_state->aux.x = 0;
2988 plane_state->aux.y = 0;
2989 }
2990
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002991 ret = skl_check_main_surface(plane_state);
2992 if (ret)
2993 return ret;
2994
2995 return 0;
2996}
2997
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002998static void i9xx_update_primary_plane(struct drm_plane *primary,
2999 const struct intel_crtc_state *crtc_state,
3000 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003001{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003002 struct drm_i915_private *dev_priv = to_i915(primary->dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3004 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes81255562010-08-02 12:07:50 -07003005 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003006 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07003007 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003008 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003009 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003010 int x = plane_state->base.src.x1 >> 16;
3011 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003012
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003013 dspcntr = DISPPLANE_GAMMA_ENABLE;
3014
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003015 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003016
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003017 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003018 if (intel_crtc->pipe == PIPE_B)
3019 dspcntr |= DISPPLANE_SEL_PIPE_B;
3020
3021 /* pipesrc and dspsize control the size that is scaled from,
3022 * which should always be the user's requested size.
3023 */
3024 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003025 ((crtc_state->pipe_src_h - 1) << 16) |
3026 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003027 I915_WRITE(DSPPOS(plane), 0);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003028 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003029 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003030 ((crtc_state->pipe_src_h - 1) << 16) |
3031 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003032 I915_WRITE(PRIMPOS(plane), 0);
3033 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003034 }
3035
Ville Syrjälä57779d02012-10-31 17:50:14 +02003036 switch (fb->pixel_format) {
3037 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003038 dspcntr |= DISPPLANE_8BPP;
3039 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003040 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003041 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003042 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003043 case DRM_FORMAT_RGB565:
3044 dspcntr |= DISPPLANE_BGRX565;
3045 break;
3046 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003047 dspcntr |= DISPPLANE_BGRX888;
3048 break;
3049 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003050 dspcntr |= DISPPLANE_RGBX888;
3051 break;
3052 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003053 dspcntr |= DISPPLANE_BGRX101010;
3054 break;
3055 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003056 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003057 break;
3058 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003059 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003060 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003061
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003062 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003063 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003064 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003065
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003066 if (rotation & DRM_ROTATE_180)
3067 dspcntr |= DISPPLANE_ROTATE_180;
3068
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003069 if (rotation & DRM_REFLECT_X)
3070 dspcntr |= DISPPLANE_MIRROR;
3071
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01003072 if (IS_G4X(dev_priv))
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003073 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3074
Ville Syrjälä29490562016-01-20 18:02:50 +02003075 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003076
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003077 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003078 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003079 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003080
Ville Syrjäläf22aa142016-11-14 18:53:58 +02003081 if (rotation & DRM_ROTATE_180) {
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003082 x += crtc_state->pipe_src_w - 1;
3083 y += crtc_state->pipe_src_h - 1;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003084 } else if (rotation & DRM_REFLECT_X) {
3085 x += crtc_state->pipe_src_w - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303086 }
3087
Ville Syrjälä29490562016-01-20 18:02:50 +02003088 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003089
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003090 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä6687c902015-09-15 13:16:41 +03003091 intel_crtc->dspaddr_offset = linear_offset;
3092
Paulo Zanoni2db33662015-09-14 15:20:03 -03003093 intel_crtc->adjusted_x = x;
3094 intel_crtc->adjusted_y = y;
3095
Sonika Jindal48404c12014-08-22 14:06:04 +05303096 I915_WRITE(reg, dspcntr);
3097
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003098 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003099 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003100 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003101 intel_fb_gtt_offset(fb, rotation) +
3102 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003103 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003104 I915_WRITE(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003105 } else {
3106 I915_WRITE(DSPADDR(plane),
3107 intel_fb_gtt_offset(fb, rotation) +
3108 intel_crtc->dspaddr_offset);
3109 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003110 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003111}
3112
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003113static void i9xx_disable_primary_plane(struct drm_plane *primary,
3114 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003115{
3116 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003117 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003119 int plane = intel_crtc->plane;
3120
3121 I915_WRITE(DSPCNTR(plane), 0);
3122 if (INTEL_INFO(dev_priv)->gen >= 4)
3123 I915_WRITE(DSPSURF(plane), 0);
3124 else
3125 I915_WRITE(DSPADDR(plane), 0);
3126 POSTING_READ(DSPCNTR(plane));
3127}
3128
3129static void ironlake_update_primary_plane(struct drm_plane *primary,
3130 const struct intel_crtc_state *crtc_state,
3131 const struct intel_plane_state *plane_state)
3132{
3133 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003134 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3136 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003137 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003138 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003139 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003140 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003141 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003142 int x = plane_state->base.src.x1 >> 16;
3143 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003144
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003145 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003146 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003147
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003148 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003149 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3150
Ville Syrjälä57779d02012-10-31 17:50:14 +02003151 switch (fb->pixel_format) {
3152 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003153 dspcntr |= DISPPLANE_8BPP;
3154 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003155 case DRM_FORMAT_RGB565:
3156 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003157 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003158 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003159 dspcntr |= DISPPLANE_BGRX888;
3160 break;
3161 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003162 dspcntr |= DISPPLANE_RGBX888;
3163 break;
3164 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003165 dspcntr |= DISPPLANE_BGRX101010;
3166 break;
3167 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003168 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003169 break;
3170 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003171 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003172 }
3173
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003174 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003175 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003176
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003177 if (rotation & DRM_ROTATE_180)
3178 dspcntr |= DISPPLANE_ROTATE_180;
3179
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003180 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003181 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003182
Ville Syrjälä29490562016-01-20 18:02:50 +02003183 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003184
Daniel Vetterc2c75132012-07-05 12:17:30 +02003185 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003186 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003187
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003188 /* HSW+ does this automagically in hardware */
3189 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3190 rotation & DRM_ROTATE_180) {
3191 x += crtc_state->pipe_src_w - 1;
3192 y += crtc_state->pipe_src_h - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303193 }
3194
Ville Syrjälä29490562016-01-20 18:02:50 +02003195 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003196
Paulo Zanoni2db33662015-09-14 15:20:03 -03003197 intel_crtc->adjusted_x = x;
3198 intel_crtc->adjusted_y = y;
3199
Sonika Jindal48404c12014-08-22 14:06:04 +05303200 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003201
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003202 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003203 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003204 intel_fb_gtt_offset(fb, rotation) +
3205 intel_crtc->dspaddr_offset);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003206 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003207 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3208 } else {
3209 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3210 I915_WRITE(DSPLINOFF(plane), linear_offset);
3211 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003212 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003213}
3214
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003215u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3216 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003217{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003218 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3219 return 64;
3220 } else {
3221 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003222
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003223 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003224 }
3225}
3226
Ville Syrjälä6687c902015-09-15 13:16:41 +03003227u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3228 unsigned int rotation)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003229{
Ville Syrjälä6687c902015-09-15 13:16:41 +03003230 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetterce7f1722015-10-14 16:51:06 +02003231 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01003232 struct i915_vma *vma;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003233
Ville Syrjälä6687c902015-09-15 13:16:41 +03003234 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003235
Chris Wilson058d88c2016-08-15 10:49:06 +01003236 vma = i915_gem_object_to_ggtt(obj, &view);
3237 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3238 view.type))
3239 return -1;
3240
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003241 return i915_ggtt_offset(vma);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003242}
3243
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003244static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3245{
3246 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003247 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003248
3249 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3250 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3251 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003252}
3253
Chandra Kondurua1b22782015-04-07 15:28:45 -07003254/*
3255 * This function detaches (aka. unbinds) unused scalers in hardware
3256 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003257static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003258{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003259 struct intel_crtc_scaler_state *scaler_state;
3260 int i;
3261
Chandra Kondurua1b22782015-04-07 15:28:45 -07003262 scaler_state = &intel_crtc->config->scaler_state;
3263
3264 /* loop through and disable scalers that aren't in use */
3265 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003266 if (!scaler_state->scalers[i].in_use)
3267 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003268 }
3269}
3270
Ville Syrjäläd2196772016-01-28 18:33:11 +02003271u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3272 unsigned int rotation)
3273{
3274 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3275 u32 stride = intel_fb_pitch(fb, plane, rotation);
3276
3277 /*
3278 * The stride is either expressed as a multiple of 64 bytes chunks for
3279 * linear buffers or in number of tiles for tiled buffers.
3280 */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003281 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjäläd2196772016-01-28 18:33:11 +02003282 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
3283
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003284 stride /= intel_tile_height(dev_priv, fb->modifier, cpp);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003285 } else {
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003286 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier,
Ville Syrjäläd2196772016-01-28 18:33:11 +02003287 fb->pixel_format);
3288 }
3289
3290 return stride;
3291}
3292
Chandra Konduru6156a452015-04-27 13:48:39 -07003293u32 skl_plane_ctl_format(uint32_t pixel_format)
3294{
Chandra Konduru6156a452015-04-27 13:48:39 -07003295 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003296 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003297 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003298 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003299 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003300 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003301 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003302 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003303 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003304 /*
3305 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3306 * to be already pre-multiplied. We need to add a knob (or a different
3307 * DRM_FORMAT) for user-space to configure that.
3308 */
3309 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003310 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003311 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003312 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003313 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003314 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003315 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003316 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003317 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003318 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003319 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003320 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003321 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003322 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003323 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003324 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003325 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003326 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003327 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003328 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003329 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003330
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003331 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003332}
3333
3334u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3335{
Chandra Konduru6156a452015-04-27 13:48:39 -07003336 switch (fb_modifier) {
3337 case DRM_FORMAT_MOD_NONE:
3338 break;
3339 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003340 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003341 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003342 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003343 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003344 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003345 default:
3346 MISSING_CASE(fb_modifier);
3347 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003348
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003349 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003350}
3351
3352u32 skl_plane_ctl_rotation(unsigned int rotation)
3353{
Chandra Konduru6156a452015-04-27 13:48:39 -07003354 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003355 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003356 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303357 /*
3358 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3359 * while i915 HW rotation is clockwise, thats why this swapping.
3360 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003361 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303362 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003363 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003364 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003365 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303366 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003367 default:
3368 MISSING_CASE(rotation);
3369 }
3370
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003371 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003372}
3373
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003374static void skylake_update_primary_plane(struct drm_plane *plane,
3375 const struct intel_crtc_state *crtc_state,
3376 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003377{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003378 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003379 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3381 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003382 enum plane_id plane_id = to_intel_plane(plane)->id;
3383 enum pipe pipe = to_intel_plane(plane)->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003384 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003385 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003386 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003387 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003388 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003389 int src_x = plane_state->main.x;
3390 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003391 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3392 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3393 int dst_x = plane_state->base.dst.x1;
3394 int dst_y = plane_state->base.dst.y1;
3395 int dst_w = drm_rect_width(&plane_state->base.dst);
3396 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003397
3398 plane_ctl = PLANE_CTL_ENABLE |
3399 PLANE_CTL_PIPE_GAMMA_ENABLE |
3400 PLANE_CTL_PIPE_CSC_ENABLE;
3401
Chandra Konduru6156a452015-04-27 13:48:39 -07003402 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003403 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003404 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003405 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003406
Ville Syrjälä6687c902015-09-15 13:16:41 +03003407 /* Sizes are 0 based */
3408 src_w--;
3409 src_h--;
3410 dst_w--;
3411 dst_h--;
3412
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003413 intel_crtc->dspaddr_offset = surf_addr;
3414
Ville Syrjälä6687c902015-09-15 13:16:41 +03003415 intel_crtc->adjusted_x = src_x;
3416 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003417
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003418 I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
3419 I915_WRITE(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3420 I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
3421 I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003422
3423 if (scaler_id >= 0) {
3424 uint32_t ps_ctrl = 0;
3425
3426 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003427 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003428 crtc_state->scaler_state.scalers[scaler_id].mode;
3429 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3430 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3431 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3432 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003433 I915_WRITE(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003434 } else {
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003435 I915_WRITE(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003436 }
3437
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003438 I915_WRITE(PLANE_SURF(pipe, plane_id),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003439 intel_fb_gtt_offset(fb, rotation) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003440
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003441 POSTING_READ(PLANE_SURF(pipe, plane_id));
Damien Lespiau70d21f02013-07-03 21:06:04 +01003442}
3443
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003444static void skylake_disable_primary_plane(struct drm_plane *primary,
3445 struct drm_crtc *crtc)
3446{
3447 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003448 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003449 enum plane_id plane_id = to_intel_plane(primary)->id;
3450 enum pipe pipe = to_intel_plane(primary)->pipe;
Lyude62e0fb82016-08-22 12:50:08 -04003451
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003452 I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
3453 I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
3454 POSTING_READ(PLANE_SURF(pipe, plane_id));
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003455}
3456
Jesse Barnes17638cd2011-06-24 12:19:23 -07003457/* Assume fb object is pinned & idle & fenced and just update base pointers */
3458static int
3459intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3460 int x, int y, enum mode_set_atomic state)
3461{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003462 /* Support for kgdboc is disabled, this needs a major rework. */
3463 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003464
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003465 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003466}
3467
Daniel Vetter5a21b662016-05-24 17:13:53 +02003468static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3469{
3470 struct intel_crtc *crtc;
3471
Chris Wilson91c8a322016-07-05 10:40:23 +01003472 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003473 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3474}
3475
Ville Syrjälä75147472014-11-24 18:28:11 +02003476static void intel_update_primary_planes(struct drm_device *dev)
3477{
Ville Syrjälä75147472014-11-24 18:28:11 +02003478 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003479
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003480 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003481 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003482 struct intel_plane_state *plane_state =
3483 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003484
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003485 if (plane_state->base.visible)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003486 plane->update_plane(&plane->base,
3487 to_intel_crtc_state(crtc->state),
3488 plane_state);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003489 }
3490}
3491
Maarten Lankhorst73974892016-08-05 23:28:27 +03003492static int
3493__intel_display_resume(struct drm_device *dev,
3494 struct drm_atomic_state *state)
3495{
3496 struct drm_crtc_state *crtc_state;
3497 struct drm_crtc *crtc;
3498 int i, ret;
3499
3500 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003501 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003502
3503 if (!state)
3504 return 0;
3505
3506 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3507 /*
3508 * Force recalculation even if we restore
3509 * current state. With fast modeset this may not result
3510 * in a modeset when the state is compatible.
3511 */
3512 crtc_state->mode_changed = true;
3513 }
3514
3515 /* ignore any reset values/BIOS leftovers in the WM registers */
3516 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3517
3518 ret = drm_atomic_commit(state);
3519
3520 WARN_ON(ret == -EDEADLK);
3521 return ret;
3522}
3523
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003524static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3525{
Ville Syrjäläae981042016-08-05 23:28:30 +03003526 return intel_has_gpu_reset(dev_priv) &&
3527 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003528}
3529
Chris Wilsonc0336662016-05-06 15:40:21 +01003530void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003531{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003532 struct drm_device *dev = &dev_priv->drm;
3533 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3534 struct drm_atomic_state *state;
3535 int ret;
3536
Maarten Lankhorst73974892016-08-05 23:28:27 +03003537 /*
3538 * Need mode_config.mutex so that we don't
3539 * trample ongoing ->detect() and whatnot.
3540 */
3541 mutex_lock(&dev->mode_config.mutex);
3542 drm_modeset_acquire_init(ctx, 0);
3543 while (1) {
3544 ret = drm_modeset_lock_all_ctx(dev, ctx);
3545 if (ret != -EDEADLK)
3546 break;
3547
3548 drm_modeset_backoff(ctx);
3549 }
3550
3551 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003552 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003553 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003554 return;
3555
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003556 /*
3557 * Disabling the crtcs gracefully seems nicer. Also the
3558 * g33 docs say we should at least disable all the planes.
3559 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003560 state = drm_atomic_helper_duplicate_state(dev, ctx);
3561 if (IS_ERR(state)) {
3562 ret = PTR_ERR(state);
3563 state = NULL;
3564 DRM_ERROR("Duplicating state failed with %i\n", ret);
3565 goto err;
3566 }
3567
3568 ret = drm_atomic_helper_disable_all(dev, ctx);
3569 if (ret) {
3570 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3571 goto err;
3572 }
3573
3574 dev_priv->modeset_restore_state = state;
3575 state->acquire_ctx = ctx;
3576 return;
3577
3578err:
Chris Wilson08536952016-10-14 13:18:18 +01003579 drm_atomic_state_put(state);
Ville Syrjälä75147472014-11-24 18:28:11 +02003580}
3581
Chris Wilsonc0336662016-05-06 15:40:21 +01003582void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003583{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003584 struct drm_device *dev = &dev_priv->drm;
3585 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3586 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3587 int ret;
3588
Daniel Vetter5a21b662016-05-24 17:13:53 +02003589 /*
3590 * Flips in the rings will be nuked by the reset,
3591 * so complete all pending flips so that user space
3592 * will get its events and not get stuck.
3593 */
3594 intel_complete_page_flips(dev_priv);
3595
Maarten Lankhorst73974892016-08-05 23:28:27 +03003596 dev_priv->modeset_restore_state = NULL;
3597
Ville Syrjälä75147472014-11-24 18:28:11 +02003598 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003599 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003600 if (!state) {
3601 /*
3602 * Flips in the rings have been nuked by the reset,
3603 * so update the base address of all primary
3604 * planes to the the last fb to make sure we're
3605 * showing the correct fb after a reset.
3606 *
3607 * FIXME: Atomic will make this obsolete since we won't schedule
3608 * CS-based flips (which might get lost in gpu resets) any more.
3609 */
3610 intel_update_primary_planes(dev);
3611 } else {
3612 ret = __intel_display_resume(dev, state);
3613 if (ret)
3614 DRM_ERROR("Restoring old state failed with %i\n", ret);
3615 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003616 } else {
3617 /*
3618 * The display has been reset as well,
3619 * so need a full re-initialization.
3620 */
3621 intel_runtime_pm_disable_interrupts(dev_priv);
3622 intel_runtime_pm_enable_interrupts(dev_priv);
3623
Imre Deak51f59202016-09-14 13:04:13 +03003624 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003625 intel_modeset_init_hw(dev);
3626
3627 spin_lock_irq(&dev_priv->irq_lock);
3628 if (dev_priv->display.hpd_irq_setup)
3629 dev_priv->display.hpd_irq_setup(dev_priv);
3630 spin_unlock_irq(&dev_priv->irq_lock);
3631
3632 ret = __intel_display_resume(dev, state);
3633 if (ret)
3634 DRM_ERROR("Restoring old state failed with %i\n", ret);
3635
3636 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003637 }
3638
Chris Wilson08536952016-10-14 13:18:18 +01003639 if (state)
3640 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003641 drm_modeset_drop_locks(ctx);
3642 drm_modeset_acquire_fini(ctx);
3643 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003644}
3645
Chris Wilson8af29b02016-09-09 14:11:47 +01003646static bool abort_flip_on_reset(struct intel_crtc *crtc)
3647{
3648 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3649
3650 if (i915_reset_in_progress(error))
3651 return true;
3652
3653 if (crtc->reset_count != i915_reset_count(error))
3654 return true;
3655
3656 return false;
3657}
3658
Chris Wilson7d5e3792014-03-04 13:15:08 +00003659static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3660{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003661 struct drm_device *dev = crtc->dev;
3662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003663 bool pending;
3664
Chris Wilson8af29b02016-09-09 14:11:47 +01003665 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003666 return false;
3667
3668 spin_lock_irq(&dev->event_lock);
3669 pending = to_intel_crtc(crtc)->flip_work != NULL;
3670 spin_unlock_irq(&dev->event_lock);
3671
3672 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003673}
3674
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003675static void intel_update_pipe_config(struct intel_crtc *crtc,
3676 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003677{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003678 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003679 struct intel_crtc_state *pipe_config =
3680 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003681
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003682 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3683 crtc->base.mode = crtc->base.state->mode;
3684
3685 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3686 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3687 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003688
3689 /*
3690 * Update pipe size and adjust fitter if needed: the reason for this is
3691 * that in compute_mode_changes we check the native mode (not the pfit
3692 * mode) to see if we can flip rather than do a full mode set. In the
3693 * fastboot case, we'll flip, but if we don't update the pipesrc and
3694 * pfit state, we'll end up with a big fb scanned out into the wrong
3695 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003696 */
3697
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003698 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003699 ((pipe_config->pipe_src_w - 1) << 16) |
3700 (pipe_config->pipe_src_h - 1));
3701
3702 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003703 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003704 skl_detach_scalers(crtc);
3705
3706 if (pipe_config->pch_pfit.enabled)
3707 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003708 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003709 if (pipe_config->pch_pfit.enabled)
3710 ironlake_pfit_enable(crtc);
3711 else if (old_crtc_state->pch_pfit.enabled)
3712 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003713 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003714}
3715
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003716static void intel_fdi_normal_train(struct drm_crtc *crtc)
3717{
3718 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003719 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3721 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003722 i915_reg_t reg;
3723 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003724
3725 /* enable normal train */
3726 reg = FDI_TX_CTL(pipe);
3727 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003728 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003729 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3730 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003731 } else {
3732 temp &= ~FDI_LINK_TRAIN_NONE;
3733 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003734 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003735 I915_WRITE(reg, temp);
3736
3737 reg = FDI_RX_CTL(pipe);
3738 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003739 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003740 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3741 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3742 } else {
3743 temp &= ~FDI_LINK_TRAIN_NONE;
3744 temp |= FDI_LINK_TRAIN_NONE;
3745 }
3746 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3747
3748 /* wait one idle pattern time */
3749 POSTING_READ(reg);
3750 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003751
3752 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003753 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003754 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3755 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003756}
3757
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003758/* The FDI link training functions for ILK/Ibexpeak. */
3759static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3760{
3761 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003762 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003763 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3764 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003765 i915_reg_t reg;
3766 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003767
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003768 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003769 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003770
Adam Jacksone1a44742010-06-25 15:32:14 -04003771 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3772 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003773 reg = FDI_RX_IMR(pipe);
3774 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003775 temp &= ~FDI_RX_SYMBOL_LOCK;
3776 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003777 I915_WRITE(reg, temp);
3778 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003779 udelay(150);
3780
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003781 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003782 reg = FDI_TX_CTL(pipe);
3783 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003784 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003785 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003786 temp &= ~FDI_LINK_TRAIN_NONE;
3787 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003788 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003789
Chris Wilson5eddb702010-09-11 13:48:45 +01003790 reg = FDI_RX_CTL(pipe);
3791 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003792 temp &= ~FDI_LINK_TRAIN_NONE;
3793 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003794 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3795
3796 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003797 udelay(150);
3798
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003799 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003800 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3801 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3802 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003803
Chris Wilson5eddb702010-09-11 13:48:45 +01003804 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003805 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003806 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003807 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3808
3809 if ((temp & FDI_RX_BIT_LOCK)) {
3810 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003811 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003812 break;
3813 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003814 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003815 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003816 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003817
3818 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003819 reg = FDI_TX_CTL(pipe);
3820 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003821 temp &= ~FDI_LINK_TRAIN_NONE;
3822 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003823 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003824
Chris Wilson5eddb702010-09-11 13:48:45 +01003825 reg = FDI_RX_CTL(pipe);
3826 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003827 temp &= ~FDI_LINK_TRAIN_NONE;
3828 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003829 I915_WRITE(reg, temp);
3830
3831 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003832 udelay(150);
3833
Chris Wilson5eddb702010-09-11 13:48:45 +01003834 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003835 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003836 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003837 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3838
3839 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003840 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003841 DRM_DEBUG_KMS("FDI train 2 done.\n");
3842 break;
3843 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003844 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003845 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003846 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003847
3848 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003849
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003850}
3851
Akshay Joshi0206e352011-08-16 15:34:10 -04003852static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003853 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3854 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3855 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3856 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3857};
3858
3859/* The FDI link training functions for SNB/Cougarpoint. */
3860static void gen6_fdi_link_train(struct drm_crtc *crtc)
3861{
3862 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003863 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3865 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003866 i915_reg_t reg;
3867 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003868
Adam Jacksone1a44742010-06-25 15:32:14 -04003869 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3870 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003871 reg = FDI_RX_IMR(pipe);
3872 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003873 temp &= ~FDI_RX_SYMBOL_LOCK;
3874 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003875 I915_WRITE(reg, temp);
3876
3877 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003878 udelay(150);
3879
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003880 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003881 reg = FDI_TX_CTL(pipe);
3882 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003883 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003884 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003885 temp &= ~FDI_LINK_TRAIN_NONE;
3886 temp |= FDI_LINK_TRAIN_PATTERN_1;
3887 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3888 /* SNB-B */
3889 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003890 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003891
Daniel Vetterd74cf322012-10-26 10:58:13 +02003892 I915_WRITE(FDI_RX_MISC(pipe),
3893 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3894
Chris Wilson5eddb702010-09-11 13:48:45 +01003895 reg = FDI_RX_CTL(pipe);
3896 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003897 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003898 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3899 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3900 } else {
3901 temp &= ~FDI_LINK_TRAIN_NONE;
3902 temp |= FDI_LINK_TRAIN_PATTERN_1;
3903 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003904 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3905
3906 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003907 udelay(150);
3908
Akshay Joshi0206e352011-08-16 15:34:10 -04003909 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003910 reg = FDI_TX_CTL(pipe);
3911 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003912 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3913 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003914 I915_WRITE(reg, temp);
3915
3916 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003917 udelay(500);
3918
Sean Paulfa37d392012-03-02 12:53:39 -05003919 for (retry = 0; retry < 5; retry++) {
3920 reg = FDI_RX_IIR(pipe);
3921 temp = I915_READ(reg);
3922 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3923 if (temp & FDI_RX_BIT_LOCK) {
3924 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3925 DRM_DEBUG_KMS("FDI train 1 done.\n");
3926 break;
3927 }
3928 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003929 }
Sean Paulfa37d392012-03-02 12:53:39 -05003930 if (retry < 5)
3931 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003932 }
3933 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003934 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003935
3936 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003937 reg = FDI_TX_CTL(pipe);
3938 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003939 temp &= ~FDI_LINK_TRAIN_NONE;
3940 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003941 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003942 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3943 /* SNB-B */
3944 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3945 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003946 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003947
Chris Wilson5eddb702010-09-11 13:48:45 +01003948 reg = FDI_RX_CTL(pipe);
3949 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003950 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003951 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3952 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3953 } else {
3954 temp &= ~FDI_LINK_TRAIN_NONE;
3955 temp |= FDI_LINK_TRAIN_PATTERN_2;
3956 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003957 I915_WRITE(reg, temp);
3958
3959 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003960 udelay(150);
3961
Akshay Joshi0206e352011-08-16 15:34:10 -04003962 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003963 reg = FDI_TX_CTL(pipe);
3964 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003965 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3966 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003967 I915_WRITE(reg, temp);
3968
3969 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003970 udelay(500);
3971
Sean Paulfa37d392012-03-02 12:53:39 -05003972 for (retry = 0; retry < 5; retry++) {
3973 reg = FDI_RX_IIR(pipe);
3974 temp = I915_READ(reg);
3975 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3976 if (temp & FDI_RX_SYMBOL_LOCK) {
3977 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3978 DRM_DEBUG_KMS("FDI train 2 done.\n");
3979 break;
3980 }
3981 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003982 }
Sean Paulfa37d392012-03-02 12:53:39 -05003983 if (retry < 5)
3984 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003985 }
3986 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003987 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003988
3989 DRM_DEBUG_KMS("FDI train done.\n");
3990}
3991
Jesse Barnes357555c2011-04-28 15:09:55 -07003992/* Manual link training for Ivy Bridge A0 parts */
3993static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3994{
3995 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003996 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes357555c2011-04-28 15:09:55 -07003997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3998 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003999 i915_reg_t reg;
4000 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004001
4002 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4003 for train result */
4004 reg = FDI_RX_IMR(pipe);
4005 temp = I915_READ(reg);
4006 temp &= ~FDI_RX_SYMBOL_LOCK;
4007 temp &= ~FDI_RX_BIT_LOCK;
4008 I915_WRITE(reg, temp);
4009
4010 POSTING_READ(reg);
4011 udelay(150);
4012
Daniel Vetter01a415f2012-10-27 15:58:40 +02004013 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4014 I915_READ(FDI_RX_IIR(pipe)));
4015
Jesse Barnes139ccd32013-08-19 11:04:55 -07004016 /* Try each vswing and preemphasis setting twice before moving on */
4017 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4018 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004019 reg = FDI_TX_CTL(pipe);
4020 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004021 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4022 temp &= ~FDI_TX_ENABLE;
4023 I915_WRITE(reg, temp);
4024
4025 reg = FDI_RX_CTL(pipe);
4026 temp = I915_READ(reg);
4027 temp &= ~FDI_LINK_TRAIN_AUTO;
4028 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4029 temp &= ~FDI_RX_ENABLE;
4030 I915_WRITE(reg, temp);
4031
4032 /* enable CPU FDI TX and PCH FDI RX */
4033 reg = FDI_TX_CTL(pipe);
4034 temp = I915_READ(reg);
4035 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004036 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004037 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004038 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004039 temp |= snb_b_fdi_train_param[j/2];
4040 temp |= FDI_COMPOSITE_SYNC;
4041 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4042
4043 I915_WRITE(FDI_RX_MISC(pipe),
4044 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4045
4046 reg = FDI_RX_CTL(pipe);
4047 temp = I915_READ(reg);
4048 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4049 temp |= FDI_COMPOSITE_SYNC;
4050 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4051
4052 POSTING_READ(reg);
4053 udelay(1); /* should be 0.5us */
4054
4055 for (i = 0; i < 4; i++) {
4056 reg = FDI_RX_IIR(pipe);
4057 temp = I915_READ(reg);
4058 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4059
4060 if (temp & FDI_RX_BIT_LOCK ||
4061 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4062 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4063 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4064 i);
4065 break;
4066 }
4067 udelay(1); /* should be 0.5us */
4068 }
4069 if (i == 4) {
4070 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4071 continue;
4072 }
4073
4074 /* Train 2 */
4075 reg = FDI_TX_CTL(pipe);
4076 temp = I915_READ(reg);
4077 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4078 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4079 I915_WRITE(reg, temp);
4080
4081 reg = FDI_RX_CTL(pipe);
4082 temp = I915_READ(reg);
4083 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4084 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004085 I915_WRITE(reg, temp);
4086
4087 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004088 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004089
Jesse Barnes139ccd32013-08-19 11:04:55 -07004090 for (i = 0; i < 4; i++) {
4091 reg = FDI_RX_IIR(pipe);
4092 temp = I915_READ(reg);
4093 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004094
Jesse Barnes139ccd32013-08-19 11:04:55 -07004095 if (temp & FDI_RX_SYMBOL_LOCK ||
4096 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4097 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4098 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4099 i);
4100 goto train_done;
4101 }
4102 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004103 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004104 if (i == 4)
4105 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004106 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004107
Jesse Barnes139ccd32013-08-19 11:04:55 -07004108train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004109 DRM_DEBUG_KMS("FDI train done.\n");
4110}
4111
Daniel Vetter88cefb62012-08-12 19:27:14 +02004112static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004113{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004114 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004115 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004116 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004117 i915_reg_t reg;
4118 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004119
Jesse Barnes0e23b992010-09-10 11:10:00 -07004120 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004121 reg = FDI_RX_CTL(pipe);
4122 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004123 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004124 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004125 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004126 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4127
4128 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004129 udelay(200);
4130
4131 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004132 temp = I915_READ(reg);
4133 I915_WRITE(reg, temp | FDI_PCDCLK);
4134
4135 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004136 udelay(200);
4137
Paulo Zanoni20749732012-11-23 15:30:38 -02004138 /* Enable CPU FDI TX PLL, always on for Ironlake */
4139 reg = FDI_TX_CTL(pipe);
4140 temp = I915_READ(reg);
4141 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4142 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004143
Paulo Zanoni20749732012-11-23 15:30:38 -02004144 POSTING_READ(reg);
4145 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004146 }
4147}
4148
Daniel Vetter88cefb62012-08-12 19:27:14 +02004149static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4150{
4151 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004152 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004153 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004154 i915_reg_t reg;
4155 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004156
4157 /* Switch from PCDclk to Rawclk */
4158 reg = FDI_RX_CTL(pipe);
4159 temp = I915_READ(reg);
4160 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4161
4162 /* Disable CPU FDI TX PLL */
4163 reg = FDI_TX_CTL(pipe);
4164 temp = I915_READ(reg);
4165 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4166
4167 POSTING_READ(reg);
4168 udelay(100);
4169
4170 reg = FDI_RX_CTL(pipe);
4171 temp = I915_READ(reg);
4172 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4173
4174 /* Wait for the clocks to turn off. */
4175 POSTING_READ(reg);
4176 udelay(100);
4177}
4178
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004179static void ironlake_fdi_disable(struct drm_crtc *crtc)
4180{
4181 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004182 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4184 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004185 i915_reg_t reg;
4186 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004187
4188 /* disable CPU FDI tx and PCH FDI rx */
4189 reg = FDI_TX_CTL(pipe);
4190 temp = I915_READ(reg);
4191 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4192 POSTING_READ(reg);
4193
4194 reg = FDI_RX_CTL(pipe);
4195 temp = I915_READ(reg);
4196 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004197 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004198 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4199
4200 POSTING_READ(reg);
4201 udelay(100);
4202
4203 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004204 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004205 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004206
4207 /* still set train pattern 1 */
4208 reg = FDI_TX_CTL(pipe);
4209 temp = I915_READ(reg);
4210 temp &= ~FDI_LINK_TRAIN_NONE;
4211 temp |= FDI_LINK_TRAIN_PATTERN_1;
4212 I915_WRITE(reg, temp);
4213
4214 reg = FDI_RX_CTL(pipe);
4215 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004216 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004217 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4218 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4219 } else {
4220 temp &= ~FDI_LINK_TRAIN_NONE;
4221 temp |= FDI_LINK_TRAIN_PATTERN_1;
4222 }
4223 /* BPC in FDI rx is consistent with that in PIPECONF */
4224 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004225 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004226 I915_WRITE(reg, temp);
4227
4228 POSTING_READ(reg);
4229 udelay(100);
4230}
4231
Chris Wilson49d73912016-11-29 09:50:08 +00004232bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004233{
4234 struct intel_crtc *crtc;
4235
4236 /* Note that we don't need to be called with mode_config.lock here
4237 * as our list of CRTC objects is static for the lifetime of the
4238 * device and so cannot disappear as we iterate. Similarly, we can
4239 * happily treat the predicates as racy, atomic checks as userspace
4240 * cannot claim and pin a new fb without at least acquring the
4241 * struct_mutex and so serialising with us.
4242 */
Chris Wilson49d73912016-11-29 09:50:08 +00004243 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004244 if (atomic_read(&crtc->unpin_work_count) == 0)
4245 continue;
4246
Daniel Vetter5a21b662016-05-24 17:13:53 +02004247 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004248 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004249
4250 return true;
4251 }
4252
4253 return false;
4254}
4255
Daniel Vetter5a21b662016-05-24 17:13:53 +02004256static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004257{
4258 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004259 struct intel_flip_work *work = intel_crtc->flip_work;
4260
4261 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004262
4263 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004264 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004265
4266 drm_crtc_vblank_put(&intel_crtc->base);
4267
Daniel Vetter5a21b662016-05-24 17:13:53 +02004268 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02004269 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004270
4271 trace_i915_flip_complete(intel_crtc->plane,
4272 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004273}
4274
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004275static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004276{
Chris Wilson0f911282012-04-17 10:05:38 +01004277 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004278 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004279 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004280
Daniel Vetter2c10d572012-12-20 21:24:07 +01004281 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004282
4283 ret = wait_event_interruptible_timeout(
4284 dev_priv->pending_flip_queue,
4285 !intel_crtc_has_pending_flip(crtc),
4286 60*HZ);
4287
4288 if (ret < 0)
4289 return ret;
4290
Daniel Vetter5a21b662016-05-24 17:13:53 +02004291 if (ret == 0) {
4292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4293 struct intel_flip_work *work;
4294
4295 spin_lock_irq(&dev->event_lock);
4296 work = intel_crtc->flip_work;
4297 if (work && !is_mmio_work(work)) {
4298 WARN_ONCE(1, "Removing stuck page flip\n");
4299 page_flip_completed(intel_crtc);
4300 }
4301 spin_unlock_irq(&dev->event_lock);
4302 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004303
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004304 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004305}
4306
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004307void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004308{
4309 u32 temp;
4310
4311 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4312
4313 mutex_lock(&dev_priv->sb_lock);
4314
4315 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4316 temp |= SBI_SSCCTL_DISABLE;
4317 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4318
4319 mutex_unlock(&dev_priv->sb_lock);
4320}
4321
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004322/* Program iCLKIP clock to the desired frequency */
4323static void lpt_program_iclkip(struct drm_crtc *crtc)
4324{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004325 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004326 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004327 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4328 u32 temp;
4329
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004330 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004331
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004332 /* The iCLK virtual clock root frequency is in MHz,
4333 * but the adjusted_mode->crtc_clock in in KHz. To get the
4334 * divisors, it is necessary to divide one by another, so we
4335 * convert the virtual clock precision to KHz here for higher
4336 * precision.
4337 */
4338 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004339 u32 iclk_virtual_root_freq = 172800 * 1000;
4340 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004341 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004342
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004343 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4344 clock << auxdiv);
4345 divsel = (desired_divisor / iclk_pi_range) - 2;
4346 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004347
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004348 /*
4349 * Near 20MHz is a corner case which is
4350 * out of range for the 7-bit divisor
4351 */
4352 if (divsel <= 0x7f)
4353 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004354 }
4355
4356 /* This should not happen with any sane values */
4357 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4358 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4359 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4360 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4361
4362 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004363 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004364 auxdiv,
4365 divsel,
4366 phasedir,
4367 phaseinc);
4368
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004369 mutex_lock(&dev_priv->sb_lock);
4370
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004371 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004372 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004373 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4374 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4375 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4376 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4377 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4378 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004379 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004380
4381 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004382 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004383 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4384 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004385 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004386
4387 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004388 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004389 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004390 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004391
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004392 mutex_unlock(&dev_priv->sb_lock);
4393
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004394 /* Wait for initialization time */
4395 udelay(24);
4396
4397 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4398}
4399
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004400int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4401{
4402 u32 divsel, phaseinc, auxdiv;
4403 u32 iclk_virtual_root_freq = 172800 * 1000;
4404 u32 iclk_pi_range = 64;
4405 u32 desired_divisor;
4406 u32 temp;
4407
4408 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4409 return 0;
4410
4411 mutex_lock(&dev_priv->sb_lock);
4412
4413 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4414 if (temp & SBI_SSCCTL_DISABLE) {
4415 mutex_unlock(&dev_priv->sb_lock);
4416 return 0;
4417 }
4418
4419 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4420 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4421 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4422 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4423 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4424
4425 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4426 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4427 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4428
4429 mutex_unlock(&dev_priv->sb_lock);
4430
4431 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4432
4433 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4434 desired_divisor << auxdiv);
4435}
4436
Daniel Vetter275f01b22013-05-03 11:49:47 +02004437static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4438 enum pipe pch_transcoder)
4439{
4440 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004441 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004442 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004443
4444 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4445 I915_READ(HTOTAL(cpu_transcoder)));
4446 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4447 I915_READ(HBLANK(cpu_transcoder)));
4448 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4449 I915_READ(HSYNC(cpu_transcoder)));
4450
4451 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4452 I915_READ(VTOTAL(cpu_transcoder)));
4453 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4454 I915_READ(VBLANK(cpu_transcoder)));
4455 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4456 I915_READ(VSYNC(cpu_transcoder)));
4457 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4458 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4459}
4460
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004461static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004462{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004463 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004464 uint32_t temp;
4465
4466 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004467 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004468 return;
4469
4470 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4471 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4472
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004473 temp &= ~FDI_BC_BIFURCATION_SELECT;
4474 if (enable)
4475 temp |= FDI_BC_BIFURCATION_SELECT;
4476
4477 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004478 I915_WRITE(SOUTH_CHICKEN1, temp);
4479 POSTING_READ(SOUTH_CHICKEN1);
4480}
4481
4482static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4483{
4484 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004485
4486 switch (intel_crtc->pipe) {
4487 case PIPE_A:
4488 break;
4489 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004490 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004491 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004492 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004493 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004494
4495 break;
4496 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004497 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004498
4499 break;
4500 default:
4501 BUG();
4502 }
4503}
4504
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004505/* Return which DP Port should be selected for Transcoder DP control */
4506static enum port
4507intel_trans_dp_port_sel(struct drm_crtc *crtc)
4508{
4509 struct drm_device *dev = crtc->dev;
4510 struct intel_encoder *encoder;
4511
4512 for_each_encoder_on_crtc(dev, crtc, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004513 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004514 encoder->type == INTEL_OUTPUT_EDP)
4515 return enc_to_dig_port(&encoder->base)->port;
4516 }
4517
4518 return -1;
4519}
4520
Jesse Barnesf67a5592011-01-05 10:31:48 -08004521/*
4522 * Enable PCH resources required for PCH ports:
4523 * - PCH PLLs
4524 * - FDI training & RX/TX
4525 * - update transcoder timings
4526 * - DP transcoding bits
4527 * - transcoder
4528 */
4529static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004530{
4531 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004532 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4534 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004535 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004536
Daniel Vetterab9412b2013-05-03 11:49:46 +02004537 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004538
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004539 if (IS_IVYBRIDGE(dev_priv))
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004540 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4541
Daniel Vettercd986ab2012-10-26 10:58:12 +02004542 /* Write the TU size bits before fdi link training, so that error
4543 * detection works. */
4544 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4545 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4546
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004547 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004548 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004549
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004550 /* We need to program the right clock selection before writing the pixel
4551 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004552 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004553 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004554
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004555 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004556 temp |= TRANS_DPLL_ENABLE(pipe);
4557 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004558 if (intel_crtc->config->shared_dpll ==
4559 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004560 temp |= sel;
4561 else
4562 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004563 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004564 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004565
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004566 /* XXX: pch pll's can be enabled any time before we enable the PCH
4567 * transcoder, and we actually should do this to not upset any PCH
4568 * transcoder that already use the clock when we share it.
4569 *
4570 * Note that enable_shared_dpll tries to do the right thing, but
4571 * get_shared_dpll unconditionally resets the pll - we need that to have
4572 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004573 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004574
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004575 /* set transcoder timing, panel must allow it */
4576 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004577 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004578
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004579 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004580
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004581 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004582 if (HAS_PCH_CPT(dev_priv) &&
4583 intel_crtc_has_dp_encoder(intel_crtc->config)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004584 const struct drm_display_mode *adjusted_mode =
4585 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004586 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004587 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004588 temp = I915_READ(reg);
4589 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004590 TRANS_DP_SYNC_MASK |
4591 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004592 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004593 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004594
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004595 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004596 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004597 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004598 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004599
4600 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004601 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004602 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004603 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004604 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004605 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004606 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004607 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004608 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004609 break;
4610 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004611 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004612 }
4613
Chris Wilson5eddb702010-09-11 13:48:45 +01004614 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004615 }
4616
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004617 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004618}
4619
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004620static void lpt_pch_enable(struct drm_crtc *crtc)
4621{
4622 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004623 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004625 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004626
Daniel Vetterab9412b2013-05-03 11:49:46 +02004627 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004628
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004629 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004630
Paulo Zanoni0540e482012-10-31 18:12:40 -02004631 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004632 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004633
Paulo Zanoni937bb612012-10-31 18:12:47 -02004634 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004635}
4636
Daniel Vettera1520312013-05-03 11:49:50 +02004637static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004638{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004639 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004640 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004641 u32 temp;
4642
4643 temp = I915_READ(dslreg);
4644 udelay(500);
4645 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004646 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004647 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004648 }
4649}
4650
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004651static int
4652skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4653 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4654 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004655{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004656 struct intel_crtc_scaler_state *scaler_state =
4657 &crtc_state->scaler_state;
4658 struct intel_crtc *intel_crtc =
4659 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004660 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004661
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004662 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004663 (src_h != dst_w || src_w != dst_h):
4664 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004665
4666 /*
4667 * if plane is being disabled or scaler is no more required or force detach
4668 * - free scaler binded to this plane/crtc
4669 * - in order to do this, update crtc->scaler_usage
4670 *
4671 * Here scaler state in crtc_state is set free so that
4672 * scaler can be assigned to other user. Actual register
4673 * update to free the scaler is done in plane/panel-fit programming.
4674 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4675 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004676 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004677 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004678 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004679 scaler_state->scalers[*scaler_id].in_use = 0;
4680
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004681 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4682 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4683 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004684 scaler_state->scaler_users);
4685 *scaler_id = -1;
4686 }
4687 return 0;
4688 }
4689
4690 /* range checks */
4691 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4692 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4693
4694 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4695 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004696 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004697 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004698 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004699 return -EINVAL;
4700 }
4701
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004702 /* mark this plane as a scaler user in crtc_state */
4703 scaler_state->scaler_users |= (1 << scaler_user);
4704 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4705 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4706 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4707 scaler_state->scaler_users);
4708
4709 return 0;
4710}
4711
4712/**
4713 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4714 *
4715 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004716 *
4717 * Return
4718 * 0 - scaler_usage updated successfully
4719 * error - requested scaling cannot be supported or other error condition
4720 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004721int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004722{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004723 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004724
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004725 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004726 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004727 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004728 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004729}
4730
4731/**
4732 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4733 *
4734 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004735 * @plane_state: atomic plane state to update
4736 *
4737 * Return
4738 * 0 - scaler_usage updated successfully
4739 * error - requested scaling cannot be supported or other error condition
4740 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004741static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4742 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004743{
4744
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004745 struct intel_plane *intel_plane =
4746 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004747 struct drm_framebuffer *fb = plane_state->base.fb;
4748 int ret;
4749
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004750 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004751
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004752 ret = skl_update_scaler(crtc_state, force_detach,
4753 drm_plane_index(&intel_plane->base),
4754 &plane_state->scaler_id,
4755 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004756 drm_rect_width(&plane_state->base.src) >> 16,
4757 drm_rect_height(&plane_state->base.src) >> 16,
4758 drm_rect_width(&plane_state->base.dst),
4759 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004760
4761 if (ret || plane_state->scaler_id < 0)
4762 return ret;
4763
Chandra Kondurua1b22782015-04-07 15:28:45 -07004764 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004765 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004766 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4767 intel_plane->base.base.id,
4768 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004769 return -EINVAL;
4770 }
4771
4772 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004773 switch (fb->pixel_format) {
4774 case DRM_FORMAT_RGB565:
4775 case DRM_FORMAT_XBGR8888:
4776 case DRM_FORMAT_XRGB8888:
4777 case DRM_FORMAT_ABGR8888:
4778 case DRM_FORMAT_ARGB8888:
4779 case DRM_FORMAT_XRGB2101010:
4780 case DRM_FORMAT_XBGR2101010:
4781 case DRM_FORMAT_YUYV:
4782 case DRM_FORMAT_YVYU:
4783 case DRM_FORMAT_UYVY:
4784 case DRM_FORMAT_VYUY:
4785 break;
4786 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004787 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4788 intel_plane->base.base.id, intel_plane->base.name,
4789 fb->base.id, fb->pixel_format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004790 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004791 }
4792
Chandra Kondurua1b22782015-04-07 15:28:45 -07004793 return 0;
4794}
4795
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004796static void skylake_scaler_disable(struct intel_crtc *crtc)
4797{
4798 int i;
4799
4800 for (i = 0; i < crtc->num_scalers; i++)
4801 skl_detach_scaler(crtc, i);
4802}
4803
4804static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004805{
4806 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004807 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004808 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004809 struct intel_crtc_scaler_state *scaler_state =
4810 &crtc->config->scaler_state;
4811
4812 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4813
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004814 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004815 int id;
4816
4817 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4818 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4819 return;
4820 }
4821
4822 id = scaler_state->scaler_id;
4823 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4824 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4825 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4826 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4827
4828 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004829 }
4830}
4831
Jesse Barnesb074cec2013-04-25 12:55:02 -07004832static void ironlake_pfit_enable(struct intel_crtc *crtc)
4833{
4834 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004835 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004836 int pipe = crtc->pipe;
4837
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004838 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004839 /* Force use of hard-coded filter coefficients
4840 * as some pre-programmed values are broken,
4841 * e.g. x201.
4842 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004843 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004844 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4845 PF_PIPE_SEL_IVB(pipe));
4846 else
4847 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004848 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4849 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004850 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004851}
4852
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004853void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004854{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004855 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004856 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004857
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004858 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004859 return;
4860
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004861 /*
4862 * We can only enable IPS after we enable a plane and wait for a vblank
4863 * This function is called from post_plane_update, which is run after
4864 * a vblank wait.
4865 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004866
Paulo Zanonid77e4532013-09-24 13:52:55 -03004867 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004868 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004869 mutex_lock(&dev_priv->rps.hw_lock);
4870 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4871 mutex_unlock(&dev_priv->rps.hw_lock);
4872 /* Quoting Art Runyan: "its not safe to expect any particular
4873 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004874 * mailbox." Moreover, the mailbox may return a bogus state,
4875 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004876 */
4877 } else {
4878 I915_WRITE(IPS_CTL, IPS_ENABLE);
4879 /* The bit only becomes 1 in the next vblank, so this wait here
4880 * is essentially intel_wait_for_vblank. If we don't have this
4881 * and don't wait for vblanks until the end of crtc_enable, then
4882 * the HW state readout code will complain that the expected
4883 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004884 if (intel_wait_for_register(dev_priv,
4885 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4886 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004887 DRM_ERROR("Timed out waiting for IPS enable\n");
4888 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004889}
4890
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004891void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004892{
4893 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004894 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004895
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004896 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004897 return;
4898
4899 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004900 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004901 mutex_lock(&dev_priv->rps.hw_lock);
4902 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4903 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004904 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004905 if (intel_wait_for_register(dev_priv,
4906 IPS_CTL, IPS_ENABLE, 0,
4907 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004908 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004909 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004910 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004911 POSTING_READ(IPS_CTL);
4912 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004913
4914 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004915 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004916}
4917
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004918static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004919{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004920 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004921 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004922 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004923
4924 mutex_lock(&dev->struct_mutex);
4925 dev_priv->mm.interruptible = false;
4926 (void) intel_overlay_switch_off(intel_crtc->overlay);
4927 dev_priv->mm.interruptible = true;
4928 mutex_unlock(&dev->struct_mutex);
4929 }
4930
4931 /* Let userspace switch the overlay on again. In most cases userspace
4932 * has to recompute where to put it anyway.
4933 */
4934}
4935
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004936/**
4937 * intel_post_enable_primary - Perform operations after enabling primary plane
4938 * @crtc: the CRTC whose primary plane was just enabled
4939 *
4940 * Performs potentially sleeping operations that must be done after the primary
4941 * plane is enabled, such as updating FBC and IPS. Note that this may be
4942 * called due to an explicit primary plane update, or due to an implicit
4943 * re-enable that is caused when a sprite plane is updated to no longer
4944 * completely hide the primary plane.
4945 */
4946static void
4947intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004948{
4949 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004950 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004951 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4952 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004953
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004954 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004955 * FIXME IPS should be fine as long as one plane is
4956 * enabled, but in practice it seems to have problems
4957 * when going from primary only to sprite only and vice
4958 * versa.
4959 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004960 hsw_enable_ips(intel_crtc);
4961
Daniel Vetterf99d7062014-06-19 16:01:59 +02004962 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004963 * Gen2 reports pipe underruns whenever all planes are disabled.
4964 * So don't enable underrun reporting before at least some planes
4965 * are enabled.
4966 * FIXME: Need to fix the logic to work when we turn off all planes
4967 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004968 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004969 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004970 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4971
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004972 /* Underruns don't always raise interrupts, so check manually. */
4973 intel_check_cpu_fifo_underruns(dev_priv);
4974 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004975}
4976
Ville Syrjälä2622a082016-03-09 19:07:26 +02004977/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004978static void
4979intel_pre_disable_primary(struct drm_crtc *crtc)
4980{
4981 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004982 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4984 int pipe = intel_crtc->pipe;
4985
4986 /*
4987 * Gen2 reports pipe underruns whenever all planes are disabled.
4988 * So diasble underrun reporting before all the planes get disabled.
4989 * FIXME: Need to fix the logic to work when we turn off all planes
4990 * but leave the pipe running.
4991 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004992 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004993 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4994
4995 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004996 * FIXME IPS should be fine as long as one plane is
4997 * enabled, but in practice it seems to have problems
4998 * when going from primary only to sprite only and vice
4999 * versa.
5000 */
5001 hsw_disable_ips(intel_crtc);
5002}
5003
5004/* FIXME get rid of this and use pre_plane_update */
5005static void
5006intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5007{
5008 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005009 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5011 int pipe = intel_crtc->pipe;
5012
5013 intel_pre_disable_primary(crtc);
5014
5015 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005016 * Vblank time updates from the shadow to live plane control register
5017 * are blocked if the memory self-refresh mode is active at that
5018 * moment. So to make sure the plane gets truly disabled, disable
5019 * first the self-refresh mode. The self-refresh enable bit in turn
5020 * will be checked/applied by the HW only at the next frame start
5021 * event which is after the vblank start event, so we need to have a
5022 * wait-for-vblank between disabling the plane and the pipe.
5023 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005024 if (HAS_GMCH_DISPLAY(dev_priv) &&
5025 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005026 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005027}
5028
Daniel Vetter5a21b662016-05-24 17:13:53 +02005029static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5030{
5031 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5032 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5033 struct intel_crtc_state *pipe_config =
5034 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005035 struct drm_plane *primary = crtc->base.primary;
5036 struct drm_plane_state *old_pri_state =
5037 drm_atomic_get_existing_plane_state(old_state, primary);
5038
Chris Wilson5748b6a2016-08-04 16:32:38 +01005039 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005040
5041 crtc->wm.cxsr_allowed = true;
5042
5043 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005044 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005045
5046 if (old_pri_state) {
5047 struct intel_plane_state *primary_state =
5048 to_intel_plane_state(primary->state);
5049 struct intel_plane_state *old_primary_state =
5050 to_intel_plane_state(old_pri_state);
5051
5052 intel_fbc_post_update(crtc);
5053
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005054 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005055 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005056 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005057 intel_post_enable_primary(&crtc->base);
5058 }
5059}
5060
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005061static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005062{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005063 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005064 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005065 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01005066 struct intel_crtc_state *pipe_config =
5067 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005068 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5069 struct drm_plane *primary = crtc->base.primary;
5070 struct drm_plane_state *old_pri_state =
5071 drm_atomic_get_existing_plane_state(old_state, primary);
5072 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005073 struct intel_atomic_state *old_intel_state =
5074 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005075
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005076 if (old_pri_state) {
5077 struct intel_plane_state *primary_state =
5078 to_intel_plane_state(primary->state);
5079 struct intel_plane_state *old_primary_state =
5080 to_intel_plane_state(old_pri_state);
5081
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005082 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005083
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005084 if (old_primary_state->base.visible &&
5085 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005086 intel_pre_disable_primary(&crtc->base);
5087 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005088
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005089 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03005090 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005091
Ville Syrjälä2622a082016-03-09 19:07:26 +02005092 /*
5093 * Vblank time updates from the shadow to live plane control register
5094 * are blocked if the memory self-refresh mode is active at that
5095 * moment. So to make sure the plane gets truly disabled, disable
5096 * first the self-refresh mode. The self-refresh enable bit in turn
5097 * will be checked/applied by the HW only at the next frame start
5098 * event which is after the vblank start event, so we need to have a
5099 * wait-for-vblank between disabling the plane and the pipe.
5100 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005101 if (old_crtc_state->base.active &&
5102 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005103 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjälä852eb002015-06-24 22:00:07 +03005104 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005105
Matt Ropered4a6a72016-02-23 17:20:13 -08005106 /*
5107 * IVB workaround: must disable low power watermarks for at least
5108 * one frame before enabling scaling. LP watermarks can be re-enabled
5109 * when scaling is disabled.
5110 *
5111 * WaCxSRDisabledForSpriteScaling:ivb
5112 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005113 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005114 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005115
5116 /*
5117 * If we're doing a modeset, we're done. No need to do any pre-vblank
5118 * watermark programming here.
5119 */
5120 if (needs_modeset(&pipe_config->base))
5121 return;
5122
5123 /*
5124 * For platforms that support atomic watermarks, program the
5125 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5126 * will be the intermediate values that are safe for both pre- and
5127 * post- vblank; when vblank happens, the 'active' values will be set
5128 * to the final 'target' values and we'll do this again to get the
5129 * optimal watermarks. For gen9+ platforms, the values we program here
5130 * will be the final target values which will get automatically latched
5131 * at vblank time; no further programming will be necessary.
5132 *
5133 * If a platform hasn't been transitioned to atomic watermarks yet,
5134 * we'll continue to update watermarks the old way, if flags tell
5135 * us to.
5136 */
5137 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005138 dev_priv->display.initial_watermarks(old_intel_state,
5139 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005140 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005141 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005142}
5143
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005144static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005145{
5146 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005148 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005149 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005150
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005151 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005152
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005153 drm_for_each_plane_mask(p, dev, plane_mask)
5154 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005155
Daniel Vetterf99d7062014-06-19 16:01:59 +02005156 /*
5157 * FIXME: Once we grow proper nuclear flip support out of this we need
5158 * to compute the mask of flip planes precisely. For the time being
5159 * consider this a flip to a NULL plane.
5160 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005161 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005162}
5163
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005164static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005165 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005166 struct drm_atomic_state *old_state)
5167{
5168 struct drm_connector_state *old_conn_state;
5169 struct drm_connector *conn;
5170 int i;
5171
5172 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5173 struct drm_connector_state *conn_state = conn->state;
5174 struct intel_encoder *encoder =
5175 to_intel_encoder(conn_state->best_encoder);
5176
5177 if (conn_state->crtc != crtc)
5178 continue;
5179
5180 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005181 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005182 }
5183}
5184
5185static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005186 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005187 struct drm_atomic_state *old_state)
5188{
5189 struct drm_connector_state *old_conn_state;
5190 struct drm_connector *conn;
5191 int i;
5192
5193 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5194 struct drm_connector_state *conn_state = conn->state;
5195 struct intel_encoder *encoder =
5196 to_intel_encoder(conn_state->best_encoder);
5197
5198 if (conn_state->crtc != crtc)
5199 continue;
5200
5201 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005202 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005203 }
5204}
5205
5206static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005207 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005208 struct drm_atomic_state *old_state)
5209{
5210 struct drm_connector_state *old_conn_state;
5211 struct drm_connector *conn;
5212 int i;
5213
5214 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5215 struct drm_connector_state *conn_state = conn->state;
5216 struct intel_encoder *encoder =
5217 to_intel_encoder(conn_state->best_encoder);
5218
5219 if (conn_state->crtc != crtc)
5220 continue;
5221
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005222 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005223 intel_opregion_notify_encoder(encoder, true);
5224 }
5225}
5226
5227static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005228 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005229 struct drm_atomic_state *old_state)
5230{
5231 struct drm_connector_state *old_conn_state;
5232 struct drm_connector *conn;
5233 int i;
5234
5235 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5236 struct intel_encoder *encoder =
5237 to_intel_encoder(old_conn_state->best_encoder);
5238
5239 if (old_conn_state->crtc != crtc)
5240 continue;
5241
5242 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005243 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005244 }
5245}
5246
5247static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005248 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005249 struct drm_atomic_state *old_state)
5250{
5251 struct drm_connector_state *old_conn_state;
5252 struct drm_connector *conn;
5253 int i;
5254
5255 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5256 struct intel_encoder *encoder =
5257 to_intel_encoder(old_conn_state->best_encoder);
5258
5259 if (old_conn_state->crtc != crtc)
5260 continue;
5261
5262 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005263 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005264 }
5265}
5266
5267static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005268 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005269 struct drm_atomic_state *old_state)
5270{
5271 struct drm_connector_state *old_conn_state;
5272 struct drm_connector *conn;
5273 int i;
5274
5275 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5276 struct intel_encoder *encoder =
5277 to_intel_encoder(old_conn_state->best_encoder);
5278
5279 if (old_conn_state->crtc != crtc)
5280 continue;
5281
5282 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005283 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005284 }
5285}
5286
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005287static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5288 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005289{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005290 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005291 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005292 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5294 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005295 struct intel_atomic_state *old_intel_state =
5296 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005297
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005298 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005299 return;
5300
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005301 /*
5302 * Sometimes spurious CPU pipe underruns happen during FDI
5303 * training, at least with VGA+HDMI cloning. Suppress them.
5304 *
5305 * On ILK we get an occasional spurious CPU pipe underruns
5306 * between eDP port A enable and vdd enable. Also PCH port
5307 * enable seems to result in the occasional CPU pipe underrun.
5308 *
5309 * Spurious PCH underruns also occur during PCH enabling.
5310 */
5311 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5312 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005313 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005314 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5315
5316 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005317 intel_prepare_shared_dpll(intel_crtc);
5318
Ville Syrjälä37a56502016-06-22 21:57:04 +03005319 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305320 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005321
5322 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005323 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005324
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005325 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005326 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005327 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005328 }
5329
5330 ironlake_set_pipeconf(crtc);
5331
Jesse Barnesf67a5592011-01-05 10:31:48 -08005332 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005333
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005334 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005335
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005336 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005337 /* Note: FDI PLL enabling _must_ be done before we enable the
5338 * cpu pipes, hence this is separate from all the other fdi/pch
5339 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005340 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005341 } else {
5342 assert_fdi_tx_disabled(dev_priv, pipe);
5343 assert_fdi_rx_disabled(dev_priv, pipe);
5344 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005345
Jesse Barnesb074cec2013-04-25 12:55:02 -07005346 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005347
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005348 /*
5349 * On ILK+ LUT must be loaded before the pipe is running but with
5350 * clocks enabled
5351 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005352 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005353
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005354 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005355 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005356 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005357
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005358 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005359 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005360
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005361 assert_vblank_disabled(crtc);
5362 drm_crtc_vblank_on(crtc);
5363
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005364 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005365
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005366 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005367 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005368
5369 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5370 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005371 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005372 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005373 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005374}
5375
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005376/* IPS only exists on ULT machines and is tied to pipe A. */
5377static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5378{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005379 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005380}
5381
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005382static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5383 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005384{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005385 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005386 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005388 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005389 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005390 struct intel_atomic_state *old_intel_state =
5391 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005392
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005393 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005394 return;
5395
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005396 if (intel_crtc->config->has_pch_encoder)
5397 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5398 false);
5399
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005400 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005401
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005402 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005403 intel_enable_shared_dpll(intel_crtc);
5404
Ville Syrjälä37a56502016-06-22 21:57:04 +03005405 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305406 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005407
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005408 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005409 intel_set_pipe_timings(intel_crtc);
5410
Jani Nikulabc58be62016-03-18 17:05:39 +02005411 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005412
Jani Nikula4d1de972016-03-18 17:05:42 +02005413 if (cpu_transcoder != TRANSCODER_EDP &&
5414 !transcoder_is_dsi(cpu_transcoder)) {
5415 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005416 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005417 }
5418
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005419 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005420 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005421 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005422 }
5423
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005424 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005425 haswell_set_pipeconf(crtc);
5426
Jani Nikula391bf042016-03-18 17:05:40 +02005427 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005428
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005429 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005430
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005431 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005432
Daniel Vetter6b698512015-11-28 11:05:39 +01005433 if (intel_crtc->config->has_pch_encoder)
5434 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5435 else
5436 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5437
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005438 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005439
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005440 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005441 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005442
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005443 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305444 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005445
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005446 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005447 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005448 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005449 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005450
5451 /*
5452 * On ILK+ LUT must be loaded before the pipe is running but with
5453 * clocks enabled
5454 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005455 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005456
Paulo Zanoni1f544382012-10-24 11:32:00 -02005457 intel_ddi_set_pipe_settings(crtc);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005458 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305459 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005460
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005461 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005462 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005463
5464 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005465 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005466 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005467
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005468 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005469 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005470
Ville Syrjälä00370712016-11-14 19:44:06 +02005471 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Dave Airlie0e32b392014-05-02 14:02:48 +10005472 intel_ddi_set_vc_payload_alloc(crtc, true);
5473
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005474 assert_vblank_disabled(crtc);
5475 drm_crtc_vblank_on(crtc);
5476
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005477 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005478
Daniel Vetter6b698512015-11-28 11:05:39 +01005479 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005480 intel_wait_for_vblank(dev_priv, pipe);
5481 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005482 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005483 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5484 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005485 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005486
Paulo Zanonie4916942013-09-20 16:21:19 -03005487 /* If we change the relative order between pipe/planes enabling, we need
5488 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005489 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005490 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005491 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5492 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005493 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005494}
5495
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005496static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005497{
5498 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005499 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005500 int pipe = crtc->pipe;
5501
5502 /* To avoid upsetting the power well on haswell only disable the pfit if
5503 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005504 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005505 I915_WRITE(PF_CTL(pipe), 0);
5506 I915_WRITE(PF_WIN_POS(pipe), 0);
5507 I915_WRITE(PF_WIN_SZ(pipe), 0);
5508 }
5509}
5510
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005511static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5512 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005513{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005514 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005515 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005516 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5518 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005519
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005520 /*
5521 * Sometimes spurious CPU pipe underruns happen when the
5522 * pipe is already disabled, but FDI RX/TX is still enabled.
5523 * Happens at least with VGA+HDMI cloning. Suppress them.
5524 */
5525 if (intel_crtc->config->has_pch_encoder) {
5526 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005527 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005528 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005529
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005530 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005531
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005532 drm_crtc_vblank_off(crtc);
5533 assert_vblank_disabled(crtc);
5534
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005535 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005536
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005537 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005538
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005539 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005540 ironlake_fdi_disable(crtc);
5541
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005542 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005543
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005544 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005545 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005546
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005547 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005548 i915_reg_t reg;
5549 u32 temp;
5550
Daniel Vetterd925c592013-06-05 13:34:04 +02005551 /* disable TRANS_DP_CTL */
5552 reg = TRANS_DP_CTL(pipe);
5553 temp = I915_READ(reg);
5554 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5555 TRANS_DP_PORT_SEL_MASK);
5556 temp |= TRANS_DP_PORT_SEL_NONE;
5557 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005558
Daniel Vetterd925c592013-06-05 13:34:04 +02005559 /* disable DPLL_SEL */
5560 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005561 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005562 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005563 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005564
Daniel Vetterd925c592013-06-05 13:34:04 +02005565 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005566 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005567
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005568 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005569 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005570}
5571
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005572static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5573 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005574{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005575 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005576 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005577 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005578 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005579
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005580 if (intel_crtc->config->has_pch_encoder)
5581 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5582 false);
5583
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005584 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005585
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005586 drm_crtc_vblank_off(crtc);
5587 assert_vblank_disabled(crtc);
5588
Jani Nikula4d1de972016-03-18 17:05:42 +02005589 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005590 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005591 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005592
Ville Syrjälä00370712016-11-14 19:44:06 +02005593 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005594 intel_ddi_set_vc_payload_alloc(crtc, false);
5595
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005596 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305597 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005598
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005599 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005600 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005601 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005602 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005603
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005604 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305605 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005606
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005607 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005608
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005609 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005610 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5611 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005612}
5613
Jesse Barnes2dd24552013-04-25 12:55:01 -07005614static void i9xx_pfit_enable(struct intel_crtc *crtc)
5615{
5616 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005617 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005618 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005619
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005620 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005621 return;
5622
Daniel Vetterc0b03412013-05-28 12:05:54 +02005623 /*
5624 * The panel fitter should only be adjusted whilst the pipe is disabled,
5625 * according to register description and PRM.
5626 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005627 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5628 assert_pipe_disabled(dev_priv, crtc->pipe);
5629
Jesse Barnesb074cec2013-04-25 12:55:02 -07005630 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5631 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005632
5633 /* Border color in case we don't scale up to the full screen. Black by
5634 * default, change to something else for debugging. */
5635 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005636}
5637
Dave Airlied05410f2014-06-05 13:22:59 +10005638static enum intel_display_power_domain port_to_power_domain(enum port port)
5639{
5640 switch (port) {
5641 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005642 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005643 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005644 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005645 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005646 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005647 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005648 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005649 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005650 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005651 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005652 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005653 return POWER_DOMAIN_PORT_OTHER;
5654 }
5655}
5656
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005657static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5658{
5659 switch (port) {
5660 case PORT_A:
5661 return POWER_DOMAIN_AUX_A;
5662 case PORT_B:
5663 return POWER_DOMAIN_AUX_B;
5664 case PORT_C:
5665 return POWER_DOMAIN_AUX_C;
5666 case PORT_D:
5667 return POWER_DOMAIN_AUX_D;
5668 case PORT_E:
5669 /* FIXME: Check VBT for actual wiring of PORT E */
5670 return POWER_DOMAIN_AUX_D;
5671 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005672 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005673 return POWER_DOMAIN_AUX_A;
5674 }
5675}
5676
Imre Deak319be8a2014-03-04 19:22:57 +02005677enum intel_display_power_domain
5678intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005679{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005680 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Imre Deak319be8a2014-03-04 19:22:57 +02005681 struct intel_digital_port *intel_dig_port;
5682
5683 switch (intel_encoder->type) {
5684 case INTEL_OUTPUT_UNKNOWN:
5685 /* Only DDI platforms should ever use this output type */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005686 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005687 case INTEL_OUTPUT_DP:
Imre Deak319be8a2014-03-04 19:22:57 +02005688 case INTEL_OUTPUT_HDMI:
5689 case INTEL_OUTPUT_EDP:
5690 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005691 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005692 case INTEL_OUTPUT_DP_MST:
5693 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5694 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005695 case INTEL_OUTPUT_ANALOG:
5696 return POWER_DOMAIN_PORT_CRT;
5697 case INTEL_OUTPUT_DSI:
5698 return POWER_DOMAIN_PORT_DSI;
5699 default:
5700 return POWER_DOMAIN_PORT_OTHER;
5701 }
5702}
5703
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005704enum intel_display_power_domain
5705intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5706{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005707 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005708 struct intel_digital_port *intel_dig_port;
5709
5710 switch (intel_encoder->type) {
5711 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005712 case INTEL_OUTPUT_HDMI:
5713 /*
5714 * Only DDI platforms should ever use these output types.
5715 * We can get here after the HDMI detect code has already set
5716 * the type of the shared encoder. Since we can't be sure
5717 * what's the status of the given connectors, play safe and
5718 * run the DP detection too.
5719 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005720 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005721 case INTEL_OUTPUT_DP:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005722 case INTEL_OUTPUT_EDP:
5723 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5724 return port_to_aux_power_domain(intel_dig_port->port);
5725 case INTEL_OUTPUT_DP_MST:
5726 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5727 return port_to_aux_power_domain(intel_dig_port->port);
5728 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005729 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005730 return POWER_DOMAIN_AUX_A;
5731 }
5732}
5733
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005734static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5735 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005736{
5737 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005738 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5740 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005741 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005742 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005743
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005744 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005745 return 0;
5746
Imre Deak77d22dc2014-03-05 16:20:52 +02005747 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5748 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005749 if (crtc_state->pch_pfit.enabled ||
5750 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005751 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5752
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005753 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5754 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5755
Imre Deak319be8a2014-03-04 19:22:57 +02005756 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005757 }
Imre Deak319be8a2014-03-04 19:22:57 +02005758
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005759 if (crtc_state->shared_dpll)
5760 mask |= BIT(POWER_DOMAIN_PLLS);
5761
Imre Deak77d22dc2014-03-05 16:20:52 +02005762 return mask;
5763}
5764
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005765static unsigned long
5766modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5767 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005768{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005769 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5771 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005772 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005773
5774 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005775 intel_crtc->enabled_power_domains = new_domains =
5776 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005777
Daniel Vetter5a21b662016-05-24 17:13:53 +02005778 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005779
5780 for_each_power_domain(domain, domains)
5781 intel_display_power_get(dev_priv, domain);
5782
Daniel Vetter5a21b662016-05-24 17:13:53 +02005783 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005784}
5785
5786static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5787 unsigned long domains)
5788{
5789 enum intel_display_power_domain domain;
5790
5791 for_each_power_domain(domain, domains)
5792 intel_display_power_put(dev_priv, domain);
5793}
5794
Mika Kaholaadafdc62015-08-18 14:36:59 +03005795static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5796{
5797 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5798
Ander Conselvan de Oliveira09d09382016-12-02 10:23:55 +02005799 if (IS_GEMINILAKE(dev_priv))
5800 return 2 * max_cdclk_freq;
5801 else if (INTEL_INFO(dev_priv)->gen >= 9 ||
5802 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kaholaadafdc62015-08-18 14:36:59 +03005803 return max_cdclk_freq;
5804 else if (IS_CHERRYVIEW(dev_priv))
5805 return max_cdclk_freq*95/100;
5806 else if (INTEL_INFO(dev_priv)->gen < 4)
5807 return 2*max_cdclk_freq*90/100;
5808 else
5809 return max_cdclk_freq*90/100;
5810}
5811
Ville Syrjäläb2045352016-05-13 23:41:27 +03005812static int skl_calc_cdclk(int max_pixclk, int vco);
5813
Ville Syrjälä4c75b942016-10-31 22:37:12 +02005814static void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005815{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01005816 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005817 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005818 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005819
Ville Syrjäläb2045352016-05-13 23:41:27 +03005820 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005821 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005822
5823 /*
5824 * Use the lower (vco 8640) cdclk values as a
5825 * first guess. skl_calc_cdclk() will correct it
5826 * if the preferred vco is 8100 instead.
5827 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005828 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005829 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005830 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005831 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005832 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005833 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005834 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005835 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005836
5837 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005838 } else if (IS_GEMINILAKE(dev_priv)) {
5839 dev_priv->max_cdclk_freq = 316800;
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01005840 } else if (IS_BROXTON(dev_priv)) {
Matt Roper281c1142016-04-05 14:37:19 -07005841 dev_priv->max_cdclk_freq = 624000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005842 } else if (IS_BROADWELL(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005843 /*
5844 * FIXME with extra cooling we can allow
5845 * 540 MHz for ULX and 675 Mhz for ULT.
5846 * How can we know if extra cooling is
5847 * available? PCI ID, VTB, something else?
5848 */
5849 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5850 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005851 else if (IS_BDW_ULX(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005852 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005853 else if (IS_BDW_ULT(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005854 dev_priv->max_cdclk_freq = 540000;
5855 else
5856 dev_priv->max_cdclk_freq = 675000;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005857 } else if (IS_CHERRYVIEW(dev_priv)) {
Mika Kahola0904dea2015-06-12 10:11:32 +03005858 dev_priv->max_cdclk_freq = 320000;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005859 } else if (IS_VALLEYVIEW(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005860 dev_priv->max_cdclk_freq = 400000;
5861 } else {
5862 /* otherwise assume cdclk is fixed */
5863 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5864 }
5865
Mika Kaholaadafdc62015-08-18 14:36:59 +03005866 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5867
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005868 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5869 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005870
5871 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5872 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005873}
5874
Ville Syrjälä4c75b942016-10-31 22:37:12 +02005875static void intel_update_cdclk(struct drm_i915_private *dev_priv)
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005876{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02005877 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev_priv);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005878
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005879 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005880 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5881 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5882 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005883 else
5884 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5885 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005886
5887 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005888 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5889 * Programmng [sic] note: bit[9:2] should be programmed to the number
5890 * of cdclk that generates 4MHz reference clock freq which is used to
5891 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005892 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005893 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005894 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005895}
5896
Ville Syrjälä92891e42016-05-11 22:44:45 +03005897/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5898static int skl_cdclk_decimal(int cdclk)
5899{
5900 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5901}
5902
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005903static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5904{
5905 int ratio;
5906
5907 if (cdclk == dev_priv->cdclk_pll.ref)
5908 return 0;
5909
5910 switch (cdclk) {
5911 default:
5912 MISSING_CASE(cdclk);
5913 case 144000:
5914 case 288000:
5915 case 384000:
5916 case 576000:
5917 ratio = 60;
5918 break;
5919 case 624000:
5920 ratio = 65;
5921 break;
5922 }
5923
5924 return dev_priv->cdclk_pll.ref * ratio;
5925}
5926
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005927static int glk_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5928{
5929 int ratio;
5930
5931 if (cdclk == dev_priv->cdclk_pll.ref)
5932 return 0;
5933
5934 switch (cdclk) {
5935 default:
5936 MISSING_CASE(cdclk);
5937 case 79200:
5938 case 158400:
5939 case 316800:
5940 ratio = 33;
5941 break;
5942 }
5943
5944 return dev_priv->cdclk_pll.ref * ratio;
5945}
5946
Ville Syrjälä2b730012016-05-13 23:41:34 +03005947static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5948{
5949 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5950
5951 /* Timeout 200us */
Chris Wilson95cac282016-06-30 15:33:03 +01005952 if (intel_wait_for_register(dev_priv,
5953 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5954 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005955 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005956
5957 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005958}
5959
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005960static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005961{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005962 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005963 u32 val;
5964
5965 val = I915_READ(BXT_DE_PLL_CTL);
5966 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005967 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005968 I915_WRITE(BXT_DE_PLL_CTL, val);
5969
5970 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5971
5972 /* Timeout 200us */
Chris Wilsone084e1b2016-06-30 15:33:04 +01005973 if (intel_wait_for_register(dev_priv,
5974 BXT_DE_PLL_ENABLE,
5975 BXT_DE_PLL_LOCK,
5976 BXT_DE_PLL_LOCK,
5977 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005978 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005979
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005980 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005981}
5982
Imre Deak324513c2016-06-13 16:44:36 +03005983static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305984{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005985 u32 val, divider;
5986 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305987
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005988 if (IS_GEMINILAKE(dev_priv))
5989 vco = glk_de_pll_vco(dev_priv, cdclk);
5990 else
5991 vco = bxt_de_pll_vco(dev_priv, cdclk);
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005992
5993 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5994
5995 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5996 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5997 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305998 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305999 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006000 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306001 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306002 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006003 case 3:
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006004 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306005 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306006 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006007 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306008 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306009 break;
6010 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006011 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
6012 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306013
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006014 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6015 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306016 }
6017
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306018 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006019 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306020 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6021 0x80000000);
6022 mutex_unlock(&dev_priv->rps.hw_lock);
6023
6024 if (ret) {
6025 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006026 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306027 return;
6028 }
6029
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006030 if (dev_priv->cdclk_pll.vco != 0 &&
6031 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03006032 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306033
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006034 if (dev_priv->cdclk_pll.vco != vco)
6035 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306036
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006037 val = divider | skl_cdclk_decimal(cdclk);
6038 /*
6039 * FIXME if only the cd2x divider needs changing, it could be done
6040 * without shutting off the pipe (if only one pipe is active).
6041 */
6042 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6043 /*
6044 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6045 * enable otherwise.
6046 */
6047 if (cdclk >= 500000)
6048 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6049 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306050
6051 mutex_lock(&dev_priv->rps.hw_lock);
6052 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006053 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306054 mutex_unlock(&dev_priv->rps.hw_lock);
6055
6056 if (ret) {
6057 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006058 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306059 return;
6060 }
6061
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006062 intel_update_cdclk(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306063}
6064
Imre Deakd66a2192016-05-24 15:38:33 +03006065static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306066{
Imre Deakd66a2192016-05-24 15:38:33 +03006067 u32 cdctl, expected;
6068
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006069 intel_update_cdclk(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306070
Imre Deakd66a2192016-05-24 15:38:33 +03006071 if (dev_priv->cdclk_pll.vco == 0 ||
6072 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6073 goto sanitize;
6074
6075 /* DPLL okay; verify the cdclock
6076 *
6077 * Some BIOS versions leave an incorrect decimal frequency value and
6078 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6079 * so sanitize this register.
6080 */
6081 cdctl = I915_READ(CDCLK_CTL);
6082 /*
6083 * Let's ignore the pipe field, since BIOS could have configured the
6084 * dividers both synching to an active pipe, or asynchronously
6085 * (PIPE_NONE).
6086 */
6087 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6088
6089 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6090 skl_cdclk_decimal(dev_priv->cdclk_freq);
6091 /*
6092 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6093 * enable otherwise.
6094 */
6095 if (dev_priv->cdclk_freq >= 500000)
6096 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6097
6098 if (cdctl == expected)
6099 /* All well; nothing to sanitize */
6100 return;
6101
6102sanitize:
6103 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6104
6105 /* force cdclk programming */
6106 dev_priv->cdclk_freq = 0;
6107
6108 /* force full PLL disable + enable */
6109 dev_priv->cdclk_pll.vco = -1;
6110}
6111
Imre Deak324513c2016-06-13 16:44:36 +03006112void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03006113{
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006114 int cdclk;
6115
Imre Deakd66a2192016-05-24 15:38:33 +03006116 bxt_sanitize_cdclk(dev_priv);
6117
6118 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03006119 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03006120
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306121 /*
6122 * FIXME:
6123 * - The initial CDCLK needs to be read from VBT.
6124 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306125 */
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006126 if (IS_GEMINILAKE(dev_priv))
6127 cdclk = glk_calc_cdclk(0);
6128 else
6129 cdclk = bxt_calc_cdclk(0);
6130
6131 bxt_set_cdclk(dev_priv, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306132}
6133
Imre Deak324513c2016-06-13 16:44:36 +03006134void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306135{
Imre Deak324513c2016-06-13 16:44:36 +03006136 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306137}
6138
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006139static int skl_calc_cdclk(int max_pixclk, int vco)
6140{
Ville Syrjälä63911d72016-05-13 23:41:32 +03006141 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006142 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006143 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006144 else if (max_pixclk > 432000)
6145 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006146 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006147 return 432000;
6148 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006149 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006150 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006151 if (max_pixclk > 540000)
6152 return 675000;
6153 else if (max_pixclk > 450000)
6154 return 540000;
6155 else if (max_pixclk > 337500)
6156 return 450000;
6157 else
6158 return 337500;
6159 }
6160}
6161
Ville Syrjäläea617912016-05-13 23:41:24 +03006162static void
6163skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006164{
Ville Syrjäläea617912016-05-13 23:41:24 +03006165 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006166
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006167 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03006168 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006169
Ville Syrjäläea617912016-05-13 23:41:24 +03006170 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03006171 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03006172 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006173
Imre Deak1c3f7702016-05-24 15:38:32 +03006174 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6175 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006176
Ville Syrjäläea617912016-05-13 23:41:24 +03006177 val = I915_READ(DPLL_CTRL1);
6178
Imre Deak1c3f7702016-05-24 15:38:32 +03006179 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6180 DPLL_CTRL1_SSC(SKL_DPLL0) |
6181 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6182 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6183 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006184
Ville Syrjäläea617912016-05-13 23:41:24 +03006185 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6186 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6187 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6188 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6189 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006190 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006191 break;
6192 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6193 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006194 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006195 break;
6196 default:
6197 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03006198 break;
6199 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006200}
6201
Ville Syrjäläb2045352016-05-13 23:41:27 +03006202void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6203{
6204 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6205
6206 dev_priv->skl_preferred_vco_freq = vco;
6207
6208 if (changed)
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006209 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006210}
6211
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006212static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03006213skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006214{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006215 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006216 u32 val;
6217
Ville Syrjälä63911d72016-05-13 23:41:32 +03006218 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006219
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006220 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006221 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006222 I915_WRITE(CDCLK_CTL, val);
6223 POSTING_READ(CDCLK_CTL);
6224
6225 /*
6226 * We always enable DPLL0 with the lowest link rate possible, but still
6227 * taking into account the VCO required to operate the eDP panel at the
6228 * desired frequency. The usual DP link rates operate with a VCO of
6229 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6230 * The modeset code is responsible for the selection of the exact link
6231 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006232 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006233 */
6234 val = I915_READ(DPLL_CTRL1);
6235
6236 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6237 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6238 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03006239 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006240 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6241 SKL_DPLL0);
6242 else
6243 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6244 SKL_DPLL0);
6245
6246 I915_WRITE(DPLL_CTRL1, val);
6247 POSTING_READ(DPLL_CTRL1);
6248
6249 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6250
Chris Wilsone24ca052016-06-30 15:33:05 +01006251 if (intel_wait_for_register(dev_priv,
6252 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6253 5))
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006254 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006255
Ville Syrjälä63911d72016-05-13 23:41:32 +03006256 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03006257
6258 /* We'll want to keep using the current vco from now on. */
6259 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006260}
6261
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006262static void
6263skl_dpll0_disable(struct drm_i915_private *dev_priv)
6264{
6265 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
Chris Wilson8ad32a052016-06-30 15:33:06 +01006266 if (intel_wait_for_register(dev_priv,
6267 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6268 1))
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006269 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006270
Ville Syrjälä63911d72016-05-13 23:41:32 +03006271 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006272}
6273
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006274static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006275{
6276 u32 freq_select, pcu_ack;
Imre Deaka0b8a1f2016-12-05 18:27:37 +02006277 int ret;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006278
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006279 WARN_ON((cdclk == 24000) != (vco == 0));
6280
Ville Syrjälä63911d72016-05-13 23:41:32 +03006281 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006282
Imre Deaka0b8a1f2016-12-05 18:27:37 +02006283 mutex_lock(&dev_priv->rps.hw_lock);
6284 ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
6285 SKL_CDCLK_PREPARE_FOR_CHANGE,
6286 SKL_CDCLK_READY_FOR_CHANGE,
6287 SKL_CDCLK_READY_FOR_CHANGE, 3);
6288 mutex_unlock(&dev_priv->rps.hw_lock);
6289 if (ret) {
6290 DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
6291 ret);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006292 return;
6293 }
6294
6295 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006296 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006297 case 450000:
6298 case 432000:
6299 freq_select = CDCLK_FREQ_450_432;
6300 pcu_ack = 1;
6301 break;
6302 case 540000:
6303 freq_select = CDCLK_FREQ_540;
6304 pcu_ack = 2;
6305 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006306 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006307 case 337500:
6308 default:
6309 freq_select = CDCLK_FREQ_337_308;
6310 pcu_ack = 0;
6311 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006312 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006313 case 675000:
6314 freq_select = CDCLK_FREQ_675_617;
6315 pcu_ack = 3;
6316 break;
6317 }
6318
Ville Syrjälä63911d72016-05-13 23:41:32 +03006319 if (dev_priv->cdclk_pll.vco != 0 &&
6320 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006321 skl_dpll0_disable(dev_priv);
6322
Ville Syrjälä63911d72016-05-13 23:41:32 +03006323 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006324 skl_dpll0_enable(dev_priv, vco);
6325
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006326 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006327 POSTING_READ(CDCLK_CTL);
6328
6329 /* inform PCU of the change */
6330 mutex_lock(&dev_priv->rps.hw_lock);
6331 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6332 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01006333
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006334 intel_update_cdclk(dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006335}
6336
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006337static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6338
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006339void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6340{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006341 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006342}
6343
6344void skl_init_cdclk(struct drm_i915_private *dev_priv)
6345{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006346 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006347
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006348 skl_sanitize_cdclk(dev_priv);
6349
Ville Syrjälä63911d72016-05-13 23:41:32 +03006350 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006351 /*
6352 * Use the current vco as our initial
6353 * guess as to what the preferred vco is.
6354 */
6355 if (dev_priv->skl_preferred_vco_freq == 0)
6356 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03006357 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006358 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006359 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006360
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006361 vco = dev_priv->skl_preferred_vco_freq;
6362 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03006363 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006364 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006365
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006366 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006367}
6368
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006369static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306370{
Ville Syrjälä09492492016-05-13 23:41:28 +03006371 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306372
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05306373 /*
6374 * check if the pre-os intialized the display
6375 * There is SWF18 scratchpad register defined which is set by the
6376 * pre-os which can be used by the OS drivers to check the status
6377 */
6378 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6379 goto sanitize;
6380
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006381 intel_update_cdclk(dev_priv);
Imre Deak1c3f7702016-05-24 15:38:32 +03006382 /* Is PLL enabled and locked ? */
6383 if (dev_priv->cdclk_pll.vco == 0 ||
6384 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6385 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006386
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306387 /* DPLL okay; verify the cdclock
6388 *
6389 * Noticed in some instances that the freq selection is correct but
6390 * decimal part is programmed wrong from BIOS where pre-os does not
6391 * enable display. Verify the same as well.
6392 */
Ville Syrjälä09492492016-05-13 23:41:28 +03006393 cdctl = I915_READ(CDCLK_CTL);
6394 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6395 skl_cdclk_decimal(dev_priv->cdclk_freq);
6396 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306397 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006398 return;
6399
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306400sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006401 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03006402
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006403 /* force cdclk programming */
6404 dev_priv->cdclk_freq = 0;
6405 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03006406 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306407}
6408
Jesse Barnes30a970c2013-11-04 13:48:12 -08006409/* Adjust CDclk dividers to allow high res or save power if possible */
6410static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6411{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006412 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006413 u32 val, cmd;
6414
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02006415 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
Vandana Kannan164dfd22014-11-24 13:37:41 +05306416 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02006417
Ville Syrjälädfcab172014-06-13 13:37:47 +03006418 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08006419 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03006420 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006421 cmd = 1;
6422 else
6423 cmd = 0;
6424
6425 mutex_lock(&dev_priv->rps.hw_lock);
6426 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6427 val &= ~DSPFREQGUAR_MASK;
6428 val |= (cmd << DSPFREQGUAR_SHIFT);
6429 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6430 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6431 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6432 50)) {
6433 DRM_ERROR("timed out waiting for CDclk change\n");
6434 }
6435 mutex_unlock(&dev_priv->rps.hw_lock);
6436
Ville Syrjälä54433e92015-05-26 20:42:31 +03006437 mutex_lock(&dev_priv->sb_lock);
6438
Ville Syrjälädfcab172014-06-13 13:37:47 +03006439 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006440 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006441
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006442 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006443
Jesse Barnes30a970c2013-11-04 13:48:12 -08006444 /* adjust cdclk divider */
6445 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03006446 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006447 val |= divider;
6448 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03006449
6450 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03006451 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03006452 50))
6453 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08006454 }
6455
Jesse Barnes30a970c2013-11-04 13:48:12 -08006456 /* adjust self-refresh exit latency value */
6457 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6458 val &= ~0x7f;
6459
6460 /*
6461 * For high bandwidth configs, we set a higher latency in the bunit
6462 * so that the core display fetch happens in time to avoid underruns.
6463 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03006464 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006465 val |= 4500 / 250; /* 4.5 usec */
6466 else
6467 val |= 3000 / 250; /* 3.0 usec */
6468 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006469
Ville Syrjäläa5805162015-05-26 20:42:30 +03006470 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006471
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006472 intel_update_cdclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006473}
6474
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006475static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6476{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006477 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006478 u32 val, cmd;
6479
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02006480 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
Vandana Kannan164dfd22014-11-24 13:37:41 +05306481 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006482
6483 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006484 case 333333:
6485 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006486 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006487 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006488 break;
6489 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006490 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006491 return;
6492 }
6493
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006494 /*
6495 * Specs are full of misinformation, but testing on actual
6496 * hardware has shown that we just need to write the desired
6497 * CCK divider into the Punit register.
6498 */
6499 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6500
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006501 mutex_lock(&dev_priv->rps.hw_lock);
6502 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6503 val &= ~DSPFREQGUAR_MASK_CHV;
6504 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6505 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6506 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6507 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6508 50)) {
6509 DRM_ERROR("timed out waiting for CDclk change\n");
6510 }
6511 mutex_unlock(&dev_priv->rps.hw_lock);
6512
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006513 intel_update_cdclk(dev_priv);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006514}
6515
Jesse Barnes30a970c2013-11-04 13:48:12 -08006516static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6517 int max_pixclk)
6518{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006519 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006520 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006521
Jesse Barnes30a970c2013-11-04 13:48:12 -08006522 /*
6523 * Really only a few cases to deal with, as only 4 CDclks are supported:
6524 * 200MHz
6525 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006526 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006527 * 400MHz (VLV only)
6528 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6529 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006530 *
6531 * We seem to get an unstable or solid color picture at 200MHz.
6532 * Not sure what's wrong. For now use 200MHz only when all pipes
6533 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006534 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006535 if (!IS_CHERRYVIEW(dev_priv) &&
6536 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006537 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006538 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006539 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006540 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006541 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006542 else
6543 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006544}
6545
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006546static int glk_calc_cdclk(int max_pixclk)
6547{
Ander Conselvan de Oliveira09d09382016-12-02 10:23:55 +02006548 if (max_pixclk > 2 * 158400)
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006549 return 316800;
Ander Conselvan de Oliveira09d09382016-12-02 10:23:55 +02006550 else if (max_pixclk > 2 * 79200)
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006551 return 158400;
6552 else
6553 return 79200;
6554}
6555
Imre Deak324513c2016-06-13 16:44:36 +03006556static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006557{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006558 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306559 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006560 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306561 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006562 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306563 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006564 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306565 return 288000;
6566 else
6567 return 144000;
6568}
6569
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006570/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006571static int intel_mode_max_pixclk(struct drm_device *dev,
6572 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006573{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006574 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006575 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006576 struct drm_crtc *crtc;
6577 struct drm_crtc_state *crtc_state;
6578 unsigned max_pixclk = 0, i;
6579 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006580
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006581 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6582 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006583
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006584 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6585 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006586
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006587 if (crtc_state->enable)
6588 pixclk = crtc_state->adjusted_mode.crtc_clock;
6589
6590 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006591 }
6592
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006593 for_each_pipe(dev_priv, pipe)
6594 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6595
Jesse Barnes30a970c2013-11-04 13:48:12 -08006596 return max_pixclk;
6597}
6598
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006599static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006600{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006601 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006602 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006603 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006604 struct intel_atomic_state *intel_state =
6605 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006606
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006607 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006608 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306609
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006610 if (!intel_state->active_crtcs)
6611 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6612
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006613 return 0;
6614}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006615
Imre Deak324513c2016-06-13 16:44:36 +03006616static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006617{
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006618 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006619 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006620 struct intel_atomic_state *intel_state =
6621 to_intel_atomic_state(state);
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006622 int cdclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006623
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006624 if (IS_GEMINILAKE(dev_priv))
6625 cdclk = glk_calc_cdclk(max_pixclk);
6626 else
6627 cdclk = bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006628
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006629 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
6630
6631 if (!intel_state->active_crtcs) {
6632 if (IS_GEMINILAKE(dev_priv))
6633 cdclk = glk_calc_cdclk(0);
6634 else
6635 cdclk = bxt_calc_cdclk(0);
6636
6637 intel_state->dev_cdclk = cdclk;
6638 }
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006639
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006640 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006641}
6642
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006643static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6644{
6645 unsigned int credits, default_credits;
6646
6647 if (IS_CHERRYVIEW(dev_priv))
6648 default_credits = PFI_CREDIT(12);
6649 else
6650 default_credits = PFI_CREDIT(8);
6651
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006652 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006653 /* CHV suggested value is 31 or 63 */
6654 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006655 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006656 else
6657 credits = PFI_CREDIT(15);
6658 } else {
6659 credits = default_credits;
6660 }
6661
6662 /*
6663 * WA - write default credits before re-programming
6664 * FIXME: should we also set the resend bit here?
6665 */
6666 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6667 default_credits);
6668
6669 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6670 credits | PFI_CREDIT_RESEND);
6671
6672 /*
6673 * FIXME is this guaranteed to clear
6674 * immediately or should we poll for it?
6675 */
6676 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6677}
6678
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006679static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006680{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006681 struct drm_device *dev = old_state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006682 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006683 struct intel_atomic_state *old_intel_state =
6684 to_intel_atomic_state(old_state);
6685 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006686
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006687 /*
6688 * FIXME: We can end up here with all power domains off, yet
6689 * with a CDCLK frequency other than the minimum. To account
6690 * for this take the PIPE-A power domain, which covers the HW
6691 * blocks needed for the following programming. This can be
6692 * removed once it's guaranteed that we get here either with
6693 * the minimum CDCLK set, or the required power domains
6694 * enabled.
6695 */
6696 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006697
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006698 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006699 cherryview_set_cdclk(dev, req_cdclk);
6700 else
6701 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006702
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006703 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006704
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006705 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006706}
6707
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006708static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6709 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006710{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006711 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006712 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006713 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006715 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006716
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006717 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006718 return;
6719
Ville Syrjälä37a56502016-06-22 21:57:04 +03006720 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306721 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006722
6723 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006724 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006725
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006726 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006727 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006728
6729 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6730 I915_WRITE(CHV_CANVAS(pipe), 0);
6731 }
6732
Daniel Vetter5b18e572014-04-24 23:55:06 +02006733 i9xx_set_pipeconf(intel_crtc);
6734
Jesse Barnes89b667f2013-04-18 14:51:36 -07006735 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006736
Daniel Vettera72e4c92014-09-30 10:56:47 +02006737 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006738
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006739 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006740
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006741 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006742 chv_prepare_pll(intel_crtc, intel_crtc->config);
6743 chv_enable_pll(intel_crtc, intel_crtc->config);
6744 } else {
6745 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6746 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006747 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006748
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006749 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006750
Jesse Barnes2dd24552013-04-25 12:55:01 -07006751 i9xx_pfit_enable(intel_crtc);
6752
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006753 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006754
Ville Syrjälä432081b2016-10-31 22:37:03 +02006755 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006756 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006757
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006758 assert_vblank_disabled(crtc);
6759 drm_crtc_vblank_on(crtc);
6760
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006761 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006762}
6763
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006764static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6765{
6766 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006767 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006768
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006769 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6770 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006771}
6772
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006773static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6774 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006775{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006776 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006777 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006778 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006780 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006781
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006782 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006783 return;
6784
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006785 i9xx_set_pll_dividers(intel_crtc);
6786
Ville Syrjälä37a56502016-06-22 21:57:04 +03006787 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306788 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006789
6790 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006791 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006792
Daniel Vetter5b18e572014-04-24 23:55:06 +02006793 i9xx_set_pipeconf(intel_crtc);
6794
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006795 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006796
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006797 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006798 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006799
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006800 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006801
Daniel Vetterf6736a12013-06-05 13:34:30 +02006802 i9xx_enable_pll(intel_crtc);
6803
Jesse Barnes2dd24552013-04-25 12:55:01 -07006804 i9xx_pfit_enable(intel_crtc);
6805
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006806 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006807
Ville Syrjälä432081b2016-10-31 22:37:03 +02006808 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006809 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006810
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006811 assert_vblank_disabled(crtc);
6812 drm_crtc_vblank_on(crtc);
6813
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006814 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006815}
6816
Daniel Vetter87476d62013-04-11 16:29:06 +02006817static void i9xx_pfit_disable(struct intel_crtc *crtc)
6818{
6819 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006820 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006821
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006822 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006823 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006824
6825 assert_pipe_disabled(dev_priv, crtc->pipe);
6826
Daniel Vetter328d8e82013-05-08 10:36:31 +02006827 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6828 I915_READ(PFIT_CONTROL));
6829 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006830}
6831
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006832static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6833 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006834{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006835 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006836 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006837 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6839 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006840
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006841 /*
6842 * On gen2 planes are double buffered but the pipe isn't, so we must
6843 * wait for planes to fully turn off before disabling the pipe.
6844 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006845 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02006846 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006847
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006848 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006849
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006850 drm_crtc_vblank_off(crtc);
6851 assert_vblank_disabled(crtc);
6852
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006853 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006854
Daniel Vetter87476d62013-04-11 16:29:06 +02006855 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006856
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006857 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006858
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006859 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006860 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006861 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006862 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006863 vlv_disable_pll(dev_priv, pipe);
6864 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006865 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006866 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006867
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006868 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006869
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006870 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006871 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006872}
6873
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006874static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006875{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006876 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006878 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006879 enum intel_display_power_domain domain;
6880 unsigned long domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006881 struct drm_atomic_state *state;
6882 struct intel_crtc_state *crtc_state;
6883 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006884
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006885 if (!intel_crtc->active)
6886 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006887
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006888 if (to_intel_plane_state(crtc->primary->state)->base.visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006889 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006890
Ville Syrjälä2622a082016-03-09 19:07:26 +02006891 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006892
6893 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006894 to_intel_plane_state(crtc->primary->state)->base.visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006895 }
6896
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006897 state = drm_atomic_state_alloc(crtc->dev);
6898 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6899
6900 /* Everything's already locked, -EDEADLK can't happen. */
6901 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6902 ret = drm_atomic_add_affected_connectors(state, crtc);
6903
6904 WARN_ON(IS_ERR(crtc_state) || ret);
6905
6906 dev_priv->display.crtc_disable(crtc_state, state);
6907
Chris Wilson08536952016-10-14 13:18:18 +01006908 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006909
Ville Syrjälä78108b72016-05-27 20:59:19 +03006910 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6911 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006912
6913 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6914 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006915 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006916 crtc->enabled = false;
6917 crtc->state->connector_mask = 0;
6918 crtc->state->encoder_mask = 0;
6919
6920 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6921 encoder->base.crtc = NULL;
6922
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006923 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006924 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006925 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006926
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006927 domains = intel_crtc->enabled_power_domains;
6928 for_each_power_domain(domain, domains)
6929 intel_display_power_put(dev_priv, domain);
6930 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006931
6932 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6933 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006934}
6935
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006936/*
6937 * turn all crtc's off, but do not adjust state
6938 * This has to be paired with a call to intel_modeset_setup_hw_state.
6939 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006940int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006941{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006942 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006943 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006944 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006945
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006946 state = drm_atomic_helper_suspend(dev);
6947 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006948 if (ret)
6949 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006950 else
6951 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006952 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006953}
6954
Chris Wilsonea5b2132010-08-04 13:50:23 +01006955void intel_encoder_destroy(struct drm_encoder *encoder)
6956{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006957 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006958
Chris Wilsonea5b2132010-08-04 13:50:23 +01006959 drm_encoder_cleanup(encoder);
6960 kfree(intel_encoder);
6961}
6962
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006963/* Cross check the actual hw state with our own modeset state tracking (and it's
6964 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006965static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006966{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006967 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006968
6969 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6970 connector->base.base.id,
6971 connector->base.name);
6972
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006973 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006974 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006975 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006976
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006977 I915_STATE_WARN(!crtc,
6978 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006979
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006980 if (!crtc)
6981 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006982
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006983 I915_STATE_WARN(!crtc->state->active,
6984 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006985
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006986 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006987 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006988
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006989 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006990 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006991
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006992 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006993 "attached encoder crtc differs from connector crtc\n");
6994 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006995 I915_STATE_WARN(crtc && crtc->state->active,
6996 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006997 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006998 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006999 }
7000}
7001
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03007002int intel_connector_init(struct intel_connector *connector)
7003{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01007004 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03007005
Maarten Lankhorst5350a032016-01-04 12:53:15 +01007006 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03007007 return -ENOMEM;
7008
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03007009 return 0;
7010}
7011
7012struct intel_connector *intel_connector_alloc(void)
7013{
7014 struct intel_connector *connector;
7015
7016 connector = kzalloc(sizeof *connector, GFP_KERNEL);
7017 if (!connector)
7018 return NULL;
7019
7020 if (intel_connector_init(connector) < 0) {
7021 kfree(connector);
7022 return NULL;
7023 }
7024
7025 return connector;
7026}
7027
Daniel Vetterf0947c32012-07-02 13:10:34 +02007028/* Simple connector->get_hw_state implementation for encoders that support only
7029 * one connector and no cloning and hence the encoder state determines the state
7030 * of the connector. */
7031bool intel_connector_get_hw_state(struct intel_connector *connector)
7032{
Daniel Vetter24929352012-07-02 20:28:59 +02007033 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02007034 struct intel_encoder *encoder = connector->encoder;
7035
7036 return encoder->get_hw_state(encoder, &pipe);
7037}
7038
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007039static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007040{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007041 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7042 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007043
7044 return 0;
7045}
7046
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007047static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007048 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007049{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007050 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007051 struct drm_atomic_state *state = pipe_config->base.state;
7052 struct intel_crtc *other_crtc;
7053 struct intel_crtc_state *other_crtc_state;
7054
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007055 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7056 pipe_name(pipe), pipe_config->fdi_lanes);
7057 if (pipe_config->fdi_lanes > 4) {
7058 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7059 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007060 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007061 }
7062
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007063 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007064 if (pipe_config->fdi_lanes > 2) {
7065 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7066 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007067 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007068 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007069 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007070 }
7071 }
7072
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00007073 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007074 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007075
7076 /* Ivybridge 3 pipe is really complicated */
7077 switch (pipe) {
7078 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007079 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007080 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007081 if (pipe_config->fdi_lanes <= 2)
7082 return 0;
7083
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007084 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007085 other_crtc_state =
7086 intel_atomic_get_crtc_state(state, other_crtc);
7087 if (IS_ERR(other_crtc_state))
7088 return PTR_ERR(other_crtc_state);
7089
7090 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007091 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7092 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007093 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007094 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007095 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007096 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02007097 if (pipe_config->fdi_lanes > 2) {
7098 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7099 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007100 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02007101 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007102
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007103 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007104 other_crtc_state =
7105 intel_atomic_get_crtc_state(state, other_crtc);
7106 if (IS_ERR(other_crtc_state))
7107 return PTR_ERR(other_crtc_state);
7108
7109 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007110 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007111 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007112 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007113 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007114 default:
7115 BUG();
7116 }
7117}
7118
Daniel Vettere29c22c2013-02-21 00:00:16 +01007119#define RETRY 1
7120static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007121 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02007122{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007123 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007124 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007125 int lane, link_bw, fdi_dotclock, ret;
7126 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007127
Daniel Vettere29c22c2013-02-21 00:00:16 +01007128retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02007129 /* FDI is a binary signal running at ~2.7GHz, encoding
7130 * each output octet as 10 bits. The actual frequency
7131 * is stored as a divider into a 100MHz clock, and the
7132 * mode pixel clock is stored in units of 1KHz.
7133 * Hence the bw of each lane in terms of the mode signal
7134 * is:
7135 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02007136 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007137
Damien Lespiau241bfc32013-09-25 16:45:37 +01007138 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007139
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007140 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007141 pipe_config->pipe_bpp);
7142
7143 pipe_config->fdi_lanes = lane;
7144
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007145 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007146 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007147
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02007148 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007149 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01007150 pipe_config->pipe_bpp -= 2*3;
7151 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7152 pipe_config->pipe_bpp);
7153 needs_recompute = true;
7154 pipe_config->bw_constrained = true;
7155
7156 goto retry;
7157 }
7158
7159 if (needs_recompute)
7160 return RETRY;
7161
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007162 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007163}
7164
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007165static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7166 struct intel_crtc_state *pipe_config)
7167{
7168 if (pipe_config->pipe_bpp > 24)
7169 return false;
7170
7171 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007172 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007173 return true;
7174
7175 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007176 * We compare against max which means we must take
7177 * the increased cdclk requirement into account when
7178 * calculating the new cdclk.
7179 *
7180 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007181 */
7182 return ilk_pipe_pixel_rate(pipe_config) <=
7183 dev_priv->max_cdclk_freq * 95 / 100;
7184}
7185
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007186static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007187 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007188{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007189 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007190 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007191
Jani Nikulad330a952014-01-21 11:24:25 +02007192 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007193 hsw_crtc_supports_ips(crtc) &&
7194 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007195}
7196
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007197static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7198{
7199 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7200
7201 /* GDG double wide on either pipe, otherwise pipe A only */
7202 return INTEL_INFO(dev_priv)->gen < 4 &&
7203 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7204}
7205
Daniel Vettera43f6e02013-06-07 23:10:32 +02007206static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007207 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007208{
Daniel Vettera43f6e02013-06-07 23:10:32 +02007209 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007210 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007211 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03007212 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01007213
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007214 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007215 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007216
7217 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007218 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007219 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007220 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007221 if (intel_crtc_supports_double_wide(crtc) &&
7222 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007223 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007224 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007225 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03007226 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007227
Ville Syrjäläf3261152016-05-24 21:34:18 +03007228 if (adjusted_mode->crtc_clock > clock_limit) {
7229 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7230 adjusted_mode->crtc_clock, clock_limit,
7231 yesno(pipe_config->double_wide));
7232 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007233 }
Chris Wilson89749352010-09-12 18:25:19 +01007234
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007235 /*
7236 * Pipe horizontal size must be even in:
7237 * - DVO ganged mode
7238 * - LVDS dual channel mode
7239 * - Double wide pipe
7240 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007241 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007242 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7243 pipe_config->pipe_src_w &= ~1;
7244
Damien Lespiau8693a822013-05-03 18:48:11 +01007245 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7246 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03007247 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007248 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03007249 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01007250 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03007251
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007252 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02007253 hsw_compute_ips_config(crtc, pipe_config);
7254
Daniel Vetter877d48d2013-04-19 11:24:43 +02007255 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02007256 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007257
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02007258 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007259}
7260
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007261static int skylake_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007262{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007263 u32 cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007264
Ville Syrjäläea617912016-05-13 23:41:24 +03007265 skl_dpll0_update(dev_priv);
7266
Ville Syrjälä63911d72016-05-13 23:41:32 +03007267 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007268 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007269
Ville Syrjäläea617912016-05-13 23:41:24 +03007270 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007271
Ville Syrjälä63911d72016-05-13 23:41:32 +03007272 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007273 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7274 case CDCLK_FREQ_450_432:
7275 return 432000;
7276 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007277 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03007278 case CDCLK_FREQ_540:
7279 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007280 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007281 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007282 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007283 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007284 }
7285 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007286 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7287 case CDCLK_FREQ_450_432:
7288 return 450000;
7289 case CDCLK_FREQ_337_308:
7290 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03007291 case CDCLK_FREQ_540:
7292 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007293 case CDCLK_FREQ_675_617:
7294 return 675000;
7295 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007296 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007297 }
7298 }
7299
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007300 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007301}
7302
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007303static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7304{
7305 u32 val;
7306
7307 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03007308 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007309
7310 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03007311 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007312 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007313
Imre Deak1c3f7702016-05-24 15:38:32 +03007314 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7315 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007316
7317 val = I915_READ(BXT_DE_PLL_CTL);
7318 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7319 dev_priv->cdclk_pll.ref;
7320}
7321
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007322static int broxton_get_display_clock_speed(struct drm_i915_private *dev_priv)
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007323{
Ville Syrjäläf5986242016-05-13 23:41:37 +03007324 u32 divider;
7325 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007326
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007327 bxt_de_pll_update(dev_priv);
7328
Ville Syrjäläf5986242016-05-13 23:41:37 +03007329 vco = dev_priv->cdclk_pll.vco;
7330 if (vco == 0)
7331 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007332
Ville Syrjäläf5986242016-05-13 23:41:37 +03007333 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007334
Ville Syrjäläf5986242016-05-13 23:41:37 +03007335 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007336 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007337 div = 2;
7338 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007339 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02007340 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
Ville Syrjäläf5986242016-05-13 23:41:37 +03007341 div = 3;
7342 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007343 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007344 div = 4;
7345 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007346 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007347 div = 8;
7348 break;
7349 default:
7350 MISSING_CASE(divider);
7351 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007352 }
7353
Ville Syrjäläf5986242016-05-13 23:41:37 +03007354 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007355}
7356
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007357static int broadwell_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007358{
Ville Syrjälä1652d192015-03-31 14:12:01 +03007359 uint32_t lcpll = I915_READ(LCPLL_CTL);
7360 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7361
7362 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7363 return 800000;
7364 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7365 return 450000;
7366 else if (freq == LCPLL_CLK_FREQ_450)
7367 return 450000;
7368 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7369 return 540000;
7370 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7371 return 337500;
7372 else
7373 return 675000;
7374}
7375
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007376static int haswell_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007377{
Ville Syrjälä1652d192015-03-31 14:12:01 +03007378 uint32_t lcpll = I915_READ(LCPLL_CTL);
7379 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7380
7381 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7382 return 800000;
7383 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7384 return 450000;
7385 else if (freq == LCPLL_CLK_FREQ_450)
7386 return 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007387 else if (IS_HSW_ULT(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +03007388 return 337500;
7389 else
7390 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007391}
7392
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007393static int valleyview_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007394{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007395 return vlv_get_cck_clock_hpll(dev_priv, "cdclk",
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007396 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007397}
7398
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007399static int ilk_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjäläb37a6432015-03-31 14:11:54 +03007400{
7401 return 450000;
7402}
7403
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007404static int i945_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -08007405{
Jesse Barnese70236a2009-09-21 10:42:27 -07007406 return 400000;
7407}
Jesse Barnes79e53942008-11-07 14:24:08 -08007408
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007409static int i915_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007410{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007411 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007412}
Jesse Barnes79e53942008-11-07 14:24:08 -08007413
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007414static int i9xx_misc_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007415{
7416 return 200000;
7417}
Jesse Barnes79e53942008-11-07 14:24:08 -08007418
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007419static int pnv_get_display_clock_speed(struct drm_i915_private *dev_priv)
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007420{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007421 struct pci_dev *pdev = dev_priv->drm.pdev;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007422 u16 gcfgc = 0;
7423
David Weinehall52a05c32016-08-22 13:32:44 +03007424 pci_read_config_word(pdev, GCFGC, &gcfgc);
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007425
7426 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7427 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007428 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007429 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007430 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007431 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007432 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007433 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7434 return 200000;
7435 default:
7436 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7437 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007438 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007439 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007440 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007441 }
7442}
7443
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007444static int i915gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007445{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007446 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007447 u16 gcfgc = 0;
7448
David Weinehall52a05c32016-08-22 13:32:44 +03007449 pci_read_config_word(pdev, GCFGC, &gcfgc);
Jesse Barnese70236a2009-09-21 10:42:27 -07007450
7451 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03007452 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007453 else {
7454 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7455 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007456 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007457 default:
7458 case GC_DISPLAY_CLOCK_190_200_MHZ:
7459 return 190000;
7460 }
7461 }
7462}
Jesse Barnes79e53942008-11-07 14:24:08 -08007463
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007464static int i865_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007465{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007466 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007467}
7468
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007469static int i85x_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007470{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007471 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007472 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007473
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007474 /*
7475 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7476 * encoding is different :(
7477 * FIXME is this the right way to detect 852GM/852GMV?
7478 */
David Weinehall52a05c32016-08-22 13:32:44 +03007479 if (pdev->revision == 0x1)
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007480 return 133333;
7481
David Weinehall52a05c32016-08-22 13:32:44 +03007482 pci_bus_read_config_word(pdev->bus,
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007483 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7484
Jesse Barnese70236a2009-09-21 10:42:27 -07007485 /* Assume that the hardware is in the high speed state. This
7486 * should be the default.
7487 */
7488 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7489 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007490 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007491 case GC_CLOCK_100_200:
7492 return 200000;
7493 case GC_CLOCK_166_250:
7494 return 250000;
7495 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007496 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007497 case GC_CLOCK_133_266:
7498 case GC_CLOCK_133_266_2:
7499 case GC_CLOCK_166_266:
7500 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007501 }
7502
7503 /* Shouldn't happen */
7504 return 0;
7505}
7506
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007507static int i830_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007508{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007509 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007510}
7511
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007512static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007513{
Ville Syrjälä34edce22015-05-22 11:22:33 +03007514 static const unsigned int blb_vco[8] = {
7515 [0] = 3200000,
7516 [1] = 4000000,
7517 [2] = 5333333,
7518 [3] = 4800000,
7519 [4] = 6400000,
7520 };
7521 static const unsigned int pnv_vco[8] = {
7522 [0] = 3200000,
7523 [1] = 4000000,
7524 [2] = 5333333,
7525 [3] = 4800000,
7526 [4] = 2666667,
7527 };
7528 static const unsigned int cl_vco[8] = {
7529 [0] = 3200000,
7530 [1] = 4000000,
7531 [2] = 5333333,
7532 [3] = 6400000,
7533 [4] = 3333333,
7534 [5] = 3566667,
7535 [6] = 4266667,
7536 };
7537 static const unsigned int elk_vco[8] = {
7538 [0] = 3200000,
7539 [1] = 4000000,
7540 [2] = 5333333,
7541 [3] = 4800000,
7542 };
7543 static const unsigned int ctg_vco[8] = {
7544 [0] = 3200000,
7545 [1] = 4000000,
7546 [2] = 5333333,
7547 [3] = 6400000,
7548 [4] = 2666667,
7549 [5] = 4266667,
7550 };
7551 const unsigned int *vco_table;
7552 unsigned int vco;
7553 uint8_t tmp = 0;
7554
7555 /* FIXME other chipsets? */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007556 if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007557 vco_table = ctg_vco;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007558 else if (IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007559 vco_table = elk_vco;
Jani Nikulac0f86832016-12-07 12:13:04 +02007560 else if (IS_I965GM(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007561 vco_table = cl_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007562 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007563 vco_table = pnv_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007564 else if (IS_G33(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007565 vco_table = blb_vco;
7566 else
7567 return 0;
7568
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007569 tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007570
7571 vco = vco_table[tmp & 0x7];
7572 if (vco == 0)
7573 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7574 else
7575 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7576
7577 return vco;
7578}
7579
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007580static int gm45_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007581{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007582 struct pci_dev *pdev = dev_priv->drm.pdev;
7583 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007584 uint16_t tmp = 0;
7585
David Weinehall52a05c32016-08-22 13:32:44 +03007586 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007587
7588 cdclk_sel = (tmp >> 12) & 0x1;
7589
7590 switch (vco) {
7591 case 2666667:
7592 case 4000000:
7593 case 5333333:
7594 return cdclk_sel ? 333333 : 222222;
7595 case 3200000:
7596 return cdclk_sel ? 320000 : 228571;
7597 default:
7598 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7599 return 222222;
7600 }
7601}
7602
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007603static int i965gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007604{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007605 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007606 static const uint8_t div_3200[] = { 16, 10, 8 };
7607 static const uint8_t div_4000[] = { 20, 12, 10 };
7608 static const uint8_t div_5333[] = { 24, 16, 14 };
7609 const uint8_t *div_table;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007610 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007611 uint16_t tmp = 0;
7612
David Weinehall52a05c32016-08-22 13:32:44 +03007613 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007614
7615 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7616
7617 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7618 goto fail;
7619
7620 switch (vco) {
7621 case 3200000:
7622 div_table = div_3200;
7623 break;
7624 case 4000000:
7625 div_table = div_4000;
7626 break;
7627 case 5333333:
7628 div_table = div_5333;
7629 break;
7630 default:
7631 goto fail;
7632 }
7633
7634 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7635
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007636fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007637 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7638 return 200000;
7639}
7640
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007641static int g33_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007642{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007643 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007644 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7645 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7646 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7647 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7648 const uint8_t *div_table;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007649 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007650 uint16_t tmp = 0;
7651
David Weinehall52a05c32016-08-22 13:32:44 +03007652 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007653
7654 cdclk_sel = (tmp >> 4) & 0x7;
7655
7656 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7657 goto fail;
7658
7659 switch (vco) {
7660 case 3200000:
7661 div_table = div_3200;
7662 break;
7663 case 4000000:
7664 div_table = div_4000;
7665 break;
7666 case 4800000:
7667 div_table = div_4800;
7668 break;
7669 case 5333333:
7670 div_table = div_5333;
7671 break;
7672 default:
7673 goto fail;
7674 }
7675
7676 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7677
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007678fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007679 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7680 return 190476;
7681}
7682
Zhenyu Wang2c072452009-06-05 15:38:42 +08007683static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007684intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007685{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007686 while (*num > DATA_LINK_M_N_MASK ||
7687 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007688 *num >>= 1;
7689 *den >>= 1;
7690 }
7691}
7692
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007693static void compute_m_n(unsigned int m, unsigned int n,
7694 uint32_t *ret_m, uint32_t *ret_n)
7695{
7696 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7697 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7698 intel_reduce_m_n_ratio(ret_m, ret_n);
7699}
7700
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007701void
7702intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7703 int pixel_clock, int link_clock,
7704 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007705{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007706 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007707
7708 compute_m_n(bits_per_pixel * pixel_clock,
7709 link_clock * nlanes * 8,
7710 &m_n->gmch_m, &m_n->gmch_n);
7711
7712 compute_m_n(pixel_clock, link_clock,
7713 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007714}
7715
Chris Wilsona7615032011-01-12 17:04:08 +00007716static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7717{
Jani Nikulad330a952014-01-21 11:24:25 +02007718 if (i915.panel_use_ssc >= 0)
7719 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007720 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007721 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007722}
7723
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007724static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007725{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007726 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007727}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007728
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007729static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7730{
7731 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007732}
7733
Daniel Vetterf47709a2013-03-28 10:42:02 +01007734static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007735 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007736 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007737{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007738 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007739 u32 fp, fp2 = 0;
7740
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007741 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007742 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007743 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007744 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007745 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007746 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007747 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007748 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007749 }
7750
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007751 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007752
Daniel Vetterf47709a2013-03-28 10:42:02 +01007753 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007754 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007755 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007756 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007757 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007758 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007759 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007760 }
7761}
7762
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007763static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7764 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007765{
7766 u32 reg_val;
7767
7768 /*
7769 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7770 * and set it to a reasonable value instead.
7771 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007772 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007773 reg_val &= 0xffffff00;
7774 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007775 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007776
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007777 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007778 reg_val &= 0x8cffffff;
7779 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007780 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007781
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007782 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007783 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007784 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007785
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007786 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007787 reg_val &= 0x00ffffff;
7788 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007789 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007790}
7791
Daniel Vetterb5518422013-05-03 11:49:48 +02007792static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7793 struct intel_link_m_n *m_n)
7794{
7795 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007796 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007797 int pipe = crtc->pipe;
7798
Daniel Vettere3b95f12013-05-03 11:49:49 +02007799 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7800 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7801 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7802 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007803}
7804
7805static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007806 struct intel_link_m_n *m_n,
7807 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007808{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007809 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007810 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007811 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007812
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007813 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02007814 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7815 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7816 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7817 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007818 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7819 * for gen < 8) and if DRRS is supported (to make sure the
7820 * registers are not unnecessarily accessed).
7821 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007822 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
7823 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007824 I915_WRITE(PIPE_DATA_M2(transcoder),
7825 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7826 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7827 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7828 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7829 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007830 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007831 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7832 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7833 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7834 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007835 }
7836}
7837
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307838void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007839{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307840 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7841
7842 if (m_n == M1_N1) {
7843 dp_m_n = &crtc->config->dp_m_n;
7844 dp_m2_n2 = &crtc->config->dp_m2_n2;
7845 } else if (m_n == M2_N2) {
7846
7847 /*
7848 * M2_N2 registers are not supported. Hence m2_n2 divider value
7849 * needs to be programmed into M1_N1.
7850 */
7851 dp_m_n = &crtc->config->dp_m2_n2;
7852 } else {
7853 DRM_ERROR("Unsupported divider value\n");
7854 return;
7855 }
7856
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007857 if (crtc->config->has_pch_encoder)
7858 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007859 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307860 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007861}
7862
Daniel Vetter251ac862015-06-18 10:30:24 +02007863static void vlv_compute_dpll(struct intel_crtc *crtc,
7864 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007865{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007866 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007867 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007868 if (crtc->pipe != PIPE_A)
7869 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007870
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007871 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007872 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007873 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7874 DPLL_EXT_BUFFER_ENABLE_VLV;
7875
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007876 pipe_config->dpll_hw_state.dpll_md =
7877 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7878}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007879
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007880static void chv_compute_dpll(struct intel_crtc *crtc,
7881 struct intel_crtc_state *pipe_config)
7882{
7883 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007884 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007885 if (crtc->pipe != PIPE_A)
7886 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7887
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007888 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007889 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007890 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7891
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007892 pipe_config->dpll_hw_state.dpll_md =
7893 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007894}
7895
Ville Syrjäläd288f652014-10-28 13:20:22 +02007896static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007897 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007898{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007899 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007900 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007901 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007902 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007903 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007904 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007905
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007906 /* Enable Refclk */
7907 I915_WRITE(DPLL(pipe),
7908 pipe_config->dpll_hw_state.dpll &
7909 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7910
7911 /* No need to actually set up the DPLL with DSI */
7912 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7913 return;
7914
Ville Syrjäläa5805162015-05-26 20:42:30 +03007915 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007916
Ville Syrjäläd288f652014-10-28 13:20:22 +02007917 bestn = pipe_config->dpll.n;
7918 bestm1 = pipe_config->dpll.m1;
7919 bestm2 = pipe_config->dpll.m2;
7920 bestp1 = pipe_config->dpll.p1;
7921 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007922
Jesse Barnes89b667f2013-04-18 14:51:36 -07007923 /* See eDP HDMI DPIO driver vbios notes doc */
7924
7925 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007926 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007927 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007928
7929 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007930 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007931
7932 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007933 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007934 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007935 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007936
7937 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007938 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007939
7940 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007941 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7942 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7943 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007944 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007945
7946 /*
7947 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7948 * but we don't support that).
7949 * Note: don't use the DAC post divider as it seems unstable.
7950 */
7951 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007952 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007953
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007954 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007955 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007956
Jesse Barnes89b667f2013-04-18 14:51:36 -07007957 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007958 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007959 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7960 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007961 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007962 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007963 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007964 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007965 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007966
Ville Syrjälä37a56502016-06-22 21:57:04 +03007967 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007968 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007969 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007970 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007971 0x0df40000);
7972 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007973 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007974 0x0df70000);
7975 } else { /* HDMI or VGA */
7976 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007977 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007978 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007979 0x0df70000);
7980 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007981 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007982 0x0df40000);
7983 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007984
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007985 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007986 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03007987 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007988 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007989 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007990
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007991 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007992 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007993}
7994
Ville Syrjäläd288f652014-10-28 13:20:22 +02007995static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007996 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007997{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007998 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007999 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03008000 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008001 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308002 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008003 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308004 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308005 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008006
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03008007 /* Enable Refclk and SSC */
8008 I915_WRITE(DPLL(pipe),
8009 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
8010
8011 /* No need to actually set up the DPLL with DSI */
8012 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8013 return;
8014
Ville Syrjäläd288f652014-10-28 13:20:22 +02008015 bestn = pipe_config->dpll.n;
8016 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
8017 bestm1 = pipe_config->dpll.m1;
8018 bestm2 = pipe_config->dpll.m2 >> 22;
8019 bestp1 = pipe_config->dpll.p1;
8020 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308021 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308022 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308023 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008024
Ville Syrjäläa5805162015-05-26 20:42:30 +03008025 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008026
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008027 /* p1 and p2 divider */
8028 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8029 5 << DPIO_CHV_S1_DIV_SHIFT |
8030 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8031 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8032 1 << DPIO_CHV_K_DIV_SHIFT);
8033
8034 /* Feedback post-divider - m2 */
8035 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8036
8037 /* Feedback refclk divider - n and m1 */
8038 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8039 DPIO_CHV_M1_DIV_BY_2 |
8040 1 << DPIO_CHV_N_DIV_SHIFT);
8041
8042 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03008043 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008044
8045 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308046 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8047 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8048 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8049 if (bestm2_frac)
8050 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8051 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008052
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05308053 /* Program digital lock detect threshold */
8054 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8055 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8056 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8057 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8058 if (!bestm2_frac)
8059 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8060 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8061
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008062 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308063 if (vco == 5400000) {
8064 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8065 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8066 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8067 tribuf_calcntr = 0x9;
8068 } else if (vco <= 6200000) {
8069 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8070 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8071 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8072 tribuf_calcntr = 0x9;
8073 } else if (vco <= 6480000) {
8074 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8075 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8076 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8077 tribuf_calcntr = 0x8;
8078 } else {
8079 /* Not supported. Apply the same limits as in the max case */
8080 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8081 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8082 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8083 tribuf_calcntr = 0;
8084 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008085 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8086
Ville Syrjälä968040b2015-03-11 22:52:08 +02008087 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308088 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8089 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8090 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8091
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008092 /* AFC Recal */
8093 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8094 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8095 DPIO_AFC_RECAL);
8096
Ville Syrjäläa5805162015-05-26 20:42:30 +03008097 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008098}
8099
Ville Syrjäläd288f652014-10-28 13:20:22 +02008100/**
8101 * vlv_force_pll_on - forcibly enable just the PLL
8102 * @dev_priv: i915 private structure
8103 * @pipe: pipe PLL to enable
8104 * @dpll: PLL configuration
8105 *
8106 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8107 * in cases where we need the PLL enabled even when @pipe is not going to
8108 * be enabled.
8109 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008110int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008111 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008112{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02008113 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008114 struct intel_crtc_state *pipe_config;
8115
8116 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8117 if (!pipe_config)
8118 return -ENOMEM;
8119
8120 pipe_config->base.crtc = &crtc->base;
8121 pipe_config->pixel_multiplier = 1;
8122 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008123
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008124 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008125 chv_compute_dpll(crtc, pipe_config);
8126 chv_prepare_pll(crtc, pipe_config);
8127 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008128 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008129 vlv_compute_dpll(crtc, pipe_config);
8130 vlv_prepare_pll(crtc, pipe_config);
8131 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008132 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008133
8134 kfree(pipe_config);
8135
8136 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008137}
8138
8139/**
8140 * vlv_force_pll_off - forcibly disable just the PLL
8141 * @dev_priv: i915 private structure
8142 * @pipe: pipe PLL to disable
8143 *
8144 * Disable the PLL for @pipe. To be used in cases where we need
8145 * the PLL enabled even when @pipe is not going to be enabled.
8146 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008147void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008148{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008149 if (IS_CHERRYVIEW(dev_priv))
8150 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008151 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008152 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008153}
8154
Daniel Vetter251ac862015-06-18 10:30:24 +02008155static void i9xx_compute_dpll(struct intel_crtc *crtc,
8156 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008157 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008158{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008159 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008160 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008161 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008162
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008163 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308164
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008165 dpll = DPLL_VGA_MODE_DIS;
8166
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008167 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008168 dpll |= DPLLB_MODE_LVDS;
8169 else
8170 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01008171
Jani Nikula73f67aa2016-12-07 22:48:09 +02008172 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8173 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008174 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02008175 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008176 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02008177
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008178 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8179 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008180 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008181
Ville Syrjälä37a56502016-06-22 21:57:04 +03008182 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008183 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008184
8185 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008186 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008187 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8188 else {
8189 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008190 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008191 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8192 }
8193 switch (clock->p2) {
8194 case 5:
8195 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8196 break;
8197 case 7:
8198 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8199 break;
8200 case 10:
8201 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8202 break;
8203 case 14:
8204 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8205 break;
8206 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008207 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008208 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8209
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008210 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008211 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008212 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008213 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008214 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8215 else
8216 dpll |= PLL_REF_INPUT_DREFCLK;
8217
8218 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008219 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008220
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008221 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008222 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008223 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008224 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008225 }
8226}
8227
Daniel Vetter251ac862015-06-18 10:30:24 +02008228static void i8xx_compute_dpll(struct intel_crtc *crtc,
8229 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008230 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008231{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008232 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008233 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008234 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008235 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008236
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008237 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308238
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008239 dpll = DPLL_VGA_MODE_DIS;
8240
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008241 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008242 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8243 } else {
8244 if (clock->p1 == 2)
8245 dpll |= PLL_P1_DIVIDE_BY_TWO;
8246 else
8247 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8248 if (clock->p2 == 4)
8249 dpll |= PLL_P2_DIVIDE_BY_4;
8250 }
8251
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008252 if (!IS_I830(dev_priv) &&
8253 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008254 dpll |= DPLL_DVO_2X_MODE;
8255
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008256 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008257 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008258 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8259 else
8260 dpll |= PLL_REF_INPUT_DREFCLK;
8261
8262 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008263 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008264}
8265
Daniel Vetter8a654f32013-06-01 17:16:22 +02008266static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008267{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008268 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008269 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008270 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03008271 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008272 uint32_t crtc_vtotal, crtc_vblank_end;
8273 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008274
8275 /* We need to be careful not to changed the adjusted mode, for otherwise
8276 * the hw state checker will get angry at the mismatch. */
8277 crtc_vtotal = adjusted_mode->crtc_vtotal;
8278 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008279
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008280 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008281 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008282 crtc_vtotal -= 1;
8283 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008284
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008285 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008286 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8287 else
8288 vsyncshift = adjusted_mode->crtc_hsync_start -
8289 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008290 if (vsyncshift < 0)
8291 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008292 }
8293
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008294 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008295 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008296
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008297 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008298 (adjusted_mode->crtc_hdisplay - 1) |
8299 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008300 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008301 (adjusted_mode->crtc_hblank_start - 1) |
8302 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008303 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008304 (adjusted_mode->crtc_hsync_start - 1) |
8305 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8306
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008307 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008308 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008309 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008310 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008311 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008312 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008313 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008314 (adjusted_mode->crtc_vsync_start - 1) |
8315 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8316
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008317 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8318 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8319 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8320 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008321 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008322 (pipe == PIPE_B || pipe == PIPE_C))
8323 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8324
Jani Nikulabc58be62016-03-18 17:05:39 +02008325}
8326
8327static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8328{
8329 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008330 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008331 enum pipe pipe = intel_crtc->pipe;
8332
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008333 /* pipesrc controls the size that is scaled from, which should
8334 * always be the user's requested size.
8335 */
8336 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008337 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8338 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008339}
8340
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008341static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008342 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008343{
8344 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008345 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008346 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8347 uint32_t tmp;
8348
8349 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008350 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8351 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008352 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008353 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8354 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008355 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008356 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8357 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008358
8359 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008360 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8361 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008362 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008363 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8364 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008365 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008366 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8367 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008368
8369 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008370 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8371 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8372 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008373 }
Jani Nikulabc58be62016-03-18 17:05:39 +02008374}
8375
8376static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8377 struct intel_crtc_state *pipe_config)
8378{
8379 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008380 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008381 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008382
8383 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008384 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8385 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8386
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008387 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8388 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008389}
8390
Daniel Vetterf6a83282014-02-11 15:28:57 -08008391void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008392 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03008393{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008394 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8395 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8396 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8397 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008398
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008399 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8400 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8401 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8402 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008403
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008404 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008405 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03008406
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008407 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8408 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008409
8410 mode->hsync = drm_mode_hsync(mode);
8411 mode->vrefresh = drm_mode_vrefresh(mode);
8412 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03008413}
8414
Daniel Vetter84b046f2013-02-19 18:48:54 +01008415static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8416{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008417 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01008418 uint32_t pipeconf;
8419
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008420 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008421
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03008422 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8423 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8424 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02008425
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008426 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008427 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008428
Daniel Vetterff9ce462013-04-24 14:57:17 +02008429 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008430 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8431 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008432 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008433 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02008434 pipeconf |= PIPECONF_DITHER_EN |
8435 PIPECONF_DITHER_TYPE_SP;
8436
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008437 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008438 case 18:
8439 pipeconf |= PIPECONF_6BPC;
8440 break;
8441 case 24:
8442 pipeconf |= PIPECONF_8BPC;
8443 break;
8444 case 30:
8445 pipeconf |= PIPECONF_10BPC;
8446 break;
8447 default:
8448 /* Case prevented by intel_choose_pipe_bpp_dither. */
8449 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01008450 }
8451 }
8452
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00008453 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01008454 if (intel_crtc->lowfreq_avail) {
8455 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8456 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8457 } else {
8458 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01008459 }
8460 }
8461
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008462 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008463 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008464 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008465 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8466 else
8467 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8468 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01008469 pipeconf |= PIPECONF_PROGRESSIVE;
8470
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008471 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008472 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008473 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03008474
Daniel Vetter84b046f2013-02-19 18:48:54 +01008475 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8476 POSTING_READ(PIPECONF(intel_crtc->pipe));
8477}
8478
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008479static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8480 struct intel_crtc_state *crtc_state)
8481{
8482 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008483 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008484 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008485 int refclk = 48000;
8486
8487 memset(&crtc_state->dpll_hw_state, 0,
8488 sizeof(crtc_state->dpll_hw_state));
8489
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008490 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008491 if (intel_panel_use_ssc(dev_priv)) {
8492 refclk = dev_priv->vbt.lvds_ssc_freq;
8493 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8494 }
8495
8496 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008497 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008498 limit = &intel_limits_i8xx_dvo;
8499 } else {
8500 limit = &intel_limits_i8xx_dac;
8501 }
8502
8503 if (!crtc_state->clock_set &&
8504 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8505 refclk, NULL, &crtc_state->dpll)) {
8506 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8507 return -EINVAL;
8508 }
8509
8510 i8xx_compute_dpll(crtc, crtc_state, NULL);
8511
8512 return 0;
8513}
8514
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008515static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8516 struct intel_crtc_state *crtc_state)
8517{
8518 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008519 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008520 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008521 int refclk = 96000;
8522
8523 memset(&crtc_state->dpll_hw_state, 0,
8524 sizeof(crtc_state->dpll_hw_state));
8525
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008526 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008527 if (intel_panel_use_ssc(dev_priv)) {
8528 refclk = dev_priv->vbt.lvds_ssc_freq;
8529 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8530 }
8531
8532 if (intel_is_dual_link_lvds(dev))
8533 limit = &intel_limits_g4x_dual_channel_lvds;
8534 else
8535 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008536 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8537 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008538 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008539 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008540 limit = &intel_limits_g4x_sdvo;
8541 } else {
8542 /* The option is for other outputs */
8543 limit = &intel_limits_i9xx_sdvo;
8544 }
8545
8546 if (!crtc_state->clock_set &&
8547 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8548 refclk, NULL, &crtc_state->dpll)) {
8549 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8550 return -EINVAL;
8551 }
8552
8553 i9xx_compute_dpll(crtc, crtc_state, NULL);
8554
8555 return 0;
8556}
8557
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008558static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8559 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008560{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008561 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008562 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008563 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008564 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008565
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008566 memset(&crtc_state->dpll_hw_state, 0,
8567 sizeof(crtc_state->dpll_hw_state));
8568
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008569 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008570 if (intel_panel_use_ssc(dev_priv)) {
8571 refclk = dev_priv->vbt.lvds_ssc_freq;
8572 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8573 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008574
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008575 limit = &intel_limits_pineview_lvds;
8576 } else {
8577 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008578 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008579
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008580 if (!crtc_state->clock_set &&
8581 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8582 refclk, NULL, &crtc_state->dpll)) {
8583 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8584 return -EINVAL;
8585 }
8586
8587 i9xx_compute_dpll(crtc, crtc_state, NULL);
8588
8589 return 0;
8590}
8591
8592static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8593 struct intel_crtc_state *crtc_state)
8594{
8595 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008596 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008597 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008598 int refclk = 96000;
8599
8600 memset(&crtc_state->dpll_hw_state, 0,
8601 sizeof(crtc_state->dpll_hw_state));
8602
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008603 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008604 if (intel_panel_use_ssc(dev_priv)) {
8605 refclk = dev_priv->vbt.lvds_ssc_freq;
8606 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008607 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008608
8609 limit = &intel_limits_i9xx_lvds;
8610 } else {
8611 limit = &intel_limits_i9xx_sdvo;
8612 }
8613
8614 if (!crtc_state->clock_set &&
8615 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8616 refclk, NULL, &crtc_state->dpll)) {
8617 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8618 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008619 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008620
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008621 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008622
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008623 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008624}
8625
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008626static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8627 struct intel_crtc_state *crtc_state)
8628{
8629 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008630 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008631
8632 memset(&crtc_state->dpll_hw_state, 0,
8633 sizeof(crtc_state->dpll_hw_state));
8634
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008635 if (!crtc_state->clock_set &&
8636 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8637 refclk, NULL, &crtc_state->dpll)) {
8638 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8639 return -EINVAL;
8640 }
8641
8642 chv_compute_dpll(crtc, crtc_state);
8643
8644 return 0;
8645}
8646
8647static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8648 struct intel_crtc_state *crtc_state)
8649{
8650 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008651 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008652
8653 memset(&crtc_state->dpll_hw_state, 0,
8654 sizeof(crtc_state->dpll_hw_state));
8655
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008656 if (!crtc_state->clock_set &&
8657 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8658 refclk, NULL, &crtc_state->dpll)) {
8659 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8660 return -EINVAL;
8661 }
8662
8663 vlv_compute_dpll(crtc, crtc_state);
8664
8665 return 0;
8666}
8667
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008668static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008669 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008670{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008671 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008672 uint32_t tmp;
8673
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008674 if (INTEL_GEN(dev_priv) <= 3 &&
8675 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008676 return;
8677
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008678 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008679 if (!(tmp & PFIT_ENABLE))
8680 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008681
Daniel Vetter06922822013-07-11 13:35:40 +02008682 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008683 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008684 if (crtc->pipe != PIPE_B)
8685 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008686 } else {
8687 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8688 return;
8689 }
8690
Daniel Vetter06922822013-07-11 13:35:40 +02008691 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008692 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008693}
8694
Jesse Barnesacbec812013-09-20 11:29:32 -07008695static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008696 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008697{
8698 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008699 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07008700 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008701 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008702 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008703 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008704
Ville Syrjäläb5219732016-03-15 16:40:01 +02008705 /* In case of DSI, DPLL will not be used */
8706 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308707 return;
8708
Ville Syrjäläa5805162015-05-26 20:42:30 +03008709 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008710 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008711 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008712
8713 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8714 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8715 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8716 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8717 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8718
Imre Deakdccbea32015-06-22 23:35:51 +03008719 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008720}
8721
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008722static void
8723i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8724 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008725{
8726 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008727 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008728 u32 val, base, offset;
8729 int pipe = crtc->pipe, plane = crtc->plane;
8730 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008731 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008732 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008733 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008734
Damien Lespiau42a7b082015-02-05 19:35:13 +00008735 val = I915_READ(DSPCNTR(plane));
8736 if (!(val & DISPLAY_PLANE_ENABLE))
8737 return;
8738
Damien Lespiaud9806c92015-01-21 14:07:19 +00008739 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008740 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008741 DRM_DEBUG_KMS("failed to alloc fb\n");
8742 return;
8743 }
8744
Damien Lespiau1b842c82015-01-21 13:50:54 +00008745 fb = &intel_fb->base;
8746
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008747 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008748 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008749 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008750 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008751 }
8752 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008753
8754 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008755 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008756 fb->pixel_format = fourcc;
8757 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008758
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008759 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008760 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008761 offset = I915_READ(DSPTILEOFF(plane));
8762 else
8763 offset = I915_READ(DSPLINOFF(plane));
8764 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8765 } else {
8766 base = I915_READ(DSPADDR(plane));
8767 }
8768 plane_config->base = base;
8769
8770 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008771 fb->width = ((val >> 16) & 0xfff) + 1;
8772 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008773
8774 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008775 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008776
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008777 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008778 fb->pixel_format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008779 fb->modifier);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008780
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008781 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008782
Damien Lespiau2844a922015-01-20 12:51:48 +00008783 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8784 pipe_name(pipe), plane, fb->width, fb->height,
8785 fb->bits_per_pixel, base, fb->pitches[0],
8786 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008787
Damien Lespiau2d140302015-02-05 17:22:18 +00008788 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008789}
8790
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008791static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008792 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008793{
8794 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008795 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008796 int pipe = pipe_config->cpu_transcoder;
8797 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008798 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008799 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008800 int refclk = 100000;
8801
Ville Syrjäläb5219732016-03-15 16:40:01 +02008802 /* In case of DSI, DPLL will not be used */
8803 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8804 return;
8805
Ville Syrjäläa5805162015-05-26 20:42:30 +03008806 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008807 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8808 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8809 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8810 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008811 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008812 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008813
8814 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008815 clock.m2 = (pll_dw0 & 0xff) << 22;
8816 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8817 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008818 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8819 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8820 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8821
Imre Deakdccbea32015-06-22 23:35:51 +03008822 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008823}
8824
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008825static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008826 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008827{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008828 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02008829 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008830 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008831 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008832
Imre Deak17290502016-02-12 18:55:11 +02008833 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8834 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008835 return false;
8836
Daniel Vettere143a212013-07-04 12:01:15 +02008837 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008838 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008839
Imre Deak17290502016-02-12 18:55:11 +02008840 ret = false;
8841
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008842 tmp = I915_READ(PIPECONF(crtc->pipe));
8843 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008844 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008845
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008846 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8847 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008848 switch (tmp & PIPECONF_BPC_MASK) {
8849 case PIPECONF_6BPC:
8850 pipe_config->pipe_bpp = 18;
8851 break;
8852 case PIPECONF_8BPC:
8853 pipe_config->pipe_bpp = 24;
8854 break;
8855 case PIPECONF_10BPC:
8856 pipe_config->pipe_bpp = 30;
8857 break;
8858 default:
8859 break;
8860 }
8861 }
8862
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008863 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008864 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008865 pipe_config->limited_color_range = true;
8866
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008867 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03008868 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8869
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008870 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008871 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008872
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008873 i9xx_get_pfit_config(crtc, pipe_config);
8874
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008875 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008876 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008877 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02008878 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8879 else
8880 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008881 pipe_config->pixel_multiplier =
8882 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8883 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008884 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008885 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02008886 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02008887 tmp = I915_READ(DPLL(crtc->pipe));
8888 pipe_config->pixel_multiplier =
8889 ((tmp & SDVO_MULTIPLIER_MASK)
8890 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8891 } else {
8892 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8893 * port and will be fixed up in the encoder->get_config
8894 * function. */
8895 pipe_config->pixel_multiplier = 1;
8896 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008897 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008898 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008899 /*
8900 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8901 * on 830. Filter it out here so that we don't
8902 * report errors due to that.
8903 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008904 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008905 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8906
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008907 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8908 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008909 } else {
8910 /* Mask out read-only status bits. */
8911 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8912 DPLL_PORTC_READY_MASK |
8913 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008914 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008915
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008916 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008917 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01008918 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07008919 vlv_crtc_clock_get(crtc, pipe_config);
8920 else
8921 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008922
Ville Syrjälä0f646142015-08-26 19:39:18 +03008923 /*
8924 * Normally the dotclock is filled in by the encoder .get_config()
8925 * but in case the pipe is enabled w/o any ports we need a sane
8926 * default.
8927 */
8928 pipe_config->base.adjusted_mode.crtc_clock =
8929 pipe_config->port_clock / pipe_config->pixel_multiplier;
8930
Imre Deak17290502016-02-12 18:55:11 +02008931 ret = true;
8932
8933out:
8934 intel_display_power_put(dev_priv, power_domain);
8935
8936 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008937}
8938
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008939static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008940{
Jesse Barnes13d83a62011-08-03 12:59:20 -07008941 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008942 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008943 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008944 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008945 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008946 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008947 bool has_ck505 = false;
8948 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008949 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008950
8951 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008952 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008953 switch (encoder->type) {
8954 case INTEL_OUTPUT_LVDS:
8955 has_panel = true;
8956 has_lvds = true;
8957 break;
8958 case INTEL_OUTPUT_EDP:
8959 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008960 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008961 has_cpu_edp = true;
8962 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008963 default:
8964 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008965 }
8966 }
8967
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008968 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008969 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008970 can_ssc = has_ck505;
8971 } else {
8972 has_ck505 = false;
8973 can_ssc = true;
8974 }
8975
Lyude1c1a24d2016-06-14 11:04:09 -04008976 /* Check if any DPLLs are using the SSC source */
8977 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8978 u32 temp = I915_READ(PCH_DPLL(i));
8979
8980 if (!(temp & DPLL_VCO_ENABLE))
8981 continue;
8982
8983 if ((temp & PLL_REF_INPUT_MASK) ==
8984 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8985 using_ssc_source = true;
8986 break;
8987 }
8988 }
8989
8990 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8991 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008992
8993 /* Ironlake: try to setup display ref clock before DPLL
8994 * enabling. This is only under driver's control after
8995 * PCH B stepping, previous chipset stepping should be
8996 * ignoring this setting.
8997 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008998 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008999
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009000 /* As we must carefully and slowly disable/enable each source in turn,
9001 * compute the final state we want first and check if we need to
9002 * make any changes at all.
9003 */
9004 final = val;
9005 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07009006 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009007 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07009008 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009009 final |= DREF_NONSPREAD_SOURCE_ENABLE;
9010
Daniel Vetter8c07eb62016-06-09 18:39:07 +02009011 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009012 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02009013 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009014
Keith Packard199e5d72011-09-22 12:01:57 -07009015 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009016 final |= DREF_SSC_SOURCE_ENABLE;
9017
9018 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9019 final |= DREF_SSC1_ENABLE;
9020
9021 if (has_cpu_edp) {
9022 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9023 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9024 else
9025 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9026 } else
9027 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04009028 } else if (using_ssc_source) {
9029 final |= DREF_SSC_SOURCE_ENABLE;
9030 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009031 }
9032
9033 if (final == val)
9034 return;
9035
9036 /* Always enable nonspread source */
9037 val &= ~DREF_NONSPREAD_SOURCE_MASK;
9038
9039 if (has_ck505)
9040 val |= DREF_NONSPREAD_CK505_ENABLE;
9041 else
9042 val |= DREF_NONSPREAD_SOURCE_ENABLE;
9043
9044 if (has_panel) {
9045 val &= ~DREF_SSC_SOURCE_MASK;
9046 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009047
Keith Packard199e5d72011-09-22 12:01:57 -07009048 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07009049 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009050 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009051 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02009052 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009053 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009054
9055 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009056 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009057 POSTING_READ(PCH_DREF_CONTROL);
9058 udelay(200);
9059
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009060 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009061
9062 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07009063 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07009064 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009065 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009066 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02009067 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009068 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07009069 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009070 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009071
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009072 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009073 POSTING_READ(PCH_DREF_CONTROL);
9074 udelay(200);
9075 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04009076 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009077
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009078 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07009079
9080 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009081 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009082
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009083 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009084 POSTING_READ(PCH_DREF_CONTROL);
9085 udelay(200);
9086
Lyude1c1a24d2016-06-14 11:04:09 -04009087 if (!using_ssc_source) {
9088 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009089
Lyude1c1a24d2016-06-14 11:04:09 -04009090 /* Turn off the SSC source */
9091 val &= ~DREF_SSC_SOURCE_MASK;
9092 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009093
Lyude1c1a24d2016-06-14 11:04:09 -04009094 /* Turn off SSC1 */
9095 val &= ~DREF_SSC1_ENABLE;
9096
9097 I915_WRITE(PCH_DREF_CONTROL, val);
9098 POSTING_READ(PCH_DREF_CONTROL);
9099 udelay(200);
9100 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07009101 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009102
9103 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009104}
9105
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009106static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009107{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009108 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009109
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009110 tmp = I915_READ(SOUTH_CHICKEN2);
9111 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9112 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009113
Imre Deakcf3598c2016-06-28 13:37:31 +03009114 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9115 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009116 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02009117
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009118 tmp = I915_READ(SOUTH_CHICKEN2);
9119 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9120 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009121
Imre Deakcf3598c2016-06-28 13:37:31 +03009122 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9123 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009124 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009125}
9126
9127/* WaMPhyProgramming:hsw */
9128static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9129{
9130 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009131
9132 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9133 tmp &= ~(0xFF << 24);
9134 tmp |= (0x12 << 24);
9135 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9136
Paulo Zanonidde86e22012-12-01 12:04:25 -02009137 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9138 tmp |= (1 << 11);
9139 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9140
9141 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9142 tmp |= (1 << 11);
9143 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9144
Paulo Zanonidde86e22012-12-01 12:04:25 -02009145 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9146 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9147 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9148
9149 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9150 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9151 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9152
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009153 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9154 tmp &= ~(7 << 13);
9155 tmp |= (5 << 13);
9156 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009157
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009158 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9159 tmp &= ~(7 << 13);
9160 tmp |= (5 << 13);
9161 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009162
9163 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9164 tmp &= ~0xFF;
9165 tmp |= 0x1C;
9166 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9167
9168 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9169 tmp &= ~0xFF;
9170 tmp |= 0x1C;
9171 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9172
9173 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9174 tmp &= ~(0xFF << 16);
9175 tmp |= (0x1C << 16);
9176 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9177
9178 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9179 tmp &= ~(0xFF << 16);
9180 tmp |= (0x1C << 16);
9181 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9182
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009183 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9184 tmp |= (1 << 27);
9185 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009186
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009187 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9188 tmp |= (1 << 27);
9189 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009190
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009191 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9192 tmp &= ~(0xF << 28);
9193 tmp |= (4 << 28);
9194 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009195
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009196 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9197 tmp &= ~(0xF << 28);
9198 tmp |= (4 << 28);
9199 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009200}
9201
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009202/* Implements 3 different sequences from BSpec chapter "Display iCLK
9203 * Programming" based on the parameters passed:
9204 * - Sequence to enable CLKOUT_DP
9205 * - Sequence to enable CLKOUT_DP without spread
9206 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9207 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009208static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
9209 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009210{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009211 uint32_t reg, tmp;
9212
9213 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9214 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009215 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9216 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009217 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009218
Ville Syrjäläa5805162015-05-26 20:42:30 +03009219 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009220
9221 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9222 tmp &= ~SBI_SSCCTL_DISABLE;
9223 tmp |= SBI_SSCCTL_PATHALT;
9224 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9225
9226 udelay(24);
9227
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009228 if (with_spread) {
9229 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9230 tmp &= ~SBI_SSCCTL_PATHALT;
9231 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009232
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009233 if (with_fdi) {
9234 lpt_reset_fdi_mphy(dev_priv);
9235 lpt_program_fdi_mphy(dev_priv);
9236 }
9237 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02009238
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009239 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009240 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9241 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9242 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01009243
Ville Syrjäläa5805162015-05-26 20:42:30 +03009244 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009245}
9246
Paulo Zanoni47701c32013-07-23 11:19:25 -03009247/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009248static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03009249{
Paulo Zanoni47701c32013-07-23 11:19:25 -03009250 uint32_t reg, tmp;
9251
Ville Syrjäläa5805162015-05-26 20:42:30 +03009252 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009253
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009254 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03009255 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9256 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9257 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9258
9259 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9260 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9261 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9262 tmp |= SBI_SSCCTL_PATHALT;
9263 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9264 udelay(32);
9265 }
9266 tmp |= SBI_SSCCTL_DISABLE;
9267 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9268 }
9269
Ville Syrjäläa5805162015-05-26 20:42:30 +03009270 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009271}
9272
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009273#define BEND_IDX(steps) ((50 + (steps)) / 5)
9274
9275static const uint16_t sscdivintphase[] = {
9276 [BEND_IDX( 50)] = 0x3B23,
9277 [BEND_IDX( 45)] = 0x3B23,
9278 [BEND_IDX( 40)] = 0x3C23,
9279 [BEND_IDX( 35)] = 0x3C23,
9280 [BEND_IDX( 30)] = 0x3D23,
9281 [BEND_IDX( 25)] = 0x3D23,
9282 [BEND_IDX( 20)] = 0x3E23,
9283 [BEND_IDX( 15)] = 0x3E23,
9284 [BEND_IDX( 10)] = 0x3F23,
9285 [BEND_IDX( 5)] = 0x3F23,
9286 [BEND_IDX( 0)] = 0x0025,
9287 [BEND_IDX( -5)] = 0x0025,
9288 [BEND_IDX(-10)] = 0x0125,
9289 [BEND_IDX(-15)] = 0x0125,
9290 [BEND_IDX(-20)] = 0x0225,
9291 [BEND_IDX(-25)] = 0x0225,
9292 [BEND_IDX(-30)] = 0x0325,
9293 [BEND_IDX(-35)] = 0x0325,
9294 [BEND_IDX(-40)] = 0x0425,
9295 [BEND_IDX(-45)] = 0x0425,
9296 [BEND_IDX(-50)] = 0x0525,
9297};
9298
9299/*
9300 * Bend CLKOUT_DP
9301 * steps -50 to 50 inclusive, in steps of 5
9302 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9303 * change in clock period = -(steps / 10) * 5.787 ps
9304 */
9305static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9306{
9307 uint32_t tmp;
9308 int idx = BEND_IDX(steps);
9309
9310 if (WARN_ON(steps % 5 != 0))
9311 return;
9312
9313 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9314 return;
9315
9316 mutex_lock(&dev_priv->sb_lock);
9317
9318 if (steps % 10 != 0)
9319 tmp = 0xAAAAAAAB;
9320 else
9321 tmp = 0x00000000;
9322 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9323
9324 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9325 tmp &= 0xffff0000;
9326 tmp |= sscdivintphase[idx];
9327 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9328
9329 mutex_unlock(&dev_priv->sb_lock);
9330}
9331
9332#undef BEND_IDX
9333
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009334static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009335{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009336 struct intel_encoder *encoder;
9337 bool has_vga = false;
9338
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009339 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009340 switch (encoder->type) {
9341 case INTEL_OUTPUT_ANALOG:
9342 has_vga = true;
9343 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009344 default:
9345 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009346 }
9347 }
9348
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009349 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009350 lpt_bend_clkout_dp(dev_priv, 0);
9351 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009352 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009353 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009354 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009355}
9356
Paulo Zanonidde86e22012-12-01 12:04:25 -02009357/*
9358 * Initialize reference clocks when the driver loads
9359 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009360void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009361{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009362 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009363 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009364 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009365 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009366}
9367
Daniel Vetter6ff93602013-04-19 11:24:36 +02009368static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03009369{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009370 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03009371 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9372 int pipe = intel_crtc->pipe;
9373 uint32_t val;
9374
Daniel Vetter78114072013-06-13 00:54:57 +02009375 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03009376
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009377 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03009378 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009379 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009380 break;
9381 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009382 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009383 break;
9384 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009385 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009386 break;
9387 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009388 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009389 break;
9390 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03009391 /* Case prevented by intel_choose_pipe_bpp_dither. */
9392 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03009393 }
9394
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009395 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03009396 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9397
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009398 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03009399 val |= PIPECONF_INTERLACED_ILK;
9400 else
9401 val |= PIPECONF_PROGRESSIVE;
9402
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009403 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009404 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009405
Paulo Zanonic8203562012-09-12 10:06:29 -03009406 I915_WRITE(PIPECONF(pipe), val);
9407 POSTING_READ(PIPECONF(pipe));
9408}
9409
Daniel Vetter6ff93602013-04-19 11:24:36 +02009410static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009411{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009412 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009414 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02009415 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009416
Jani Nikula391bf042016-03-18 17:05:40 +02009417 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009418 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9419
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009420 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009421 val |= PIPECONF_INTERLACED_ILK;
9422 else
9423 val |= PIPECONF_PROGRESSIVE;
9424
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009425 I915_WRITE(PIPECONF(cpu_transcoder), val);
9426 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02009427}
9428
Jani Nikula391bf042016-03-18 17:05:40 +02009429static void haswell_set_pipemisc(struct drm_crtc *crtc)
9430{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009431 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02009432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9433
9434 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9435 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009436
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009437 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009438 case 18:
9439 val |= PIPEMISC_DITHER_6_BPC;
9440 break;
9441 case 24:
9442 val |= PIPEMISC_DITHER_8_BPC;
9443 break;
9444 case 30:
9445 val |= PIPEMISC_DITHER_10_BPC;
9446 break;
9447 case 36:
9448 val |= PIPEMISC_DITHER_12_BPC;
9449 break;
9450 default:
9451 /* Case prevented by pipe_config_set_bpp. */
9452 BUG();
9453 }
9454
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009455 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009456 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9457
Jani Nikula391bf042016-03-18 17:05:40 +02009458 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009459 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009460}
9461
Paulo Zanonid4b19312012-11-29 11:29:32 -02009462int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9463{
9464 /*
9465 * Account for spread spectrum to avoid
9466 * oversubscribing the link. Max center spread
9467 * is 2.5%; use 5% for safety's sake.
9468 */
9469 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02009470 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02009471}
9472
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009473static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02009474{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009475 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03009476}
9477
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009478static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9479 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009480 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009481{
9482 struct drm_crtc *crtc = &intel_crtc->base;
9483 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009484 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009485 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009486 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08009487
Chris Wilsonc1858122010-12-03 21:35:48 +00009488 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009489 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009490 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07009491 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009492 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009493 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009494 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009495 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009496 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009497
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009498 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00009499
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009500 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
9501 fp |= FP_CB_TUNE;
9502
9503 if (reduced_clock) {
9504 fp2 = i9xx_dpll_compute_fp(reduced_clock);
9505
9506 if (reduced_clock->m < factor * reduced_clock->n)
9507 fp2 |= FP_CB_TUNE;
9508 } else {
9509 fp2 = fp;
9510 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009511
Chris Wilson5eddb702010-09-11 13:48:45 +01009512 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009513
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009514 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07009515 dpll |= DPLLB_MODE_LVDS;
9516 else
9517 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009518
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009519 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009520 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009521
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009522 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9523 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009524 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009525
Ville Syrjälä37a56502016-06-22 21:57:04 +03009526 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009527 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009528
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03009529 /*
9530 * The high speed IO clock is only really required for
9531 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9532 * possible to share the DPLL between CRT and HDMI. Enabling
9533 * the clock needlessly does no real harm, except use up a
9534 * bit of power potentially.
9535 *
9536 * We'll limit this to IVB with 3 pipes, since it has only two
9537 * DPLLs and so DPLL sharing is the only way to get three pipes
9538 * driving PCH ports at the same time. On SNB we could do this,
9539 * and potentially avoid enabling the second DPLL, but it's not
9540 * clear if it''s a win or loss power wise. No point in doing
9541 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9542 */
9543 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9544 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9545 dpll |= DPLL_SDVO_HIGH_SPEED;
9546
Eric Anholta07d6782011-03-30 13:01:08 -07009547 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009548 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009549 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009550 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009551
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009552 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009553 case 5:
9554 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9555 break;
9556 case 7:
9557 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9558 break;
9559 case 10:
9560 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9561 break;
9562 case 14:
9563 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9564 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009565 }
9566
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009567 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9568 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009569 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009570 else
9571 dpll |= PLL_REF_INPUT_DREFCLK;
9572
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009573 dpll |= DPLL_VCO_ENABLE;
9574
9575 crtc_state->dpll_hw_state.dpll = dpll;
9576 crtc_state->dpll_hw_state.fp0 = fp;
9577 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009578}
9579
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009580static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9581 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009582{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009583 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009584 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009585 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009586 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009587 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009588 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009589 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009590
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009591 memset(&crtc_state->dpll_hw_state, 0,
9592 sizeof(crtc_state->dpll_hw_state));
9593
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009594 crtc->lowfreq_avail = false;
9595
9596 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9597 if (!crtc_state->has_pch_encoder)
9598 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009599
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009600 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009601 if (intel_panel_use_ssc(dev_priv)) {
9602 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9603 dev_priv->vbt.lvds_ssc_freq);
9604 refclk = dev_priv->vbt.lvds_ssc_freq;
9605 }
9606
9607 if (intel_is_dual_link_lvds(dev)) {
9608 if (refclk == 100000)
9609 limit = &intel_limits_ironlake_dual_lvds_100m;
9610 else
9611 limit = &intel_limits_ironlake_dual_lvds;
9612 } else {
9613 if (refclk == 100000)
9614 limit = &intel_limits_ironlake_single_lvds_100m;
9615 else
9616 limit = &intel_limits_ironlake_single_lvds;
9617 }
9618 } else {
9619 limit = &intel_limits_ironlake_dac;
9620 }
9621
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009622 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009623 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9624 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009625 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9626 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009627 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009628
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009629 ironlake_compute_dpll(crtc, crtc_state,
9630 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009631
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009632 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9633 if (pll == NULL) {
9634 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9635 pipe_name(crtc->pipe));
9636 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009637 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009638
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009639 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009640 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009641 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009642
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009643 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009644}
9645
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009646static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9647 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009648{
9649 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009650 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009651 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009652
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009653 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9654 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9655 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9656 & ~TU_SIZE_MASK;
9657 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9658 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9659 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9660}
9661
9662static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9663 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009664 struct intel_link_m_n *m_n,
9665 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009666{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009667 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009668 enum pipe pipe = crtc->pipe;
9669
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009670 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009671 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9672 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9673 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9674 & ~TU_SIZE_MASK;
9675 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9676 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9677 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009678 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9679 * gen < 8) and if DRRS is supported (to make sure the
9680 * registers are not unnecessarily read).
9681 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009682 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009683 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009684 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9685 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9686 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9687 & ~TU_SIZE_MASK;
9688 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9689 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9690 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9691 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009692 } else {
9693 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9694 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9695 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9696 & ~TU_SIZE_MASK;
9697 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9698 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9699 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9700 }
9701}
9702
9703void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009704 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009705{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009706 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009707 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9708 else
9709 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009710 &pipe_config->dp_m_n,
9711 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009712}
9713
Daniel Vetter72419202013-04-04 13:28:53 +02009714static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009715 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009716{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009717 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009718 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009719}
9720
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009721static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009722 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009723{
9724 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009725 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009726 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9727 uint32_t ps_ctrl = 0;
9728 int id = -1;
9729 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009730
Chandra Kondurua1b22782015-04-07 15:28:45 -07009731 /* find scaler attached to this pipe */
9732 for (i = 0; i < crtc->num_scalers; i++) {
9733 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9734 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9735 id = i;
9736 pipe_config->pch_pfit.enabled = true;
9737 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9738 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9739 break;
9740 }
9741 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009742
Chandra Kondurua1b22782015-04-07 15:28:45 -07009743 scaler_state->scaler_id = id;
9744 if (id >= 0) {
9745 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9746 } else {
9747 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009748 }
9749}
9750
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009751static void
9752skylake_get_initial_plane_config(struct intel_crtc *crtc,
9753 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009754{
9755 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009756 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00009757 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009758 int pipe = crtc->pipe;
9759 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009760 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009761 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009762 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009763
Damien Lespiaud9806c92015-01-21 14:07:19 +00009764 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009765 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009766 DRM_DEBUG_KMS("failed to alloc fb\n");
9767 return;
9768 }
9769
Damien Lespiau1b842c82015-01-21 13:50:54 +00009770 fb = &intel_fb->base;
9771
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009772 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009773 if (!(val & PLANE_CTL_ENABLE))
9774 goto error;
9775
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009776 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9777 fourcc = skl_format_to_fourcc(pixel_format,
9778 val & PLANE_CTL_ORDER_RGBX,
9779 val & PLANE_CTL_ALPHA_MASK);
9780 fb->pixel_format = fourcc;
9781 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9782
Damien Lespiau40f46282015-02-27 11:15:21 +00009783 tiling = val & PLANE_CTL_TILED_MASK;
9784 switch (tiling) {
9785 case PLANE_CTL_TILED_LINEAR:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009786 fb->modifier = DRM_FORMAT_MOD_NONE;
Damien Lespiau40f46282015-02-27 11:15:21 +00009787 break;
9788 case PLANE_CTL_TILED_X:
9789 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009790 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009791 break;
9792 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009793 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009794 break;
9795 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009796 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009797 break;
9798 default:
9799 MISSING_CASE(tiling);
9800 goto error;
9801 }
9802
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009803 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9804 plane_config->base = base;
9805
9806 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9807
9808 val = I915_READ(PLANE_SIZE(pipe, 0));
9809 fb->height = ((val >> 16) & 0xfff) + 1;
9810 fb->width = ((val >> 0) & 0x1fff) + 1;
9811
9812 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009813 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier,
Damien Lespiau40f46282015-02-27 11:15:21 +00009814 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009815 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9816
9817 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009818 fb->pixel_format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009819 fb->modifier);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009820
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009821 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009822
9823 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9824 pipe_name(pipe), fb->width, fb->height,
9825 fb->bits_per_pixel, base, fb->pitches[0],
9826 plane_config->size);
9827
Damien Lespiau2d140302015-02-05 17:22:18 +00009828 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009829 return;
9830
9831error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01009832 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009833}
9834
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009835static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009836 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009837{
9838 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009839 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009840 uint32_t tmp;
9841
9842 tmp = I915_READ(PF_CTL(crtc->pipe));
9843
9844 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009845 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009846 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9847 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009848
9849 /* We currently do not free assignements of panel fitters on
9850 * ivb/hsw (since we don't use the higher upscaling modes which
9851 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009852 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009853 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9854 PF_PIPE_SEL_IVB(crtc->pipe));
9855 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009856 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009857}
9858
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009859static void
9860ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9861 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009862{
9863 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009864 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009865 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009866 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009867 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009868 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009869 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009870 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009871
Damien Lespiau42a7b082015-02-05 19:35:13 +00009872 val = I915_READ(DSPCNTR(pipe));
9873 if (!(val & DISPLAY_PLANE_ENABLE))
9874 return;
9875
Damien Lespiaud9806c92015-01-21 14:07:19 +00009876 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009877 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009878 DRM_DEBUG_KMS("failed to alloc fb\n");
9879 return;
9880 }
9881
Damien Lespiau1b842c82015-01-21 13:50:54 +00009882 fb = &intel_fb->base;
9883
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009884 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00009885 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009886 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009887 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00009888 }
9889 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009890
9891 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009892 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009893 fb->pixel_format = fourcc;
9894 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009895
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009896 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01009897 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009898 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009899 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009900 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009901 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009902 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009903 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009904 }
9905 plane_config->base = base;
9906
9907 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009908 fb->width = ((val >> 16) & 0xfff) + 1;
9909 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009910
9911 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009912 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009913
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009914 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009915 fb->pixel_format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009916 fb->modifier);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009917
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009918 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009919
Damien Lespiau2844a922015-01-20 12:51:48 +00009920 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9921 pipe_name(pipe), fb->width, fb->height,
9922 fb->bits_per_pixel, base, fb->pitches[0],
9923 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009924
Damien Lespiau2d140302015-02-05 17:22:18 +00009925 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009926}
9927
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009928static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009929 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009930{
9931 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009932 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009933 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009934 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009935 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009936
Imre Deak17290502016-02-12 18:55:11 +02009937 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9938 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009939 return false;
9940
Daniel Vettere143a212013-07-04 12:01:15 +02009941 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009942 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009943
Imre Deak17290502016-02-12 18:55:11 +02009944 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009945 tmp = I915_READ(PIPECONF(crtc->pipe));
9946 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009947 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009948
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009949 switch (tmp & PIPECONF_BPC_MASK) {
9950 case PIPECONF_6BPC:
9951 pipe_config->pipe_bpp = 18;
9952 break;
9953 case PIPECONF_8BPC:
9954 pipe_config->pipe_bpp = 24;
9955 break;
9956 case PIPECONF_10BPC:
9957 pipe_config->pipe_bpp = 30;
9958 break;
9959 case PIPECONF_12BPC:
9960 pipe_config->pipe_bpp = 36;
9961 break;
9962 default:
9963 break;
9964 }
9965
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009966 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9967 pipe_config->limited_color_range = true;
9968
Daniel Vetterab9412b2013-05-03 11:49:46 +02009969 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009970 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009971 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009972
Daniel Vetter88adfff2013-03-28 10:42:01 +01009973 pipe_config->has_pch_encoder = true;
9974
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009975 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9976 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9977 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009978
9979 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009980
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009981 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009982 /*
9983 * The pipe->pch transcoder and pch transcoder->pll
9984 * mapping is fixed.
9985 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009986 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009987 } else {
9988 tmp = I915_READ(PCH_DPLL_SEL);
9989 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009990 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009991 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009992 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009993 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009994
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009995 pipe_config->shared_dpll =
9996 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9997 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009998
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009999 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10000 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010001
10002 tmp = pipe_config->dpll_hw_state.dpll;
10003 pipe_config->pixel_multiplier =
10004 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
10005 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010006
10007 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010008 } else {
10009 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010010 }
10011
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010012 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +020010013 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010014
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010015 ironlake_get_pfit_config(crtc, pipe_config);
10016
Imre Deak17290502016-02-12 18:55:11 +020010017 ret = true;
10018
10019out:
10020 intel_display_power_put(dev_priv, power_domain);
10021
10022 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010023}
10024
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010025static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
10026{
Chris Wilson91c8a322016-07-05 10:40:23 +010010027 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010028 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010029
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010030 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -050010031 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010032 pipe_name(crtc->pipe));
10033
Rob Clarke2c719b2014-12-15 13:56:32 -050010034 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10035 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +030010036 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10037 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +030010038 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010039 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010040 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010041 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -050010042 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -030010043 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010044 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010045 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010046 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010047 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010048 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010049
Paulo Zanoni9926ada2014-04-01 19:39:47 -030010050 /*
10051 * In theory we can still leave IRQs enabled, as long as only the HPD
10052 * interrupts remain enabled. We used to check for that, but since it's
10053 * gen-specific and since we only disable LCPLL after we fully disable
10054 * the interrupts, the check below should be enough.
10055 */
Rob Clarke2c719b2014-12-15 13:56:32 -050010056 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010057}
10058
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010059static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10060{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010061 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010062 return I915_READ(D_COMP_HSW);
10063 else
10064 return I915_READ(D_COMP_BDW);
10065}
10066
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010067static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10068{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010069 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010070 mutex_lock(&dev_priv->rps.hw_lock);
10071 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10072 val))
Chris Wilson79cf2192016-08-24 11:16:07 +010010073 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010074 mutex_unlock(&dev_priv->rps.hw_lock);
10075 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010076 I915_WRITE(D_COMP_BDW, val);
10077 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010078 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010079}
10080
10081/*
10082 * This function implements pieces of two sequences from BSpec:
10083 * - Sequence for display software to disable LCPLL
10084 * - Sequence for display software to allow package C8+
10085 * The steps implemented here are just the steps that actually touch the LCPLL
10086 * register. Callers should take care of disabling all the display engine
10087 * functions, doing the mode unset, fixing interrupts, etc.
10088 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010089static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10090 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010091{
10092 uint32_t val;
10093
10094 assert_can_disable_lcpll(dev_priv);
10095
10096 val = I915_READ(LCPLL_CTL);
10097
10098 if (switch_to_fclk) {
10099 val |= LCPLL_CD_SOURCE_FCLK;
10100 I915_WRITE(LCPLL_CTL, val);
10101
Imre Deakf53dd632016-06-28 13:37:32 +030010102 if (wait_for_us(I915_READ(LCPLL_CTL) &
10103 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010104 DRM_ERROR("Switching to FCLK failed\n");
10105
10106 val = I915_READ(LCPLL_CTL);
10107 }
10108
10109 val |= LCPLL_PLL_DISABLE;
10110 I915_WRITE(LCPLL_CTL, val);
10111 POSTING_READ(LCPLL_CTL);
10112
Chris Wilson24d84412016-06-30 15:33:07 +010010113 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010114 DRM_ERROR("LCPLL still locked\n");
10115
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010116 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010117 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010118 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010119 ndelay(100);
10120
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010121 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10122 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010123 DRM_ERROR("D_COMP RCOMP still in progress\n");
10124
10125 if (allow_power_down) {
10126 val = I915_READ(LCPLL_CTL);
10127 val |= LCPLL_POWER_DOWN_ALLOW;
10128 I915_WRITE(LCPLL_CTL, val);
10129 POSTING_READ(LCPLL_CTL);
10130 }
10131}
10132
10133/*
10134 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10135 * source.
10136 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010137static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010138{
10139 uint32_t val;
10140
10141 val = I915_READ(LCPLL_CTL);
10142
10143 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10144 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10145 return;
10146
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010147 /*
10148 * Make sure we're not on PC8 state before disabling PC8, otherwise
10149 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010150 */
Mika Kuoppala59bad942015-01-16 11:34:40 +020010151 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -030010152
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010153 if (val & LCPLL_POWER_DOWN_ALLOW) {
10154 val &= ~LCPLL_POWER_DOWN_ALLOW;
10155 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +020010156 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010157 }
10158
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010159 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010160 val |= D_COMP_COMP_FORCE;
10161 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010162 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010163
10164 val = I915_READ(LCPLL_CTL);
10165 val &= ~LCPLL_PLL_DISABLE;
10166 I915_WRITE(LCPLL_CTL, val);
10167
Chris Wilson93220c02016-06-30 15:33:08 +010010168 if (intel_wait_for_register(dev_priv,
10169 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10170 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010171 DRM_ERROR("LCPLL not locked yet\n");
10172
10173 if (val & LCPLL_CD_SOURCE_FCLK) {
10174 val = I915_READ(LCPLL_CTL);
10175 val &= ~LCPLL_CD_SOURCE_FCLK;
10176 I915_WRITE(LCPLL_CTL, val);
10177
Imre Deakf53dd632016-06-28 13:37:32 +030010178 if (wait_for_us((I915_READ(LCPLL_CTL) &
10179 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010180 DRM_ERROR("Switching back to LCPLL failed\n");
10181 }
Paulo Zanoni215733f2013-08-19 13:18:07 -030010182
Mika Kuoppala59bad942015-01-16 11:34:40 +020010183 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020010184 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010185}
10186
Paulo Zanoni765dab672014-03-07 20:08:18 -030010187/*
10188 * Package states C8 and deeper are really deep PC states that can only be
10189 * reached when all the devices on the system allow it, so even if the graphics
10190 * device allows PC8+, it doesn't mean the system will actually get to these
10191 * states. Our driver only allows PC8+ when going into runtime PM.
10192 *
10193 * The requirements for PC8+ are that all the outputs are disabled, the power
10194 * well is disabled and most interrupts are disabled, and these are also
10195 * requirements for runtime PM. When these conditions are met, we manually do
10196 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10197 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10198 * hang the machine.
10199 *
10200 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10201 * the state of some registers, so when we come back from PC8+ we need to
10202 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10203 * need to take care of the registers kept by RC6. Notice that this happens even
10204 * if we don't put the device in PCI D3 state (which is what currently happens
10205 * because of the runtime PM support).
10206 *
10207 * For more, read "Display Sequences for Package C8" on the hardware
10208 * documentation.
10209 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010210void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010211{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010212 uint32_t val;
10213
Paulo Zanonic67a4702013-08-19 13:18:09 -030010214 DRM_DEBUG_KMS("Enabling package C8+\n");
10215
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010216 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010217 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10218 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10219 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10220 }
10221
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020010222 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010223 hsw_disable_lcpll(dev_priv, true, true);
10224}
10225
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010226void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010227{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010228 uint32_t val;
10229
Paulo Zanonic67a4702013-08-19 13:18:09 -030010230 DRM_DEBUG_KMS("Disabling package C8+\n");
10231
10232 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020010233 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010234
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010235 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010236 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10237 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10238 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10239 }
Paulo Zanonic67a4702013-08-19 13:18:09 -030010240}
10241
Imre Deak324513c2016-06-13 16:44:36 +030010242static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010243{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030010244 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010245 struct intel_atomic_state *old_intel_state =
10246 to_intel_atomic_state(old_state);
10247 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010248
Imre Deak324513c2016-06-13 16:44:36 +030010249 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010250}
10251
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010252static int bdw_adjust_min_pipe_pixel_rate(struct intel_crtc_state *crtc_state,
10253 int pixel_rate)
10254{
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010255 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
10256
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010257 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010258 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010259 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10260
10261 /* BSpec says "Do not use DisplayPort with CDCLK less than
10262 * 432 MHz, audio enabled, port width x4, and link rate
10263 * HBR2 (5.4 GHz), or else there may be audio corruption or
10264 * screen corruption."
10265 */
10266 if (intel_crtc_has_dp_encoder(crtc_state) &&
10267 crtc_state->has_audio &&
10268 crtc_state->port_clock >= 540000 &&
10269 crtc_state->lane_count == 4)
10270 pixel_rate = max(432000, pixel_rate);
10271
10272 return pixel_rate;
10273}
10274
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010275/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010276static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010277{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010278 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010010279 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010280 struct drm_crtc *crtc;
10281 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010282 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010283 unsigned max_pixel_rate = 0, i;
10284 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010285
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010286 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10287 sizeof(intel_state->min_pixclk));
10288
10289 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010290 int pixel_rate;
10291
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010292 crtc_state = to_intel_crtc_state(cstate);
10293 if (!crtc_state->base.enable) {
10294 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010295 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010296 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010297
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010298 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010299
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010300 if (IS_BROADWELL(dev_priv) || IS_GEN9(dev_priv))
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010301 pixel_rate = bdw_adjust_min_pipe_pixel_rate(crtc_state,
10302 pixel_rate);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010303
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010304 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010305 }
10306
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010307 for_each_pipe(dev_priv, pipe)
10308 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10309
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010310 return max_pixel_rate;
10311}
10312
10313static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10314{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010315 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010316 uint32_t val, data;
10317 int ret;
10318
10319 if (WARN((I915_READ(LCPLL_CTL) &
10320 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10321 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10322 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10323 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10324 "trying to change cdclk frequency with cdclk not enabled\n"))
10325 return;
10326
10327 mutex_lock(&dev_priv->rps.hw_lock);
10328 ret = sandybridge_pcode_write(dev_priv,
10329 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10330 mutex_unlock(&dev_priv->rps.hw_lock);
10331 if (ret) {
10332 DRM_ERROR("failed to inform pcode about cdclk change\n");
10333 return;
10334 }
10335
10336 val = I915_READ(LCPLL_CTL);
10337 val |= LCPLL_CD_SOURCE_FCLK;
10338 I915_WRITE(LCPLL_CTL, val);
10339
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010340 if (wait_for_us(I915_READ(LCPLL_CTL) &
10341 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010342 DRM_ERROR("Switching to FCLK failed\n");
10343
10344 val = I915_READ(LCPLL_CTL);
10345 val &= ~LCPLL_CLK_FREQ_MASK;
10346
10347 switch (cdclk) {
10348 case 450000:
10349 val |= LCPLL_CLK_FREQ_450;
10350 data = 0;
10351 break;
10352 case 540000:
10353 val |= LCPLL_CLK_FREQ_54O_BDW;
10354 data = 1;
10355 break;
10356 case 337500:
10357 val |= LCPLL_CLK_FREQ_337_5_BDW;
10358 data = 2;
10359 break;
10360 case 675000:
10361 val |= LCPLL_CLK_FREQ_675_BDW;
10362 data = 3;
10363 break;
10364 default:
10365 WARN(1, "invalid cdclk frequency\n");
10366 return;
10367 }
10368
10369 I915_WRITE(LCPLL_CTL, val);
10370
10371 val = I915_READ(LCPLL_CTL);
10372 val &= ~LCPLL_CD_SOURCE_FCLK;
10373 I915_WRITE(LCPLL_CTL, val);
10374
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010375 if (wait_for_us((I915_READ(LCPLL_CTL) &
10376 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010377 DRM_ERROR("Switching back to LCPLL failed\n");
10378
10379 mutex_lock(&dev_priv->rps.hw_lock);
10380 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10381 mutex_unlock(&dev_priv->rps.hw_lock);
10382
Ville Syrjälä7f1052a2016-04-26 19:46:32 +030010383 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10384
Ville Syrjälä4c75b942016-10-31 22:37:12 +020010385 intel_update_cdclk(dev_priv);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010386
10387 WARN(cdclk != dev_priv->cdclk_freq,
10388 "cdclk requested %d kHz but got %d kHz\n",
10389 cdclk, dev_priv->cdclk_freq);
10390}
10391
Ville Syrjälä587c7912016-05-11 22:44:41 +030010392static int broadwell_calc_cdclk(int max_pixclk)
10393{
10394 if (max_pixclk > 540000)
10395 return 675000;
10396 else if (max_pixclk > 450000)
10397 return 540000;
10398 else if (max_pixclk > 337500)
10399 return 450000;
10400 else
10401 return 337500;
10402}
10403
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010404static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010405{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010406 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010407 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010408 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010409 int cdclk;
10410
10411 /*
10412 * FIXME should also account for plane ratio
10413 * once 64bpp pixel formats are supported.
10414 */
Ville Syrjälä587c7912016-05-11 22:44:41 +030010415 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010416
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010417 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +010010418 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10419 cdclk, dev_priv->max_cdclk_freq);
10420 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010421 }
10422
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010423 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10424 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +030010425 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010426
10427 return 0;
10428}
10429
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010430static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010431{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010432 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010433 struct intel_atomic_state *old_intel_state =
10434 to_intel_atomic_state(old_state);
10435 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010436
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010437 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010438}
10439
Clint Taylorc89e39f2016-05-13 23:41:21 +030010440static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10441{
10442 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10443 struct drm_i915_private *dev_priv = to_i915(state->dev);
10444 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010445 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010446 int cdclk;
10447
10448 /*
10449 * FIXME should also account for plane ratio
10450 * once 64bpp pixel formats are supported.
10451 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010452 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010453
10454 /*
10455 * FIXME move the cdclk caclulation to
10456 * compute_config() so we can fail gracegully.
10457 */
10458 if (cdclk > dev_priv->max_cdclk_freq) {
10459 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10460 cdclk, dev_priv->max_cdclk_freq);
10461 cdclk = dev_priv->max_cdclk_freq;
10462 }
10463
10464 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10465 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010466 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010467
10468 return 0;
10469}
10470
10471static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10472{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010473 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10474 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10475 unsigned int req_cdclk = intel_state->dev_cdclk;
10476 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010477
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010478 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010479}
10480
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020010481static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10482 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010483{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010484 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +020010485 if (!intel_ddi_pll_select(crtc, crtc_state))
10486 return -EINVAL;
10487 }
Daniel Vetter716c2e52014-06-25 22:02:02 +030010488
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030010489 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +020010490
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +020010491 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010492}
10493
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010494static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10495 enum port port,
10496 struct intel_crtc_state *pipe_config)
10497{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010498 enum intel_dpll_id id;
10499
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010500 switch (port) {
10501 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +020010502 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010503 break;
10504 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +020010505 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010506 break;
10507 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +020010508 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010509 break;
10510 default:
10511 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010512 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010513 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010514
10515 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010516}
10517
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010518static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10519 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010520 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010521{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010522 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +020010523 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010524
10525 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010526 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010527
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010528 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010529 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010530
10531 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010532}
10533
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010534static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10535 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010536 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010537{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010538 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010539 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010540
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010541 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010542 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010543 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010544 break;
10545 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010546 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010547 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010548 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010549 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010550 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010551 case PORT_CLK_SEL_LCPLL_810:
10552 id = DPLL_ID_LCPLL_810;
10553 break;
10554 case PORT_CLK_SEL_LCPLL_1350:
10555 id = DPLL_ID_LCPLL_1350;
10556 break;
10557 case PORT_CLK_SEL_LCPLL_2700:
10558 id = DPLL_ID_LCPLL_2700;
10559 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010560 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010561 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010562 /* fall through */
10563 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010564 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010565 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010566
10567 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010568}
10569
Jani Nikulacf304292016-03-18 17:05:41 +020010570static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10571 struct intel_crtc_state *pipe_config,
10572 unsigned long *power_domain_mask)
10573{
10574 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010575 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +020010576 enum intel_display_power_domain power_domain;
10577 u32 tmp;
10578
Imre Deakd9a7bc62016-05-12 16:18:50 +030010579 /*
10580 * The pipe->transcoder mapping is fixed with the exception of the eDP
10581 * transcoder handled below.
10582 */
Jani Nikulacf304292016-03-18 17:05:41 +020010583 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10584
10585 /*
10586 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10587 * consistency and less surprising code; it's in always on power).
10588 */
10589 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10590 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10591 enum pipe trans_edp_pipe;
10592 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10593 default:
10594 WARN(1, "unknown pipe linked to edp transcoder\n");
10595 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10596 case TRANS_DDI_EDP_INPUT_A_ON:
10597 trans_edp_pipe = PIPE_A;
10598 break;
10599 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10600 trans_edp_pipe = PIPE_B;
10601 break;
10602 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10603 trans_edp_pipe = PIPE_C;
10604 break;
10605 }
10606
10607 if (trans_edp_pipe == crtc->pipe)
10608 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10609 }
10610
10611 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10612 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10613 return false;
10614 *power_domain_mask |= BIT(power_domain);
10615
10616 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10617
10618 return tmp & PIPECONF_ENABLE;
10619}
10620
Jani Nikula4d1de972016-03-18 17:05:42 +020010621static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10622 struct intel_crtc_state *pipe_config,
10623 unsigned long *power_domain_mask)
10624{
10625 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010626 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020010627 enum intel_display_power_domain power_domain;
10628 enum port port;
10629 enum transcoder cpu_transcoder;
10630 u32 tmp;
10631
Jani Nikula4d1de972016-03-18 17:05:42 +020010632 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10633 if (port == PORT_A)
10634 cpu_transcoder = TRANSCODER_DSI_A;
10635 else
10636 cpu_transcoder = TRANSCODER_DSI_C;
10637
10638 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10639 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10640 continue;
10641 *power_domain_mask |= BIT(power_domain);
10642
Imre Deakdb18b6a2016-03-24 12:41:40 +020010643 /*
10644 * The PLL needs to be enabled with a valid divider
10645 * configuration, otherwise accessing DSI registers will hang
10646 * the machine. See BSpec North Display Engine
10647 * registers/MIPI[BXT]. We can break out here early, since we
10648 * need the same DSI PLL to be enabled for both DSI ports.
10649 */
10650 if (!intel_dsi_pll_is_enabled(dev_priv))
10651 break;
10652
Jani Nikula4d1de972016-03-18 17:05:42 +020010653 /* XXX: this works for video mode only */
10654 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10655 if (!(tmp & DPI_ENABLE))
10656 continue;
10657
10658 tmp = I915_READ(MIPI_CTRL(port));
10659 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10660 continue;
10661
10662 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +020010663 break;
10664 }
10665
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010666 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +020010667}
10668
Daniel Vetter26804af2014-06-25 22:01:55 +030010669static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010670 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010671{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010672 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010673 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010674 enum port port;
10675 uint32_t tmp;
10676
10677 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10678
10679 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10680
Tvrtko Ursulin08537232016-10-13 11:03:02 +010010681 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010682 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020010683 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010684 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010685 else
10686 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010687
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010688 pll = pipe_config->shared_dpll;
10689 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010690 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10691 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010692 }
10693
Daniel Vetter26804af2014-06-25 22:01:55 +030010694 /*
10695 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10696 * DDI E. So just check whether this pipe is wired to DDI E and whether
10697 * the PCH transcoder is on.
10698 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010699 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +000010700 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010701 pipe_config->has_pch_encoder = true;
10702
10703 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10704 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10705 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10706
10707 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10708 }
10709}
10710
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010711static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010712 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010713{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010714 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +020010715 enum intel_display_power_domain power_domain;
10716 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010717 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010718
Imre Deak17290502016-02-12 18:55:11 +020010719 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10720 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010721 return false;
Imre Deak17290502016-02-12 18:55:11 +020010722 power_domain_mask = BIT(power_domain);
10723
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010724 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010725
Jani Nikulacf304292016-03-18 17:05:41 +020010726 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010727
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020010728 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010729 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10730 WARN_ON(active);
10731 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +020010732 }
10733
Jani Nikulacf304292016-03-18 17:05:41 +020010734 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010735 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010736
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010737 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020010738 haswell_get_ddi_port_state(crtc, pipe_config);
10739 intel_get_pipe_timings(crtc, pipe_config);
10740 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010741
Jani Nikulabc58be62016-03-18 17:05:39 +020010742 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010743
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010744 pipe_config->gamma_mode =
10745 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10746
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010747 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä65edccc2016-10-31 22:37:01 +020010748 skl_init_scalers(dev_priv, crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -070010749
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010750 pipe_config->scaler_state.scaler_id = -1;
10751 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10752 }
10753
Imre Deak17290502016-02-12 18:55:11 +020010754 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10755 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10756 power_domain_mask |= BIT(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010757 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010758 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010759 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010760 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010761 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010762
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010763 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080010764 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10765 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010766
Jani Nikula4d1de972016-03-18 17:05:42 +020010767 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10768 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010769 pipe_config->pixel_multiplier =
10770 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10771 } else {
10772 pipe_config->pixel_multiplier = 1;
10773 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010774
Imre Deak17290502016-02-12 18:55:11 +020010775out:
10776 for_each_power_domain(power_domain, power_domain_mask)
10777 intel_display_power_put(dev_priv, power_domain);
10778
Jani Nikulacf304292016-03-18 17:05:41 +020010779 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010780}
10781
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010782static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10783 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010784{
10785 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010786 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010788 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010789
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010790 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010791 unsigned int width = plane_state->base.crtc_w;
10792 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010793 unsigned int stride = roundup_pow_of_two(width) * 4;
10794
10795 switch (stride) {
10796 default:
10797 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10798 width, stride);
10799 stride = 256;
10800 /* fallthrough */
10801 case 256:
10802 case 512:
10803 case 1024:
10804 case 2048:
10805 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010806 }
10807
Ville Syrjälädc41c152014-08-13 11:57:05 +030010808 cntl |= CURSOR_ENABLE |
10809 CURSOR_GAMMA_ENABLE |
10810 CURSOR_FORMAT_ARGB |
10811 CURSOR_STRIDE(stride);
10812
10813 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010814 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010815
Ville Syrjälädc41c152014-08-13 11:57:05 +030010816 if (intel_crtc->cursor_cntl != 0 &&
10817 (intel_crtc->cursor_base != base ||
10818 intel_crtc->cursor_size != size ||
10819 intel_crtc->cursor_cntl != cntl)) {
10820 /* On these chipsets we can only modify the base/size/stride
10821 * whilst the cursor is disabled.
10822 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010823 I915_WRITE(CURCNTR(PIPE_A), 0);
10824 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010825 intel_crtc->cursor_cntl = 0;
10826 }
10827
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010828 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010829 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010830 intel_crtc->cursor_base = base;
10831 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010832
10833 if (intel_crtc->cursor_size != size) {
10834 I915_WRITE(CURSIZE, size);
10835 intel_crtc->cursor_size = size;
10836 }
10837
Chris Wilson4b0e3332014-05-30 16:35:26 +030010838 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010839 I915_WRITE(CURCNTR(PIPE_A), cntl);
10840 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010841 intel_crtc->cursor_cntl = cntl;
10842 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010843}
10844
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010845static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10846 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010847{
10848 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010849 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010850 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10851 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010852 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010853
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010854 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010855 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010856 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010857 case 64:
10858 cntl |= CURSOR_MODE_64_ARGB_AX;
10859 break;
10860 case 128:
10861 cntl |= CURSOR_MODE_128_ARGB_AX;
10862 break;
10863 case 256:
10864 cntl |= CURSOR_MODE_256_ARGB_AX;
10865 break;
10866 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010867 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010868 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010869 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010870 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010871
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010872 if (HAS_DDI(dev_priv))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010873 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010874
Ville Syrjäläf22aa142016-11-14 18:53:58 +020010875 if (plane_state->base.rotation & DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010876 cntl |= CURSOR_ROTATE_180;
10877 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010878
Chris Wilson4b0e3332014-05-30 16:35:26 +030010879 if (intel_crtc->cursor_cntl != cntl) {
10880 I915_WRITE(CURCNTR(pipe), cntl);
10881 POSTING_READ(CURCNTR(pipe));
10882 intel_crtc->cursor_cntl = cntl;
10883 }
10884
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010885 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010886 I915_WRITE(CURBASE(pipe), base);
10887 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010888
10889 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010890}
10891
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010892/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010893static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010894 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010895{
10896 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010897 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10899 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010900 u32 base = intel_crtc->cursor_addr;
10901 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010902
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010903 if (plane_state) {
10904 int x = plane_state->base.crtc_x;
10905 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010906
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010907 if (x < 0) {
10908 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10909 x = -x;
10910 }
10911 pos |= x << CURSOR_X_SHIFT;
10912
10913 if (y < 0) {
10914 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10915 y = -y;
10916 }
10917 pos |= y << CURSOR_Y_SHIFT;
10918
10919 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010010920 if (HAS_GMCH_DISPLAY(dev_priv) &&
Ville Syrjäläf22aa142016-11-14 18:53:58 +020010921 plane_state->base.rotation & DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010922 base += (plane_state->base.crtc_h *
10923 plane_state->base.crtc_w - 1) * 4;
10924 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010925 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010926
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010927 I915_WRITE(CURPOS(pipe), pos);
10928
Jani Nikula2a307c22016-11-30 17:43:04 +020010929 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010930 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010931 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010932 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010933}
10934
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010935static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +030010936 uint32_t width, uint32_t height)
10937{
10938 if (width == 0 || height == 0)
10939 return false;
10940
10941 /*
10942 * 845g/865g are special in that they are only limited by
10943 * the width of their cursors, the height is arbitrary up to
10944 * the precision of the register. Everything else requires
10945 * square cursors, limited to a few power-of-two sizes.
10946 */
Jani Nikula2a307c22016-11-30 17:43:04 +020010947 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +030010948 if ((width & 63) != 0)
10949 return false;
10950
Jani Nikula2a307c22016-11-30 17:43:04 +020010951 if (width > (IS_I845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010952 return false;
10953
10954 if (height > 1023)
10955 return false;
10956 } else {
10957 switch (width | height) {
10958 case 256:
10959 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010960 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010961 return false;
10962 case 64:
10963 break;
10964 default:
10965 return false;
10966 }
10967 }
10968
10969 return true;
10970}
10971
Jesse Barnes79e53942008-11-07 14:24:08 -080010972/* VESA 640x480x72Hz mode to set on the pipe */
10973static struct drm_display_mode load_detect_mode = {
10974 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10975 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10976};
10977
Daniel Vettera8bb6812014-02-10 18:00:39 +010010978struct drm_framebuffer *
10979__intel_framebuffer_create(struct drm_device *dev,
10980 struct drm_mode_fb_cmd2 *mode_cmd,
10981 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010982{
10983 struct intel_framebuffer *intel_fb;
10984 int ret;
10985
10986 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010987 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010988 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010989
10990 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010991 if (ret)
10992 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010993
10994 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010995
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010996err:
10997 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010998 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010999}
11000
Daniel Vetterb5ea6422014-03-02 21:18:00 +010011001static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010011002intel_framebuffer_create(struct drm_device *dev,
11003 struct drm_mode_fb_cmd2 *mode_cmd,
11004 struct drm_i915_gem_object *obj)
11005{
11006 struct drm_framebuffer *fb;
11007 int ret;
11008
11009 ret = i915_mutex_lock_interruptible(dev);
11010 if (ret)
11011 return ERR_PTR(ret);
11012 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
11013 mutex_unlock(&dev->struct_mutex);
11014
11015 return fb;
11016}
11017
Chris Wilsond2dff872011-04-19 08:36:26 +010011018static u32
11019intel_framebuffer_pitch_for_width(int width, int bpp)
11020{
11021 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
11022 return ALIGN(pitch, 64);
11023}
11024
11025static u32
11026intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11027{
11028 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020011029 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010011030}
11031
11032static struct drm_framebuffer *
11033intel_framebuffer_create_for_mode(struct drm_device *dev,
11034 struct drm_display_mode *mode,
11035 int depth, int bpp)
11036{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011037 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011038 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000011039 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010011040
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +000011041 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +010011042 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010011043 if (IS_ERR(obj))
11044 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011045
11046 mode_cmd.width = mode->hdisplay;
11047 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011048 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11049 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000011050 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010011051
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011052 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11053 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010011054 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011055
11056 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011057}
11058
11059static struct drm_framebuffer *
11060mode_fits_in_fbdev(struct drm_device *dev,
11061 struct drm_display_mode *mode)
11062{
Daniel Vetter06957262015-08-10 13:34:08 +020011063#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +010011064 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +010011065 struct drm_i915_gem_object *obj;
11066 struct drm_framebuffer *fb;
11067
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011068 if (!dev_priv->fbdev)
11069 return NULL;
11070
11071 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010011072 return NULL;
11073
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011074 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011075 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011076
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011077 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011078 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
11079 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010011080 return NULL;
11081
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011082 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010011083 return NULL;
11084
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011085 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010011086 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020011087#else
11088 return NULL;
11089#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010011090}
11091
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011092static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11093 struct drm_crtc *crtc,
11094 struct drm_display_mode *mode,
11095 struct drm_framebuffer *fb,
11096 int x, int y)
11097{
11098 struct drm_plane_state *plane_state;
11099 int hdisplay, vdisplay;
11100 int ret;
11101
11102 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11103 if (IS_ERR(plane_state))
11104 return PTR_ERR(plane_state);
11105
11106 if (mode)
11107 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11108 else
11109 hdisplay = vdisplay = 0;
11110
11111 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11112 if (ret)
11113 return ret;
11114 drm_atomic_set_fb_for_plane(plane_state, fb);
11115 plane_state->crtc_x = 0;
11116 plane_state->crtc_y = 0;
11117 plane_state->crtc_w = hdisplay;
11118 plane_state->crtc_h = vdisplay;
11119 plane_state->src_x = x << 16;
11120 plane_state->src_y = y << 16;
11121 plane_state->src_w = hdisplay << 16;
11122 plane_state->src_h = vdisplay << 16;
11123
11124 return 0;
11125}
11126
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011127bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010011128 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050011129 struct intel_load_detect_pipe *old,
11130 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011131{
11132 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011133 struct intel_encoder *intel_encoder =
11134 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080011135 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011136 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011137 struct drm_crtc *crtc = NULL;
11138 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020011139 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +020011140 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050011141 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011142 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011143 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011144 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050011145 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011146
Chris Wilsond2dff872011-04-19 08:36:26 +010011147 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011148 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011149 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011150
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011151 old->restore_state = NULL;
11152
Rob Clark51fd3712013-11-19 12:10:12 -050011153retry:
11154 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11155 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011156 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011157
Jesse Barnes79e53942008-11-07 14:24:08 -080011158 /*
11159 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010011160 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011161 * - if the connector already has an assigned crtc, use it (but make
11162 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010011163 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011164 * - try to find the first unused crtc that can drive this connector,
11165 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080011166 */
11167
11168 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011169 if (connector->state->crtc) {
11170 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010011171
Rob Clark51fd3712013-11-19 12:10:12 -050011172 ret = drm_modeset_lock(&crtc->mutex, ctx);
11173 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011174 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010011175
11176 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011177 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080011178 }
11179
11180 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011181 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011182 i++;
11183 if (!(encoder->possible_crtcs & (1 << i)))
11184 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011185
11186 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11187 if (ret)
11188 goto fail;
11189
11190 if (possible_crtc->state->enable) {
11191 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030011192 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011193 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030011194
11195 crtc = possible_crtc;
11196 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080011197 }
11198
11199 /*
11200 * If we didn't find an unused CRTC, don't use any.
11201 */
11202 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010011203 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011204 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011205 }
11206
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011207found:
11208 intel_crtc = to_intel_crtc(crtc);
11209
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010011210 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11211 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011212 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011213
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011214 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011215 restore_state = drm_atomic_state_alloc(dev);
11216 if (!state || !restore_state) {
11217 ret = -ENOMEM;
11218 goto fail;
11219 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011220
11221 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011222 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011223
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011224 connector_state = drm_atomic_get_connector_state(state, connector);
11225 if (IS_ERR(connector_state)) {
11226 ret = PTR_ERR(connector_state);
11227 goto fail;
11228 }
11229
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011230 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11231 if (ret)
11232 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011233
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011234 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11235 if (IS_ERR(crtc_state)) {
11236 ret = PTR_ERR(crtc_state);
11237 goto fail;
11238 }
11239
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020011240 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011241
Chris Wilson64927112011-04-20 07:25:26 +010011242 if (!mode)
11243 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080011244
Chris Wilsond2dff872011-04-19 08:36:26 +010011245 /* We need a framebuffer large enough to accommodate all accesses
11246 * that the plane may generate whilst we perform load detection.
11247 * We can not rely on the fbcon either being present (we get called
11248 * during its initialisation to detect all boot displays, or it may
11249 * not even exist) or that it is large enough to satisfy the
11250 * requested mode.
11251 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020011252 fb = mode_fits_in_fbdev(dev, mode);
11253 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011254 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011255 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010011256 } else
11257 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011258 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011259 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011260 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011261 }
Chris Wilsond2dff872011-04-19 08:36:26 +010011262
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011263 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11264 if (ret)
11265 goto fail;
11266
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011267 drm_framebuffer_unreference(fb);
11268
11269 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11270 if (ret)
11271 goto fail;
11272
11273 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11274 if (!ret)
11275 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11276 if (!ret)
11277 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11278 if (ret) {
11279 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11280 goto fail;
11281 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030011282
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010011283 ret = drm_atomic_commit(state);
11284 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010011285 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011286 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011287 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011288
11289 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010011290
Jesse Barnes79e53942008-11-07 14:24:08 -080011291 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020011292 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010011293 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011294
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011295fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010011296 if (state) {
11297 drm_atomic_state_put(state);
11298 state = NULL;
11299 }
11300 if (restore_state) {
11301 drm_atomic_state_put(restore_state);
11302 restore_state = NULL;
11303 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011304
Rob Clark51fd3712013-11-19 12:10:12 -050011305 if (ret == -EDEADLK) {
11306 drm_modeset_backoff(ctx);
11307 goto retry;
11308 }
11309
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011310 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011311}
11312
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011313void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020011314 struct intel_load_detect_pipe *old,
11315 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011316{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011317 struct intel_encoder *intel_encoder =
11318 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010011319 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011320 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011321 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011322
Chris Wilsond2dff872011-04-19 08:36:26 +010011323 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011324 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011325 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011326
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011327 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010011328 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011329
11330 ret = drm_atomic_commit(state);
Chris Wilson08536952016-10-14 13:18:18 +010011331 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011332 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010011333 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080011334}
11335
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011336static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011337 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011338{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011339 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011340 u32 dpll = pipe_config->dpll_hw_state.dpll;
11341
11342 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020011343 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010011344 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011345 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011346 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011347 return 96000;
11348 else
11349 return 48000;
11350}
11351
Jesse Barnes79e53942008-11-07 14:24:08 -080011352/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011353static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011354 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080011355{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011356 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011357 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011358 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030011359 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080011360 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030011361 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030011362 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011363 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080011364
11365 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030011366 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011367 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030011368 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011369
11370 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011371 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011372 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11373 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080011374 } else {
11375 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11376 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11377 }
11378
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011379 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011380 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011381 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11382 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080011383 else
11384 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080011385 DPLL_FPA01_P1_POST_DIV_SHIFT);
11386
11387 switch (dpll & DPLL_MODE_MASK) {
11388 case DPLLB_MODE_DAC_SERIAL:
11389 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11390 5 : 10;
11391 break;
11392 case DPLLB_MODE_LVDS:
11393 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11394 7 : 14;
11395 break;
11396 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080011397 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080011398 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011399 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080011400 }
11401
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011402 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030011403 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011404 else
Imre Deakdccbea32015-06-22 23:35:51 +030011405 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011406 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010011407 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011408 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080011409
11410 if (is_lvds) {
11411 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11412 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011413
11414 if (lvds & LVDS_CLKB_POWER_UP)
11415 clock.p2 = 7;
11416 else
11417 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080011418 } else {
11419 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11420 clock.p1 = 2;
11421 else {
11422 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11423 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11424 }
11425 if (dpll & PLL_P2_DIVIDE_BY_4)
11426 clock.p2 = 4;
11427 else
11428 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080011429 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011430
Imre Deakdccbea32015-06-22 23:35:51 +030011431 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011432 }
11433
Ville Syrjälä18442d02013-09-13 16:00:08 +030011434 /*
11435 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010011436 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030011437 * encoder's get_config() function.
11438 */
Imre Deakdccbea32015-06-22 23:35:51 +030011439 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011440}
11441
Ville Syrjälä6878da02013-09-13 15:59:11 +030011442int intel_dotclock_calculate(int link_freq,
11443 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011444{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011445 /*
11446 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011447 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011448 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011449 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011450 *
11451 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011452 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080011453 */
11454
Ville Syrjälä6878da02013-09-13 15:59:11 +030011455 if (!m_n->link_n)
11456 return 0;
11457
11458 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11459}
11460
Ville Syrjälä18442d02013-09-13 16:00:08 +030011461static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011462 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030011463{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011464 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011465
11466 /* read out port_clock from the DPLL */
11467 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030011468
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011469 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011470 * In case there is an active pipe without active ports,
11471 * we may need some idea for the dotclock anyway.
11472 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011473 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011474 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011475 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011476 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080011477}
11478
11479/** Returns the currently programmed mode of the given pipe. */
11480struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11481 struct drm_crtc *crtc)
11482{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011483 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011484 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011485 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011486 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011487 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020011488 int htot = I915_READ(HTOTAL(cpu_transcoder));
11489 int hsync = I915_READ(HSYNC(cpu_transcoder));
11490 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11491 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030011492 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080011493
11494 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11495 if (!mode)
11496 return NULL;
11497
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011498 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11499 if (!pipe_config) {
11500 kfree(mode);
11501 return NULL;
11502 }
11503
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011504 /*
11505 * Construct a pipe_config sufficient for getting the clock info
11506 * back out of crtc_clock_get.
11507 *
11508 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11509 * to use a real value here instead.
11510 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011511 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11512 pipe_config->pixel_multiplier = 1;
11513 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11514 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11515 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11516 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011517
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011518 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080011519 mode->hdisplay = (htot & 0xffff) + 1;
11520 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11521 mode->hsync_start = (hsync & 0xffff) + 1;
11522 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11523 mode->vdisplay = (vtot & 0xffff) + 1;
11524 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11525 mode->vsync_start = (vsync & 0xffff) + 1;
11526 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11527
11528 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080011529
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011530 kfree(pipe_config);
11531
Jesse Barnes79e53942008-11-07 14:24:08 -080011532 return mode;
11533}
11534
11535static void intel_crtc_destroy(struct drm_crtc *crtc)
11536{
11537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011538 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011539 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011540
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011541 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011542 work = intel_crtc->flip_work;
11543 intel_crtc->flip_work = NULL;
11544 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011545
Daniel Vetter5a21b662016-05-24 17:13:53 +020011546 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011547 cancel_work_sync(&work->mmio_work);
11548 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011549 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011550 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011551
11552 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011553
Jesse Barnes79e53942008-11-07 14:24:08 -080011554 kfree(intel_crtc);
11555}
11556
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011557static void intel_unpin_work_fn(struct work_struct *__work)
11558{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011559 struct intel_flip_work *work =
11560 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011561 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11562 struct drm_device *dev = crtc->base.dev;
11563 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011564
Daniel Vetter5a21b662016-05-24 17:13:53 +020011565 if (is_mmio_work(work))
11566 flush_work(&work->mmio_work);
11567
11568 mutex_lock(&dev->struct_mutex);
11569 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010011570 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011571 mutex_unlock(&dev->struct_mutex);
11572
Chris Wilsone8a261e2016-07-20 13:31:49 +010011573 i915_gem_request_put(work->flip_queued_req);
11574
Chris Wilson5748b6a2016-08-04 16:32:38 +010011575 intel_frontbuffer_flip_complete(to_i915(dev),
11576 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011577 intel_fbc_post_update(crtc);
11578 drm_framebuffer_unreference(work->old_fb);
11579
11580 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11581 atomic_dec(&crtc->unpin_work_count);
11582
11583 kfree(work);
11584}
11585
11586/* Is 'a' after or equal to 'b'? */
11587static bool g4x_flip_count_after_eq(u32 a, u32 b)
11588{
11589 return !((a - b) & 0x80000000);
11590}
11591
11592static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11593 struct intel_flip_work *work)
11594{
11595 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011596 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011597
Chris Wilson8af29b02016-09-09 14:11:47 +010011598 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011599 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011600
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011601 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011602 * The relevant registers doen't exist on pre-ctg.
11603 * As the flip done interrupt doesn't trigger for mmio
11604 * flips on gmch platforms, a flip count check isn't
11605 * really needed there. But since ctg has the registers,
11606 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011607 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011608 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011609 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011610
Daniel Vetter5a21b662016-05-24 17:13:53 +020011611 /*
11612 * BDW signals flip done immediately if the plane
11613 * is disabled, even if the plane enable is already
11614 * armed to occur at the next vblank :(
11615 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011616
Daniel Vetter5a21b662016-05-24 17:13:53 +020011617 /*
11618 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11619 * used the same base address. In that case the mmio flip might
11620 * have completed, but the CS hasn't even executed the flip yet.
11621 *
11622 * A flip count check isn't enough as the CS might have updated
11623 * the base address just after start of vblank, but before we
11624 * managed to process the interrupt. This means we'd complete the
11625 * CS flip too soon.
11626 *
11627 * Combining both checks should get us a good enough result. It may
11628 * still happen that the CS flip has been executed, but has not
11629 * yet actually completed. But in case the base address is the same
11630 * anyway, we don't really care.
11631 */
11632 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11633 crtc->flip_work->gtt_offset &&
11634 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11635 crtc->flip_work->flip_count);
11636}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011637
Daniel Vetter5a21b662016-05-24 17:13:53 +020011638static bool
11639__pageflip_finished_mmio(struct intel_crtc *crtc,
11640 struct intel_flip_work *work)
11641{
11642 /*
11643 * MMIO work completes when vblank is different from
11644 * flip_queued_vblank.
11645 *
11646 * Reset counter value doesn't matter, this is handled by
11647 * i915_wait_request finishing early, so no need to handle
11648 * reset here.
11649 */
11650 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011651}
11652
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011653
11654static bool pageflip_finished(struct intel_crtc *crtc,
11655 struct intel_flip_work *work)
11656{
11657 if (!atomic_read(&work->pending))
11658 return false;
11659
11660 smp_rmb();
11661
Daniel Vetter5a21b662016-05-24 17:13:53 +020011662 if (is_mmio_work(work))
11663 return __pageflip_finished_mmio(crtc, work);
11664 else
11665 return __pageflip_finished_cs(crtc, work);
11666}
11667
11668void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11669{
Chris Wilson91c8a322016-07-05 10:40:23 +010011670 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020011671 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011672 struct intel_flip_work *work;
11673 unsigned long flags;
11674
11675 /* Ignore early vblank irqs */
11676 if (!crtc)
11677 return;
11678
Daniel Vetterf3260382014-09-15 14:55:23 +020011679 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011680 * This is called both by irq handlers and the reset code (to complete
11681 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011682 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011683 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011684 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011685
11686 if (work != NULL &&
11687 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011688 pageflip_finished(crtc, work))
11689 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011690
11691 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011692}
11693
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011694void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011695{
Chris Wilson91c8a322016-07-05 10:40:23 +010011696 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020011697 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011698 struct intel_flip_work *work;
11699 unsigned long flags;
11700
11701 /* Ignore early vblank irqs */
11702 if (!crtc)
11703 return;
11704
11705 /*
11706 * This is called both by irq handlers and the reset code (to complete
11707 * lost pageflips) so needs the full irqsave spinlocks.
11708 */
11709 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011710 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011711
Daniel Vetter5a21b662016-05-24 17:13:53 +020011712 if (work != NULL &&
11713 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011714 pageflip_finished(crtc, work))
11715 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011716
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011717 spin_unlock_irqrestore(&dev->event_lock, flags);
11718}
11719
Daniel Vetter5a21b662016-05-24 17:13:53 +020011720static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11721 struct intel_flip_work *work)
11722{
11723 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11724
11725 /* Ensure that the work item is consistent when activating it ... */
11726 smp_mb__before_atomic();
11727 atomic_set(&work->pending, 1);
11728}
11729
11730static int intel_gen2_queue_flip(struct drm_device *dev,
11731 struct drm_crtc *crtc,
11732 struct drm_framebuffer *fb,
11733 struct drm_i915_gem_object *obj,
11734 struct drm_i915_gem_request *req,
11735 uint32_t flags)
11736{
Chris Wilson7e37f882016-08-02 22:50:21 +010011737 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11739 u32 flip_mask;
11740 int ret;
11741
11742 ret = intel_ring_begin(req, 6);
11743 if (ret)
11744 return ret;
11745
11746 /* Can't queue multiple flips, so wait for the previous
11747 * one to finish before executing the next.
11748 */
11749 if (intel_crtc->plane)
11750 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11751 else
11752 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011753 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11754 intel_ring_emit(ring, MI_NOOP);
11755 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011756 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011757 intel_ring_emit(ring, fb->pitches[0]);
11758 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11759 intel_ring_emit(ring, 0); /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011760
11761 return 0;
11762}
11763
11764static int intel_gen3_queue_flip(struct drm_device *dev,
11765 struct drm_crtc *crtc,
11766 struct drm_framebuffer *fb,
11767 struct drm_i915_gem_object *obj,
11768 struct drm_i915_gem_request *req,
11769 uint32_t flags)
11770{
Chris Wilson7e37f882016-08-02 22:50:21 +010011771 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11773 u32 flip_mask;
11774 int ret;
11775
11776 ret = intel_ring_begin(req, 6);
11777 if (ret)
11778 return ret;
11779
11780 if (intel_crtc->plane)
11781 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11782 else
11783 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011784 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11785 intel_ring_emit(ring, MI_NOOP);
11786 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011787 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011788 intel_ring_emit(ring, fb->pitches[0]);
11789 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11790 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011791
11792 return 0;
11793}
11794
11795static int intel_gen4_queue_flip(struct drm_device *dev,
11796 struct drm_crtc *crtc,
11797 struct drm_framebuffer *fb,
11798 struct drm_i915_gem_object *obj,
11799 struct drm_i915_gem_request *req,
11800 uint32_t flags)
11801{
Chris Wilson7e37f882016-08-02 22:50:21 +010011802 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011803 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11805 uint32_t pf, pipesrc;
11806 int ret;
11807
11808 ret = intel_ring_begin(req, 4);
11809 if (ret)
11810 return ret;
11811
11812 /* i965+ uses the linear or tiled offsets from the
11813 * Display Registers (which do not change across a page-flip)
11814 * so we need only reprogram the base address.
11815 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011816 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011817 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011818 intel_ring_emit(ring, fb->pitches[0]);
11819 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011820 intel_fb_modifier_to_tiling(fb->modifier));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011821
11822 /* XXX Enabling the panel-fitter across page-flip is so far
11823 * untested on non-native modes, so ignore it for now.
11824 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11825 */
11826 pf = 0;
11827 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011828 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011829
11830 return 0;
11831}
11832
11833static int intel_gen6_queue_flip(struct drm_device *dev,
11834 struct drm_crtc *crtc,
11835 struct drm_framebuffer *fb,
11836 struct drm_i915_gem_object *obj,
11837 struct drm_i915_gem_request *req,
11838 uint32_t flags)
11839{
Chris Wilson7e37f882016-08-02 22:50:21 +010011840 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011841 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11843 uint32_t pf, pipesrc;
11844 int ret;
11845
11846 ret = intel_ring_begin(req, 4);
11847 if (ret)
11848 return ret;
11849
Chris Wilsonb5321f32016-08-02 22:50:18 +010011850 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011851 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011852 intel_ring_emit(ring, fb->pitches[0] |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011853 intel_fb_modifier_to_tiling(fb->modifier));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011854 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011855
11856 /* Contrary to the suggestions in the documentation,
11857 * "Enable Panel Fitter" does not seem to be required when page
11858 * flipping with a non-native mode, and worse causes a normal
11859 * modeset to fail.
11860 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11861 */
11862 pf = 0;
11863 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011864 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011865
11866 return 0;
11867}
11868
11869static int intel_gen7_queue_flip(struct drm_device *dev,
11870 struct drm_crtc *crtc,
11871 struct drm_framebuffer *fb,
11872 struct drm_i915_gem_object *obj,
11873 struct drm_i915_gem_request *req,
11874 uint32_t flags)
11875{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011876 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson7e37f882016-08-02 22:50:21 +010011877 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11879 uint32_t plane_bit = 0;
11880 int len, ret;
11881
11882 switch (intel_crtc->plane) {
11883 case PLANE_A:
11884 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11885 break;
11886 case PLANE_B:
11887 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11888 break;
11889 case PLANE_C:
11890 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11891 break;
11892 default:
11893 WARN_ONCE(1, "unknown plane in flip command\n");
11894 return -ENODEV;
11895 }
11896
11897 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011898 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011899 len += 6;
11900 /*
11901 * On Gen 8, SRM is now taking an extra dword to accommodate
11902 * 48bits addresses, and we need a NOOP for the batch size to
11903 * stay even.
11904 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011905 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011906 len += 2;
11907 }
11908
11909 /*
11910 * BSpec MI_DISPLAY_FLIP for IVB:
11911 * "The full packet must be contained within the same cache line."
11912 *
11913 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11914 * cacheline, if we ever start emitting more commands before
11915 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11916 * then do the cacheline alignment, and finally emit the
11917 * MI_DISPLAY_FLIP.
11918 */
11919 ret = intel_ring_cacheline_align(req);
11920 if (ret)
11921 return ret;
11922
11923 ret = intel_ring_begin(req, len);
11924 if (ret)
11925 return ret;
11926
11927 /* Unmask the flip-done completion message. Note that the bspec says that
11928 * we should do this for both the BCS and RCS, and that we must not unmask
11929 * more than one flip event at any time (or ensure that one flip message
11930 * can be sent by waiting for flip-done prior to queueing new flips).
11931 * Experimentation says that BCS works despite DERRMR masking all
11932 * flip-done completion events and that unmasking all planes at once
11933 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11934 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11935 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011936 if (req->engine->id == RCS) {
11937 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11938 intel_ring_emit_reg(ring, DERRMR);
11939 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011940 DERRMR_PIPEB_PRI_FLIP_DONE |
11941 DERRMR_PIPEC_PRI_FLIP_DONE));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011942 if (IS_GEN8(dev_priv))
Chris Wilsonb5321f32016-08-02 22:50:18 +010011943 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011944 MI_SRM_LRM_GLOBAL_GTT);
11945 else
Chris Wilsonb5321f32016-08-02 22:50:18 +010011946 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011947 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +010011948 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonbde13eb2016-08-15 10:49:07 +010011949 intel_ring_emit(ring,
11950 i915_ggtt_offset(req->engine->scratch) + 256);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011951 if (IS_GEN8(dev_priv)) {
Chris Wilsonb5321f32016-08-02 22:50:18 +010011952 intel_ring_emit(ring, 0);
11953 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011954 }
11955 }
11956
Chris Wilsonb5321f32016-08-02 22:50:18 +010011957 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011958 intel_ring_emit(ring, fb->pitches[0] |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011959 intel_fb_modifier_to_tiling(fb->modifier));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011960 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11961 intel_ring_emit(ring, (MI_NOOP));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011962
11963 return 0;
11964}
11965
11966static bool use_mmio_flip(struct intel_engine_cs *engine,
11967 struct drm_i915_gem_object *obj)
11968{
11969 /*
11970 * This is not being used for older platforms, because
11971 * non-availability of flip done interrupt forces us to use
11972 * CS flips. Older platforms derive flip done using some clever
11973 * tricks involving the flip_pending status bits and vblank irqs.
11974 * So using MMIO flips there would disrupt this mechanism.
11975 */
11976
11977 if (engine == NULL)
11978 return true;
11979
11980 if (INTEL_GEN(engine->i915) < 5)
11981 return false;
11982
11983 if (i915.use_mmio_flip < 0)
11984 return false;
11985 else if (i915.use_mmio_flip > 0)
11986 return true;
11987 else if (i915.enable_execlists)
11988 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011989
Chris Wilsond07f0e52016-10-28 13:58:44 +010011990 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011991}
11992
11993static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11994 unsigned int rotation,
11995 struct intel_flip_work *work)
11996{
11997 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011998 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011999 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
12000 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020012001 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012002
12003 ctl = I915_READ(PLANE_CTL(pipe, 0));
12004 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012005 switch (fb->modifier) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012006 case DRM_FORMAT_MOD_NONE:
12007 break;
12008 case I915_FORMAT_MOD_X_TILED:
12009 ctl |= PLANE_CTL_TILED_X;
12010 break;
12011 case I915_FORMAT_MOD_Y_TILED:
12012 ctl |= PLANE_CTL_TILED_Y;
12013 break;
12014 case I915_FORMAT_MOD_Yf_TILED:
12015 ctl |= PLANE_CTL_TILED_YF;
12016 break;
12017 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012018 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012019 }
12020
12021 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020012022 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
12023 * PLANE_SURF updates, the update is then guaranteed to be atomic.
12024 */
12025 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
12026 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12027
12028 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12029 POSTING_READ(PLANE_SURF(pipe, 0));
12030}
12031
12032static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12033 struct intel_flip_work *work)
12034{
12035 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012036 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012037 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012038 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12039 u32 dspcntr;
12040
12041 dspcntr = I915_READ(reg);
12042
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012043 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012044 dspcntr |= DISPPLANE_TILED;
12045 else
12046 dspcntr &= ~DISPPLANE_TILED;
12047
12048 I915_WRITE(reg, dspcntr);
12049
12050 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12051 POSTING_READ(DSPSURF(intel_crtc->plane));
12052}
12053
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012054static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000012055{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012056 struct intel_flip_work *work =
12057 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012058 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12059 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12060 struct intel_framebuffer *intel_fb =
12061 to_intel_framebuffer(crtc->base.primary->fb);
12062 struct drm_i915_gem_object *obj = intel_fb->obj;
12063
Chris Wilsond07f0e52016-10-28 13:58:44 +010012064 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012065
12066 intel_pipe_update_start(crtc);
12067
12068 if (INTEL_GEN(dev_priv) >= 9)
12069 skl_do_mmio_flip(crtc, work->rotation, work);
12070 else
12071 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12072 ilk_do_mmio_flip(crtc, work);
12073
12074 intel_pipe_update_end(crtc, work);
12075}
12076
12077static int intel_default_queue_flip(struct drm_device *dev,
12078 struct drm_crtc *crtc,
12079 struct drm_framebuffer *fb,
12080 struct drm_i915_gem_object *obj,
12081 struct drm_i915_gem_request *req,
12082 uint32_t flags)
12083{
12084 return -ENODEV;
12085}
12086
12087static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12088 struct intel_crtc *intel_crtc,
12089 struct intel_flip_work *work)
12090{
12091 u32 addr, vblank;
12092
12093 if (!atomic_read(&work->pending))
12094 return false;
12095
12096 smp_rmb();
12097
12098 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12099 if (work->flip_ready_vblank == 0) {
12100 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010012101 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012102 return false;
12103
12104 work->flip_ready_vblank = vblank;
12105 }
12106
12107 if (vblank - work->flip_ready_vblank < 3)
12108 return false;
12109
12110 /* Potential stall - if we see that the flip has happened,
12111 * assume a missed interrupt. */
12112 if (INTEL_GEN(dev_priv) >= 4)
12113 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12114 else
12115 addr = I915_READ(DSPADDR(intel_crtc->plane));
12116
12117 /* There is a potential issue here with a false positive after a flip
12118 * to the same address. We could address this by checking for a
12119 * non-incrementing frame counter.
12120 */
12121 return addr == work->gtt_offset;
12122}
12123
12124void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12125{
Chris Wilson91c8a322016-07-05 10:40:23 +010012126 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020012127 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012128 struct intel_flip_work *work;
12129
12130 WARN_ON(!in_interrupt());
12131
12132 if (crtc == NULL)
12133 return;
12134
12135 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012136 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012137
12138 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012139 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012140 WARN_ONCE(1,
12141 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012142 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
12143 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012144 work = NULL;
12145 }
12146
12147 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012148 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012149 intel_queue_rps_boost_for_request(work->flip_queued_req);
12150 spin_unlock(&dev->event_lock);
12151}
12152
12153static int intel_crtc_page_flip(struct drm_crtc *crtc,
12154 struct drm_framebuffer *fb,
12155 struct drm_pending_vblank_event *event,
12156 uint32_t page_flip_flags)
12157{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012158 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012159 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012160 struct drm_framebuffer *old_fb = crtc->primary->fb;
12161 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12163 struct drm_plane *primary = crtc->primary;
12164 enum pipe pipe = intel_crtc->pipe;
12165 struct intel_flip_work *work;
12166 struct intel_engine_cs *engine;
12167 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010012168 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010012169 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012170 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053012171
Daniel Vetter5a21b662016-05-24 17:13:53 +020012172 /*
12173 * drm_mode_page_flip_ioctl() should already catch this, but double
12174 * check to be safe. In the future we may enable pageflipping from
12175 * a disabled primary plane.
12176 */
12177 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12178 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012179
Daniel Vetter5a21b662016-05-24 17:13:53 +020012180 /* Can't change pixel format via MI display flips. */
12181 if (fb->pixel_format != crtc->primary->fb->pixel_format)
12182 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012183
Daniel Vetter5a21b662016-05-24 17:13:53 +020012184 /*
12185 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12186 * Note that pitch changes could also affect these register.
12187 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012188 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020012189 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12190 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12191 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012192
Daniel Vetter5a21b662016-05-24 17:13:53 +020012193 if (i915_terminally_wedged(&dev_priv->gpu_error))
12194 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012195
Daniel Vetter5a21b662016-05-24 17:13:53 +020012196 work = kzalloc(sizeof(*work), GFP_KERNEL);
12197 if (work == NULL)
12198 return -ENOMEM;
12199
12200 work->event = event;
12201 work->crtc = crtc;
12202 work->old_fb = old_fb;
12203 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053012204
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012205 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012206 if (ret)
12207 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012208
Daniel Vetter5a21b662016-05-24 17:13:53 +020012209 /* We borrow the event spin lock for protecting flip_work */
12210 spin_lock_irq(&dev->event_lock);
12211 if (intel_crtc->flip_work) {
12212 /* Before declaring the flip queue wedged, check if
12213 * the hardware completed the operation behind our backs.
12214 */
12215 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12216 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12217 page_flip_completed(intel_crtc);
12218 } else {
12219 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12220 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012221
Daniel Vetter5a21b662016-05-24 17:13:53 +020012222 drm_crtc_vblank_put(crtc);
12223 kfree(work);
12224 return -EBUSY;
12225 }
12226 }
12227 intel_crtc->flip_work = work;
12228 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080012229
Daniel Vetter5a21b662016-05-24 17:13:53 +020012230 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12231 flush_workqueue(dev_priv->wq);
12232
12233 /* Reference the objects for the scheduled work. */
12234 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012235
12236 crtc->primary->fb = fb;
12237 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020012238
Chris Wilson25dc5562016-07-20 13:31:52 +010012239 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012240
12241 ret = i915_mutex_lock_interruptible(dev);
12242 if (ret)
12243 goto cleanup;
12244
Chris Wilson8af29b02016-09-09 14:11:47 +010012245 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12246 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012247 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000012248 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012249 }
12250
12251 atomic_inc(&intel_crtc->unpin_work_count);
12252
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012253 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012254 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12255
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010012256 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012257 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012258 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012259 /* vlv: DISPLAY_FLIP fails to change tiling */
12260 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012261 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012262 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012263 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010012264 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012265 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053012266 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012267 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053012268 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012269 }
12270
12271 mmio_flip = use_mmio_flip(engine, obj);
12272
Chris Wilson058d88c2016-08-15 10:49:06 +010012273 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12274 if (IS_ERR(vma)) {
12275 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012276 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010012277 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012278
Ville Syrjälä6687c902015-09-15 13:16:41 +030012279 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012280 work->gtt_offset += intel_crtc->dspaddr_offset;
12281 work->rotation = crtc->primary->state->rotation;
12282
Paulo Zanoni1f0613162016-08-17 16:41:44 -030012283 /*
12284 * There's the potential that the next frame will not be compatible with
12285 * FBC, so we want to call pre_update() before the actual page flip.
12286 * The problem is that pre_update() caches some information about the fb
12287 * object, so we want to do this only after the object is pinned. Let's
12288 * be on the safe side and do this immediately before scheduling the
12289 * flip.
12290 */
12291 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12292 to_intel_plane_state(primary->state));
12293
Daniel Vetter5a21b662016-05-24 17:13:53 +020012294 if (mmio_flip) {
12295 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030012296 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012297 } else {
Chris Wilsone8a9c582016-12-18 15:37:20 +000012298 request = i915_gem_request_alloc(engine,
12299 dev_priv->kernel_context);
Chris Wilson8e637172016-08-02 22:50:26 +010012300 if (IS_ERR(request)) {
12301 ret = PTR_ERR(request);
12302 goto cleanup_unpin;
12303 }
12304
Chris Wilsona2bc4692016-09-09 14:11:56 +010012305 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010012306 if (ret)
12307 goto cleanup_request;
12308
Daniel Vetter5a21b662016-05-24 17:13:53 +020012309 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12310 page_flip_flags);
12311 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010012312 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012313
12314 intel_mark_page_flip_active(intel_crtc, work);
12315
Chris Wilson8e637172016-08-02 22:50:26 +010012316 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012317 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012318 }
12319
Chris Wilson92117f02016-11-28 14:36:48 +000012320 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012321 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12322 to_intel_plane(primary)->frontbuffer_bit);
12323 mutex_unlock(&dev->struct_mutex);
12324
Chris Wilson5748b6a2016-08-04 16:32:38 +010012325 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012326 to_intel_plane(primary)->frontbuffer_bit);
12327
12328 trace_i915_flip_request(intel_crtc->plane, obj);
12329
12330 return 0;
12331
Chris Wilson8e637172016-08-02 22:50:26 +010012332cleanup_request:
12333 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012334cleanup_unpin:
12335 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12336cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012337 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000012338unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012339 mutex_unlock(&dev->struct_mutex);
12340cleanup:
12341 crtc->primary->fb = old_fb;
12342 update_state_fb(crtc->primary);
12343
Chris Wilsonf0cd5182016-10-28 13:58:43 +010012344 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012345 drm_framebuffer_unreference(work->old_fb);
12346
12347 spin_lock_irq(&dev->event_lock);
12348 intel_crtc->flip_work = NULL;
12349 spin_unlock_irq(&dev->event_lock);
12350
12351 drm_crtc_vblank_put(crtc);
12352free_work:
12353 kfree(work);
12354
12355 if (ret == -EIO) {
12356 struct drm_atomic_state *state;
12357 struct drm_plane_state *plane_state;
12358
12359out_hang:
12360 state = drm_atomic_state_alloc(dev);
12361 if (!state)
12362 return -ENOMEM;
12363 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12364
12365retry:
12366 plane_state = drm_atomic_get_plane_state(state, primary);
12367 ret = PTR_ERR_OR_ZERO(plane_state);
12368 if (!ret) {
12369 drm_atomic_set_fb_for_plane(plane_state, fb);
12370
12371 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12372 if (!ret)
12373 ret = drm_atomic_commit(state);
12374 }
12375
12376 if (ret == -EDEADLK) {
12377 drm_modeset_backoff(state->acquire_ctx);
12378 drm_atomic_state_clear(state);
12379 goto retry;
12380 }
12381
Chris Wilson08536952016-10-14 13:18:18 +010012382 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012383
12384 if (ret == 0 && event) {
12385 spin_lock_irq(&dev->event_lock);
12386 drm_crtc_send_vblank_event(crtc, event);
12387 spin_unlock_irq(&dev->event_lock);
12388 }
12389 }
12390 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012391}
12392
Daniel Vetter5a21b662016-05-24 17:13:53 +020012393
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012394/**
12395 * intel_wm_need_update - Check whether watermarks need updating
12396 * @plane: drm plane
12397 * @state: new plane state
12398 *
12399 * Check current plane state versus the new one to determine whether
12400 * watermarks need to be recalculated.
12401 *
12402 * Returns true or false.
12403 */
12404static bool intel_wm_need_update(struct drm_plane *plane,
12405 struct drm_plane_state *state)
12406{
Matt Roperd21fbe82015-09-24 15:53:12 -070012407 struct intel_plane_state *new = to_intel_plane_state(state);
12408 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12409
12410 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012411 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012412 return true;
12413
12414 if (!cur->base.fb || !new->base.fb)
12415 return false;
12416
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012417 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012418 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012419 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12420 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12421 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12422 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012423 return true;
12424
12425 return false;
12426}
12427
Matt Roperd21fbe82015-09-24 15:53:12 -070012428static bool needs_scaling(struct intel_plane_state *state)
12429{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012430 int src_w = drm_rect_width(&state->base.src) >> 16;
12431 int src_h = drm_rect_height(&state->base.src) >> 16;
12432 int dst_w = drm_rect_width(&state->base.dst);
12433 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070012434
12435 return (src_w != dst_w || src_h != dst_h);
12436}
12437
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012438int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12439 struct drm_plane_state *plane_state)
12440{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012441 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012442 struct drm_crtc *crtc = crtc_state->crtc;
12443 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12444 struct drm_plane *plane = plane_state->plane;
12445 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080012446 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012447 struct intel_plane_state *old_plane_state =
12448 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012449 bool mode_changed = needs_modeset(crtc_state);
12450 bool was_crtc_enabled = crtc->state->active;
12451 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012452 bool turn_off, turn_on, visible, was_visible;
12453 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030012454 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012455
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +010012456 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012457 ret = skl_update_scaler_plane(
12458 to_intel_crtc_state(crtc_state),
12459 to_intel_plane_state(plane_state));
12460 if (ret)
12461 return ret;
12462 }
12463
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012464 was_visible = old_plane_state->base.visible;
12465 visible = to_intel_plane_state(plane_state)->base.visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012466
12467 if (!was_crtc_enabled && WARN_ON(was_visible))
12468 was_visible = false;
12469
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012470 /*
12471 * Visibility is calculated as if the crtc was on, but
12472 * after scaler setup everything depends on it being off
12473 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030012474 *
12475 * FIXME this is wrong for watermarks. Watermarks should also
12476 * be computed as if the pipe would be active. Perhaps move
12477 * per-plane wm computation to the .check_plane() hook, and
12478 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012479 */
12480 if (!is_crtc_enabled)
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012481 to_intel_plane_state(plane_state)->base.visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012482
12483 if (!was_visible && !visible)
12484 return 0;
12485
Maarten Lankhorste8861672016-02-24 11:24:26 +010012486 if (fb != old_plane_state->base.fb)
12487 pipe_config->fb_changed = true;
12488
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012489 turn_off = was_visible && (!visible || mode_changed);
12490 turn_on = visible && (!was_visible || mode_changed);
12491
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012492 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012493 intel_crtc->base.base.id,
12494 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012495 plane->base.id, plane->name,
12496 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012497
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012498 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12499 plane->base.id, plane->name,
12500 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012501 turn_off, turn_on, mode_changed);
12502
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012503 if (turn_on) {
12504 pipe_config->update_wm_pre = true;
12505
12506 /* must disable cxsr around plane enable/disable */
12507 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12508 pipe_config->disable_cxsr = true;
12509 } else if (turn_off) {
12510 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012511
Ville Syrjälä852eb002015-06-24 22:00:07 +030012512 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012513 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012514 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012515 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012516 /* FIXME bollocks */
12517 pipe_config->update_wm_pre = true;
12518 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012519 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012520
Matt Ropered4a6a72016-02-23 17:20:13 -080012521 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012522 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012523 INTEL_GEN(dev_priv) < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012524 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12525
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012526 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012527 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012528
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012529 /*
12530 * WaCxSRDisabledForSpriteScaling:ivb
12531 *
12532 * cstate->update_wm was already set above, so this flag will
12533 * take effect when we commit and program watermarks.
12534 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012535 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012536 needs_scaling(to_intel_plane_state(plane_state)) &&
12537 !needs_scaling(old_plane_state))
12538 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012539
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012540 return 0;
12541}
12542
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012543static bool encoders_cloneable(const struct intel_encoder *a,
12544 const struct intel_encoder *b)
12545{
12546 /* masks could be asymmetric, so check both ways */
12547 return a == b || (a->cloneable & (1 << b->type) &&
12548 b->cloneable & (1 << a->type));
12549}
12550
12551static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12552 struct intel_crtc *crtc,
12553 struct intel_encoder *encoder)
12554{
12555 struct intel_encoder *source_encoder;
12556 struct drm_connector *connector;
12557 struct drm_connector_state *connector_state;
12558 int i;
12559
12560 for_each_connector_in_state(state, connector, connector_state, i) {
12561 if (connector_state->crtc != &crtc->base)
12562 continue;
12563
12564 source_encoder =
12565 to_intel_encoder(connector_state->best_encoder);
12566 if (!encoders_cloneable(encoder, source_encoder))
12567 return false;
12568 }
12569
12570 return true;
12571}
12572
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012573static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12574 struct drm_crtc_state *crtc_state)
12575{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012576 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012577 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012578 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012579 struct intel_crtc_state *pipe_config =
12580 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012581 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012582 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012583 bool mode_changed = needs_modeset(crtc_state);
12584
Ville Syrjälä852eb002015-06-24 22:00:07 +030012585 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012586 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012587
Maarten Lankhorstad421372015-06-15 12:33:42 +020012588 if (mode_changed && crtc_state->enable &&
12589 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012590 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012591 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12592 pipe_config);
12593 if (ret)
12594 return ret;
12595 }
12596
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012597 if (crtc_state->color_mgmt_changed) {
12598 ret = intel_color_check(crtc, crtc_state);
12599 if (ret)
12600 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010012601
12602 /*
12603 * Changing color management on Intel hardware is
12604 * handled as part of planes update.
12605 */
12606 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012607 }
12608
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012609 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012610 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012611 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012612 if (ret) {
12613 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012614 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012615 }
12616 }
12617
12618 if (dev_priv->display.compute_intermediate_wm &&
12619 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12620 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12621 return 0;
12622
12623 /*
12624 * Calculate 'intermediate' watermarks that satisfy both the
12625 * old state and the new state. We can program these
12626 * immediately.
12627 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012628 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080012629 intel_crtc,
12630 pipe_config);
12631 if (ret) {
12632 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12633 return ret;
12634 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012635 } else if (dev_priv->display.compute_intermediate_wm) {
12636 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12637 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012638 }
12639
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012640 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012641 if (mode_changed)
12642 ret = skl_update_scaler_crtc(pipe_config);
12643
12644 if (!ret)
12645 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12646 pipe_config);
12647 }
12648
12649 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012650}
12651
Jani Nikula65b38e02015-04-13 11:26:56 +030012652static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012653 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012654 .atomic_begin = intel_begin_crtc_commit,
12655 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012656 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012657};
12658
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012659static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12660{
12661 struct intel_connector *connector;
12662
12663 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012664 if (connector->base.state->crtc)
12665 drm_connector_unreference(&connector->base);
12666
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012667 if (connector->base.encoder) {
12668 connector->base.state->best_encoder =
12669 connector->base.encoder;
12670 connector->base.state->crtc =
12671 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012672
12673 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012674 } else {
12675 connector->base.state->best_encoder = NULL;
12676 connector->base.state->crtc = NULL;
12677 }
12678 }
12679}
12680
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012681static void
Robin Schroereba905b2014-05-18 02:24:50 +020012682connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012683 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012684{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012685 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012686 int bpp = pipe_config->pipe_bpp;
12687
12688 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012689 connector->base.base.id,
12690 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012691
12692 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012693 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012694 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012695 bpp, info->bpc * 3);
12696 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012697 }
12698
Mario Kleiner196f9542016-07-06 12:05:45 +020012699 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012700 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020012701 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12702 bpp);
12703 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012704 }
12705}
12706
12707static int
12708compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012709 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012710{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012711 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012712 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012713 struct drm_connector *connector;
12714 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012715 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012716
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012717 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
12718 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012719 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012720 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012721 bpp = 12*3;
12722 else
12723 bpp = 8*3;
12724
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012725
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012726 pipe_config->pipe_bpp = bpp;
12727
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012728 state = pipe_config->base.state;
12729
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012730 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012731 for_each_connector_in_state(state, connector, connector_state, i) {
12732 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012733 continue;
12734
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012735 connected_sink_compute_bpp(to_intel_connector(connector),
12736 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012737 }
12738
12739 return bpp;
12740}
12741
Daniel Vetter644db712013-09-19 14:53:58 +020012742static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12743{
12744 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12745 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012746 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012747 mode->crtc_hdisplay, mode->crtc_hsync_start,
12748 mode->crtc_hsync_end, mode->crtc_htotal,
12749 mode->crtc_vdisplay, mode->crtc_vsync_start,
12750 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12751}
12752
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012753static inline void
12754intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012755 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012756{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012757 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12758 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012759 m_n->gmch_m, m_n->gmch_n,
12760 m_n->link_m, m_n->link_n, m_n->tu);
12761}
12762
Daniel Vetterc0b03412013-05-28 12:05:54 +020012763static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012764 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012765 const char *context)
12766{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012767 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012768 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012769 struct drm_plane *plane;
12770 struct intel_plane *intel_plane;
12771 struct intel_plane_state *state;
12772 struct drm_framebuffer *fb;
12773
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000012774 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
12775 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012776
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012777 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
12778 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020012779 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012780
12781 if (pipe_config->has_pch_encoder)
12782 intel_dump_m_n_config(pipe_config, "fdi",
12783 pipe_config->fdi_lanes,
12784 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012785
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012786 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012787 intel_dump_m_n_config(pipe_config, "dp m_n",
12788 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000012789 if (pipe_config->has_drrs)
12790 intel_dump_m_n_config(pipe_config, "dp m2_n2",
12791 pipe_config->lane_count,
12792 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012793 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012794
Daniel Vetter55072d12014-11-20 16:10:28 +010012795 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012796 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010012797
Daniel Vetterc0b03412013-05-28 12:05:54 +020012798 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012799 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012800 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012801 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12802 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012803 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d\n",
12804 pipe_config->port_clock,
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012805 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012806
12807 if (INTEL_GEN(dev_priv) >= 9)
12808 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12809 crtc->num_scalers,
12810 pipe_config->scaler_state.scaler_users,
12811 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000012812
12813 if (HAS_GMCH_DISPLAY(dev_priv))
12814 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12815 pipe_config->gmch_pfit.control,
12816 pipe_config->gmch_pfit.pgm_ratios,
12817 pipe_config->gmch_pfit.lvds_border_bits);
12818 else
12819 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
12820 pipe_config->pch_pfit.pos,
12821 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000012822 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000012823
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012824 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
12825 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012826
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020012827 if (IS_GEN9_LP(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012828 DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012829 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012830 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012831 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012832 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012833 pipe_config->dpll_hw_state.pll0,
12834 pipe_config->dpll_hw_state.pll1,
12835 pipe_config->dpll_hw_state.pll2,
12836 pipe_config->dpll_hw_state.pll3,
12837 pipe_config->dpll_hw_state.pll6,
12838 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012839 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012840 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012841 pipe_config->dpll_hw_state.pcsdw12);
Tvrtko Ursulin08537232016-10-13 11:03:02 +010012842 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012843 DRM_DEBUG_KMS("dpll_hw_state: "
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012844 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012845 pipe_config->dpll_hw_state.ctrl1,
12846 pipe_config->dpll_hw_state.cfgcr1,
12847 pipe_config->dpll_hw_state.cfgcr2);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012848 } else if (HAS_DDI(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012849 DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012850 pipe_config->dpll_hw_state.wrpll,
12851 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012852 } else {
12853 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12854 "fp0: 0x%x, fp1: 0x%x\n",
12855 pipe_config->dpll_hw_state.dpll,
12856 pipe_config->dpll_hw_state.dpll_md,
12857 pipe_config->dpll_hw_state.fp0,
12858 pipe_config->dpll_hw_state.fp1);
12859 }
12860
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012861 DRM_DEBUG_KMS("planes on this crtc\n");
12862 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000012863 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012864 intel_plane = to_intel_plane(plane);
12865 if (intel_plane->pipe != crtc->pipe)
12866 continue;
12867
12868 state = to_intel_plane_state(plane->state);
12869 fb = state->base.fb;
12870 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012871 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12872 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012873 continue;
12874 }
12875
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012876 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
12877 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000012878 fb->base.id, fb->width, fb->height,
12879 drm_get_format_name(fb->pixel_format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012880 if (INTEL_GEN(dev_priv) >= 9)
12881 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12882 state->scaler_id,
12883 state->base.src.x1 >> 16,
12884 state->base.src.y1 >> 16,
12885 drm_rect_width(&state->base.src) >> 16,
12886 drm_rect_height(&state->base.src) >> 16,
12887 state->base.dst.x1, state->base.dst.y1,
12888 drm_rect_width(&state->base.dst),
12889 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012890 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012891}
12892
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012893static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012894{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012895 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012896 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012897 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012898 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012899
12900 /*
12901 * Walk the connector list instead of the encoder
12902 * list to detect the problem on ddi platforms
12903 * where there's just one encoder per digital port.
12904 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012905 drm_for_each_connector(connector, dev) {
12906 struct drm_connector_state *connector_state;
12907 struct intel_encoder *encoder;
12908
12909 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12910 if (!connector_state)
12911 connector_state = connector->state;
12912
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012913 if (!connector_state->best_encoder)
12914 continue;
12915
12916 encoder = to_intel_encoder(connector_state->best_encoder);
12917
12918 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012919
12920 switch (encoder->type) {
12921 unsigned int port_mask;
12922 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012923 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012924 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030012925 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012926 case INTEL_OUTPUT_HDMI:
12927 case INTEL_OUTPUT_EDP:
12928 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12929
12930 /* the same port mustn't appear more than once */
12931 if (used_ports & port_mask)
12932 return false;
12933
12934 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012935 break;
12936 case INTEL_OUTPUT_DP_MST:
12937 used_mst_ports |=
12938 1 << enc_to_mst(&encoder->base)->primary->port;
12939 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012940 default:
12941 break;
12942 }
12943 }
12944
Ville Syrjälä477321e2016-07-28 17:50:40 +030012945 /* can't mix MST and SST/HDMI on the same port */
12946 if (used_ports & used_mst_ports)
12947 return false;
12948
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012949 return true;
12950}
12951
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012952static void
12953clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12954{
12955 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012956 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012957 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012958 struct intel_shared_dpll *shared_dpll;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012959 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012960
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012961 /* FIXME: before the switch to atomic started, a new pipe_config was
12962 * kzalloc'd. Code that depends on any field being zero should be
12963 * fixed, so that the crtc_state can be safely duplicated. For now,
12964 * only fields that are know to not cause problems are preserved. */
12965
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012966 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012967 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012968 shared_dpll = crtc_state->shared_dpll;
12969 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012970 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012971
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012972 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012973
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012974 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012975 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012976 crtc_state->shared_dpll = shared_dpll;
12977 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012978 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012979}
12980
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012981static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012982intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012983 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012984{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012985 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012986 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012987 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012988 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012989 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012990 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012991 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012992
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012993 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012994
Daniel Vettere143a212013-07-04 12:01:15 +020012995 pipe_config->cpu_transcoder =
12996 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012997
Imre Deak2960bc92013-07-30 13:36:32 +030012998 /*
12999 * Sanitize sync polarity flags based on requested ones. If neither
13000 * positive or negative polarity is requested, treat this as meaning
13001 * negative polarity.
13002 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013003 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030013004 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013005 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030013006
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013007 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030013008 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013009 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030013010
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013011 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
13012 pipe_config);
13013 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013014 goto fail;
13015
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030013016 /*
13017 * Determine the real pipe dimensions. Note that stereo modes can
13018 * increase the actual pipe size due to the frame doubling and
13019 * insertion of additional space for blanks between the frame. This
13020 * is stored in the crtc timings. We use the requested mode to do this
13021 * computation to clearly distinguish it from the adjusted mode, which
13022 * can be changed by the connectors in the below retry loop.
13023 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013024 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080013025 &pipe_config->pipe_src_w,
13026 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030013027
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013028 for_each_connector_in_state(state, connector, connector_state, i) {
13029 if (connector_state->crtc != crtc)
13030 continue;
13031
13032 encoder = to_intel_encoder(connector_state->best_encoder);
13033
Ville Syrjäläe25148d2016-06-22 21:57:09 +030013034 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
13035 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
13036 goto fail;
13037 }
13038
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013039 /*
13040 * Determine output_types before calling the .compute_config()
13041 * hooks so that the hooks can use this information safely.
13042 */
13043 pipe_config->output_types |= 1 << encoder->type;
13044 }
13045
Daniel Vettere29c22c2013-02-21 00:00:16 +010013046encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020013047 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020013048 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020013049 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013050
Daniel Vetter135c81b2013-07-21 21:37:09 +020013051 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013052 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13053 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020013054
Daniel Vetter7758a112012-07-08 19:40:39 +020013055 /* Pass our mode to the connectors and the CRTC to give them a chance to
13056 * adjust it according to limitations or connector properties, and also
13057 * a chance to reject the mode entirely.
13058 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030013059 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013060 if (connector_state->crtc != crtc)
13061 continue;
13062
13063 encoder = to_intel_encoder(connector_state->best_encoder);
13064
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020013065 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020013066 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020013067 goto fail;
13068 }
13069 }
13070
Daniel Vetterff9a6752013-06-01 17:16:21 +020013071 /* Set default port clock if not overwritten by the encoder. Needs to be
13072 * done afterwards in case the encoder adjusts the mode. */
13073 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013074 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010013075 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013076
Daniel Vettera43f6e02013-06-07 23:10:32 +020013077 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010013078 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020013079 DRM_DEBUG_KMS("CRTC fixup failed\n");
13080 goto fail;
13081 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010013082
13083 if (ret == RETRY) {
13084 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13085 ret = -EINVAL;
13086 goto fail;
13087 }
13088
13089 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13090 retry = false;
13091 goto encoder_retry;
13092 }
13093
Daniel Vettere8fa4272015-08-12 11:43:34 +020013094 /* Dithering seems to not pass-through bits correctly when it should, so
13095 * only enable it on 6bpc panels. */
13096 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020013097 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013098 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013099
Daniel Vetter7758a112012-07-08 19:40:39 +020013100fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030013101 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020013102}
13103
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013104static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013105intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013106{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013107 struct drm_crtc *crtc;
13108 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013109 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020013110
Ville Syrjälä76688512014-01-10 11:28:06 +020013111 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013112 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020013113 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020013114
13115 /* Update hwmode for vblank functions */
13116 if (crtc->state->active)
13117 crtc->hwmode = crtc->state->adjusted_mode;
13118 else
13119 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020013120
13121 /*
13122 * Update legacy state to satisfy fbc code. This can
13123 * be removed when fbc uses the atomic state.
13124 */
13125 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13126 struct drm_plane_state *plane_state = crtc->primary->state;
13127
13128 crtc->primary->fb = plane_state->fb;
13129 crtc->x = plane_state->src_x >> 16;
13130 crtc->y = plane_state->src_y >> 16;
13131 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013132 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013133}
13134
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013135static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013136{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013137 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013138
13139 if (clock1 == clock2)
13140 return true;
13141
13142 if (!clock1 || !clock2)
13143 return false;
13144
13145 diff = abs(clock1 - clock2);
13146
13147 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13148 return true;
13149
13150 return false;
13151}
13152
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013153static bool
13154intel_compare_m_n(unsigned int m, unsigned int n,
13155 unsigned int m2, unsigned int n2,
13156 bool exact)
13157{
13158 if (m == m2 && n == n2)
13159 return true;
13160
13161 if (exact || !m || !n || !m2 || !n2)
13162 return false;
13163
13164 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13165
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013166 if (n > n2) {
13167 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013168 m2 <<= 1;
13169 n2 <<= 1;
13170 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013171 } else if (n < n2) {
13172 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013173 m <<= 1;
13174 n <<= 1;
13175 }
13176 }
13177
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013178 if (n != n2)
13179 return false;
13180
13181 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013182}
13183
13184static bool
13185intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13186 struct intel_link_m_n *m2_n2,
13187 bool adjust)
13188{
13189 if (m_n->tu == m2_n2->tu &&
13190 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13191 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13192 intel_compare_m_n(m_n->link_m, m_n->link_n,
13193 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13194 if (adjust)
13195 *m2_n2 = *m_n;
13196
13197 return true;
13198 }
13199
13200 return false;
13201}
13202
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013203static void __printf(3, 4)
13204pipe_config_err(bool adjust, const char *name, const char *format, ...)
13205{
13206 char *level;
13207 unsigned int category;
13208 struct va_format vaf;
13209 va_list args;
13210
13211 if (adjust) {
13212 level = KERN_DEBUG;
13213 category = DRM_UT_KMS;
13214 } else {
13215 level = KERN_ERR;
13216 category = DRM_UT_NONE;
13217 }
13218
13219 va_start(args, format);
13220 vaf.fmt = format;
13221 vaf.va = &args;
13222
13223 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
13224
13225 va_end(args);
13226}
13227
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013228static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013229intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013230 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013231 struct intel_crtc_state *pipe_config,
13232 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013233{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013234 bool ret = true;
13235
Daniel Vetter66e985c2013-06-05 13:34:20 +020013236#define PIPE_CONF_CHECK_X(name) \
13237 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013238 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013239 "(expected 0x%08x, found 0x%08x)\n", \
13240 current_config->name, \
13241 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013242 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013243 }
13244
Daniel Vetter08a24032013-04-19 11:25:34 +020013245#define PIPE_CONF_CHECK_I(name) \
13246 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013247 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020013248 "(expected %i, found %i)\n", \
13249 current_config->name, \
13250 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013251 ret = false; \
13252 }
13253
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013254#define PIPE_CONF_CHECK_P(name) \
13255 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013256 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013257 "(expected %p, found %p)\n", \
13258 current_config->name, \
13259 pipe_config->name); \
13260 ret = false; \
13261 }
13262
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013263#define PIPE_CONF_CHECK_M_N(name) \
13264 if (!intel_compare_link_m_n(&current_config->name, \
13265 &pipe_config->name,\
13266 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013267 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013268 "(expected tu %i gmch %i/%i link %i/%i, " \
13269 "found tu %i, gmch %i/%i link %i/%i)\n", \
13270 current_config->name.tu, \
13271 current_config->name.gmch_m, \
13272 current_config->name.gmch_n, \
13273 current_config->name.link_m, \
13274 current_config->name.link_n, \
13275 pipe_config->name.tu, \
13276 pipe_config->name.gmch_m, \
13277 pipe_config->name.gmch_n, \
13278 pipe_config->name.link_m, \
13279 pipe_config->name.link_n); \
13280 ret = false; \
13281 }
13282
Daniel Vetter55c561a2016-03-30 11:34:36 +020013283/* This is required for BDW+ where there is only one set of registers for
13284 * switching between high and low RR.
13285 * This macro can be used whenever a comparison has to be made between one
13286 * hw state and multiple sw state variables.
13287 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013288#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13289 if (!intel_compare_link_m_n(&current_config->name, \
13290 &pipe_config->name, adjust) && \
13291 !intel_compare_link_m_n(&current_config->alt_name, \
13292 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013293 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013294 "(expected tu %i gmch %i/%i link %i/%i, " \
13295 "or tu %i gmch %i/%i link %i/%i, " \
13296 "found tu %i, gmch %i/%i link %i/%i)\n", \
13297 current_config->name.tu, \
13298 current_config->name.gmch_m, \
13299 current_config->name.gmch_n, \
13300 current_config->name.link_m, \
13301 current_config->name.link_n, \
13302 current_config->alt_name.tu, \
13303 current_config->alt_name.gmch_m, \
13304 current_config->alt_name.gmch_n, \
13305 current_config->alt_name.link_m, \
13306 current_config->alt_name.link_n, \
13307 pipe_config->name.tu, \
13308 pipe_config->name.gmch_m, \
13309 pipe_config->name.gmch_n, \
13310 pipe_config->name.link_m, \
13311 pipe_config->name.link_n); \
13312 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010013313 }
13314
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013315#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13316 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013317 pipe_config_err(adjust, __stringify(name), \
13318 "(%x) (expected %i, found %i)\n", \
13319 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013320 current_config->name & (mask), \
13321 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013322 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013323 }
13324
Ville Syrjälä5e550652013-09-06 23:29:07 +030013325#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13326 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013327 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013328 "(expected %i, found %i)\n", \
13329 current_config->name, \
13330 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013331 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013332 }
13333
Daniel Vetterbb760062013-06-06 14:55:52 +020013334#define PIPE_CONF_QUIRK(quirk) \
13335 ((current_config->quirks | pipe_config->quirks) & (quirk))
13336
Daniel Vettereccb1402013-05-22 00:50:22 +020013337 PIPE_CONF_CHECK_I(cpu_transcoder);
13338
Daniel Vetter08a24032013-04-19 11:25:34 +020013339 PIPE_CONF_CHECK_I(has_pch_encoder);
13340 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013341 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020013342
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030013343 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030013344 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013345
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013346 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013347 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013348
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013349 if (current_config->has_drrs)
13350 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13351 } else
13352 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030013353
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013354 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020013355
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013356 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13357 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13358 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13359 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13360 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13361 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013362
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013363 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13364 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13365 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13366 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13367 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13368 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013369
Daniel Vetterc93f54c2013-06-27 19:47:19 +020013370 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020013371 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013372 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013373 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013374 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080013375 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020013376
Daniel Vetter9ed109a2014-04-24 23:54:52 +020013377 PIPE_CONF_CHECK_I(has_audio);
13378
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013379 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013380 DRM_MODE_FLAG_INTERLACE);
13381
Daniel Vetterbb760062013-06-06 14:55:52 +020013382 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013383 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013384 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013385 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013386 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013387 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013388 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013389 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013390 DRM_MODE_FLAG_NVSYNC);
13391 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013392
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013393 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020013394 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013395 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020013396 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013397 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020013398
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013399 if (!adjust) {
13400 PIPE_CONF_CHECK_I(pipe_src_w);
13401 PIPE_CONF_CHECK_I(pipe_src_h);
13402
13403 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13404 if (current_config->pch_pfit.enabled) {
13405 PIPE_CONF_CHECK_X(pch_pfit.pos);
13406 PIPE_CONF_CHECK_X(pch_pfit.size);
13407 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013408
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020013409 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13410 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070013411
Jesse Barnese59150d2014-01-07 13:30:45 -080013412 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013413 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080013414 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030013415
Ville Syrjälä282740f2013-09-04 18:30:03 +030013416 PIPE_CONF_CHECK_I(double_wide);
13417
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013418 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013419 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020013420 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013421 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13422 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030013423 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010013424 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000013425 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13426 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13427 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020013428
Ville Syrjälä47eacba2016-04-12 22:14:35 +030013429 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13430 PIPE_CONF_CHECK_X(dsi_pll.div);
13431
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013432 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030013433 PIPE_CONF_CHECK_I(pipe_bpp);
13434
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013435 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080013436 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030013437
Daniel Vetter66e985c2013-06-05 13:34:20 +020013438#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020013439#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013440#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013441#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030013442#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020013443#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020013444
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013445 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013446}
13447
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013448static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13449 const struct intel_crtc_state *pipe_config)
13450{
13451 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020013452 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013453 &pipe_config->fdi_m_n);
13454 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13455
13456 /*
13457 * FDI already provided one idea for the dotclock.
13458 * Yell if the encoder disagrees.
13459 */
13460 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13461 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13462 fdi_dotclock, dotclock);
13463 }
13464}
13465
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013466static void verify_wm_state(struct drm_crtc *crtc,
13467 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000013468{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013469 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000013470 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013471 struct skl_pipe_wm hw_wm, *sw_wm;
13472 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
13473 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13475 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013476 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000013477
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013478 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000013479 return;
13480
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013481 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020013482 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013483
Damien Lespiau08db6652014-11-04 17:06:52 +000013484 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13485 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13486
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013487 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070013488 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013489 hw_plane_wm = &hw_wm.planes[plane];
13490 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000013491
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013492 /* Watermarks */
13493 for (level = 0; level <= max_level; level++) {
13494 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13495 &sw_plane_wm->wm[level]))
13496 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000013497
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013498 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13499 pipe_name(pipe), plane + 1, level,
13500 sw_plane_wm->wm[level].plane_en,
13501 sw_plane_wm->wm[level].plane_res_b,
13502 sw_plane_wm->wm[level].plane_res_l,
13503 hw_plane_wm->wm[level].plane_en,
13504 hw_plane_wm->wm[level].plane_res_b,
13505 hw_plane_wm->wm[level].plane_res_l);
13506 }
13507
13508 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13509 &sw_plane_wm->trans_wm)) {
13510 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13511 pipe_name(pipe), plane + 1,
13512 sw_plane_wm->trans_wm.plane_en,
13513 sw_plane_wm->trans_wm.plane_res_b,
13514 sw_plane_wm->trans_wm.plane_res_l,
13515 hw_plane_wm->trans_wm.plane_en,
13516 hw_plane_wm->trans_wm.plane_res_b,
13517 hw_plane_wm->trans_wm.plane_res_l);
13518 }
13519
13520 /* DDB */
13521 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
13522 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
13523
13524 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013525 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013526 pipe_name(pipe), plane + 1,
13527 sw_ddb_entry->start, sw_ddb_entry->end,
13528 hw_ddb_entry->start, hw_ddb_entry->end);
13529 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013530 }
13531
Lyude27082492016-08-24 07:48:10 +020013532 /*
13533 * cursor
13534 * If the cursor plane isn't active, we may not have updated it's ddb
13535 * allocation. In that case since the ddb allocation will be updated
13536 * once the plane becomes visible, we can skip this check
13537 */
13538 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013539 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
13540 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013541
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013542 /* Watermarks */
13543 for (level = 0; level <= max_level; level++) {
13544 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13545 &sw_plane_wm->wm[level]))
13546 continue;
13547
13548 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13549 pipe_name(pipe), level,
13550 sw_plane_wm->wm[level].plane_en,
13551 sw_plane_wm->wm[level].plane_res_b,
13552 sw_plane_wm->wm[level].plane_res_l,
13553 hw_plane_wm->wm[level].plane_en,
13554 hw_plane_wm->wm[level].plane_res_b,
13555 hw_plane_wm->wm[level].plane_res_l);
13556 }
13557
13558 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13559 &sw_plane_wm->trans_wm)) {
13560 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13561 pipe_name(pipe),
13562 sw_plane_wm->trans_wm.plane_en,
13563 sw_plane_wm->trans_wm.plane_res_b,
13564 sw_plane_wm->trans_wm.plane_res_l,
13565 hw_plane_wm->trans_wm.plane_en,
13566 hw_plane_wm->trans_wm.plane_res_b,
13567 hw_plane_wm->trans_wm.plane_res_l);
13568 }
13569
13570 /* DDB */
13571 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13572 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
13573
13574 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013575 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020013576 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013577 sw_ddb_entry->start, sw_ddb_entry->end,
13578 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020013579 }
Damien Lespiau08db6652014-11-04 17:06:52 +000013580 }
13581}
13582
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013583static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013584verify_connector_state(struct drm_device *dev,
13585 struct drm_atomic_state *state,
13586 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013587{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013588 struct drm_connector *connector;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013589 struct drm_connector_state *old_conn_state;
13590 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013591
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013592 for_each_connector_in_state(state, connector, old_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013593 struct drm_encoder *encoder = connector->encoder;
13594 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013595
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013596 if (state->crtc != crtc)
13597 continue;
13598
Daniel Vetter5a21b662016-05-24 17:13:53 +020013599 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013600
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013601 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013602 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013603 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013604}
13605
13606static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013607verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013608{
13609 struct intel_encoder *encoder;
13610 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013611
Damien Lespiaub2784e12014-08-05 11:29:37 +010013612 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013613 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013614 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013615
13616 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13617 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013618 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013619
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013620 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013621 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013622 continue;
13623 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013624
13625 I915_STATE_WARN(connector->base.state->crtc !=
13626 encoder->base.crtc,
13627 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013628 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013629
Rob Clarke2c719b2014-12-15 13:56:32 -050013630 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013631 "encoder's enabled state mismatch "
13632 "(expected %i, found %i)\n",
13633 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013634
13635 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013636 bool active;
13637
13638 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013639 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013640 "encoder detached but still enabled on pipe %c.\n",
13641 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013642 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013643 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013644}
13645
13646static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013647verify_crtc_state(struct drm_crtc *crtc,
13648 struct drm_crtc_state *old_crtc_state,
13649 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013650{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013651 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013652 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013653 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13655 struct intel_crtc_state *pipe_config, *sw_config;
13656 struct drm_atomic_state *old_state;
13657 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013658
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013659 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013660 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013661 pipe_config = to_intel_crtc_state(old_crtc_state);
13662 memset(pipe_config, 0, sizeof(*pipe_config));
13663 pipe_config->base.crtc = crtc;
13664 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013665
Ville Syrjälä78108b72016-05-27 20:59:19 +030013666 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013667
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013668 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013669
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013670 /* hw state is inconsistent with the pipe quirk */
13671 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13672 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13673 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013674
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013675 I915_STATE_WARN(new_crtc_state->active != active,
13676 "crtc active state doesn't match with hw state "
13677 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013678
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013679 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13680 "transitional active state does not match atomic hw state "
13681 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013682
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013683 for_each_encoder_on_crtc(dev, crtc, encoder) {
13684 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013685
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013686 active = encoder->get_hw_state(encoder, &pipe);
13687 I915_STATE_WARN(active != new_crtc_state->active,
13688 "[ENCODER:%i] active %i with crtc active %i\n",
13689 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013690
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013691 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13692 "Encoder connected to wrong pipe %c\n",
13693 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013694
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013695 if (active) {
13696 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013697 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013698 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013699 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013700
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013701 if (!new_crtc_state->active)
13702 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013703
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013704 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013705
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013706 sw_config = to_intel_crtc_state(crtc->state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013707 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013708 pipe_config, false)) {
13709 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13710 intel_dump_pipe_config(intel_crtc, pipe_config,
13711 "[hw state]");
13712 intel_dump_pipe_config(intel_crtc, sw_config,
13713 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013714 }
13715}
13716
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013717static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013718verify_single_dpll_state(struct drm_i915_private *dev_priv,
13719 struct intel_shared_dpll *pll,
13720 struct drm_crtc *crtc,
13721 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013722{
13723 struct intel_dpll_hw_state dpll_hw_state;
13724 unsigned crtc_mask;
13725 bool active;
13726
13727 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13728
13729 DRM_DEBUG_KMS("%s\n", pll->name);
13730
13731 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13732
13733 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13734 I915_STATE_WARN(!pll->on && pll->active_mask,
13735 "pll in active use but not on in sw tracking\n");
13736 I915_STATE_WARN(pll->on && !pll->active_mask,
13737 "pll is on but not used by any active crtc\n");
13738 I915_STATE_WARN(pll->on != active,
13739 "pll on state mismatch (expected %i, found %i)\n",
13740 pll->on, active);
13741 }
13742
13743 if (!crtc) {
13744 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
13745 "more active pll users than references: %x vs %x\n",
13746 pll->active_mask, pll->config.crtc_mask);
13747
13748 return;
13749 }
13750
13751 crtc_mask = 1 << drm_crtc_index(crtc);
13752
13753 if (new_state->active)
13754 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13755 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13756 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13757 else
13758 I915_STATE_WARN(pll->active_mask & crtc_mask,
13759 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13760 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13761
13762 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13763 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13764 crtc_mask, pll->config.crtc_mask);
13765
13766 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13767 &dpll_hw_state,
13768 sizeof(dpll_hw_state)),
13769 "pll hw state mismatch\n");
13770}
13771
13772static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013773verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13774 struct drm_crtc_state *old_crtc_state,
13775 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013776{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013777 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013778 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13779 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13780
13781 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013782 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013783
13784 if (old_state->shared_dpll &&
13785 old_state->shared_dpll != new_state->shared_dpll) {
13786 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13787 struct intel_shared_dpll *pll = old_state->shared_dpll;
13788
13789 I915_STATE_WARN(pll->active_mask & crtc_mask,
13790 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13791 pipe_name(drm_crtc_index(crtc)));
13792 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13793 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13794 pipe_name(drm_crtc_index(crtc)));
13795 }
13796}
13797
13798static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013799intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013800 struct drm_atomic_state *state,
13801 struct drm_crtc_state *old_state,
13802 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013803{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013804 if (!needs_modeset(new_state) &&
13805 !to_intel_crtc_state(new_state)->update_pipe)
13806 return;
13807
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013808 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013809 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013810 verify_crtc_state(crtc, old_state, new_state);
13811 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013812}
13813
13814static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013815verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013816{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013817 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013818 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013819
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013820 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013821 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013822}
Daniel Vetter53589012013-06-05 13:34:16 +020013823
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013824static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013825intel_modeset_verify_disabled(struct drm_device *dev,
13826 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013827{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013828 verify_encoder_state(dev);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013829 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013830 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020013831}
13832
Ville Syrjälä80715b22014-05-15 20:23:23 +030013833static void update_scanline_offset(struct intel_crtc *crtc)
13834{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013835 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013836
13837 /*
13838 * The scanline counter increments at the leading edge of hsync.
13839 *
13840 * On most platforms it starts counting from vtotal-1 on the
13841 * first active line. That means the scanline counter value is
13842 * always one less than what we would expect. Ie. just after
13843 * start of vblank, which also occurs at start of hsync (on the
13844 * last active line), the scanline counter will read vblank_start-1.
13845 *
13846 * On gen2 the scanline counter starts counting from 1 instead
13847 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13848 * to keep the value positive), instead of adding one.
13849 *
13850 * On HSW+ the behaviour of the scanline counter depends on the output
13851 * type. For DP ports it behaves like most other platforms, but on HDMI
13852 * there's an extra 1 line difference. So we need to add two instead of
13853 * one to the value.
13854 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013855 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013856 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013857 int vtotal;
13858
Ville Syrjälä124abe02015-09-08 13:40:45 +030013859 vtotal = adjusted_mode->crtc_vtotal;
13860 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013861 vtotal /= 2;
13862
13863 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013864 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030013865 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013866 crtc->scanline_offset = 2;
13867 } else
13868 crtc->scanline_offset = 1;
13869}
13870
Maarten Lankhorstad421372015-06-15 12:33:42 +020013871static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013872{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013873 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013874 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013875 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013876 struct drm_crtc *crtc;
13877 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013878 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013879
13880 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013881 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013882
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013883 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013885 struct intel_shared_dpll *old_dpll =
13886 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013887
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013888 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013889 continue;
13890
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013891 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013892
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013893 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013894 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013895
Maarten Lankhorstad421372015-06-15 12:33:42 +020013896 if (!shared_dpll)
13897 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13898
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013899 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013900 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013901}
13902
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013903/*
13904 * This implements the workaround described in the "notes" section of the mode
13905 * set sequence documentation. When going from no pipes or single pipe to
13906 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13907 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13908 */
13909static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13910{
13911 struct drm_crtc_state *crtc_state;
13912 struct intel_crtc *intel_crtc;
13913 struct drm_crtc *crtc;
13914 struct intel_crtc_state *first_crtc_state = NULL;
13915 struct intel_crtc_state *other_crtc_state = NULL;
13916 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13917 int i;
13918
13919 /* look at all crtc's that are going to be enabled in during modeset */
13920 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13921 intel_crtc = to_intel_crtc(crtc);
13922
13923 if (!crtc_state->active || !needs_modeset(crtc_state))
13924 continue;
13925
13926 if (first_crtc_state) {
13927 other_crtc_state = to_intel_crtc_state(crtc_state);
13928 break;
13929 } else {
13930 first_crtc_state = to_intel_crtc_state(crtc_state);
13931 first_pipe = intel_crtc->pipe;
13932 }
13933 }
13934
13935 /* No workaround needed? */
13936 if (!first_crtc_state)
13937 return 0;
13938
13939 /* w/a possibly needed, check how many crtc's are already enabled. */
13940 for_each_intel_crtc(state->dev, intel_crtc) {
13941 struct intel_crtc_state *pipe_config;
13942
13943 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13944 if (IS_ERR(pipe_config))
13945 return PTR_ERR(pipe_config);
13946
13947 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13948
13949 if (!pipe_config->base.active ||
13950 needs_modeset(&pipe_config->base))
13951 continue;
13952
13953 /* 2 or more enabled crtcs means no need for w/a */
13954 if (enabled_pipe != INVALID_PIPE)
13955 return 0;
13956
13957 enabled_pipe = intel_crtc->pipe;
13958 }
13959
13960 if (enabled_pipe != INVALID_PIPE)
13961 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13962 else if (other_crtc_state)
13963 other_crtc_state->hsw_workaround_pipe = first_pipe;
13964
13965 return 0;
13966}
13967
Ville Syrjälä8d965612016-11-14 18:35:10 +020013968static int intel_lock_all_pipes(struct drm_atomic_state *state)
13969{
13970 struct drm_crtc *crtc;
13971
13972 /* Add all pipes to the state */
13973 for_each_crtc(state->dev, crtc) {
13974 struct drm_crtc_state *crtc_state;
13975
13976 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13977 if (IS_ERR(crtc_state))
13978 return PTR_ERR(crtc_state);
13979 }
13980
13981 return 0;
13982}
13983
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013984static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13985{
13986 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013987
Ville Syrjälä8d965612016-11-14 18:35:10 +020013988 /*
13989 * Add all pipes to the state, and force
13990 * a modeset on all the active ones.
13991 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013992 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020013993 struct drm_crtc_state *crtc_state;
13994 int ret;
13995
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013996 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13997 if (IS_ERR(crtc_state))
13998 return PTR_ERR(crtc_state);
13999
14000 if (!crtc_state->active || needs_modeset(crtc_state))
14001 continue;
14002
14003 crtc_state->mode_changed = true;
14004
14005 ret = drm_atomic_add_affected_connectors(state, crtc);
14006 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020014007 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014008
14009 ret = drm_atomic_add_affected_planes(state, crtc);
14010 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020014011 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014012 }
14013
Ville Syrjälä9780aad2016-11-14 18:35:11 +020014014 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014015}
14016
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014017static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014018{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014019 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014020 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014021 struct drm_crtc *crtc;
14022 struct drm_crtc_state *crtc_state;
14023 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014024
Maarten Lankhorstb3592832015-06-15 12:33:38 +020014025 if (!check_digital_port_conflicts(state)) {
14026 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
14027 return -EINVAL;
14028 }
14029
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014030 intel_state->modeset = true;
14031 intel_state->active_crtcs = dev_priv->active_crtcs;
14032
14033 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14034 if (crtc_state->active)
14035 intel_state->active_crtcs |= 1 << i;
14036 else
14037 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070014038
14039 if (crtc_state->active != crtc->state->active)
14040 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014041 }
14042
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014043 /*
14044 * See if the config requires any additional preparation, e.g.
14045 * to adjust global state with pipes off. We need to do this
14046 * here so we can get the modeset_pipe updated config for the new
14047 * mode set on this crtc. For other crtcs we need to use the
14048 * adjusted_mode bits in the crtc directly.
14049 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014050 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030014051 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030014052 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030014053 if (!intel_state->cdclk_pll_vco)
14054 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014055
Clint Taylorc89e39f2016-05-13 23:41:21 +030014056 ret = dev_priv->display.modeset_calc_cdclk(state);
14057 if (ret < 0)
14058 return ret;
14059
Ville Syrjälä8d965612016-11-14 18:35:10 +020014060 /*
14061 * Writes to dev_priv->atomic_cdclk_freq must protected by
14062 * holding all the crtc locks, even if we don't end up
14063 * touching the hardware
14064 */
14065 if (intel_state->cdclk != dev_priv->atomic_cdclk_freq) {
14066 ret = intel_lock_all_pipes(state);
14067 if (ret < 0)
14068 return ret;
14069 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014070
Ville Syrjälä8d965612016-11-14 18:35:10 +020014071 /* All pipes must be switched off while we change the cdclk. */
14072 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
14073 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco) {
14074 ret = intel_modeset_all_pipes(state);
14075 if (ret < 0)
14076 return ret;
14077 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010014078
14079 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
14080 intel_state->cdclk, intel_state->dev_cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020014081 } else {
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014082 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020014083 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014084
Maarten Lankhorstad421372015-06-15 12:33:42 +020014085 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014086
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014087 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020014088 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020014089
Maarten Lankhorstad421372015-06-15 12:33:42 +020014090 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014091}
14092
Matt Roperaa363132015-09-24 15:53:18 -070014093/*
14094 * Handle calculation of various watermark data at the end of the atomic check
14095 * phase. The code here should be run after the per-crtc and per-plane 'check'
14096 * handlers to ensure that all derived state has been updated.
14097 */
Matt Roper55994c22016-05-12 07:06:08 -070014098static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070014099{
14100 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070014101 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070014102
14103 /* Is there platform-specific watermark information to calculate? */
14104 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070014105 return dev_priv->display.compute_global_watermarks(state);
14106
14107 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070014108}
14109
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014110/**
14111 * intel_atomic_check - validate state object
14112 * @dev: drm device
14113 * @state: state to validate
14114 */
14115static int intel_atomic_check(struct drm_device *dev,
14116 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014117{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014118 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070014119 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014120 struct drm_crtc *crtc;
14121 struct drm_crtc_state *crtc_state;
14122 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014123 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014124
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014125 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014126 if (ret)
14127 return ret;
14128
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014129 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014130 struct intel_crtc_state *pipe_config =
14131 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014132
14133 /* Catch I915_MODE_FLAG_INHERITED */
14134 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14135 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014136
Daniel Vetter26495482015-07-15 14:15:52 +020014137 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014138 continue;
14139
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014140 if (!crtc_state->enable) {
14141 any_ms = true;
14142 continue;
14143 }
14144
Daniel Vetter26495482015-07-15 14:15:52 +020014145 /* FIXME: For only active_changed we shouldn't need to do any
14146 * state recomputation at all. */
14147
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014148 ret = drm_atomic_add_affected_connectors(state, crtc);
14149 if (ret)
14150 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020014151
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014152 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014153 if (ret) {
14154 intel_dump_pipe_config(to_intel_crtc(crtc),
14155 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014156 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014157 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014158
Jani Nikula73831232015-11-19 10:26:30 +020014159 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014160 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014161 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014162 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020014163 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014164 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020014165 }
14166
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014167 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020014168 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014169
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014170 ret = drm_atomic_add_affected_planes(state, crtc);
14171 if (ret)
14172 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014173
Daniel Vetter26495482015-07-15 14:15:52 +020014174 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14175 needs_modeset(crtc_state) ?
14176 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014177 }
14178
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014179 if (any_ms) {
14180 ret = intel_modeset_checks(state);
14181
14182 if (ret)
14183 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020014184 } else {
14185 intel_state->cdclk = dev_priv->atomic_cdclk_freq;
14186 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014187
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014188 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070014189 if (ret)
14190 return ret;
14191
Paulo Zanonif51be2e2016-01-19 11:35:50 -020014192 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070014193 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014194}
14195
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014196static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010014197 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014198{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014199 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014200 struct drm_crtc_state *crtc_state;
14201 struct drm_crtc *crtc;
14202 int i, ret;
14203
Daniel Vetter5a21b662016-05-24 17:13:53 +020014204 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14205 if (state->legacy_cursor_update)
14206 continue;
14207
14208 ret = intel_crtc_wait_for_pending_flips(crtc);
14209 if (ret)
14210 return ret;
14211
14212 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14213 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014214 }
14215
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014216 ret = mutex_lock_interruptible(&dev->struct_mutex);
14217 if (ret)
14218 return ret;
14219
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014220 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014221 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014222
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014223 return ret;
14224}
14225
Maarten Lankhorsta2991412016-05-17 15:07:48 +020014226u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14227{
14228 struct drm_device *dev = crtc->base.dev;
14229
14230 if (!dev->max_vblank_count)
14231 return drm_accurate_vblank_count(&crtc->base);
14232
14233 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14234}
14235
Daniel Vetter5a21b662016-05-24 17:13:53 +020014236static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14237 struct drm_i915_private *dev_priv,
14238 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010014239{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014240 unsigned last_vblank_count[I915_MAX_PIPES];
14241 enum pipe pipe;
14242 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014243
Daniel Vetter5a21b662016-05-24 17:13:53 +020014244 if (!crtc_mask)
14245 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014246
Daniel Vetter5a21b662016-05-24 17:13:53 +020014247 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020014248 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14249 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010014250
Daniel Vetter5a21b662016-05-24 17:13:53 +020014251 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010014252 continue;
14253
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014254 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014255 if (WARN_ON(ret != 0)) {
14256 crtc_mask &= ~(1 << pipe);
14257 continue;
14258 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014259
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014260 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014261 }
14262
14263 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020014264 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14265 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014266 long lret;
14267
14268 if (!((1 << pipe) & crtc_mask))
14269 continue;
14270
14271 lret = wait_event_timeout(dev->vblank[pipe].queue,
14272 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014273 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020014274 msecs_to_jiffies(50));
14275
14276 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
14277
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014278 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014279 }
14280}
14281
Daniel Vetter5a21b662016-05-24 17:13:53 +020014282static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014283{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014284 /* fb updated, need to unpin old fb */
14285 if (crtc_state->fb_changed)
14286 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014287
Daniel Vetter5a21b662016-05-24 17:13:53 +020014288 /* wm changes, need vblank before final wm's */
14289 if (crtc_state->update_wm_post)
14290 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014291
Daniel Vetter5a21b662016-05-24 17:13:53 +020014292 /*
14293 * cxsr is re-enabled after vblank.
14294 * This is already handled by crtc_state->update_wm_post,
14295 * but added for clarity.
14296 */
14297 if (crtc_state->disable_cxsr)
14298 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014299
Daniel Vetter5a21b662016-05-24 17:13:53 +020014300 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014301}
14302
Lyude896e5bb2016-08-24 07:48:09 +020014303static void intel_update_crtc(struct drm_crtc *crtc,
14304 struct drm_atomic_state *state,
14305 struct drm_crtc_state *old_crtc_state,
14306 unsigned int *crtc_vblank_mask)
14307{
14308 struct drm_device *dev = crtc->dev;
14309 struct drm_i915_private *dev_priv = to_i915(dev);
14310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14311 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14312 bool modeset = needs_modeset(crtc->state);
14313
14314 if (modeset) {
14315 update_scanline_offset(intel_crtc);
14316 dev_priv->display.crtc_enable(pipe_config, state);
14317 } else {
14318 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14319 }
14320
14321 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14322 intel_fbc_enable(
14323 intel_crtc, pipe_config,
14324 to_intel_plane_state(crtc->primary->state));
14325 }
14326
14327 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14328
14329 if (needs_vblank_wait(pipe_config))
14330 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14331}
14332
14333static void intel_update_crtcs(struct drm_atomic_state *state,
14334 unsigned int *crtc_vblank_mask)
14335{
14336 struct drm_crtc *crtc;
14337 struct drm_crtc_state *old_crtc_state;
14338 int i;
14339
14340 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14341 if (!crtc->state->active)
14342 continue;
14343
14344 intel_update_crtc(crtc, state, old_crtc_state,
14345 crtc_vblank_mask);
14346 }
14347}
14348
Lyude27082492016-08-24 07:48:10 +020014349static void skl_update_crtcs(struct drm_atomic_state *state,
14350 unsigned int *crtc_vblank_mask)
14351{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020014352 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020014353 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14354 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040014355 struct intel_crtc *intel_crtc;
Lyude27082492016-08-24 07:48:10 +020014356 struct drm_crtc_state *old_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040014357 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020014358 unsigned int updated = 0;
14359 bool progress;
14360 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014361 int i;
14362
14363 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
14364
14365 for_each_crtc_in_state(state, crtc, old_crtc_state, i)
14366 /* ignore allocations for crtc's that have been turned off. */
14367 if (crtc->state->active)
14368 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020014369
14370 /*
14371 * Whenever the number of active pipes changes, we need to make sure we
14372 * update the pipes in the right order so that their ddb allocations
14373 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14374 * cause pipe underruns and other bad stuff.
14375 */
14376 do {
Lyude27082492016-08-24 07:48:10 +020014377 progress = false;
14378
14379 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14380 bool vbl_wait = false;
14381 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040014382
14383 intel_crtc = to_intel_crtc(crtc);
14384 cstate = to_intel_crtc_state(crtc->state);
14385 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020014386
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014387 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020014388 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014389
14390 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020014391 continue;
14392
14393 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014394 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020014395
14396 /*
14397 * If this is an already active pipe, it's DDB changed,
14398 * and this isn't the last pipe that needs updating
14399 * then we need to wait for a vblank to pass for the
14400 * new ddb allocation to take effect.
14401 */
Lyudece0ba282016-09-15 10:46:35 -040014402 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010014403 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Lyude27082492016-08-24 07:48:10 +020014404 !crtc->state->active_changed &&
14405 intel_state->wm_results.dirty_pipes != updated)
14406 vbl_wait = true;
14407
14408 intel_update_crtc(crtc, state, old_crtc_state,
14409 crtc_vblank_mask);
14410
14411 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020014412 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020014413
14414 progress = true;
14415 }
14416 } while (progress);
14417}
14418
Daniel Vetter94f05022016-06-14 18:01:00 +020014419static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014420{
Daniel Vetter94f05022016-06-14 18:01:00 +020014421 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014422 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014423 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014424 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014425 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014426 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014427 bool hw_check = intel_state->modeset;
14428 unsigned long put_domains[I915_MAX_PIPES] = {};
14429 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010014430 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020014431
Daniel Vetterea0000f2016-06-13 16:13:46 +020014432 drm_atomic_helper_wait_for_dependencies(state);
14433
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010014434 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020014435 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014436
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014437 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14439
Daniel Vetter5a21b662016-05-24 17:13:53 +020014440 if (needs_modeset(crtc->state) ||
14441 to_intel_crtc_state(crtc->state)->update_pipe) {
14442 hw_check = true;
14443
14444 put_domains[to_intel_crtc(crtc)->pipe] =
14445 modeset_get_crtc_power_domains(crtc,
14446 to_intel_crtc_state(crtc->state));
14447 }
14448
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014449 if (!needs_modeset(crtc->state))
14450 continue;
14451
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014452 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010014453
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014454 if (old_crtc_state->active) {
14455 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020014456 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014457 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020014458 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014459 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020014460
14461 /*
14462 * Underruns don't always raise
14463 * interrupts, so check manually.
14464 */
14465 intel_check_cpu_fifo_underruns(dev_priv);
14466 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010014467
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014468 if (!crtc->state->active) {
14469 /*
14470 * Make sure we don't call initial_watermarks
14471 * for ILK-style watermark updates.
14472 */
14473 if (dev_priv->display.atomic_update_watermarks)
14474 dev_priv->display.initial_watermarks(intel_state,
14475 to_intel_crtc_state(crtc->state));
14476 else
14477 intel_update_watermarks(intel_crtc);
14478 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014479 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010014480 }
Daniel Vetter7758a112012-07-08 19:40:39 +020014481
Daniel Vetterea9d7582012-07-10 10:42:52 +020014482 /* Only after disabling all output pipelines that will be changed can we
14483 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014484 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020014485
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014486 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014487 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014488
14489 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030014490 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014491 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014492 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010014493
Lyude656d1b82016-08-17 15:55:54 -040014494 /*
14495 * SKL workaround: bspec recommends we disable the SAGV when we
14496 * have more then one pipe enabled
14497 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030014498 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014499 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014500
Maarten Lankhorst677100c2016-11-08 13:55:41 +010014501 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014502 }
Daniel Vetter47fab732012-10-26 10:58:18 +020014503
Lyude896e5bb2016-08-24 07:48:09 +020014504 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014505 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020014506 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014507
Daniel Vetter1f7528c2016-06-13 16:13:45 +020014508 /* Complete events for now disable pipes here. */
14509 if (modeset && !crtc->state->active && crtc->state->event) {
14510 spin_lock_irq(&dev->event_lock);
14511 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14512 spin_unlock_irq(&dev->event_lock);
14513
14514 crtc->state->event = NULL;
14515 }
Matt Ropered4a6a72016-02-23 17:20:13 -080014516 }
14517
Lyude896e5bb2016-08-24 07:48:09 +020014518 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14519 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14520
Daniel Vetter94f05022016-06-14 18:01:00 +020014521 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14522 * already, but still need the state for the delayed optimization. To
14523 * fix this:
14524 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14525 * - schedule that vblank worker _before_ calling hw_done
14526 * - at the start of commit_tail, cancel it _synchrously
14527 * - switch over to the vblank wait helper in the core after that since
14528 * we don't need out special handling any more.
14529 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020014530 if (!state->legacy_cursor_update)
14531 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14532
14533 /*
14534 * Now that the vblank has passed, we can go ahead and program the
14535 * optimal watermarks on platforms that need two-step watermark
14536 * programming.
14537 *
14538 * TODO: Move this (and other cleanup) to an async worker eventually.
14539 */
14540 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14541 intel_cstate = to_intel_crtc_state(crtc->state);
14542
14543 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014544 dev_priv->display.optimize_watermarks(intel_state,
14545 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014546 }
14547
14548 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14549 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14550
14551 if (put_domains[i])
14552 modeset_put_power_domains(dev_priv, put_domains[i]);
14553
Maarten Lankhorst677100c2016-11-08 13:55:41 +010014554 intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014555 }
14556
Paulo Zanoni56feca92016-09-22 18:00:28 -030014557 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014558 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014559
Daniel Vetter94f05022016-06-14 18:01:00 +020014560 drm_atomic_helper_commit_hw_done(state);
14561
Daniel Vetter5a21b662016-05-24 17:13:53 +020014562 if (intel_state->modeset)
14563 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14564
14565 mutex_lock(&dev->struct_mutex);
14566 drm_atomic_helper_cleanup_planes(dev, state);
14567 mutex_unlock(&dev->struct_mutex);
14568
Daniel Vetterea0000f2016-06-13 16:13:46 +020014569 drm_atomic_helper_commit_cleanup_done(state);
14570
Chris Wilson08536952016-10-14 13:18:18 +010014571 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080014572
Mika Kuoppala75714942015-12-16 09:26:48 +020014573 /* As one of the primary mmio accessors, KMS has a high likelihood
14574 * of triggering bugs in unclaimed access. After we finish
14575 * modesetting, see if an error has been flagged, and if so
14576 * enable debugging for the next modeset - and hope we catch
14577 * the culprit.
14578 *
14579 * XXX note that we assume display power is on at this point.
14580 * This might hold true now but we need to add pm helper to check
14581 * unclaimed only when the hardware is on, as atomic commits
14582 * can happen also when the device is completely off.
14583 */
14584 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020014585}
14586
14587static void intel_atomic_commit_work(struct work_struct *work)
14588{
Chris Wilsonc004a902016-10-28 13:58:45 +010014589 struct drm_atomic_state *state =
14590 container_of(work, struct drm_atomic_state, commit_work);
14591
Daniel Vetter94f05022016-06-14 18:01:00 +020014592 intel_atomic_commit_tail(state);
14593}
14594
Chris Wilsonc004a902016-10-28 13:58:45 +010014595static int __i915_sw_fence_call
14596intel_atomic_commit_ready(struct i915_sw_fence *fence,
14597 enum i915_sw_fence_notify notify)
14598{
14599 struct intel_atomic_state *state =
14600 container_of(fence, struct intel_atomic_state, commit_ready);
14601
14602 switch (notify) {
14603 case FENCE_COMPLETE:
14604 if (state->base.commit_work.func)
14605 queue_work(system_unbound_wq, &state->base.commit_work);
14606 break;
14607
14608 case FENCE_FREE:
14609 drm_atomic_state_put(&state->base);
14610 break;
14611 }
14612
14613 return NOTIFY_DONE;
14614}
14615
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014616static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14617{
14618 struct drm_plane_state *old_plane_state;
14619 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014620 int i;
14621
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010014622 for_each_plane_in_state(state, plane, old_plane_state, i)
14623 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14624 intel_fb_obj(plane->state->fb),
14625 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014626}
14627
Daniel Vetter94f05022016-06-14 18:01:00 +020014628/**
14629 * intel_atomic_commit - commit validated state object
14630 * @dev: DRM device
14631 * @state: the top-level driver state object
14632 * @nonblock: nonblocking commit
14633 *
14634 * This function commits a top-level state object that has been validated
14635 * with drm_atomic_helper_check().
14636 *
Daniel Vetter94f05022016-06-14 18:01:00 +020014637 * RETURNS
14638 * Zero for success or -errno.
14639 */
14640static int intel_atomic_commit(struct drm_device *dev,
14641 struct drm_atomic_state *state,
14642 bool nonblock)
14643{
14644 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014645 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020014646 int ret = 0;
14647
Daniel Vetter94f05022016-06-14 18:01:00 +020014648 ret = drm_atomic_helper_setup_commit(state, nonblock);
14649 if (ret)
14650 return ret;
14651
Chris Wilsonc004a902016-10-28 13:58:45 +010014652 drm_atomic_state_get(state);
14653 i915_sw_fence_init(&intel_state->commit_ready,
14654 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014655
Chris Wilsond07f0e52016-10-28 13:58:44 +010014656 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014657 if (ret) {
14658 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010014659 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014660 return ret;
14661 }
14662
14663 drm_atomic_helper_swap_state(state, true);
14664 dev_priv->wm.distrust_bios_wm = false;
Daniel Vetter94f05022016-06-14 18:01:00 +020014665 intel_shared_dpll_commit(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014666 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014667
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010014668 if (intel_state->modeset) {
14669 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14670 sizeof(intel_state->min_pixclk));
14671 dev_priv->active_crtcs = intel_state->active_crtcs;
14672 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
14673 }
14674
Chris Wilson08536952016-10-14 13:18:18 +010014675 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010014676 INIT_WORK(&state->commit_work,
14677 nonblock ? intel_atomic_commit_work : NULL);
14678
14679 i915_sw_fence_commit(&intel_state->commit_ready);
14680 if (!nonblock) {
14681 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014682 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010014683 }
Mika Kuoppala75714942015-12-16 09:26:48 +020014684
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014685 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020014686}
14687
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014688void intel_crtc_restore_mode(struct drm_crtc *crtc)
14689{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014690 struct drm_device *dev = crtc->dev;
14691 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014692 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014693 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014694
14695 state = drm_atomic_state_alloc(dev);
14696 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030014697 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14698 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014699 return;
14700 }
14701
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014702 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014703
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014704retry:
14705 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14706 ret = PTR_ERR_OR_ZERO(crtc_state);
14707 if (!ret) {
14708 if (!crtc_state->active)
14709 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014710
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014711 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014712 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014713 }
14714
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014715 if (ret == -EDEADLK) {
14716 drm_atomic_state_clear(state);
14717 drm_modeset_backoff(state->acquire_ctx);
14718 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014719 }
14720
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014721out:
Chris Wilson08536952016-10-14 13:18:18 +010014722 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014723}
14724
Bob Paauwea8784872016-07-15 14:59:02 +010014725/*
14726 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14727 * drm_atomic_helper_legacy_gamma_set() directly.
14728 */
14729static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14730 u16 *red, u16 *green, u16 *blue,
14731 uint32_t size)
14732{
14733 struct drm_device *dev = crtc->dev;
14734 struct drm_mode_config *config = &dev->mode_config;
14735 struct drm_crtc_state *state;
14736 int ret;
14737
14738 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14739 if (ret)
14740 return ret;
14741
14742 /*
14743 * Make sure we update the legacy properties so this works when
14744 * atomic is not enabled.
14745 */
14746
14747 state = crtc->state;
14748
14749 drm_object_property_set_value(&crtc->base,
14750 config->degamma_lut_property,
14751 (state->degamma_lut) ?
14752 state->degamma_lut->base.id : 0);
14753
14754 drm_object_property_set_value(&crtc->base,
14755 config->ctm_property,
14756 (state->ctm) ?
14757 state->ctm->base.id : 0);
14758
14759 drm_object_property_set_value(&crtc->base,
14760 config->gamma_lut_property,
14761 (state->gamma_lut) ?
14762 state->gamma_lut->base.id : 0);
14763
14764 return 0;
14765}
14766
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014767static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010014768 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014769 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014770 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014771 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014772 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014773 .atomic_duplicate_state = intel_crtc_duplicate_state,
14774 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014775};
14776
Matt Roper6beb8c232014-12-01 15:40:14 -080014777/**
14778 * intel_prepare_plane_fb - Prepare fb for usage on plane
14779 * @plane: drm plane to prepare for
14780 * @fb: framebuffer to prepare for presentation
14781 *
14782 * Prepares a framebuffer for usage on a display plane. Generally this
14783 * involves pinning the underlying object and updating the frontbuffer tracking
14784 * bits. Some older platforms need special physical address handling for
14785 * cursor planes.
14786 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014787 * Must be called with struct_mutex held.
14788 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014789 * Returns 0 on success, negative error code on failure.
14790 */
14791int
14792intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014793 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014794{
Chris Wilsonc004a902016-10-28 13:58:45 +010014795 struct intel_atomic_state *intel_state =
14796 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014797 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014798 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014799 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014800 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010014801 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014802
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014803 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014804 return 0;
14805
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014806 if (old_obj) {
14807 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010014808 drm_atomic_get_existing_crtc_state(new_state->state,
14809 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014810
14811 /* Big Hammer, we also need to ensure that any pending
14812 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14813 * current scanout is retired before unpinning the old
14814 * framebuffer. Note that we rely on userspace rendering
14815 * into the buffer attached to the pipe they are waiting
14816 * on. If not, userspace generates a GPU hang with IPEHR
14817 * point to the MI_WAIT_FOR_EVENT.
14818 *
14819 * This should only fail upon a hung GPU, in which case we
14820 * can safely continue.
14821 */
Chris Wilsonc004a902016-10-28 13:58:45 +010014822 if (needs_modeset(crtc_state)) {
14823 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14824 old_obj->resv, NULL,
14825 false, 0,
14826 GFP_KERNEL);
14827 if (ret < 0)
14828 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014829 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014830 }
14831
Chris Wilsonc004a902016-10-28 13:58:45 +010014832 if (new_state->fence) { /* explicit fencing */
14833 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
14834 new_state->fence,
14835 I915_FENCE_TIMEOUT,
14836 GFP_KERNEL);
14837 if (ret < 0)
14838 return ret;
14839 }
14840
Chris Wilsonc37efb92016-06-17 08:28:47 +010014841 if (!obj)
14842 return 0;
14843
Chris Wilsonc004a902016-10-28 13:58:45 +010014844 if (!new_state->fence) { /* implicit fencing */
14845 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14846 obj->resv, NULL,
14847 false, I915_FENCE_TIMEOUT,
14848 GFP_KERNEL);
14849 if (ret < 0)
14850 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000014851
14852 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010014853 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020014854
Chris Wilsonc37efb92016-06-17 08:28:47 +010014855 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014856 INTEL_INFO(dev_priv)->cursor_needs_physical) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014857 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
Matt Roper6beb8c232014-12-01 15:40:14 -080014858 ret = i915_gem_object_attach_phys(obj, align);
Chris Wilsond07f0e52016-10-28 13:58:44 +010014859 if (ret) {
Matt Roper6beb8c232014-12-01 15:40:14 -080014860 DRM_DEBUG_KMS("failed to attach phys object\n");
Chris Wilsond07f0e52016-10-28 13:58:44 +010014861 return ret;
14862 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014863 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +010014864 struct i915_vma *vma;
14865
14866 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Chris Wilsond07f0e52016-10-28 13:58:44 +010014867 if (IS_ERR(vma)) {
14868 DRM_DEBUG_KMS("failed to pin object\n");
14869 return PTR_ERR(vma);
14870 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014871 }
14872
Chris Wilsond07f0e52016-10-28 13:58:44 +010014873 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080014874}
14875
Matt Roper38f3ce32014-12-02 07:45:25 -080014876/**
14877 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14878 * @plane: drm plane to clean up for
14879 * @fb: old framebuffer that was on plane
14880 *
14881 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014882 *
14883 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014884 */
14885void
14886intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014887 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014888{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014889 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014890 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014891 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14892 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014893
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014894 old_intel_state = to_intel_plane_state(old_state);
14895
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014896 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014897 return;
14898
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014899 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014900 !INTEL_INFO(dev_priv)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020014901 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Matt Roper465c1202014-05-29 08:06:54 -070014902}
14903
Chandra Konduru6156a452015-04-27 13:48:39 -070014904int
14905skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14906{
14907 int max_scale;
Chandra Konduru6156a452015-04-27 13:48:39 -070014908 int crtc_clock, cdclk;
14909
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014910 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014911 return DRM_PLANE_HELPER_NO_SCALING;
14912
Chandra Konduru6156a452015-04-27 13:48:39 -070014913 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014914 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014915
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014916 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014917 return DRM_PLANE_HELPER_NO_SCALING;
14918
14919 /*
14920 * skl max scale is lower of:
14921 * close to 3 but not 3, -1 is for that purpose
14922 * or
14923 * cdclk/crtc_clock
14924 */
14925 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14926
14927 return max_scale;
14928}
14929
Matt Roper465c1202014-05-29 08:06:54 -070014930static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014931intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014932 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014933 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014934{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014935 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080014936 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070014937 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014938 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14939 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014940 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014941
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014942 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014943 /* use scaler when colorkey is not required */
14944 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14945 min_scale = 1;
14946 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14947 }
Sonika Jindald8106362015-04-10 14:37:28 +053014948 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014949 }
Sonika Jindald8106362015-04-10 14:37:28 +053014950
Daniel Vettercc926382016-08-15 10:41:47 +020014951 ret = drm_plane_helper_check_state(&state->base,
14952 &state->clip,
14953 min_scale, max_scale,
14954 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014955 if (ret)
14956 return ret;
14957
Daniel Vettercc926382016-08-15 10:41:47 +020014958 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014959 return 0;
14960
14961 if (INTEL_GEN(dev_priv) >= 9) {
14962 ret = skl_check_plane_surface(state);
14963 if (ret)
14964 return ret;
14965 }
14966
14967 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070014968}
14969
Daniel Vetter5a21b662016-05-24 17:13:53 +020014970static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14971 struct drm_crtc_state *old_crtc_state)
14972{
14973 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040014974 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040014976 struct intel_crtc_state *intel_cstate =
14977 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014978 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020014979 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014980 struct intel_atomic_state *old_intel_state =
14981 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014982 bool modeset = needs_modeset(crtc->state);
14983
14984 /* Perform vblank evasion around commit operation */
14985 intel_pipe_update_start(intel_crtc);
14986
14987 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014988 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014989
14990 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14991 intel_color_set_csc(crtc->state);
14992 intel_color_load_luts(crtc->state);
14993 }
14994
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014995 if (intel_cstate->update_pipe)
14996 intel_update_pipe_config(intel_crtc, old_intel_cstate);
14997 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020014998 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040014999
Maarten Lankhorste62929b2016-11-08 13:55:33 +010015000out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010015001 if (dev_priv->display.atomic_update_watermarks)
15002 dev_priv->display.atomic_update_watermarks(old_intel_state,
15003 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020015004}
15005
15006static void intel_finish_crtc_commit(struct drm_crtc *crtc,
15007 struct drm_crtc_state *old_crtc_state)
15008{
15009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15010
15011 intel_pipe_update_end(intel_crtc, NULL);
15012}
15013
Matt Ropercf4c7c12014-12-04 10:27:42 -080015014/**
Matt Roper4a3b8762014-12-23 10:41:51 -080015015 * intel_plane_destroy - destroy a plane
15016 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080015017 *
Matt Roper4a3b8762014-12-23 10:41:51 -080015018 * Common destruction function for all types of planes (primary, cursor,
15019 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080015020 */
Matt Roper4a3b8762014-12-23 10:41:51 -080015021void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070015022{
Matt Roper465c1202014-05-29 08:06:54 -070015023 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030015024 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070015025}
15026
Matt Roper65a3fea2015-01-21 16:35:42 -080015027const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070015028 .update_plane = drm_atomic_helper_update_plane,
15029 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070015030 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080015031 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080015032 .atomic_get_property = intel_plane_atomic_get_property,
15033 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080015034 .atomic_duplicate_state = intel_plane_duplicate_state,
15035 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070015036};
15037
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015038static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020015039intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070015040{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015041 struct intel_plane *primary = NULL;
15042 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070015043 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015044 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020015045 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015046 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070015047
15048 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015049 if (!primary) {
15050 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015051 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015052 }
Matt Roper465c1202014-05-29 08:06:54 -070015053
Matt Roper8e7d6882015-01-21 16:35:41 -080015054 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015055 if (!state) {
15056 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015057 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015058 }
15059
Matt Roper8e7d6882015-01-21 16:35:41 -080015060 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015061
Matt Roper465c1202014-05-29 08:06:54 -070015062 primary->can_scale = false;
15063 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020015064 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070015065 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015066 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070015067 }
Matt Roper465c1202014-05-29 08:06:54 -070015068 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020015069 /*
15070 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
15071 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
15072 */
15073 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
15074 primary->plane = (enum plane) !pipe;
15075 else
15076 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020015077 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015078 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015079 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015080
Ville Syrjälä580503c2016-10-31 22:37:00 +020015081 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015082 intel_primary_formats = skl_primary_formats;
15083 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015084
15085 primary->update_plane = skylake_update_primary_plane;
15086 primary->disable_plane = skylake_disable_primary_plane;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015087 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015088 intel_primary_formats = i965_primary_formats;
15089 num_formats = ARRAY_SIZE(i965_primary_formats);
15090
15091 primary->update_plane = ironlake_update_primary_plane;
15092 primary->disable_plane = i9xx_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020015093 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010015094 intel_primary_formats = i965_primary_formats;
15095 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015096
15097 primary->update_plane = i9xx_update_primary_plane;
15098 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015099 } else {
15100 intel_primary_formats = i8xx_primary_formats;
15101 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015102
15103 primary->update_plane = i9xx_update_primary_plane;
15104 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015105 }
15106
Ville Syrjälä580503c2016-10-31 22:37:00 +020015107 if (INTEL_GEN(dev_priv) >= 9)
15108 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15109 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015110 intel_primary_formats, num_formats,
15111 DRM_PLANE_TYPE_PRIMARY,
15112 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015113 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020015114 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15115 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015116 intel_primary_formats, num_formats,
15117 DRM_PLANE_TYPE_PRIMARY,
15118 "primary %c", pipe_name(pipe));
15119 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020015120 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15121 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015122 intel_primary_formats, num_formats,
15123 DRM_PLANE_TYPE_PRIMARY,
15124 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015125 if (ret)
15126 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053015127
Dave Airlie5481e272016-10-25 16:36:13 +100015128 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015129 supported_rotations =
15130 DRM_ROTATE_0 | DRM_ROTATE_90 |
15131 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020015132 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
15133 supported_rotations =
15134 DRM_ROTATE_0 | DRM_ROTATE_180 |
15135 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100015136 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015137 supported_rotations =
15138 DRM_ROTATE_0 | DRM_ROTATE_180;
15139 } else {
15140 supported_rotations = DRM_ROTATE_0;
15141 }
15142
Dave Airlie5481e272016-10-25 16:36:13 +100015143 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015144 drm_plane_create_rotation_property(&primary->base,
15145 DRM_ROTATE_0,
15146 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053015147
Matt Roperea2c67b2014-12-23 10:41:52 -080015148 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
15149
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015150 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015151
15152fail:
15153 kfree(state);
15154 kfree(primary);
15155
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015156 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070015157}
15158
Matt Roper3d7d6512014-06-10 08:28:13 -070015159static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030015160intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020015161 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030015162 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070015163{
Matt Roper2b875c22014-12-01 15:40:13 -080015164 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015165 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015166 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015167 unsigned stride;
15168 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015169
Ville Syrjäläf8856a42016-07-26 19:07:00 +030015170 ret = drm_plane_helper_check_state(&state->base,
15171 &state->clip,
15172 DRM_PLANE_HELPER_NO_SCALING,
15173 DRM_PLANE_HELPER_NO_SCALING,
15174 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015175 if (ret)
15176 return ret;
15177
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015178 /* if we want to turn off the cursor ignore width and height */
15179 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015180 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015181
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015182 /* Check for which cursor types we support */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015183 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15184 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080015185 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15186 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015187 return -EINVAL;
15188 }
15189
Matt Roperea2c67b2014-12-23 10:41:52 -080015190 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15191 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015192 DRM_DEBUG_KMS("buffer is too small\n");
15193 return -ENOMEM;
15194 }
15195
Ville Syrjäläbae781b2016-11-16 13:33:16 +020015196 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015197 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015198 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015199 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015200
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015201 /*
15202 * There's something wrong with the cursor on CHV pipe C.
15203 * If it straddles the left edge of the screen then
15204 * moving it away from the edge or disabling it often
15205 * results in a pipe underrun, and often that can lead to
15206 * dead pipe (constant underrun reported, and it scans
15207 * out just a solid color). To recover from that, the
15208 * display power well must be turned off and on again.
15209 * Refuse the put the cursor into that compromised position.
15210 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015211 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015212 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015213 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15214 return -EINVAL;
15215 }
15216
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015217 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015218}
15219
Matt Roperf4a2cf22014-12-01 15:40:12 -080015220static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015221intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020015222 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015223{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010015224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15225
15226 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015227 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015228}
15229
15230static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015231intel_update_cursor_plane(struct drm_plane *plane,
15232 const struct intel_crtc_state *crtc_state,
15233 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030015234{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015235 struct drm_crtc *crtc = crtc_state->base.crtc;
15236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015237 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080015238 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080015239 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070015240
Matt Roperf4a2cf22014-12-01 15:40:12 -080015241 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080015242 addr = 0;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015243 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
Chris Wilson058d88c2016-08-15 10:49:06 +010015244 addr = i915_gem_object_ggtt_offset(obj, NULL);
Matt Roperf4a2cf22014-12-01 15:40:12 -080015245 else
Gustavo Padovana912f122014-12-01 15:40:10 -080015246 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080015247
Gustavo Padovana912f122014-12-01 15:40:10 -080015248 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015249 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015250}
Gustavo Padovan852e7872014-09-05 17:22:31 -030015251
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015252static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020015253intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070015254{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015255 struct intel_plane *cursor = NULL;
15256 struct intel_plane_state *state = NULL;
15257 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070015258
15259 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015260 if (!cursor) {
15261 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015262 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015263 }
Matt Roper3d7d6512014-06-10 08:28:13 -070015264
Matt Roper8e7d6882015-01-21 16:35:41 -080015265 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015266 if (!state) {
15267 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015268 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015269 }
15270
Matt Roper8e7d6882015-01-21 16:35:41 -080015271 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015272
Matt Roper3d7d6512014-06-10 08:28:13 -070015273 cursor->can_scale = false;
15274 cursor->max_downscale = 1;
15275 cursor->pipe = pipe;
15276 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020015277 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015278 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015279 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015280 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015281 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070015282
Ville Syrjälä580503c2016-10-31 22:37:00 +020015283 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
15284 0, &intel_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015285 intel_cursor_formats,
15286 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015287 DRM_PLANE_TYPE_CURSOR,
15288 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015289 if (ret)
15290 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015291
Dave Airlie5481e272016-10-25 16:36:13 +100015292 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015293 drm_plane_create_rotation_property(&cursor->base,
15294 DRM_ROTATE_0,
15295 DRM_ROTATE_0 |
15296 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015297
Ville Syrjälä580503c2016-10-31 22:37:00 +020015298 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015299 state->scaler_id = -1;
15300
Matt Roperea2c67b2014-12-23 10:41:52 -080015301 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15302
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015303 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015304
15305fail:
15306 kfree(state);
15307 kfree(cursor);
15308
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015309 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070015310}
15311
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015312static void skl_init_scalers(struct drm_i915_private *dev_priv,
15313 struct intel_crtc *crtc,
15314 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015315{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015316 struct intel_crtc_scaler_state *scaler_state =
15317 &crtc_state->scaler_state;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015318 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015319
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015320 for (i = 0; i < crtc->num_scalers; i++) {
15321 struct intel_scaler *scaler = &scaler_state->scalers[i];
15322
15323 scaler->in_use = 0;
15324 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015325 }
15326
15327 scaler_state->scaler_id = -1;
15328}
15329
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015330static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080015331{
15332 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015333 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015334 struct intel_plane *primary = NULL;
15335 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015336 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015337
Daniel Vetter955382f2013-09-19 14:05:45 +020015338 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015339 if (!intel_crtc)
15340 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080015341
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015342 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015343 if (!crtc_state) {
15344 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015345 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015346 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030015347 intel_crtc->config = crtc_state;
15348 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080015349 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015350
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015351 /* initialize shared scalers */
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015352 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015353 if (pipe == PIPE_C)
15354 intel_crtc->num_scalers = 1;
15355 else
15356 intel_crtc->num_scalers = SKL_NUM_SCALERS;
15357
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015358 skl_init_scalers(dev_priv, intel_crtc, crtc_state);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015359 }
15360
Ville Syrjälä580503c2016-10-31 22:37:00 +020015361 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015362 if (IS_ERR(primary)) {
15363 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070015364 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015365 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020015366 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070015367
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015368 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015369 struct intel_plane *plane;
15370
Ville Syrjälä580503c2016-10-31 22:37:00 +020015371 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020015372 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015373 ret = PTR_ERR(plane);
15374 goto fail;
15375 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020015376 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015377 }
15378
Ville Syrjälä580503c2016-10-31 22:37:00 +020015379 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020015380 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015381 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070015382 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015383 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020015384 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070015385
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015386 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015387 &primary->base, &cursor->base,
15388 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030015389 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070015390 if (ret)
15391 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080015392
Jesse Barnes80824002009-09-10 15:28:06 -070015393 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020015394 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070015395
Chris Wilson4b0e3332014-05-30 16:35:26 +030015396 intel_crtc->cursor_base = ~0;
15397 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015398 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030015399
Ville Syrjälä852eb002015-06-24 22:00:07 +030015400 intel_crtc->wm.cxsr_allowed = true;
15401
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015402 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15403 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015404 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
15405 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015406
Jesse Barnes79e53942008-11-07 14:24:08 -080015407 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020015408
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015409 intel_color_init(&intel_crtc->base);
15410
Daniel Vetter87b6b102014-05-15 15:33:46 +020015411 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015412
15413 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070015414
15415fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015416 /*
15417 * drm_mode_config_cleanup() will free up any
15418 * crtcs/planes already initialized.
15419 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015420 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015421 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015422
15423 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015424}
15425
Jesse Barnes752aa882013-10-31 18:55:49 +020015426enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15427{
15428 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015429 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020015430
Rob Clark51fd3712013-11-19 12:10:12 -050015431 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020015432
Ville Syrjäläd3babd32014-11-07 11:16:01 +020015433 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020015434 return INVALID_PIPE;
15435
15436 return to_intel_crtc(encoder->crtc)->pipe;
15437}
15438
Carl Worth08d7b3d2009-04-29 14:43:54 -070015439int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000015440 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070015441{
Carl Worth08d7b3d2009-04-29 14:43:54 -070015442 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040015443 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020015444 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015445
Rob Clark7707e652014-07-17 23:30:04 -040015446 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010015447 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030015448 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015449
Rob Clark7707e652014-07-17 23:30:04 -040015450 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020015451 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015452
Daniel Vetterc05422d2009-08-11 16:05:30 +020015453 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015454}
15455
Daniel Vetter66a92782012-07-12 20:08:18 +020015456static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080015457{
Daniel Vetter66a92782012-07-12 20:08:18 +020015458 struct drm_device *dev = encoder->base.dev;
15459 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080015460 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080015461 int entry = 0;
15462
Damien Lespiaub2784e12014-08-05 11:29:37 +010015463 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020015464 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020015465 index_mask |= (1 << entry);
15466
Jesse Barnes79e53942008-11-07 14:24:08 -080015467 entry++;
15468 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010015469
Jesse Barnes79e53942008-11-07 14:24:08 -080015470 return index_mask;
15471}
15472
Ville Syrjälä646d5772016-10-31 22:37:14 +020015473static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000015474{
Ville Syrjälä646d5772016-10-31 22:37:14 +020015475 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000015476 return false;
15477
15478 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15479 return false;
15480
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015481 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000015482 return false;
15483
15484 return true;
15485}
15486
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015487static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015488{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015489 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000015490 return false;
15491
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015492 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015493 return false;
15494
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015495 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015496 return false;
15497
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015498 if (HAS_PCH_LPT_H(dev_priv) &&
15499 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020015500 return false;
15501
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015502 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015503 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015504 return false;
15505
Ville Syrjäläe4abb732015-12-01 23:31:33 +020015506 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015507 return false;
15508
15509 return true;
15510}
15511
Imre Deak8090ba82016-08-10 14:07:33 +030015512void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15513{
15514 int pps_num;
15515 int pps_idx;
15516
15517 if (HAS_DDI(dev_priv))
15518 return;
15519 /*
15520 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15521 * everywhere where registers can be write protected.
15522 */
15523 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15524 pps_num = 2;
15525 else
15526 pps_num = 1;
15527
15528 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15529 u32 val = I915_READ(PP_CONTROL(pps_idx));
15530
15531 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15532 I915_WRITE(PP_CONTROL(pps_idx), val);
15533 }
15534}
15535
Imre Deak44cb7342016-08-10 14:07:29 +030015536static void intel_pps_init(struct drm_i915_private *dev_priv)
15537{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020015538 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030015539 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15540 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15541 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15542 else
15543 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030015544
15545 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030015546}
15547
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015548static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080015549{
Chris Wilson4ef69c72010-09-09 15:14:28 +010015550 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015551 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080015552
Imre Deak44cb7342016-08-10 14:07:29 +030015553 intel_pps_init(dev_priv);
15554
Imre Deak97a824e12016-06-21 11:51:47 +030015555 /*
15556 * intel_edp_init_connector() depends on this completing first, to
15557 * prevent the registeration of both eDP and LVDS and the incorrect
15558 * sharing of the PPS.
15559 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015560 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015561
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015562 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015563 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015564
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020015565 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053015566 /*
15567 * FIXME: Broxton doesn't support port detection via the
15568 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15569 * detect the ports.
15570 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015571 intel_ddi_init(dev_priv, PORT_A);
15572 intel_ddi_init(dev_priv, PORT_B);
15573 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020015574
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015575 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015576 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015577 int found;
15578
Jesse Barnesde31fac2015-03-06 15:53:32 -080015579 /*
15580 * Haswell uses DDI functions to detect digital outputs.
15581 * On SKL pre-D0 the strap isn't connected, so we assume
15582 * it's there.
15583 */
Ville Syrjälä77179402015-09-18 20:03:35 +030015584 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080015585 /* WaIgnoreDDIAStrap: skl */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015586 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015587 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015588
15589 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15590 * register */
15591 found = I915_READ(SFUSE_STRAP);
15592
15593 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015594 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015595 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015596 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015597 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015598 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015599 /*
15600 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15601 */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015602 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015603 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15604 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15605 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015606 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015607
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015608 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015609 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015610 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020015611
Ville Syrjälä646d5772016-10-31 22:37:14 +020015612 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015613 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015614
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015615 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080015616 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015617 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015618 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015619 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015620 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015621 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015622 }
15623
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015624 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015625 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015626
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015627 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015628 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015629
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015630 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015631 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015632
Daniel Vetter270b3042012-10-27 15:52:05 +020015633 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015634 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015635 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015636 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010015637
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015638 /*
15639 * The DP_DETECTED bit is the latched state of the DDC
15640 * SDA pin at boot. However since eDP doesn't require DDC
15641 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15642 * eDP ports may have been muxed to an alternate function.
15643 * Thus we can't rely on the DP_DETECTED bit alone to detect
15644 * eDP ports. Consult the VBT as well as DP_DETECTED to
15645 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030015646 *
15647 * Sadly the straps seem to be missing sometimes even for HDMI
15648 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15649 * and VBT for the presence of the port. Additionally we can't
15650 * trust the port type the VBT declares as we've seen at least
15651 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015652 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015653 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015654 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15655 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015656 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015657 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015658 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030015659
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015660 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015661 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15662 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015663 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015664 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015665 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053015666
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015667 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015668 /*
15669 * eDP not supported on port D,
15670 * so no need to worry about it
15671 */
15672 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15673 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015674 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015675 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015676 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015677 }
15678
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015679 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015680 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015681 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080015682
Paulo Zanonie2debe92013-02-18 19:00:27 -030015683 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015684 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015685 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015686 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015687 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015688 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015689 }
Ma Ling27185ae2009-08-24 13:50:23 +080015690
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015691 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015692 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080015693 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015694
15695 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015696
Paulo Zanonie2debe92013-02-18 19:00:27 -030015697 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015698 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015699 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015700 }
Ma Ling27185ae2009-08-24 13:50:23 +080015701
Paulo Zanonie2debe92013-02-18 19:00:27 -030015702 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015703
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015704 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015705 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015706 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015707 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015708 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015709 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080015710 }
Ma Ling27185ae2009-08-24 13:50:23 +080015711
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015712 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015713 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015714 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015715 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015716
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000015717 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015718 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015719
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015720 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070015721
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015722 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010015723 encoder->base.possible_crtcs = encoder->crtc_mask;
15724 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020015725 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080015726 }
Chris Wilson47356eb2011-01-11 17:06:04 +000015727
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015728 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020015729
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015730 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080015731}
15732
15733static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15734{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015735 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080015736 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080015737
Daniel Vetteref2d6332014-02-10 18:00:38 +010015738 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015739 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010015740 WARN_ON(!intel_fb->obj->framebuffer_references--);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010015741 i915_gem_object_put(intel_fb->obj);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015742 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015743 kfree(intel_fb);
15744}
15745
15746static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000015747 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080015748 unsigned int *handle)
15749{
15750 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000015751 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080015752
Chris Wilsoncc917ab2015-10-13 14:22:26 +010015753 if (obj->userptr.mm) {
15754 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15755 return -EINVAL;
15756 }
15757
Chris Wilson05394f32010-11-08 19:18:58 +000015758 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080015759}
15760
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015761static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15762 struct drm_file *file,
15763 unsigned flags, unsigned color,
15764 struct drm_clip_rect *clips,
15765 unsigned num_clips)
15766{
15767 struct drm_device *dev = fb->dev;
15768 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15769 struct drm_i915_gem_object *obj = intel_fb->obj;
15770
15771 mutex_lock(&dev->struct_mutex);
Chris Wilsona6a7cc42016-11-18 21:17:46 +000015772 if (obj->pin_display && obj->cache_dirty)
15773 i915_gem_clflush_object(obj, true);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030015774 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015775 mutex_unlock(&dev->struct_mutex);
15776
15777 return 0;
15778}
15779
Jesse Barnes79e53942008-11-07 14:24:08 -080015780static const struct drm_framebuffer_funcs intel_fb_funcs = {
15781 .destroy = intel_user_framebuffer_destroy,
15782 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015783 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080015784};
15785
Damien Lespiaub3218032015-02-27 11:15:18 +000015786static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015787u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
15788 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000015789{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015790 u32 gen = INTEL_INFO(dev_priv)->gen;
Damien Lespiaub3218032015-02-27 11:15:18 +000015791
15792 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020015793 int cpp = drm_format_plane_cpp(pixel_format, 0);
15794
Damien Lespiaub3218032015-02-27 11:15:18 +000015795 /* "The stride in bytes must not exceed the of the size of 8K
15796 * pixels and 32K bytes."
15797 */
Ville Syrjäläac484962016-01-20 21:05:26 +020015798 return min(8192 * cpp, 32768);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015799 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
15800 !IS_CHERRYVIEW(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015801 return 32*1024;
15802 } else if (gen >= 4) {
15803 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15804 return 16*1024;
15805 else
15806 return 32*1024;
15807 } else if (gen >= 3) {
15808 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15809 return 8*1024;
15810 else
15811 return 16*1024;
15812 } else {
15813 /* XXX DSPC is limited to 4k tiled */
15814 return 8*1024;
15815 }
15816}
15817
Daniel Vetterb5ea6422014-03-02 21:18:00 +010015818static int intel_framebuffer_init(struct drm_device *dev,
15819 struct intel_framebuffer *intel_fb,
15820 struct drm_mode_fb_cmd2 *mode_cmd,
15821 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080015822{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015823 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015824 unsigned int tiling = i915_gem_object_get_tiling(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080015825 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000015826 u32 pitch_limit, stride_alignment;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015827 struct drm_format_name_buf format_name;
Jesse Barnes79e53942008-11-07 14:24:08 -080015828
Daniel Vetterdd4916c2013-10-09 21:23:51 +020015829 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15830
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015831 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015832 /*
15833 * If there's a fence, enforce that
15834 * the fb modifier and tiling mode match.
15835 */
15836 if (tiling != I915_TILING_NONE &&
15837 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015838 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15839 return -EINVAL;
15840 }
15841 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015842 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015843 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015844 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015845 DRM_DEBUG("No Y tiling for legacy addfb\n");
15846 return -EINVAL;
15847 }
15848 }
15849
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015850 /* Passed in modifier sanity checking. */
15851 switch (mode_cmd->modifier[0]) {
15852 case I915_FORMAT_MOD_Y_TILED:
15853 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015854 if (INTEL_GEN(dev_priv) < 9) {
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015855 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15856 mode_cmd->modifier[0]);
15857 return -EINVAL;
15858 }
15859 case DRM_FORMAT_MOD_NONE:
15860 case I915_FORMAT_MOD_X_TILED:
15861 break;
15862 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015863 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15864 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015865 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015866 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015867
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015868 /*
15869 * gen2/3 display engine uses the fence if present,
15870 * so the tiling mode must match the fb modifier exactly.
15871 */
15872 if (INTEL_INFO(dev_priv)->gen < 4 &&
15873 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15874 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15875 return -EINVAL;
15876 }
15877
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015878 stride_alignment = intel_fb_stride_alignment(dev_priv,
15879 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015880 mode_cmd->pixel_format);
15881 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15882 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15883 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015884 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015885 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015886
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015887 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015888 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015889 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015890 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15891 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015892 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015893 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015894 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015895 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015896
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015897 /*
15898 * If there's a fence, enforce that
15899 * the fb pitch and fence stride match.
15900 */
15901 if (tiling != I915_TILING_NONE &&
Chris Wilson3e510a82016-08-05 10:14:23 +010015902 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015903 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilson3e510a82016-08-05 10:14:23 +010015904 mode_cmd->pitches[0],
15905 i915_gem_object_get_stride(obj));
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015906 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015907 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015908
Ville Syrjälä57779d02012-10-31 17:50:14 +020015909 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080015910 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020015911 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015912 case DRM_FORMAT_RGB565:
15913 case DRM_FORMAT_XRGB8888:
15914 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015915 break;
15916 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015917 if (INTEL_GEN(dev_priv) > 3) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015918 DRM_DEBUG("unsupported pixel format: %s\n",
15919 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015920 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015921 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020015922 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020015923 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015924 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015925 INTEL_GEN(dev_priv) < 9) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015926 DRM_DEBUG("unsupported pixel format: %s\n",
15927 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015928 return -EINVAL;
15929 }
15930 break;
15931 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015932 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015933 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015934 if (INTEL_GEN(dev_priv) < 4) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015935 DRM_DEBUG("unsupported pixel format: %s\n",
15936 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015937 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015938 }
Jesse Barnesb5626742011-06-24 12:19:27 -070015939 break;
Damien Lespiau75312082015-05-15 19:06:01 +010015940 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015941 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015942 DRM_DEBUG("unsupported pixel format: %s\n",
15943 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau75312082015-05-15 19:06:01 +010015944 return -EINVAL;
15945 }
15946 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020015947 case DRM_FORMAT_YUYV:
15948 case DRM_FORMAT_UYVY:
15949 case DRM_FORMAT_YVYU:
15950 case DRM_FORMAT_VYUY:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015951 if (INTEL_GEN(dev_priv) < 5) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015952 DRM_DEBUG("unsupported pixel format: %s\n",
15953 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015954 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015955 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015956 break;
15957 default:
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015958 DRM_DEBUG("unsupported pixel format: %s\n",
15959 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson57cd6502010-08-08 12:34:44 +010015960 return -EINVAL;
15961 }
15962
Ville Syrjälä90f9a332012-10-31 17:50:19 +020015963 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15964 if (mode_cmd->offsets[0] != 0)
15965 return -EINVAL;
15966
Daniel Vetterc7d73f62012-12-13 23:38:38 +010015967 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15968 intel_fb->obj = obj;
15969
Ville Syrjälä6687c902015-09-15 13:16:41 +030015970 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
15971 if (ret)
15972 return ret;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020015973
Jesse Barnes79e53942008-11-07 14:24:08 -080015974 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15975 if (ret) {
15976 DRM_ERROR("framebuffer init failed %d\n", ret);
15977 return ret;
15978 }
15979
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020015980 intel_fb->obj->framebuffer_references++;
15981
Jesse Barnes79e53942008-11-07 14:24:08 -080015982 return 0;
15983}
15984
Jesse Barnes79e53942008-11-07 14:24:08 -080015985static struct drm_framebuffer *
15986intel_user_framebuffer_create(struct drm_device *dev,
15987 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020015988 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080015989{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015990 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000015991 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020015992 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080015993
Chris Wilson03ac0642016-07-20 13:31:51 +010015994 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
15995 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010015996 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080015997
Daniel Vetter92907cb2015-11-23 09:04:05 +010015998 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015999 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010016000 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020016001
16002 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080016003}
16004
Chris Wilson778e23a2016-12-05 14:29:39 +000016005static void intel_atomic_state_free(struct drm_atomic_state *state)
16006{
16007 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
16008
16009 drm_atomic_state_default_release(state);
16010
16011 i915_sw_fence_fini(&intel_state->commit_ready);
16012
16013 kfree(state);
16014}
16015
Jesse Barnes79e53942008-11-07 14:24:08 -080016016static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080016017 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020016018 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080016019 .atomic_check = intel_atomic_check,
16020 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020016021 .atomic_state_alloc = intel_atomic_state_alloc,
16022 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000016023 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080016024};
16025
Imre Deak88212942016-03-16 13:38:53 +020016026/**
16027 * intel_init_display_hooks - initialize the display modesetting hooks
16028 * @dev_priv: device private
16029 */
16030void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070016031{
Imre Deak88212942016-03-16 13:38:53 +020016032 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000016033 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016034 dev_priv->display.get_initial_plane_config =
16035 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000016036 dev_priv->display.crtc_compute_clock =
16037 haswell_crtc_compute_clock;
16038 dev_priv->display.crtc_enable = haswell_crtc_enable;
16039 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020016040 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016041 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016042 dev_priv->display.get_initial_plane_config =
16043 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020016044 dev_priv->display.crtc_compute_clock =
16045 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020016046 dev_priv->display.crtc_enable = haswell_crtc_enable;
16047 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020016048 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016049 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016050 dev_priv->display.get_initial_plane_config =
16051 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020016052 dev_priv->display.crtc_compute_clock =
16053 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020016054 dev_priv->display.crtc_enable = ironlake_crtc_enable;
16055 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020016056 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070016057 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016058 dev_priv->display.get_initial_plane_config =
16059 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020016060 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
16061 dev_priv->display.crtc_enable = valleyview_crtc_enable;
16062 dev_priv->display.crtc_disable = i9xx_crtc_disable;
16063 } else if (IS_VALLEYVIEW(dev_priv)) {
16064 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16065 dev_priv->display.get_initial_plane_config =
16066 i9xx_get_initial_plane_config;
16067 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070016068 dev_priv->display.crtc_enable = valleyview_crtc_enable;
16069 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020016070 } else if (IS_G4X(dev_priv)) {
16071 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16072 dev_priv->display.get_initial_plane_config =
16073 i9xx_get_initial_plane_config;
16074 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
16075 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16076 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020016077 } else if (IS_PINEVIEW(dev_priv)) {
16078 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16079 dev_priv->display.get_initial_plane_config =
16080 i9xx_get_initial_plane_config;
16081 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
16082 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16083 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016084 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016085 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016086 dev_priv->display.get_initial_plane_config =
16087 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020016088 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020016089 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16090 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016091 } else {
16092 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16093 dev_priv->display.get_initial_plane_config =
16094 i9xx_get_initial_plane_config;
16095 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
16096 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16097 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070016098 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016099
Jesse Barnese70236a2009-09-21 10:42:27 -070016100 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020016101 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016102 dev_priv->display.get_display_clock_speed =
16103 skylake_get_display_clock_speed;
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +020016104 else if (IS_GEN9_LP(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070016105 dev_priv->display.get_display_clock_speed =
16106 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016107 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016108 dev_priv->display.get_display_clock_speed =
16109 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016110 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016111 dev_priv->display.get_display_clock_speed =
16112 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016113 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070016114 dev_priv->display.get_display_clock_speed =
16115 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016116 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030016117 dev_priv->display.get_display_clock_speed =
16118 ilk_get_display_clock_speed;
Jani Nikulac0f86832016-12-07 12:13:04 +020016119 else if (IS_I945G(dev_priv) || IS_I965G(dev_priv) ||
Imre Deak88212942016-03-16 13:38:53 +020016120 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016121 dev_priv->display.get_display_clock_speed =
16122 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016123 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016124 dev_priv->display.get_display_clock_speed =
16125 gm45_get_display_clock_speed;
Jani Nikulac0f86832016-12-07 12:13:04 +020016126 else if (IS_I965GM(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016127 dev_priv->display.get_display_clock_speed =
16128 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016129 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016130 dev_priv->display.get_display_clock_speed =
16131 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016132 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016133 dev_priv->display.get_display_clock_speed =
16134 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016135 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016136 dev_priv->display.get_display_clock_speed =
16137 i915_get_display_clock_speed;
Jani Nikula2a307c22016-11-30 17:43:04 +020016138 else if (IS_I945GM(dev_priv) || IS_I845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016139 dev_priv->display.get_display_clock_speed =
16140 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016141 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016142 dev_priv->display.get_display_clock_speed =
16143 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016144 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016145 dev_priv->display.get_display_clock_speed =
16146 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016147 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016148 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030016149 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016150 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020016151 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070016152 dev_priv->display.get_display_clock_speed =
16153 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016154 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016155
Imre Deak88212942016-03-16 13:38:53 +020016156 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016157 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016158 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016159 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016160 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016161 /* FIXME: detect B0+ stepping and use auto training */
16162 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016163 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016164 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030016165 }
16166
16167 if (IS_BROADWELL(dev_priv)) {
16168 dev_priv->display.modeset_commit_cdclk =
16169 broadwell_modeset_commit_cdclk;
16170 dev_priv->display.modeset_calc_cdclk =
16171 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016172 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016173 dev_priv->display.modeset_commit_cdclk =
16174 valleyview_modeset_commit_cdclk;
16175 dev_priv->display.modeset_calc_cdclk =
16176 valleyview_modeset_calc_cdclk;
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +020016177 } else if (IS_GEN9_LP(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016178 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016179 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016180 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016181 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030016182 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16183 dev_priv->display.modeset_commit_cdclk =
16184 skl_modeset_commit_cdclk;
16185 dev_priv->display.modeset_calc_cdclk =
16186 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070016187 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020016188
Lyude27082492016-08-24 07:48:10 +020016189 if (dev_priv->info.gen >= 9)
16190 dev_priv->display.update_crtcs = skl_update_crtcs;
16191 else
16192 dev_priv->display.update_crtcs = intel_update_crtcs;
16193
Daniel Vetter5a21b662016-05-24 17:13:53 +020016194 switch (INTEL_INFO(dev_priv)->gen) {
16195 case 2:
16196 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16197 break;
16198
16199 case 3:
16200 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16201 break;
16202
16203 case 4:
16204 case 5:
16205 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16206 break;
16207
16208 case 6:
16209 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16210 break;
16211 case 7:
16212 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16213 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16214 break;
16215 case 9:
16216 /* Drop through - unsupported since execlist only. */
16217 default:
16218 /* Default just returns -ENODEV to indicate unsupported */
16219 dev_priv->display.queue_flip = intel_default_queue_flip;
16220 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016221}
16222
Jesse Barnesb690e962010-07-19 13:53:12 -070016223/*
16224 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16225 * resume, or other times. This quirk makes sure that's the case for
16226 * affected systems.
16227 */
Akshay Joshi0206e352011-08-16 15:34:10 -040016228static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070016229{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016230 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070016231
16232 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016233 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016234}
16235
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016236static void quirk_pipeb_force(struct drm_device *dev)
16237{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016238 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016239
16240 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16241 DRM_INFO("applying pipe b force quirk\n");
16242}
16243
Keith Packard435793d2011-07-12 14:56:22 -070016244/*
16245 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16246 */
16247static void quirk_ssc_force_disable(struct drm_device *dev)
16248{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016249 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070016250 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016251 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070016252}
16253
Carsten Emde4dca20e2012-03-15 15:56:26 +010016254/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010016255 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16256 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010016257 */
16258static void quirk_invert_brightness(struct drm_device *dev)
16259{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016260 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010016261 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016262 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016263}
16264
Scot Doyle9c72cc62014-07-03 23:27:50 +000016265/* Some VBT's incorrectly indicate no backlight is present */
16266static void quirk_backlight_present(struct drm_device *dev)
16267{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016268 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000016269 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16270 DRM_INFO("applying backlight present quirk\n");
16271}
16272
Jesse Barnesb690e962010-07-19 13:53:12 -070016273struct intel_quirk {
16274 int device;
16275 int subsystem_vendor;
16276 int subsystem_device;
16277 void (*hook)(struct drm_device *dev);
16278};
16279
Egbert Eich5f85f172012-10-14 15:46:38 +020016280/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16281struct intel_dmi_quirk {
16282 void (*hook)(struct drm_device *dev);
16283 const struct dmi_system_id (*dmi_id_list)[];
16284};
16285
16286static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16287{
16288 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16289 return 1;
16290}
16291
16292static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16293 {
16294 .dmi_id_list = &(const struct dmi_system_id[]) {
16295 {
16296 .callback = intel_dmi_reverse_brightness,
16297 .ident = "NCR Corporation",
16298 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16299 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16300 },
16301 },
16302 { } /* terminating entry */
16303 },
16304 .hook = quirk_invert_brightness,
16305 },
16306};
16307
Ben Widawskyc43b5632012-04-16 14:07:40 -070016308static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070016309 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16310 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16311
Jesse Barnesb690e962010-07-19 13:53:12 -070016312 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16313 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16314
Ville Syrjälä5f080c02014-08-15 01:22:06 +030016315 /* 830 needs to leave pipe A & dpll A up */
16316 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16317
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016318 /* 830 needs to leave pipe B & dpll B up */
16319 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16320
Keith Packard435793d2011-07-12 14:56:22 -070016321 /* Lenovo U160 cannot use SSC on LVDS */
16322 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020016323
16324 /* Sony Vaio Y cannot use SSC on LVDS */
16325 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010016326
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010016327 /* Acer Aspire 5734Z must invert backlight brightness */
16328 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16329
16330 /* Acer/eMachines G725 */
16331 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16332
16333 /* Acer/eMachines e725 */
16334 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16335
16336 /* Acer/Packard Bell NCL20 */
16337 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16338
16339 /* Acer Aspire 4736Z */
16340 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020016341
16342 /* Acer Aspire 5336 */
16343 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000016344
16345 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16346 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000016347
Scot Doyledfb3d47b2014-08-21 16:08:02 +000016348 /* Acer C720 Chromebook (Core i3 4005U) */
16349 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16350
jens steinb2a96012014-10-28 20:25:53 +010016351 /* Apple Macbook 2,1 (Core 2 T7400) */
16352 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16353
Jani Nikula1b9448b02015-11-05 11:49:59 +020016354 /* Apple Macbook 4,1 */
16355 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16356
Scot Doyled4967d82014-07-03 23:27:52 +000016357 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16358 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000016359
16360 /* HP Chromebook 14 (Celeron 2955U) */
16361 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020016362
16363 /* Dell Chromebook 11 */
16364 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020016365
16366 /* Dell Chromebook 11 (2015 version) */
16367 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070016368};
16369
16370static void intel_init_quirks(struct drm_device *dev)
16371{
16372 struct pci_dev *d = dev->pdev;
16373 int i;
16374
16375 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16376 struct intel_quirk *q = &intel_quirks[i];
16377
16378 if (d->device == q->device &&
16379 (d->subsystem_vendor == q->subsystem_vendor ||
16380 q->subsystem_vendor == PCI_ANY_ID) &&
16381 (d->subsystem_device == q->subsystem_device ||
16382 q->subsystem_device == PCI_ANY_ID))
16383 q->hook(dev);
16384 }
Egbert Eich5f85f172012-10-14 15:46:38 +020016385 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16386 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16387 intel_dmi_quirks[i].hook(dev);
16388 }
Jesse Barnesb690e962010-07-19 13:53:12 -070016389}
16390
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016391/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016392static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016393{
David Weinehall52a05c32016-08-22 13:32:44 +030016394 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016395 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016396 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016397
Ville Syrjälä2b37c612014-01-22 21:32:38 +020016398 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030016399 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070016400 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016401 sr1 = inb(VGA_SR_DATA);
16402 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030016403 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016404 udelay(300);
16405
Ville Syrjälä01f5a622014-12-16 18:38:37 +020016406 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016407 POSTING_READ(vga_reg);
16408}
16409
Daniel Vetterf8175862012-04-10 15:50:11 +020016410void intel_modeset_init_hw(struct drm_device *dev)
16411{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016412 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016413
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016414 intel_update_cdclk(dev_priv);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016415
16416 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16417
Ville Syrjälä46f16e62016-10-31 22:37:22 +020016418 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020016419}
16420
Matt Roperd93c0372015-12-03 11:37:41 -080016421/*
16422 * Calculate what we think the watermarks should be for the state we've read
16423 * out of the hardware and then immediately program those watermarks so that
16424 * we ensure the hardware settings match our internal state.
16425 *
16426 * We can calculate what we think WM's should be by creating a duplicate of the
16427 * current state (which was constructed during hardware readout) and running it
16428 * through the atomic check code to calculate new watermark values in the
16429 * state object.
16430 */
16431static void sanitize_watermarks(struct drm_device *dev)
16432{
16433 struct drm_i915_private *dev_priv = to_i915(dev);
16434 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016435 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080016436 struct drm_crtc *crtc;
16437 struct drm_crtc_state *cstate;
16438 struct drm_modeset_acquire_ctx ctx;
16439 int ret;
16440 int i;
16441
16442 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080016443 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080016444 return;
16445
16446 /*
16447 * We need to hold connection_mutex before calling duplicate_state so
16448 * that the connector loop is protected.
16449 */
16450 drm_modeset_acquire_init(&ctx, 0);
16451retry:
Matt Roper0cd12622016-01-12 07:13:37 -080016452 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080016453 if (ret == -EDEADLK) {
16454 drm_modeset_backoff(&ctx);
16455 goto retry;
16456 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080016457 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016458 }
16459
16460 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16461 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080016462 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016463
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016464 intel_state = to_intel_atomic_state(state);
16465
Matt Ropered4a6a72016-02-23 17:20:13 -080016466 /*
16467 * Hardware readout is the only time we don't want to calculate
16468 * intermediate watermarks (since we don't trust the current
16469 * watermarks).
16470 */
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016471 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080016472
Matt Roperd93c0372015-12-03 11:37:41 -080016473 ret = intel_atomic_check(dev, state);
16474 if (ret) {
16475 /*
16476 * If we fail here, it means that the hardware appears to be
16477 * programmed in a way that shouldn't be possible, given our
16478 * understanding of watermark requirements. This might mean a
16479 * mistake in the hardware readout code or a mistake in the
16480 * watermark calculations for a given platform. Raise a WARN
16481 * so that this is noticeable.
16482 *
16483 * If this actually happens, we'll have to just leave the
16484 * BIOS-programmed watermarks untouched and hope for the best.
16485 */
16486 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016487 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080016488 }
16489
16490 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080016491 for_each_crtc_in_state(state, crtc, cstate, i) {
16492 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16493
Matt Ropered4a6a72016-02-23 17:20:13 -080016494 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016495 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080016496 }
16497
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016498put_state:
Chris Wilson08536952016-10-14 13:18:18 +010016499 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080016500fail:
Matt Roperd93c0372015-12-03 11:37:41 -080016501 drm_modeset_drop_locks(&ctx);
16502 drm_modeset_acquire_fini(&ctx);
16503}
16504
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016505int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080016506{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016507 struct drm_i915_private *dev_priv = to_i915(dev);
16508 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016509 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080016510 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080016511
16512 drm_mode_config_init(dev);
16513
16514 dev->mode_config.min_width = 0;
16515 dev->mode_config.min_height = 0;
16516
Dave Airlie019d96c2011-09-29 16:20:42 +010016517 dev->mode_config.preferred_depth = 24;
16518 dev->mode_config.prefer_shadow = 1;
16519
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000016520 dev->mode_config.allow_fb_modifiers = true;
16521
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020016522 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080016523
Jesse Barnesb690e962010-07-19 13:53:12 -070016524 intel_init_quirks(dev);
16525
Ville Syrjälä62d75df2016-10-31 22:37:25 +020016526 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030016527
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016528 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016529 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070016530
Lukas Wunner69f92f62015-07-15 13:57:35 +020016531 /*
16532 * There may be no VBT; and if the BIOS enabled SSC we can
16533 * just keep using it to avoid unnecessary flicker. Whereas if the
16534 * BIOS isn't using it, don't assume it will work even if the VBT
16535 * indicates as much.
16536 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010016537 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020016538 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16539 DREF_SSC1_ENABLE);
16540
16541 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16542 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16543 bios_lvds_use_ssc ? "en" : "dis",
16544 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16545 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16546 }
16547 }
16548
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016549 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016550 dev->mode_config.max_width = 2048;
16551 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016552 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070016553 dev->mode_config.max_width = 4096;
16554 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080016555 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016556 dev->mode_config.max_width = 8192;
16557 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080016558 }
Damien Lespiau068be562014-03-28 14:17:49 +000016559
Jani Nikula2a307c22016-11-30 17:43:04 +020016560 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
16561 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030016562 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016563 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000016564 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16565 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16566 } else {
16567 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16568 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16569 }
16570
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016571 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080016572
Zhao Yakui28c97732009-10-09 11:39:41 +080016573 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016574 INTEL_INFO(dev_priv)->num_pipes,
16575 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080016576
Damien Lespiau055e3932014-08-18 13:49:10 +010016577 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016578 int ret;
16579
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020016580 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016581 if (ret) {
16582 drm_mode_config_cleanup(dev);
16583 return ret;
16584 }
Jesse Barnes79e53942008-11-07 14:24:08 -080016585 }
16586
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016587 intel_update_czclk(dev_priv);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016588 intel_update_cdclk(dev_priv);
Ville Syrjälä6a259b12016-11-29 16:13:57 +020016589 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016590
Daniel Vettere72f9fb2013-06-05 13:34:06 +020016591 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010016592
Ville Syrjäläb2045352016-05-13 23:41:27 +030016593 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016594 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030016595
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016596 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016597 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020016598 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000016599
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016600 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016601 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016602 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016603
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016604 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016605 struct intel_initial_plane_config plane_config = {};
16606
Jesse Barnes46f297f2014-03-07 08:57:48 -080016607 if (!crtc->active)
16608 continue;
16609
Jesse Barnes46f297f2014-03-07 08:57:48 -080016610 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080016611 * Note that reserving the BIOS fb up front prevents us
16612 * from stuffing other stolen allocations like the ring
16613 * on top. This prevents some ugliness at boot time, and
16614 * can even allow for smooth boot transitions if the BIOS
16615 * fb is large enough for the active pipe configuration.
16616 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016617 dev_priv->display.get_initial_plane_config(crtc,
16618 &plane_config);
16619
16620 /*
16621 * If the fb is shared between multiple heads, we'll
16622 * just get the first one.
16623 */
16624 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016625 }
Matt Roperd93c0372015-12-03 11:37:41 -080016626
16627 /*
16628 * Make sure hardware watermarks really match the state we read out.
16629 * Note that we need to do this after reconstructing the BIOS fb's
16630 * since the watermark calculation done here will use pstate->fb.
16631 */
16632 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016633
16634 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010016635}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080016636
Daniel Vetter7fad7982012-07-04 17:51:47 +020016637static void intel_enable_pipe_a(struct drm_device *dev)
16638{
16639 struct intel_connector *connector;
16640 struct drm_connector *crt = NULL;
16641 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016642 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020016643
16644 /* We can't just switch on the pipe A, we need to set things up with a
16645 * proper mode and output configuration. As a gross hack, enable pipe A
16646 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016647 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020016648 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16649 crt = &connector->base;
16650 break;
16651 }
16652 }
16653
16654 if (!crt)
16655 return;
16656
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016657 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020016658 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020016659}
16660
Daniel Vetterfa555832012-10-10 23:14:00 +020016661static bool
16662intel_check_plane_mapping(struct intel_crtc *crtc)
16663{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016664 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030016665 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020016666
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016667 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020016668 return true;
16669
Ville Syrjälä649636e2015-09-22 19:50:01 +030016670 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020016671
16672 if ((val & DISPLAY_PLANE_ENABLE) &&
16673 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16674 return false;
16675
16676 return true;
16677}
16678
Ville Syrjälä02e93c32015-08-26 19:39:19 +030016679static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16680{
16681 struct drm_device *dev = crtc->base.dev;
16682 struct intel_encoder *encoder;
16683
16684 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16685 return true;
16686
16687 return false;
16688}
16689
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016690static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16691{
16692 struct drm_device *dev = encoder->base.dev;
16693 struct intel_connector *connector;
16694
16695 for_each_connector_on_encoder(dev, &encoder->base, connector)
16696 return connector;
16697
16698 return NULL;
16699}
16700
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016701static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16702 enum transcoder pch_transcoder)
16703{
16704 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16705 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16706}
16707
Daniel Vetter24929352012-07-02 20:28:59 +020016708static void intel_sanitize_crtc(struct intel_crtc *crtc)
16709{
16710 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016711 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020016712 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020016713
Daniel Vetter24929352012-07-02 20:28:59 +020016714 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020016715 if (!transcoder_is_dsi(cpu_transcoder)) {
16716 i915_reg_t reg = PIPECONF(cpu_transcoder);
16717
16718 I915_WRITE(reg,
16719 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16720 }
Daniel Vetter24929352012-07-02 20:28:59 +020016721
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016722 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010016723 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030016724 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016725 struct intel_plane *plane;
16726
Daniel Vetter96256042015-02-13 21:03:42 +010016727 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016728
16729 /* Disable everything but the primary plane */
16730 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16731 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16732 continue;
16733
16734 plane->disable_plane(&plane->base, &crtc->base);
16735 }
Daniel Vetter96256042015-02-13 21:03:42 +010016736 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016737
Daniel Vetter24929352012-07-02 20:28:59 +020016738 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020016739 * disable the crtc (and hence change the state) if it is wrong. Note
16740 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016741 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020016742 bool plane;
16743
Ville Syrjälä78108b72016-05-27 20:59:19 +030016744 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16745 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016746
16747 /* Pipe has the wrong plane attached and the plane is active.
16748 * Temporarily change the plane mapping and disable everything
16749 * ... */
16750 plane = crtc->plane;
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016751 to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020016752 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016753 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016754 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020016755 }
Daniel Vetter24929352012-07-02 20:28:59 +020016756
Daniel Vetter7fad7982012-07-04 17:51:47 +020016757 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16758 crtc->pipe == PIPE_A && !crtc->active) {
16759 /* BIOS forgot to enable pipe A, this mostly happens after
16760 * resume. Force-enable the pipe to fix this, the update_dpms
16761 * call below we restore the pipe to the right state, but leave
16762 * the required bits on. */
16763 intel_enable_pipe_a(dev);
16764 }
16765
Daniel Vetter24929352012-07-02 20:28:59 +020016766 /* Adjust the state of the output pipe according to whether we
16767 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010016768 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016769 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016770
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010016771 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010016772 /*
16773 * We start out with underrun reporting disabled to avoid races.
16774 * For correct bookkeeping mark this on active crtcs.
16775 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020016776 * Also on gmch platforms we dont have any hardware bits to
16777 * disable the underrun reporting. Which means we need to start
16778 * out with underrun reporting disabled also on inactive pipes,
16779 * since otherwise we'll complain about the garbage we read when
16780 * e.g. coming up after runtime pm.
16781 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010016782 * No protection against concurrent access is required - at
16783 * worst a fifo underrun happens which also sets this to false.
16784 */
16785 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016786 /*
16787 * We track the PCH trancoder underrun reporting state
16788 * within the crtc. With crtc for pipe A housing the underrun
16789 * reporting state for PCH transcoder A, crtc for pipe B housing
16790 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16791 * and marking underrun reporting as disabled for the non-existing
16792 * PCH transcoders B and C would prevent enabling the south
16793 * error interrupt (see cpt_can_enable_serr_int()).
16794 */
16795 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16796 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010016797 }
Daniel Vetter24929352012-07-02 20:28:59 +020016798}
16799
16800static void intel_sanitize_encoder(struct intel_encoder *encoder)
16801{
16802 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020016803
16804 /* We need to check both for a crtc link (meaning that the
16805 * encoder is active and trying to read from a pipe) and the
16806 * pipe itself being active. */
16807 bool has_active_crtc = encoder->base.crtc &&
16808 to_intel_crtc(encoder->base.crtc)->active;
16809
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016810 connector = intel_encoder_find_connector(encoder);
16811 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020016812 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16813 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016814 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016815
16816 /* Connector is active, but has no active pipe. This is
16817 * fallout from our resume register restoring. Disable
16818 * the encoder manually again. */
16819 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016820 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16821
Daniel Vetter24929352012-07-02 20:28:59 +020016822 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16823 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016824 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016825 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030016826 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016827 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020016828 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020016829 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016830
16831 /* Inconsistent output/port/pipe state happens presumably due to
16832 * a bug in one of the get_hw_state functions. Or someplace else
16833 * in our code, like the register restore mess on resume. Clamp
16834 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016835
16836 connector->base.dpms = DRM_MODE_DPMS_OFF;
16837 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016838 }
16839 /* Enabled encoders without active connectors will be fixed in
16840 * the crtc fixup. */
16841}
16842
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016843void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016844{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016845 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016846
Imre Deak04098752014-02-18 00:02:16 +020016847 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16848 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016849 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020016850 }
16851}
16852
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016853void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020016854{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016855 /* This function can be called both from intel_modeset_setup_hw_state or
16856 * at a very early point in our resume sequence, where the power well
16857 * structures are not yet restored. Since this function is at a very
16858 * paranoid "someone might have enabled VGA while we were not looking"
16859 * level, just check if the power well is enabled instead of trying to
16860 * follow the "don't touch the power well if we don't need it" policy
16861 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020016862 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016863 return;
16864
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016865 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020016866
16867 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016868}
16869
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016870static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016871{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016872 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016873
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016874 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016875}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016876
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016877/* FIXME read out full plane state for all planes */
16878static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016879{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016880 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016881 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016882 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016883
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016884 plane_state->base.visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016885 primary_get_hw_state(to_intel_plane(primary));
16886
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016887 if (plane_state->base.visible)
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016888 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016889}
16890
Daniel Vetter30e984d2013-06-05 13:34:17 +020016891static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016892{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016893 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016894 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016895 struct intel_crtc *crtc;
16896 struct intel_encoder *encoder;
16897 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016898 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016899
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016900 dev_priv->active_crtcs = 0;
16901
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016902 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016903 struct intel_crtc_state *crtc_state = crtc->config;
16904 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020016905
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016906 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016907 memset(crtc_state, 0, sizeof(*crtc_state));
16908 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020016909
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016910 crtc_state->base.active = crtc_state->base.enable =
16911 dev_priv->display.get_pipe_config(crtc, crtc_state);
16912
16913 crtc->base.enabled = crtc_state->base.enable;
16914 crtc->active = crtc_state->base.active;
16915
16916 if (crtc_state->base.active) {
16917 dev_priv->active_crtcs |= 1 << crtc->pipe;
16918
Clint Taylorc89e39f2016-05-13 23:41:21 +030016919 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016920 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016921 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016922 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16923 else
16924 WARN_ON(dev_priv->display.modeset_calc_cdclk);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016925
16926 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16927 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16928 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016929 }
16930
16931 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030016932
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016933 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020016934
Ville Syrjälä78108b72016-05-27 20:59:19 +030016935 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16936 crtc->base.base.id, crtc->base.name,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000016937 enableddisabled(crtc->active));
Daniel Vetter24929352012-07-02 20:28:59 +020016938 }
16939
Daniel Vetter53589012013-06-05 13:34:16 +020016940 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16941 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16942
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016943 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16944 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016945 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016946 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016947 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016948 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020016949 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016950 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020016951
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020016952 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016953 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020016954 }
16955
Damien Lespiaub2784e12014-08-05 11:29:37 +010016956 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016957 pipe = 0;
16958
16959 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjälä98187832016-10-31 22:37:10 +020016960 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020016961
Jesse Barnes045ac3b2013-05-14 17:08:26 -070016962 encoder->base.crtc = &crtc->base;
Ville Syrjälä253c84c2016-06-22 21:57:01 +030016963 crtc->config->output_types |= 1 << encoder->type;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016964 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020016965 } else {
16966 encoder->base.crtc = NULL;
16967 }
16968
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016969 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000016970 encoder->base.base.id, encoder->base.name,
16971 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016972 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020016973 }
16974
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016975 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020016976 if (connector->get_hw_state(connector)) {
16977 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016978
16979 encoder = connector->encoder;
16980 connector->base.encoder = &encoder->base;
16981
16982 if (encoder->base.crtc &&
16983 encoder->base.crtc->state->active) {
16984 /*
16985 * This has to be done during hardware readout
16986 * because anything calling .crtc_disable may
16987 * rely on the connector_mask being accurate.
16988 */
16989 encoder->base.crtc->state->connector_mask |=
16990 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010016991 encoder->base.crtc->state->encoder_mask |=
16992 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016993 }
16994
Daniel Vetter24929352012-07-02 20:28:59 +020016995 } else {
16996 connector->base.dpms = DRM_MODE_DPMS_OFF;
16997 connector->base.encoder = NULL;
16998 }
16999 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000017000 connector->base.base.id, connector->base.name,
17001 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020017002 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017003
17004 for_each_intel_crtc(dev, crtc) {
17005 crtc->base.hwmode = crtc->config->base.adjusted_mode;
17006
17007 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
17008 if (crtc->base.state->active) {
17009 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
17010 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
17011 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
17012
17013 /*
17014 * The initial mode needs to be set in order to keep
17015 * the atomic core happy. It wants a valid mode if the
17016 * crtc's enabled, so we do the above call.
17017 *
17018 * At this point some state updated by the connectors
17019 * in their ->detect() callback has not run yet, so
17020 * no recalculation can be done yet.
17021 *
17022 * Even if we could do a recalculation and modeset
17023 * right now it would cause a double modeset if
17024 * fbdev or userspace chooses a different initial mode.
17025 *
17026 * If that happens, someone indicated they wanted a
17027 * mode change, which means it's safe to do a full
17028 * recalculation.
17029 */
17030 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030017031
17032 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
17033 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017034 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020017035
17036 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017037 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020017038}
17039
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017040/* Scan out the current hw modeset state,
17041 * and sanitizes it to the current state
17042 */
17043static void
17044intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020017045{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017046 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020017047 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020017048 struct intel_crtc *crtc;
17049 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020017050 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020017051
17052 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020017053
17054 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010017055 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020017056 intel_sanitize_encoder(encoder);
17057 }
17058
Damien Lespiau055e3932014-08-18 13:49:10 +010017059 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020017060 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020017061
Daniel Vetter24929352012-07-02 20:28:59 +020017062 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020017063 intel_dump_pipe_config(crtc, crtc->config,
17064 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020017065 }
Daniel Vetter9a935852012-07-05 22:34:27 +020017066
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020017067 intel_modeset_update_connector_atomic_state(dev);
17068
Daniel Vetter35c95372013-07-17 06:55:04 +020017069 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
17070 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
17071
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010017072 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020017073 continue;
17074
17075 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
17076
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020017077 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020017078 pll->on = false;
17079 }
17080
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010017081 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030017082 vlv_wm_get_hw_state(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010017083 else if (IS_GEN9(dev_priv))
Pradeep Bhat30789992014-11-04 17:06:45 +000017084 skl_wm_get_hw_state(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010017085 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030017086 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017087
17088 for_each_intel_crtc(dev, crtc) {
17089 unsigned long put_domains;
17090
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010017091 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017092 if (WARN_ON(put_domains))
17093 modeset_put_power_domains(dev_priv, put_domains);
17094 }
17095 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020017096
17097 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017098}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030017099
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017100void intel_display_resume(struct drm_device *dev)
17101{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017102 struct drm_i915_private *dev_priv = to_i915(dev);
17103 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
17104 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017105 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020017106
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017107 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030017108 if (state)
17109 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017110
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017111 /*
17112 * This is a cludge because with real atomic modeset mode_config.mutex
17113 * won't be taken. Unfortunately some probed state like
17114 * audio_codec_enable is still protected by mode_config.mutex, so lock
17115 * it here for now.
17116 */
17117 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017118 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017119
Maarten Lankhorst73974892016-08-05 23:28:27 +030017120 while (1) {
17121 ret = drm_modeset_lock_all_ctx(dev, &ctx);
17122 if (ret != -EDEADLK)
17123 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017124
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017125 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017126 }
17127
Maarten Lankhorst73974892016-08-05 23:28:27 +030017128 if (!ret)
17129 ret = __intel_display_resume(dev, state);
17130
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017131 drm_modeset_drop_locks(&ctx);
17132 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017133 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017134
Chris Wilson08536952016-10-14 13:18:18 +010017135 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017136 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010017137 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010017138}
17139
17140void intel_modeset_gem_init(struct drm_device *dev)
17141{
Chris Wilsondc979972016-05-10 14:10:04 +010017142 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017143 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070017144 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080017145
Chris Wilsondc979972016-05-10 14:10:04 +010017146 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017147
Chris Wilson1833b132012-05-09 11:56:28 +010017148 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020017149
Chris Wilson1ee8da62016-05-12 12:43:23 +010017150 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017151
17152 /*
17153 * Make sure any fbs we allocated at startup are properly
17154 * pinned & fenced. When we do the allocation it's too early
17155 * for this.
17156 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010017157 for_each_crtc(dev, c) {
Chris Wilson058d88c2016-08-15 10:49:06 +010017158 struct i915_vma *vma;
17159
Matt Roper2ff8fde2014-07-08 07:50:07 -070017160 obj = intel_fb_obj(c->primary->fb);
17161 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080017162 continue;
17163
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017164 mutex_lock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017165 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +020017166 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017167 mutex_unlock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017168 if (IS_ERR(vma)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080017169 DRM_ERROR("failed to pin boot fb on pipe %d\n",
17170 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100017171 drm_framebuffer_unreference(c->primary->fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020017172 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017173 c->primary->crtc = c->primary->state->crtc = NULL;
Daniel Vetter5a21b662016-05-24 17:13:53 +020017174 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017175 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080017176 }
17177 }
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017178}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020017179
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017180int intel_connector_register(struct drm_connector *connector)
17181{
17182 struct intel_connector *intel_connector = to_intel_connector(connector);
17183 int ret;
17184
17185 ret = intel_backlight_device_register(intel_connector);
17186 if (ret)
17187 goto err;
17188
17189 return 0;
17190
17191err:
17192 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080017193}
17194
Chris Wilsonc191eca2016-06-17 11:40:33 +010017195void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020017196{
Chris Wilsone63d87c2016-06-17 11:40:34 +010017197 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017198
Chris Wilsone63d87c2016-06-17 11:40:34 +010017199 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017200 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017201}
17202
Jesse Barnes79e53942008-11-07 14:24:08 -080017203void intel_modeset_cleanup(struct drm_device *dev)
17204{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017205 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070017206
Chris Wilsondc979972016-05-10 14:10:04 +010017207 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020017208
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017209 /*
17210 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020017211 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017212 * experience fancy races otherwise.
17213 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020017214 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070017215
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017216 /*
17217 * Due to the hpd irq storm handling the hotplug work can re-arm the
17218 * poll handlers. Hence disable polling after hpd handling is shut down.
17219 */
Keith Packardf87ea762010-10-03 19:36:26 -070017220 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017221
Jesse Barnes723bfd72010-10-07 16:01:13 -070017222 intel_unregister_dsm_handler();
17223
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020017224 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050017225
Chris Wilson1630fe72011-07-08 12:22:42 +010017226 /* flush any delayed tasks or pending work */
17227 flush_scheduled_work();
17228
Jesse Barnes79e53942008-11-07 14:24:08 -080017229 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010017230
Chris Wilson1ee8da62016-05-12 12:43:23 +010017231 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017232
Chris Wilsondc979972016-05-10 14:10:04 +010017233 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010017234
Tvrtko Ursulin40196442016-12-01 14:16:42 +000017235 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080017236}
17237
Chris Wilsondf0e9242010-09-09 16:20:55 +010017238void intel_connector_attach_encoder(struct intel_connector *connector,
17239 struct intel_encoder *encoder)
17240{
17241 connector->encoder = encoder;
17242 drm_mode_connector_attach_encoder(&connector->base,
17243 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080017244}
Dave Airlie28d52042009-09-21 14:33:58 +100017245
17246/*
17247 * set vga decode state - true == enable VGA decode
17248 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000017249int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100017250{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000017251 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100017252 u16 gmch_ctrl;
17253
Chris Wilson75fa0412014-02-07 18:37:02 -020017254 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17255 DRM_ERROR("failed to read control word\n");
17256 return -EIO;
17257 }
17258
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020017259 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17260 return 0;
17261
Dave Airlie28d52042009-09-21 14:33:58 +100017262 if (state)
17263 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17264 else
17265 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020017266
17267 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17268 DRM_ERROR("failed to write control word\n");
17269 return -EIO;
17270 }
17271
Dave Airlie28d52042009-09-21 14:33:58 +100017272 return 0;
17273}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017274
Chris Wilson98a2f412016-10-12 10:05:18 +010017275#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17276
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017277struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017278
17279 u32 power_well_driver;
17280
Chris Wilson63b66e52013-08-08 15:12:06 +020017281 int num_transcoders;
17282
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017283 struct intel_cursor_error_state {
17284 u32 control;
17285 u32 position;
17286 u32 base;
17287 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010017288 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017289
17290 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017291 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017292 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030017293 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010017294 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017295
17296 struct intel_plane_error_state {
17297 u32 control;
17298 u32 stride;
17299 u32 size;
17300 u32 pos;
17301 u32 addr;
17302 u32 surface;
17303 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010017304 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020017305
17306 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017307 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020017308 enum transcoder cpu_transcoder;
17309
17310 u32 conf;
17311
17312 u32 htotal;
17313 u32 hblank;
17314 u32 hsync;
17315 u32 vtotal;
17316 u32 vblank;
17317 u32 vsync;
17318 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017319};
17320
17321struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010017322intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017323{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017324 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020017325 int transcoders[] = {
17326 TRANSCODER_A,
17327 TRANSCODER_B,
17328 TRANSCODER_C,
17329 TRANSCODER_EDP,
17330 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017331 int i;
17332
Chris Wilsonc0336662016-05-06 15:40:21 +010017333 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020017334 return NULL;
17335
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017336 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017337 if (error == NULL)
17338 return NULL;
17339
Chris Wilsonc0336662016-05-06 15:40:21 +010017340 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017341 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17342
Damien Lespiau055e3932014-08-18 13:49:10 +010017343 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020017344 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017345 __intel_display_power_is_enabled(dev_priv,
17346 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020017347 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017348 continue;
17349
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030017350 error->cursor[i].control = I915_READ(CURCNTR(i));
17351 error->cursor[i].position = I915_READ(CURPOS(i));
17352 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017353
17354 error->plane[i].control = I915_READ(DSPCNTR(i));
17355 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017356 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030017357 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017358 error->plane[i].pos = I915_READ(DSPPOS(i));
17359 }
Chris Wilsonc0336662016-05-06 15:40:21 +010017360 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030017361 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017362 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017363 error->plane[i].surface = I915_READ(DSPSURF(i));
17364 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17365 }
17366
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017367 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030017368
Chris Wilsonc0336662016-05-06 15:40:21 +010017369 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030017370 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020017371 }
17372
Jani Nikula4d1de972016-03-18 17:05:42 +020017373 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010017374 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030017375 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020017376 error->num_transcoders++; /* Account for eDP. */
17377
17378 for (i = 0; i < error->num_transcoders; i++) {
17379 enum transcoder cpu_transcoder = transcoders[i];
17380
Imre Deakddf9c532013-11-27 22:02:02 +020017381 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017382 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020017383 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017384 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017385 continue;
17386
Chris Wilson63b66e52013-08-08 15:12:06 +020017387 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17388
17389 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17390 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17391 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17392 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17393 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17394 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17395 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017396 }
17397
17398 return error;
17399}
17400
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017401#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17402
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017403void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017404intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017405 struct drm_i915_private *dev_priv,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017406 struct intel_display_error_state *error)
17407{
17408 int i;
17409
Chris Wilson63b66e52013-08-08 15:12:06 +020017410 if (!error)
17411 return;
17412
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000017413 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010017414 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017415 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017416 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010017417 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017418 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020017419 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017420 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017421 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030017422 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017423
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017424 err_printf(m, "Plane [%d]:\n", i);
17425 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17426 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017427 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017428 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17429 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017430 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010017431 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017432 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017433 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017434 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17435 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017436 }
17437
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017438 err_printf(m, "Cursor [%d]:\n", i);
17439 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17440 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17441 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017442 }
Chris Wilson63b66e52013-08-08 15:12:06 +020017443
17444 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020017445 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020017446 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017447 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017448 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020017449 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17450 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17451 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17452 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17453 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17454 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17455 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17456 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017457}
Chris Wilson98a2f412016-10-12 10:05:18 +010017458
17459#endif