blob: 9bcb15a74a8333b5dfd656b993122985e765cb9b [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Mika Kuoppalab033bb62016-06-07 17:19:04 +030059static void gen9_init_clock_gating(struct drm_device *dev)
60{
Mika Kuoppala11b28342016-06-07 17:19:04 +030061 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalab033bb62016-06-07 17:19:04 +030062
63 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
64 I915_WRITE(CHICKEN_PAR1_1,
65 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
66
67 I915_WRITE(GEN8_CONFIG0,
68 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030069
70 /* WaEnableChickenDCPR:skl,bxt,kbl */
71 I915_WRITE(GEN8_CHICKEN_DCPR_1,
72 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030073
74 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030075 /* WaFbcWakeMemOn:skl,bxt,kbl */
76 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
77 DISP_FBC_WM_DIS |
78 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030079
80 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
81 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
82 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030083}
84
Imre Deaka82abe42015-03-27 14:00:04 +020085static void bxt_init_clock_gating(struct drm_device *dev)
86{
Chris Wilsonfac5e232016-07-04 11:34:36 +010087 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak32608ca2015-03-11 11:10:27 +020088
Mika Kuoppalab033bb62016-06-07 17:19:04 +030089 gen9_init_clock_gating(dev);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020090
Nick Hoatha7546152015-06-29 14:07:32 +010091 /* WaDisableSDEUnitClockGating:bxt */
92 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
93 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
94
Imre Deak32608ca2015-03-11 11:10:27 +020095 /*
96 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020097 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020098 */
Imre Deak32608ca2015-03-11 11:10:27 +020099 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200100 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200101
102 /*
103 * Wa: Backlight PWM may stop in the asserted state, causing backlight
104 * to stay fully on.
105 */
106 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
107 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
108 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200109}
110
Daniel Vetterc921aba2012-04-26 23:28:17 +0200111static void i915_pineview_get_mem_freq(struct drm_device *dev)
112{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100113 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200114 u32 tmp;
115
116 tmp = I915_READ(CLKCFG);
117
118 switch (tmp & CLKCFG_FSB_MASK) {
119 case CLKCFG_FSB_533:
120 dev_priv->fsb_freq = 533; /* 133*4 */
121 break;
122 case CLKCFG_FSB_800:
123 dev_priv->fsb_freq = 800; /* 200*4 */
124 break;
125 case CLKCFG_FSB_667:
126 dev_priv->fsb_freq = 667; /* 167*4 */
127 break;
128 case CLKCFG_FSB_400:
129 dev_priv->fsb_freq = 400; /* 100*4 */
130 break;
131 }
132
133 switch (tmp & CLKCFG_MEM_MASK) {
134 case CLKCFG_MEM_533:
135 dev_priv->mem_freq = 533;
136 break;
137 case CLKCFG_MEM_667:
138 dev_priv->mem_freq = 667;
139 break;
140 case CLKCFG_MEM_800:
141 dev_priv->mem_freq = 800;
142 break;
143 }
144
145 /* detect pineview DDR3 setting */
146 tmp = I915_READ(CSHRDDR3CTL);
147 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
148}
149
150static void i915_ironlake_get_mem_freq(struct drm_device *dev)
151{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100152 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200153 u16 ddrpll, csipll;
154
155 ddrpll = I915_READ16(DDRMPLL1);
156 csipll = I915_READ16(CSIPLL0);
157
158 switch (ddrpll & 0xff) {
159 case 0xc:
160 dev_priv->mem_freq = 800;
161 break;
162 case 0x10:
163 dev_priv->mem_freq = 1066;
164 break;
165 case 0x14:
166 dev_priv->mem_freq = 1333;
167 break;
168 case 0x18:
169 dev_priv->mem_freq = 1600;
170 break;
171 default:
172 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
173 ddrpll & 0xff);
174 dev_priv->mem_freq = 0;
175 break;
176 }
177
Daniel Vetter20e4d402012-08-08 23:35:39 +0200178 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200179
180 switch (csipll & 0x3ff) {
181 case 0x00c:
182 dev_priv->fsb_freq = 3200;
183 break;
184 case 0x00e:
185 dev_priv->fsb_freq = 3733;
186 break;
187 case 0x010:
188 dev_priv->fsb_freq = 4266;
189 break;
190 case 0x012:
191 dev_priv->fsb_freq = 4800;
192 break;
193 case 0x014:
194 dev_priv->fsb_freq = 5333;
195 break;
196 case 0x016:
197 dev_priv->fsb_freq = 5866;
198 break;
199 case 0x018:
200 dev_priv->fsb_freq = 6400;
201 break;
202 default:
203 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
204 csipll & 0x3ff);
205 dev_priv->fsb_freq = 0;
206 break;
207 }
208
209 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200210 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200211 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200212 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200213 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200214 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200215 }
216}
217
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300218static const struct cxsr_latency cxsr_latency_table[] = {
219 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
220 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
221 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
222 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
223 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
224
225 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
226 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
227 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
228 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
229 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
230
231 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
232 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
233 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
234 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
235 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
236
237 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
238 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
239 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
240 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
241 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
242
243 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
244 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
245 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
246 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
247 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
248
249 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
250 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
251 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
252 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
253 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
254};
255
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100256static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
257 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300258 int fsb,
259 int mem)
260{
261 const struct cxsr_latency *latency;
262 int i;
263
264 if (fsb == 0 || mem == 0)
265 return NULL;
266
267 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
268 latency = &cxsr_latency_table[i];
269 if (is_desktop == latency->is_desktop &&
270 is_ddr3 == latency->is_ddr3 &&
271 fsb == latency->fsb_freq && mem == latency->mem_freq)
272 return latency;
273 }
274
275 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
276
277 return NULL;
278}
279
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200280static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
281{
282 u32 val;
283
284 mutex_lock(&dev_priv->rps.hw_lock);
285
286 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
287 if (enable)
288 val &= ~FORCE_DDR_HIGH_FREQ;
289 else
290 val |= FORCE_DDR_HIGH_FREQ;
291 val &= ~FORCE_DDR_LOW_FREQ;
292 val |= FORCE_DDR_FREQ_REQ_ACK;
293 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
294
295 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
296 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
297 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
298
299 mutex_unlock(&dev_priv->rps.hw_lock);
300}
301
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200302static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
303{
304 u32 val;
305
306 mutex_lock(&dev_priv->rps.hw_lock);
307
308 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
309 if (enable)
310 val |= DSP_MAXFIFO_PM5_ENABLE;
311 else
312 val &= ~DSP_MAXFIFO_PM5_ENABLE;
313 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
314
315 mutex_unlock(&dev_priv->rps.hw_lock);
316}
317
Ville Syrjäläf4998962015-03-10 17:02:21 +0200318#define FW_WM(value, plane) \
319 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
320
Imre Deak5209b1f2014-07-01 12:36:17 +0300321void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300322{
Chris Wilson91c8a322016-07-05 10:40:23 +0100323 struct drm_device *dev = &dev_priv->drm;
Imre Deak5209b1f2014-07-01 12:36:17 +0300324 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300325
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100326 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300327 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300328 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300329 dev_priv->wm.vlv.cxsr = enable;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +0100330 } else if (IS_G4X(dev_priv) || IS_CRESTLINE(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300331 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300332 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300333 } else if (IS_PINEVIEW(dev)) {
334 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
335 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
336 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300337 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100338 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300339 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
340 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
341 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300342 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100343 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300344 /*
345 * FIXME can't find a bit like this for 915G, and
346 * and yet it does have the related watermark in
347 * FW_BLC_SELF. What's going on?
348 */
Imre Deak5209b1f2014-07-01 12:36:17 +0300349 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
350 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
351 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300352 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300353 } else {
354 return;
355 }
356
357 DRM_DEBUG_KMS("memory self-refresh is %s\n",
358 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300359}
360
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200361
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300362/*
363 * Latency for FIFO fetches is dependent on several factors:
364 * - memory configuration (speed, channels)
365 * - chipset
366 * - current MCH state
367 * It can be fairly high in some situations, so here we assume a fairly
368 * pessimal value. It's a tradeoff between extra memory fetches (if we
369 * set this value too high, the FIFO will fetch frequently to stay full)
370 * and power consumption (set it too low to save power and we might see
371 * FIFO underruns and display "flicker").
372 *
373 * A value of 5us seems to be a good balance; safe for very low end
374 * platforms but not overly aggressive on lower latency configs.
375 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100376static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300377
Ville Syrjäläb5004722015-03-05 21:19:47 +0200378#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
379 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
380
381static int vlv_get_fifo_size(struct drm_device *dev,
382 enum pipe pipe, int plane)
383{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100384 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200385 int sprite0_start, sprite1_start, size;
386
387 switch (pipe) {
388 uint32_t dsparb, dsparb2, dsparb3;
389 case PIPE_A:
390 dsparb = I915_READ(DSPARB);
391 dsparb2 = I915_READ(DSPARB2);
392 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
393 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
394 break;
395 case PIPE_B:
396 dsparb = I915_READ(DSPARB);
397 dsparb2 = I915_READ(DSPARB2);
398 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
399 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
400 break;
401 case PIPE_C:
402 dsparb2 = I915_READ(DSPARB2);
403 dsparb3 = I915_READ(DSPARB3);
404 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
405 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
406 break;
407 default:
408 return 0;
409 }
410
411 switch (plane) {
412 case 0:
413 size = sprite0_start;
414 break;
415 case 1:
416 size = sprite1_start - sprite0_start;
417 break;
418 case 2:
419 size = 512 - 1 - sprite1_start;
420 break;
421 default:
422 return 0;
423 }
424
425 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
426 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
427 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
428 size);
429
430 return size;
431}
432
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300433static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300434{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100435 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300436 uint32_t dsparb = I915_READ(DSPARB);
437 int size;
438
439 size = dsparb & 0x7f;
440 if (plane)
441 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
442
443 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
444 plane ? "B" : "A", size);
445
446 return size;
447}
448
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200449static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300450{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100451 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300452 uint32_t dsparb = I915_READ(DSPARB);
453 int size;
454
455 size = dsparb & 0x1ff;
456 if (plane)
457 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
458 size >>= 1; /* Convert to cachelines */
459
460 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
461 plane ? "B" : "A", size);
462
463 return size;
464}
465
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300466static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300467{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100468 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300469 uint32_t dsparb = I915_READ(DSPARB);
470 int size;
471
472 size = dsparb & 0x7f;
473 size >>= 2; /* Convert to cachelines */
474
475 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
476 plane ? "B" : "A",
477 size);
478
479 return size;
480}
481
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300482/* Pineview has different values for various configs */
483static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300484 .fifo_size = PINEVIEW_DISPLAY_FIFO,
485 .max_wm = PINEVIEW_MAX_WM,
486 .default_wm = PINEVIEW_DFT_WM,
487 .guard_size = PINEVIEW_GUARD_WM,
488 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300489};
490static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300491 .fifo_size = PINEVIEW_DISPLAY_FIFO,
492 .max_wm = PINEVIEW_MAX_WM,
493 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
494 .guard_size = PINEVIEW_GUARD_WM,
495 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300496};
497static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300498 .fifo_size = PINEVIEW_CURSOR_FIFO,
499 .max_wm = PINEVIEW_CURSOR_MAX_WM,
500 .default_wm = PINEVIEW_CURSOR_DFT_WM,
501 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
502 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300503};
504static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300505 .fifo_size = PINEVIEW_CURSOR_FIFO,
506 .max_wm = PINEVIEW_CURSOR_MAX_WM,
507 .default_wm = PINEVIEW_CURSOR_DFT_WM,
508 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
509 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300510};
511static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300512 .fifo_size = G4X_FIFO_SIZE,
513 .max_wm = G4X_MAX_WM,
514 .default_wm = G4X_MAX_WM,
515 .guard_size = 2,
516 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300517};
518static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300519 .fifo_size = I965_CURSOR_FIFO,
520 .max_wm = I965_CURSOR_MAX_WM,
521 .default_wm = I965_CURSOR_DFT_WM,
522 .guard_size = 2,
523 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300525static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300526 .fifo_size = I965_CURSOR_FIFO,
527 .max_wm = I965_CURSOR_MAX_WM,
528 .default_wm = I965_CURSOR_DFT_WM,
529 .guard_size = 2,
530 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531};
532static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300533 .fifo_size = I945_FIFO_SIZE,
534 .max_wm = I915_MAX_WM,
535 .default_wm = 1,
536 .guard_size = 2,
537 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300538};
539static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300540 .fifo_size = I915_FIFO_SIZE,
541 .max_wm = I915_MAX_WM,
542 .default_wm = 1,
543 .guard_size = 2,
544 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300545};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300546static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300547 .fifo_size = I855GM_FIFO_SIZE,
548 .max_wm = I915_MAX_WM,
549 .default_wm = 1,
550 .guard_size = 2,
551 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300552};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300553static const struct intel_watermark_params i830_bc_wm_info = {
554 .fifo_size = I855GM_FIFO_SIZE,
555 .max_wm = I915_MAX_WM/2,
556 .default_wm = 1,
557 .guard_size = 2,
558 .cacheline_size = I830_FIFO_LINE_SIZE,
559};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200560static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300561 .fifo_size = I830_FIFO_SIZE,
562 .max_wm = I915_MAX_WM,
563 .default_wm = 1,
564 .guard_size = 2,
565 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300566};
567
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300568/**
569 * intel_calculate_wm - calculate watermark level
570 * @clock_in_khz: pixel clock
571 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200572 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300573 * @latency_ns: memory latency for the platform
574 *
575 * Calculate the watermark level (the level at which the display plane will
576 * start fetching from memory again). Each chip has a different display
577 * FIFO size and allocation, so the caller needs to figure that out and pass
578 * in the correct intel_watermark_params structure.
579 *
580 * As the pixel clock runs, the FIFO will be drained at a rate that depends
581 * on the pixel size. When it reaches the watermark level, it'll start
582 * fetching FIFO line sized based chunks from memory until the FIFO fills
583 * past the watermark point. If the FIFO drains completely, a FIFO underrun
584 * will occur, and a display engine hang could result.
585 */
586static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
587 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200588 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589 unsigned long latency_ns)
590{
591 long entries_required, wm_size;
592
593 /*
594 * Note: we need to make sure we don't overflow for various clock &
595 * latency values.
596 * clocks go from a few thousand to several hundred thousand.
597 * latency is usually a few thousand
598 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200599 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300600 1000;
601 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
602
603 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
604
605 wm_size = fifo_size - (entries_required + wm->guard_size);
606
607 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
608
609 /* Don't promote wm_size to unsigned... */
610 if (wm_size > (long)wm->max_wm)
611 wm_size = wm->max_wm;
612 if (wm_size <= 0)
613 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300614
615 /*
616 * Bspec seems to indicate that the value shouldn't be lower than
617 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
618 * Lets go for 8 which is the burst size since certain platforms
619 * already use a hardcoded 8 (which is what the spec says should be
620 * done).
621 */
622 if (wm_size <= 8)
623 wm_size = 8;
624
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300625 return wm_size;
626}
627
628static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
629{
630 struct drm_crtc *crtc, *enabled = NULL;
631
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100632 for_each_crtc(dev, crtc) {
Ville Syrjälä525b9312016-10-31 22:37:02 +0200633 if (intel_crtc_active(to_intel_crtc(crtc))) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300634 if (enabled)
635 return NULL;
636 enabled = crtc;
637 }
638 }
639
640 return enabled;
641}
642
Ville Syrjälä432081b2016-10-31 22:37:03 +0200643static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300644{
Ville Syrjälä432081b2016-10-31 22:37:03 +0200645 struct drm_device *dev = unused_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100646 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300647 struct drm_crtc *crtc;
648 const struct cxsr_latency *latency;
649 u32 reg;
650 unsigned long wm;
651
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100652 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
653 dev_priv->is_ddr3,
654 dev_priv->fsb_freq,
655 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300656 if (!latency) {
657 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300658 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300659 return;
660 }
661
662 crtc = single_enabled_crtc(dev);
663 if (crtc) {
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300664 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200665 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300666 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300667
668 /* Display SR */
669 wm = intel_calculate_wm(clock, &pineview_display_wm,
670 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200671 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300672 reg = I915_READ(DSPFW1);
673 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200674 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300675 I915_WRITE(DSPFW1, reg);
676 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
677
678 /* cursor SR */
679 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
680 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200681 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300682 reg = I915_READ(DSPFW3);
683 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200684 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300685 I915_WRITE(DSPFW3, reg);
686
687 /* Display HPLL off SR */
688 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
689 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200690 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300691 reg = I915_READ(DSPFW3);
692 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200693 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300694 I915_WRITE(DSPFW3, reg);
695
696 /* cursor HPLL off SR */
697 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
698 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200699 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300700 reg = I915_READ(DSPFW3);
701 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200702 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300703 I915_WRITE(DSPFW3, reg);
704 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
705
Imre Deak5209b1f2014-07-01 12:36:17 +0300706 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300707 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300708 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300709 }
710}
711
712static bool g4x_compute_wm0(struct drm_device *dev,
713 int plane,
714 const struct intel_watermark_params *display,
715 int display_latency_ns,
716 const struct intel_watermark_params *cursor,
717 int cursor_latency_ns,
718 int *plane_wm,
719 int *cursor_wm)
720{
721 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300722 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200723 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300724 int line_time_us, line_count;
725 int entries, tlb_miss;
726
727 crtc = intel_get_crtc_for_plane(dev, plane);
Ville Syrjälä525b9312016-10-31 22:37:02 +0200728 if (!intel_crtc_active(to_intel_crtc(crtc))) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300729 *cursor_wm = cursor->guard_size;
730 *plane_wm = display->guard_size;
731 return false;
732 }
733
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200734 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100735 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800736 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200737 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200738 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300739
740 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200741 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300742 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
743 if (tlb_miss > 0)
744 entries += tlb_miss;
745 entries = DIV_ROUND_UP(entries, display->cacheline_size);
746 *plane_wm = entries + display->guard_size;
747 if (*plane_wm > (int)display->max_wm)
748 *plane_wm = display->max_wm;
749
750 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200751 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300752 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200753 entries = line_count * crtc->cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300754 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
755 if (tlb_miss > 0)
756 entries += tlb_miss;
757 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
758 *cursor_wm = entries + cursor->guard_size;
759 if (*cursor_wm > (int)cursor->max_wm)
760 *cursor_wm = (int)cursor->max_wm;
761
762 return true;
763}
764
765/*
766 * Check the wm result.
767 *
768 * If any calculated watermark values is larger than the maximum value that
769 * can be programmed into the associated watermark register, that watermark
770 * must be disabled.
771 */
772static bool g4x_check_srwm(struct drm_device *dev,
773 int display_wm, int cursor_wm,
774 const struct intel_watermark_params *display,
775 const struct intel_watermark_params *cursor)
776{
777 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
778 display_wm, cursor_wm);
779
780 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100781 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300782 display_wm, display->max_wm);
783 return false;
784 }
785
786 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100787 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300788 cursor_wm, cursor->max_wm);
789 return false;
790 }
791
792 if (!(display_wm || cursor_wm)) {
793 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
794 return false;
795 }
796
797 return true;
798}
799
800static bool g4x_compute_srwm(struct drm_device *dev,
801 int plane,
802 int latency_ns,
803 const struct intel_watermark_params *display,
804 const struct intel_watermark_params *cursor,
805 int *display_wm, int *cursor_wm)
806{
807 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300808 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200809 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300810 unsigned long line_time_us;
811 int line_count, line_size;
812 int small, large;
813 int entries;
814
815 if (!latency_ns) {
816 *display_wm = *cursor_wm = 0;
817 return false;
818 }
819
820 crtc = intel_get_crtc_for_plane(dev, plane);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200821 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100822 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800823 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200824 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200825 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300826
Ville Syrjälä922044c2014-02-14 14:18:57 +0200827 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300828 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200829 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300830
831 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200832 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300833 large = line_count * line_size;
834
835 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
836 *display_wm = entries + display->guard_size;
837
838 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläac484962016-01-20 21:05:26 +0200839 entries = line_count * cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300840 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
841 *cursor_wm = entries + cursor->guard_size;
842
843 return g4x_check_srwm(dev,
844 *display_wm, *cursor_wm,
845 display, cursor);
846}
847
Ville Syrjälä15665972015-03-10 16:16:28 +0200848#define FW_WM_VLV(value, plane) \
849 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
850
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200851static void vlv_write_wm_values(struct intel_crtc *crtc,
852 const struct vlv_wm_values *wm)
853{
854 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
855 enum pipe pipe = crtc->pipe;
856
857 I915_WRITE(VLV_DDL(pipe),
858 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
859 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
860 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
861 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
862
Ville Syrjäläae801522015-03-05 21:19:49 +0200863 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200864 FW_WM(wm->sr.plane, SR) |
865 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
866 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
867 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200868 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200869 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
870 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
871 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200872 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200873 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200874
875 if (IS_CHERRYVIEW(dev_priv)) {
876 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200877 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
878 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200879 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200880 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
881 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200882 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200883 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
884 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200885 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200886 FW_WM(wm->sr.plane >> 9, SR_HI) |
887 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
888 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
889 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
890 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
891 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
892 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
893 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
894 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
895 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200896 } else {
897 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200898 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
899 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200900 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200901 FW_WM(wm->sr.plane >> 9, SR_HI) |
902 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
903 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
904 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
905 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
906 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
907 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200908 }
909
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300910 /* zero (unused) WM1 watermarks */
911 I915_WRITE(DSPFW4, 0);
912 I915_WRITE(DSPFW5, 0);
913 I915_WRITE(DSPFW6, 0);
914 I915_WRITE(DSPHOWM1, 0);
915
Ville Syrjäläae801522015-03-05 21:19:49 +0200916 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200917}
918
Ville Syrjälä15665972015-03-10 16:16:28 +0200919#undef FW_WM_VLV
920
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300921enum vlv_wm_level {
922 VLV_WM_LEVEL_PM2,
923 VLV_WM_LEVEL_PM5,
924 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300925};
926
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300927/* latency must be in 0.1us units. */
928static unsigned int vlv_wm_method2(unsigned int pixel_rate,
929 unsigned int pipe_htotal,
930 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200931 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300932 unsigned int latency)
933{
934 unsigned int ret;
935
936 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200937 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300938 ret = DIV_ROUND_UP(ret, 64);
939
940 return ret;
941}
942
943static void vlv_setup_wm_latency(struct drm_device *dev)
944{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100945 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300946
947 /* all latencies in usec */
948 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
949
Ville Syrjälä58590c12015-09-08 21:05:12 +0300950 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
951
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300952 if (IS_CHERRYVIEW(dev_priv)) {
953 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
954 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300955
956 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300957 }
958}
959
960static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
961 struct intel_crtc *crtc,
962 const struct intel_plane_state *state,
963 int level)
964{
965 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläac484962016-01-20 21:05:26 +0200966 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300967
968 if (dev_priv->wm.pri_latency[level] == 0)
969 return USHRT_MAX;
970
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300971 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300972 return 0;
973
Ville Syrjäläac484962016-01-20 21:05:26 +0200974 cpp = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300975 clock = crtc->config->base.adjusted_mode.crtc_clock;
976 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
977 width = crtc->config->pipe_src_w;
978 if (WARN_ON(htotal == 0))
979 htotal = 1;
980
981 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
982 /*
983 * FIXME the formula gives values that are
984 * too big for the cursor FIFO, and hence we
985 * would never be able to use cursors. For
986 * now just hardcode the watermark.
987 */
988 wm = 63;
989 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +0200990 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300991 dev_priv->wm.pri_latency[level] * 10);
992 }
993
994 return min_t(int, wm, USHRT_MAX);
995}
996
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +0300997static void vlv_compute_fifo(struct intel_crtc *crtc)
998{
999 struct drm_device *dev = crtc->base.dev;
1000 struct vlv_wm_state *wm_state = &crtc->wm_state;
1001 struct intel_plane *plane;
1002 unsigned int total_rate = 0;
1003 const int fifo_size = 512 - 1;
1004 int fifo_extra, fifo_left = fifo_size;
1005
1006 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1007 struct intel_plane_state *state =
1008 to_intel_plane_state(plane->base.state);
1009
1010 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1011 continue;
1012
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001013 if (state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001014 wm_state->num_active_planes++;
1015 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1016 }
1017 }
1018
1019 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1020 struct intel_plane_state *state =
1021 to_intel_plane_state(plane->base.state);
1022 unsigned int rate;
1023
1024 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1025 plane->wm.fifo_size = 63;
1026 continue;
1027 }
1028
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001029 if (!state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001030 plane->wm.fifo_size = 0;
1031 continue;
1032 }
1033
1034 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1035 plane->wm.fifo_size = fifo_size * rate / total_rate;
1036 fifo_left -= plane->wm.fifo_size;
1037 }
1038
1039 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1040
1041 /* spread the remainder evenly */
1042 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1043 int plane_extra;
1044
1045 if (fifo_left == 0)
1046 break;
1047
1048 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1049 continue;
1050
1051 /* give it all to the first plane if none are active */
1052 if (plane->wm.fifo_size == 0 &&
1053 wm_state->num_active_planes)
1054 continue;
1055
1056 plane_extra = min(fifo_extra, fifo_left);
1057 plane->wm.fifo_size += plane_extra;
1058 fifo_left -= plane_extra;
1059 }
1060
1061 WARN_ON(fifo_left != 0);
1062}
1063
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001064static void vlv_invert_wms(struct intel_crtc *crtc)
1065{
1066 struct vlv_wm_state *wm_state = &crtc->wm_state;
1067 int level;
1068
1069 for (level = 0; level < wm_state->num_levels; level++) {
1070 struct drm_device *dev = crtc->base.dev;
1071 const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1072 struct intel_plane *plane;
1073
1074 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1075 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1076
1077 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1078 switch (plane->base.type) {
1079 int sprite;
1080 case DRM_PLANE_TYPE_CURSOR:
1081 wm_state->wm[level].cursor = plane->wm.fifo_size -
1082 wm_state->wm[level].cursor;
1083 break;
1084 case DRM_PLANE_TYPE_PRIMARY:
1085 wm_state->wm[level].primary = plane->wm.fifo_size -
1086 wm_state->wm[level].primary;
1087 break;
1088 case DRM_PLANE_TYPE_OVERLAY:
1089 sprite = plane->plane;
1090 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1091 wm_state->wm[level].sprite[sprite];
1092 break;
1093 }
1094 }
1095 }
1096}
1097
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001098static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001099{
1100 struct drm_device *dev = crtc->base.dev;
1101 struct vlv_wm_state *wm_state = &crtc->wm_state;
1102 struct intel_plane *plane;
1103 int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1104 int level;
1105
1106 memset(wm_state, 0, sizeof(*wm_state));
1107
Ville Syrjälä852eb002015-06-24 22:00:07 +03001108 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001109 wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001110
1111 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001112
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001113 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001114
1115 if (wm_state->num_active_planes != 1)
1116 wm_state->cxsr = false;
1117
1118 if (wm_state->cxsr) {
1119 for (level = 0; level < wm_state->num_levels; level++) {
1120 wm_state->sr[level].plane = sr_fifo_size;
1121 wm_state->sr[level].cursor = 63;
1122 }
1123 }
1124
1125 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1126 struct intel_plane_state *state =
1127 to_intel_plane_state(plane->base.state);
1128
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001129 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001130 continue;
1131
1132 /* normal watermarks */
1133 for (level = 0; level < wm_state->num_levels; level++) {
1134 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1135 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1136
1137 /* hack */
1138 if (WARN_ON(level == 0 && wm > max_wm))
1139 wm = max_wm;
1140
1141 if (wm > plane->wm.fifo_size)
1142 break;
1143
1144 switch (plane->base.type) {
1145 int sprite;
1146 case DRM_PLANE_TYPE_CURSOR:
1147 wm_state->wm[level].cursor = wm;
1148 break;
1149 case DRM_PLANE_TYPE_PRIMARY:
1150 wm_state->wm[level].primary = wm;
1151 break;
1152 case DRM_PLANE_TYPE_OVERLAY:
1153 sprite = plane->plane;
1154 wm_state->wm[level].sprite[sprite] = wm;
1155 break;
1156 }
1157 }
1158
1159 wm_state->num_levels = level;
1160
1161 if (!wm_state->cxsr)
1162 continue;
1163
1164 /* maxfifo watermarks */
1165 switch (plane->base.type) {
1166 int sprite, level;
1167 case DRM_PLANE_TYPE_CURSOR:
1168 for (level = 0; level < wm_state->num_levels; level++)
1169 wm_state->sr[level].cursor =
Thomas Daniel5a37ed02015-10-23 14:55:38 +01001170 wm_state->wm[level].cursor;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001171 break;
1172 case DRM_PLANE_TYPE_PRIMARY:
1173 for (level = 0; level < wm_state->num_levels; level++)
1174 wm_state->sr[level].plane =
1175 min(wm_state->sr[level].plane,
1176 wm_state->wm[level].primary);
1177 break;
1178 case DRM_PLANE_TYPE_OVERLAY:
1179 sprite = plane->plane;
1180 for (level = 0; level < wm_state->num_levels; level++)
1181 wm_state->sr[level].plane =
1182 min(wm_state->sr[level].plane,
1183 wm_state->wm[level].sprite[sprite]);
1184 break;
1185 }
1186 }
1187
1188 /* clear any (partially) filled invalid levels */
Ville Syrjälä58590c12015-09-08 21:05:12 +03001189 for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001190 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1191 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1192 }
1193
1194 vlv_invert_wms(crtc);
1195}
1196
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001197#define VLV_FIFO(plane, value) \
1198 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1199
1200static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1201{
1202 struct drm_device *dev = crtc->base.dev;
1203 struct drm_i915_private *dev_priv = to_i915(dev);
1204 struct intel_plane *plane;
1205 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1206
1207 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1208 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1209 WARN_ON(plane->wm.fifo_size != 63);
1210 continue;
1211 }
1212
1213 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1214 sprite0_start = plane->wm.fifo_size;
1215 else if (plane->plane == 0)
1216 sprite1_start = sprite0_start + plane->wm.fifo_size;
1217 else
1218 fifo_size = sprite1_start + plane->wm.fifo_size;
1219 }
1220
1221 WARN_ON(fifo_size != 512 - 1);
1222
1223 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1224 pipe_name(crtc->pipe), sprite0_start,
1225 sprite1_start, fifo_size);
1226
1227 switch (crtc->pipe) {
1228 uint32_t dsparb, dsparb2, dsparb3;
1229 case PIPE_A:
1230 dsparb = I915_READ(DSPARB);
1231 dsparb2 = I915_READ(DSPARB2);
1232
1233 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1234 VLV_FIFO(SPRITEB, 0xff));
1235 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1236 VLV_FIFO(SPRITEB, sprite1_start));
1237
1238 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1239 VLV_FIFO(SPRITEB_HI, 0x1));
1240 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1241 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1242
1243 I915_WRITE(DSPARB, dsparb);
1244 I915_WRITE(DSPARB2, dsparb2);
1245 break;
1246 case PIPE_B:
1247 dsparb = I915_READ(DSPARB);
1248 dsparb2 = I915_READ(DSPARB2);
1249
1250 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1251 VLV_FIFO(SPRITED, 0xff));
1252 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1253 VLV_FIFO(SPRITED, sprite1_start));
1254
1255 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1256 VLV_FIFO(SPRITED_HI, 0xff));
1257 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1258 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1259
1260 I915_WRITE(DSPARB, dsparb);
1261 I915_WRITE(DSPARB2, dsparb2);
1262 break;
1263 case PIPE_C:
1264 dsparb3 = I915_READ(DSPARB3);
1265 dsparb2 = I915_READ(DSPARB2);
1266
1267 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1268 VLV_FIFO(SPRITEF, 0xff));
1269 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1270 VLV_FIFO(SPRITEF, sprite1_start));
1271
1272 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1273 VLV_FIFO(SPRITEF_HI, 0xff));
1274 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1275 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1276
1277 I915_WRITE(DSPARB3, dsparb3);
1278 I915_WRITE(DSPARB2, dsparb2);
1279 break;
1280 default:
1281 break;
1282 }
1283}
1284
1285#undef VLV_FIFO
1286
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001287static void vlv_merge_wm(struct drm_device *dev,
1288 struct vlv_wm_values *wm)
1289{
1290 struct intel_crtc *crtc;
1291 int num_active_crtcs = 0;
1292
Ville Syrjälä58590c12015-09-08 21:05:12 +03001293 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001294 wm->cxsr = true;
1295
1296 for_each_intel_crtc(dev, crtc) {
1297 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1298
1299 if (!crtc->active)
1300 continue;
1301
1302 if (!wm_state->cxsr)
1303 wm->cxsr = false;
1304
1305 num_active_crtcs++;
1306 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1307 }
1308
1309 if (num_active_crtcs != 1)
1310 wm->cxsr = false;
1311
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001312 if (num_active_crtcs > 1)
1313 wm->level = VLV_WM_LEVEL_PM2;
1314
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001315 for_each_intel_crtc(dev, crtc) {
1316 struct vlv_wm_state *wm_state = &crtc->wm_state;
1317 enum pipe pipe = crtc->pipe;
1318
1319 if (!crtc->active)
1320 continue;
1321
1322 wm->pipe[pipe] = wm_state->wm[wm->level];
1323 if (wm->cxsr)
1324 wm->sr = wm_state->sr[wm->level];
1325
1326 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1327 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1328 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1329 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1330 }
1331}
1332
Ville Syrjälä432081b2016-10-31 22:37:03 +02001333static void vlv_update_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001334{
Ville Syrjälä432081b2016-10-31 22:37:03 +02001335 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001336 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001337 enum pipe pipe = crtc->pipe;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001338 struct vlv_wm_values wm = {};
1339
Ville Syrjälä432081b2016-10-31 22:37:03 +02001340 vlv_compute_wm(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001341 vlv_merge_wm(dev, &wm);
1342
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001343 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1344 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001345 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001346 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001347 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001348
1349 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1350 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1351 chv_set_memory_dvfs(dev_priv, false);
1352
1353 if (wm.level < VLV_WM_LEVEL_PM5 &&
1354 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1355 chv_set_memory_pm5(dev_priv, false);
1356
Ville Syrjälä852eb002015-06-24 22:00:07 +03001357 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001358 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001359
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001360 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001361 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001362
Ville Syrjälä432081b2016-10-31 22:37:03 +02001363 vlv_write_wm_values(crtc, &wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001364
1365 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1366 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1367 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1368 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1369 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1370
Ville Syrjälä852eb002015-06-24 22:00:07 +03001371 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001372 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001373
1374 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1375 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1376 chv_set_memory_pm5(dev_priv, true);
1377
1378 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1379 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1380 chv_set_memory_dvfs(dev_priv, true);
1381
1382 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001383}
1384
Ville Syrjäläae801522015-03-05 21:19:49 +02001385#define single_plane_enabled(mask) is_power_of_2(mask)
1386
Ville Syrjälä432081b2016-10-31 22:37:03 +02001387static void g4x_update_wm(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001388{
Ville Syrjälä432081b2016-10-31 22:37:03 +02001389 struct drm_device *dev = crtc->base.dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001390 static const int sr_latency_ns = 12000;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001391 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001392 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1393 int plane_sr, cursor_sr;
1394 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001395 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001396
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001397 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001398 &g4x_wm_info, pessimal_latency_ns,
1399 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001400 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001401 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001402
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001403 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001404 &g4x_wm_info, pessimal_latency_ns,
1405 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001406 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001407 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001408
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001409 if (single_plane_enabled(enabled) &&
1410 g4x_compute_srwm(dev, ffs(enabled) - 1,
1411 sr_latency_ns,
1412 &g4x_wm_info,
1413 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001414 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001415 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001416 } else {
Imre Deak98584252014-06-13 14:54:20 +03001417 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001418 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001419 plane_sr = cursor_sr = 0;
1420 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001421
Ville Syrjäläa5043452014-06-28 02:04:18 +03001422 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1423 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001424 planea_wm, cursora_wm,
1425 planeb_wm, cursorb_wm,
1426 plane_sr, cursor_sr);
1427
1428 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001429 FW_WM(plane_sr, SR) |
1430 FW_WM(cursorb_wm, CURSORB) |
1431 FW_WM(planeb_wm, PLANEB) |
1432 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001433 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001434 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001435 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001436 /* HPLL off in SR has some issues on G4x... disable it */
1437 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001438 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001439 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001440
1441 if (cxsr_enabled)
1442 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001443}
1444
Ville Syrjälä432081b2016-10-31 22:37:03 +02001445static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001446{
Ville Syrjälä432081b2016-10-31 22:37:03 +02001447 struct drm_device *dev = unused_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001448 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001449 struct drm_crtc *crtc;
1450 int srwm = 1;
1451 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001452 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001453
1454 /* Calc sr entries for one plane configs */
1455 crtc = single_enabled_crtc(dev);
1456 if (crtc) {
1457 /* self-refresh has much higher latency */
1458 static const int sr_latency_ns = 12000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001459 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001460 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001461 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001462 int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001463 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001464 unsigned long line_time_us;
1465 int entries;
1466
Ville Syrjälä922044c2014-02-14 14:18:57 +02001467 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001468
1469 /* Use ns/us then divide to preserve precision */
1470 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001471 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001472 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1473 srwm = I965_FIFO_SIZE - entries;
1474 if (srwm < 0)
1475 srwm = 1;
1476 srwm &= 0x1ff;
1477 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1478 entries, srwm);
1479
1480 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001481 cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001482 entries = DIV_ROUND_UP(entries,
1483 i965_cursor_wm_info.cacheline_size);
1484 cursor_sr = i965_cursor_wm_info.fifo_size -
1485 (entries + i965_cursor_wm_info.guard_size);
1486
1487 if (cursor_sr > i965_cursor_wm_info.max_wm)
1488 cursor_sr = i965_cursor_wm_info.max_wm;
1489
1490 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1491 "cursor %d\n", srwm, cursor_sr);
1492
Imre Deak98584252014-06-13 14:54:20 +03001493 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001494 } else {
Imre Deak98584252014-06-13 14:54:20 +03001495 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001496 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001497 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001498 }
1499
1500 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1501 srwm);
1502
1503 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001504 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1505 FW_WM(8, CURSORB) |
1506 FW_WM(8, PLANEB) |
1507 FW_WM(8, PLANEA));
1508 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1509 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001510 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001511 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001512
1513 if (cxsr_enabled)
1514 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001515}
1516
Ville Syrjäläf4998962015-03-10 17:02:21 +02001517#undef FW_WM
1518
Ville Syrjälä432081b2016-10-31 22:37:03 +02001519static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001520{
Ville Syrjälä432081b2016-10-31 22:37:03 +02001521 struct drm_device *dev = unused_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001522 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001523 const struct intel_watermark_params *wm_info;
1524 uint32_t fwater_lo;
1525 uint32_t fwater_hi;
1526 int cwm, srwm = 1;
1527 int fifo_size;
1528 int planea_wm, planeb_wm;
1529 struct drm_crtc *crtc, *enabled = NULL;
1530
1531 if (IS_I945GM(dev))
1532 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001533 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001534 wm_info = &i915_wm_info;
1535 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001536 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001537
1538 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1539 crtc = intel_get_crtc_for_plane(dev, 0);
Ville Syrjälä525b9312016-10-31 22:37:02 +02001540 if (intel_crtc_active(to_intel_crtc(crtc))) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001541 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001542 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001543 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001544 cpp = 4;
1545
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001546 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001547 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001548 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001549 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001550 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001551 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001552 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001553 if (planea_wm > (long)wm_info->max_wm)
1554 planea_wm = wm_info->max_wm;
1555 }
1556
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001557 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001558 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001559
1560 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1561 crtc = intel_get_crtc_for_plane(dev, 1);
Ville Syrjälä525b9312016-10-31 22:37:02 +02001562 if (intel_crtc_active(to_intel_crtc(crtc))) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001563 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001564 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001565 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001566 cpp = 4;
1567
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001568 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001569 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001570 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001571 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001572 if (enabled == NULL)
1573 enabled = crtc;
1574 else
1575 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001576 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001577 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001578 if (planeb_wm > (long)wm_info->max_wm)
1579 planeb_wm = wm_info->max_wm;
1580 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001581
1582 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1583
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001584 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001585 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001586
Matt Roper59bea882015-02-27 10:12:01 -08001587 obj = intel_fb_obj(enabled->primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001588
1589 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001590 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001591 enabled = NULL;
1592 }
1593
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001594 /*
1595 * Overlay gets an aggressive default since video jitter is bad.
1596 */
1597 cwm = 2;
1598
1599 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001600 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001601
1602 /* Calc sr entries for one plane configs */
1603 if (HAS_FW_BLC(dev) && enabled) {
1604 /* self-refresh has much higher latency */
1605 static const int sr_latency_ns = 6000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001606 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(enabled)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001607 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001608 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001609 int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001610 int cpp = drm_format_plane_cpp(enabled->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001611 unsigned long line_time_us;
1612 int entries;
1613
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001614 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001615 cpp = 4;
1616
Ville Syrjälä922044c2014-02-14 14:18:57 +02001617 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001618
1619 /* Use ns/us then divide to preserve precision */
1620 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001621 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001622 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1623 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1624 srwm = wm_info->fifo_size - entries;
1625 if (srwm < 0)
1626 srwm = 1;
1627
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001628 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001629 I915_WRITE(FW_BLC_SELF,
1630 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001631 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001632 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1633 }
1634
1635 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1636 planea_wm, planeb_wm, cwm, srwm);
1637
1638 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1639 fwater_hi = (cwm & 0x1f);
1640
1641 /* Set request length to 8 cachelines per fetch */
1642 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1643 fwater_hi = fwater_hi | (1 << 8);
1644
1645 I915_WRITE(FW_BLC, fwater_lo);
1646 I915_WRITE(FW_BLC2, fwater_hi);
1647
Imre Deak5209b1f2014-07-01 12:36:17 +03001648 if (enabled)
1649 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001650}
1651
Ville Syrjälä432081b2016-10-31 22:37:03 +02001652static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001653{
Ville Syrjälä432081b2016-10-31 22:37:03 +02001654 struct drm_device *dev = unused_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001655 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001656 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001657 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001658 uint32_t fwater_lo;
1659 int planea_wm;
1660
1661 crtc = single_enabled_crtc(dev);
1662 if (crtc == NULL)
1663 return;
1664
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001665 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001666 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001667 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001668 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001669 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001670 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1671 fwater_lo |= (3<<8) | planea_wm;
1672
1673 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1674
1675 I915_WRITE(FW_BLC, fwater_lo);
1676}
1677
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001678uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001679{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001680 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001681
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001682 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001683
1684 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1685 * adjust the pixel_rate here. */
1686
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001687 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001688 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001689 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001690
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001691 pipe_w = pipe_config->pipe_src_w;
1692 pipe_h = pipe_config->pipe_src_h;
1693
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001694 pfit_w = (pfit_size >> 16) & 0xFFFF;
1695 pfit_h = pfit_size & 0xFFFF;
1696 if (pipe_w < pfit_w)
1697 pipe_w = pfit_w;
1698 if (pipe_h < pfit_h)
1699 pipe_h = pfit_h;
1700
Matt Roper15126882015-12-03 11:37:40 -08001701 if (WARN_ON(!pfit_w || !pfit_h))
1702 return pixel_rate;
1703
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001704 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1705 pfit_w * pfit_h);
1706 }
1707
1708 return pixel_rate;
1709}
1710
Ville Syrjälä37126462013-08-01 16:18:55 +03001711/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001712static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001713{
1714 uint64_t ret;
1715
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001716 if (WARN(latency == 0, "Latency value missing\n"))
1717 return UINT_MAX;
1718
Ville Syrjäläac484962016-01-20 21:05:26 +02001719 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001720 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1721
1722 return ret;
1723}
1724
Ville Syrjälä37126462013-08-01 16:18:55 +03001725/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001726static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001727 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001728 uint32_t latency)
1729{
1730 uint32_t ret;
1731
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001732 if (WARN(latency == 0, "Latency value missing\n"))
1733 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001734 if (WARN_ON(!pipe_htotal))
1735 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001736
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001737 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001738 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001739 ret = DIV_ROUND_UP(ret, 64) + 2;
1740 return ret;
1741}
1742
Ville Syrjälä23297042013-07-05 11:57:17 +03001743static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001744 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001745{
Matt Roper15126882015-12-03 11:37:40 -08001746 /*
1747 * Neither of these should be possible since this function shouldn't be
1748 * called if the CRTC is off or the plane is invisible. But let's be
1749 * extra paranoid to avoid a potential divide-by-zero if we screw up
1750 * elsewhere in the driver.
1751 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001752 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001753 return 0;
1754 if (WARN_ON(!horiz_pixels))
1755 return 0;
1756
Ville Syrjäläac484962016-01-20 21:05:26 +02001757 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001758}
1759
Imre Deak820c1982013-12-17 14:46:36 +02001760struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001761 uint16_t pri;
1762 uint16_t spr;
1763 uint16_t cur;
1764 uint16_t fbc;
1765};
1766
Ville Syrjälä37126462013-08-01 16:18:55 +03001767/*
1768 * For both WM_PIPE and WM_LP.
1769 * mem_value must be in 0.1us units.
1770 */
Matt Roper7221fc32015-09-24 15:53:08 -07001771static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001772 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001773 uint32_t mem_value,
1774 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001775{
Ville Syrjäläac484962016-01-20 21:05:26 +02001776 int cpp = pstate->base.fb ?
1777 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001778 uint32_t method1, method2;
1779
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001780 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001781 return 0;
1782
Ville Syrjäläac484962016-01-20 21:05:26 +02001783 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001784
1785 if (!is_lp)
1786 return method1;
1787
Matt Roper7221fc32015-09-24 15:53:08 -07001788 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1789 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001790 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001791 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001792
1793 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001794}
1795
Ville Syrjälä37126462013-08-01 16:18:55 +03001796/*
1797 * For both WM_PIPE and WM_LP.
1798 * mem_value must be in 0.1us units.
1799 */
Matt Roper7221fc32015-09-24 15:53:08 -07001800static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001801 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001802 uint32_t mem_value)
1803{
Ville Syrjäläac484962016-01-20 21:05:26 +02001804 int cpp = pstate->base.fb ?
1805 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001806 uint32_t method1, method2;
1807
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001808 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001809 return 0;
1810
Ville Syrjäläac484962016-01-20 21:05:26 +02001811 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001812 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1813 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001814 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001815 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001816 return min(method1, method2);
1817}
1818
Ville Syrjälä37126462013-08-01 16:18:55 +03001819/*
1820 * For both WM_PIPE and WM_LP.
1821 * mem_value must be in 0.1us units.
1822 */
Matt Roper7221fc32015-09-24 15:53:08 -07001823static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001824 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001825 uint32_t mem_value)
1826{
Matt Roperb2435692016-02-02 22:06:51 -08001827 /*
1828 * We treat the cursor plane as always-on for the purposes of watermark
1829 * calculation. Until we have two-stage watermark programming merged,
1830 * this is necessary to avoid flickering.
1831 */
1832 int cpp = 4;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001833 int width = pstate->base.visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001834
Matt Roperb2435692016-02-02 22:06:51 -08001835 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001836 return 0;
1837
Matt Roper7221fc32015-09-24 15:53:08 -07001838 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1839 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001840 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001841}
1842
Paulo Zanonicca32e92013-05-31 11:45:06 -03001843/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001844static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001845 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001846 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001847{
Ville Syrjäläac484962016-01-20 21:05:26 +02001848 int cpp = pstate->base.fb ?
1849 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001850
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001851 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001852 return 0;
1853
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001854 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001855}
1856
Ville Syrjälä158ae642013-08-07 13:28:19 +03001857static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1858{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001859 if (INTEL_INFO(dev)->gen >= 8)
1860 return 3072;
1861 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001862 return 768;
1863 else
1864 return 512;
1865}
1866
Ville Syrjälä4e975082014-03-07 18:32:11 +02001867static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1868 int level, bool is_sprite)
1869{
1870 if (INTEL_INFO(dev)->gen >= 8)
1871 /* BDW primary/sprite plane watermarks */
1872 return level == 0 ? 255 : 2047;
1873 else if (INTEL_INFO(dev)->gen >= 7)
1874 /* IVB/HSW primary/sprite plane watermarks */
1875 return level == 0 ? 127 : 1023;
1876 else if (!is_sprite)
1877 /* ILK/SNB primary plane watermarks */
1878 return level == 0 ? 127 : 511;
1879 else
1880 /* ILK/SNB sprite plane watermarks */
1881 return level == 0 ? 63 : 255;
1882}
1883
1884static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1885 int level)
1886{
1887 if (INTEL_INFO(dev)->gen >= 7)
1888 return level == 0 ? 63 : 255;
1889 else
1890 return level == 0 ? 31 : 63;
1891}
1892
1893static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1894{
1895 if (INTEL_INFO(dev)->gen >= 8)
1896 return 31;
1897 else
1898 return 15;
1899}
1900
Ville Syrjälä158ae642013-08-07 13:28:19 +03001901/* Calculate the maximum primary/sprite plane watermark */
1902static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1903 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001904 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001905 enum intel_ddb_partitioning ddb_partitioning,
1906 bool is_sprite)
1907{
1908 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001909
1910 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001911 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001912 return 0;
1913
1914 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001915 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001916 fifo_size /= INTEL_INFO(dev)->num_pipes;
1917
1918 /*
1919 * For some reason the non self refresh
1920 * FIFO size is only half of the self
1921 * refresh FIFO size on ILK/SNB.
1922 */
1923 if (INTEL_INFO(dev)->gen <= 6)
1924 fifo_size /= 2;
1925 }
1926
Ville Syrjälä240264f2013-08-07 13:29:12 +03001927 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001928 /* level 0 is always calculated with 1:1 split */
1929 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1930 if (is_sprite)
1931 fifo_size *= 5;
1932 fifo_size /= 6;
1933 } else {
1934 fifo_size /= 2;
1935 }
1936 }
1937
1938 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001939 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001940}
1941
1942/* Calculate the maximum cursor plane watermark */
1943static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001944 int level,
1945 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001946{
1947 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001948 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001949 return 64;
1950
1951 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001952 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001953}
1954
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001955static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001956 int level,
1957 const struct intel_wm_config *config,
1958 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001959 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001960{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001961 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1962 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1963 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001964 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001965}
1966
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001967static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1968 int level,
1969 struct ilk_wm_maximums *max)
1970{
1971 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1972 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1973 max->cur = ilk_cursor_wm_reg_max(dev, level);
1974 max->fbc = ilk_fbc_wm_reg_max(dev);
1975}
1976
Ville Syrjäläd9395652013-10-09 19:18:10 +03001977static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001978 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001979 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001980{
1981 bool ret;
1982
1983 /* already determined to be invalid? */
1984 if (!result->enable)
1985 return false;
1986
1987 result->enable = result->pri_val <= max->pri &&
1988 result->spr_val <= max->spr &&
1989 result->cur_val <= max->cur;
1990
1991 ret = result->enable;
1992
1993 /*
1994 * HACK until we can pre-compute everything,
1995 * and thus fail gracefully if LP0 watermarks
1996 * are exceeded...
1997 */
1998 if (level == 0 && !result->enable) {
1999 if (result->pri_val > max->pri)
2000 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2001 level, result->pri_val, max->pri);
2002 if (result->spr_val > max->spr)
2003 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2004 level, result->spr_val, max->spr);
2005 if (result->cur_val > max->cur)
2006 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2007 level, result->cur_val, max->cur);
2008
2009 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2010 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2011 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2012 result->enable = true;
2013 }
2014
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002015 return ret;
2016}
2017
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002018static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002019 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002020 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002021 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002022 struct intel_plane_state *pristate,
2023 struct intel_plane_state *sprstate,
2024 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002025 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002026{
2027 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2028 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2029 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2030
2031 /* WM1+ latency values stored in 0.5us units */
2032 if (level > 0) {
2033 pri_latency *= 5;
2034 spr_latency *= 5;
2035 cur_latency *= 5;
2036 }
2037
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002038 if (pristate) {
2039 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2040 pri_latency, level);
2041 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2042 }
2043
2044 if (sprstate)
2045 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2046
2047 if (curstate)
2048 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2049
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002050 result->enable = true;
2051}
2052
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002053static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002054hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002055{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002056 const struct intel_atomic_state *intel_state =
2057 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002058 const struct drm_display_mode *adjusted_mode =
2059 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002060 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002061
Matt Roperee91a152015-12-03 11:37:39 -08002062 if (!cstate->base.active)
2063 return 0;
2064 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2065 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002066 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002067 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002068
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002069 /* The WM are computed with base on how long it takes to fill a single
2070 * row at the given clock rate, multiplied by 8.
2071 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002072 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2073 adjusted_mode->crtc_clock);
2074 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002075 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002076
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002077 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2078 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002079}
2080
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002081static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002082{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002083 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002084
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002085 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002086 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002087 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002088 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002089
2090 /* read the first set of memory latencies[0:3] */
2091 val = 0; /* data0 to be programmed to 0 for first set */
2092 mutex_lock(&dev_priv->rps.hw_lock);
2093 ret = sandybridge_pcode_read(dev_priv,
2094 GEN9_PCODE_READ_MEM_LATENCY,
2095 &val);
2096 mutex_unlock(&dev_priv->rps.hw_lock);
2097
2098 if (ret) {
2099 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2100 return;
2101 }
2102
2103 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2104 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2105 GEN9_MEM_LATENCY_LEVEL_MASK;
2106 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2107 GEN9_MEM_LATENCY_LEVEL_MASK;
2108 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2109 GEN9_MEM_LATENCY_LEVEL_MASK;
2110
2111 /* read the second set of memory latencies[4:7] */
2112 val = 1; /* data0 to be programmed to 1 for second set */
2113 mutex_lock(&dev_priv->rps.hw_lock);
2114 ret = sandybridge_pcode_read(dev_priv,
2115 GEN9_PCODE_READ_MEM_LATENCY,
2116 &val);
2117 mutex_unlock(&dev_priv->rps.hw_lock);
2118 if (ret) {
2119 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2120 return;
2121 }
2122
2123 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2124 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2125 GEN9_MEM_LATENCY_LEVEL_MASK;
2126 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2127 GEN9_MEM_LATENCY_LEVEL_MASK;
2128 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2129 GEN9_MEM_LATENCY_LEVEL_MASK;
2130
Vandana Kannan367294b2014-11-04 17:06:46 +00002131 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002132 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2133 * need to be disabled. We make sure to sanitize the values out
2134 * of the punit to satisfy this requirement.
2135 */
2136 for (level = 1; level <= max_level; level++) {
2137 if (wm[level] == 0) {
2138 for (i = level + 1; i <= max_level; i++)
2139 wm[i] = 0;
2140 break;
2141 }
2142 }
2143
2144 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002145 * WaWmMemoryReadLatency:skl
2146 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002147 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002148 * to add 2us to the various latency levels we retrieve from the
2149 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002150 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002151 if (wm[0] == 0) {
2152 wm[0] += 2;
2153 for (level = 1; level <= max_level; level++) {
2154 if (wm[level] == 0)
2155 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002156 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002157 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002158 }
2159
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002160 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002161 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2162
2163 wm[0] = (sskpd >> 56) & 0xFF;
2164 if (wm[0] == 0)
2165 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002166 wm[1] = (sskpd >> 4) & 0xFF;
2167 wm[2] = (sskpd >> 12) & 0xFF;
2168 wm[3] = (sskpd >> 20) & 0x1FF;
2169 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002170 } else if (INTEL_INFO(dev)->gen >= 6) {
2171 uint32_t sskpd = I915_READ(MCH_SSKPD);
2172
2173 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2174 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2175 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2176 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002177 } else if (INTEL_INFO(dev)->gen >= 5) {
2178 uint32_t mltr = I915_READ(MLTR_ILK);
2179
2180 /* ILK primary LP0 latency is 700 ns */
2181 wm[0] = 7;
2182 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2183 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002184 }
2185}
2186
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002187static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2188 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002189{
2190 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002191 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002192 wm[0] = 13;
2193}
2194
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002195static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2196 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002197{
2198 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002199 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002200 wm[0] = 13;
2201
2202 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002203 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002204 wm[3] *= 2;
2205}
2206
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002207int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002208{
2209 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002210 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002211 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002212 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002213 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002214 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002215 return 3;
2216 else
2217 return 2;
2218}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002219
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002220static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002221 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002222 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002223{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002224 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002225
2226 for (level = 0; level <= max_level; level++) {
2227 unsigned int latency = wm[level];
2228
2229 if (latency == 0) {
2230 DRM_ERROR("%s WM%d latency not provided\n",
2231 name, level);
2232 continue;
2233 }
2234
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002235 /*
2236 * - latencies are in us on gen9.
2237 * - before then, WM1+ latency values are in 0.5us units
2238 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002239 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002240 latency *= 10;
2241 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002242 latency *= 5;
2243
2244 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2245 name, level, wm[level],
2246 latency / 10, latency % 10);
2247 }
2248}
2249
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002250static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2251 uint16_t wm[5], uint16_t min)
2252{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002253 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002254
2255 if (wm[0] >= min)
2256 return false;
2257
2258 wm[0] = max(wm[0], min);
2259 for (level = 1; level <= max_level; level++)
2260 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2261
2262 return true;
2263}
2264
2265static void snb_wm_latency_quirk(struct drm_device *dev)
2266{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002267 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002268 bool changed;
2269
2270 /*
2271 * The BIOS provided WM memory latency values are often
2272 * inadequate for high resolution displays. Adjust them.
2273 */
2274 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2275 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2276 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2277
2278 if (!changed)
2279 return;
2280
2281 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002282 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2283 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2284 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002285}
2286
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002287static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002288{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002289 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002290
2291 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2292
2293 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2294 sizeof(dev_priv->wm.pri_latency));
2295 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2296 sizeof(dev_priv->wm.pri_latency));
2297
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002298 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002299 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002300
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002301 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2302 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2303 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002304
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002305 if (IS_GEN6(dev_priv))
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002306 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002307}
2308
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002309static void skl_setup_wm_latency(struct drm_device *dev)
2310{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002311 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002312
2313 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002314 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002315}
2316
Matt Ropered4a6a72016-02-23 17:20:13 -08002317static bool ilk_validate_pipe_wm(struct drm_device *dev,
2318 struct intel_pipe_wm *pipe_wm)
2319{
2320 /* LP0 watermark maximums depend on this pipe alone */
2321 const struct intel_wm_config config = {
2322 .num_pipes_active = 1,
2323 .sprites_enabled = pipe_wm->sprites_enabled,
2324 .sprites_scaled = pipe_wm->sprites_scaled,
2325 };
2326 struct ilk_wm_maximums max;
2327
2328 /* LP0 watermarks always use 1/2 DDB partitioning */
2329 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2330
2331 /* At least LP0 must be valid */
2332 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2333 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2334 return false;
2335 }
2336
2337 return true;
2338}
2339
Matt Roper261a27d2015-10-08 15:28:25 -07002340/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002341static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002342{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002343 struct drm_atomic_state *state = cstate->base.state;
2344 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002345 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002346 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002347 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002348 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002349 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002350 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002351 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002352 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002353 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002354
Matt Ropere8f1f022016-05-12 07:05:55 -07002355 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002356
Matt Roper43d59ed2015-09-24 15:53:07 -07002357 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002358 struct intel_plane_state *ps;
2359
2360 ps = intel_atomic_get_existing_plane_state(state,
2361 intel_plane);
2362 if (!ps)
2363 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002364
2365 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002366 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002367 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002368 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002369 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002370 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002371 }
2372
Matt Ropered4a6a72016-02-23 17:20:13 -08002373 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002374 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002375 pipe_wm->sprites_enabled = sprstate->base.visible;
2376 pipe_wm->sprites_scaled = sprstate->base.visible &&
2377 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2378 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002379 }
2380
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002381 usable_level = max_level;
2382
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002383 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002384 if (INTEL_INFO(dev)->gen <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002385 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002386
2387 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002388 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002389 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002390
Matt Roper86c8bbb2015-09-24 15:53:16 -07002391 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002392 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2393
2394 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2395 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002396
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002397 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002398 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002399
Matt Ropered4a6a72016-02-23 17:20:13 -08002400 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002401 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002402
2403 ilk_compute_wm_reg_maximums(dev, 1, &max);
2404
2405 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002406 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002407
Matt Roper86c8bbb2015-09-24 15:53:16 -07002408 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002409 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002410
2411 /*
2412 * Disable any watermark level that exceeds the
2413 * register maximums since such watermarks are
2414 * always invalid.
2415 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002416 if (level > usable_level)
2417 continue;
2418
2419 if (ilk_validate_wm_level(level, &max, wm))
2420 pipe_wm->wm[level] = *wm;
2421 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002422 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002423 }
2424
Matt Roper86c8bbb2015-09-24 15:53:16 -07002425 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002426}
2427
2428/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002429 * Build a set of 'intermediate' watermark values that satisfy both the old
2430 * state and the new state. These can be programmed to the hardware
2431 * immediately.
2432 */
2433static int ilk_compute_intermediate_wm(struct drm_device *dev,
2434 struct intel_crtc *intel_crtc,
2435 struct intel_crtc_state *newstate)
2436{
Matt Ropere8f1f022016-05-12 07:05:55 -07002437 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002438 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002439 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002440
2441 /*
2442 * Start with the final, target watermarks, then combine with the
2443 * currently active watermarks to get values that are safe both before
2444 * and after the vblank.
2445 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002446 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002447 a->pipe_enabled |= b->pipe_enabled;
2448 a->sprites_enabled |= b->sprites_enabled;
2449 a->sprites_scaled |= b->sprites_scaled;
2450
2451 for (level = 0; level <= max_level; level++) {
2452 struct intel_wm_level *a_wm = &a->wm[level];
2453 const struct intel_wm_level *b_wm = &b->wm[level];
2454
2455 a_wm->enable &= b_wm->enable;
2456 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2457 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2458 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2459 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2460 }
2461
2462 /*
2463 * We need to make sure that these merged watermark values are
2464 * actually a valid configuration themselves. If they're not,
2465 * there's no safe way to transition from the old state to
2466 * the new state, so we need to fail the atomic transaction.
2467 */
2468 if (!ilk_validate_pipe_wm(dev, a))
2469 return -EINVAL;
2470
2471 /*
2472 * If our intermediate WM are identical to the final WM, then we can
2473 * omit the post-vblank programming; only update if it's different.
2474 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002475 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002476 newstate->wm.need_postvbl_update = false;
2477
2478 return 0;
2479}
2480
2481/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002482 * Merge the watermarks from all active pipes for a specific level.
2483 */
2484static void ilk_merge_wm_level(struct drm_device *dev,
2485 int level,
2486 struct intel_wm_level *ret_wm)
2487{
2488 const struct intel_crtc *intel_crtc;
2489
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002490 ret_wm->enable = true;
2491
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002492 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002493 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002494 const struct intel_wm_level *wm = &active->wm[level];
2495
2496 if (!active->pipe_enabled)
2497 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002498
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002499 /*
2500 * The watermark values may have been used in the past,
2501 * so we must maintain them in the registers for some
2502 * time even if the level is now disabled.
2503 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002504 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002505 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002506
2507 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2508 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2509 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2510 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2511 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002512}
2513
2514/*
2515 * Merge all low power watermarks for all active pipes.
2516 */
2517static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002518 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002519 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002520 struct intel_pipe_wm *merged)
2521{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002522 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002523 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002524 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002525
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002526 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002527 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002528 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002529 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002530
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002531 /* ILK: FBC WM must be disabled always */
2532 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002533
2534 /* merge each WM1+ level */
2535 for (level = 1; level <= max_level; level++) {
2536 struct intel_wm_level *wm = &merged->wm[level];
2537
2538 ilk_merge_wm_level(dev, level, wm);
2539
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002540 if (level > last_enabled_level)
2541 wm->enable = false;
2542 else if (!ilk_validate_wm_level(level, max, wm))
2543 /* make sure all following levels get disabled */
2544 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002545
2546 /*
2547 * The spec says it is preferred to disable
2548 * FBC WMs instead of disabling a WM level.
2549 */
2550 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002551 if (wm->enable)
2552 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002553 wm->fbc_val = 0;
2554 }
2555 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002556
2557 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2558 /*
2559 * FIXME this is racy. FBC might get enabled later.
2560 * What we should check here is whether FBC can be
2561 * enabled sometime later.
2562 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002563 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002564 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002565 for (level = 2; level <= max_level; level++) {
2566 struct intel_wm_level *wm = &merged->wm[level];
2567
2568 wm->enable = false;
2569 }
2570 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002571}
2572
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002573static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2574{
2575 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2576 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2577}
2578
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002579/* The value we need to program into the WM_LPx latency field */
2580static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2581{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002582 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002583
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002584 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002585 return 2 * level;
2586 else
2587 return dev_priv->wm.pri_latency[level];
2588}
2589
Imre Deak820c1982013-12-17 14:46:36 +02002590static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002591 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002592 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002593 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002594{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002595 struct intel_crtc *intel_crtc;
2596 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002597
Ville Syrjälä0362c782013-10-09 19:17:57 +03002598 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002599 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002600
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002601 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002602 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002603 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002604
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002605 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002606
Ville Syrjälä0362c782013-10-09 19:17:57 +03002607 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002608
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002609 /*
2610 * Maintain the watermark values even if the level is
2611 * disabled. Doing otherwise could cause underruns.
2612 */
2613 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002614 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002615 (r->pri_val << WM1_LP_SR_SHIFT) |
2616 r->cur_val;
2617
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002618 if (r->enable)
2619 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2620
Ville Syrjälä416f4722013-11-02 21:07:46 -07002621 if (INTEL_INFO(dev)->gen >= 8)
2622 results->wm_lp[wm_lp - 1] |=
2623 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2624 else
2625 results->wm_lp[wm_lp - 1] |=
2626 r->fbc_val << WM1_LP_FBC_SHIFT;
2627
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002628 /*
2629 * Always set WM1S_LP_EN when spr_val != 0, even if the
2630 * level is disabled. Doing otherwise could cause underruns.
2631 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002632 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2633 WARN_ON(wm_lp != 1);
2634 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2635 } else
2636 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002637 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002638
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002639 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002640 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002641 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002642 const struct intel_wm_level *r =
2643 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002644
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002645 if (WARN_ON(!r->enable))
2646 continue;
2647
Matt Ropered4a6a72016-02-23 17:20:13 -08002648 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002649
2650 results->wm_pipe[pipe] =
2651 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2652 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2653 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002654 }
2655}
2656
Paulo Zanoni861f3382013-05-31 10:19:21 -03002657/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2658 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002659static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002660 struct intel_pipe_wm *r1,
2661 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002662{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002663 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002664 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002665
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002666 for (level = 1; level <= max_level; level++) {
2667 if (r1->wm[level].enable)
2668 level1 = level;
2669 if (r2->wm[level].enable)
2670 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002671 }
2672
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002673 if (level1 == level2) {
2674 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002675 return r2;
2676 else
2677 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002678 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002679 return r1;
2680 } else {
2681 return r2;
2682 }
2683}
2684
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002685/* dirty bits used to track which watermarks need changes */
2686#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2687#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2688#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2689#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2690#define WM_DIRTY_FBC (1 << 24)
2691#define WM_DIRTY_DDB (1 << 25)
2692
Damien Lespiau055e3932014-08-18 13:49:10 +01002693static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002694 const struct ilk_wm_values *old,
2695 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002696{
2697 unsigned int dirty = 0;
2698 enum pipe pipe;
2699 int wm_lp;
2700
Damien Lespiau055e3932014-08-18 13:49:10 +01002701 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002702 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2703 dirty |= WM_DIRTY_LINETIME(pipe);
2704 /* Must disable LP1+ watermarks too */
2705 dirty |= WM_DIRTY_LP_ALL;
2706 }
2707
2708 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2709 dirty |= WM_DIRTY_PIPE(pipe);
2710 /* Must disable LP1+ watermarks too */
2711 dirty |= WM_DIRTY_LP_ALL;
2712 }
2713 }
2714
2715 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2716 dirty |= WM_DIRTY_FBC;
2717 /* Must disable LP1+ watermarks too */
2718 dirty |= WM_DIRTY_LP_ALL;
2719 }
2720
2721 if (old->partitioning != new->partitioning) {
2722 dirty |= WM_DIRTY_DDB;
2723 /* Must disable LP1+ watermarks too */
2724 dirty |= WM_DIRTY_LP_ALL;
2725 }
2726
2727 /* LP1+ watermarks already deemed dirty, no need to continue */
2728 if (dirty & WM_DIRTY_LP_ALL)
2729 return dirty;
2730
2731 /* Find the lowest numbered LP1+ watermark in need of an update... */
2732 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2733 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2734 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2735 break;
2736 }
2737
2738 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2739 for (; wm_lp <= 3; wm_lp++)
2740 dirty |= WM_DIRTY_LP(wm_lp);
2741
2742 return dirty;
2743}
2744
Ville Syrjälä8553c182013-12-05 15:51:39 +02002745static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2746 unsigned int dirty)
2747{
Imre Deak820c1982013-12-17 14:46:36 +02002748 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002749 bool changed = false;
2750
2751 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2752 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2753 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2754 changed = true;
2755 }
2756 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2757 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2758 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2759 changed = true;
2760 }
2761 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2762 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2763 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2764 changed = true;
2765 }
2766
2767 /*
2768 * Don't touch WM1S_LP_EN here.
2769 * Doing so could cause underruns.
2770 */
2771
2772 return changed;
2773}
2774
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002775/*
2776 * The spec says we shouldn't write when we don't need, because every write
2777 * causes WMs to be re-evaluated, expending some power.
2778 */
Imre Deak820c1982013-12-17 14:46:36 +02002779static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2780 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002781{
Chris Wilson91c8a322016-07-05 10:40:23 +01002782 struct drm_device *dev = &dev_priv->drm;
Imre Deak820c1982013-12-17 14:46:36 +02002783 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002784 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002785 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002786
Damien Lespiau055e3932014-08-18 13:49:10 +01002787 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002788 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002789 return;
2790
Ville Syrjälä8553c182013-12-05 15:51:39 +02002791 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002792
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002793 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002794 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002795 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002796 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002797 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002798 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2799
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002800 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002801 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002802 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002803 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002804 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002805 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2806
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002807 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002808 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002809 val = I915_READ(WM_MISC);
2810 if (results->partitioning == INTEL_DDB_PART_1_2)
2811 val &= ~WM_MISC_DATA_PARTITION_5_6;
2812 else
2813 val |= WM_MISC_DATA_PARTITION_5_6;
2814 I915_WRITE(WM_MISC, val);
2815 } else {
2816 val = I915_READ(DISP_ARB_CTL2);
2817 if (results->partitioning == INTEL_DDB_PART_1_2)
2818 val &= ~DISP_DATA_PARTITION_5_6;
2819 else
2820 val |= DISP_DATA_PARTITION_5_6;
2821 I915_WRITE(DISP_ARB_CTL2, val);
2822 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002823 }
2824
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002825 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002826 val = I915_READ(DISP_ARB_CTL);
2827 if (results->enable_fbc_wm)
2828 val &= ~DISP_FBC_WM_DIS;
2829 else
2830 val |= DISP_FBC_WM_DIS;
2831 I915_WRITE(DISP_ARB_CTL, val);
2832 }
2833
Imre Deak954911e2013-12-17 14:46:34 +02002834 if (dirty & WM_DIRTY_LP(1) &&
2835 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2836 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2837
2838 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002839 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2840 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2841 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2842 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2843 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002844
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002845 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002846 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002847 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002848 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002849 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002850 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002851
2852 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002853}
2854
Matt Ropered4a6a72016-02-23 17:20:13 -08002855bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002856{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002857 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002858
2859 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2860}
2861
Lyude656d1b82016-08-17 15:55:54 -04002862#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002863
Matt Roper024c9042015-09-24 15:53:11 -07002864/*
2865 * Return the index of a plane in the SKL DDB and wm result arrays. Primary
2866 * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and
2867 * other universal planes are in indices 1..n. Note that this may leave unused
2868 * indices between the top "sprite" plane and the cursor.
2869 */
2870static int
2871skl_wm_plane_id(const struct intel_plane *plane)
2872{
2873 switch (plane->base.type) {
2874 case DRM_PLANE_TYPE_PRIMARY:
2875 return 0;
2876 case DRM_PLANE_TYPE_CURSOR:
2877 return PLANE_CURSOR;
2878 case DRM_PLANE_TYPE_OVERLAY:
2879 return plane->plane + 1;
2880 default:
2881 MISSING_CASE(plane->base.type);
2882 return plane->plane;
2883 }
2884}
2885
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002886/*
2887 * FIXME: We still don't have the proper code detect if we need to apply the WA,
2888 * so assume we'll always need it in order to avoid underruns.
2889 */
2890static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
2891{
2892 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2893
2894 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) ||
2895 IS_KABYLAKE(dev_priv))
2896 return true;
2897
2898 return false;
2899}
2900
Paulo Zanoni56feca92016-09-22 18:00:28 -03002901static bool
2902intel_has_sagv(struct drm_i915_private *dev_priv)
2903{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002904 if (IS_KABYLAKE(dev_priv))
2905 return true;
2906
2907 if (IS_SKYLAKE(dev_priv) &&
2908 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2909 return true;
2910
2911 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03002912}
2913
Lyude656d1b82016-08-17 15:55:54 -04002914/*
2915 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2916 * depending on power and performance requirements. The display engine access
2917 * to system memory is blocked during the adjustment time. Because of the
2918 * blocking time, having this enabled can cause full system hangs and/or pipe
2919 * underruns if we don't meet all of the following requirements:
2920 *
2921 * - <= 1 pipe enabled
2922 * - All planes can enable watermarks for latencies >= SAGV engine block time
2923 * - We're not using an interlaced display configuration
2924 */
2925int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002926intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002927{
2928 int ret;
2929
Paulo Zanoni56feca92016-09-22 18:00:28 -03002930 if (!intel_has_sagv(dev_priv))
2931 return 0;
2932
2933 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04002934 return 0;
2935
2936 DRM_DEBUG_KMS("Enabling the SAGV\n");
2937 mutex_lock(&dev_priv->rps.hw_lock);
2938
2939 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2940 GEN9_SAGV_ENABLE);
2941
2942 /* We don't need to wait for the SAGV when enabling */
2943 mutex_unlock(&dev_priv->rps.hw_lock);
2944
2945 /*
2946 * Some skl systems, pre-release machines in particular,
2947 * don't actually have an SAGV.
2948 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002949 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002950 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002951 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002952 return 0;
2953 } else if (ret < 0) {
2954 DRM_ERROR("Failed to enable the SAGV\n");
2955 return ret;
2956 }
2957
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002958 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04002959 return 0;
2960}
2961
2962static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002963intel_do_sagv_disable(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002964{
2965 int ret;
2966 uint32_t temp = GEN9_SAGV_DISABLE;
2967
2968 ret = sandybridge_pcode_read(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2969 &temp);
2970 if (ret)
2971 return ret;
2972 else
2973 return temp & GEN9_SAGV_IS_DISABLED;
2974}
2975
2976int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002977intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002978{
2979 int ret, result;
2980
Paulo Zanoni56feca92016-09-22 18:00:28 -03002981 if (!intel_has_sagv(dev_priv))
2982 return 0;
2983
2984 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04002985 return 0;
2986
2987 DRM_DEBUG_KMS("Disabling the SAGV\n");
2988 mutex_lock(&dev_priv->rps.hw_lock);
2989
2990 /* bspec says to keep retrying for at least 1 ms */
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002991 ret = wait_for(result = intel_do_sagv_disable(dev_priv), 1);
Lyude656d1b82016-08-17 15:55:54 -04002992 mutex_unlock(&dev_priv->rps.hw_lock);
2993
2994 if (ret == -ETIMEDOUT) {
2995 DRM_ERROR("Request to disable SAGV timed out\n");
2996 return -ETIMEDOUT;
2997 }
2998
2999 /*
3000 * Some skl systems, pre-release machines in particular,
3001 * don't actually have an SAGV.
3002 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003003 if (IS_SKYLAKE(dev_priv) && result == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003004 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003005 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003006 return 0;
3007 } else if (result < 0) {
3008 DRM_ERROR("Failed to disable the SAGV\n");
3009 return result;
3010 }
3011
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003012 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003013 return 0;
3014}
3015
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003016bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003017{
3018 struct drm_device *dev = state->dev;
3019 struct drm_i915_private *dev_priv = to_i915(dev);
3020 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003021 struct intel_crtc *crtc;
3022 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003023 struct intel_crtc_state *cstate;
3024 struct skl_plane_wm *wm;
Lyude656d1b82016-08-17 15:55:54 -04003025 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003026 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003027
Paulo Zanoni56feca92016-09-22 18:00:28 -03003028 if (!intel_has_sagv(dev_priv))
3029 return false;
3030
Lyude656d1b82016-08-17 15:55:54 -04003031 /*
3032 * SKL workaround: bspec recommends we disable the SAGV when we have
3033 * more then one pipe enabled
3034 *
3035 * If there are no active CRTCs, no additional checks need be performed
3036 */
3037 if (hweight32(intel_state->active_crtcs) == 0)
3038 return true;
3039 else if (hweight32(intel_state->active_crtcs) > 1)
3040 return false;
3041
3042 /* Since we're now guaranteed to only have one active CRTC... */
3043 pipe = ffs(intel_state->active_crtcs) - 1;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003044 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003045 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003046
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003047 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003048 return false;
3049
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003050 for_each_intel_plane_on_crtc(dev, crtc, plane) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003051 wm = &cstate->wm.skl.optimal.planes[skl_wm_plane_id(plane)];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003052
Lyude656d1b82016-08-17 15:55:54 -04003053 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003054 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003055 continue;
3056
3057 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003058 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003059 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003060 { }
3061
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003062 latency = dev_priv->wm.skl_latency[level];
3063
3064 if (skl_needs_memory_bw_wa(intel_state) &&
3065 plane->base.state->fb->modifier[0] ==
3066 I915_FORMAT_MOD_X_TILED)
3067 latency += 15;
3068
Lyude656d1b82016-08-17 15:55:54 -04003069 /*
3070 * If any of the planes on this pipe don't enable wm levels
3071 * that incur memory latencies higher then 30µs we can't enable
3072 * the SAGV
3073 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003074 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003075 return false;
3076 }
3077
3078 return true;
3079}
3080
Damien Lespiaub9cec072014-11-04 17:06:43 +00003081static void
3082skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003083 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003084 struct skl_ddb_entry *alloc, /* out */
3085 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003086{
Matt Roperc107acf2016-05-12 07:06:01 -07003087 struct drm_atomic_state *state = cstate->base.state;
3088 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3089 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003090 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003091 unsigned int pipe_size, ddb_size;
3092 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003093
Matt Ropera6d3460e2016-05-12 07:06:04 -07003094 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003095 alloc->start = 0;
3096 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003097 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003098 return;
3099 }
3100
Matt Ropera6d3460e2016-05-12 07:06:04 -07003101 if (intel_state->active_pipe_changes)
3102 *num_active = hweight32(intel_state->active_crtcs);
3103 else
3104 *num_active = hweight32(dev_priv->active_crtcs);
3105
Deepak M6f3fff62016-09-15 15:01:10 +05303106 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3107 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003108
3109 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3110
Matt Roperc107acf2016-05-12 07:06:01 -07003111 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003112 * If the state doesn't change the active CRTC's, then there's
3113 * no need to recalculate; the existing pipe allocation limits
3114 * should remain unchanged. Note that we're safe from racing
3115 * commits since any racing commit that changes the active CRTC
3116 * list would need to grab _all_ crtc locks, including the one
3117 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003118 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003119 if (!intel_state->active_pipe_changes) {
Lyudece0ba282016-09-15 10:46:35 -04003120 *alloc = to_intel_crtc(for_crtc)->hw_ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003121 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003122 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003123
3124 nth_active_pipe = hweight32(intel_state->active_crtcs &
3125 (drm_crtc_mask(for_crtc) - 1));
3126 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3127 alloc->start = nth_active_pipe * ddb_size / *num_active;
3128 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003129}
3130
Matt Roperc107acf2016-05-12 07:06:01 -07003131static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003132{
Matt Roperc107acf2016-05-12 07:06:01 -07003133 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003134 return 32;
3135
3136 return 8;
3137}
3138
Damien Lespiaua269c582014-11-04 17:06:49 +00003139static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3140{
3141 entry->start = reg & 0x3ff;
3142 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003143 if (entry->end)
3144 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003145}
3146
Damien Lespiau08db6652014-11-04 17:06:52 +00003147void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3148 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003149{
Damien Lespiaua269c582014-11-04 17:06:49 +00003150 enum pipe pipe;
3151 int plane;
3152 u32 val;
3153
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003154 memset(ddb, 0, sizeof(*ddb));
3155
Damien Lespiaua269c582014-11-04 17:06:49 +00003156 for_each_pipe(dev_priv, pipe) {
Imre Deak4d800032016-02-17 16:31:29 +02003157 enum intel_display_power_domain power_domain;
3158
3159 power_domain = POWER_DOMAIN_PIPE(pipe);
3160 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003161 continue;
3162
Matt Roper8b364b42016-10-26 15:51:28 -07003163 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00003164 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
3165 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
3166 val);
3167 }
3168
3169 val = I915_READ(CUR_BUF_CFG(pipe));
Matt Roper4969d332015-09-24 15:53:10 -07003170 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
3171 val);
Imre Deak4d800032016-02-17 16:31:29 +02003172
3173 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003174 }
3175}
3176
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003177/*
3178 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3179 * The bspec defines downscale amount as:
3180 *
3181 * """
3182 * Horizontal down scale amount = maximum[1, Horizontal source size /
3183 * Horizontal destination size]
3184 * Vertical down scale amount = maximum[1, Vertical source size /
3185 * Vertical destination size]
3186 * Total down scale amount = Horizontal down scale amount *
3187 * Vertical down scale amount
3188 * """
3189 *
3190 * Return value is provided in 16.16 fixed point form to retain fractional part.
3191 * Caller should take care of dividing & rounding off the value.
3192 */
3193static uint32_t
3194skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3195{
3196 uint32_t downscale_h, downscale_w;
3197 uint32_t src_w, src_h, dst_w, dst_h;
3198
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003199 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003200 return DRM_PLANE_HELPER_NO_SCALING;
3201
3202 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003203 src_w = drm_rect_width(&pstate->base.src);
3204 src_h = drm_rect_height(&pstate->base.src);
3205 dst_w = drm_rect_width(&pstate->base.dst);
3206 dst_h = drm_rect_height(&pstate->base.dst);
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003207 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003208 swap(dst_w, dst_h);
3209
3210 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3211 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3212
3213 /* Provide result in 16.16 fixed point */
3214 return (uint64_t)downscale_w * downscale_h >> 16;
3215}
3216
Damien Lespiaub9cec072014-11-04 17:06:43 +00003217static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003218skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3219 const struct drm_plane_state *pstate,
3220 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003221{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003222 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07003223 struct drm_framebuffer *fb = pstate->fb;
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003224 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003225 uint32_t width = 0, height = 0;
Matt Ropera1de91e2016-05-12 07:05:57 -07003226 unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888;
3227
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003228 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003229 return 0;
3230 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3231 return 0;
3232 if (y && format != DRM_FORMAT_NV12)
3233 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003234
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003235 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3236 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003237
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003238 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003239 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003240
3241 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003242 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003243 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003244 data_rate = width * height *
Matt Ropera1de91e2016-05-12 07:05:57 -07003245 drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003246 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003247 data_rate = (width / 2) * (height / 2) *
Matt Ropera1de91e2016-05-12 07:05:57 -07003248 drm_format_plane_cpp(format, 1);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003249 } else {
3250 /* for packed formats */
3251 data_rate = width * height * drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003252 }
3253
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003254 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3255
3256 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003257}
3258
3259/*
3260 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3261 * a 8192x4096@32bpp framebuffer:
3262 * 3 * 4096 * 8192 * 4 < 2^32
3263 */
3264static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003265skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3266 unsigned *plane_data_rate,
3267 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003268{
Matt Roper9c74d822016-05-12 07:05:58 -07003269 struct drm_crtc_state *cstate = &intel_cstate->base;
3270 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003271 struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003272 const struct intel_plane *intel_plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003273 const struct drm_plane_state *pstate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003274 unsigned int rate, total_data_rate = 0;
Matt Roper9c74d822016-05-12 07:05:58 -07003275 int id;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003276
3277 if (WARN_ON(!state))
3278 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003279
Matt Ropera1de91e2016-05-12 07:05:57 -07003280 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003281 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Matt Ropera6d3460e2016-05-12 07:06:04 -07003282 id = skl_wm_plane_id(to_intel_plane(plane));
3283 intel_plane = to_intel_plane(plane);
Matt Roper024c9042015-09-24 15:53:11 -07003284
Matt Ropera6d3460e2016-05-12 07:06:04 -07003285 /* packed/uv */
3286 rate = skl_plane_relative_data_rate(intel_cstate,
3287 pstate, 0);
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003288 plane_data_rate[id] = rate;
3289
3290 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003291
Matt Ropera6d3460e2016-05-12 07:06:04 -07003292 /* y-plane */
3293 rate = skl_plane_relative_data_rate(intel_cstate,
3294 pstate, 1);
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003295 plane_y_data_rate[id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003296
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003297 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003298 }
3299
3300 return total_data_rate;
3301}
3302
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003303static uint16_t
3304skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3305 const int y)
3306{
3307 struct drm_framebuffer *fb = pstate->fb;
3308 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3309 uint32_t src_w, src_h;
3310 uint32_t min_scanlines = 8;
3311 uint8_t plane_bpp;
3312
3313 if (WARN_ON(!fb))
3314 return 0;
3315
3316 /* For packed formats, no y-plane, return 0 */
3317 if (y && fb->pixel_format != DRM_FORMAT_NV12)
3318 return 0;
3319
3320 /* For Non Y-tile return 8-blocks */
3321 if (fb->modifier[0] != I915_FORMAT_MOD_Y_TILED &&
3322 fb->modifier[0] != I915_FORMAT_MOD_Yf_TILED)
3323 return 8;
3324
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003325 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3326 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003327
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003328 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003329 swap(src_w, src_h);
3330
3331 /* Halve UV plane width and height for NV12 */
3332 if (fb->pixel_format == DRM_FORMAT_NV12 && !y) {
3333 src_w /= 2;
3334 src_h /= 2;
3335 }
3336
3337 if (fb->pixel_format == DRM_FORMAT_NV12 && !y)
3338 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1);
3339 else
3340 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0);
3341
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003342 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003343 switch (plane_bpp) {
3344 case 1:
3345 min_scanlines = 32;
3346 break;
3347 case 2:
3348 min_scanlines = 16;
3349 break;
3350 case 4:
3351 min_scanlines = 8;
3352 break;
3353 case 8:
3354 min_scanlines = 4;
3355 break;
3356 default:
3357 WARN(1, "Unsupported pixel depth %u for rotation",
3358 plane_bpp);
3359 min_scanlines = 32;
3360 }
3361 }
3362
3363 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3364}
3365
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003366static void
3367skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3368 uint16_t *minimum, uint16_t *y_minimum)
3369{
3370 const struct drm_plane_state *pstate;
3371 struct drm_plane *plane;
3372
3373 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
3374 struct intel_plane *intel_plane = to_intel_plane(plane);
3375 int id = skl_wm_plane_id(intel_plane);
3376
3377 if (id == PLANE_CURSOR)
3378 continue;
3379
3380 if (!pstate->visible)
3381 continue;
3382
3383 minimum[id] = skl_ddb_min_alloc(pstate, 0);
3384 y_minimum[id] = skl_ddb_min_alloc(pstate, 1);
3385 }
3386
3387 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3388}
3389
Matt Roperc107acf2016-05-12 07:06:01 -07003390static int
Matt Roper024c9042015-09-24 15:53:11 -07003391skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003392 struct skl_ddb_allocation *ddb /* out */)
3393{
Matt Roperc107acf2016-05-12 07:06:01 -07003394 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003395 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003396 struct drm_device *dev = crtc->dev;
3397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3398 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003399 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003400 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02003401 uint16_t minimum[I915_MAX_PLANES] = {};
3402 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003403 unsigned int total_data_rate;
Matt Roperc107acf2016-05-12 07:06:01 -07003404 int num_active;
3405 int id, i;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003406 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3407 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003408
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003409 /* Clear the partitioning for disabled planes. */
3410 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3411 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3412
Matt Ropera6d3460e2016-05-12 07:06:04 -07003413 if (WARN_ON(!state))
3414 return 0;
3415
Matt Roperc107acf2016-05-12 07:06:01 -07003416 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003417 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003418 return 0;
3419 }
3420
Matt Ropera6d3460e2016-05-12 07:06:04 -07003421 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003422 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003423 if (alloc_size == 0) {
3424 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003425 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003426 }
3427
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003428 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003429
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003430 /*
3431 * 1. Allocate the mininum required blocks for each active plane
3432 * and allocate the cursor, it doesn't require extra allocation
3433 * proportional to the data rate.
3434 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003435
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003436 for (i = 0; i < I915_MAX_PLANES; i++) {
Matt Roperc107acf2016-05-12 07:06:01 -07003437 alloc_size -= minimum[i];
3438 alloc_size -= y_minimum[i];
Damien Lespiau80958152015-02-09 13:35:10 +00003439 }
3440
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003441 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3442 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3443
Damien Lespiaub9cec072014-11-04 17:06:43 +00003444 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003445 * 2. Distribute the remaining space in proportion to the amount of
3446 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003447 *
3448 * FIXME: we may not allocate every single block here.
3449 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003450 total_data_rate = skl_get_total_relative_data_rate(cstate,
3451 plane_data_rate,
3452 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003453 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003454 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003455
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003456 start = alloc->start;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003457 for (id = 0; id < I915_MAX_PLANES; id++) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003458 unsigned int data_rate, y_data_rate;
3459 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003460
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003461 if (id == PLANE_CURSOR)
3462 continue;
3463
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003464 data_rate = plane_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003465
3466 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003467 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003468 * promote the expression to 64 bits to avoid overflowing, the
3469 * result is < available as data_rate / total_data_rate < 1
3470 */
Matt Roper024c9042015-09-24 15:53:11 -07003471 plane_blocks = minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00003472 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3473 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003474
Matt Roperc107acf2016-05-12 07:06:01 -07003475 /* Leave disabled planes at (0,0) */
3476 if (data_rate) {
3477 ddb->plane[pipe][id].start = start;
3478 ddb->plane[pipe][id].end = start + plane_blocks;
3479 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003480
3481 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003482
3483 /*
3484 * allocation for y_plane part of planar format:
3485 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003486 y_data_rate = plane_y_data_rate[id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003487
Matt Ropera1de91e2016-05-12 07:05:57 -07003488 y_plane_blocks = y_minimum[id];
3489 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3490 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003491
Matt Roperc107acf2016-05-12 07:06:01 -07003492 if (y_data_rate) {
3493 ddb->y_plane[pipe][id].start = start;
3494 ddb->y_plane[pipe][id].end = start + y_plane_blocks;
3495 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003496
Matt Ropera1de91e2016-05-12 07:05:57 -07003497 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003498 }
3499
Matt Roperc107acf2016-05-12 07:06:01 -07003500 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003501}
3502
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003503/*
3504 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003505 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003506 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3507 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3508*/
Ville Syrjäläac484962016-01-20 21:05:26 +02003509static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003510{
3511 uint32_t wm_intermediate_val, ret;
3512
3513 if (latency == 0)
3514 return UINT_MAX;
3515
Ville Syrjäläac484962016-01-20 21:05:26 +02003516 wm_intermediate_val = latency * pixel_rate * cpp / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003517 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3518
3519 return ret;
3520}
3521
3522static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003523 uint32_t latency, uint32_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003524{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003525 uint32_t ret;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003526 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003527
3528 if (latency == 0)
3529 return UINT_MAX;
3530
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003531 wm_intermediate_val = latency * pixel_rate;
3532 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003533 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003534
3535 return ret;
3536}
3537
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003538static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3539 struct intel_plane_state *pstate)
3540{
3541 uint64_t adjusted_pixel_rate;
3542 uint64_t downscale_amount;
3543 uint64_t pixel_rate;
3544
3545 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003546 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003547 return 0;
3548
3549 /*
3550 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3551 * with additional adjustments for plane-specific scaling.
3552 */
Paulo Zanonicfd7e3a2016-10-07 17:28:57 -03003553 adjusted_pixel_rate = ilk_pipe_pixel_rate(cstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003554 downscale_amount = skl_plane_downscale_amount(pstate);
3555
3556 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3557 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3558
3559 return pixel_rate;
3560}
3561
Matt Roper55994c22016-05-12 07:06:08 -07003562static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3563 struct intel_crtc_state *cstate,
3564 struct intel_plane_state *intel_pstate,
3565 uint16_t ddb_allocation,
3566 int level,
3567 uint16_t *out_blocks, /* out */
3568 uint8_t *out_lines, /* out */
3569 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003570{
Matt Roper33815fa2016-05-12 07:06:05 -07003571 struct drm_plane_state *pstate = &intel_pstate->base;
3572 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003573 uint32_t latency = dev_priv->wm.skl_latency[level];
3574 uint32_t method1, method2;
3575 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3576 uint32_t res_blocks, res_lines;
3577 uint32_t selected_result;
Ville Syrjäläac484962016-01-20 21:05:26 +02003578 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003579 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003580 uint32_t plane_pixel_rate;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003581 uint32_t y_tile_minimum, y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003582 struct intel_atomic_state *state =
3583 to_intel_atomic_state(cstate->base.state);
3584 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003585
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003586 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003587 *enabled = false;
3588 return 0;
3589 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003590
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003591 if (apply_memory_bw_wa && fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
3592 latency += 15;
3593
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003594 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3595 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003596
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003597 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003598 swap(width, height);
3599
Ville Syrjäläac484962016-01-20 21:05:26 +02003600 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003601 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3602
Dave Airlie61d0a042016-10-25 16:35:20 +10003603 if (drm_rotation_90_or_270(pstate->rotation)) {
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003604 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
3605 drm_format_plane_cpp(fb->pixel_format, 1) :
3606 drm_format_plane_cpp(fb->pixel_format, 0);
3607
3608 switch (cpp) {
3609 case 1:
3610 y_min_scanlines = 16;
3611 break;
3612 case 2:
3613 y_min_scanlines = 8;
3614 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003615 case 4:
3616 y_min_scanlines = 4;
3617 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003618 default:
3619 MISSING_CASE(cpp);
3620 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003621 }
3622 } else {
3623 y_min_scanlines = 4;
3624 }
3625
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003626 plane_bytes_per_line = width * cpp;
3627 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3628 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3629 plane_blocks_per_line =
3630 DIV_ROUND_UP(plane_bytes_per_line * y_min_scanlines, 512);
3631 plane_blocks_per_line /= y_min_scanlines;
3632 } else if (fb->modifier[0] == DRM_FORMAT_MOD_NONE) {
3633 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512)
3634 + 1;
3635 } else {
3636 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3637 }
3638
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003639 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3640 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003641 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003642 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003643 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003644
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003645 y_tile_minimum = plane_blocks_per_line * y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003646 if (apply_memory_bw_wa)
3647 y_tile_minimum *= 2;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003648
Matt Roper024c9042015-09-24 15:53:11 -07003649 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3650 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003651 selected_result = max(method2, y_tile_minimum);
3652 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003653 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3654 (plane_bytes_per_line / 512 < 1))
3655 selected_result = method2;
3656 else if ((ddb_allocation / plane_blocks_per_line) >= 1)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003657 selected_result = min(method1, method2);
3658 else
3659 selected_result = method1;
3660 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003661
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003662 res_blocks = selected_result + 1;
3663 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003664
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003665 if (level >= 1 && level <= 7) {
Matt Roper024c9042015-09-24 15:53:11 -07003666 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003667 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3668 res_blocks += y_tile_minimum;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003669 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003670 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003671 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003672 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003673 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003674
Matt Roper55994c22016-05-12 07:06:08 -07003675 if (res_blocks >= ddb_allocation || res_lines > 31) {
3676 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003677
3678 /*
3679 * If there are no valid level 0 watermarks, then we can't
3680 * support this display configuration.
3681 */
3682 if (level) {
3683 return 0;
3684 } else {
3685 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3686 DRM_DEBUG_KMS("Plane %d.%d: blocks required = %u/%u, lines required = %u/31\n",
3687 to_intel_crtc(cstate->base.crtc)->pipe,
3688 skl_wm_plane_id(to_intel_plane(pstate->plane)),
3689 res_blocks, ddb_allocation, res_lines);
3690
3691 return -EINVAL;
3692 }
Matt Roper55994c22016-05-12 07:06:08 -07003693 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003694
3695 *out_blocks = res_blocks;
3696 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003697 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003698
Matt Roper55994c22016-05-12 07:06:08 -07003699 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003700}
3701
Matt Roperf4a96752016-05-12 07:06:06 -07003702static int
3703skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3704 struct skl_ddb_allocation *ddb,
3705 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003706 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003707 int level,
3708 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003709{
Matt Roperf4a96752016-05-12 07:06:06 -07003710 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003711 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003712 struct drm_plane *plane = &intel_plane->base;
3713 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003714 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003715 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003716 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003717 int i = skl_wm_plane_id(intel_plane);
3718
3719 if (state)
3720 intel_pstate =
3721 intel_atomic_get_existing_plane_state(state,
3722 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003723
Matt Roperf4a96752016-05-12 07:06:06 -07003724 /*
Lyudea62163e2016-10-04 14:28:20 -04003725 * Note: If we start supporting multiple pending atomic commits against
3726 * the same planes/CRTC's in the future, plane->state will no longer be
3727 * the correct pre-state to use for the calculations here and we'll
3728 * need to change where we get the 'unchanged' plane data from.
3729 *
3730 * For now this is fine because we only allow one queued commit against
3731 * a CRTC. Even if the plane isn't modified by this transaction and we
3732 * don't have a plane lock, we still have the CRTC's lock, so we know
3733 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003734 */
Lyudea62163e2016-10-04 14:28:20 -04003735 if (!intel_pstate)
3736 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003737
Lyudea62163e2016-10-04 14:28:20 -04003738 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003739
Lyudea62163e2016-10-04 14:28:20 -04003740 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
Matt Roperf4a96752016-05-12 07:06:06 -07003741
Lyudea62163e2016-10-04 14:28:20 -04003742 ret = skl_compute_plane_wm(dev_priv,
3743 cstate,
3744 intel_pstate,
3745 ddb_blocks,
3746 level,
3747 &result->plane_res_b,
3748 &result->plane_res_l,
3749 &result->plane_en);
3750 if (ret)
3751 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07003752
3753 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003754}
3755
Damien Lespiau407b50f2014-11-04 17:06:57 +00003756static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003757skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003758{
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003759 uint32_t pixel_rate;
3760
Matt Roper024c9042015-09-24 15:53:11 -07003761 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003762 return 0;
3763
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003764 pixel_rate = ilk_pipe_pixel_rate(cstate);
3765
3766 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003767 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003768
Matt Roper024c9042015-09-24 15:53:11 -07003769 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003770 pixel_rate);
Damien Lespiau407b50f2014-11-04 17:06:57 +00003771}
3772
Matt Roper024c9042015-09-24 15:53:11 -07003773static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003774 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003775{
Matt Roper024c9042015-09-24 15:53:11 -07003776 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003777 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003778
3779 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04003780 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003781}
3782
Matt Roper55994c22016-05-12 07:06:08 -07003783static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3784 struct skl_ddb_allocation *ddb,
3785 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003786{
Matt Roper024c9042015-09-24 15:53:11 -07003787 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003788 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04003789 struct intel_plane *intel_plane;
3790 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003791 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07003792 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003793
Lyudea62163e2016-10-04 14:28:20 -04003794 /*
3795 * We'll only calculate watermarks for planes that are actually
3796 * enabled, so make sure all other planes are set as disabled.
3797 */
3798 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
3799
3800 for_each_intel_plane_mask(&dev_priv->drm,
3801 intel_plane,
3802 cstate->base.plane_mask) {
3803 wm = &pipe_wm->planes[skl_wm_plane_id(intel_plane)];
3804
3805 for (level = 0; level <= max_level; level++) {
3806 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3807 intel_plane, level,
3808 &wm->wm[level]);
3809 if (ret)
3810 return ret;
3811 }
3812 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003813 }
Matt Roper024c9042015-09-24 15:53:11 -07003814 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003815
Matt Roper55994c22016-05-12 07:06:08 -07003816 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003817}
3818
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003819static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3820 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003821 const struct skl_ddb_entry *entry)
3822{
3823 if (entry->end)
3824 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3825 else
3826 I915_WRITE(reg, 0);
3827}
3828
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003829static void skl_write_wm_level(struct drm_i915_private *dev_priv,
3830 i915_reg_t reg,
3831 const struct skl_wm_level *level)
3832{
3833 uint32_t val = 0;
3834
3835 if (level->plane_en) {
3836 val |= PLANE_WM_EN;
3837 val |= level->plane_res_b;
3838 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
3839 }
3840
3841 I915_WRITE(reg, val);
3842}
3843
Lyude62e0fb82016-08-22 12:50:08 -04003844void skl_write_plane_wm(struct intel_crtc *intel_crtc,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003845 const struct skl_plane_wm *wm,
3846 const struct skl_ddb_allocation *ddb,
Lyude62e0fb82016-08-22 12:50:08 -04003847 int plane)
3848{
3849 struct drm_crtc *crtc = &intel_crtc->base;
3850 struct drm_device *dev = crtc->dev;
3851 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003852 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003853 enum pipe pipe = intel_crtc->pipe;
3854
3855 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003856 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane, level),
3857 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003858 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003859 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane),
3860 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003861
3862 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003863 &ddb->plane[pipe][plane]);
Lyude27082492016-08-24 07:48:10 +02003864 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003865 &ddb->y_plane[pipe][plane]);
Lyude62e0fb82016-08-22 12:50:08 -04003866}
3867
3868void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003869 const struct skl_plane_wm *wm,
3870 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04003871{
3872 struct drm_crtc *crtc = &intel_crtc->base;
3873 struct drm_device *dev = crtc->dev;
3874 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003875 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003876 enum pipe pipe = intel_crtc->pipe;
3877
3878 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003879 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
3880 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003881 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003882 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003883
3884 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003885 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04003886}
3887
cpaul@redhat.com45ece232016-10-14 17:31:56 -04003888bool skl_wm_level_equals(const struct skl_wm_level *l1,
3889 const struct skl_wm_level *l2)
3890{
3891 if (l1->plane_en != l2->plane_en)
3892 return false;
3893
3894 /* If both planes aren't enabled, the rest shouldn't matter */
3895 if (!l1->plane_en)
3896 return true;
3897
3898 return (l1->plane_res_l == l2->plane_res_l &&
3899 l1->plane_res_b == l2->plane_res_b);
3900}
3901
Lyude27082492016-08-24 07:48:10 +02003902static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3903 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003904{
Lyude27082492016-08-24 07:48:10 +02003905 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003906}
3907
Lyude27082492016-08-24 07:48:10 +02003908bool skl_ddb_allocation_overlaps(struct drm_atomic_state *state,
Lyudece0ba282016-09-15 10:46:35 -04003909 struct intel_crtc *intel_crtc)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003910{
Lyudece0ba282016-09-15 10:46:35 -04003911 struct drm_crtc *other_crtc;
3912 struct drm_crtc_state *other_cstate;
3913 struct intel_crtc *other_intel_crtc;
3914 const struct skl_ddb_entry *ddb =
3915 &to_intel_crtc_state(intel_crtc->base.state)->wm.skl.ddb;
3916 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003917
Lyudece0ba282016-09-15 10:46:35 -04003918 for_each_crtc_in_state(state, other_crtc, other_cstate, i) {
3919 other_intel_crtc = to_intel_crtc(other_crtc);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003920
Lyudece0ba282016-09-15 10:46:35 -04003921 if (other_intel_crtc == intel_crtc)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003922 continue;
3923
Lyudece0ba282016-09-15 10:46:35 -04003924 if (skl_ddb_entries_overlap(ddb, &other_intel_crtc->hw_ddb))
Lyude27082492016-08-24 07:48:10 +02003925 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003926 }
3927
Lyude27082492016-08-24 07:48:10 +02003928 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003929}
3930
Matt Roper55994c22016-05-12 07:06:08 -07003931static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003932 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07003933 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003934 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07003935 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003936{
Matt Roperf4a96752016-05-12 07:06:06 -07003937 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003938 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003939
Matt Roper55994c22016-05-12 07:06:08 -07003940 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3941 if (ret)
3942 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003943
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003944 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003945 *changed = false;
3946 else
3947 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003948
Matt Roper55994c22016-05-12 07:06:08 -07003949 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003950}
3951
Matt Roper9b613022016-06-27 16:42:44 -07003952static uint32_t
3953pipes_modified(struct drm_atomic_state *state)
3954{
3955 struct drm_crtc *crtc;
3956 struct drm_crtc_state *cstate;
3957 uint32_t i, ret = 0;
3958
3959 for_each_crtc_in_state(state, crtc, cstate, i)
3960 ret |= drm_crtc_mask(crtc);
3961
3962 return ret;
3963}
3964
Jani Nikulabb7791b2016-10-04 12:29:17 +03003965static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003966skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
3967{
3968 struct drm_atomic_state *state = cstate->base.state;
3969 struct drm_device *dev = state->dev;
3970 struct drm_crtc *crtc = cstate->base.crtc;
3971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3972 struct drm_i915_private *dev_priv = to_i915(dev);
3973 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3974 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
3975 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3976 struct drm_plane_state *plane_state;
3977 struct drm_plane *plane;
3978 enum pipe pipe = intel_crtc->pipe;
3979 int id;
3980
3981 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
3982
Maarten Lankhorst220b0962016-10-26 15:41:30 +02003983 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003984 id = skl_wm_plane_id(to_intel_plane(plane));
3985
3986 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][id],
3987 &new_ddb->plane[pipe][id]) &&
3988 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][id],
3989 &new_ddb->y_plane[pipe][id]))
3990 continue;
3991
3992 plane_state = drm_atomic_get_plane_state(state, plane);
3993 if (IS_ERR(plane_state))
3994 return PTR_ERR(plane_state);
3995 }
3996
3997 return 0;
3998}
3999
Matt Roper98d39492016-05-12 07:06:03 -07004000static int
4001skl_compute_ddb(struct drm_atomic_state *state)
4002{
4003 struct drm_device *dev = state->dev;
4004 struct drm_i915_private *dev_priv = to_i915(dev);
4005 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4006 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004007 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004008 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004009 int ret;
4010
4011 /*
4012 * If this is our first atomic update following hardware readout,
4013 * we can't trust the DDB that the BIOS programmed for us. Let's
4014 * pretend that all pipes switched active status so that we'll
4015 * ensure a full DDB recompute.
4016 */
Matt Roper1b54a882016-06-17 13:42:18 -07004017 if (dev_priv->wm.distrust_bios_wm) {
4018 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4019 state->acquire_ctx);
4020 if (ret)
4021 return ret;
4022
Matt Roper98d39492016-05-12 07:06:03 -07004023 intel_state->active_pipe_changes = ~0;
4024
Matt Roper1b54a882016-06-17 13:42:18 -07004025 /*
4026 * We usually only initialize intel_state->active_crtcs if we
4027 * we're doing a modeset; make sure this field is always
4028 * initialized during the sanitization process that happens
4029 * on the first commit too.
4030 */
4031 if (!intel_state->modeset)
4032 intel_state->active_crtcs = dev_priv->active_crtcs;
4033 }
4034
Matt Roper98d39492016-05-12 07:06:03 -07004035 /*
4036 * If the modeset changes which CRTC's are active, we need to
4037 * recompute the DDB allocation for *all* active pipes, even
4038 * those that weren't otherwise being modified in any way by this
4039 * atomic commit. Due to the shrinking of the per-pipe allocations
4040 * when new active CRTC's are added, it's possible for a pipe that
4041 * we were already using and aren't changing at all here to suddenly
4042 * become invalid if its DDB needs exceeds its new allocation.
4043 *
4044 * Note that if we wind up doing a full DDB recompute, we can't let
4045 * any other display updates race with this transaction, so we need
4046 * to grab the lock on *all* CRTC's.
4047 */
Matt Roper734fa012016-05-12 15:11:40 -07004048 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004049 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004050 intel_state->wm_results.dirty_pipes = ~0;
4051 }
Matt Roper98d39492016-05-12 07:06:03 -07004052
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004053 /*
4054 * We're not recomputing for the pipes not included in the commit, so
4055 * make sure we start with the current state.
4056 */
4057 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4058
Matt Roper98d39492016-05-12 07:06:03 -07004059 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4060 struct intel_crtc_state *cstate;
4061
4062 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4063 if (IS_ERR(cstate))
4064 return PTR_ERR(cstate);
4065
Matt Roper734fa012016-05-12 15:11:40 -07004066 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004067 if (ret)
4068 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004069
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004070 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004071 if (ret)
4072 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004073 }
4074
4075 return 0;
4076}
4077
Matt Roper2722efb2016-08-17 15:55:55 -04004078static void
4079skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4080 struct skl_wm_values *src,
4081 enum pipe pipe)
4082{
Matt Roper2722efb2016-08-17 15:55:55 -04004083 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4084 sizeof(dst->ddb.y_plane[pipe]));
4085 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4086 sizeof(dst->ddb.plane[pipe]));
4087}
4088
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004089static void
4090skl_print_wm_changes(const struct drm_atomic_state *state)
4091{
4092 const struct drm_device *dev = state->dev;
4093 const struct drm_i915_private *dev_priv = to_i915(dev);
4094 const struct intel_atomic_state *intel_state =
4095 to_intel_atomic_state(state);
4096 const struct drm_crtc *crtc;
4097 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004098 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004099 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4100 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004101 int id;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004102 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004103
4104 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004105 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4106 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004107
Maarten Lankhorst75704982016-11-01 12:04:10 +01004108 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004109 const struct skl_ddb_entry *old, *new;
4110
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004111 id = skl_wm_plane_id(intel_plane);
4112 old = &old_ddb->plane[pipe][id];
4113 new = &new_ddb->plane[pipe][id];
4114
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004115 if (skl_ddb_entry_equal(old, new))
4116 continue;
4117
Maarten Lankhorst75704982016-11-01 12:04:10 +01004118 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4119 intel_plane->base.base.id,
4120 intel_plane->base.name,
4121 old->start, old->end,
4122 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004123 }
4124 }
4125}
4126
Matt Roper98d39492016-05-12 07:06:03 -07004127static int
4128skl_compute_wm(struct drm_atomic_state *state)
4129{
4130 struct drm_crtc *crtc;
4131 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004132 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4133 struct skl_wm_values *results = &intel_state->wm_results;
4134 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004135 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004136 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004137
4138 /*
4139 * If this transaction isn't actually touching any CRTC's, don't
4140 * bother with watermark calculation. Note that if we pass this
4141 * test, we're guaranteed to hold at least one CRTC state mutex,
4142 * which means we can safely use values like dev_priv->active_crtcs
4143 * since any racing commits that want to update them would need to
4144 * hold _all_ CRTC state mutexes.
4145 */
4146 for_each_crtc_in_state(state, crtc, cstate, i)
4147 changed = true;
4148 if (!changed)
4149 return 0;
4150
Matt Roper734fa012016-05-12 15:11:40 -07004151 /* Clear all dirty flags */
4152 results->dirty_pipes = 0;
4153
Matt Roper98d39492016-05-12 07:06:03 -07004154 ret = skl_compute_ddb(state);
4155 if (ret)
4156 return ret;
4157
Matt Roper734fa012016-05-12 15:11:40 -07004158 /*
4159 * Calculate WM's for all pipes that are part of this transaction.
4160 * Note that the DDB allocation above may have added more CRTC's that
4161 * weren't otherwise being modified (and set bits in dirty_pipes) if
4162 * pipe allocations had to change.
4163 *
4164 * FIXME: Now that we're doing this in the atomic check phase, we
4165 * should allow skl_update_pipe_wm() to return failure in cases where
4166 * no suitable watermark values can be found.
4167 */
4168 for_each_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004169 struct intel_crtc_state *intel_cstate =
4170 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004171 const struct skl_pipe_wm *old_pipe_wm =
4172 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004173
4174 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004175 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4176 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004177 if (ret)
4178 return ret;
4179
4180 if (changed)
4181 results->dirty_pipes |= drm_crtc_mask(crtc);
4182
4183 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4184 /* This pipe's WM's did not change */
4185 continue;
4186
4187 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004188 }
4189
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004190 skl_print_wm_changes(state);
4191
Matt Roper98d39492016-05-12 07:06:03 -07004192 return 0;
4193}
4194
Ville Syrjälä432081b2016-10-31 22:37:03 +02004195static void skl_update_wm(struct intel_crtc *intel_crtc)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004196{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004197 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004198 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004199 struct skl_wm_values *results = &dev_priv->wm.skl_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004200 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Ville Syrjälä432081b2016-10-31 22:37:03 +02004201 struct intel_crtc_state *cstate = to_intel_crtc_state(intel_crtc->base.state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004202 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Lyude27082492016-08-24 07:48:10 +02004203 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004204
Ville Syrjälä432081b2016-10-31 22:37:03 +02004205 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004206 return;
4207
Matt Roper734fa012016-05-12 15:11:40 -07004208 mutex_lock(&dev_priv->wm.wm_mutex);
4209
Matt Roper2722efb2016-08-17 15:55:55 -04004210 /*
Lyude27082492016-08-24 07:48:10 +02004211 * If this pipe isn't active already, we're going to be enabling it
4212 * very soon. Since it's safe to update a pipe's ddb allocation while
4213 * the pipe's shut off, just do so here. Already active pipes will have
4214 * their watermarks updated once we update their planes.
Matt Roper2722efb2016-08-17 15:55:55 -04004215 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004216 if (intel_crtc->base.state->active_changed) {
Lyude27082492016-08-24 07:48:10 +02004217 int plane;
4218
Matt Roper2c4b49a2016-10-26 15:51:29 -07004219 for_each_universal_plane(dev_priv, pipe, plane)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004220 skl_write_plane_wm(intel_crtc, &pipe_wm->planes[plane],
4221 &results->ddb, plane);
Lyude27082492016-08-24 07:48:10 +02004222
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004223 skl_write_cursor_wm(intel_crtc, &pipe_wm->planes[PLANE_CURSOR],
4224 &results->ddb);
Lyude27082492016-08-24 07:48:10 +02004225 }
4226
4227 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004228
Lyudece0ba282016-09-15 10:46:35 -04004229 intel_crtc->hw_ddb = cstate->wm.skl.ddb;
4230
Matt Roper734fa012016-05-12 15:11:40 -07004231 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004232}
4233
Ville Syrjäläd8905652016-01-14 14:53:35 +02004234static void ilk_compute_wm_config(struct drm_device *dev,
4235 struct intel_wm_config *config)
4236{
4237 struct intel_crtc *crtc;
4238
4239 /* Compute the currently _active_ config */
4240 for_each_intel_crtc(dev, crtc) {
4241 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4242
4243 if (!wm->pipe_enabled)
4244 continue;
4245
4246 config->sprites_enabled |= wm->sprites_enabled;
4247 config->sprites_scaled |= wm->sprites_scaled;
4248 config->num_pipes_active++;
4249 }
4250}
4251
Matt Ropered4a6a72016-02-23 17:20:13 -08004252static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004253{
Chris Wilson91c8a322016-07-05 10:40:23 +01004254 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004255 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004256 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004257 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004258 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004259 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004260
Ville Syrjäläd8905652016-01-14 14:53:35 +02004261 ilk_compute_wm_config(dev, &config);
4262
4263 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4264 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004265
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004266 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03004267 if (INTEL_INFO(dev)->gen >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004268 config.num_pipes_active == 1 && config.sprites_enabled) {
4269 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4270 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004271
Imre Deak820c1982013-12-17 14:46:36 +02004272 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004273 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004274 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004275 }
4276
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004277 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004278 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004279
Imre Deak820c1982013-12-17 14:46:36 +02004280 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004281
Imre Deak820c1982013-12-17 14:46:36 +02004282 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004283}
4284
Matt Ropered4a6a72016-02-23 17:20:13 -08004285static void ilk_initial_watermarks(struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004286{
Matt Ropered4a6a72016-02-23 17:20:13 -08004287 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4288 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004289
Matt Ropered4a6a72016-02-23 17:20:13 -08004290 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004291 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004292 ilk_program_watermarks(dev_priv);
4293 mutex_unlock(&dev_priv->wm.wm_mutex);
4294}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004295
Matt Ropered4a6a72016-02-23 17:20:13 -08004296static void ilk_optimize_watermarks(struct intel_crtc_state *cstate)
4297{
4298 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4299 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4300
4301 mutex_lock(&dev_priv->wm.wm_mutex);
4302 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004303 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004304 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004305 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004306 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004307}
4308
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004309static inline void skl_wm_level_from_reg_val(uint32_t val,
4310 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004311{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004312 level->plane_en = val & PLANE_WM_EN;
4313 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4314 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4315 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004316}
4317
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004318void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4319 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004320{
4321 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004322 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004324 struct intel_plane *intel_plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004325 struct skl_plane_wm *wm;
Pradeep Bhat30789992014-11-04 17:06:45 +00004326 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004327 int level, id, max_level;
4328 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004329
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004330 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004331
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004332 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
4333 id = skl_wm_plane_id(intel_plane);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004334 wm = &out->planes[id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004335
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004336 for (level = 0; level <= max_level; level++) {
4337 if (id != PLANE_CURSOR)
4338 val = I915_READ(PLANE_WM(pipe, id, level));
4339 else
4340 val = I915_READ(CUR_WM(pipe, level));
4341
4342 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4343 }
4344
4345 if (id != PLANE_CURSOR)
4346 val = I915_READ(PLANE_WM_TRANS(pipe, id));
4347 else
4348 val = I915_READ(CUR_WM_TRANS(pipe));
4349
4350 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4351 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004352
Matt Roper3ef00282015-03-09 10:19:24 -07004353 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004354 return;
4355
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004356 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004357}
4358
4359void skl_wm_get_hw_state(struct drm_device *dev)
4360{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004361 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004362 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004363 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004364 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004365 struct intel_crtc *intel_crtc;
4366 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004367
Damien Lespiaua269c582014-11-04 17:06:49 +00004368 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004369 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4370 intel_crtc = to_intel_crtc(crtc);
4371 cstate = to_intel_crtc_state(crtc->state);
4372
4373 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4374
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004375 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004376 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004377 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004378
Matt Roper279e99d2016-05-12 07:06:02 -07004379 if (dev_priv->active_crtcs) {
4380 /* Fully recompute DDB on first atomic commit */
4381 dev_priv->wm.distrust_bios_wm = true;
4382 } else {
4383 /* Easy/common case; just sanitize DDB now if everything off */
4384 memset(ddb, 0, sizeof(*ddb));
4385 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004386}
4387
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004388static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4389{
4390 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004391 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004392 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004394 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004395 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004396 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004397 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004398 [PIPE_A] = WM0_PIPEA_ILK,
4399 [PIPE_B] = WM0_PIPEB_ILK,
4400 [PIPE_C] = WM0_PIPEC_IVB,
4401 };
4402
4403 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004404 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004405 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004406
Ville Syrjälä15606532016-05-13 17:55:17 +03004407 memset(active, 0, sizeof(*active));
4408
Matt Roper3ef00282015-03-09 10:19:24 -07004409 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004410
4411 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004412 u32 tmp = hw->wm_pipe[pipe];
4413
4414 /*
4415 * For active pipes LP0 watermark is marked as
4416 * enabled, and LP1+ watermaks as disabled since
4417 * we can't really reverse compute them in case
4418 * multiple pipes are active.
4419 */
4420 active->wm[0].enable = true;
4421 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4422 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4423 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4424 active->linetime = hw->wm_linetime[pipe];
4425 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004426 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004427
4428 /*
4429 * For inactive pipes, all watermark levels
4430 * should be marked as enabled but zeroed,
4431 * which is what we'd compute them to.
4432 */
4433 for (level = 0; level <= max_level; level++)
4434 active->wm[level].enable = true;
4435 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004436
4437 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004438}
4439
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004440#define _FW_WM(value, plane) \
4441 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4442#define _FW_WM_VLV(value, plane) \
4443 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4444
4445static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4446 struct vlv_wm_values *wm)
4447{
4448 enum pipe pipe;
4449 uint32_t tmp;
4450
4451 for_each_pipe(dev_priv, pipe) {
4452 tmp = I915_READ(VLV_DDL(pipe));
4453
4454 wm->ddl[pipe].primary =
4455 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4456 wm->ddl[pipe].cursor =
4457 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4458 wm->ddl[pipe].sprite[0] =
4459 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4460 wm->ddl[pipe].sprite[1] =
4461 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4462 }
4463
4464 tmp = I915_READ(DSPFW1);
4465 wm->sr.plane = _FW_WM(tmp, SR);
4466 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
4467 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
4468 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
4469
4470 tmp = I915_READ(DSPFW2);
4471 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
4472 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
4473 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
4474
4475 tmp = I915_READ(DSPFW3);
4476 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4477
4478 if (IS_CHERRYVIEW(dev_priv)) {
4479 tmp = I915_READ(DSPFW7_CHV);
4480 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4481 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4482
4483 tmp = I915_READ(DSPFW8_CHV);
4484 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
4485 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
4486
4487 tmp = I915_READ(DSPFW9_CHV);
4488 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
4489 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
4490
4491 tmp = I915_READ(DSPHOWM);
4492 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4493 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4494 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4495 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
4496 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4497 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4498 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4499 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4500 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4501 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4502 } else {
4503 tmp = I915_READ(DSPFW7);
4504 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4505 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4506
4507 tmp = I915_READ(DSPHOWM);
4508 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4509 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4510 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4511 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4512 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4513 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4514 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4515 }
4516}
4517
4518#undef _FW_WM
4519#undef _FW_WM_VLV
4520
4521void vlv_wm_get_hw_state(struct drm_device *dev)
4522{
4523 struct drm_i915_private *dev_priv = to_i915(dev);
4524 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4525 struct intel_plane *plane;
4526 enum pipe pipe;
4527 u32 val;
4528
4529 vlv_read_wm_values(dev_priv, wm);
4530
4531 for_each_intel_plane(dev, plane) {
4532 switch (plane->base.type) {
4533 int sprite;
4534 case DRM_PLANE_TYPE_CURSOR:
4535 plane->wm.fifo_size = 63;
4536 break;
4537 case DRM_PLANE_TYPE_PRIMARY:
4538 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0);
4539 break;
4540 case DRM_PLANE_TYPE_OVERLAY:
4541 sprite = plane->plane;
4542 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1);
4543 break;
4544 }
4545 }
4546
4547 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4548 wm->level = VLV_WM_LEVEL_PM2;
4549
4550 if (IS_CHERRYVIEW(dev_priv)) {
4551 mutex_lock(&dev_priv->rps.hw_lock);
4552
4553 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4554 if (val & DSP_MAXFIFO_PM5_ENABLE)
4555 wm->level = VLV_WM_LEVEL_PM5;
4556
Ville Syrjälä58590c12015-09-08 21:05:12 +03004557 /*
4558 * If DDR DVFS is disabled in the BIOS, Punit
4559 * will never ack the request. So if that happens
4560 * assume we don't have to enable/disable DDR DVFS
4561 * dynamically. To test that just set the REQ_ACK
4562 * bit to poke the Punit, but don't change the
4563 * HIGH/LOW bits so that we don't actually change
4564 * the current state.
4565 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004566 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004567 val |= FORCE_DDR_FREQ_REQ_ACK;
4568 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4569
4570 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4571 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4572 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4573 "assuming DDR DVFS is disabled\n");
4574 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4575 } else {
4576 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4577 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4578 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4579 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004580
4581 mutex_unlock(&dev_priv->rps.hw_lock);
4582 }
4583
4584 for_each_pipe(dev_priv, pipe)
4585 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4586 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4587 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4588
4589 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4590 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4591}
4592
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004593void ilk_wm_get_hw_state(struct drm_device *dev)
4594{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004595 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004596 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004597 struct drm_crtc *crtc;
4598
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004599 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004600 ilk_pipe_wm_get_hw_state(crtc);
4601
4602 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4603 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4604 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4605
4606 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004607 if (INTEL_INFO(dev)->gen >= 7) {
4608 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4609 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4610 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004611
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004612 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004613 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4614 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004615 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004616 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4617 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004618
4619 hw->enable_fbc_wm =
4620 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4621}
4622
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004623/**
4624 * intel_update_watermarks - update FIFO watermark values based on current modes
4625 *
4626 * Calculate watermark values for the various WM regs based on current mode
4627 * and plane configuration.
4628 *
4629 * There are several cases to deal with here:
4630 * - normal (i.e. non-self-refresh)
4631 * - self-refresh (SR) mode
4632 * - lines are large relative to FIFO size (buffer can hold up to 2)
4633 * - lines are small relative to FIFO size (buffer can hold more than 2
4634 * lines), so need to account for TLB latency
4635 *
4636 * The normal calculation is:
4637 * watermark = dotclock * bytes per pixel * latency
4638 * where latency is platform & configuration dependent (we assume pessimal
4639 * values here).
4640 *
4641 * The SR calculation is:
4642 * watermark = (trunc(latency/line time)+1) * surface width *
4643 * bytes per pixel
4644 * where
4645 * line time = htotal / dotclock
4646 * surface width = hdisplay for normal plane and 64 for cursor
4647 * and latency is assumed to be high, as above.
4648 *
4649 * The final value programmed to the register should always be rounded up,
4650 * and include an extra 2 entries to account for clock crossings.
4651 *
4652 * We don't use the sprite, so we can ignore that. And on Crestline we have
4653 * to set the non-SR watermarks to 8.
4654 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004655void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004656{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004657 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004658
4659 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004660 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004661}
4662
Jani Nikulae2828912016-01-18 09:19:47 +02004663/*
Daniel Vetter92703882012-08-09 16:46:01 +02004664 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004665 */
4666DEFINE_SPINLOCK(mchdev_lock);
4667
4668/* Global for IPS driver to get at the current i915 device. Protected by
4669 * mchdev_lock. */
4670static struct drm_i915_private *i915_mch_dev;
4671
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004672bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004673{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004674 u16 rgvswctl;
4675
Daniel Vetter92703882012-08-09 16:46:01 +02004676 assert_spin_locked(&mchdev_lock);
4677
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004678 rgvswctl = I915_READ16(MEMSWCTL);
4679 if (rgvswctl & MEMCTL_CMD_STS) {
4680 DRM_DEBUG("gpu busy, RCS change rejected\n");
4681 return false; /* still busy with another command */
4682 }
4683
4684 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4685 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4686 I915_WRITE16(MEMSWCTL, rgvswctl);
4687 POSTING_READ16(MEMSWCTL);
4688
4689 rgvswctl |= MEMCTL_CMD_STS;
4690 I915_WRITE16(MEMSWCTL, rgvswctl);
4691
4692 return true;
4693}
4694
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004695static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004696{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004697 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004698 u8 fmax, fmin, fstart, vstart;
4699
Daniel Vetter92703882012-08-09 16:46:01 +02004700 spin_lock_irq(&mchdev_lock);
4701
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004702 rgvmodectl = I915_READ(MEMMODECTL);
4703
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004704 /* Enable temp reporting */
4705 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4706 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4707
4708 /* 100ms RC evaluation intervals */
4709 I915_WRITE(RCUPEI, 100000);
4710 I915_WRITE(RCDNEI, 100000);
4711
4712 /* Set max/min thresholds to 90ms and 80ms respectively */
4713 I915_WRITE(RCBMAXAVG, 90000);
4714 I915_WRITE(RCBMINAVG, 80000);
4715
4716 I915_WRITE(MEMIHYST, 1);
4717
4718 /* Set up min, max, and cur for interrupt handling */
4719 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4720 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4721 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4722 MEMMODE_FSTART_SHIFT;
4723
Ville Syrjälä616847e2015-09-18 20:03:19 +03004724 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004725 PXVFREQ_PX_SHIFT;
4726
Daniel Vetter20e4d402012-08-08 23:35:39 +02004727 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4728 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004729
Daniel Vetter20e4d402012-08-08 23:35:39 +02004730 dev_priv->ips.max_delay = fstart;
4731 dev_priv->ips.min_delay = fmin;
4732 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004733
4734 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4735 fmax, fmin, fstart);
4736
4737 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4738
4739 /*
4740 * Interrupts will be enabled in ironlake_irq_postinstall
4741 */
4742
4743 I915_WRITE(VIDSTART, vstart);
4744 POSTING_READ(VIDSTART);
4745
4746 rgvmodectl |= MEMMODE_SWMODE_EN;
4747 I915_WRITE(MEMMODECTL, rgvmodectl);
4748
Daniel Vetter92703882012-08-09 16:46:01 +02004749 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004750 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004751 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004752
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004753 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004754
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004755 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4756 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004757 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004758 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004759 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004760
4761 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004762}
4763
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004764static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004765{
Daniel Vetter92703882012-08-09 16:46:01 +02004766 u16 rgvswctl;
4767
4768 spin_lock_irq(&mchdev_lock);
4769
4770 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004771
4772 /* Ack interrupts, disable EFC interrupt */
4773 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4774 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4775 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4776 I915_WRITE(DEIIR, DE_PCU_EVENT);
4777 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4778
4779 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004780 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004781 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004782 rgvswctl |= MEMCTL_CMD_STS;
4783 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004784 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004785
Daniel Vetter92703882012-08-09 16:46:01 +02004786 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004787}
4788
Daniel Vetteracbe9472012-07-26 11:50:05 +02004789/* There's a funny hw issue where the hw returns all 0 when reading from
4790 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4791 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4792 * all limits and the gpu stuck at whatever frequency it is at atm).
4793 */
Akash Goel74ef1172015-03-06 11:07:19 +05304794static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004795{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004796 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004797
Daniel Vetter20b46e52012-07-26 11:16:14 +02004798 /* Only set the down limit when we've reached the lowest level to avoid
4799 * getting more interrupts, otherwise leave this clear. This prevents a
4800 * race in the hw when coming out of rc6: There's a tiny window where
4801 * the hw runs at the minimal clock before selecting the desired
4802 * frequency, if the down threshold expires in that window we will not
4803 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004804 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304805 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4806 if (val <= dev_priv->rps.min_freq_softlimit)
4807 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4808 } else {
4809 limits = dev_priv->rps.max_freq_softlimit << 24;
4810 if (val <= dev_priv->rps.min_freq_softlimit)
4811 limits |= dev_priv->rps.min_freq_softlimit << 16;
4812 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004813
4814 return limits;
4815}
4816
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004817static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4818{
4819 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304820 u32 threshold_up = 0, threshold_down = 0; /* in % */
4821 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004822
4823 new_power = dev_priv->rps.power;
4824 switch (dev_priv->rps.power) {
4825 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004826 if (val > dev_priv->rps.efficient_freq + 1 &&
4827 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004828 new_power = BETWEEN;
4829 break;
4830
4831 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004832 if (val <= dev_priv->rps.efficient_freq &&
4833 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004834 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004835 else if (val >= dev_priv->rps.rp0_freq &&
4836 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004837 new_power = HIGH_POWER;
4838 break;
4839
4840 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004841 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4842 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004843 new_power = BETWEEN;
4844 break;
4845 }
4846 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004847 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004848 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004849 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004850 new_power = HIGH_POWER;
4851 if (new_power == dev_priv->rps.power)
4852 return;
4853
4854 /* Note the units here are not exactly 1us, but 1280ns. */
4855 switch (new_power) {
4856 case LOW_POWER:
4857 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304858 ei_up = 16000;
4859 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004860
4861 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304862 ei_down = 32000;
4863 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004864 break;
4865
4866 case BETWEEN:
4867 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304868 ei_up = 13000;
4869 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004870
4871 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304872 ei_down = 32000;
4873 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004874 break;
4875
4876 case HIGH_POWER:
4877 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304878 ei_up = 10000;
4879 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004880
4881 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304882 ei_down = 32000;
4883 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004884 break;
4885 }
4886
Akash Goel8a586432015-03-06 11:07:18 +05304887 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004888 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304889 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004890 GT_INTERVAL_FROM_US(dev_priv,
4891 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304892
4893 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004894 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304895 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004896 GT_INTERVAL_FROM_US(dev_priv,
4897 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304898
Chris Wilsona72b5622016-07-02 15:35:59 +01004899 I915_WRITE(GEN6_RP_CONTROL,
4900 GEN6_RP_MEDIA_TURBO |
4901 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4902 GEN6_RP_MEDIA_IS_GFX |
4903 GEN6_RP_ENABLE |
4904 GEN6_RP_UP_BUSY_AVG |
4905 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304906
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004907 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004908 dev_priv->rps.up_threshold = threshold_up;
4909 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004910 dev_priv->rps.last_adj = 0;
4911}
4912
Chris Wilson2876ce72014-03-28 08:03:34 +00004913static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4914{
4915 u32 mask = 0;
4916
4917 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004918 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004919 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004920 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004921
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004922 mask &= dev_priv->pm_rps_events;
4923
Imre Deak59d02a12014-12-19 19:33:26 +02004924 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004925}
4926
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004927/* gen6_set_rps is called to update the frequency request, but should also be
4928 * called when the range (min_delay and max_delay) is modified so that we can
4929 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004930static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004931{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304932 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004933 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304934 return;
4935
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004936 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004937 WARN_ON(val > dev_priv->rps.max_freq);
4938 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004939
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004940 /* min/max delay may still have been modified so be sure to
4941 * write the limits value.
4942 */
4943 if (val != dev_priv->rps.cur_freq) {
4944 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004945
Chris Wilsondc979972016-05-10 14:10:04 +01004946 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304947 I915_WRITE(GEN6_RPNSWREQ,
4948 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004949 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004950 I915_WRITE(GEN6_RPNSWREQ,
4951 HSW_FREQUENCY(val));
4952 else
4953 I915_WRITE(GEN6_RPNSWREQ,
4954 GEN6_FREQUENCY(val) |
4955 GEN6_OFFSET(0) |
4956 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004957 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004958
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004959 /* Make sure we continue to get interrupts
4960 * until we hit the minimum or maximum frequencies.
4961 */
Akash Goel74ef1172015-03-06 11:07:19 +05304962 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004963 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004964
Ben Widawskyd5570a72012-09-07 19:43:41 -07004965 POSTING_READ(GEN6_RPNSWREQ);
4966
Ben Widawskyb39fb292014-03-19 18:31:11 -07004967 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004968 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004969}
4970
Chris Wilsondc979972016-05-10 14:10:04 +01004971static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004972{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004973 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004974 WARN_ON(val > dev_priv->rps.max_freq);
4975 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004976
Chris Wilsondc979972016-05-10 14:10:04 +01004977 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004978 "Odd GPU freq value\n"))
4979 val &= ~1;
4980
Deepak Scd25dd52015-07-10 18:31:40 +05304981 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4982
Chris Wilson8fb55192015-04-07 16:20:28 +01004983 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004984 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004985 if (!IS_CHERRYVIEW(dev_priv))
4986 gen6_set_rps_thresholds(dev_priv, val);
4987 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004988
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004989 dev_priv->rps.cur_freq = val;
4990 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
4991}
4992
Deepak Sa7f6e232015-05-09 18:04:44 +05304993/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05304994 *
4995 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05304996 * 1. Forcewake Media well.
4997 * 2. Request idle freq.
4998 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05304999*/
5000static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5001{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005002 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05305003
Chris Wilsonaed242f2015-03-18 09:48:21 +00005004 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305005 return;
5006
Deepak Sa7f6e232015-05-09 18:04:44 +05305007 /* Wake up the media well, as that takes a lot less
5008 * power than the Render well. */
5009 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01005010 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305011 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05305012}
5013
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005014void gen6_rps_busy(struct drm_i915_private *dev_priv)
5015{
5016 mutex_lock(&dev_priv->rps.hw_lock);
5017 if (dev_priv->rps.enabled) {
5018 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
5019 gen6_rps_reset_ei(dev_priv);
5020 I915_WRITE(GEN6_PMINTRMSK,
5021 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005022
Chris Wilsonc33d2472016-07-04 08:08:36 +01005023 gen6_enable_rps_interrupts(dev_priv);
5024
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005025 /* Ensure we start at the user's desired frequency */
5026 intel_set_rps(dev_priv,
5027 clamp(dev_priv->rps.cur_freq,
5028 dev_priv->rps.min_freq_softlimit,
5029 dev_priv->rps.max_freq_softlimit));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005030 }
5031 mutex_unlock(&dev_priv->rps.hw_lock);
5032}
5033
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005034void gen6_rps_idle(struct drm_i915_private *dev_priv)
5035{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005036 /* Flush our bottom-half so that it does not race with us
5037 * setting the idle frequency and so that it is bounded by
5038 * our rpm wakeref. And then disable the interrupts to stop any
5039 * futher RPS reclocking whilst we are asleep.
5040 */
5041 gen6_disable_rps_interrupts(dev_priv);
5042
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005043 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005044 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005045 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305046 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005047 else
Chris Wilsondc979972016-05-10 14:10:04 +01005048 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005049 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005050 I915_WRITE(GEN6_PMINTRMSK,
5051 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005052 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005053 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005054
Chris Wilson8d3afd72015-05-21 21:01:47 +01005055 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005056 while (!list_empty(&dev_priv->rps.clients))
5057 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005058 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005059}
5060
Chris Wilson1854d5c2015-04-07 16:20:32 +01005061void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005062 struct intel_rps_client *rps,
5063 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005064{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005065 /* This is intentionally racy! We peek at the state here, then
5066 * validate inside the RPS worker.
5067 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005068 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005069 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005070 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005071 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005072
Chris Wilsone61b9952015-04-27 13:41:24 +01005073 /* Force a RPS boost (and don't count it against the client) if
5074 * the GPU is severely congested.
5075 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005076 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005077 rps = NULL;
5078
Chris Wilson8d3afd72015-05-21 21:01:47 +01005079 spin_lock(&dev_priv->rps.client_lock);
5080 if (rps == NULL || list_empty(&rps->link)) {
5081 spin_lock_irq(&dev_priv->irq_lock);
5082 if (dev_priv->rps.interrupts_enabled) {
5083 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005084 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005085 }
5086 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005087
Chris Wilson2e1b8732015-04-27 13:41:22 +01005088 if (rps != NULL) {
5089 list_add(&rps->link, &dev_priv->rps.clients);
5090 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005091 } else
5092 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005093 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005094 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005095}
5096
Chris Wilsondc979972016-05-10 14:10:04 +01005097void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005098{
Chris Wilsondc979972016-05-10 14:10:04 +01005099 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5100 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005101 else
Chris Wilsondc979972016-05-10 14:10:04 +01005102 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005103}
5104
Chris Wilsondc979972016-05-10 14:10:04 +01005105static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005106{
Zhe Wang20e49362014-11-04 17:07:05 +00005107 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005108 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005109}
5110
Chris Wilsondc979972016-05-10 14:10:04 +01005111static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305112{
Akash Goel2030d682016-04-23 00:05:45 +05305113 I915_WRITE(GEN6_RP_CONTROL, 0);
5114}
5115
Chris Wilsondc979972016-05-10 14:10:04 +01005116static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005117{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005118 I915_WRITE(GEN6_RC_CONTROL, 0);
5119 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305120 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005121}
5122
Chris Wilsondc979972016-05-10 14:10:04 +01005123static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305124{
Deepak S38807742014-05-23 21:00:15 +05305125 I915_WRITE(GEN6_RC_CONTROL, 0);
5126}
5127
Chris Wilsondc979972016-05-10 14:10:04 +01005128static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005129{
Deepak S98a2e5f2014-08-18 10:35:27 -07005130 /* we're doing forcewake before Disabling RC6,
5131 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005132 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005133
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005134 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005135
Mika Kuoppala59bad942015-01-16 11:34:40 +02005136 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005137}
5138
Chris Wilsondc979972016-05-10 14:10:04 +01005139static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005140{
Chris Wilsondc979972016-05-10 14:10:04 +01005141 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005142 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5143 mode = GEN6_RC_CTL_RC6_ENABLE;
5144 else
5145 mode = 0;
5146 }
Chris Wilsondc979972016-05-10 14:10:04 +01005147 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005148 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5149 "RC6 %s RC6p %s RC6pp %s\n",
5150 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5151 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5152 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005153
5154 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005155 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5156 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005157}
5158
Chris Wilsondc979972016-05-10 14:10:04 +01005159static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305160{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005161 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305162 bool enable_rc6 = true;
5163 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005164 u32 rc_ctl;
5165 int rc_sw_target;
5166
5167 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5168 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5169 RC_SW_TARGET_STATE_SHIFT;
5170 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5171 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5172 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5173 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5174 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305175
5176 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005177 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305178 enable_rc6 = false;
5179 }
5180
5181 /*
5182 * The exact context size is not known for BXT, so assume a page size
5183 * for this check.
5184 */
5185 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005186 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5187 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5188 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005189 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305190 enable_rc6 = false;
5191 }
5192
5193 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5194 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5195 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5196 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005197 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305198 enable_rc6 = false;
5199 }
5200
Imre Deakfc619842016-06-29 19:13:55 +03005201 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5202 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5203 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5204 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5205 enable_rc6 = false;
5206 }
5207
5208 if (!I915_READ(GEN6_GFXPAUSE)) {
5209 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5210 enable_rc6 = false;
5211 }
5212
5213 if (!I915_READ(GEN8_MISC_CTRL0)) {
5214 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305215 enable_rc6 = false;
5216 }
5217
5218 return enable_rc6;
5219}
5220
Chris Wilsondc979972016-05-10 14:10:04 +01005221int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005222{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005223 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005224 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005225 return 0;
5226
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305227 if (!enable_rc6)
5228 return 0;
5229
Chris Wilsondc979972016-05-10 14:10:04 +01005230 if (IS_BROXTON(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305231 DRM_INFO("RC6 disabled by BIOS\n");
5232 return 0;
5233 }
5234
Daniel Vetter456470e2012-08-08 23:35:40 +02005235 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005236 if (enable_rc6 >= 0) {
5237 int mask;
5238
Chris Wilsondc979972016-05-10 14:10:04 +01005239 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005240 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5241 INTEL_RC6pp_ENABLE;
5242 else
5243 mask = INTEL_RC6_ENABLE;
5244
5245 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005246 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5247 "(requested %d, valid %d)\n",
5248 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005249
5250 return enable_rc6 & mask;
5251 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005252
Chris Wilsondc979972016-05-10 14:10:04 +01005253 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005254 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005255
5256 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005257}
5258
Chris Wilsondc979972016-05-10 14:10:04 +01005259static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005260{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005261 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005262
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005263 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Chris Wilsondc979972016-05-10 14:10:04 +01005264 if (IS_BROXTON(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005265 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005266 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5267 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5268 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5269 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005270 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005271 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5272 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5273 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5274 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005275 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005276 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005277
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005278 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005279 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5280 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005281 u32 ddcc_status = 0;
5282
5283 if (sandybridge_pcode_read(dev_priv,
5284 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5285 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005286 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005287 clamp_t(u8,
5288 ((ddcc_status >> 8) & 0xff),
5289 dev_priv->rps.min_freq,
5290 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005291 }
5292
Chris Wilsondc979972016-05-10 14:10:04 +01005293 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305294 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005295 * the natural hardware unit for SKL
5296 */
Akash Goelc5e06882015-06-29 14:50:19 +05305297 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5298 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5299 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5300 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5301 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5302 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005303}
5304
Chris Wilson3a45b052016-07-13 09:10:32 +01005305static void reset_rps(struct drm_i915_private *dev_priv,
5306 void (*set)(struct drm_i915_private *, u8))
5307{
5308 u8 freq = dev_priv->rps.cur_freq;
5309
5310 /* force a reset */
5311 dev_priv->rps.power = -1;
5312 dev_priv->rps.cur_freq = -1;
5313
5314 set(dev_priv, freq);
5315}
5316
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005317/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005318static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005319{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005320 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5321
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305322 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005323 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305324 /*
5325 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5326 * clear out the Control register just to avoid inconsitency
5327 * with debugfs interface, which will show Turbo as enabled
5328 * only and that is not expected by the User after adding the
5329 * WaGsvDisableTurbo. Apart from this there is no problem even
5330 * if the Turbo is left enabled in the Control register, as the
5331 * Up/Down interrupts would remain masked.
5332 */
Chris Wilsondc979972016-05-10 14:10:04 +01005333 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305334 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5335 return;
5336 }
5337
Akash Goel0beb0592015-03-06 11:07:20 +05305338 /* Program defaults and thresholds for RPS*/
5339 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5340 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005341
Akash Goel0beb0592015-03-06 11:07:20 +05305342 /* 1 second timeout*/
5343 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5344 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5345
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005346 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005347
Akash Goel0beb0592015-03-06 11:07:20 +05305348 /* Leaning on the below call to gen6_set_rps to program/setup the
5349 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5350 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005351 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005352
5353 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5354}
5355
Chris Wilsondc979972016-05-10 14:10:04 +01005356static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005357{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005358 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305359 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005360 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005361
5362 /* 1a: Software RC state - RC0 */
5363 I915_WRITE(GEN6_RC_STATE, 0);
5364
5365 /* 1b: Get forcewake during program sequence. Although the driver
5366 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005367 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005368
5369 /* 2a: Disable RC states. */
5370 I915_WRITE(GEN6_RC_CONTROL, 0);
5371
5372 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305373
5374 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005375 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305376 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5377 else
5378 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005379 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5380 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305381 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005382 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305383
Dave Gordon1a3d1892016-05-13 15:36:30 +01005384 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305385 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5386
Zhe Wang20e49362014-11-04 17:07:05 +00005387 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005388
Zhe Wang38c23522015-01-20 12:23:04 +00005389 /* 2c: Program Coarse Power Gating Policies. */
5390 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5391 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5392
Zhe Wang20e49362014-11-04 17:07:05 +00005393 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005394 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005395 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005396 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Jani Nikula4ff40a42016-09-26 15:07:51 +03005397 /* WaRsUseTimeoutMode:bxt */
Jani Nikula9fc736e2016-09-16 16:59:46 +03005398 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305399 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305400 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5401 GEN7_RC_CTL_TO_MODE |
5402 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305403 } else {
5404 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305405 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5406 GEN6_RC_CTL_EI_MODE(1) |
5407 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305408 }
Zhe Wang20e49362014-11-04 17:07:05 +00005409
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305410 /*
5411 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305412 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305413 */
Chris Wilsondc979972016-05-10 14:10:04 +01005414 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305415 I915_WRITE(GEN9_PG_ENABLE, 0);
5416 else
5417 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5418 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005419
Mika Kuoppala59bad942015-01-16 11:34:40 +02005420 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005421}
5422
Chris Wilsondc979972016-05-10 14:10:04 +01005423static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005424{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005425 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305426 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005427 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005428
5429 /* 1a: Software RC state - RC0 */
5430 I915_WRITE(GEN6_RC_STATE, 0);
5431
5432 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5433 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005434 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005435
5436 /* 2a: Disable RC states. */
5437 I915_WRITE(GEN6_RC_CONTROL, 0);
5438
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005439 /* 2b: Program RC6 thresholds.*/
5440 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5441 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5442 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305443 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005444 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005445 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005446 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005447 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5448 else
5449 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005450
5451 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005452 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005453 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005454 intel_print_rc6_info(dev_priv, rc6_mask);
5455 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005456 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5457 GEN7_RC_CTL_TO_MODE |
5458 rc6_mask);
5459 else
5460 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5461 GEN6_RC_CTL_EI_MODE(1) |
5462 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005463
5464 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005465 I915_WRITE(GEN6_RPNSWREQ,
5466 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5467 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5468 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005469 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5470 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005471
Daniel Vetter7526ed72014-09-29 15:07:19 +02005472 /* Docs recommend 900MHz, and 300 MHz respectively */
5473 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5474 dev_priv->rps.max_freq_softlimit << 24 |
5475 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005476
Daniel Vetter7526ed72014-09-29 15:07:19 +02005477 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5478 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5479 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5480 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005481
Daniel Vetter7526ed72014-09-29 15:07:19 +02005482 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005483
5484 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005485 I915_WRITE(GEN6_RP_CONTROL,
5486 GEN6_RP_MEDIA_TURBO |
5487 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5488 GEN6_RP_MEDIA_IS_GFX |
5489 GEN6_RP_ENABLE |
5490 GEN6_RP_UP_BUSY_AVG |
5491 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005492
Daniel Vetter7526ed72014-09-29 15:07:19 +02005493 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005494
Chris Wilson3a45b052016-07-13 09:10:32 +01005495 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005496
Mika Kuoppala59bad942015-01-16 11:34:40 +02005497 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005498}
5499
Chris Wilsondc979972016-05-10 14:10:04 +01005500static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005501{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005502 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305503 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005504 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005505 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005506 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005507 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005508
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005509 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005510
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005511 /* Here begins a magic sequence of register writes to enable
5512 * auto-downclocking.
5513 *
5514 * Perhaps there might be some value in exposing these to
5515 * userspace...
5516 */
5517 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005518
5519 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005520 gtfifodbg = I915_READ(GTFIFODBG);
5521 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005522 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5523 I915_WRITE(GTFIFODBG, gtfifodbg);
5524 }
5525
Mika Kuoppala59bad942015-01-16 11:34:40 +02005526 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005527
5528 /* disable the counters and set deterministic thresholds */
5529 I915_WRITE(GEN6_RC_CONTROL, 0);
5530
5531 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5532 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5533 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5534 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5535 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5536
Akash Goel3b3f1652016-10-13 22:44:48 +05305537 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005538 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005539
5540 I915_WRITE(GEN6_RC_SLEEP, 0);
5541 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005542 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005543 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5544 else
5545 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005546 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005547 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5548
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005549 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005550 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005551 if (rc6_mode & INTEL_RC6_ENABLE)
5552 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5553
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005554 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005555 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005556 if (rc6_mode & INTEL_RC6p_ENABLE)
5557 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005558
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005559 if (rc6_mode & INTEL_RC6pp_ENABLE)
5560 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5561 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005562
Chris Wilsondc979972016-05-10 14:10:04 +01005563 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005564
5565 I915_WRITE(GEN6_RC_CONTROL,
5566 rc6_mask |
5567 GEN6_RC_CTL_EI_MODE(1) |
5568 GEN6_RC_CTL_HW_ENABLE);
5569
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005570 /* Power down if completely idle for over 50ms */
5571 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005572 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005573
Chris Wilson3a45b052016-07-13 09:10:32 +01005574 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005575
Ben Widawsky31643d52012-09-26 10:34:01 -07005576 rc6vids = 0;
5577 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005578 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005579 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005580 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005581 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5582 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5583 rc6vids &= 0xffff00;
5584 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5585 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5586 if (ret)
5587 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5588 }
5589
Mika Kuoppala59bad942015-01-16 11:34:40 +02005590 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005591}
5592
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005593static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005594{
5595 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005596 unsigned int gpu_freq;
5597 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305598 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005599 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005600 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005601
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005602 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005603
Ben Widawskyeda79642013-10-07 17:15:48 -03005604 policy = cpufreq_cpu_get(0);
5605 if (policy) {
5606 max_ia_freq = policy->cpuinfo.max_freq;
5607 cpufreq_cpu_put(policy);
5608 } else {
5609 /*
5610 * Default to measured freq if none found, PCU will ensure we
5611 * don't go over
5612 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005613 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005614 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005615
5616 /* Convert from kHz to MHz */
5617 max_ia_freq /= 1000;
5618
Ben Widawsky153b4b952013-10-22 22:05:09 -07005619 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005620 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5621 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005622
Chris Wilsondc979972016-05-10 14:10:04 +01005623 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305624 /* Convert GT frequency to 50 HZ units */
5625 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5626 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5627 } else {
5628 min_gpu_freq = dev_priv->rps.min_freq;
5629 max_gpu_freq = dev_priv->rps.max_freq;
5630 }
5631
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005632 /*
5633 * For each potential GPU frequency, load a ring frequency we'd like
5634 * to use for memory access. We do this by specifying the IA frequency
5635 * the PCU should use as a reference to determine the ring frequency.
5636 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305637 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5638 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005639 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005640
Chris Wilsondc979972016-05-10 14:10:04 +01005641 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305642 /*
5643 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5644 * No floor required for ring frequency on SKL.
5645 */
5646 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005647 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005648 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5649 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005650 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005651 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005652 ring_freq = max(min_ring_freq, ring_freq);
5653 /* leave ia_freq as the default, chosen by cpufreq */
5654 } else {
5655 /* On older processors, there is no separate ring
5656 * clock domain, so in order to boost the bandwidth
5657 * of the ring, we need to upclock the CPU (ia_freq).
5658 *
5659 * For GPU frequencies less than 750MHz,
5660 * just use the lowest ring freq.
5661 */
5662 if (gpu_freq < min_freq)
5663 ia_freq = 800;
5664 else
5665 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5666 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5667 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005668
Ben Widawsky42c05262012-09-26 10:34:00 -07005669 sandybridge_pcode_write(dev_priv,
5670 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005671 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5672 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5673 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005674 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005675}
5676
Ville Syrjälä03af2042014-06-28 02:03:53 +03005677static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305678{
5679 u32 val, rp0;
5680
Jani Nikula5b5929c2015-10-07 11:17:46 +03005681 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305682
Imre Deak43b67992016-08-31 19:13:02 +03005683 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005684 case 8:
5685 /* (2 * 4) config */
5686 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5687 break;
5688 case 12:
5689 /* (2 * 6) config */
5690 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5691 break;
5692 case 16:
5693 /* (2 * 8) config */
5694 default:
5695 /* Setting (2 * 8) Min RP0 for any other combination */
5696 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5697 break;
Deepak S095acd52015-01-17 11:05:59 +05305698 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005699
5700 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5701
Deepak S2b6b3a02014-05-27 15:59:30 +05305702 return rp0;
5703}
5704
5705static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5706{
5707 u32 val, rpe;
5708
5709 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5710 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5711
5712 return rpe;
5713}
5714
Deepak S7707df42014-07-12 18:46:14 +05305715static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5716{
5717 u32 val, rp1;
5718
Jani Nikula5b5929c2015-10-07 11:17:46 +03005719 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5720 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5721
Deepak S7707df42014-07-12 18:46:14 +05305722 return rp1;
5723}
5724
Deepak Sf8f2b002014-07-10 13:16:21 +05305725static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5726{
5727 u32 val, rp1;
5728
5729 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5730
5731 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5732
5733 return rp1;
5734}
5735
Ville Syrjälä03af2042014-06-28 02:03:53 +03005736static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005737{
5738 u32 val, rp0;
5739
Jani Nikula64936252013-05-22 15:36:20 +03005740 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005741
5742 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5743 /* Clamp to max */
5744 rp0 = min_t(u32, rp0, 0xea);
5745
5746 return rp0;
5747}
5748
5749static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5750{
5751 u32 val, rpe;
5752
Jani Nikula64936252013-05-22 15:36:20 +03005753 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005754 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005755 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005756 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5757
5758 return rpe;
5759}
5760
Ville Syrjälä03af2042014-06-28 02:03:53 +03005761static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005762{
Imre Deak36146032014-12-04 18:39:35 +02005763 u32 val;
5764
5765 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5766 /*
5767 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5768 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5769 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5770 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5771 * to make sure it matches what Punit accepts.
5772 */
5773 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005774}
5775
Imre Deakae484342014-03-31 15:10:44 +03005776/* Check that the pctx buffer wasn't move under us. */
5777static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5778{
5779 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5780
5781 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5782 dev_priv->vlv_pctx->stolen->start);
5783}
5784
Deepak S38807742014-05-23 21:00:15 +05305785
5786/* Check that the pcbr address is not empty. */
5787static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5788{
5789 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5790
5791 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5792}
5793
Chris Wilsondc979972016-05-10 14:10:04 +01005794static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305795{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005796 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005797 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305798 u32 pcbr;
5799 int pctx_size = 32*1024;
5800
Deepak S38807742014-05-23 21:00:15 +05305801 pcbr = I915_READ(VLV_PCBR);
5802 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005803 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305804 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005805 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305806
5807 pctx_paddr = (paddr & (~4095));
5808 I915_WRITE(VLV_PCBR, pctx_paddr);
5809 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005810
5811 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305812}
5813
Chris Wilsondc979972016-05-10 14:10:04 +01005814static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005815{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005816 struct drm_i915_gem_object *pctx;
5817 unsigned long pctx_paddr;
5818 u32 pcbr;
5819 int pctx_size = 24*1024;
5820
5821 pcbr = I915_READ(VLV_PCBR);
5822 if (pcbr) {
5823 /* BIOS set it up already, grab the pre-alloc'd space */
5824 int pcbr_offset;
5825
5826 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Chris Wilson91c8a322016-07-05 10:40:23 +01005827 pctx = i915_gem_object_create_stolen_for_preallocated(&dev_priv->drm,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005828 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005829 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005830 pctx_size);
5831 goto out;
5832 }
5833
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005834 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5835
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005836 /*
5837 * From the Gunit register HAS:
5838 * The Gfx driver is expected to program this register and ensure
5839 * proper allocation within Gfx stolen memory. For example, this
5840 * register should be programmed such than the PCBR range does not
5841 * overlap with other ranges, such as the frame buffer, protected
5842 * memory, or any other relevant ranges.
5843 */
Chris Wilson91c8a322016-07-05 10:40:23 +01005844 pctx = i915_gem_object_create_stolen(&dev_priv->drm, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005845 if (!pctx) {
5846 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005847 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005848 }
5849
5850 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5851 I915_WRITE(VLV_PCBR, pctx_paddr);
5852
5853out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005854 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005855 dev_priv->vlv_pctx = pctx;
5856}
5857
Chris Wilsondc979972016-05-10 14:10:04 +01005858static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005859{
Imre Deakae484342014-03-31 15:10:44 +03005860 if (WARN_ON(!dev_priv->vlv_pctx))
5861 return;
5862
Chris Wilsonf0cd5182016-10-28 13:58:43 +01005863 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005864 dev_priv->vlv_pctx = NULL;
5865}
5866
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005867static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5868{
5869 dev_priv->rps.gpll_ref_freq =
5870 vlv_get_cck_clock(dev_priv, "GPLL ref",
5871 CCK_GPLL_CLOCK_CONTROL,
5872 dev_priv->czclk_freq);
5873
5874 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5875 dev_priv->rps.gpll_ref_freq);
5876}
5877
Chris Wilsondc979972016-05-10 14:10:04 +01005878static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005879{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005880 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005881
Chris Wilsondc979972016-05-10 14:10:04 +01005882 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005883
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005884 vlv_init_gpll_ref_freq(dev_priv);
5885
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005886 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5887 switch ((val >> 6) & 3) {
5888 case 0:
5889 case 1:
5890 dev_priv->mem_freq = 800;
5891 break;
5892 case 2:
5893 dev_priv->mem_freq = 1066;
5894 break;
5895 case 3:
5896 dev_priv->mem_freq = 1333;
5897 break;
5898 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005899 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005900
Imre Deak4e805192014-04-14 20:24:41 +03005901 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5902 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5903 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005904 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005905 dev_priv->rps.max_freq);
5906
5907 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5908 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005909 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005910 dev_priv->rps.efficient_freq);
5911
Deepak Sf8f2b002014-07-10 13:16:21 +05305912 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5913 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005914 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305915 dev_priv->rps.rp1_freq);
5916
Imre Deak4e805192014-04-14 20:24:41 +03005917 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5918 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005919 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005920 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03005921}
5922
Chris Wilsondc979972016-05-10 14:10:04 +01005923static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305924{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005925 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305926
Chris Wilsondc979972016-05-10 14:10:04 +01005927 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305928
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005929 vlv_init_gpll_ref_freq(dev_priv);
5930
Ville Syrjäläa5805162015-05-26 20:42:30 +03005931 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005932 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005933 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005934
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005935 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005936 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005937 dev_priv->mem_freq = 2000;
5938 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005939 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005940 dev_priv->mem_freq = 1600;
5941 break;
5942 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005943 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005944
Deepak S2b6b3a02014-05-27 15:59:30 +05305945 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5946 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5947 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005948 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305949 dev_priv->rps.max_freq);
5950
5951 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5952 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005953 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305954 dev_priv->rps.efficient_freq);
5955
Deepak S7707df42014-07-12 18:46:14 +05305956 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5957 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005958 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305959 dev_priv->rps.rp1_freq);
5960
Deepak S5b7c91b2015-05-09 18:15:46 +05305961 /* PUnit validated range is only [RPe, RP0] */
5962 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305963 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005964 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305965 dev_priv->rps.min_freq);
5966
Ville Syrjälä1c147622014-08-18 14:42:43 +03005967 WARN_ONCE((dev_priv->rps.max_freq |
5968 dev_priv->rps.efficient_freq |
5969 dev_priv->rps.rp1_freq |
5970 dev_priv->rps.min_freq) & 1,
5971 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05305972}
5973
Chris Wilsondc979972016-05-10 14:10:04 +01005974static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005975{
Chris Wilsondc979972016-05-10 14:10:04 +01005976 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005977}
5978
Chris Wilsondc979972016-05-10 14:10:04 +01005979static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305980{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005981 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305982 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05305983 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05305984
5985 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5986
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005987 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
5988 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05305989 if (gtfifodbg) {
5990 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5991 gtfifodbg);
5992 I915_WRITE(GTFIFODBG, gtfifodbg);
5993 }
5994
5995 cherryview_check_pctx(dev_priv);
5996
5997 /* 1a & 1b: Get forcewake during program sequence. Although the driver
5998 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005999 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306000
Ville Syrjälä160614a2015-01-19 13:50:47 +02006001 /* Disable RC states. */
6002 I915_WRITE(GEN6_RC_CONTROL, 0);
6003
Deepak S38807742014-05-23 21:00:15 +05306004 /* 2a: Program RC6 thresholds.*/
6005 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6006 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6007 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6008
Akash Goel3b3f1652016-10-13 22:44:48 +05306009 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006010 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306011 I915_WRITE(GEN6_RC_SLEEP, 0);
6012
Deepak Sf4f71c72015-03-28 15:23:35 +05306013 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6014 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306015
6016 /* allows RC6 residency counter to work */
6017 I915_WRITE(VLV_COUNTER_CONTROL,
6018 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6019 VLV_MEDIA_RC6_COUNT_EN |
6020 VLV_RENDER_RC6_COUNT_EN));
6021
6022 /* For now we assume BIOS is allocating and populating the PCBR */
6023 pcbr = I915_READ(VLV_PCBR);
6024
Deepak S38807742014-05-23 21:00:15 +05306025 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006026 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6027 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006028 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306029
6030 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6031
Deepak S2b6b3a02014-05-27 15:59:30 +05306032 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006033 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306034 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6035 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6036 I915_WRITE(GEN6_RP_UP_EI, 66000);
6037 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6038
6039 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6040
6041 /* 5: Enable RPS */
6042 I915_WRITE(GEN6_RP_CONTROL,
6043 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006044 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306045 GEN6_RP_ENABLE |
6046 GEN6_RP_UP_BUSY_AVG |
6047 GEN6_RP_DOWN_IDLE_AVG);
6048
Deepak S3ef62342015-04-29 08:36:24 +05306049 /* Setting Fixed Bias */
6050 val = VLV_OVERRIDE_EN |
6051 VLV_SOC_TDP_EN |
6052 CHV_BIAS_CPU_50_SOC_50;
6053 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6054
Deepak S2b6b3a02014-05-27 15:59:30 +05306055 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6056
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006057 /* RPS code assumes GPLL is used */
6058 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6059
Jani Nikula742f4912015-09-03 11:16:09 +03006060 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306061 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6062
Chris Wilson3a45b052016-07-13 09:10:32 +01006063 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306064
Mika Kuoppala59bad942015-01-16 11:34:40 +02006065 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306066}
6067
Chris Wilsondc979972016-05-10 14:10:04 +01006068static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006069{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006070 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306071 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006072 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006073
6074 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6075
Imre Deakae484342014-03-31 15:10:44 +03006076 valleyview_check_pctx(dev_priv);
6077
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006078 gtfifodbg = I915_READ(GTFIFODBG);
6079 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006080 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6081 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006082 I915_WRITE(GTFIFODBG, gtfifodbg);
6083 }
6084
Deepak Sc8d9a592013-11-23 14:55:42 +05306085 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006086 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006087
Ville Syrjälä160614a2015-01-19 13:50:47 +02006088 /* Disable RC states. */
6089 I915_WRITE(GEN6_RC_CONTROL, 0);
6090
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006091 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006092 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6093 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6094 I915_WRITE(GEN6_RP_UP_EI, 66000);
6095 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6096
6097 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6098
6099 I915_WRITE(GEN6_RP_CONTROL,
6100 GEN6_RP_MEDIA_TURBO |
6101 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6102 GEN6_RP_MEDIA_IS_GFX |
6103 GEN6_RP_ENABLE |
6104 GEN6_RP_UP_BUSY_AVG |
6105 GEN6_RP_DOWN_IDLE_CONT);
6106
6107 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6108 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6109 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6110
Akash Goel3b3f1652016-10-13 22:44:48 +05306111 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006112 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006113
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08006114 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006115
6116 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006117 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04006118 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6119 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006120 VLV_MEDIA_RC6_COUNT_EN |
6121 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006122
Chris Wilsondc979972016-05-10 14:10:04 +01006123 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006124 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006125
Chris Wilsondc979972016-05-10 14:10:04 +01006126 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006127
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006128 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006129
Deepak S3ef62342015-04-29 08:36:24 +05306130 /* Setting Fixed Bias */
6131 val = VLV_OVERRIDE_EN |
6132 VLV_SOC_TDP_EN |
6133 VLV_BIAS_CPU_125_SOC_875;
6134 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6135
Jani Nikula64936252013-05-22 15:36:20 +03006136 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006137
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006138 /* RPS code assumes GPLL is used */
6139 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6140
Jani Nikula742f4912015-09-03 11:16:09 +03006141 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006142 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6143
Chris Wilson3a45b052016-07-13 09:10:32 +01006144 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006145
Mika Kuoppala59bad942015-01-16 11:34:40 +02006146 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006147}
6148
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006149static unsigned long intel_pxfreq(u32 vidfreq)
6150{
6151 unsigned long freq;
6152 int div = (vidfreq & 0x3f0000) >> 16;
6153 int post = (vidfreq & 0x3000) >> 12;
6154 int pre = (vidfreq & 0x7);
6155
6156 if (!pre)
6157 return 0;
6158
6159 freq = ((div * 133333) / ((1<<post) * pre));
6160
6161 return freq;
6162}
6163
Daniel Vettereb48eb02012-04-26 23:28:12 +02006164static const struct cparams {
6165 u16 i;
6166 u16 t;
6167 u16 m;
6168 u16 c;
6169} cparams[] = {
6170 { 1, 1333, 301, 28664 },
6171 { 1, 1066, 294, 24460 },
6172 { 1, 800, 294, 25192 },
6173 { 0, 1333, 276, 27605 },
6174 { 0, 1066, 276, 27605 },
6175 { 0, 800, 231, 23784 },
6176};
6177
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006178static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006179{
6180 u64 total_count, diff, ret;
6181 u32 count1, count2, count3, m = 0, c = 0;
6182 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6183 int i;
6184
Daniel Vetter02d71952012-08-09 16:44:54 +02006185 assert_spin_locked(&mchdev_lock);
6186
Daniel Vetter20e4d402012-08-08 23:35:39 +02006187 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006188
6189 /* Prevent division-by-zero if we are asking too fast.
6190 * Also, we don't get interesting results if we are polling
6191 * faster than once in 10ms, so just return the saved value
6192 * in such cases.
6193 */
6194 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006195 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006196
6197 count1 = I915_READ(DMIEC);
6198 count2 = I915_READ(DDREC);
6199 count3 = I915_READ(CSIEC);
6200
6201 total_count = count1 + count2 + count3;
6202
6203 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006204 if (total_count < dev_priv->ips.last_count1) {
6205 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006206 diff += total_count;
6207 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006208 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006209 }
6210
6211 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006212 if (cparams[i].i == dev_priv->ips.c_m &&
6213 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006214 m = cparams[i].m;
6215 c = cparams[i].c;
6216 break;
6217 }
6218 }
6219
6220 diff = div_u64(diff, diff1);
6221 ret = ((m * diff) + c);
6222 ret = div_u64(ret, 10);
6223
Daniel Vetter20e4d402012-08-08 23:35:39 +02006224 dev_priv->ips.last_count1 = total_count;
6225 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006226
Daniel Vetter20e4d402012-08-08 23:35:39 +02006227 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006228
6229 return ret;
6230}
6231
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006232unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6233{
6234 unsigned long val;
6235
Chris Wilsondc979972016-05-10 14:10:04 +01006236 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006237 return 0;
6238
6239 spin_lock_irq(&mchdev_lock);
6240
6241 val = __i915_chipset_val(dev_priv);
6242
6243 spin_unlock_irq(&mchdev_lock);
6244
6245 return val;
6246}
6247
Daniel Vettereb48eb02012-04-26 23:28:12 +02006248unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6249{
6250 unsigned long m, x, b;
6251 u32 tsfs;
6252
6253 tsfs = I915_READ(TSFS);
6254
6255 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6256 x = I915_READ8(TR1);
6257
6258 b = tsfs & TSFS_INTR_MASK;
6259
6260 return ((m * x) / 127) - b;
6261}
6262
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006263static int _pxvid_to_vd(u8 pxvid)
6264{
6265 if (pxvid == 0)
6266 return 0;
6267
6268 if (pxvid >= 8 && pxvid < 31)
6269 pxvid = 31;
6270
6271 return (pxvid + 2) * 125;
6272}
6273
6274static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006275{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006276 const int vd = _pxvid_to_vd(pxvid);
6277 const int vm = vd - 1125;
6278
Chris Wilsondc979972016-05-10 14:10:04 +01006279 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006280 return vm > 0 ? vm : 0;
6281
6282 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006283}
6284
Daniel Vetter02d71952012-08-09 16:44:54 +02006285static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006286{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006287 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006288 u32 count;
6289
Daniel Vetter02d71952012-08-09 16:44:54 +02006290 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006291
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006292 now = ktime_get_raw_ns();
6293 diffms = now - dev_priv->ips.last_time2;
6294 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006295
6296 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006297 if (!diffms)
6298 return;
6299
6300 count = I915_READ(GFXEC);
6301
Daniel Vetter20e4d402012-08-08 23:35:39 +02006302 if (count < dev_priv->ips.last_count2) {
6303 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006304 diff += count;
6305 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006306 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006307 }
6308
Daniel Vetter20e4d402012-08-08 23:35:39 +02006309 dev_priv->ips.last_count2 = count;
6310 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006311
6312 /* More magic constants... */
6313 diff = diff * 1181;
6314 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006315 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006316}
6317
Daniel Vetter02d71952012-08-09 16:44:54 +02006318void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6319{
Chris Wilsondc979972016-05-10 14:10:04 +01006320 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006321 return;
6322
Daniel Vetter92703882012-08-09 16:46:01 +02006323 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006324
6325 __i915_update_gfx_val(dev_priv);
6326
Daniel Vetter92703882012-08-09 16:46:01 +02006327 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006328}
6329
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006330static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006331{
6332 unsigned long t, corr, state1, corr2, state2;
6333 u32 pxvid, ext_v;
6334
Daniel Vetter02d71952012-08-09 16:44:54 +02006335 assert_spin_locked(&mchdev_lock);
6336
Ville Syrjälä616847e2015-09-18 20:03:19 +03006337 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006338 pxvid = (pxvid >> 24) & 0x7f;
6339 ext_v = pvid_to_extvid(dev_priv, pxvid);
6340
6341 state1 = ext_v;
6342
6343 t = i915_mch_val(dev_priv);
6344
6345 /* Revel in the empirically derived constants */
6346
6347 /* Correction factor in 1/100000 units */
6348 if (t > 80)
6349 corr = ((t * 2349) + 135940);
6350 else if (t >= 50)
6351 corr = ((t * 964) + 29317);
6352 else /* < 50 */
6353 corr = ((t * 301) + 1004);
6354
6355 corr = corr * ((150142 * state1) / 10000 - 78642);
6356 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006357 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006358
6359 state2 = (corr2 * state1) / 10000;
6360 state2 /= 100; /* convert to mW */
6361
Daniel Vetter02d71952012-08-09 16:44:54 +02006362 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006363
Daniel Vetter20e4d402012-08-08 23:35:39 +02006364 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006365}
6366
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006367unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6368{
6369 unsigned long val;
6370
Chris Wilsondc979972016-05-10 14:10:04 +01006371 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006372 return 0;
6373
6374 spin_lock_irq(&mchdev_lock);
6375
6376 val = __i915_gfx_val(dev_priv);
6377
6378 spin_unlock_irq(&mchdev_lock);
6379
6380 return val;
6381}
6382
Daniel Vettereb48eb02012-04-26 23:28:12 +02006383/**
6384 * i915_read_mch_val - return value for IPS use
6385 *
6386 * Calculate and return a value for the IPS driver to use when deciding whether
6387 * we have thermal and power headroom to increase CPU or GPU power budget.
6388 */
6389unsigned long i915_read_mch_val(void)
6390{
6391 struct drm_i915_private *dev_priv;
6392 unsigned long chipset_val, graphics_val, ret = 0;
6393
Daniel Vetter92703882012-08-09 16:46:01 +02006394 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006395 if (!i915_mch_dev)
6396 goto out_unlock;
6397 dev_priv = i915_mch_dev;
6398
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006399 chipset_val = __i915_chipset_val(dev_priv);
6400 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006401
6402 ret = chipset_val + graphics_val;
6403
6404out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006405 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006406
6407 return ret;
6408}
6409EXPORT_SYMBOL_GPL(i915_read_mch_val);
6410
6411/**
6412 * i915_gpu_raise - raise GPU frequency limit
6413 *
6414 * Raise the limit; IPS indicates we have thermal headroom.
6415 */
6416bool i915_gpu_raise(void)
6417{
6418 struct drm_i915_private *dev_priv;
6419 bool ret = true;
6420
Daniel Vetter92703882012-08-09 16:46:01 +02006421 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006422 if (!i915_mch_dev) {
6423 ret = false;
6424 goto out_unlock;
6425 }
6426 dev_priv = i915_mch_dev;
6427
Daniel Vetter20e4d402012-08-08 23:35:39 +02006428 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6429 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006430
6431out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006432 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006433
6434 return ret;
6435}
6436EXPORT_SYMBOL_GPL(i915_gpu_raise);
6437
6438/**
6439 * i915_gpu_lower - lower GPU frequency limit
6440 *
6441 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6442 * frequency maximum.
6443 */
6444bool i915_gpu_lower(void)
6445{
6446 struct drm_i915_private *dev_priv;
6447 bool ret = true;
6448
Daniel Vetter92703882012-08-09 16:46:01 +02006449 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006450 if (!i915_mch_dev) {
6451 ret = false;
6452 goto out_unlock;
6453 }
6454 dev_priv = i915_mch_dev;
6455
Daniel Vetter20e4d402012-08-08 23:35:39 +02006456 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6457 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006458
6459out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006460 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006461
6462 return ret;
6463}
6464EXPORT_SYMBOL_GPL(i915_gpu_lower);
6465
6466/**
6467 * i915_gpu_busy - indicate GPU business to IPS
6468 *
6469 * Tell the IPS driver whether or not the GPU is busy.
6470 */
6471bool i915_gpu_busy(void)
6472{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006473 bool ret = false;
6474
Daniel Vetter92703882012-08-09 16:46:01 +02006475 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006476 if (i915_mch_dev)
6477 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006478 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006479
6480 return ret;
6481}
6482EXPORT_SYMBOL_GPL(i915_gpu_busy);
6483
6484/**
6485 * i915_gpu_turbo_disable - disable graphics turbo
6486 *
6487 * Disable graphics turbo by resetting the max frequency and setting the
6488 * current frequency to the default.
6489 */
6490bool i915_gpu_turbo_disable(void)
6491{
6492 struct drm_i915_private *dev_priv;
6493 bool ret = true;
6494
Daniel Vetter92703882012-08-09 16:46:01 +02006495 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006496 if (!i915_mch_dev) {
6497 ret = false;
6498 goto out_unlock;
6499 }
6500 dev_priv = i915_mch_dev;
6501
Daniel Vetter20e4d402012-08-08 23:35:39 +02006502 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006503
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006504 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006505 ret = false;
6506
6507out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006508 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006509
6510 return ret;
6511}
6512EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6513
6514/**
6515 * Tells the intel_ips driver that the i915 driver is now loaded, if
6516 * IPS got loaded first.
6517 *
6518 * This awkward dance is so that neither module has to depend on the
6519 * other in order for IPS to do the appropriate communication of
6520 * GPU turbo limits to i915.
6521 */
6522static void
6523ips_ping_for_i915_load(void)
6524{
6525 void (*link)(void);
6526
6527 link = symbol_get(ips_link_to_i915_driver);
6528 if (link) {
6529 link();
6530 symbol_put(ips_link_to_i915_driver);
6531 }
6532}
6533
6534void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6535{
Daniel Vetter02d71952012-08-09 16:44:54 +02006536 /* We only register the i915 ips part with intel-ips once everything is
6537 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006538 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006539 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006540 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006541
6542 ips_ping_for_i915_load();
6543}
6544
6545void intel_gpu_ips_teardown(void)
6546{
Daniel Vetter92703882012-08-09 16:46:01 +02006547 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006548 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006549 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006550}
Deepak S76c3552f2014-01-30 23:08:16 +05306551
Chris Wilsondc979972016-05-10 14:10:04 +01006552static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006553{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006554 u32 lcfuse;
6555 u8 pxw[16];
6556 int i;
6557
6558 /* Disable to program */
6559 I915_WRITE(ECR, 0);
6560 POSTING_READ(ECR);
6561
6562 /* Program energy weights for various events */
6563 I915_WRITE(SDEW, 0x15040d00);
6564 I915_WRITE(CSIEW0, 0x007f0000);
6565 I915_WRITE(CSIEW1, 0x1e220004);
6566 I915_WRITE(CSIEW2, 0x04000004);
6567
6568 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006569 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006570 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006571 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006572
6573 /* Program P-state weights to account for frequency power adjustment */
6574 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006575 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006576 unsigned long freq = intel_pxfreq(pxvidfreq);
6577 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6578 PXVFREQ_PX_SHIFT;
6579 unsigned long val;
6580
6581 val = vid * vid;
6582 val *= (freq / 1000);
6583 val *= 255;
6584 val /= (127*127*900);
6585 if (val > 0xff)
6586 DRM_ERROR("bad pxval: %ld\n", val);
6587 pxw[i] = val;
6588 }
6589 /* Render standby states get 0 weight */
6590 pxw[14] = 0;
6591 pxw[15] = 0;
6592
6593 for (i = 0; i < 4; i++) {
6594 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6595 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006596 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006597 }
6598
6599 /* Adjust magic regs to magic values (more experimental results) */
6600 I915_WRITE(OGW0, 0);
6601 I915_WRITE(OGW1, 0);
6602 I915_WRITE(EG0, 0x00007f00);
6603 I915_WRITE(EG1, 0x0000000e);
6604 I915_WRITE(EG2, 0x000e0000);
6605 I915_WRITE(EG3, 0x68000300);
6606 I915_WRITE(EG4, 0x42000000);
6607 I915_WRITE(EG5, 0x00140031);
6608 I915_WRITE(EG6, 0);
6609 I915_WRITE(EG7, 0);
6610
6611 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006612 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006613
6614 /* Enable PMON + select events */
6615 I915_WRITE(ECR, 0x80000019);
6616
6617 lcfuse = I915_READ(LCFUSE02);
6618
Daniel Vetter20e4d402012-08-08 23:35:39 +02006619 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006620}
6621
Chris Wilsondc979972016-05-10 14:10:04 +01006622void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006623{
Imre Deakb268c692015-12-15 20:10:31 +02006624 /*
6625 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6626 * requirement.
6627 */
6628 if (!i915.enable_rc6) {
6629 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6630 intel_runtime_pm_get(dev_priv);
6631 }
Imre Deake6069ca2014-04-18 16:01:02 +03006632
Chris Wilsonb5163db2016-08-10 13:58:24 +01006633 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006634 mutex_lock(&dev_priv->rps.hw_lock);
6635
6636 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006637 if (IS_CHERRYVIEW(dev_priv))
6638 cherryview_init_gt_powersave(dev_priv);
6639 else if (IS_VALLEYVIEW(dev_priv))
6640 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006641 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006642 gen6_init_rps_frequencies(dev_priv);
6643
6644 /* Derive initial user preferences/limits from the hardware limits */
6645 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6646 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6647
6648 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6649 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6650
6651 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6652 dev_priv->rps.min_freq_softlimit =
6653 max_t(int,
6654 dev_priv->rps.efficient_freq,
6655 intel_freq_opcode(dev_priv, 450));
6656
Chris Wilson99ac9612016-07-13 09:10:34 +01006657 /* After setting max-softlimit, find the overclock max freq */
6658 if (IS_GEN6(dev_priv) ||
6659 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6660 u32 params = 0;
6661
6662 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6663 if (params & BIT(31)) { /* OC supported */
6664 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6665 (dev_priv->rps.max_freq & 0xff) * 50,
6666 (params & 0xff) * 50);
6667 dev_priv->rps.max_freq = params & 0xff;
6668 }
6669 }
6670
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006671 /* Finally allow us to boost to max by default */
6672 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6673
Chris Wilson773ea9a2016-07-13 09:10:33 +01006674 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006675 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006676
6677 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006678}
6679
Chris Wilsondc979972016-05-10 14:10:04 +01006680void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006681{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006682 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006683 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006684
6685 if (!i915.enable_rc6)
6686 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006687}
6688
Chris Wilson54b4f682016-07-21 21:16:19 +01006689/**
6690 * intel_suspend_gt_powersave - suspend PM work and helper threads
6691 * @dev_priv: i915 device
6692 *
6693 * We don't want to disable RC6 or other features here, we just want
6694 * to make sure any work we've queued has finished and won't bother
6695 * us while we're suspended.
6696 */
6697void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6698{
6699 if (INTEL_GEN(dev_priv) < 6)
6700 return;
6701
6702 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6703 intel_runtime_pm_put(dev_priv);
6704
6705 /* gen6_rps_idle() will be called later to disable interrupts */
6706}
6707
Chris Wilsonb7137e02016-07-13 09:10:37 +01006708void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6709{
6710 dev_priv->rps.enabled = true; /* force disabling */
6711 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006712
6713 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006714}
6715
Chris Wilsondc979972016-05-10 14:10:04 +01006716void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006717{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006718 if (!READ_ONCE(dev_priv->rps.enabled))
6719 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006720
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006721 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006722
Chris Wilsonb7137e02016-07-13 09:10:37 +01006723 if (INTEL_GEN(dev_priv) >= 9) {
6724 gen9_disable_rc6(dev_priv);
6725 gen9_disable_rps(dev_priv);
6726 } else if (IS_CHERRYVIEW(dev_priv)) {
6727 cherryview_disable_rps(dev_priv);
6728 } else if (IS_VALLEYVIEW(dev_priv)) {
6729 valleyview_disable_rps(dev_priv);
6730 } else if (INTEL_GEN(dev_priv) >= 6) {
6731 gen6_disable_rps(dev_priv);
6732 } else if (IS_IRONLAKE_M(dev_priv)) {
6733 ironlake_disable_drps(dev_priv);
6734 }
6735
6736 dev_priv->rps.enabled = false;
6737 mutex_unlock(&dev_priv->rps.hw_lock);
6738}
6739
6740void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6741{
Chris Wilson54b4f682016-07-21 21:16:19 +01006742 /* We shouldn't be disabling as we submit, so this should be less
6743 * racy than it appears!
6744 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006745 if (READ_ONCE(dev_priv->rps.enabled))
6746 return;
6747
6748 /* Powersaving is controlled by the host when inside a VM */
6749 if (intel_vgpu_active(dev_priv))
6750 return;
6751
6752 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006753
Chris Wilsondc979972016-05-10 14:10:04 +01006754 if (IS_CHERRYVIEW(dev_priv)) {
6755 cherryview_enable_rps(dev_priv);
6756 } else if (IS_VALLEYVIEW(dev_priv)) {
6757 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006758 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006759 gen9_enable_rc6(dev_priv);
6760 gen9_enable_rps(dev_priv);
6761 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006762 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006763 } else if (IS_BROADWELL(dev_priv)) {
6764 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006765 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006766 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006767 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006768 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006769 } else if (IS_IRONLAKE_M(dev_priv)) {
6770 ironlake_enable_drps(dev_priv);
6771 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006772 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006773
6774 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6775 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6776
6777 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6778 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6779
Chris Wilson54b4f682016-07-21 21:16:19 +01006780 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006781 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006782}
Imre Deakc6df39b2014-04-14 20:24:29 +03006783
Chris Wilson54b4f682016-07-21 21:16:19 +01006784static void __intel_autoenable_gt_powersave(struct work_struct *work)
6785{
6786 struct drm_i915_private *dev_priv =
6787 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6788 struct intel_engine_cs *rcs;
6789 struct drm_i915_gem_request *req;
6790
6791 if (READ_ONCE(dev_priv->rps.enabled))
6792 goto out;
6793
Akash Goel3b3f1652016-10-13 22:44:48 +05306794 rcs = dev_priv->engine[RCS];
Chris Wilson54b4f682016-07-21 21:16:19 +01006795 if (rcs->last_context)
6796 goto out;
6797
6798 if (!rcs->init_context)
6799 goto out;
6800
6801 mutex_lock(&dev_priv->drm.struct_mutex);
6802
6803 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6804 if (IS_ERR(req))
6805 goto unlock;
6806
6807 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6808 rcs->init_context(req);
6809
6810 /* Mark the device busy, calling intel_enable_gt_powersave() */
6811 i915_add_request_no_flush(req);
6812
6813unlock:
6814 mutex_unlock(&dev_priv->drm.struct_mutex);
6815out:
6816 intel_runtime_pm_put(dev_priv);
6817}
6818
6819void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6820{
6821 if (READ_ONCE(dev_priv->rps.enabled))
6822 return;
6823
6824 if (IS_IRONLAKE_M(dev_priv)) {
6825 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006826 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006827 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6828 /*
6829 * PCU communication is slow and this doesn't need to be
6830 * done at any specific time, so do this out of our fast path
6831 * to make resume and init faster.
6832 *
6833 * We depend on the HW RC6 power context save/restore
6834 * mechanism when entering D3 through runtime PM suspend. So
6835 * disable RPM until RPS/RC6 is properly setup. We can only
6836 * get here via the driver load/system resume/runtime resume
6837 * paths, so the _noresume version is enough (and in case of
6838 * runtime resume it's necessary).
6839 */
6840 if (queue_delayed_work(dev_priv->wq,
6841 &dev_priv->rps.autoenable_work,
6842 round_jiffies_up_relative(HZ)))
6843 intel_runtime_pm_get_noresume(dev_priv);
6844 }
6845}
6846
Daniel Vetter3107bd42012-10-31 22:52:31 +01006847static void ibx_init_clock_gating(struct drm_device *dev)
6848{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006849 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006850
6851 /*
6852 * On Ibex Peak and Cougar Point, we need to disable clock
6853 * gating for the panel power sequencer or it will fail to
6854 * start up when no ports are active.
6855 */
6856 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6857}
6858
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006859static void g4x_disable_trickle_feed(struct drm_device *dev)
6860{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006861 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006862 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006863
Damien Lespiau055e3932014-08-18 13:49:10 +01006864 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006865 I915_WRITE(DSPCNTR(pipe),
6866 I915_READ(DSPCNTR(pipe)) |
6867 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006868
6869 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6870 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006871 }
6872}
6873
Ville Syrjälä017636c2013-12-05 15:51:37 +02006874static void ilk_init_lp_watermarks(struct drm_device *dev)
6875{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006876 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä017636c2013-12-05 15:51:37 +02006877
6878 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6879 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6880 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6881
6882 /*
6883 * Don't touch WM1S_LP_EN here.
6884 * Doing so could cause underruns.
6885 */
6886}
6887
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006888static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006889{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006890 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006891 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006892
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006893 /*
6894 * Required for FBC
6895 * WaFbcDisableDpfcClockGating:ilk
6896 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006897 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6898 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6899 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006900
6901 I915_WRITE(PCH_3DCGDIS0,
6902 MARIUNIT_CLOCK_GATE_DISABLE |
6903 SVSMUNIT_CLOCK_GATE_DISABLE);
6904 I915_WRITE(PCH_3DCGDIS1,
6905 VFMUNIT_CLOCK_GATE_DISABLE);
6906
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006907 /*
6908 * According to the spec the following bits should be set in
6909 * order to enable memory self-refresh
6910 * The bit 22/21 of 0x42004
6911 * The bit 5 of 0x42020
6912 * The bit 15 of 0x45000
6913 */
6914 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6915 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6916 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006917 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006918 I915_WRITE(DISP_ARB_CTL,
6919 (I915_READ(DISP_ARB_CTL) |
6920 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006921
6922 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006923
6924 /*
6925 * Based on the document from hardware guys the following bits
6926 * should be set unconditionally in order to enable FBC.
6927 * The bit 22 of 0x42000
6928 * The bit 22 of 0x42004
6929 * The bit 7,8,9 of 0x42020.
6930 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006931 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006932 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006933 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6934 I915_READ(ILK_DISPLAY_CHICKEN1) |
6935 ILK_FBCQ_DIS);
6936 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6937 I915_READ(ILK_DISPLAY_CHICKEN2) |
6938 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006939 }
6940
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006941 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6942
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006943 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6944 I915_READ(ILK_DISPLAY_CHICKEN2) |
6945 ILK_ELPIN_409_SELECT);
6946 I915_WRITE(_3D_CHICKEN2,
6947 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6948 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006949
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006950 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006951 I915_WRITE(CACHE_MODE_0,
6952 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006953
Akash Goel4e046322014-04-04 17:14:38 +05306954 /* WaDisable_RenderCache_OperationalFlush:ilk */
6955 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6956
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006957 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006958
Daniel Vetter3107bd42012-10-31 22:52:31 +01006959 ibx_init_clock_gating(dev);
6960}
6961
6962static void cpt_init_clock_gating(struct drm_device *dev)
6963{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006964 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006965 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006966 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006967
6968 /*
6969 * On Ibex Peak and Cougar Point, we need to disable clock
6970 * gating for the panel power sequencer or it will fail to
6971 * start up when no ports are active.
6972 */
Jesse Barnescd664072013-10-02 10:34:19 -07006973 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6974 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6975 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006976 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6977 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006978 /* The below fixes the weird display corruption, a few pixels shifted
6979 * downward, on (only) LVDS of some HP laptops with IVY.
6980 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006981 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006982 val = I915_READ(TRANS_CHICKEN2(pipe));
6983 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6984 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006985 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006986 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006987 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6988 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6989 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006990 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6991 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006992 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006993 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006994 I915_WRITE(TRANS_CHICKEN1(pipe),
6995 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6996 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006997}
6998
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006999static void gen6_check_mch_setup(struct drm_device *dev)
7000{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007001 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007002 uint32_t tmp;
7003
7004 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007005 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7006 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7007 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007008}
7009
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007010static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007011{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007012 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007013 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007014
Damien Lespiau231e54f2012-10-19 17:55:41 +01007015 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007016
7017 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7018 I915_READ(ILK_DISPLAY_CHICKEN2) |
7019 ILK_ELPIN_409_SELECT);
7020
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007021 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007022 I915_WRITE(_3D_CHICKEN,
7023 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7024
Akash Goel4e046322014-04-04 17:14:38 +05307025 /* WaDisable_RenderCache_OperationalFlush:snb */
7026 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7027
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007028 /*
7029 * BSpec recoomends 8x4 when MSAA is used,
7030 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007031 *
7032 * Note that PS/WM thread counts depend on the WIZ hashing
7033 * disable bit, which we don't touch here, but it's good
7034 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007035 */
7036 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007037 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007038
Ville Syrjälä017636c2013-12-05 15:51:37 +02007039 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007040
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007041 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007042 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007043
7044 I915_WRITE(GEN6_UCGCTL1,
7045 I915_READ(GEN6_UCGCTL1) |
7046 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7047 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7048
7049 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7050 * gating disable must be set. Failure to set it results in
7051 * flickering pixels due to Z write ordering failures after
7052 * some amount of runtime in the Mesa "fire" demo, and Unigine
7053 * Sanctuary and Tropics, and apparently anything else with
7054 * alpha test or pixel discard.
7055 *
7056 * According to the spec, bit 11 (RCCUNIT) must also be set,
7057 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007058 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007059 * WaDisableRCCUnitClockGating:snb
7060 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007061 */
7062 I915_WRITE(GEN6_UCGCTL2,
7063 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7064 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7065
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007066 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007067 I915_WRITE(_3D_CHICKEN3,
7068 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007069
7070 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007071 * Bspec says:
7072 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7073 * 3DSTATE_SF number of SF output attributes is more than 16."
7074 */
7075 I915_WRITE(_3D_CHICKEN3,
7076 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7077
7078 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007079 * According to the spec the following bits should be
7080 * set in order to enable memory self-refresh and fbc:
7081 * The bit21 and bit22 of 0x42000
7082 * The bit21 and bit22 of 0x42004
7083 * The bit5 and bit7 of 0x42020
7084 * The bit14 of 0x70180
7085 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007086 *
7087 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007088 */
7089 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7090 I915_READ(ILK_DISPLAY_CHICKEN1) |
7091 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7092 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7093 I915_READ(ILK_DISPLAY_CHICKEN2) |
7094 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007095 I915_WRITE(ILK_DSPCLK_GATE_D,
7096 I915_READ(ILK_DSPCLK_GATE_D) |
7097 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7098 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007099
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007100 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007101
Daniel Vetter3107bd42012-10-31 22:52:31 +01007102 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007103
7104 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007105}
7106
7107static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7108{
7109 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7110
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007111 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007112 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007113 *
7114 * This actually overrides the dispatch
7115 * mode for all thread types.
7116 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007117 reg &= ~GEN7_FF_SCHED_MASK;
7118 reg |= GEN7_FF_TS_SCHED_HW;
7119 reg |= GEN7_FF_VS_SCHED_HW;
7120 reg |= GEN7_FF_DS_SCHED_HW;
7121
7122 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7123}
7124
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007125static void lpt_init_clock_gating(struct drm_device *dev)
7126{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007127 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007128
7129 /*
7130 * TODO: this bit should only be enabled when really needed, then
7131 * disabled when not needed anymore in order to save power.
7132 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007133 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007134 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7135 I915_READ(SOUTH_DSPCLK_GATE_D) |
7136 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007137
7138 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007139 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7140 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007141 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007142}
7143
Imre Deak7d708ee2013-04-17 14:04:50 +03007144static void lpt_suspend_hw(struct drm_device *dev)
7145{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007146 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03007147
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007148 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007149 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7150
7151 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7152 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7153 }
7154}
7155
Imre Deak450174f2016-05-03 15:54:21 +03007156static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7157 int general_prio_credits,
7158 int high_prio_credits)
7159{
7160 u32 misccpctl;
7161
7162 /* WaTempDisableDOPClkGating:bdw */
7163 misccpctl = I915_READ(GEN7_MISCCPCTL);
7164 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7165
7166 I915_WRITE(GEN8_L3SQCREG1,
7167 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7168 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7169
7170 /*
7171 * Wait at least 100 clocks before re-enabling clock gating.
7172 * See the definition of L3SQCREG1 in BSpec.
7173 */
7174 POSTING_READ(GEN8_L3SQCREG1);
7175 udelay(1);
7176 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7177}
7178
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007179static void kabylake_init_clock_gating(struct drm_device *dev)
7180{
Mika Kuoppala9146f302016-06-07 17:19:01 +03007181 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007182
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007183 gen9_init_clock_gating(dev);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007184
7185 /* WaDisableSDEUnitClockGating:kbl */
7186 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7187 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7188 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007189
7190 /* WaDisableGamClockGating:kbl */
7191 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7192 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7193 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007194
7195 /* WaFbcNukeOnHostModify:kbl */
7196 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7197 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007198}
7199
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007200static void skylake_init_clock_gating(struct drm_device *dev)
7201{
Mika Kuoppalac584e2d2016-06-07 17:19:18 +03007202 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala44fff992016-06-07 17:19:09 +03007203
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007204 gen9_init_clock_gating(dev);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007205
7206 /* WAC6entrylatency:skl */
7207 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7208 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007209
7210 /* WaFbcNukeOnHostModify:skl */
7211 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7212 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007213}
7214
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007215static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007216{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007217 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau07d27e22014-03-03 17:31:46 +00007218 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007219
Ville Syrjälä7ad0dba2015-05-19 20:32:55 +03007220 ilk_init_lp_watermarks(dev);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007221
Ben Widawskyab57fff2013-12-12 15:28:04 -08007222 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007223 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007224
Ben Widawskyab57fff2013-12-12 15:28:04 -08007225 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007226 I915_WRITE(CHICKEN_PAR1_1,
7227 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7228
Ben Widawskyab57fff2013-12-12 15:28:04 -08007229 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007230 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007231 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007232 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007233 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007234 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007235
Ben Widawskyab57fff2013-12-12 15:28:04 -08007236 /* WaVSRefCountFullforceMissDisable:bdw */
7237 /* WaDSRefCountFullforceMissDisable:bdw */
7238 I915_WRITE(GEN7_FF_THREAD_MODE,
7239 I915_READ(GEN7_FF_THREAD_MODE) &
7240 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007241
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007242 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7243 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007244
7245 /* WaDisableSDEUnitClockGating:bdw */
7246 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7247 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007248
Imre Deak450174f2016-05-03 15:54:21 +03007249 /* WaProgramL3SqcReg1Default:bdw */
7250 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007251
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007252 /*
7253 * WaGttCachingOffByDefault:bdw
7254 * GTT cache may not work with big pages, so if those
7255 * are ever enabled GTT cache may need to be disabled.
7256 */
7257 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7258
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007259 /* WaKVMNotificationOnConfigChange:bdw */
7260 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7261 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7262
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03007263 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007264}
7265
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007266static void haswell_init_clock_gating(struct drm_device *dev)
7267{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007268 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007269
Ville Syrjälä017636c2013-12-05 15:51:37 +02007270 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007271
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007272 /* L3 caching of data atomics doesn't work -- disable it. */
7273 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7274 I915_WRITE(HSW_ROW_CHICKEN3,
7275 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7276
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007277 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007278 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7279 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7280 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7281
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007282 /* WaVSRefCountFullforceMissDisable:hsw */
7283 I915_WRITE(GEN7_FF_THREAD_MODE,
7284 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007285
Akash Goel4e046322014-04-04 17:14:38 +05307286 /* WaDisable_RenderCache_OperationalFlush:hsw */
7287 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7288
Chia-I Wufe27c602014-01-28 13:29:33 +08007289 /* enable HiZ Raw Stall Optimization */
7290 I915_WRITE(CACHE_MODE_0_GEN7,
7291 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7292
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007293 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007294 I915_WRITE(CACHE_MODE_1,
7295 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007296
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007297 /*
7298 * BSpec recommends 8x4 when MSAA is used,
7299 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007300 *
7301 * Note that PS/WM thread counts depend on the WIZ hashing
7302 * disable bit, which we don't touch here, but it's good
7303 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007304 */
7305 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007306 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007307
Kenneth Graunke94411592014-12-31 16:23:00 -08007308 /* WaSampleCChickenBitEnable:hsw */
7309 I915_WRITE(HALF_SLICE_CHICKEN3,
7310 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7311
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007312 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007313 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7314
Paulo Zanoni90a88642013-05-03 17:23:45 -03007315 /* WaRsPkgCStateDisplayPMReq:hsw */
7316 I915_WRITE(CHICKEN_PAR1_1,
7317 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007318
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007319 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007320}
7321
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007322static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007323{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007324 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky20848222012-05-04 18:58:59 -07007325 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007326
Ville Syrjälä017636c2013-12-05 15:51:37 +02007327 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007328
Damien Lespiau231e54f2012-10-19 17:55:41 +01007329 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007330
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007331 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007332 I915_WRITE(_3D_CHICKEN3,
7333 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7334
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007335 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007336 I915_WRITE(IVB_CHICKEN3,
7337 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7338 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7339
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007340 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007341 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007342 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7343 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007344
Akash Goel4e046322014-04-04 17:14:38 +05307345 /* WaDisable_RenderCache_OperationalFlush:ivb */
7346 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7347
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007348 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007349 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7350 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7351
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007352 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007353 I915_WRITE(GEN7_L3CNTLREG1,
7354 GEN7_WA_FOR_GEN7_L3_CONTROL);
7355 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007356 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007357 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007358 I915_WRITE(GEN7_ROW_CHICKEN2,
7359 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007360 else {
7361 /* must write both registers */
7362 I915_WRITE(GEN7_ROW_CHICKEN2,
7363 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007364 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7365 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007366 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007367
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007368 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007369 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7370 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7371
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007372 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007373 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007374 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007375 */
7376 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007377 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007378
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007379 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007380 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7381 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7382 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7383
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007384 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007385
7386 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007387
Chris Wilson22721342014-03-04 09:41:43 +00007388 if (0) { /* causes HiZ corruption on ivb:gt1 */
7389 /* enable HiZ Raw Stall Optimization */
7390 I915_WRITE(CACHE_MODE_0_GEN7,
7391 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7392 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007393
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007394 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007395 I915_WRITE(CACHE_MODE_1,
7396 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007397
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007398 /*
7399 * BSpec recommends 8x4 when MSAA is used,
7400 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007401 *
7402 * Note that PS/WM thread counts depend on the WIZ hashing
7403 * disable bit, which we don't touch here, but it's good
7404 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007405 */
7406 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007407 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007408
Ben Widawsky20848222012-05-04 18:58:59 -07007409 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7410 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7411 snpcr |= GEN6_MBC_SNPCR_MED;
7412 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007413
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007414 if (!HAS_PCH_NOP(dev_priv))
Ben Widawskyab5c6082013-04-05 13:12:41 -07007415 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007416
7417 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007418}
7419
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007420static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007421{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007422 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007423
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007424 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007425 I915_WRITE(_3D_CHICKEN3,
7426 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7427
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007428 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007429 I915_WRITE(IVB_CHICKEN3,
7430 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7431 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7432
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007433 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007434 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007435 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007436 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7437 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007438
Akash Goel4e046322014-04-04 17:14:38 +05307439 /* WaDisable_RenderCache_OperationalFlush:vlv */
7440 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7441
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007442 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007443 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7444 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7445
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007446 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007447 I915_WRITE(GEN7_ROW_CHICKEN2,
7448 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7449
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007450 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007451 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7452 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7453 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7454
Ville Syrjälä46680e02014-01-22 21:33:01 +02007455 gen7_setup_fixed_func_scheduler(dev_priv);
7456
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007457 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007458 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007459 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007460 */
7461 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007462 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007463
Akash Goelc98f5062014-03-24 23:00:07 +05307464 /* WaDisableL3Bank2xClockGate:vlv
7465 * Disabling L3 clock gating- MMIO 940c[25] = 1
7466 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7467 I915_WRITE(GEN7_UCGCTL4,
7468 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007469
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007470 /*
7471 * BSpec says this must be set, even though
7472 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7473 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007474 I915_WRITE(CACHE_MODE_1,
7475 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007476
7477 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007478 * BSpec recommends 8x4 when MSAA is used,
7479 * however in practice 16x4 seems fastest.
7480 *
7481 * Note that PS/WM thread counts depend on the WIZ hashing
7482 * disable bit, which we don't touch here, but it's good
7483 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7484 */
7485 I915_WRITE(GEN7_GT_MODE,
7486 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7487
7488 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007489 * WaIncreaseL3CreditsForVLVB0:vlv
7490 * This is the hardware default actually.
7491 */
7492 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7493
7494 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007495 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007496 * Disable clock gating on th GCFG unit to prevent a delay
7497 * in the reporting of vblank events.
7498 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007499 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007500}
7501
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007502static void cherryview_init_clock_gating(struct drm_device *dev)
7503{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007504 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007505
Ville Syrjälä232ce332014-04-09 13:28:35 +03007506 /* WaVSRefCountFullforceMissDisable:chv */
7507 /* WaDSRefCountFullforceMissDisable:chv */
7508 I915_WRITE(GEN7_FF_THREAD_MODE,
7509 I915_READ(GEN7_FF_THREAD_MODE) &
7510 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007511
7512 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7513 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7514 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007515
7516 /* WaDisableCSUnitClockGating:chv */
7517 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7518 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007519
7520 /* WaDisableSDEUnitClockGating:chv */
7521 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7522 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007523
7524 /*
Imre Deak450174f2016-05-03 15:54:21 +03007525 * WaProgramL3SqcReg1Default:chv
7526 * See gfxspecs/Related Documents/Performance Guide/
7527 * LSQC Setting Recommendations.
7528 */
7529 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7530
7531 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007532 * GTT cache may not work with big pages, so if those
7533 * are ever enabled GTT cache may need to be disabled.
7534 */
7535 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007536}
7537
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007538static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007539{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007540 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007541 uint32_t dspclk_gate;
7542
7543 I915_WRITE(RENCLK_GATE_D1, 0);
7544 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7545 GS_UNIT_CLOCK_GATE_DISABLE |
7546 CL_UNIT_CLOCK_GATE_DISABLE);
7547 I915_WRITE(RAMCLK_GATE_D, 0);
7548 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7549 OVRUNIT_CLOCK_GATE_DISABLE |
7550 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007551 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007552 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7553 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007554
7555 /* WaDisableRenderCachePipelinedFlush */
7556 I915_WRITE(CACHE_MODE_0,
7557 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007558
Akash Goel4e046322014-04-04 17:14:38 +05307559 /* WaDisable_RenderCache_OperationalFlush:g4x */
7560 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7561
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007562 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007563}
7564
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007565static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007566{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007567 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007568
7569 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7570 I915_WRITE(RENCLK_GATE_D2, 0);
7571 I915_WRITE(DSPCLK_GATE_D, 0);
7572 I915_WRITE(RAMCLK_GATE_D, 0);
7573 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007574 I915_WRITE(MI_ARB_STATE,
7575 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307576
7577 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7578 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007579}
7580
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007581static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007582{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007583 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007584
7585 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7586 I965_RCC_CLOCK_GATE_DISABLE |
7587 I965_RCPB_CLOCK_GATE_DISABLE |
7588 I965_ISC_CLOCK_GATE_DISABLE |
7589 I965_FBC_CLOCK_GATE_DISABLE);
7590 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007591 I915_WRITE(MI_ARB_STATE,
7592 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307593
7594 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7595 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007596}
7597
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007598static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007599{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007600 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007601 u32 dstate = I915_READ(D_STATE);
7602
7603 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7604 DSTATE_DOT_CLOCK_GATING;
7605 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007606
7607 if (IS_PINEVIEW(dev))
7608 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007609
7610 /* IIR "flip pending" means done if this bit is set */
7611 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007612
7613 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007614 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007615
7616 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7617 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007618
7619 I915_WRITE(MI_ARB_STATE,
7620 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007621}
7622
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007623static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007624{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007625 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007626
7627 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007628
7629 /* interrupts should cause a wake up from C3 */
7630 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7631 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007632
7633 I915_WRITE(MEM_MODE,
7634 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007635}
7636
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007637static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007638{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007639 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007640
7641 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007642
7643 I915_WRITE(MEM_MODE,
7644 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7645 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007646}
7647
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007648void intel_init_clock_gating(struct drm_device *dev)
7649{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007650 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007651
Imre Deakbb400da2016-03-16 13:38:54 +02007652 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007653}
7654
Imre Deak7d708ee2013-04-17 14:04:50 +03007655void intel_suspend_hw(struct drm_device *dev)
7656{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007657 if (HAS_PCH_LPT(to_i915(dev)))
Imre Deak7d708ee2013-04-17 14:04:50 +03007658 lpt_suspend_hw(dev);
7659}
7660
Imre Deakbb400da2016-03-16 13:38:54 +02007661static void nop_init_clock_gating(struct drm_device *dev)
7662{
7663 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7664}
7665
7666/**
7667 * intel_init_clock_gating_hooks - setup the clock gating hooks
7668 * @dev_priv: device private
7669 *
7670 * Setup the hooks that configure which clocks of a given platform can be
7671 * gated and also apply various GT and display specific workarounds for these
7672 * platforms. Note that some GT specific workarounds are applied separately
7673 * when GPU contexts or batchbuffers start their execution.
7674 */
7675void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7676{
7677 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007678 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007679 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007680 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007681 else if (IS_BROXTON(dev_priv))
7682 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7683 else if (IS_BROADWELL(dev_priv))
7684 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7685 else if (IS_CHERRYVIEW(dev_priv))
7686 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7687 else if (IS_HASWELL(dev_priv))
7688 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7689 else if (IS_IVYBRIDGE(dev_priv))
7690 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7691 else if (IS_VALLEYVIEW(dev_priv))
7692 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7693 else if (IS_GEN6(dev_priv))
7694 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7695 else if (IS_GEN5(dev_priv))
7696 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7697 else if (IS_G4X(dev_priv))
7698 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7699 else if (IS_CRESTLINE(dev_priv))
7700 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7701 else if (IS_BROADWATER(dev_priv))
7702 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7703 else if (IS_GEN3(dev_priv))
7704 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7705 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7706 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7707 else if (IS_GEN2(dev_priv))
7708 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7709 else {
7710 MISSING_CASE(INTEL_DEVID(dev_priv));
7711 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7712 }
7713}
7714
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007715/* Set up chip specific power management-related functions */
7716void intel_init_pm(struct drm_device *dev)
7717{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007718 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007719
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007720 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007721
Daniel Vetterc921aba2012-04-26 23:28:17 +02007722 /* For cxsr */
7723 if (IS_PINEVIEW(dev))
7724 i915_pineview_get_mem_freq(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007725 else if (IS_GEN5(dev_priv))
Daniel Vetterc921aba2012-04-26 23:28:17 +02007726 i915_ironlake_get_mem_freq(dev);
7727
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007728 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00007729 if (INTEL_INFO(dev)->gen >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00007730 skl_setup_wm_latency(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00007731 dev_priv->display.update_wm = skl_update_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007732 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007733 } else if (HAS_PCH_SPLIT(dev_priv)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007734 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007735
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007736 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007737 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007738 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007739 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007740 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007741 dev_priv->display.compute_intermediate_wm =
7742 ilk_compute_intermediate_wm;
7743 dev_priv->display.initial_watermarks =
7744 ilk_initial_watermarks;
7745 dev_priv->display.optimize_watermarks =
7746 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007747 } else {
7748 DRM_DEBUG_KMS("Failed to read display plane latency. "
7749 "Disable CxSR\n");
7750 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007751 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007752 vlv_setup_wm_latency(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007753 dev_priv->display.update_wm = vlv_update_wm;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007754 } else if (IS_VALLEYVIEW(dev_priv)) {
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007755 vlv_setup_wm_latency(dev);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007756 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007757 } else if (IS_PINEVIEW(dev)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007758 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007759 dev_priv->is_ddr3,
7760 dev_priv->fsb_freq,
7761 dev_priv->mem_freq)) {
7762 DRM_INFO("failed to find known CxSR latency "
7763 "(found ddr%s fsb freq %d, mem freq %d), "
7764 "disabling CxSR\n",
7765 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7766 dev_priv->fsb_freq, dev_priv->mem_freq);
7767 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007768 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007769 dev_priv->display.update_wm = NULL;
7770 } else
7771 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007772 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007773 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007774 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007775 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007776 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007777 dev_priv->display.update_wm = i9xx_update_wm;
7778 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007779 } else if (IS_GEN2(dev_priv)) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007780 if (INTEL_INFO(dev)->num_pipes == 1) {
7781 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007782 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007783 } else {
7784 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007785 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007786 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007787 } else {
7788 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007789 }
7790}
7791
Lyude87660502016-08-17 15:55:53 -04007792static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7793{
7794 uint32_t flags =
7795 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7796
7797 switch (flags) {
7798 case GEN6_PCODE_SUCCESS:
7799 return 0;
7800 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7801 case GEN6_PCODE_ILLEGAL_CMD:
7802 return -ENXIO;
7803 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01007804 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04007805 return -EOVERFLOW;
7806 case GEN6_PCODE_TIMEOUT:
7807 return -ETIMEDOUT;
7808 default:
7809 MISSING_CASE(flags)
7810 return 0;
7811 }
7812}
7813
7814static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7815{
7816 uint32_t flags =
7817 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7818
7819 switch (flags) {
7820 case GEN6_PCODE_SUCCESS:
7821 return 0;
7822 case GEN6_PCODE_ILLEGAL_CMD:
7823 return -ENXIO;
7824 case GEN7_PCODE_TIMEOUT:
7825 return -ETIMEDOUT;
7826 case GEN7_PCODE_ILLEGAL_DATA:
7827 return -EINVAL;
7828 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7829 return -EOVERFLOW;
7830 default:
7831 MISSING_CASE(flags);
7832 return 0;
7833 }
7834}
7835
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007836int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007837{
Lyude87660502016-08-17 15:55:53 -04007838 int status;
7839
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007840 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007841
Chris Wilson3f5582d2016-06-30 15:32:45 +01007842 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7843 * use te fw I915_READ variants to reduce the amount of work
7844 * required when reading/writing.
7845 */
7846
7847 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007848 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7849 return -EAGAIN;
7850 }
7851
Chris Wilson3f5582d2016-06-30 15:32:45 +01007852 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7853 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7854 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007855
Chris Wilson3f5582d2016-06-30 15:32:45 +01007856 if (intel_wait_for_register_fw(dev_priv,
7857 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7858 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007859 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7860 return -ETIMEDOUT;
7861 }
7862
Chris Wilson3f5582d2016-06-30 15:32:45 +01007863 *val = I915_READ_FW(GEN6_PCODE_DATA);
7864 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007865
Lyude87660502016-08-17 15:55:53 -04007866 if (INTEL_GEN(dev_priv) > 6)
7867 status = gen7_check_mailbox_status(dev_priv);
7868 else
7869 status = gen6_check_mailbox_status(dev_priv);
7870
7871 if (status) {
7872 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7873 status);
7874 return status;
7875 }
7876
Ben Widawsky42c05262012-09-26 10:34:00 -07007877 return 0;
7878}
7879
Chris Wilson3f5582d2016-06-30 15:32:45 +01007880int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04007881 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007882{
Lyude87660502016-08-17 15:55:53 -04007883 int status;
7884
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007885 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007886
Chris Wilson3f5582d2016-06-30 15:32:45 +01007887 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7888 * use te fw I915_READ variants to reduce the amount of work
7889 * required when reading/writing.
7890 */
7891
7892 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007893 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7894 return -EAGAIN;
7895 }
7896
Chris Wilson3f5582d2016-06-30 15:32:45 +01007897 I915_WRITE_FW(GEN6_PCODE_DATA, val);
7898 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007899
Chris Wilson3f5582d2016-06-30 15:32:45 +01007900 if (intel_wait_for_register_fw(dev_priv,
7901 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7902 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007903 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7904 return -ETIMEDOUT;
7905 }
7906
Chris Wilson3f5582d2016-06-30 15:32:45 +01007907 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007908
Lyude87660502016-08-17 15:55:53 -04007909 if (INTEL_GEN(dev_priv) > 6)
7910 status = gen7_check_mailbox_status(dev_priv);
7911 else
7912 status = gen6_check_mailbox_status(dev_priv);
7913
7914 if (status) {
7915 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
7916 status);
7917 return status;
7918 }
7919
Ben Widawsky42c05262012-09-26 10:34:00 -07007920 return 0;
7921}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007922
Ville Syrjälädd06f882014-11-10 22:55:12 +02007923static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7924{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007925 /*
7926 * N = val - 0xb7
7927 * Slow = Fast = GPLL ref * N
7928 */
7929 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007930}
7931
Fengguang Wub55dd642014-07-12 11:21:39 +02007932static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007933{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007934 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007935}
7936
Fengguang Wub55dd642014-07-12 11:21:39 +02007937static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307938{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007939 /*
7940 * N = val / 2
7941 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
7942 */
7943 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307944}
7945
Fengguang Wub55dd642014-07-12 11:21:39 +02007946static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307947{
Ville Syrjälä1c147622014-08-18 14:42:43 +03007948 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007949 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307950}
7951
Ville Syrjälä616bc822015-01-23 21:04:25 +02007952int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7953{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007954 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007955 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7956 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007957 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007958 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007959 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007960 return byt_gpu_freq(dev_priv, val);
7961 else
7962 return val * GT_FREQUENCY_MULTIPLIER;
7963}
7964
Ville Syrjälä616bc822015-01-23 21:04:25 +02007965int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7966{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007967 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007968 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7969 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007970 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007971 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007972 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007973 return byt_freq_opcode(dev_priv, val);
7974 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007975 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05307976}
7977
Chris Wilson6ad790c2015-04-07 16:20:31 +01007978struct request_boost {
7979 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007980 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007981};
7982
7983static void __intel_rps_boost_work(struct work_struct *work)
7984{
7985 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007986 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007987
Chris Wilsonf69a02c2016-07-01 17:23:16 +01007988 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01007989 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007990
Chris Wilsone8a261e2016-07-20 13:31:49 +01007991 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007992 kfree(boost);
7993}
7994
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007995void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007996{
7997 struct request_boost *boost;
7998
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007999 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008000 return;
8001
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008002 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01008003 return;
8004
Chris Wilson6ad790c2015-04-07 16:20:31 +01008005 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
8006 if (boost == NULL)
8007 return;
8008
Chris Wilsone8a261e2016-07-20 13:31:49 +01008009 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008010
8011 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008012 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008013}
8014
Daniel Vetterf742a552013-12-06 10:17:53 +01008015void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01008016{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008017 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01008018
Daniel Vetterf742a552013-12-06 10:17:53 +01008019 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01008020 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01008021
Chris Wilson54b4f682016-07-21 21:16:19 +01008022 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
8023 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01008024 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03008025
Paulo Zanoni33688d92014-03-07 20:08:19 -03008026 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02008027 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008028}