blob: f17275519484bd8f598401269959c038fe139171 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Matt Roper465c1202014-05-29 08:06:54 -070052/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010053static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010054 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070056 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010057 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070058};
59
60/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010061static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070065 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010066 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
Ben Widawsky714244e2017-08-01 09:58:16 -070070static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
Damien Lespiau6c0fd452015-05-19 12:29:16 +010076static const uint32_t skl_primary_formats[] = {
77 DRM_FORMAT_C8,
78 DRM_FORMAT_RGB565,
79 DRM_FORMAT_XRGB8888,
80 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010081 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_ABGR8888,
83 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070084 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053085 DRM_FORMAT_YUYV,
86 DRM_FORMAT_YVYU,
87 DRM_FORMAT_UYVY,
88 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070089};
90
Ben Widawsky714244e2017-08-01 09:58:16 -070091static const uint64_t skl_format_modifiers_noccs[] = {
92 I915_FORMAT_MOD_Yf_TILED,
93 I915_FORMAT_MOD_Y_TILED,
94 I915_FORMAT_MOD_X_TILED,
95 DRM_FORMAT_MOD_LINEAR,
96 DRM_FORMAT_MOD_INVALID
97};
98
99static const uint64_t skl_format_modifiers_ccs[] = {
100 I915_FORMAT_MOD_Yf_TILED_CCS,
101 I915_FORMAT_MOD_Y_TILED_CCS,
102 I915_FORMAT_MOD_Yf_TILED,
103 I915_FORMAT_MOD_Y_TILED,
104 I915_FORMAT_MOD_X_TILED,
105 DRM_FORMAT_MOD_LINEAR,
106 DRM_FORMAT_MOD_INVALID
107};
108
Matt Roper3d7d6512014-06-10 08:28:13 -0700109/* Cursor formats */
110static const uint32_t intel_cursor_formats[] = {
111 DRM_FORMAT_ARGB8888,
112};
113
Ben Widawsky714244e2017-08-01 09:58:16 -0700114static const uint64_t cursor_format_modifiers[] = {
115 DRM_FORMAT_MOD_LINEAR,
116 DRM_FORMAT_MOD_INVALID
117};
118
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300119static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200120 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300121static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200122 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300123
Chris Wilson24dbf512017-02-15 10:59:18 +0000124static int intel_framebuffer_init(struct intel_framebuffer *ifb,
125 struct drm_i915_gem_object *obj,
126 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200127static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
128static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200129static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200130static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700131 struct intel_link_m_n *m_n,
132 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200133static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200134static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200135static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200136static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200137 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200138static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200139 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200140static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
141static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530142static void intel_crtc_init_scalers(struct intel_crtc *crtc,
143 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200144static void skylake_pfit_enable(struct intel_crtc *crtc);
145static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
146static void ironlake_pfit_enable(struct intel_crtc *crtc);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300147static void intel_modeset_setup_hw_state(struct drm_device *dev,
148 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200149static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100150
Ma Lingd4906092009-03-18 20:13:27 +0800151struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300152 struct {
153 int min, max;
154 } dot, vco, n, m, m1, m2, p, p1;
155
156 struct {
157 int dot_limit;
158 int p2_slow, p2_fast;
159 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800160};
Jesse Barnes79e53942008-11-07 14:24:08 -0800161
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300162/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200163int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300164{
165 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
166
167 /* Obtain SKU information */
168 mutex_lock(&dev_priv->sb_lock);
169 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
170 CCK_FUSE_HPLL_FREQ_MASK;
171 mutex_unlock(&dev_priv->sb_lock);
172
173 return vco_freq[hpll_freq] * 1000;
174}
175
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200176int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
177 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178{
179 u32 val;
180 int divider;
181
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300182 mutex_lock(&dev_priv->sb_lock);
183 val = vlv_cck_read(dev_priv, reg);
184 mutex_unlock(&dev_priv->sb_lock);
185
186 divider = val & CCK_FREQUENCY_VALUES;
187
188 WARN((val & CCK_FREQUENCY_STATUS) !=
189 (divider << CCK_FREQUENCY_STATUS_SHIFT),
190 "%s change in progress\n", name);
191
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200192 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
193}
194
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200195int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
196 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200197{
198 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200199 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200200
201 return vlv_get_cck_clock(dev_priv, name, reg,
202 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300203}
204
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300205static void intel_update_czclk(struct drm_i915_private *dev_priv)
206{
Wayne Boyer666a4532015-12-09 12:29:35 -0800207 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300208 return;
209
210 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
211 CCK_CZ_CLOCK_CONTROL);
212
213 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
214}
215
Chris Wilson021357a2010-09-07 20:54:59 +0100216static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200217intel_fdi_link_freq(struct drm_i915_private *dev_priv,
218 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100219{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200220 if (HAS_DDI(dev_priv))
221 return pipe_config->port_clock; /* SPLL */
222 else if (IS_GEN5(dev_priv))
223 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200224 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200225 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100226}
227
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300228static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200230 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200231 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .m = { .min = 96, .max = 140 },
233 .m1 = { .min = 18, .max = 26 },
234 .m2 = { .min = 6, .max = 16 },
235 .p = { .min = 4, .max = 128 },
236 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 165000,
238 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300241static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200242 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200243 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200244 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200245 .m = { .min = 96, .max = 140 },
246 .m1 = { .min = 18, .max = 26 },
247 .m2 = { .min = 6, .max = 16 },
248 .p = { .min = 4, .max = 128 },
249 .p1 = { .min = 2, .max = 33 },
250 .p2 = { .dot_limit = 165000,
251 .p2_slow = 4, .p2_fast = 4 },
252};
253
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300254static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400255 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200256 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200257 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400258 .m = { .min = 96, .max = 140 },
259 .m1 = { .min = 18, .max = 26 },
260 .m2 = { .min = 6, .max = 16 },
261 .p = { .min = 4, .max = 128 },
262 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .p2 = { .dot_limit = 165000,
264 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
Eric Anholt273e27c2011-03-30 13:01:10 -0700266
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300267static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .dot = { .min = 20000, .max = 400000 },
269 .vco = { .min = 1400000, .max = 2800000 },
270 .n = { .min = 1, .max = 6 },
271 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100272 .m1 = { .min = 8, .max = 18 },
273 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .p = { .min = 5, .max = 80 },
275 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .p2 = { .dot_limit = 200000,
277 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700278};
279
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300280static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .dot = { .min = 20000, .max = 400000 },
282 .vco = { .min = 1400000, .max = 2800000 },
283 .n = { .min = 1, .max = 6 },
284 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100285 .m1 = { .min = 8, .max = 18 },
286 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400287 .p = { .min = 7, .max = 98 },
288 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .p2 = { .dot_limit = 112000,
290 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700291};
292
Eric Anholt273e27c2011-03-30 13:01:10 -0700293
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300294static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .dot = { .min = 25000, .max = 270000 },
296 .vco = { .min = 1750000, .max = 3500000},
297 .n = { .min = 1, .max = 4 },
298 .m = { .min = 104, .max = 138 },
299 .m1 = { .min = 17, .max = 23 },
300 .m2 = { .min = 5, .max = 11 },
301 .p = { .min = 10, .max = 30 },
302 .p1 = { .min = 1, .max = 3},
303 .p2 = { .dot_limit = 270000,
304 .p2_slow = 10,
305 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800306 },
Keith Packarde4b36692009-06-05 19:22:17 -0700307};
308
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300309static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700310 .dot = { .min = 22000, .max = 400000 },
311 .vco = { .min = 1750000, .max = 3500000},
312 .n = { .min = 1, .max = 4 },
313 .m = { .min = 104, .max = 138 },
314 .m1 = { .min = 16, .max = 23 },
315 .m2 = { .min = 5, .max = 11 },
316 .p = { .min = 5, .max = 80 },
317 .p1 = { .min = 1, .max = 8},
318 .p2 = { .dot_limit = 165000,
319 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700320};
321
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300322static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .dot = { .min = 20000, .max = 115000 },
324 .vco = { .min = 1750000, .max = 3500000 },
325 .n = { .min = 1, .max = 3 },
326 .m = { .min = 104, .max = 138 },
327 .m1 = { .min = 17, .max = 23 },
328 .m2 = { .min = 5, .max = 11 },
329 .p = { .min = 28, .max = 112 },
330 .p1 = { .min = 2, .max = 8 },
331 .p2 = { .dot_limit = 0,
332 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800333 },
Keith Packarde4b36692009-06-05 19:22:17 -0700334};
335
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300336static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .dot = { .min = 80000, .max = 224000 },
338 .vco = { .min = 1750000, .max = 3500000 },
339 .n = { .min = 1, .max = 3 },
340 .m = { .min = 104, .max = 138 },
341 .m1 = { .min = 17, .max = 23 },
342 .m2 = { .min = 5, .max = 11 },
343 .p = { .min = 14, .max = 42 },
344 .p1 = { .min = 2, .max = 6 },
345 .p2 = { .dot_limit = 0,
346 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800347 },
Keith Packarde4b36692009-06-05 19:22:17 -0700348};
349
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300350static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .dot = { .min = 20000, .max = 400000},
352 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700353 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400354 .n = { .min = 3, .max = 6 },
355 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400357 .m1 = { .min = 0, .max = 0 },
358 .m2 = { .min = 0, .max = 254 },
359 .p = { .min = 5, .max = 80 },
360 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700361 .p2 = { .dot_limit = 200000,
362 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700363};
364
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300365static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400366 .dot = { .min = 20000, .max = 400000 },
367 .vco = { .min = 1700000, .max = 3500000 },
368 .n = { .min = 3, .max = 6 },
369 .m = { .min = 2, .max = 256 },
370 .m1 = { .min = 0, .max = 0 },
371 .m2 = { .min = 0, .max = 254 },
372 .p = { .min = 7, .max = 112 },
373 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700374 .p2 = { .dot_limit = 112000,
375 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700376};
377
Eric Anholt273e27c2011-03-30 13:01:10 -0700378/* Ironlake / Sandybridge
379 *
380 * We calculate clock using (register_value + 2) for N/M1/M2, so here
381 * the range value for them is (actual_value - 2).
382 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300383static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700384 .dot = { .min = 25000, .max = 350000 },
385 .vco = { .min = 1760000, .max = 3510000 },
386 .n = { .min = 1, .max = 5 },
387 .m = { .min = 79, .max = 127 },
388 .m1 = { .min = 12, .max = 22 },
389 .m2 = { .min = 5, .max = 9 },
390 .p = { .min = 5, .max = 80 },
391 .p1 = { .min = 1, .max = 8 },
392 .p2 = { .dot_limit = 225000,
393 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700394};
395
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300396static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700397 .dot = { .min = 25000, .max = 350000 },
398 .vco = { .min = 1760000, .max = 3510000 },
399 .n = { .min = 1, .max = 3 },
400 .m = { .min = 79, .max = 118 },
401 .m1 = { .min = 12, .max = 22 },
402 .m2 = { .min = 5, .max = 9 },
403 .p = { .min = 28, .max = 112 },
404 .p1 = { .min = 2, .max = 8 },
405 .p2 = { .dot_limit = 225000,
406 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800407};
408
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300409static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700410 .dot = { .min = 25000, .max = 350000 },
411 .vco = { .min = 1760000, .max = 3510000 },
412 .n = { .min = 1, .max = 3 },
413 .m = { .min = 79, .max = 127 },
414 .m1 = { .min = 12, .max = 22 },
415 .m2 = { .min = 5, .max = 9 },
416 .p = { .min = 14, .max = 56 },
417 .p1 = { .min = 2, .max = 8 },
418 .p2 = { .dot_limit = 225000,
419 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800420};
421
Eric Anholt273e27c2011-03-30 13:01:10 -0700422/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300423static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700424 .dot = { .min = 25000, .max = 350000 },
425 .vco = { .min = 1760000, .max = 3510000 },
426 .n = { .min = 1, .max = 2 },
427 .m = { .min = 79, .max = 126 },
428 .m1 = { .min = 12, .max = 22 },
429 .m2 = { .min = 5, .max = 9 },
430 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400431 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .p2 = { .dot_limit = 225000,
433 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800434};
435
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300436static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700437 .dot = { .min = 25000, .max = 350000 },
438 .vco = { .min = 1760000, .max = 3510000 },
439 .n = { .min = 1, .max = 3 },
440 .m = { .min = 79, .max = 126 },
441 .m1 = { .min = 12, .max = 22 },
442 .m2 = { .min = 5, .max = 9 },
443 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400444 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .p2 = { .dot_limit = 225000,
446 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800447};
448
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300449static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300450 /*
451 * These are the data rate limits (measured in fast clocks)
452 * since those are the strictest limits we have. The fast
453 * clock and actual rate limits are more relaxed, so checking
454 * them would make no difference.
455 */
456 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200457 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700458 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700459 .m1 = { .min = 2, .max = 3 },
460 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300461 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300462 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700463};
464
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300465static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300466 /*
467 * These are the data rate limits (measured in fast clocks)
468 * since those are the strictest limits we have. The fast
469 * clock and actual rate limits are more relaxed, so checking
470 * them would make no difference.
471 */
472 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200473 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300474 .n = { .min = 1, .max = 1 },
475 .m1 = { .min = 2, .max = 2 },
476 .m2 = { .min = 24 << 22, .max = 175 << 22 },
477 .p1 = { .min = 2, .max = 4 },
478 .p2 = { .p2_slow = 1, .p2_fast = 14 },
479};
480
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300481static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200482 /* FIXME: find real dot limits */
483 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530484 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200485 .n = { .min = 1, .max = 1 },
486 .m1 = { .min = 2, .max = 2 },
487 /* FIXME: find real m2 limits */
488 .m2 = { .min = 2 << 22, .max = 255 << 22 },
489 .p1 = { .min = 2, .max = 4 },
490 .p2 = { .p2_slow = 1, .p2_fast = 20 },
491};
492
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200493static bool
494needs_modeset(struct drm_crtc_state *state)
495{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200496 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200497}
498
Imre Deakdccbea32015-06-22 23:35:51 +0300499/*
500 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
501 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
502 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
503 * The helpers' return value is the rate of the clock that is fed to the
504 * display engine's pipe which can be the above fast dot clock rate or a
505 * divided-down version of it.
506 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500507/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300508static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800509{
Shaohua Li21778322009-02-23 15:19:16 +0800510 clock->m = clock->m2 + 2;
511 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200512 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300513 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300514 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
515 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300516
517 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800518}
519
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200520static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
521{
522 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
523}
524
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300525static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800526{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200527 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800528 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200529 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300530 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300531 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300533
534 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800535}
536
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300537static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300538{
539 clock->m = clock->m1 * clock->m2;
540 clock->p = clock->p1 * clock->p2;
541 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300542 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300543 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
544 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300545
546 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300547}
548
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300549int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300550{
551 clock->m = clock->m1 * clock->m2;
552 clock->p = clock->p1 * clock->p2;
553 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300554 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300555 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
556 clock->n << 22);
557 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300558
559 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300560}
561
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800562#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800563/**
564 * Returns whether the given set of divisors are valid for a given refclk with
565 * the given connectors.
566 */
567
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100568static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300569 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300570 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800571{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300572 if (clock->n < limit->n.min || limit->n.max < clock->n)
573 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800578 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400579 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300580
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100581 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200582 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300583 if (clock->m1 <= clock->m2)
584 INTELPllInvalid("m1 <= m2\n");
585
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100586 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200587 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300588 if (clock->p < limit->p.min || limit->p.max < clock->p)
589 INTELPllInvalid("p out of range\n");
590 if (clock->m < limit->m.min || limit->m.max < clock->m)
591 INTELPllInvalid("m out of range\n");
592 }
593
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400595 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800596 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
597 * connector, etc., rather than just a single range.
598 */
599 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400600 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800601
602 return true;
603}
604
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300605static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300606i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300607 const struct intel_crtc_state *crtc_state,
608 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800609{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300610 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800611
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300612 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100614 * For LVDS just rely on its current settings for dual-channel.
615 * We haven't figured out how to reliably set up different
616 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100618 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300619 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800620 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300621 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800622 } else {
623 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300624 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300626 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800627 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300628}
629
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200630/*
631 * Returns a set of divisors for the desired target clock with the given
632 * refclk, or FALSE. The returned values represent the clock equation:
633 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
634 *
635 * Target and reference clocks are specified in kHz.
636 *
637 * If match_clock is provided, then best_clock P divider must match the P
638 * divider from @match_clock used for LVDS downclocking.
639 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300641i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300642 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300643 int target, int refclk, struct dpll *match_clock,
644 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300645{
646 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300647 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300648 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
Akshay Joshi0206e352011-08-16 15:34:10 -0400650 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800651
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300652 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
653
Zhao Yakui42158662009-11-20 11:24:18 +0800654 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
655 clock.m1++) {
656 for (clock.m2 = limit->m2.min;
657 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200658 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800659 break;
660 for (clock.n = limit->n.min;
661 clock.n <= limit->n.max; clock.n++) {
662 for (clock.p1 = limit->p1.min;
663 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 int this_err;
665
Imre Deakdccbea32015-06-22 23:35:51 +0300666 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100667 if (!intel_PLL_is_valid(to_i915(dev),
668 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000669 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800670 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800671 if (match_clock &&
672 clock.p != match_clock->p)
673 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800674
675 this_err = abs(clock.dot - target);
676 if (this_err < err) {
677 *best_clock = clock;
678 err = this_err;
679 }
680 }
681 }
682 }
683 }
684
685 return (err != target);
686}
687
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200688/*
689 * Returns a set of divisors for the desired target clock with the given
690 * refclk, or FALSE. The returned values represent the clock equation:
691 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
692 *
693 * Target and reference clocks are specified in kHz.
694 *
695 * If match_clock is provided, then best_clock P divider must match the P
696 * divider from @match_clock used for LVDS downclocking.
697 */
Ma Lingd4906092009-03-18 20:13:27 +0800698static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300699pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200700 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300701 int target, int refclk, struct dpll *match_clock,
702 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200703{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300704 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300705 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200706 int err = target;
707
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200708 memset(best_clock, 0, sizeof(*best_clock));
709
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300710 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
711
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200712 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
713 clock.m1++) {
714 for (clock.m2 = limit->m2.min;
715 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200716 for (clock.n = limit->n.min;
717 clock.n <= limit->n.max; clock.n++) {
718 for (clock.p1 = limit->p1.min;
719 clock.p1 <= limit->p1.max; clock.p1++) {
720 int this_err;
721
Imre Deakdccbea32015-06-22 23:35:51 +0300722 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100723 if (!intel_PLL_is_valid(to_i915(dev),
724 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800725 &clock))
726 continue;
727 if (match_clock &&
728 clock.p != match_clock->p)
729 continue;
730
731 this_err = abs(clock.dot - target);
732 if (this_err < err) {
733 *best_clock = clock;
734 err = this_err;
735 }
736 }
737 }
738 }
739 }
740
741 return (err != target);
742}
743
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200744/*
745 * Returns a set of divisors for the desired target clock with the given
746 * refclk, or FALSE. The returned values represent the clock equation:
747 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200748 *
749 * Target and reference clocks are specified in kHz.
750 *
751 * If match_clock is provided, then best_clock P divider must match the P
752 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200753 */
Ma Lingd4906092009-03-18 20:13:27 +0800754static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300755g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200756 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300757 int target, int refclk, struct dpll *match_clock,
758 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800759{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300761 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800762 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300763 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400764 /* approximately equals target * 0.00585 */
765 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800766
767 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300768
769 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
770
Ma Lingd4906092009-03-18 20:13:27 +0800771 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200772 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800773 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200774 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800775 for (clock.m1 = limit->m1.max;
776 clock.m1 >= limit->m1.min; clock.m1--) {
777 for (clock.m2 = limit->m2.max;
778 clock.m2 >= limit->m2.min; clock.m2--) {
779 for (clock.p1 = limit->p1.max;
780 clock.p1 >= limit->p1.min; clock.p1--) {
781 int this_err;
782
Imre Deakdccbea32015-06-22 23:35:51 +0300783 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100784 if (!intel_PLL_is_valid(to_i915(dev),
785 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000786 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800787 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000788
789 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800790 if (this_err < err_most) {
791 *best_clock = clock;
792 err_most = this_err;
793 max_n = clock.n;
794 found = true;
795 }
796 }
797 }
798 }
799 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800800 return found;
801}
Ma Lingd4906092009-03-18 20:13:27 +0800802
Imre Deakd5dd62b2015-03-17 11:40:03 +0200803/*
804 * Check if the calculated PLL configuration is more optimal compared to the
805 * best configuration and error found so far. Return the calculated error.
806 */
807static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300808 const struct dpll *calculated_clock,
809 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200810 unsigned int best_error_ppm,
811 unsigned int *error_ppm)
812{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200813 /*
814 * For CHV ignore the error and consider only the P value.
815 * Prefer a bigger P value based on HW requirements.
816 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100817 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200818 *error_ppm = 0;
819
820 return calculated_clock->p > best_clock->p;
821 }
822
Imre Deak24be4e42015-03-17 11:40:04 +0200823 if (WARN_ON_ONCE(!target_freq))
824 return false;
825
Imre Deakd5dd62b2015-03-17 11:40:03 +0200826 *error_ppm = div_u64(1000000ULL *
827 abs(target_freq - calculated_clock->dot),
828 target_freq);
829 /*
830 * Prefer a better P value over a better (smaller) error if the error
831 * is small. Ensure this preference for future configurations too by
832 * setting the error to 0.
833 */
834 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
835 *error_ppm = 0;
836
837 return true;
838 }
839
840 return *error_ppm + 10 < best_error_ppm;
841}
842
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200843/*
844 * Returns a set of divisors for the desired target clock with the given
845 * refclk, or FALSE. The returned values represent the clock equation:
846 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
847 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800848static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300849vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200850 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300851 int target, int refclk, struct dpll *match_clock,
852 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700853{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200854 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300855 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300856 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300857 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300858 /* min update 19.2 MHz */
859 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300860 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700861
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300862 target *= 5; /* fast clock */
863
864 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700865
866 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300867 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300868 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300869 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300870 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700872 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300873 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200874 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300875
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300876 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
877 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300878
Imre Deakdccbea32015-06-22 23:35:51 +0300879 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300880
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100881 if (!intel_PLL_is_valid(to_i915(dev),
882 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300883 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300884 continue;
885
Imre Deakd5dd62b2015-03-17 11:40:03 +0200886 if (!vlv_PLL_is_optimal(dev, target,
887 &clock,
888 best_clock,
889 bestppm, &ppm))
890 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300891
Imre Deakd5dd62b2015-03-17 11:40:03 +0200892 *best_clock = clock;
893 bestppm = ppm;
894 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700895 }
896 }
897 }
898 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700899
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300900 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700901}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700902
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200903/*
904 * Returns a set of divisors for the desired target clock with the given
905 * refclk, or FALSE. The returned values represent the clock equation:
906 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
907 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300908static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300909chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200910 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300911 int target, int refclk, struct dpll *match_clock,
912 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300913{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200914 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300915 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300917 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300918 uint64_t m2;
919 int found = false;
920
921 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200922 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300923
924 /*
925 * Based on hardware doc, the n always set to 1, and m1 always
926 * set to 2. If requires to support 200Mhz refclk, we need to
927 * revisit this because n may not 1 anymore.
928 */
929 clock.n = 1, clock.m1 = 2;
930 target *= 5; /* fast clock */
931
932 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
933 for (clock.p2 = limit->p2.p2_fast;
934 clock.p2 >= limit->p2.p2_slow;
935 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200936 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300937
938 clock.p = clock.p1 * clock.p2;
939
940 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
941 clock.n) << 22, refclk * clock.m1);
942
943 if (m2 > INT_MAX/clock.m1)
944 continue;
945
946 clock.m2 = m2;
947
Imre Deakdccbea32015-06-22 23:35:51 +0300948 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100950 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300951 continue;
952
Imre Deak9ca3ba02015-03-17 11:40:05 +0200953 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
954 best_error_ppm, &error_ppm))
955 continue;
956
957 *best_clock = clock;
958 best_error_ppm = error_ppm;
959 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300960 }
961 }
962
963 return found;
964}
965
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200966bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300967 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200968{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200969 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300970 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200971
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200972 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200973 target_clock, refclk, NULL, best_clock);
974}
975
Ville Syrjälä525b9312016-10-31 22:37:02 +0200976bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300977{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300978 /* Be paranoid as we can arrive here with only partial
979 * state retrieved from the hardware during setup.
980 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100981 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300982 * as Haswell has gained clock readout/fastboot support.
983 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000984 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300985 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700986 *
987 * FIXME: The intel_crtc->active here should be switched to
988 * crtc->state->active once we have proper CRTC states wired up
989 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300990 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200991 return crtc->active && crtc->base.primary->state->fb &&
992 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300993}
994
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200995enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
996 enum pipe pipe)
997{
Ville Syrjälä98187832016-10-31 22:37:10 +0200998 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001000 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001001}
1002
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001003static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001004{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001005 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001006 u32 line1, line2;
1007 u32 line_mask;
1008
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001009 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001010 line_mask = DSL_LINEMASK_GEN2;
1011 else
1012 line_mask = DSL_LINEMASK_GEN3;
1013
1014 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001015 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001016 line2 = I915_READ(reg) & line_mask;
1017
1018 return line1 == line2;
1019}
1020
Keith Packardab7ad7f2010-10-03 00:33:06 -07001021/*
1022 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001023 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001024 *
1025 * After disabling a pipe, we can't wait for vblank in the usual way,
1026 * spinning on the vblank interrupt status bit, since we won't actually
1027 * see an interrupt when the pipe is disabled.
1028 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001029 * On Gen4 and above:
1030 * wait for the pipe register state bit to turn off
1031 *
1032 * Otherwise:
1033 * wait for the display line value to settle (it usually
1034 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001035 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001036 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001037static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001038{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001039 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001040 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001041 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001042
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001043 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001044 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001045
Keith Packardab7ad7f2010-10-03 00:33:06 -07001046 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001047 if (intel_wait_for_register(dev_priv,
1048 reg, I965_PIPECONF_ACTIVE, 0,
1049 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001050 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001051 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001052 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001053 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001054 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001055 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001056}
1057
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001059void assert_pll(struct drm_i915_private *dev_priv,
1060 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001062 u32 val;
1063 bool cur_state;
1064
Ville Syrjälä649636e2015-09-22 19:50:01 +03001065 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001066 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001067 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001068 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001069 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001070}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001071
Jani Nikula23538ef2013-08-27 15:12:22 +03001072/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001073void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001074{
1075 u32 val;
1076 bool cur_state;
1077
Ville Syrjäläa5805162015-05-26 20:42:30 +03001078 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001079 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001080 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001081
1082 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001083 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001084 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001085 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001086}
Jani Nikula23538ef2013-08-27 15:12:22 +03001087
Jesse Barnes040484a2011-01-03 12:14:26 -08001088static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1089 enum pipe pipe, bool state)
1090{
Jesse Barnes040484a2011-01-03 12:14:26 -08001091 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1093 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001094
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001095 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001096 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001097 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001098 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001099 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001101 cur_state = !!(val & FDI_TX_ENABLE);
1102 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001103 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001104 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001105 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001106}
1107#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1108#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1109
1110static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1111 enum pipe pipe, bool state)
1112{
Jesse Barnes040484a2011-01-03 12:14:26 -08001113 u32 val;
1114 bool cur_state;
1115
Ville Syrjälä649636e2015-09-22 19:50:01 +03001116 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001117 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001119 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001120 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001121}
1122#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1123#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1124
1125static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe)
1127{
Jesse Barnes040484a2011-01-03 12:14:26 -08001128 u32 val;
1129
1130 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001131 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001132 return;
1133
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001135 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 return;
1137
Ville Syrjälä649636e2015-09-22 19:50:01 +03001138 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001139 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001140}
1141
Daniel Vetter55607e82013-06-16 21:42:39 +02001142void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1143 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001144{
Jesse Barnes040484a2011-01-03 12:14:26 -08001145 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001146 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001147
Ville Syrjälä649636e2015-09-22 19:50:01 +03001148 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001150 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001151 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001152 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001153}
1154
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001155void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001156{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001157 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158 u32 val;
1159 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001160 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001162 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001163 return;
1164
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001165 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001166 u32 port_sel;
1167
Imre Deak44cb7342016-08-10 14:07:29 +03001168 pp_reg = PP_CONTROL(0);
1169 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001170
1171 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1172 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1173 panel_pipe = PIPE_B;
1174 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001175 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001176 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001177 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001178 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001179 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001180 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001181 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1182 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001183 }
1184
1185 val = I915_READ(pp_reg);
1186 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001187 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001188 locked = false;
1189
Rob Clarke2c719b2014-12-15 13:56:32 -05001190 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001192 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193}
1194
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001195static void assert_cursor(struct drm_i915_private *dev_priv,
1196 enum pipe pipe, bool state)
1197{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001198 bool cur_state;
1199
Jani Nikula2a307c22016-11-30 17:43:04 +02001200 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001201 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001202 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001203 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001204
Rob Clarke2c719b2014-12-15 13:56:32 -05001205 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001206 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001207 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001208}
1209#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1210#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1211
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001212void assert_pipe(struct drm_i915_private *dev_priv,
1213 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001214{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001215 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001216 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1217 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001218 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001219
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001220 /* we keep both pipes enabled on 830 */
1221 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001222 state = true;
1223
Imre Deak4feed0e2016-02-12 18:55:14 +02001224 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1225 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001226 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001227 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001228
1229 intel_display_power_put(dev_priv, power_domain);
1230 } else {
1231 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001232 }
1233
Rob Clarke2c719b2014-12-15 13:56:32 -05001234 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001235 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001236 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001237}
1238
Chris Wilson931872f2012-01-16 23:01:13 +00001239static void assert_plane(struct drm_i915_private *dev_priv,
1240 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001243 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244
Ville Syrjälä649636e2015-09-22 19:50:01 +03001245 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001246 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001247 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001248 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001249 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001250}
1251
Chris Wilson931872f2012-01-16 23:01:13 +00001252#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1253#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1254
Jesse Barnesb24e7172011-01-04 15:09:30 -08001255static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1256 enum pipe pipe)
1257{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001258 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259
Ville Syrjälä653e1022013-06-04 13:49:05 +03001260 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001261 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001262 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001263 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001264 "plane %c assertion failure, should be disabled but not\n",
1265 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001266 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001267 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001268
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001270 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001271 u32 val = I915_READ(DSPCNTR(i));
1272 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001273 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001274 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001275 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1276 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001277 }
1278}
1279
Jesse Barnes19332d72013-03-28 09:55:38 -07001280static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
1282{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001283 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001284
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001285 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001286 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001287 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001288 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001289 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1290 sprite, pipe_name(pipe));
1291 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001292 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001293 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001294 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001295 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001296 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001297 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001298 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001299 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001301 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001302 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001303 plane_name(pipe), pipe_name(pipe));
Ville Syrjäläab330812017-04-21 21:14:32 +03001304 } else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001305 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001306 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001307 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1308 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001309 }
1310}
1311
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001312static void assert_vblank_disabled(struct drm_crtc *crtc)
1313{
Rob Clarke2c719b2014-12-15 13:56:32 -05001314 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001315 drm_crtc_vblank_put(crtc);
1316}
1317
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001318void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1319 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001320{
Jesse Barnes92f25842011-01-04 15:09:34 -08001321 u32 val;
1322 bool enabled;
1323
Ville Syrjälä649636e2015-09-22 19:50:01 +03001324 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001325 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001326 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001327 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1328 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001329}
1330
Keith Packard4e634382011-08-06 10:39:45 -07001331static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1332 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001333{
1334 if ((val & DP_PORT_EN) == 0)
1335 return false;
1336
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001337 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001338 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001339 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1340 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001341 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001342 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1343 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001344 } else {
1345 if ((val & DP_PIPE_MASK) != (pipe << 30))
1346 return false;
1347 }
1348 return true;
1349}
1350
Keith Packard1519b992011-08-06 10:35:34 -07001351static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1352 enum pipe pipe, u32 val)
1353{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001354 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001355 return false;
1356
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001357 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001358 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001359 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001360 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001361 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1362 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001363 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001364 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001365 return false;
1366 }
1367 return true;
1368}
1369
1370static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1371 enum pipe pipe, u32 val)
1372{
1373 if ((val & LVDS_PORT_EN) == 0)
1374 return false;
1375
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001376 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001377 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1378 return false;
1379 } else {
1380 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1381 return false;
1382 }
1383 return true;
1384}
1385
1386static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1387 enum pipe pipe, u32 val)
1388{
1389 if ((val & ADPA_DAC_ENABLE) == 0)
1390 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001391 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001392 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1393 return false;
1394 } else {
1395 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1396 return false;
1397 }
1398 return true;
1399}
1400
Jesse Barnes291906f2011-02-02 12:28:03 -08001401static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001402 enum pipe pipe, i915_reg_t reg,
1403 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001404{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001405 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001406 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001407 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001408 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001409
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001410 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001411 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001412 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001413}
1414
1415static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001416 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001417{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001418 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001420 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001421 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001422
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001423 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001424 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001425 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001426}
1427
1428static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1429 enum pipe pipe)
1430{
Jesse Barnes291906f2011-02-02 12:28:03 -08001431 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001432
Keith Packardf0575e92011-07-25 22:12:43 -07001433 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1434 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1435 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001436
Ville Syrjälä649636e2015-09-22 19:50:01 +03001437 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001439 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001440 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001441
Ville Syrjälä649636e2015-09-22 19:50:01 +03001442 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001443 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001444 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001445 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001446
Paulo Zanonie2debe92013-02-18 19:00:27 -03001447 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1448 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1449 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001450}
1451
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001452static void _vlv_enable_pll(struct intel_crtc *crtc,
1453 const struct intel_crtc_state *pipe_config)
1454{
1455 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1456 enum pipe pipe = crtc->pipe;
1457
1458 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1459 POSTING_READ(DPLL(pipe));
1460 udelay(150);
1461
Chris Wilson2c30b432016-06-30 15:32:54 +01001462 if (intel_wait_for_register(dev_priv,
1463 DPLL(pipe),
1464 DPLL_LOCK_VLV,
1465 DPLL_LOCK_VLV,
1466 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001467 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1468}
1469
Ville Syrjäläd288f652014-10-28 13:20:22 +02001470static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001471 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001473 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001474 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001476 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001477
Daniel Vetter87442f72013-06-06 00:52:17 +02001478 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001479 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001480
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001481 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1482 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001483
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001484 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1485 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001486}
1487
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001488
1489static void _chv_enable_pll(struct intel_crtc *crtc,
1490 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001491{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001492 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001493 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001494 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001495 u32 tmp;
1496
Ville Syrjäläa5805162015-05-26 20:42:30 +03001497 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001498
1499 /* Enable back the 10bit clock to display controller */
1500 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1501 tmp |= DPIO_DCLKP_EN;
1502 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1503
Ville Syrjälä54433e92015-05-26 20:42:31 +03001504 mutex_unlock(&dev_priv->sb_lock);
1505
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001506 /*
1507 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1508 */
1509 udelay(1);
1510
1511 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001512 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001513
1514 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001515 if (intel_wait_for_register(dev_priv,
1516 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1517 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001518 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001519}
1520
1521static void chv_enable_pll(struct intel_crtc *crtc,
1522 const struct intel_crtc_state *pipe_config)
1523{
1524 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1525 enum pipe pipe = crtc->pipe;
1526
1527 assert_pipe_disabled(dev_priv, pipe);
1528
1529 /* PLL is protected by panel, make sure we can write it */
1530 assert_panel_unlocked(dev_priv, pipe);
1531
1532 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1533 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001534
Ville Syrjäläc2317752016-03-15 16:39:56 +02001535 if (pipe != PIPE_A) {
1536 /*
1537 * WaPixelRepeatModeFixForC0:chv
1538 *
1539 * DPLLCMD is AWOL. Use chicken bits to propagate
1540 * the value from DPLLBMD to either pipe B or C.
1541 */
1542 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1543 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1544 I915_WRITE(CBR4_VLV, 0);
1545 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1546
1547 /*
1548 * DPLLB VGA mode also seems to cause problems.
1549 * We should always have it disabled.
1550 */
1551 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1552 } else {
1553 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1554 POSTING_READ(DPLL_MD(pipe));
1555 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001556}
1557
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001558static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001559{
1560 struct intel_crtc *crtc;
1561 int count = 0;
1562
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001563 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001564 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001565 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1566 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001567
1568 return count;
1569}
1570
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001571static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001572{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001573 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001574 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001575 u32 dpll = crtc->config->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001576 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001577
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001578 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001579
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001580 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001581 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001582 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001583
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001584 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001585 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001586 /*
1587 * It appears to be important that we don't enable this
1588 * for the current pipe before otherwise configuring the
1589 * PLL. No idea how this should be handled if multiple
1590 * DVO outputs are enabled simultaneosly.
1591 */
1592 dpll |= DPLL_DVO_2X_MODE;
1593 I915_WRITE(DPLL(!crtc->pipe),
1594 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1595 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001596
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001597 /*
1598 * Apparently we need to have VGA mode enabled prior to changing
1599 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1600 * dividers, even though the register value does change.
1601 */
1602 I915_WRITE(reg, 0);
1603
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001604 I915_WRITE(reg, dpll);
1605
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001606 /* Wait for the clocks to stabilize. */
1607 POSTING_READ(reg);
1608 udelay(150);
1609
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001610 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001611 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001612 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001613 } else {
1614 /* The pixel multiplier can only be updated once the
1615 * DPLL is enabled and the clocks are stable.
1616 *
1617 * So write it again.
1618 */
1619 I915_WRITE(reg, dpll);
1620 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001621
1622 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001623 for (i = 0; i < 3; i++) {
1624 I915_WRITE(reg, dpll);
1625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
1627 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001628}
1629
1630/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001631 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001632 * @dev_priv: i915 private structure
1633 * @pipe: pipe PLL to disable
1634 *
1635 * Disable the PLL for @pipe, making sure the pipe is off first.
1636 *
1637 * Note! This is for pre-ILK only.
1638 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001639static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001640{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001641 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001642 enum pipe pipe = crtc->pipe;
1643
1644 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001645 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001646 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001647 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001648 I915_WRITE(DPLL(PIPE_B),
1649 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1650 I915_WRITE(DPLL(PIPE_A),
1651 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1652 }
1653
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001654 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001655 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656 return;
1657
1658 /* Make sure the pipe isn't still relying on us */
1659 assert_pipe_disabled(dev_priv, pipe);
1660
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001661 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001662 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001663}
1664
Jesse Barnesf6071162013-10-01 10:41:38 -07001665static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1666{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001667 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001668
1669 /* Make sure the pipe isn't still relying on us */
1670 assert_pipe_disabled(dev_priv, pipe);
1671
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001672 val = DPLL_INTEGRATED_REF_CLK_VLV |
1673 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1674 if (pipe != PIPE_A)
1675 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1676
Jesse Barnesf6071162013-10-01 10:41:38 -07001677 I915_WRITE(DPLL(pipe), val);
1678 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001679}
1680
1681static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1682{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001683 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001684 u32 val;
1685
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001686 /* Make sure the pipe isn't still relying on us */
1687 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001688
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001689 val = DPLL_SSC_REF_CLK_CHV |
1690 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001691 if (pipe != PIPE_A)
1692 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001693
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001694 I915_WRITE(DPLL(pipe), val);
1695 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001696
Ville Syrjäläa5805162015-05-26 20:42:30 +03001697 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001698
1699 /* Disable 10bit clock to display controller */
1700 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1701 val &= ~DPIO_DCLKP_EN;
1702 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1703
Ville Syrjäläa5805162015-05-26 20:42:30 +03001704 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001705}
1706
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001707void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001708 struct intel_digital_port *dport,
1709 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001710{
1711 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001712 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001713
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001714 switch (dport->port) {
1715 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001716 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001717 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001718 break;
1719 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001720 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001721 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001722 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001723 break;
1724 case PORT_D:
1725 port_mask = DPLL_PORTD_READY_MASK;
1726 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001727 break;
1728 default:
1729 BUG();
1730 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001731
Chris Wilson370004d2016-06-30 15:32:56 +01001732 if (intel_wait_for_register(dev_priv,
1733 dpll_reg, port_mask, expected_mask,
1734 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001735 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1736 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001737}
1738
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001739static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1740 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001741{
Ville Syrjälä98187832016-10-31 22:37:10 +02001742 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1743 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001744 i915_reg_t reg;
1745 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001746
Jesse Barnes040484a2011-01-03 12:14:26 -08001747 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001748 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001749
1750 /* FDI must be feeding us bits for PCH ports */
1751 assert_fdi_tx_enabled(dev_priv, pipe);
1752 assert_fdi_rx_enabled(dev_priv, pipe);
1753
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001754 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001755 /* Workaround: Set the timing override bit before enabling the
1756 * pch transcoder. */
1757 reg = TRANS_CHICKEN2(pipe);
1758 val = I915_READ(reg);
1759 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1760 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001761 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001762
Daniel Vetterab9412b2013-05-03 11:49:46 +02001763 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001764 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001765 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001766
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001767 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001768 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001769 * Make the BPC in transcoder be consistent with
1770 * that in pipeconf reg. For HDMI we must use 8bpc
1771 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001772 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001773 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001774 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001775 val |= PIPECONF_8BPC;
1776 else
1777 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001778 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001779
1780 val &= ~TRANS_INTERLACE_MASK;
1781 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001782 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001783 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001784 val |= TRANS_LEGACY_INTERLACED_ILK;
1785 else
1786 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001787 else
1788 val |= TRANS_PROGRESSIVE;
1789
Jesse Barnes040484a2011-01-03 12:14:26 -08001790 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001791 if (intel_wait_for_register(dev_priv,
1792 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1793 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001794 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001795}
1796
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001798 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001799{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001800 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001801
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001802 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001803 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001804 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001805
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001806 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001807 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001808 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001809 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001810
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001811 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001812 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001813
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001814 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1815 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001816 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001817 else
1818 val |= TRANS_PROGRESSIVE;
1819
Daniel Vetterab9412b2013-05-03 11:49:46 +02001820 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001821 if (intel_wait_for_register(dev_priv,
1822 LPT_TRANSCONF,
1823 TRANS_STATE_ENABLE,
1824 TRANS_STATE_ENABLE,
1825 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001826 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001827}
1828
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001829static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1830 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001831{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001832 i915_reg_t reg;
1833 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001834
1835 /* FDI relies on the transcoder */
1836 assert_fdi_tx_disabled(dev_priv, pipe);
1837 assert_fdi_rx_disabled(dev_priv, pipe);
1838
Jesse Barnes291906f2011-02-02 12:28:03 -08001839 /* Ports must be off as well */
1840 assert_pch_ports_disabled(dev_priv, pipe);
1841
Daniel Vetterab9412b2013-05-03 11:49:46 +02001842 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001843 val = I915_READ(reg);
1844 val &= ~TRANS_ENABLE;
1845 I915_WRITE(reg, val);
1846 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001847 if (intel_wait_for_register(dev_priv,
1848 reg, TRANS_STATE_ENABLE, 0,
1849 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001850 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001851
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001852 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001853 /* Workaround: Clear the timing override chicken bit again. */
1854 reg = TRANS_CHICKEN2(pipe);
1855 val = I915_READ(reg);
1856 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1857 I915_WRITE(reg, val);
1858 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001859}
1860
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001861void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001862{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001863 u32 val;
1864
Daniel Vetterab9412b2013-05-03 11:49:46 +02001865 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001866 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001867 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001868 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001869 if (intel_wait_for_register(dev_priv,
1870 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1871 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001872 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001873
1874 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001875 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001876 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001877 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001878}
1879
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001880enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001881{
1882 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1883
1884 WARN_ON(!crtc->config->has_pch_encoder);
1885
1886 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001887 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001888 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001889 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001890}
1891
Jesse Barnes92f25842011-01-04 15:09:34 -08001892/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001893 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001894 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001895 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001896 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001897 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001898 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001899static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001900{
Paulo Zanoni03722642014-01-17 13:51:09 -02001901 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001902 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001903 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001904 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001905 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001906 u32 val;
1907
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001908 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1909
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001910 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001911 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001912 assert_sprites_disabled(dev_priv, pipe);
1913
Jesse Barnesb24e7172011-01-04 15:09:30 -08001914 /*
1915 * A pipe without a PLL won't actually be able to drive bits from
1916 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1917 * need the check.
1918 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001919 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001920 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001921 assert_dsi_pll_enabled(dev_priv);
1922 else
1923 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001924 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001925 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001926 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001927 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001928 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001929 assert_fdi_tx_pll_enabled(dev_priv,
1930 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001931 }
1932 /* FIXME: assert CPU port conditions for SNB+ */
1933 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001934
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001935 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001937 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001938 /* we keep both pipes enabled on 830 */
1939 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001940 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001941 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001942
1943 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001944 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001945
1946 /*
1947 * Until the pipe starts DSL will read as 0, which would cause
1948 * an apparent vblank timestamp jump, which messes up also the
1949 * frame count when it's derived from the timestamps. So let's
1950 * wait for the pipe to start properly before we call
1951 * drm_crtc_vblank_on()
1952 */
1953 if (dev->max_vblank_count == 0 &&
1954 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1955 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001956}
1957
1958/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001959 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001960 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001961 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001962 * Disable the pipe of @crtc, making sure that various hardware
1963 * specific requirements are met, if applicable, e.g. plane
1964 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965 *
1966 * Will wait until the pipe has shut down before returning.
1967 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001968static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001969{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001970 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001971 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001972 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001973 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001974 u32 val;
1975
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001976 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1977
Jesse Barnesb24e7172011-01-04 15:09:30 -08001978 /*
1979 * Make sure planes won't keep trying to pump pixels to us,
1980 * or we might hang the display.
1981 */
1982 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001983 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001984 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001985
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001986 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001987 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001988 if ((val & PIPECONF_ENABLE) == 0)
1989 return;
1990
Ville Syrjälä67adc642014-08-15 01:21:57 +03001991 /*
1992 * Double wide has implications for planes
1993 * so best keep it disabled when not needed.
1994 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001995 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001996 val &= ~PIPECONF_DOUBLE_WIDE;
1997
1998 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001999 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002000 val &= ~PIPECONF_ENABLE;
2001
2002 I915_WRITE(reg, val);
2003 if ((val & PIPECONF_ENABLE) == 0)
2004 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005}
2006
Ville Syrjälä832be822016-01-12 21:08:33 +02002007static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2008{
2009 return IS_GEN2(dev_priv) ? 2048 : 4096;
2010}
2011
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002012static unsigned int
2013intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002014{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002015 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2016 unsigned int cpp = fb->format->cpp[plane];
2017
2018 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002019 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002020 return cpp;
2021 case I915_FORMAT_MOD_X_TILED:
2022 if (IS_GEN2(dev_priv))
2023 return 128;
2024 else
2025 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002026 case I915_FORMAT_MOD_Y_TILED_CCS:
2027 if (plane == 1)
2028 return 128;
2029 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002030 case I915_FORMAT_MOD_Y_TILED:
2031 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2032 return 128;
2033 else
2034 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002035 case I915_FORMAT_MOD_Yf_TILED_CCS:
2036 if (plane == 1)
2037 return 128;
2038 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002039 case I915_FORMAT_MOD_Yf_TILED:
2040 switch (cpp) {
2041 case 1:
2042 return 64;
2043 case 2:
2044 case 4:
2045 return 128;
2046 case 8:
2047 case 16:
2048 return 256;
2049 default:
2050 MISSING_CASE(cpp);
2051 return cpp;
2052 }
2053 break;
2054 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002055 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002056 return cpp;
2057 }
2058}
2059
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002060static unsigned int
2061intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002062{
Ben Widawsky2f075562017-03-24 14:29:48 -07002063 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02002064 return 1;
2065 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002066 return intel_tile_size(to_i915(fb->dev)) /
2067 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002068}
2069
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002070/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002071static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002072 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002073 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002074{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002075 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
2076 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002077
2078 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002079 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002080}
2081
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002082unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002083intel_fb_align_height(const struct drm_framebuffer *fb,
2084 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002085{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002086 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02002087
2088 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002089}
2090
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002091unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2092{
2093 unsigned int size = 0;
2094 int i;
2095
2096 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2097 size += rot_info->plane[i].width * rot_info->plane[i].height;
2098
2099 return size;
2100}
2101
Daniel Vetter75c82a52015-10-14 16:51:04 +02002102static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002103intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2104 const struct drm_framebuffer *fb,
2105 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002106{
Chris Wilson7b92c042017-01-14 00:28:26 +00002107 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002108 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002109 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002110 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002111 }
2112}
2113
Ville Syrjäläfabac482017-03-27 21:55:43 +03002114static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2115{
2116 if (IS_I830(dev_priv))
2117 return 16 * 1024;
2118 else if (IS_I85X(dev_priv))
2119 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002120 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2121 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002122 else
2123 return 4 * 1024;
2124}
2125
Ville Syrjälä603525d2016-01-12 21:08:37 +02002126static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002127{
2128 if (INTEL_INFO(dev_priv)->gen >= 9)
2129 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002130 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002131 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002132 return 128 * 1024;
2133 else if (INTEL_INFO(dev_priv)->gen >= 4)
2134 return 4 * 1024;
2135 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002136 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002137}
2138
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002139static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2140 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002141{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002142 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2143
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002144 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002145 if (plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002146 return 4096;
2147
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002148 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002149 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002150 return intel_linear_alignment(dev_priv);
2151 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002152 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002153 return 256 * 1024;
2154 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002155 case I915_FORMAT_MOD_Y_TILED_CCS:
2156 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002157 case I915_FORMAT_MOD_Y_TILED:
2158 case I915_FORMAT_MOD_Yf_TILED:
2159 return 1 * 1024 * 1024;
2160 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002161 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002162 return 0;
2163 }
2164}
2165
Chris Wilson058d88c2016-08-15 10:49:06 +01002166struct i915_vma *
2167intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002168{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002169 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002170 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002171 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002172 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002173 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002174 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002175
Matt Roperebcdd392014-07-09 16:22:11 -07002176 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2177
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002178 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002179
Ville Syrjälä3465c582016-02-15 22:54:43 +02002180 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002181
Chris Wilson693db182013-03-05 14:52:39 +00002182 /* Note that the w/a also requires 64 PTE of padding following the
2183 * bo. We currently fill all unused PTE with the shadow page and so
2184 * we should always have valid PTE following the scanout preventing
2185 * the VT-d warning.
2186 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002187 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002188 alignment = 256 * 1024;
2189
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002190 /*
2191 * Global gtt pte registers are special registers which actually forward
2192 * writes to a chunk of system memory. Which means that there is no risk
2193 * that the register values disappear as soon as we call
2194 * intel_runtime_pm_put(), so it is correct to wrap only the
2195 * pin/unpin/fence and not more.
2196 */
2197 intel_runtime_pm_get(dev_priv);
2198
Daniel Vetter9db529a2017-08-08 10:08:28 +02002199 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2200
Chris Wilson058d88c2016-08-15 10:49:06 +01002201 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002202 if (IS_ERR(vma))
2203 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002204
Chris Wilson05a20d02016-08-18 17:16:55 +01002205 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002206 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2207 * fence, whereas 965+ only requires a fence if using
2208 * framebuffer compression. For simplicity, we always, when
2209 * possible, install a fence as the cost is not that onerous.
2210 *
2211 * If we fail to fence the tiled scanout, then either the
2212 * modeset will reject the change (which is highly unlikely as
2213 * the affected systems, all but one, do not have unmappable
2214 * space) or we will not be able to enable full powersaving
2215 * techniques (also likely not to apply due to various limits
2216 * FBC and the like impose on the size of the buffer, which
2217 * presumably we violated anyway with this unmappable buffer).
2218 * Anyway, it is presumably better to stumble onwards with
2219 * something and try to run the system in a "less than optimal"
2220 * mode that matches the user configuration.
2221 */
2222 if (i915_vma_get_fence(vma) == 0)
2223 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002224 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002225
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002226 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002227err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002228 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2229
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002230 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002231 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002232}
2233
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002234void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002235{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002236 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002237
Chris Wilson49ef5292016-08-18 17:17:00 +01002238 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002239 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002240 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002241}
2242
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002243static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2244 unsigned int rotation)
2245{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002246 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002247 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2248 else
2249 return fb->pitches[plane];
2250}
2251
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002252/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002253 * Convert the x/y offsets into a linear offset.
2254 * Only valid with 0/180 degree rotation, which is fine since linear
2255 * offset is only used with linear buffers on pre-hsw and tiled buffers
2256 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2257 */
2258u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002259 const struct intel_plane_state *state,
2260 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002261{
Ville Syrjälä29490562016-01-20 18:02:50 +02002262 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002263 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002264 unsigned int pitch = fb->pitches[plane];
2265
2266 return y * pitch + x * cpp;
2267}
2268
2269/*
2270 * Add the x/y offsets derived from fb->offsets[] to the user
2271 * specified plane src x/y offsets. The resulting x/y offsets
2272 * specify the start of scanout from the beginning of the gtt mapping.
2273 */
2274void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002275 const struct intel_plane_state *state,
2276 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002277
2278{
Ville Syrjälä29490562016-01-20 18:02:50 +02002279 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2280 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002281
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002282 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002283 *x += intel_fb->rotated[plane].x;
2284 *y += intel_fb->rotated[plane].y;
2285 } else {
2286 *x += intel_fb->normal[plane].x;
2287 *y += intel_fb->normal[plane].y;
2288 }
2289}
2290
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002291static u32 __intel_adjust_tile_offset(int *x, int *y,
2292 unsigned int tile_width,
2293 unsigned int tile_height,
2294 unsigned int tile_size,
2295 unsigned int pitch_tiles,
2296 u32 old_offset,
2297 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002298{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002299 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002300 unsigned int tiles;
2301
2302 WARN_ON(old_offset & (tile_size - 1));
2303 WARN_ON(new_offset & (tile_size - 1));
2304 WARN_ON(new_offset > old_offset);
2305
2306 tiles = (old_offset - new_offset) / tile_size;
2307
2308 *y += tiles / pitch_tiles * tile_height;
2309 *x += tiles % pitch_tiles * tile_width;
2310
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002311 /* minimize x in case it got needlessly big */
2312 *y += *x / pitch_pixels * tile_height;
2313 *x %= pitch_pixels;
2314
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002315 return new_offset;
2316}
2317
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002318static u32 _intel_adjust_tile_offset(int *x, int *y,
2319 const struct drm_framebuffer *fb, int plane,
2320 unsigned int rotation,
2321 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002322{
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002323 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä353c8592016-12-14 23:30:57 +02002324 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002325 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2326
2327 WARN_ON(new_offset > old_offset);
2328
Ben Widawsky2f075562017-03-24 14:29:48 -07002329 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002330 unsigned int tile_size, tile_width, tile_height;
2331 unsigned int pitch_tiles;
2332
2333 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002334 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002335
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002336 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002337 pitch_tiles = pitch / tile_height;
2338 swap(tile_width, tile_height);
2339 } else {
2340 pitch_tiles = pitch / (tile_width * cpp);
2341 }
2342
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002343 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2344 tile_size, pitch_tiles,
2345 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002346 } else {
2347 old_offset += *y * pitch + *x * cpp;
2348
2349 *y = (old_offset - new_offset) / pitch;
2350 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2351 }
2352
2353 return new_offset;
2354}
2355
2356/*
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002357 * Adjust the tile offset by moving the difference into
2358 * the x/y offsets.
2359 */
2360static u32 intel_adjust_tile_offset(int *x, int *y,
2361 const struct intel_plane_state *state, int plane,
2362 u32 old_offset, u32 new_offset)
2363{
2364 return _intel_adjust_tile_offset(x, y, state->base.fb, plane,
2365 state->base.rotation,
2366 old_offset, new_offset);
2367}
2368
2369/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002370 * Computes the linear offset to the base tile and adjusts
2371 * x, y. bytes per pixel is assumed to be a power-of-two.
2372 *
2373 * In the 90/270 rotated case, x and y are assumed
2374 * to be already rotated to match the rotated GTT view, and
2375 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002376 *
2377 * This function is used when computing the derived information
2378 * under intel_framebuffer, so using any of that information
2379 * here is not allowed. Anything under drm_framebuffer can be
2380 * used. This is why the user has to pass in the pitch since it
2381 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002382 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002383static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2384 int *x, int *y,
2385 const struct drm_framebuffer *fb, int plane,
2386 unsigned int pitch,
2387 unsigned int rotation,
2388 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002389{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002390 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002391 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002392 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002393
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002394 if (alignment)
2395 alignment--;
2396
Ben Widawsky2f075562017-03-24 14:29:48 -07002397 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002398 unsigned int tile_size, tile_width, tile_height;
2399 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002400
Ville Syrjäläd8433102016-01-12 21:08:35 +02002401 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002402 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002403
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002404 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002405 pitch_tiles = pitch / tile_height;
2406 swap(tile_width, tile_height);
2407 } else {
2408 pitch_tiles = pitch / (tile_width * cpp);
2409 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002410
Ville Syrjäläd8433102016-01-12 21:08:35 +02002411 tile_rows = *y / tile_height;
2412 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002413
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002414 tiles = *x / tile_width;
2415 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002416
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002417 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2418 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002419
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002420 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2421 tile_size, pitch_tiles,
2422 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002423 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002424 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002425 offset_aligned = offset & ~alignment;
2426
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002427 *y = (offset & alignment) / pitch;
2428 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002429 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002430
2431 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002432}
2433
Ville Syrjälä6687c902015-09-15 13:16:41 +03002434u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002435 const struct intel_plane_state *state,
2436 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002437{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002438 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2439 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002440 const struct drm_framebuffer *fb = state->base.fb;
2441 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002442 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002443 u32 alignment;
2444
2445 if (intel_plane->id == PLANE_CURSOR)
2446 alignment = intel_cursor_alignment(dev_priv);
2447 else
2448 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002449
2450 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2451 rotation, alignment);
2452}
2453
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002454/* Convert the fb->offset[] into x/y offsets */
2455static int intel_fb_offset_to_xy(int *x, int *y,
2456 const struct drm_framebuffer *fb, int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002457{
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002458 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002459
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002460 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
2461 fb->offsets[plane] % intel_tile_size(dev_priv))
2462 return -EINVAL;
2463
2464 *x = 0;
2465 *y = 0;
2466
2467 _intel_adjust_tile_offset(x, y,
2468 fb, plane, DRM_MODE_ROTATE_0,
2469 fb->offsets[plane], 0);
2470
2471 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002472}
2473
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002474static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2475{
2476 switch (fb_modifier) {
2477 case I915_FORMAT_MOD_X_TILED:
2478 return I915_TILING_X;
2479 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002480 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002481 return I915_TILING_Y;
2482 default:
2483 return I915_TILING_NONE;
2484 }
2485}
2486
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002487static const struct drm_format_info ccs_formats[] = {
2488 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2489 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2490 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2491 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2492};
2493
2494static const struct drm_format_info *
2495lookup_format_info(const struct drm_format_info formats[],
2496 int num_formats, u32 format)
2497{
2498 int i;
2499
2500 for (i = 0; i < num_formats; i++) {
2501 if (formats[i].format == format)
2502 return &formats[i];
2503 }
2504
2505 return NULL;
2506}
2507
2508static const struct drm_format_info *
2509intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2510{
2511 switch (cmd->modifier[0]) {
2512 case I915_FORMAT_MOD_Y_TILED_CCS:
2513 case I915_FORMAT_MOD_Yf_TILED_CCS:
2514 return lookup_format_info(ccs_formats,
2515 ARRAY_SIZE(ccs_formats),
2516 cmd->pixel_format);
2517 default:
2518 return NULL;
2519 }
2520}
2521
Ville Syrjälä6687c902015-09-15 13:16:41 +03002522static int
2523intel_fill_fb_info(struct drm_i915_private *dev_priv,
2524 struct drm_framebuffer *fb)
2525{
2526 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2527 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2528 u32 gtt_offset_rotated = 0;
2529 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002530 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002531 unsigned int tile_size = intel_tile_size(dev_priv);
2532
2533 for (i = 0; i < num_planes; i++) {
2534 unsigned int width, height;
2535 unsigned int cpp, size;
2536 u32 offset;
2537 int x, y;
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002538 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002539
Ville Syrjälä353c8592016-12-14 23:30:57 +02002540 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002541 width = drm_framebuffer_plane_width(fb->width, fb, i);
2542 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002543
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002544 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2545 if (ret) {
2546 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2547 i, fb->offsets[i]);
2548 return ret;
2549 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002550
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002551 if ((fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2552 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) && i == 1) {
2553 int hsub = fb->format->hsub;
2554 int vsub = fb->format->vsub;
2555 int tile_width, tile_height;
2556 int main_x, main_y;
2557 int ccs_x, ccs_y;
2558
2559 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002560 tile_width *= hsub;
2561 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002562
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002563 ccs_x = (x * hsub) % tile_width;
2564 ccs_y = (y * vsub) % tile_height;
2565 main_x = intel_fb->normal[0].x % tile_width;
2566 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002567
2568 /*
2569 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2570 * x/y offsets must match between CCS and the main surface.
2571 */
2572 if (main_x != ccs_x || main_y != ccs_y) {
2573 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2574 main_x, main_y,
2575 ccs_x, ccs_y,
2576 intel_fb->normal[0].x,
2577 intel_fb->normal[0].y,
2578 x, y);
2579 return -EINVAL;
2580 }
2581 }
2582
Ville Syrjälä6687c902015-09-15 13:16:41 +03002583 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002584 * The fence (if used) is aligned to the start of the object
2585 * so having the framebuffer wrap around across the edge of the
2586 * fenced region doesn't really work. We have no API to configure
2587 * the fence start offset within the object (nor could we probably
2588 * on gen2/3). So it's just easier if we just require that the
2589 * fb layout agrees with the fence layout. We already check that the
2590 * fb stride matches the fence stride elsewhere.
2591 */
Ville Syrjälä18db2292017-08-24 22:10:50 +03002592 if (i == 0 && i915_gem_object_is_tiled(intel_fb->obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002593 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002594 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2595 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002596 return -EINVAL;
2597 }
2598
2599 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002600 * First pixel of the framebuffer from
2601 * the start of the normal gtt mapping.
2602 */
2603 intel_fb->normal[i].x = x;
2604 intel_fb->normal[i].y = y;
2605
2606 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002607 fb, i, fb->pitches[i],
Robert Fossc2c446a2017-05-19 16:50:17 -04002608 DRM_MODE_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002609 offset /= tile_size;
2610
Ben Widawsky2f075562017-03-24 14:29:48 -07002611 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002612 unsigned int tile_width, tile_height;
2613 unsigned int pitch_tiles;
2614 struct drm_rect r;
2615
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002616 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002617
2618 rot_info->plane[i].offset = offset;
2619 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2620 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2621 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2622
2623 intel_fb->rotated[i].pitch =
2624 rot_info->plane[i].height * tile_height;
2625
2626 /* how many tiles does this plane need */
2627 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2628 /*
2629 * If the plane isn't horizontally tile aligned,
2630 * we need one more tile.
2631 */
2632 if (x != 0)
2633 size++;
2634
2635 /* rotate the x/y offsets to match the GTT view */
2636 r.x1 = x;
2637 r.y1 = y;
2638 r.x2 = x + width;
2639 r.y2 = y + height;
2640 drm_rect_rotate(&r,
2641 rot_info->plane[i].width * tile_width,
2642 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002643 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002644 x = r.x1;
2645 y = r.y1;
2646
2647 /* rotate the tile dimensions to match the GTT view */
2648 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2649 swap(tile_width, tile_height);
2650
2651 /*
2652 * We only keep the x/y offsets, so push all of the
2653 * gtt offset into the x/y offsets.
2654 */
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002655 __intel_adjust_tile_offset(&x, &y,
2656 tile_width, tile_height,
2657 tile_size, pitch_tiles,
2658 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002659
2660 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2661
2662 /*
2663 * First pixel of the framebuffer from
2664 * the start of the rotated gtt mapping.
2665 */
2666 intel_fb->rotated[i].x = x;
2667 intel_fb->rotated[i].y = y;
2668 } else {
2669 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2670 x * cpp, tile_size);
2671 }
2672
2673 /* how many tiles in total needed in the bo */
2674 max_size = max(max_size, offset + size);
2675 }
2676
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002677 if (max_size * tile_size > intel_fb->obj->base.size) {
2678 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2679 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002680 return -EINVAL;
2681 }
2682
2683 return 0;
2684}
2685
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002686static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002687{
2688 switch (format) {
2689 case DISPPLANE_8BPP:
2690 return DRM_FORMAT_C8;
2691 case DISPPLANE_BGRX555:
2692 return DRM_FORMAT_XRGB1555;
2693 case DISPPLANE_BGRX565:
2694 return DRM_FORMAT_RGB565;
2695 default:
2696 case DISPPLANE_BGRX888:
2697 return DRM_FORMAT_XRGB8888;
2698 case DISPPLANE_RGBX888:
2699 return DRM_FORMAT_XBGR8888;
2700 case DISPPLANE_BGRX101010:
2701 return DRM_FORMAT_XRGB2101010;
2702 case DISPPLANE_RGBX101010:
2703 return DRM_FORMAT_XBGR2101010;
2704 }
2705}
2706
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002707static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2708{
2709 switch (format) {
2710 case PLANE_CTL_FORMAT_RGB_565:
2711 return DRM_FORMAT_RGB565;
2712 default:
2713 case PLANE_CTL_FORMAT_XRGB_8888:
2714 if (rgb_order) {
2715 if (alpha)
2716 return DRM_FORMAT_ABGR8888;
2717 else
2718 return DRM_FORMAT_XBGR8888;
2719 } else {
2720 if (alpha)
2721 return DRM_FORMAT_ARGB8888;
2722 else
2723 return DRM_FORMAT_XRGB8888;
2724 }
2725 case PLANE_CTL_FORMAT_XRGB_2101010:
2726 if (rgb_order)
2727 return DRM_FORMAT_XBGR2101010;
2728 else
2729 return DRM_FORMAT_XRGB2101010;
2730 }
2731}
2732
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002733static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002734intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2735 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002736{
2737 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002738 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002739 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002740 struct drm_i915_gem_object *obj = NULL;
2741 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002742 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002743 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2744 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2745 PAGE_SIZE);
2746
2747 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002748
Chris Wilsonff2652e2014-03-10 08:07:02 +00002749 if (plane_config->size == 0)
2750 return false;
2751
Paulo Zanoni3badb492015-09-23 12:52:23 -03002752 /* If the FB is too big, just don't use it since fbdev is not very
2753 * important and we should probably use that space with FBC or other
2754 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002755 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002756 return false;
2757
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002758 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002759 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002760 base_aligned,
2761 base_aligned,
2762 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002763 mutex_unlock(&dev->struct_mutex);
2764 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002765 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002766
Chris Wilson3e510a82016-08-05 10:14:23 +01002767 if (plane_config->tiling == I915_TILING_X)
2768 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002769
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002770 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002771 mode_cmd.width = fb->width;
2772 mode_cmd.height = fb->height;
2773 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002774 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002775 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002776
Chris Wilson24dbf512017-02-15 10:59:18 +00002777 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002778 DRM_DEBUG_KMS("intel fb init failed\n");
2779 goto out_unref_obj;
2780 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002781
Jesse Barnes484b41d2014-03-07 08:57:55 -08002782
Daniel Vetterf6936e22015-03-26 12:17:05 +01002783 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002784 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002785
2786out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002787 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002788 return false;
2789}
2790
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002791static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002792intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2793 struct intel_plane_state *plane_state,
2794 bool visible)
2795{
2796 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2797
2798 plane_state->base.visible = visible;
2799
2800 /* FIXME pre-g4x don't work like this */
2801 if (visible) {
2802 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2803 crtc_state->active_planes |= BIT(plane->id);
2804 } else {
2805 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2806 crtc_state->active_planes &= ~BIT(plane->id);
2807 }
2808
2809 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2810 crtc_state->base.crtc->name,
2811 crtc_state->active_planes);
2812}
2813
2814static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002815intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2816 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002817{
2818 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002819 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002820 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002821 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002822 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002823 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002824 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2825 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002826 struct intel_plane_state *intel_state =
2827 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002828 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002829
Damien Lespiau2d140302015-02-05 17:22:18 +00002830 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002831 return;
2832
Daniel Vetterf6936e22015-03-26 12:17:05 +01002833 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002834 fb = &plane_config->fb->base;
2835 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002836 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002837
Damien Lespiau2d140302015-02-05 17:22:18 +00002838 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002839
2840 /*
2841 * Failed to alloc the obj, check to see if we should share
2842 * an fb with another CRTC instead
2843 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002844 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002845 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002846
2847 if (c == &intel_crtc->base)
2848 continue;
2849
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002850 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002851 continue;
2852
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002853 state = to_intel_plane_state(c->primary->state);
2854 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002855 continue;
2856
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002857 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2858 fb = c->primary->fb;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002859 drm_framebuffer_reference(fb);
2860 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002861 }
2862 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002863
Matt Roper200757f2015-12-03 11:37:36 -08002864 /*
2865 * We've failed to reconstruct the BIOS FB. Current display state
2866 * indicates that the primary plane is visible, but has a NULL FB,
2867 * which will lead to problems later if we don't fix it up. The
2868 * simplest solution is to just disable the primary plane now and
2869 * pretend the BIOS never had it enabled.
2870 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002871 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2872 to_intel_plane_state(plane_state),
2873 false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02002874 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Ville Syrjälä72259532017-03-02 19:15:05 +02002875 trace_intel_disable_plane(primary, intel_crtc);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03002876 intel_plane->disable_plane(intel_plane, intel_crtc);
Matt Roper200757f2015-12-03 11:37:36 -08002877
Daniel Vetter88595ac2015-03-26 12:42:24 +01002878 return;
2879
2880valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002881 mutex_lock(&dev->struct_mutex);
2882 intel_state->vma =
2883 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2884 mutex_unlock(&dev->struct_mutex);
2885 if (IS_ERR(intel_state->vma)) {
2886 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2887 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2888
2889 intel_state->vma = NULL;
2890 drm_framebuffer_unreference(fb);
2891 return;
2892 }
2893
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002894 plane_state->src_x = 0;
2895 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002896 plane_state->src_w = fb->width << 16;
2897 plane_state->src_h = fb->height << 16;
2898
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002899 plane_state->crtc_x = 0;
2900 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002901 plane_state->crtc_w = fb->width;
2902 plane_state->crtc_h = fb->height;
2903
Rob Clark1638d302016-11-05 11:08:08 -04002904 intel_state->base.src = drm_plane_state_src(plane_state);
2905 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002906
Daniel Vetter88595ac2015-03-26 12:42:24 +01002907 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002908 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002909 dev_priv->preserve_bios_swizzle = true;
2910
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002911 drm_framebuffer_reference(fb);
2912 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002913 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002914
2915 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2916 to_intel_plane_state(plane_state),
2917 true);
2918
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002919 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2920 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002921}
2922
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002923static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2924 unsigned int rotation)
2925{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002926 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002927
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002928 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002929 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002930 case I915_FORMAT_MOD_X_TILED:
2931 switch (cpp) {
2932 case 8:
2933 return 4096;
2934 case 4:
2935 case 2:
2936 case 1:
2937 return 8192;
2938 default:
2939 MISSING_CASE(cpp);
2940 break;
2941 }
2942 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002943 case I915_FORMAT_MOD_Y_TILED_CCS:
2944 case I915_FORMAT_MOD_Yf_TILED_CCS:
2945 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002946 case I915_FORMAT_MOD_Y_TILED:
2947 case I915_FORMAT_MOD_Yf_TILED:
2948 switch (cpp) {
2949 case 8:
2950 return 2048;
2951 case 4:
2952 return 4096;
2953 case 2:
2954 case 1:
2955 return 8192;
2956 default:
2957 MISSING_CASE(cpp);
2958 break;
2959 }
2960 break;
2961 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002962 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002963 }
2964
2965 return 2048;
2966}
2967
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002968static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2969 int main_x, int main_y, u32 main_offset)
2970{
2971 const struct drm_framebuffer *fb = plane_state->base.fb;
2972 int hsub = fb->format->hsub;
2973 int vsub = fb->format->vsub;
2974 int aux_x = plane_state->aux.x;
2975 int aux_y = plane_state->aux.y;
2976 u32 aux_offset = plane_state->aux.offset;
2977 u32 alignment = intel_surf_alignment(fb, 1);
2978
2979 while (aux_offset >= main_offset && aux_y <= main_y) {
2980 int x, y;
2981
2982 if (aux_x == main_x && aux_y == main_y)
2983 break;
2984
2985 if (aux_offset == 0)
2986 break;
2987
2988 x = aux_x / hsub;
2989 y = aux_y / vsub;
2990 aux_offset = intel_adjust_tile_offset(&x, &y, plane_state, 1,
2991 aux_offset, aux_offset - alignment);
2992 aux_x = x * hsub + aux_x % hsub;
2993 aux_y = y * vsub + aux_y % vsub;
2994 }
2995
2996 if (aux_x != main_x || aux_y != main_y)
2997 return false;
2998
2999 plane_state->aux.offset = aux_offset;
3000 plane_state->aux.x = aux_x;
3001 plane_state->aux.y = aux_y;
3002
3003 return true;
3004}
3005
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003006static int skl_check_main_surface(struct intel_plane_state *plane_state)
3007{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003008 const struct drm_framebuffer *fb = plane_state->base.fb;
3009 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02003010 int x = plane_state->base.src.x1 >> 16;
3011 int y = plane_state->base.src.y1 >> 16;
3012 int w = drm_rect_width(&plane_state->base.src) >> 16;
3013 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003014 int max_width = skl_max_plane_width(fb, 0, rotation);
3015 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003016 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003017
3018 if (w > max_width || h > max_height) {
3019 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
3020 w, h, max_width, max_height);
3021 return -EINVAL;
3022 }
3023
3024 intel_add_fb_offsets(&x, &y, plane_state, 0);
3025 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003026 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003027
3028 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02003029 * AUX surface offset is specified as the distance from the
3030 * main surface offset, and it must be non-negative. Make
3031 * sure that is what we will get.
3032 */
3033 if (offset > aux_offset)
3034 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3035 offset, aux_offset & ~(alignment - 1));
3036
3037 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003038 * When using an X-tiled surface, the plane blows up
3039 * if the x offset + width exceed the stride.
3040 *
3041 * TODO: linear and Y-tiled seem fine, Yf untested,
3042 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003043 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003044 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003045
3046 while ((x + w) * cpp > fb->pitches[0]) {
3047 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003048 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003049 return -EINVAL;
3050 }
3051
3052 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3053 offset, offset - alignment);
3054 }
3055 }
3056
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003057 /*
3058 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3059 * they match with the main surface x/y offsets.
3060 */
3061 if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3062 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3063 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3064 if (offset == 0)
3065 break;
3066
3067 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3068 offset, offset - alignment);
3069 }
3070
3071 if (x != plane_state->aux.x || y != plane_state->aux.y) {
3072 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3073 return -EINVAL;
3074 }
3075 }
3076
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003077 plane_state->main.offset = offset;
3078 plane_state->main.x = x;
3079 plane_state->main.y = y;
3080
3081 return 0;
3082}
3083
Ville Syrjälä8d970652016-01-28 16:30:28 +02003084static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3085{
3086 const struct drm_framebuffer *fb = plane_state->base.fb;
3087 unsigned int rotation = plane_state->base.rotation;
3088 int max_width = skl_max_plane_width(fb, 1, rotation);
3089 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003090 int x = plane_state->base.src.x1 >> 17;
3091 int y = plane_state->base.src.y1 >> 17;
3092 int w = drm_rect_width(&plane_state->base.src) >> 17;
3093 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003094 u32 offset;
3095
3096 intel_add_fb_offsets(&x, &y, plane_state, 1);
3097 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3098
3099 /* FIXME not quite sure how/if these apply to the chroma plane */
3100 if (w > max_width || h > max_height) {
3101 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3102 w, h, max_width, max_height);
3103 return -EINVAL;
3104 }
3105
3106 plane_state->aux.offset = offset;
3107 plane_state->aux.x = x;
3108 plane_state->aux.y = y;
3109
3110 return 0;
3111}
3112
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003113static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3114{
3115 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
3116 struct intel_crtc *crtc = to_intel_crtc(plane_state->base.crtc);
3117 const struct drm_framebuffer *fb = plane_state->base.fb;
3118 int src_x = plane_state->base.src.x1 >> 16;
3119 int src_y = plane_state->base.src.y1 >> 16;
3120 int hsub = fb->format->hsub;
3121 int vsub = fb->format->vsub;
3122 int x = src_x / hsub;
3123 int y = src_y / vsub;
3124 u32 offset;
3125
3126 switch (plane->id) {
3127 case PLANE_PRIMARY:
3128 case PLANE_SPRITE0:
3129 break;
3130 default:
3131 DRM_DEBUG_KMS("RC support only on plane 1 and 2\n");
3132 return -EINVAL;
3133 }
3134
3135 if (crtc->pipe == PIPE_C) {
3136 DRM_DEBUG_KMS("No RC support on pipe C\n");
3137 return -EINVAL;
3138 }
3139
3140 if (plane_state->base.rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180)) {
3141 DRM_DEBUG_KMS("RC support only with 0/180 degree rotation %x\n",
3142 plane_state->base.rotation);
3143 return -EINVAL;
3144 }
3145
3146 intel_add_fb_offsets(&x, &y, plane_state, 1);
3147 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3148
3149 plane_state->aux.offset = offset;
3150 plane_state->aux.x = x * hsub + src_x % hsub;
3151 plane_state->aux.y = y * vsub + src_y % vsub;
3152
3153 return 0;
3154}
3155
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003156int skl_check_plane_surface(struct intel_plane_state *plane_state)
3157{
3158 const struct drm_framebuffer *fb = plane_state->base.fb;
3159 unsigned int rotation = plane_state->base.rotation;
3160 int ret;
3161
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003162 if (!plane_state->base.visible)
3163 return 0;
3164
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003165 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003166 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003167 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003168 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003169 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003170
Ville Syrjälä8d970652016-01-28 16:30:28 +02003171 /*
3172 * Handle the AUX surface first since
3173 * the main surface setup depends on it.
3174 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003175 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02003176 ret = skl_check_nv12_aux_surface(plane_state);
3177 if (ret)
3178 return ret;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003179 } else if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3180 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3181 ret = skl_check_ccs_aux_surface(plane_state);
3182 if (ret)
3183 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003184 } else {
3185 plane_state->aux.offset = ~0xfff;
3186 plane_state->aux.x = 0;
3187 plane_state->aux.y = 0;
3188 }
3189
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003190 ret = skl_check_main_surface(plane_state);
3191 if (ret)
3192 return ret;
3193
3194 return 0;
3195}
3196
Ville Syrjälä7145f602017-03-23 21:27:07 +02003197static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3198 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003199{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003200 struct drm_i915_private *dev_priv =
3201 to_i915(plane_state->base.plane->dev);
3202 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3203 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003204 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003205 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003206
Ville Syrjälä7145f602017-03-23 21:27:07 +02003207 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003208
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003209 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3210 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003211 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003212
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003213 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3214 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003215
Ville Syrjäläd509e282017-03-27 21:55:32 +03003216 if (INTEL_GEN(dev_priv) < 4)
3217 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003218
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003219 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003220 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003221 dspcntr |= DISPPLANE_8BPP;
3222 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003223 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003224 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003225 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003226 case DRM_FORMAT_RGB565:
3227 dspcntr |= DISPPLANE_BGRX565;
3228 break;
3229 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003230 dspcntr |= DISPPLANE_BGRX888;
3231 break;
3232 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003233 dspcntr |= DISPPLANE_RGBX888;
3234 break;
3235 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003236 dspcntr |= DISPPLANE_BGRX101010;
3237 break;
3238 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003239 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003240 break;
3241 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003242 MISSING_CASE(fb->format->format);
3243 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003244 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003245
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003246 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003247 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003248 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003249
Robert Fossc2c446a2017-05-19 16:50:17 -04003250 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003251 dspcntr |= DISPPLANE_ROTATE_180;
3252
Robert Fossc2c446a2017-05-19 16:50:17 -04003253 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003254 dspcntr |= DISPPLANE_MIRROR;
3255
Ville Syrjälä7145f602017-03-23 21:27:07 +02003256 return dspcntr;
3257}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003258
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003259int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003260{
3261 struct drm_i915_private *dev_priv =
3262 to_i915(plane_state->base.plane->dev);
3263 int src_x = plane_state->base.src.x1 >> 16;
3264 int src_y = plane_state->base.src.y1 >> 16;
3265 u32 offset;
3266
3267 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003268
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003269 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003270 offset = intel_compute_tile_offset(&src_x, &src_y,
3271 plane_state, 0);
3272 else
3273 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003274
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003275 /* HSW/BDW do this automagically in hardware */
3276 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3277 unsigned int rotation = plane_state->base.rotation;
3278 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3279 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3280
Robert Fossc2c446a2017-05-19 16:50:17 -04003281 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003282 src_x += src_w - 1;
3283 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003284 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003285 src_x += src_w - 1;
3286 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303287 }
3288
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003289 plane_state->main.offset = offset;
3290 plane_state->main.x = src_x;
3291 plane_state->main.y = src_y;
3292
3293 return 0;
3294}
3295
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003296static void i9xx_update_primary_plane(struct intel_plane *primary,
Ville Syrjälä7145f602017-03-23 21:27:07 +02003297 const struct intel_crtc_state *crtc_state,
3298 const struct intel_plane_state *plane_state)
3299{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003300 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3301 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3302 const struct drm_framebuffer *fb = plane_state->base.fb;
3303 enum plane plane = primary->plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003304 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003305 u32 dspcntr = plane_state->ctl;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003306 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003307 int x = plane_state->main.x;
3308 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003309 unsigned long irqflags;
3310
Ville Syrjälä29490562016-01-20 18:02:50 +02003311 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003312
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003313 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003314 crtc->dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003315 else
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003316 crtc->dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003317
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003318 crtc->adjusted_x = x;
3319 crtc->adjusted_y = y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003320
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003321 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3322
Ville Syrjälä78587de2017-03-09 17:44:32 +02003323 if (INTEL_GEN(dev_priv) < 4) {
3324 /* pipesrc and dspsize control the size that is scaled from,
3325 * which should always be the user's requested size.
3326 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003327 I915_WRITE_FW(DSPSIZE(plane),
3328 ((crtc_state->pipe_src_h - 1) << 16) |
3329 (crtc_state->pipe_src_w - 1));
3330 I915_WRITE_FW(DSPPOS(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003331 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003332 I915_WRITE_FW(PRIMSIZE(plane),
3333 ((crtc_state->pipe_src_h - 1) << 16) |
3334 (crtc_state->pipe_src_w - 1));
3335 I915_WRITE_FW(PRIMPOS(plane), 0);
3336 I915_WRITE_FW(PRIMCNSTALPHA(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003337 }
3338
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003339 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303340
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003341 I915_WRITE_FW(DSPSTRIDE(plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003342 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3343 I915_WRITE_FW(DSPSURF(plane),
3344 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003345 crtc->dspaddr_offset);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003346 I915_WRITE_FW(DSPOFFSET(plane), (y << 16) | x);
3347 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003348 I915_WRITE_FW(DSPSURF(plane),
3349 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003350 crtc->dspaddr_offset);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003351 I915_WRITE_FW(DSPTILEOFF(plane), (y << 16) | x);
3352 I915_WRITE_FW(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003353 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003354 I915_WRITE_FW(DSPADDR(plane),
3355 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003356 crtc->dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003357 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003358 POSTING_READ_FW(reg);
3359
3360 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003361}
3362
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003363static void i9xx_disable_primary_plane(struct intel_plane *primary,
3364 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003365{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003366 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3367 enum plane plane = primary->plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003368 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003369
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003370 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3371
3372 I915_WRITE_FW(DSPCNTR(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003373 if (INTEL_INFO(dev_priv)->gen >= 4)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003374 I915_WRITE_FW(DSPSURF(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003375 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003376 I915_WRITE_FW(DSPADDR(plane), 0);
3377 POSTING_READ_FW(DSPCNTR(plane));
3378
3379 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003380}
3381
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003382static u32
3383intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003384{
Ben Widawsky2f075562017-03-24 14:29:48 -07003385 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003386 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003387 else
3388 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003389}
3390
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003391static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3392{
3393 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003394 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003395
3396 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3397 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3398 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003399}
3400
Chandra Kondurua1b22782015-04-07 15:28:45 -07003401/*
3402 * This function detaches (aka. unbinds) unused scalers in hardware
3403 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003404static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003405{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003406 struct intel_crtc_scaler_state *scaler_state;
3407 int i;
3408
Chandra Kondurua1b22782015-04-07 15:28:45 -07003409 scaler_state = &intel_crtc->config->scaler_state;
3410
3411 /* loop through and disable scalers that aren't in use */
3412 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003413 if (!scaler_state->scalers[i].in_use)
3414 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003415 }
3416}
3417
Ville Syrjäläd2196772016-01-28 18:33:11 +02003418u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3419 unsigned int rotation)
3420{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003421 u32 stride;
3422
3423 if (plane >= fb->format->num_planes)
3424 return 0;
3425
3426 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003427
3428 /*
3429 * The stride is either expressed as a multiple of 64 bytes chunks for
3430 * linear buffers or in number of tiles for tiled buffers.
3431 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003432 if (drm_rotation_90_or_270(rotation))
3433 stride /= intel_tile_height(fb, plane);
3434 else
3435 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003436
3437 return stride;
3438}
3439
Ville Syrjälä2e881262017-03-17 23:17:56 +02003440static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003441{
Chandra Konduru6156a452015-04-27 13:48:39 -07003442 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003443 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003444 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003445 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003446 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003447 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003448 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003449 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003450 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003451 /*
3452 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3453 * to be already pre-multiplied. We need to add a knob (or a different
3454 * DRM_FORMAT) for user-space to configure that.
3455 */
3456 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003457 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003458 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003459 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003460 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003461 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003462 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003463 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003464 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003465 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003466 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003467 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003468 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003469 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003470 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003471 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003472 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003473 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003474 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003475 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003476 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003477
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003478 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003479}
3480
Ville Syrjälä2e881262017-03-17 23:17:56 +02003481static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003482{
Chandra Konduru6156a452015-04-27 13:48:39 -07003483 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003484 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003485 break;
3486 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003487 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003488 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003489 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003490 case I915_FORMAT_MOD_Y_TILED_CCS:
3491 return PLANE_CTL_TILED_Y | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003492 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003493 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003494 case I915_FORMAT_MOD_Yf_TILED_CCS:
3495 return PLANE_CTL_TILED_YF | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003496 default:
3497 MISSING_CASE(fb_modifier);
3498 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003499
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003500 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003501}
3502
Ville Syrjälä2e881262017-03-17 23:17:56 +02003503static u32 skl_plane_ctl_rotation(unsigned int rotation)
Chandra Konduru6156a452015-04-27 13:48:39 -07003504{
Chandra Konduru6156a452015-04-27 13:48:39 -07003505 switch (rotation) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003506 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003507 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303508 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003509 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303510 * while i915 HW rotation is clockwise, thats why this swapping.
3511 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003512 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303513 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003514 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003515 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003516 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303517 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003518 default:
3519 MISSING_CASE(rotation);
3520 }
3521
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003522 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003523}
3524
Ville Syrjälä2e881262017-03-17 23:17:56 +02003525u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3526 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003527{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003528 struct drm_i915_private *dev_priv =
3529 to_i915(plane_state->base.plane->dev);
3530 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003531 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003532 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003533 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003534
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003535 plane_ctl = PLANE_CTL_ENABLE;
3536
Rodrigo Vivi6602be02017-07-06 14:01:13 -07003537 if (!IS_GEMINILAKE(dev_priv) && !IS_CANNONLAKE(dev_priv)) {
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003538 plane_ctl |=
3539 PLANE_CTL_PIPE_GAMMA_ENABLE |
3540 PLANE_CTL_PIPE_CSC_ENABLE |
3541 PLANE_CTL_PLANE_GAMMA_DISABLE;
3542 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003543
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003544 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003545 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Chandra Konduru6156a452015-04-27 13:48:39 -07003546 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003547
Ville Syrjälä2e881262017-03-17 23:17:56 +02003548 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3549 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3550 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3551 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3552
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003553 return plane_ctl;
3554}
3555
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003556static void skylake_update_primary_plane(struct intel_plane *plane,
Damien Lespiau70d21f02013-07-03 21:06:04 +01003557 const struct intel_crtc_state *crtc_state,
3558 const struct intel_plane_state *plane_state)
3559{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003560 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3561 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3562 const struct drm_framebuffer *fb = plane_state->base.fb;
3563 enum plane_id plane_id = plane->id;
3564 enum pipe pipe = plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003565 u32 plane_ctl = plane_state->ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003566 unsigned int rotation = plane_state->base.rotation;
3567 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003568 u32 aux_stride = skl_plane_stride(fb, 1, rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003569 u32 surf_addr = plane_state->main.offset;
3570 int scaler_id = plane_state->scaler_id;
3571 int src_x = plane_state->main.x;
3572 int src_y = plane_state->main.y;
3573 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3574 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3575 int dst_x = plane_state->base.dst.x1;
3576 int dst_y = plane_state->base.dst.y1;
3577 int dst_w = drm_rect_width(&plane_state->base.dst);
3578 int dst_h = drm_rect_height(&plane_state->base.dst);
3579 unsigned long irqflags;
3580
Ville Syrjälä6687c902015-09-15 13:16:41 +03003581 /* Sizes are 0 based */
3582 src_w--;
3583 src_h--;
3584 dst_w--;
3585 dst_h--;
3586
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003587 crtc->dspaddr_offset = surf_addr;
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003588
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003589 crtc->adjusted_x = src_x;
3590 crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003591
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003592 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3593
Rodrigo Vivi6602be02017-07-06 14:01:13 -07003594 if (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003595 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
3596 PLANE_COLOR_PIPE_GAMMA_ENABLE |
3597 PLANE_COLOR_PIPE_CSC_ENABLE |
3598 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003599 }
3600
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003601 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
3602 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3603 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
3604 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003605 I915_WRITE_FW(PLANE_AUX_DIST(pipe, plane_id),
3606 (plane_state->aux.offset - surf_addr) | aux_stride);
3607 I915_WRITE_FW(PLANE_AUX_OFFSET(pipe, plane_id),
3608 (plane_state->aux.y << 16) | plane_state->aux.x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003609
3610 if (scaler_id >= 0) {
3611 uint32_t ps_ctrl = 0;
3612
3613 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003614 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003615 crtc_state->scaler_state.scalers[scaler_id].mode;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003616 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3617 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3618 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3619 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3620 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003621 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003622 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003623 }
3624
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003625 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
3626 intel_plane_ggtt_offset(plane_state) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003627
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003628 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3629
3630 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003631}
3632
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003633static void skylake_disable_primary_plane(struct intel_plane *primary,
3634 struct intel_crtc *crtc)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003635{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003636 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3637 enum plane_id plane_id = primary->id;
3638 enum pipe pipe = primary->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003639 unsigned long irqflags;
Lyude62e0fb82016-08-22 12:50:08 -04003640
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003641 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3642
3643 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
3644 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
3645 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3646
3647 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003648}
3649
Maarten Lankhorst73974892016-08-05 23:28:27 +03003650static int
3651__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003652 struct drm_atomic_state *state,
3653 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003654{
3655 struct drm_crtc_state *crtc_state;
3656 struct drm_crtc *crtc;
3657 int i, ret;
3658
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003659 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003660 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003661
3662 if (!state)
3663 return 0;
3664
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003665 /*
3666 * We've duplicated the state, pointers to the old state are invalid.
3667 *
3668 * Don't attempt to use the old state until we commit the duplicated state.
3669 */
3670 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003671 /*
3672 * Force recalculation even if we restore
3673 * current state. With fast modeset this may not result
3674 * in a modeset when the state is compatible.
3675 */
3676 crtc_state->mode_changed = true;
3677 }
3678
3679 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003680 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3681 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003682
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003683 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003684
3685 WARN_ON(ret == -EDEADLK);
3686 return ret;
3687}
3688
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003689static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3690{
Ville Syrjäläae981042016-08-05 23:28:30 +03003691 return intel_has_gpu_reset(dev_priv) &&
3692 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003693}
3694
Chris Wilsonc0336662016-05-06 15:40:21 +01003695void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003696{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003697 struct drm_device *dev = &dev_priv->drm;
3698 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3699 struct drm_atomic_state *state;
3700 int ret;
3701
Daniel Vetterce87ea12017-07-19 14:54:55 +02003702
3703 /* reset doesn't touch the display */
3704 if (!i915.force_reset_modeset_test &&
3705 !gpu_reset_clobbers_display(dev_priv))
3706 return;
3707
Daniel Vetter9db529a2017-08-08 10:08:28 +02003708 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3709 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3710 wake_up_all(&dev_priv->gpu_error.wait_queue);
3711
3712 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3713 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3714 i915_gem_set_wedged(dev_priv);
3715 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003716
Maarten Lankhorst73974892016-08-05 23:28:27 +03003717 /*
3718 * Need mode_config.mutex so that we don't
3719 * trample ongoing ->detect() and whatnot.
3720 */
3721 mutex_lock(&dev->mode_config.mutex);
3722 drm_modeset_acquire_init(ctx, 0);
3723 while (1) {
3724 ret = drm_modeset_lock_all_ctx(dev, ctx);
3725 if (ret != -EDEADLK)
3726 break;
3727
3728 drm_modeset_backoff(ctx);
3729 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003730 /*
3731 * Disabling the crtcs gracefully seems nicer. Also the
3732 * g33 docs say we should at least disable all the planes.
3733 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003734 state = drm_atomic_helper_duplicate_state(dev, ctx);
3735 if (IS_ERR(state)) {
3736 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003737 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003738 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003739 }
3740
3741 ret = drm_atomic_helper_disable_all(dev, ctx);
3742 if (ret) {
3743 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003744 drm_atomic_state_put(state);
3745 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003746 }
3747
3748 dev_priv->modeset_restore_state = state;
3749 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003750}
3751
Chris Wilsonc0336662016-05-06 15:40:21 +01003752void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003753{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003754 struct drm_device *dev = &dev_priv->drm;
3755 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3756 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3757 int ret;
3758
Daniel Vetterce87ea12017-07-19 14:54:55 +02003759 /* reset doesn't touch the display */
3760 if (!i915.force_reset_modeset_test &&
3761 !gpu_reset_clobbers_display(dev_priv))
3762 return;
3763
3764 if (!state)
3765 goto unlock;
3766
Maarten Lankhorst73974892016-08-05 23:28:27 +03003767 dev_priv->modeset_restore_state = NULL;
3768
Ville Syrjälä75147472014-11-24 18:28:11 +02003769 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003770 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003771 /* for testing only restore the display */
3772 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003773 if (ret)
3774 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003775 } else {
3776 /*
3777 * The display has been reset as well,
3778 * so need a full re-initialization.
3779 */
3780 intel_runtime_pm_disable_interrupts(dev_priv);
3781 intel_runtime_pm_enable_interrupts(dev_priv);
3782
Imre Deak51f59202016-09-14 13:04:13 +03003783 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003784 intel_modeset_init_hw(dev);
3785
3786 spin_lock_irq(&dev_priv->irq_lock);
3787 if (dev_priv->display.hpd_irq_setup)
3788 dev_priv->display.hpd_irq_setup(dev_priv);
3789 spin_unlock_irq(&dev_priv->irq_lock);
3790
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003791 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003792 if (ret)
3793 DRM_ERROR("Restoring old state failed with %i\n", ret);
3794
3795 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003796 }
3797
Daniel Vetterce87ea12017-07-19 14:54:55 +02003798 drm_atomic_state_put(state);
3799unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003800 drm_modeset_drop_locks(ctx);
3801 drm_modeset_acquire_fini(ctx);
3802 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003803
3804 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003805}
3806
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003807static void intel_update_pipe_config(struct intel_crtc *crtc,
3808 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003809{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003810 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003811 struct intel_crtc_state *pipe_config =
3812 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003813
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003814 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3815 crtc->base.mode = crtc->base.state->mode;
3816
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003817 /*
3818 * Update pipe size and adjust fitter if needed: the reason for this is
3819 * that in compute_mode_changes we check the native mode (not the pfit
3820 * mode) to see if we can flip rather than do a full mode set. In the
3821 * fastboot case, we'll flip, but if we don't update the pipesrc and
3822 * pfit state, we'll end up with a big fb scanned out into the wrong
3823 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003824 */
3825
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003826 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003827 ((pipe_config->pipe_src_w - 1) << 16) |
3828 (pipe_config->pipe_src_h - 1));
3829
3830 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003831 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003832 skl_detach_scalers(crtc);
3833
3834 if (pipe_config->pch_pfit.enabled)
3835 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003836 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003837 if (pipe_config->pch_pfit.enabled)
3838 ironlake_pfit_enable(crtc);
3839 else if (old_crtc_state->pch_pfit.enabled)
3840 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003841 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003842}
3843
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003844static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003845{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003846 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003847 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003848 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003849 i915_reg_t reg;
3850 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003851
3852 /* enable normal train */
3853 reg = FDI_TX_CTL(pipe);
3854 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003855 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003856 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3857 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003858 } else {
3859 temp &= ~FDI_LINK_TRAIN_NONE;
3860 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003861 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003862 I915_WRITE(reg, temp);
3863
3864 reg = FDI_RX_CTL(pipe);
3865 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003866 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003867 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3868 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3869 } else {
3870 temp &= ~FDI_LINK_TRAIN_NONE;
3871 temp |= FDI_LINK_TRAIN_NONE;
3872 }
3873 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3874
3875 /* wait one idle pattern time */
3876 POSTING_READ(reg);
3877 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003878
3879 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003880 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003881 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3882 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003883}
3884
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003885/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003886static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3887 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003888{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003889 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003890 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003891 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003892 i915_reg_t reg;
3893 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003894
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003895 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003896 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003897
Adam Jacksone1a44742010-06-25 15:32:14 -04003898 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3899 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003900 reg = FDI_RX_IMR(pipe);
3901 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003902 temp &= ~FDI_RX_SYMBOL_LOCK;
3903 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003904 I915_WRITE(reg, temp);
3905 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003906 udelay(150);
3907
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003908 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003909 reg = FDI_TX_CTL(pipe);
3910 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003911 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003912 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003913 temp &= ~FDI_LINK_TRAIN_NONE;
3914 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003915 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003916
Chris Wilson5eddb702010-09-11 13:48:45 +01003917 reg = FDI_RX_CTL(pipe);
3918 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003919 temp &= ~FDI_LINK_TRAIN_NONE;
3920 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003921 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3922
3923 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003924 udelay(150);
3925
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003926 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003927 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3928 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3929 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003930
Chris Wilson5eddb702010-09-11 13:48:45 +01003931 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003932 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003933 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003934 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3935
3936 if ((temp & FDI_RX_BIT_LOCK)) {
3937 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003938 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003939 break;
3940 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003941 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003942 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003943 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003944
3945 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003946 reg = FDI_TX_CTL(pipe);
3947 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003948 temp &= ~FDI_LINK_TRAIN_NONE;
3949 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003950 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003951
Chris Wilson5eddb702010-09-11 13:48:45 +01003952 reg = FDI_RX_CTL(pipe);
3953 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003954 temp &= ~FDI_LINK_TRAIN_NONE;
3955 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003956 I915_WRITE(reg, temp);
3957
3958 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003959 udelay(150);
3960
Chris Wilson5eddb702010-09-11 13:48:45 +01003961 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003962 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003963 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003964 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3965
3966 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003967 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003968 DRM_DEBUG_KMS("FDI train 2 done.\n");
3969 break;
3970 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003971 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003972 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003973 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003974
3975 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003976
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003977}
3978
Akshay Joshi0206e352011-08-16 15:34:10 -04003979static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003980 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3981 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3982 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3983 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3984};
3985
3986/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003987static void gen6_fdi_link_train(struct intel_crtc *crtc,
3988 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003989{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003990 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003991 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003992 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003993 i915_reg_t reg;
3994 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003995
Adam Jacksone1a44742010-06-25 15:32:14 -04003996 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3997 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003998 reg = FDI_RX_IMR(pipe);
3999 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004000 temp &= ~FDI_RX_SYMBOL_LOCK;
4001 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01004002 I915_WRITE(reg, temp);
4003
4004 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004005 udelay(150);
4006
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004007 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01004008 reg = FDI_TX_CTL(pipe);
4009 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004010 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004011 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004012 temp &= ~FDI_LINK_TRAIN_NONE;
4013 temp |= FDI_LINK_TRAIN_PATTERN_1;
4014 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4015 /* SNB-B */
4016 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01004017 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004018
Daniel Vetterd74cf322012-10-26 10:58:13 +02004019 I915_WRITE(FDI_RX_MISC(pipe),
4020 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4021
Chris Wilson5eddb702010-09-11 13:48:45 +01004022 reg = FDI_RX_CTL(pipe);
4023 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004024 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004025 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4026 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4027 } else {
4028 temp &= ~FDI_LINK_TRAIN_NONE;
4029 temp |= FDI_LINK_TRAIN_PATTERN_1;
4030 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004031 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4032
4033 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004034 udelay(150);
4035
Akshay Joshi0206e352011-08-16 15:34:10 -04004036 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004037 reg = FDI_TX_CTL(pipe);
4038 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004039 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4040 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004041 I915_WRITE(reg, temp);
4042
4043 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004044 udelay(500);
4045
Sean Paulfa37d392012-03-02 12:53:39 -05004046 for (retry = 0; retry < 5; retry++) {
4047 reg = FDI_RX_IIR(pipe);
4048 temp = I915_READ(reg);
4049 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4050 if (temp & FDI_RX_BIT_LOCK) {
4051 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4052 DRM_DEBUG_KMS("FDI train 1 done.\n");
4053 break;
4054 }
4055 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004056 }
Sean Paulfa37d392012-03-02 12:53:39 -05004057 if (retry < 5)
4058 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004059 }
4060 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004061 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004062
4063 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004064 reg = FDI_TX_CTL(pipe);
4065 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004066 temp &= ~FDI_LINK_TRAIN_NONE;
4067 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004068 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004069 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4070 /* SNB-B */
4071 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
4072 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004073 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004074
Chris Wilson5eddb702010-09-11 13:48:45 +01004075 reg = FDI_RX_CTL(pipe);
4076 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004077 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004078 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4079 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
4080 } else {
4081 temp &= ~FDI_LINK_TRAIN_NONE;
4082 temp |= FDI_LINK_TRAIN_PATTERN_2;
4083 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004084 I915_WRITE(reg, temp);
4085
4086 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004087 udelay(150);
4088
Akshay Joshi0206e352011-08-16 15:34:10 -04004089 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004090 reg = FDI_TX_CTL(pipe);
4091 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004092 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4093 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004094 I915_WRITE(reg, temp);
4095
4096 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004097 udelay(500);
4098
Sean Paulfa37d392012-03-02 12:53:39 -05004099 for (retry = 0; retry < 5; retry++) {
4100 reg = FDI_RX_IIR(pipe);
4101 temp = I915_READ(reg);
4102 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4103 if (temp & FDI_RX_SYMBOL_LOCK) {
4104 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4105 DRM_DEBUG_KMS("FDI train 2 done.\n");
4106 break;
4107 }
4108 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004109 }
Sean Paulfa37d392012-03-02 12:53:39 -05004110 if (retry < 5)
4111 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004112 }
4113 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004114 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004115
4116 DRM_DEBUG_KMS("FDI train done.\n");
4117}
4118
Jesse Barnes357555c2011-04-28 15:09:55 -07004119/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004120static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4121 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004122{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004123 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004124 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004125 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004126 i915_reg_t reg;
4127 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004128
4129 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4130 for train result */
4131 reg = FDI_RX_IMR(pipe);
4132 temp = I915_READ(reg);
4133 temp &= ~FDI_RX_SYMBOL_LOCK;
4134 temp &= ~FDI_RX_BIT_LOCK;
4135 I915_WRITE(reg, temp);
4136
4137 POSTING_READ(reg);
4138 udelay(150);
4139
Daniel Vetter01a415f2012-10-27 15:58:40 +02004140 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4141 I915_READ(FDI_RX_IIR(pipe)));
4142
Jesse Barnes139ccd32013-08-19 11:04:55 -07004143 /* Try each vswing and preemphasis setting twice before moving on */
4144 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4145 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004146 reg = FDI_TX_CTL(pipe);
4147 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004148 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4149 temp &= ~FDI_TX_ENABLE;
4150 I915_WRITE(reg, temp);
4151
4152 reg = FDI_RX_CTL(pipe);
4153 temp = I915_READ(reg);
4154 temp &= ~FDI_LINK_TRAIN_AUTO;
4155 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4156 temp &= ~FDI_RX_ENABLE;
4157 I915_WRITE(reg, temp);
4158
4159 /* enable CPU FDI TX and PCH FDI RX */
4160 reg = FDI_TX_CTL(pipe);
4161 temp = I915_READ(reg);
4162 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004163 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004164 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004165 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004166 temp |= snb_b_fdi_train_param[j/2];
4167 temp |= FDI_COMPOSITE_SYNC;
4168 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4169
4170 I915_WRITE(FDI_RX_MISC(pipe),
4171 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4172
4173 reg = FDI_RX_CTL(pipe);
4174 temp = I915_READ(reg);
4175 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4176 temp |= FDI_COMPOSITE_SYNC;
4177 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4178
4179 POSTING_READ(reg);
4180 udelay(1); /* should be 0.5us */
4181
4182 for (i = 0; i < 4; i++) {
4183 reg = FDI_RX_IIR(pipe);
4184 temp = I915_READ(reg);
4185 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4186
4187 if (temp & FDI_RX_BIT_LOCK ||
4188 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4189 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4190 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4191 i);
4192 break;
4193 }
4194 udelay(1); /* should be 0.5us */
4195 }
4196 if (i == 4) {
4197 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4198 continue;
4199 }
4200
4201 /* Train 2 */
4202 reg = FDI_TX_CTL(pipe);
4203 temp = I915_READ(reg);
4204 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4205 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4206 I915_WRITE(reg, temp);
4207
4208 reg = FDI_RX_CTL(pipe);
4209 temp = I915_READ(reg);
4210 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4211 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004212 I915_WRITE(reg, temp);
4213
4214 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004215 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004216
Jesse Barnes139ccd32013-08-19 11:04:55 -07004217 for (i = 0; i < 4; i++) {
4218 reg = FDI_RX_IIR(pipe);
4219 temp = I915_READ(reg);
4220 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004221
Jesse Barnes139ccd32013-08-19 11:04:55 -07004222 if (temp & FDI_RX_SYMBOL_LOCK ||
4223 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4224 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4225 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4226 i);
4227 goto train_done;
4228 }
4229 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004230 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004231 if (i == 4)
4232 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004233 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004234
Jesse Barnes139ccd32013-08-19 11:04:55 -07004235train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004236 DRM_DEBUG_KMS("FDI train done.\n");
4237}
4238
Daniel Vetter88cefb62012-08-12 19:27:14 +02004239static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004240{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004241 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004242 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004243 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004244 i915_reg_t reg;
4245 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004246
Jesse Barnes0e23b992010-09-10 11:10:00 -07004247 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004248 reg = FDI_RX_CTL(pipe);
4249 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004250 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004251 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004252 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004253 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4254
4255 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004256 udelay(200);
4257
4258 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004259 temp = I915_READ(reg);
4260 I915_WRITE(reg, temp | FDI_PCDCLK);
4261
4262 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004263 udelay(200);
4264
Paulo Zanoni20749732012-11-23 15:30:38 -02004265 /* Enable CPU FDI TX PLL, always on for Ironlake */
4266 reg = FDI_TX_CTL(pipe);
4267 temp = I915_READ(reg);
4268 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4269 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004270
Paulo Zanoni20749732012-11-23 15:30:38 -02004271 POSTING_READ(reg);
4272 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004273 }
4274}
4275
Daniel Vetter88cefb62012-08-12 19:27:14 +02004276static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4277{
4278 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004279 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004280 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004281 i915_reg_t reg;
4282 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004283
4284 /* Switch from PCDclk to Rawclk */
4285 reg = FDI_RX_CTL(pipe);
4286 temp = I915_READ(reg);
4287 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4288
4289 /* Disable CPU FDI TX PLL */
4290 reg = FDI_TX_CTL(pipe);
4291 temp = I915_READ(reg);
4292 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4293
4294 POSTING_READ(reg);
4295 udelay(100);
4296
4297 reg = FDI_RX_CTL(pipe);
4298 temp = I915_READ(reg);
4299 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4300
4301 /* Wait for the clocks to turn off. */
4302 POSTING_READ(reg);
4303 udelay(100);
4304}
4305
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004306static void ironlake_fdi_disable(struct drm_crtc *crtc)
4307{
4308 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004309 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4311 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004312 i915_reg_t reg;
4313 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004314
4315 /* disable CPU FDI tx and PCH FDI rx */
4316 reg = FDI_TX_CTL(pipe);
4317 temp = I915_READ(reg);
4318 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4319 POSTING_READ(reg);
4320
4321 reg = FDI_RX_CTL(pipe);
4322 temp = I915_READ(reg);
4323 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004324 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004325 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4326
4327 POSTING_READ(reg);
4328 udelay(100);
4329
4330 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004331 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004332 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004333
4334 /* still set train pattern 1 */
4335 reg = FDI_TX_CTL(pipe);
4336 temp = I915_READ(reg);
4337 temp &= ~FDI_LINK_TRAIN_NONE;
4338 temp |= FDI_LINK_TRAIN_PATTERN_1;
4339 I915_WRITE(reg, temp);
4340
4341 reg = FDI_RX_CTL(pipe);
4342 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004343 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004344 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4345 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4346 } else {
4347 temp &= ~FDI_LINK_TRAIN_NONE;
4348 temp |= FDI_LINK_TRAIN_PATTERN_1;
4349 }
4350 /* BPC in FDI rx is consistent with that in PIPECONF */
4351 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004352 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004353 I915_WRITE(reg, temp);
4354
4355 POSTING_READ(reg);
4356 udelay(100);
4357}
4358
Chris Wilson49d73912016-11-29 09:50:08 +00004359bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004360{
Daniel Vetterfa058872017-07-20 19:57:52 +02004361 struct drm_crtc *crtc;
4362 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004363
Daniel Vetterfa058872017-07-20 19:57:52 +02004364 drm_for_each_crtc(crtc, &dev_priv->drm) {
4365 struct drm_crtc_commit *commit;
4366 spin_lock(&crtc->commit_lock);
4367 commit = list_first_entry_or_null(&crtc->commit_list,
4368 struct drm_crtc_commit, commit_entry);
4369 cleanup_done = commit ?
4370 try_wait_for_completion(&commit->cleanup_done) : true;
4371 spin_unlock(&crtc->commit_lock);
4372
4373 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004374 continue;
4375
Daniel Vetterfa058872017-07-20 19:57:52 +02004376 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004377
4378 return true;
4379 }
4380
4381 return false;
4382}
4383
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004384void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004385{
4386 u32 temp;
4387
4388 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4389
4390 mutex_lock(&dev_priv->sb_lock);
4391
4392 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4393 temp |= SBI_SSCCTL_DISABLE;
4394 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4395
4396 mutex_unlock(&dev_priv->sb_lock);
4397}
4398
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004399/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004400static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004401{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004402 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4403 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004404 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4405 u32 temp;
4406
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004407 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004408
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004409 /* The iCLK virtual clock root frequency is in MHz,
4410 * but the adjusted_mode->crtc_clock in in KHz. To get the
4411 * divisors, it is necessary to divide one by another, so we
4412 * convert the virtual clock precision to KHz here for higher
4413 * precision.
4414 */
4415 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004416 u32 iclk_virtual_root_freq = 172800 * 1000;
4417 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004418 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004419
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004420 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4421 clock << auxdiv);
4422 divsel = (desired_divisor / iclk_pi_range) - 2;
4423 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004424
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004425 /*
4426 * Near 20MHz is a corner case which is
4427 * out of range for the 7-bit divisor
4428 */
4429 if (divsel <= 0x7f)
4430 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004431 }
4432
4433 /* This should not happen with any sane values */
4434 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4435 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4436 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4437 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4438
4439 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004440 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004441 auxdiv,
4442 divsel,
4443 phasedir,
4444 phaseinc);
4445
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004446 mutex_lock(&dev_priv->sb_lock);
4447
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004448 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004449 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004450 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4451 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4452 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4453 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4454 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4455 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004456 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004457
4458 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004459 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004460 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4461 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004462 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004463
4464 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004465 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004466 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004467 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004468
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004469 mutex_unlock(&dev_priv->sb_lock);
4470
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004471 /* Wait for initialization time */
4472 udelay(24);
4473
4474 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4475}
4476
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004477int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4478{
4479 u32 divsel, phaseinc, auxdiv;
4480 u32 iclk_virtual_root_freq = 172800 * 1000;
4481 u32 iclk_pi_range = 64;
4482 u32 desired_divisor;
4483 u32 temp;
4484
4485 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4486 return 0;
4487
4488 mutex_lock(&dev_priv->sb_lock);
4489
4490 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4491 if (temp & SBI_SSCCTL_DISABLE) {
4492 mutex_unlock(&dev_priv->sb_lock);
4493 return 0;
4494 }
4495
4496 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4497 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4498 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4499 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4500 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4501
4502 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4503 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4504 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4505
4506 mutex_unlock(&dev_priv->sb_lock);
4507
4508 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4509
4510 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4511 desired_divisor << auxdiv);
4512}
4513
Daniel Vetter275f01b22013-05-03 11:49:47 +02004514static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4515 enum pipe pch_transcoder)
4516{
4517 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004518 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004519 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004520
4521 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4522 I915_READ(HTOTAL(cpu_transcoder)));
4523 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4524 I915_READ(HBLANK(cpu_transcoder)));
4525 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4526 I915_READ(HSYNC(cpu_transcoder)));
4527
4528 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4529 I915_READ(VTOTAL(cpu_transcoder)));
4530 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4531 I915_READ(VBLANK(cpu_transcoder)));
4532 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4533 I915_READ(VSYNC(cpu_transcoder)));
4534 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4535 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4536}
4537
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004538static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004539{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004540 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004541 uint32_t temp;
4542
4543 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004544 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004545 return;
4546
4547 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4548 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4549
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004550 temp &= ~FDI_BC_BIFURCATION_SELECT;
4551 if (enable)
4552 temp |= FDI_BC_BIFURCATION_SELECT;
4553
4554 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004555 I915_WRITE(SOUTH_CHICKEN1, temp);
4556 POSTING_READ(SOUTH_CHICKEN1);
4557}
4558
4559static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4560{
4561 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004562
4563 switch (intel_crtc->pipe) {
4564 case PIPE_A:
4565 break;
4566 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004567 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004568 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004569 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004570 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004571
4572 break;
4573 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004574 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004575
4576 break;
4577 default:
4578 BUG();
4579 }
4580}
4581
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004582/* Return which DP Port should be selected for Transcoder DP control */
4583static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004584intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004585{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004586 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004587 struct intel_encoder *encoder;
4588
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004589 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004590 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004591 encoder->type == INTEL_OUTPUT_EDP)
4592 return enc_to_dig_port(&encoder->base)->port;
4593 }
4594
4595 return -1;
4596}
4597
Jesse Barnesf67a5592011-01-05 10:31:48 -08004598/*
4599 * Enable PCH resources required for PCH ports:
4600 * - PCH PLLs
4601 * - FDI training & RX/TX
4602 * - update transcoder timings
4603 * - DP transcoding bits
4604 * - transcoder
4605 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004606static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004607{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004608 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004609 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004610 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004611 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004612 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004613
Daniel Vetterab9412b2013-05-03 11:49:46 +02004614 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004615
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004616 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004617 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004618
Daniel Vettercd986ab2012-10-26 10:58:12 +02004619 /* Write the TU size bits before fdi link training, so that error
4620 * detection works. */
4621 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4622 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4623
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004624 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004625 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004626
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004627 /* We need to program the right clock selection before writing the pixel
4628 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004629 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004630 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004631
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004632 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004633 temp |= TRANS_DPLL_ENABLE(pipe);
4634 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004635 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004636 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004637 temp |= sel;
4638 else
4639 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004640 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004641 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004642
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004643 /* XXX: pch pll's can be enabled any time before we enable the PCH
4644 * transcoder, and we actually should do this to not upset any PCH
4645 * transcoder that already use the clock when we share it.
4646 *
4647 * Note that enable_shared_dpll tries to do the right thing, but
4648 * get_shared_dpll unconditionally resets the pll - we need that to have
4649 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004650 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004651
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004652 /* set transcoder timing, panel must allow it */
4653 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004654 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004655
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004656 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004657
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004658 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004659 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004660 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004661 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004662 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004663 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004664 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004665 temp = I915_READ(reg);
4666 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004667 TRANS_DP_SYNC_MASK |
4668 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004669 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004670 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004671
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004672 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004673 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004674 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004675 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004676
4677 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004678 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004679 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004680 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004681 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004682 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004683 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004684 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004685 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004686 break;
4687 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004688 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004689 }
4690
Chris Wilson5eddb702010-09-11 13:48:45 +01004691 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004692 }
4693
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004694 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004695}
4696
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004697static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004698{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004699 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004700 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004701 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004702
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004703 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004704
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004705 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004706
Paulo Zanoni0540e482012-10-31 18:12:40 -02004707 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004708 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004709
Paulo Zanoni937bb612012-10-31 18:12:47 -02004710 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004711}
4712
Daniel Vettera1520312013-05-03 11:49:50 +02004713static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004714{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004715 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004716 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004717 u32 temp;
4718
4719 temp = I915_READ(dslreg);
4720 udelay(500);
4721 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004722 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004723 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004724 }
4725}
4726
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004727static int
4728skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004729 unsigned int scaler_user, int *scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004730 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004731{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004732 struct intel_crtc_scaler_state *scaler_state =
4733 &crtc_state->scaler_state;
4734 struct intel_crtc *intel_crtc =
4735 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304736 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4737 const struct drm_display_mode *adjusted_mode =
4738 &crtc_state->base.adjusted_mode;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004739 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004740
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004741 /*
4742 * Src coordinates are already rotated by 270 degrees for
4743 * the 90/270 degree plane rotation cases (to match the
4744 * GTT mapping), hence no need to account for rotation here.
4745 */
4746 need_scaling = src_w != dst_w || src_h != dst_h;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004747
Shashank Sharmae5c05932017-07-21 20:55:05 +05304748 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4749 need_scaling = true;
4750
Chandra Kondurua1b22782015-04-07 15:28:45 -07004751 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304752 * Scaling/fitting not supported in IF-ID mode in GEN9+
4753 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4754 * Once NV12 is enabled, handle it here while allocating scaler
4755 * for NV12.
4756 */
4757 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4758 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4759 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4760 return -EINVAL;
4761 }
4762
4763 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004764 * if plane is being disabled or scaler is no more required or force detach
4765 * - free scaler binded to this plane/crtc
4766 * - in order to do this, update crtc->scaler_usage
4767 *
4768 * Here scaler state in crtc_state is set free so that
4769 * scaler can be assigned to other user. Actual register
4770 * update to free the scaler is done in plane/panel-fit programming.
4771 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4772 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004773 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004774 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004775 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004776 scaler_state->scalers[*scaler_id].in_use = 0;
4777
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004778 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4779 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4780 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004781 scaler_state->scaler_users);
4782 *scaler_id = -1;
4783 }
4784 return 0;
4785 }
4786
4787 /* range checks */
4788 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4789 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4790
4791 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4792 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004793 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004794 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004795 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004796 return -EINVAL;
4797 }
4798
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004799 /* mark this plane as a scaler user in crtc_state */
4800 scaler_state->scaler_users |= (1 << scaler_user);
4801 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4802 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4803 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4804 scaler_state->scaler_users);
4805
4806 return 0;
4807}
4808
4809/**
4810 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4811 *
4812 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004813 *
4814 * Return
4815 * 0 - scaler_usage updated successfully
4816 * error - requested scaling cannot be supported or other error condition
4817 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004818int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004819{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004820 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004821
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004822 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004823 &state->scaler_state.scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004824 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004825 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004826}
4827
4828/**
4829 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4830 *
4831 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004832 * @plane_state: atomic plane state to update
4833 *
4834 * Return
4835 * 0 - scaler_usage updated successfully
4836 * error - requested scaling cannot be supported or other error condition
4837 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004838static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4839 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004840{
4841
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004842 struct intel_plane *intel_plane =
4843 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004844 struct drm_framebuffer *fb = plane_state->base.fb;
4845 int ret;
4846
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004847 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004848
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004849 ret = skl_update_scaler(crtc_state, force_detach,
4850 drm_plane_index(&intel_plane->base),
4851 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004852 drm_rect_width(&plane_state->base.src) >> 16,
4853 drm_rect_height(&plane_state->base.src) >> 16,
4854 drm_rect_width(&plane_state->base.dst),
4855 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004856
4857 if (ret || plane_state->scaler_id < 0)
4858 return ret;
4859
Chandra Kondurua1b22782015-04-07 15:28:45 -07004860 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004861 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004862 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4863 intel_plane->base.base.id,
4864 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004865 return -EINVAL;
4866 }
4867
4868 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004869 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004870 case DRM_FORMAT_RGB565:
4871 case DRM_FORMAT_XBGR8888:
4872 case DRM_FORMAT_XRGB8888:
4873 case DRM_FORMAT_ABGR8888:
4874 case DRM_FORMAT_ARGB8888:
4875 case DRM_FORMAT_XRGB2101010:
4876 case DRM_FORMAT_XBGR2101010:
4877 case DRM_FORMAT_YUYV:
4878 case DRM_FORMAT_YVYU:
4879 case DRM_FORMAT_UYVY:
4880 case DRM_FORMAT_VYUY:
4881 break;
4882 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004883 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4884 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004885 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004886 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004887 }
4888
Chandra Kondurua1b22782015-04-07 15:28:45 -07004889 return 0;
4890}
4891
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004892static void skylake_scaler_disable(struct intel_crtc *crtc)
4893{
4894 int i;
4895
4896 for (i = 0; i < crtc->num_scalers; i++)
4897 skl_detach_scaler(crtc, i);
4898}
4899
4900static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004901{
4902 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004903 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004904 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004905 struct intel_crtc_scaler_state *scaler_state =
4906 &crtc->config->scaler_state;
4907
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004908 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004909 int id;
4910
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004911 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004912 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004913
4914 id = scaler_state->scaler_id;
4915 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4916 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4917 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4918 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004919 }
4920}
4921
Jesse Barnesb074cec2013-04-25 12:55:02 -07004922static void ironlake_pfit_enable(struct intel_crtc *crtc)
4923{
4924 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004925 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004926 int pipe = crtc->pipe;
4927
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004928 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004929 /* Force use of hard-coded filter coefficients
4930 * as some pre-programmed values are broken,
4931 * e.g. x201.
4932 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004933 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004934 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4935 PF_PIPE_SEL_IVB(pipe));
4936 else
4937 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004938 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4939 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004940 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004941}
4942
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004943void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004944{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004945 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004946 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004947
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004948 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004949 return;
4950
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004951 /*
4952 * We can only enable IPS after we enable a plane and wait for a vblank
4953 * This function is called from post_plane_update, which is run after
4954 * a vblank wait.
4955 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004956
Paulo Zanonid77e4532013-09-24 13:52:55 -03004957 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004958 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004959 mutex_lock(&dev_priv->rps.hw_lock);
4960 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4961 mutex_unlock(&dev_priv->rps.hw_lock);
4962 /* Quoting Art Runyan: "its not safe to expect any particular
4963 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004964 * mailbox." Moreover, the mailbox may return a bogus state,
4965 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004966 */
4967 } else {
4968 I915_WRITE(IPS_CTL, IPS_ENABLE);
4969 /* The bit only becomes 1 in the next vblank, so this wait here
4970 * is essentially intel_wait_for_vblank. If we don't have this
4971 * and don't wait for vblanks until the end of crtc_enable, then
4972 * the HW state readout code will complain that the expected
4973 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004974 if (intel_wait_for_register(dev_priv,
4975 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4976 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004977 DRM_ERROR("Timed out waiting for IPS enable\n");
4978 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004979}
4980
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004981void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004982{
4983 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004984 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004985
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004986 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004987 return;
4988
4989 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004990 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004991 mutex_lock(&dev_priv->rps.hw_lock);
4992 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4993 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004994 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004995 if (intel_wait_for_register(dev_priv,
4996 IPS_CTL, IPS_ENABLE, 0,
4997 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004998 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004999 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005000 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08005001 POSTING_READ(IPS_CTL);
5002 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03005003
5004 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005005 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005006}
5007
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005008static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005009{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005010 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005011 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005012
5013 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005014 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005015 mutex_unlock(&dev->struct_mutex);
5016 }
5017
5018 /* Let userspace switch the overlay on again. In most cases userspace
5019 * has to recompute where to put it anyway.
5020 */
5021}
5022
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005023/**
5024 * intel_post_enable_primary - Perform operations after enabling primary plane
5025 * @crtc: the CRTC whose primary plane was just enabled
5026 *
5027 * Performs potentially sleeping operations that must be done after the primary
5028 * plane is enabled, such as updating FBC and IPS. Note that this may be
5029 * called due to an explicit primary plane update, or due to an implicit
5030 * re-enable that is caused when a sprite plane is updated to no longer
5031 * completely hide the primary plane.
5032 */
5033static void
5034intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005035{
5036 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005037 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5039 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005040
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005041 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005042 * FIXME IPS should be fine as long as one plane is
5043 * enabled, but in practice it seems to have problems
5044 * when going from primary only to sprite only and vice
5045 * versa.
5046 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005047 hsw_enable_ips(intel_crtc);
5048
Daniel Vetterf99d7062014-06-19 16:01:59 +02005049 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005050 * Gen2 reports pipe underruns whenever all planes are disabled.
5051 * So don't enable underrun reporting before at least some planes
5052 * are enabled.
5053 * FIXME: Need to fix the logic to work when we turn off all planes
5054 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02005055 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005056 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005057 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5058
Ville Syrjäläaca7b682015-10-30 19:22:21 +02005059 /* Underruns don't always raise interrupts, so check manually. */
5060 intel_check_cpu_fifo_underruns(dev_priv);
5061 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005062}
5063
Ville Syrjälä2622a082016-03-09 19:07:26 +02005064/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005065static void
5066intel_pre_disable_primary(struct drm_crtc *crtc)
5067{
5068 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005069 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5071 int pipe = intel_crtc->pipe;
5072
5073 /*
5074 * Gen2 reports pipe underruns whenever all planes are disabled.
5075 * So diasble underrun reporting before all the planes get disabled.
5076 * FIXME: Need to fix the logic to work when we turn off all planes
5077 * but leave the pipe running.
5078 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005079 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005080 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5081
5082 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02005083 * FIXME IPS should be fine as long as one plane is
5084 * enabled, but in practice it seems to have problems
5085 * when going from primary only to sprite only and vice
5086 * versa.
5087 */
5088 hsw_disable_ips(intel_crtc);
5089}
5090
5091/* FIXME get rid of this and use pre_plane_update */
5092static void
5093intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5094{
5095 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005096 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5098 int pipe = intel_crtc->pipe;
5099
5100 intel_pre_disable_primary(crtc);
5101
5102 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005103 * Vblank time updates from the shadow to live plane control register
5104 * are blocked if the memory self-refresh mode is active at that
5105 * moment. So to make sure the plane gets truly disabled, disable
5106 * first the self-refresh mode. The self-refresh enable bit in turn
5107 * will be checked/applied by the HW only at the next frame start
5108 * event which is after the vblank start event, so we need to have a
5109 * wait-for-vblank between disabling the plane and the pipe.
5110 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005111 if (HAS_GMCH_DISPLAY(dev_priv) &&
5112 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005113 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005114}
5115
Daniel Vetter5a21b662016-05-24 17:13:53 +02005116static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5117{
5118 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5119 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5120 struct intel_crtc_state *pipe_config =
5121 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005122 struct drm_plane *primary = crtc->base.primary;
5123 struct drm_plane_state *old_pri_state =
5124 drm_atomic_get_existing_plane_state(old_state, primary);
5125
Chris Wilson5748b6a2016-08-04 16:32:38 +01005126 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005127
Daniel Vetter5a21b662016-05-24 17:13:53 +02005128 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005129 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005130
5131 if (old_pri_state) {
5132 struct intel_plane_state *primary_state =
5133 to_intel_plane_state(primary->state);
5134 struct intel_plane_state *old_primary_state =
5135 to_intel_plane_state(old_pri_state);
5136
5137 intel_fbc_post_update(crtc);
5138
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005139 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005140 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005141 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005142 intel_post_enable_primary(&crtc->base);
5143 }
5144}
5145
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005146static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5147 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005148{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005149 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005150 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005151 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005152 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5153 struct drm_plane *primary = crtc->base.primary;
5154 struct drm_plane_state *old_pri_state =
5155 drm_atomic_get_existing_plane_state(old_state, primary);
5156 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005157 struct intel_atomic_state *old_intel_state =
5158 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005159
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005160 if (old_pri_state) {
5161 struct intel_plane_state *primary_state =
5162 to_intel_plane_state(primary->state);
5163 struct intel_plane_state *old_primary_state =
5164 to_intel_plane_state(old_pri_state);
5165
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005166 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005167
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005168 if (old_primary_state->base.visible &&
5169 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005170 intel_pre_disable_primary(&crtc->base);
5171 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005172
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005173 /*
5174 * Vblank time updates from the shadow to live plane control register
5175 * are blocked if the memory self-refresh mode is active at that
5176 * moment. So to make sure the plane gets truly disabled, disable
5177 * first the self-refresh mode. The self-refresh enable bit in turn
5178 * will be checked/applied by the HW only at the next frame start
5179 * event which is after the vblank start event, so we need to have a
5180 * wait-for-vblank between disabling the plane and the pipe.
5181 */
5182 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5183 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5184 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005185
Matt Ropered4a6a72016-02-23 17:20:13 -08005186 /*
5187 * IVB workaround: must disable low power watermarks for at least
5188 * one frame before enabling scaling. LP watermarks can be re-enabled
5189 * when scaling is disabled.
5190 *
5191 * WaCxSRDisabledForSpriteScaling:ivb
5192 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005193 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005194 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005195
5196 /*
5197 * If we're doing a modeset, we're done. No need to do any pre-vblank
5198 * watermark programming here.
5199 */
5200 if (needs_modeset(&pipe_config->base))
5201 return;
5202
5203 /*
5204 * For platforms that support atomic watermarks, program the
5205 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5206 * will be the intermediate values that are safe for both pre- and
5207 * post- vblank; when vblank happens, the 'active' values will be set
5208 * to the final 'target' values and we'll do this again to get the
5209 * optimal watermarks. For gen9+ platforms, the values we program here
5210 * will be the final target values which will get automatically latched
5211 * at vblank time; no further programming will be necessary.
5212 *
5213 * If a platform hasn't been transitioned to atomic watermarks yet,
5214 * we'll continue to update watermarks the old way, if flags tell
5215 * us to.
5216 */
5217 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005218 dev_priv->display.initial_watermarks(old_intel_state,
5219 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005220 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005221 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005222}
5223
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005224static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005225{
5226 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005228 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005229 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005230
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005231 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005232
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005233 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005234 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005235
Daniel Vetterf99d7062014-06-19 16:01:59 +02005236 /*
5237 * FIXME: Once we grow proper nuclear flip support out of this we need
5238 * to compute the mask of flip planes precisely. For the time being
5239 * consider this a flip to a NULL plane.
5240 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005241 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005242}
5243
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005244static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005245 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005246 struct drm_atomic_state *old_state)
5247{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005248 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005249 struct drm_connector *conn;
5250 int i;
5251
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005252 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005253 struct intel_encoder *encoder =
5254 to_intel_encoder(conn_state->best_encoder);
5255
5256 if (conn_state->crtc != crtc)
5257 continue;
5258
5259 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005260 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005261 }
5262}
5263
5264static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005265 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005266 struct drm_atomic_state *old_state)
5267{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005268 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005269 struct drm_connector *conn;
5270 int i;
5271
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005272 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005273 struct intel_encoder *encoder =
5274 to_intel_encoder(conn_state->best_encoder);
5275
5276 if (conn_state->crtc != crtc)
5277 continue;
5278
5279 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005280 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005281 }
5282}
5283
5284static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005285 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005286 struct drm_atomic_state *old_state)
5287{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005288 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005289 struct drm_connector *conn;
5290 int i;
5291
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005292 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005293 struct intel_encoder *encoder =
5294 to_intel_encoder(conn_state->best_encoder);
5295
5296 if (conn_state->crtc != crtc)
5297 continue;
5298
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005299 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005300 intel_opregion_notify_encoder(encoder, true);
5301 }
5302}
5303
5304static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005305 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005306 struct drm_atomic_state *old_state)
5307{
5308 struct drm_connector_state *old_conn_state;
5309 struct drm_connector *conn;
5310 int i;
5311
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005312 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005313 struct intel_encoder *encoder =
5314 to_intel_encoder(old_conn_state->best_encoder);
5315
5316 if (old_conn_state->crtc != crtc)
5317 continue;
5318
5319 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005320 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005321 }
5322}
5323
5324static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005325 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005326 struct drm_atomic_state *old_state)
5327{
5328 struct drm_connector_state *old_conn_state;
5329 struct drm_connector *conn;
5330 int i;
5331
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005332 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005333 struct intel_encoder *encoder =
5334 to_intel_encoder(old_conn_state->best_encoder);
5335
5336 if (old_conn_state->crtc != crtc)
5337 continue;
5338
5339 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005340 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005341 }
5342}
5343
5344static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005345 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005346 struct drm_atomic_state *old_state)
5347{
5348 struct drm_connector_state *old_conn_state;
5349 struct drm_connector *conn;
5350 int i;
5351
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005352 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005353 struct intel_encoder *encoder =
5354 to_intel_encoder(old_conn_state->best_encoder);
5355
5356 if (old_conn_state->crtc != crtc)
5357 continue;
5358
5359 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005360 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005361 }
5362}
5363
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005364static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5365 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005366{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005367 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005368 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005369 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005370 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5371 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005372 struct intel_atomic_state *old_intel_state =
5373 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005374
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005375 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005376 return;
5377
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005378 /*
5379 * Sometimes spurious CPU pipe underruns happen during FDI
5380 * training, at least with VGA+HDMI cloning. Suppress them.
5381 *
5382 * On ILK we get an occasional spurious CPU pipe underruns
5383 * between eDP port A enable and vdd enable. Also PCH port
5384 * enable seems to result in the occasional CPU pipe underrun.
5385 *
5386 * Spurious PCH underruns also occur during PCH enabling.
5387 */
5388 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5389 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005390 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005391 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5392
5393 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005394 intel_prepare_shared_dpll(intel_crtc);
5395
Ville Syrjälä37a56502016-06-22 21:57:04 +03005396 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305397 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005398
5399 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005400 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005401
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005402 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005403 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005404 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005405 }
5406
5407 ironlake_set_pipeconf(crtc);
5408
Jesse Barnesf67a5592011-01-05 10:31:48 -08005409 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005410
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005411 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005412
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005413 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005414 /* Note: FDI PLL enabling _must_ be done before we enable the
5415 * cpu pipes, hence this is separate from all the other fdi/pch
5416 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005417 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005418 } else {
5419 assert_fdi_tx_disabled(dev_priv, pipe);
5420 assert_fdi_rx_disabled(dev_priv, pipe);
5421 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005422
Jesse Barnesb074cec2013-04-25 12:55:02 -07005423 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005424
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005425 /*
5426 * On ILK+ LUT must be loaded before the pipe is running but with
5427 * clocks enabled
5428 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005429 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005430
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005431 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005432 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005433 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005434
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005435 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005436 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005437
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005438 assert_vblank_disabled(crtc);
5439 drm_crtc_vblank_on(crtc);
5440
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005441 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005442
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005443 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005444 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005445
5446 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5447 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005448 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005449 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005450 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005451}
5452
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005453/* IPS only exists on ULT machines and is tied to pipe A. */
5454static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5455{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005456 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005457}
5458
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005459static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5460 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005461{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005462 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005463 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005465 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005466 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005467 struct intel_atomic_state *old_intel_state =
5468 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005469
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005470 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005471 return;
5472
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005473 if (intel_crtc->config->has_pch_encoder)
Matthias Kaehlcke29012152017-07-19 10:39:28 -07005474 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005475
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005476 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005477
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005478 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005479 intel_enable_shared_dpll(intel_crtc);
5480
Ville Syrjälä37a56502016-06-22 21:57:04 +03005481 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305482 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005483
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005484 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005485 intel_set_pipe_timings(intel_crtc);
5486
Jani Nikulabc58be62016-03-18 17:05:39 +02005487 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005488
Jani Nikula4d1de972016-03-18 17:05:42 +02005489 if (cpu_transcoder != TRANSCODER_EDP &&
5490 !transcoder_is_dsi(cpu_transcoder)) {
5491 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005492 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005493 }
5494
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005495 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005496 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005497 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005498 }
5499
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005500 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005501 haswell_set_pipeconf(crtc);
5502
Jani Nikula391bf042016-03-18 17:05:40 +02005503 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005504
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005505 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005506
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005507 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005508
Daniel Vetter6b698512015-11-28 11:05:39 +01005509 if (intel_crtc->config->has_pch_encoder)
5510 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5511 else
5512 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5513
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005514 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005515
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005516 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02005517 dev_priv->display.fdi_link_train(intel_crtc, pipe_config);
Imre Deak4fe94672014-06-25 22:01:49 +03005518
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005519 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005520 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005521
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005522 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005523 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005524 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005525 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005526
5527 /*
5528 * On ILK+ LUT must be loaded before the pipe is running but with
5529 * clocks enabled
5530 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005531 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005532
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005533 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005534 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005535 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005536
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005537 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005538 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005539
5540 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005541 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005542 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005543
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005544 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005545 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005546
Ville Syrjälä00370712016-11-14 19:44:06 +02005547 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005548 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005549
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005550 assert_vblank_disabled(crtc);
5551 drm_crtc_vblank_on(crtc);
5552
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005553 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005554
Daniel Vetter6b698512015-11-28 11:05:39 +01005555 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005556 intel_wait_for_vblank(dev_priv, pipe);
5557 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005558 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Matthias Kaehlcke29012152017-07-19 10:39:28 -07005559 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005560 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005561
Paulo Zanonie4916942013-09-20 16:21:19 -03005562 /* If we change the relative order between pipe/planes enabling, we need
5563 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005564 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005565 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005566 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5567 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005568 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005569}
5570
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005571static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005572{
5573 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005574 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005575 int pipe = crtc->pipe;
5576
5577 /* To avoid upsetting the power well on haswell only disable the pfit if
5578 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005579 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005580 I915_WRITE(PF_CTL(pipe), 0);
5581 I915_WRITE(PF_WIN_POS(pipe), 0);
5582 I915_WRITE(PF_WIN_SZ(pipe), 0);
5583 }
5584}
5585
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005586static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5587 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005588{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005589 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005590 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005591 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5593 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005594
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005595 /*
5596 * Sometimes spurious CPU pipe underruns happen when the
5597 * pipe is already disabled, but FDI RX/TX is still enabled.
5598 * Happens at least with VGA+HDMI cloning. Suppress them.
5599 */
5600 if (intel_crtc->config->has_pch_encoder) {
5601 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005602 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005603 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005604
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005605 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005606
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005607 drm_crtc_vblank_off(crtc);
5608 assert_vblank_disabled(crtc);
5609
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005610 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005611
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005612 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005613
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005614 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005615 ironlake_fdi_disable(crtc);
5616
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005617 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005618
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005619 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005620 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005621
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005622 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005623 i915_reg_t reg;
5624 u32 temp;
5625
Daniel Vetterd925c592013-06-05 13:34:04 +02005626 /* disable TRANS_DP_CTL */
5627 reg = TRANS_DP_CTL(pipe);
5628 temp = I915_READ(reg);
5629 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5630 TRANS_DP_PORT_SEL_MASK);
5631 temp |= TRANS_DP_PORT_SEL_NONE;
5632 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005633
Daniel Vetterd925c592013-06-05 13:34:04 +02005634 /* disable DPLL_SEL */
5635 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005636 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005637 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005638 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005639
Daniel Vetterd925c592013-06-05 13:34:04 +02005640 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005641 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005642
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005643 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005644 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005645}
5646
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005647static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5648 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005649{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005650 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005651 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005653 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005654
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005655 if (intel_crtc->config->has_pch_encoder)
Matthias Kaehlcke29012152017-07-19 10:39:28 -07005656 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005657
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005658 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005659
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005660 drm_crtc_vblank_off(crtc);
5661 assert_vblank_disabled(crtc);
5662
Jani Nikula4d1de972016-03-18 17:05:42 +02005663 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005664 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005665 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005666
Ville Syrjälä00370712016-11-14 19:44:06 +02005667 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005668 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005669
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005670 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305671 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005672
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005673 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005674 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005675 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005676 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005677
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005678 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005679 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005680
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005681 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005682
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005683 if (old_crtc_state->has_pch_encoder)
Matthias Kaehlcke29012152017-07-19 10:39:28 -07005684 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005685}
5686
Jesse Barnes2dd24552013-04-25 12:55:01 -07005687static void i9xx_pfit_enable(struct intel_crtc *crtc)
5688{
5689 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005690 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005691 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005692
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005693 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005694 return;
5695
Daniel Vetterc0b03412013-05-28 12:05:54 +02005696 /*
5697 * The panel fitter should only be adjusted whilst the pipe is disabled,
5698 * according to register description and PRM.
5699 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005700 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5701 assert_pipe_disabled(dev_priv, crtc->pipe);
5702
Jesse Barnesb074cec2013-04-25 12:55:02 -07005703 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5704 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005705
5706 /* Border color in case we don't scale up to the full screen. Black by
5707 * default, change to something else for debugging. */
5708 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005709}
5710
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005711enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005712{
5713 switch (port) {
5714 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005715 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005716 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005717 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005718 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005719 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005720 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005721 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005722 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005723 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005724 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005725 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005726 return POWER_DOMAIN_PORT_OTHER;
5727 }
5728}
5729
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005730static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5731 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005732{
5733 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005734 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005735 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5737 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005738 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005739 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005740
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005741 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005742 return 0;
5743
Imre Deak77d22dc2014-03-05 16:20:52 +02005744 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5745 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005746 if (crtc_state->pch_pfit.enabled ||
5747 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005748 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005749
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005750 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5751 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5752
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005753 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005754 }
Imre Deak319be8a2014-03-04 19:22:57 +02005755
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005756 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5757 mask |= BIT(POWER_DOMAIN_AUDIO);
5758
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005759 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005760 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005761
Imre Deak77d22dc2014-03-05 16:20:52 +02005762 return mask;
5763}
5764
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005765static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005766modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5767 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005768{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005769 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5771 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005772 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005773
5774 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005775 intel_crtc->enabled_power_domains = new_domains =
5776 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005777
Daniel Vetter5a21b662016-05-24 17:13:53 +02005778 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005779
5780 for_each_power_domain(domain, domains)
5781 intel_display_power_get(dev_priv, domain);
5782
Daniel Vetter5a21b662016-05-24 17:13:53 +02005783 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005784}
5785
5786static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005787 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005788{
5789 enum intel_display_power_domain domain;
5790
5791 for_each_power_domain(domain, domains)
5792 intel_display_power_put(dev_priv, domain);
5793}
5794
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005795static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5796 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005797{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005798 struct intel_atomic_state *old_intel_state =
5799 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005800 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005801 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005802 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005804 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005805
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005806 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005807 return;
5808
Ville Syrjälä37a56502016-06-22 21:57:04 +03005809 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305810 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005811
5812 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005813 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005814
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005815 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005816 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005817
5818 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5819 I915_WRITE(CHV_CANVAS(pipe), 0);
5820 }
5821
Daniel Vetter5b18e572014-04-24 23:55:06 +02005822 i9xx_set_pipeconf(intel_crtc);
5823
Jesse Barnes89b667f2013-04-18 14:51:36 -07005824 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005825
Daniel Vettera72e4c92014-09-30 10:56:47 +02005826 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005827
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005828 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005829
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005830 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005831 chv_prepare_pll(intel_crtc, intel_crtc->config);
5832 chv_enable_pll(intel_crtc, intel_crtc->config);
5833 } else {
5834 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5835 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005836 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005837
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005838 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005839
Jesse Barnes2dd24552013-04-25 12:55:01 -07005840 i9xx_pfit_enable(intel_crtc);
5841
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005842 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005843
Ville Syrjäläff32c542017-03-02 19:14:57 +02005844 dev_priv->display.initial_watermarks(old_intel_state,
5845 pipe_config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005846 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005847
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005848 assert_vblank_disabled(crtc);
5849 drm_crtc_vblank_on(crtc);
5850
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005851 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005852}
5853
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005854static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5855{
5856 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005857 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005858
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005859 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5860 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005861}
5862
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005863static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5864 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005865{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005866 struct intel_atomic_state *old_intel_state =
5867 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005868 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005869 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005870 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005872 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005873
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005874 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005875 return;
5876
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005877 i9xx_set_pll_dividers(intel_crtc);
5878
Ville Syrjälä37a56502016-06-22 21:57:04 +03005879 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305880 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005881
5882 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005883 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005884
Daniel Vetter5b18e572014-04-24 23:55:06 +02005885 i9xx_set_pipeconf(intel_crtc);
5886
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005887 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005888
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005889 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005890 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005891
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005892 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005893
Daniel Vetterf6736a12013-06-05 13:34:30 +02005894 i9xx_enable_pll(intel_crtc);
5895
Jesse Barnes2dd24552013-04-25 12:55:01 -07005896 i9xx_pfit_enable(intel_crtc);
5897
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005898 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005899
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005900 if (dev_priv->display.initial_watermarks != NULL)
5901 dev_priv->display.initial_watermarks(old_intel_state,
5902 intel_crtc->config);
5903 else
5904 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005905 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005906
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005907 assert_vblank_disabled(crtc);
5908 drm_crtc_vblank_on(crtc);
5909
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005910 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005911}
5912
Daniel Vetter87476d62013-04-11 16:29:06 +02005913static void i9xx_pfit_disable(struct intel_crtc *crtc)
5914{
5915 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005916 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005917
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005918 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005919 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005920
5921 assert_pipe_disabled(dev_priv, crtc->pipe);
5922
Daniel Vetter328d8e82013-05-08 10:36:31 +02005923 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5924 I915_READ(PFIT_CONTROL));
5925 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005926}
5927
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005928static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5929 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005930{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005931 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005932 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005933 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5935 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005936
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005937 /*
5938 * On gen2 planes are double buffered but the pipe isn't, so we must
5939 * wait for planes to fully turn off before disabling the pipe.
5940 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005941 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005942 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005943
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005944 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005945
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005946 drm_crtc_vblank_off(crtc);
5947 assert_vblank_disabled(crtc);
5948
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005949 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005950
Daniel Vetter87476d62013-04-11 16:29:06 +02005951 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005952
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005953 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005954
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005955 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005956 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005957 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005958 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005959 vlv_disable_pll(dev_priv, pipe);
5960 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005961 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005962 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005963
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005964 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005965
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005966 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005967 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005968
5969 if (!dev_priv->display.initial_watermarks)
5970 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03005971
5972 /* clock the pipe down to 640x480@60 to potentially save power */
5973 if (IS_I830(dev_priv))
5974 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005975}
5976
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005977static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
5978 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005979{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005980 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005982 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005983 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005984 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005985 struct drm_atomic_state *state;
5986 struct intel_crtc_state *crtc_state;
5987 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005988
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005989 if (!intel_crtc->active)
5990 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005991
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005992 if (crtc->primary->state->visible) {
Ville Syrjälä2622a082016-03-09 19:07:26 +02005993 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005994
5995 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005996 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005997 }
5998
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005999 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02006000 if (!state) {
6001 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
6002 crtc->base.id, crtc->name);
6003 return;
6004 }
6005
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006006 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006007
6008 /* Everything's already locked, -EDEADLK can't happen. */
6009 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6010 ret = drm_atomic_add_affected_connectors(state, crtc);
6011
6012 WARN_ON(IS_ERR(crtc_state) || ret);
6013
6014 dev_priv->display.crtc_disable(crtc_state, state);
6015
Chris Wilson08536952016-10-14 13:18:18 +01006016 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006017
Ville Syrjälä78108b72016-05-27 20:59:19 +03006018 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6019 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006020
6021 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6022 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006023 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006024 crtc->enabled = false;
6025 crtc->state->connector_mask = 0;
6026 crtc->state->encoder_mask = 0;
6027
6028 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6029 encoder->base.crtc = NULL;
6030
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006031 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006032 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006033 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006034
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006035 domains = intel_crtc->enabled_power_domains;
6036 for_each_power_domain(domain, domains)
6037 intel_display_power_put(dev_priv, domain);
6038 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006039
6040 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6041 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006042}
6043
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006044/*
6045 * turn all crtc's off, but do not adjust state
6046 * This has to be paired with a call to intel_modeset_setup_hw_state.
6047 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006048int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006049{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006050 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006051 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006052 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006053
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006054 state = drm_atomic_helper_suspend(dev);
6055 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006056 if (ret)
6057 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006058 else
6059 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006060 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006061}
6062
Chris Wilsonea5b2132010-08-04 13:50:23 +01006063void intel_encoder_destroy(struct drm_encoder *encoder)
6064{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006065 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006066
Chris Wilsonea5b2132010-08-04 13:50:23 +01006067 drm_encoder_cleanup(encoder);
6068 kfree(intel_encoder);
6069}
6070
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006071/* Cross check the actual hw state with our own modeset state tracking (and it's
6072 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006073static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
6074 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006075{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006076 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006077
6078 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6079 connector->base.base.id,
6080 connector->base.name);
6081
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006082 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006083 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006084
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006085 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006086 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006087
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006088 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006089 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006090
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006091 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006092 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006093
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006094 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006095 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006096
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006097 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006098 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006099
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006100 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006101 "attached encoder crtc differs from connector crtc\n");
6102 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006103 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006104 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006105 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006106 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006107 }
6108}
6109
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006110int intel_connector_init(struct intel_connector *connector)
6111{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006112 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006113
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006114 /*
6115 * Allocate enough memory to hold intel_digital_connector_state,
6116 * This might be a few bytes too many, but for connectors that don't
6117 * need it we'll free the state and allocate a smaller one on the first
6118 * succesful commit anyway.
6119 */
6120 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6121 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006122 return -ENOMEM;
6123
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006124 __drm_atomic_helper_connector_reset(&connector->base,
6125 &conn_state->base);
6126
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006127 return 0;
6128}
6129
6130struct intel_connector *intel_connector_alloc(void)
6131{
6132 struct intel_connector *connector;
6133
6134 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6135 if (!connector)
6136 return NULL;
6137
6138 if (intel_connector_init(connector) < 0) {
6139 kfree(connector);
6140 return NULL;
6141 }
6142
6143 return connector;
6144}
6145
Daniel Vetterf0947c32012-07-02 13:10:34 +02006146/* Simple connector->get_hw_state implementation for encoders that support only
6147 * one connector and no cloning and hence the encoder state determines the state
6148 * of the connector. */
6149bool intel_connector_get_hw_state(struct intel_connector *connector)
6150{
Daniel Vetter24929352012-07-02 20:28:59 +02006151 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006152 struct intel_encoder *encoder = connector->encoder;
6153
6154 return encoder->get_hw_state(encoder, &pipe);
6155}
6156
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006157static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006158{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006159 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6160 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006161
6162 return 0;
6163}
6164
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006165static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006166 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006167{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006168 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006169 struct drm_atomic_state *state = pipe_config->base.state;
6170 struct intel_crtc *other_crtc;
6171 struct intel_crtc_state *other_crtc_state;
6172
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006173 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6174 pipe_name(pipe), pipe_config->fdi_lanes);
6175 if (pipe_config->fdi_lanes > 4) {
6176 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6177 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006178 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006179 }
6180
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006181 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006182 if (pipe_config->fdi_lanes > 2) {
6183 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6184 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006185 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006186 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006187 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006188 }
6189 }
6190
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006191 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006192 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006193
6194 /* Ivybridge 3 pipe is really complicated */
6195 switch (pipe) {
6196 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006197 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006198 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006199 if (pipe_config->fdi_lanes <= 2)
6200 return 0;
6201
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006202 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006203 other_crtc_state =
6204 intel_atomic_get_crtc_state(state, other_crtc);
6205 if (IS_ERR(other_crtc_state))
6206 return PTR_ERR(other_crtc_state);
6207
6208 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006209 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6210 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006211 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006212 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006213 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006214 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006215 if (pipe_config->fdi_lanes > 2) {
6216 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6217 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006218 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006219 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006220
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006221 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006222 other_crtc_state =
6223 intel_atomic_get_crtc_state(state, other_crtc);
6224 if (IS_ERR(other_crtc_state))
6225 return PTR_ERR(other_crtc_state);
6226
6227 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006228 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006229 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006230 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006231 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006232 default:
6233 BUG();
6234 }
6235}
6236
Daniel Vettere29c22c2013-02-21 00:00:16 +01006237#define RETRY 1
6238static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006239 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006240{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006241 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006242 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006243 int lane, link_bw, fdi_dotclock, ret;
6244 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006245
Daniel Vettere29c22c2013-02-21 00:00:16 +01006246retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006247 /* FDI is a binary signal running at ~2.7GHz, encoding
6248 * each output octet as 10 bits. The actual frequency
6249 * is stored as a divider into a 100MHz clock, and the
6250 * mode pixel clock is stored in units of 1KHz.
6251 * Hence the bw of each lane in terms of the mode signal
6252 * is:
6253 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006254 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006255
Damien Lespiau241bfc32013-09-25 16:45:37 +01006256 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006257
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006258 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006259 pipe_config->pipe_bpp);
6260
6261 pipe_config->fdi_lanes = lane;
6262
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006263 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006264 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006265
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006266 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006267 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006268 pipe_config->pipe_bpp -= 2*3;
6269 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6270 pipe_config->pipe_bpp);
6271 needs_recompute = true;
6272 pipe_config->bw_constrained = true;
6273
6274 goto retry;
6275 }
6276
6277 if (needs_recompute)
6278 return RETRY;
6279
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006280 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006281}
6282
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006283static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6284 struct intel_crtc_state *pipe_config)
6285{
6286 if (pipe_config->pipe_bpp > 24)
6287 return false;
6288
6289 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006290 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006291 return true;
6292
6293 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006294 * We compare against max which means we must take
6295 * the increased cdclk requirement into account when
6296 * calculating the new cdclk.
6297 *
6298 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006299 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006300 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006301 dev_priv->max_cdclk_freq * 95 / 100;
6302}
6303
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006304static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006305 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006306{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006307 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006308 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006309
Jani Nikulad330a952014-01-21 11:24:25 +02006310 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006311 hsw_crtc_supports_ips(crtc) &&
6312 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006313}
6314
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006315static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6316{
6317 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6318
6319 /* GDG double wide on either pipe, otherwise pipe A only */
6320 return INTEL_INFO(dev_priv)->gen < 4 &&
6321 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6322}
6323
Ville Syrjäläceb99322017-01-20 20:22:05 +02006324static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6325{
6326 uint32_t pixel_rate;
6327
6328 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6329
6330 /*
6331 * We only use IF-ID interlacing. If we ever use
6332 * PF-ID we'll need to adjust the pixel_rate here.
6333 */
6334
6335 if (pipe_config->pch_pfit.enabled) {
6336 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6337 uint32_t pfit_size = pipe_config->pch_pfit.size;
6338
6339 pipe_w = pipe_config->pipe_src_w;
6340 pipe_h = pipe_config->pipe_src_h;
6341
6342 pfit_w = (pfit_size >> 16) & 0xFFFF;
6343 pfit_h = pfit_size & 0xFFFF;
6344 if (pipe_w < pfit_w)
6345 pipe_w = pfit_w;
6346 if (pipe_h < pfit_h)
6347 pipe_h = pfit_h;
6348
6349 if (WARN_ON(!pfit_w || !pfit_h))
6350 return pixel_rate;
6351
6352 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6353 pfit_w * pfit_h);
6354 }
6355
6356 return pixel_rate;
6357}
6358
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006359static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6360{
6361 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6362
6363 if (HAS_GMCH_DISPLAY(dev_priv))
6364 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6365 crtc_state->pixel_rate =
6366 crtc_state->base.adjusted_mode.crtc_clock;
6367 else
6368 crtc_state->pixel_rate =
6369 ilk_pipe_pixel_rate(crtc_state);
6370}
6371
Daniel Vettera43f6e02013-06-07 23:10:32 +02006372static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006373 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006374{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006375 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006376 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006377 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006378 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006379
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006380 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006381 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006382
6383 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006384 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006385 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006386 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006387 if (intel_crtc_supports_double_wide(crtc) &&
6388 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006389 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006390 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006391 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006392 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006393
Ville Syrjäläf3261152016-05-24 21:34:18 +03006394 if (adjusted_mode->crtc_clock > clock_limit) {
6395 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6396 adjusted_mode->crtc_clock, clock_limit,
6397 yesno(pipe_config->double_wide));
6398 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006399 }
Chris Wilson89749352010-09-12 18:25:19 +01006400
Shashank Sharma25edf912017-07-21 20:55:07 +05306401 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6402 /*
6403 * There is only one pipe CSC unit per pipe, and we need that
6404 * for output conversion from RGB->YCBCR. So if CTM is already
6405 * applied we can't support YCBCR420 output.
6406 */
6407 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6408 return -EINVAL;
6409 }
6410
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006411 /*
6412 * Pipe horizontal size must be even in:
6413 * - DVO ganged mode
6414 * - LVDS dual channel mode
6415 * - Double wide pipe
6416 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006417 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006418 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6419 pipe_config->pipe_src_w &= ~1;
6420
Damien Lespiau8693a822013-05-03 18:48:11 +01006421 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6422 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006423 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006424 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006425 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006426 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006427
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006428 intel_crtc_compute_pixel_rate(pipe_config);
6429
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006430 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006431 hsw_compute_ips_config(crtc, pipe_config);
6432
Daniel Vetter877d48d2013-04-19 11:24:43 +02006433 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006434 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006435
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006436 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006437}
6438
Zhenyu Wang2c072452009-06-05 15:38:42 +08006439static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006440intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006441{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006442 while (*num > DATA_LINK_M_N_MASK ||
6443 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006444 *num >>= 1;
6445 *den >>= 1;
6446 }
6447}
6448
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006449static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006450 uint32_t *ret_m, uint32_t *ret_n,
6451 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006452{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006453 /*
6454 * Reduce M/N as much as possible without loss in precision. Several DP
6455 * dongles in particular seem to be fussy about too large *link* M/N
6456 * values. The passed in values are more likely to have the least
6457 * significant bits zero than M after rounding below, so do this first.
6458 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006459 if (reduce_m_n) {
6460 while ((m & 1) == 0 && (n & 1) == 0) {
6461 m >>= 1;
6462 n >>= 1;
6463 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006464 }
6465
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006466 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6467 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6468 intel_reduce_m_n_ratio(ret_m, ret_n);
6469}
6470
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006471void
6472intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6473 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006474 struct intel_link_m_n *m_n,
6475 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006476{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006477 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006478
6479 compute_m_n(bits_per_pixel * pixel_clock,
6480 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006481 &m_n->gmch_m, &m_n->gmch_n,
6482 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006483
6484 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006485 &m_n->link_m, &m_n->link_n,
6486 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006487}
6488
Chris Wilsona7615032011-01-12 17:04:08 +00006489static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6490{
Jani Nikulad330a952014-01-21 11:24:25 +02006491 if (i915.panel_use_ssc >= 0)
6492 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006493 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006494 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006495}
6496
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006497static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006498{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006499 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006500}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006501
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006502static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6503{
6504 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006505}
6506
Daniel Vetterf47709a2013-03-28 10:42:02 +01006507static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006508 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006509 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006510{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006511 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006512 u32 fp, fp2 = 0;
6513
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006514 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006515 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006516 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006517 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006518 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006519 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006520 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006521 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006522 }
6523
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006524 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006525
Daniel Vetterf47709a2013-03-28 10:42:02 +01006526 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006527 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006528 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006529 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006530 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006531 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006532 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006533 }
6534}
6535
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006536static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6537 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006538{
6539 u32 reg_val;
6540
6541 /*
6542 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6543 * and set it to a reasonable value instead.
6544 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006545 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006546 reg_val &= 0xffffff00;
6547 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006548 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006549
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006550 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006551 reg_val &= 0x00ffffff;
6552 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006553 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006554
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006555 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006556 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006557 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006558
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006559 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006560 reg_val &= 0x00ffffff;
6561 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006562 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006563}
6564
Daniel Vetterb5518422013-05-03 11:49:48 +02006565static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6566 struct intel_link_m_n *m_n)
6567{
6568 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006569 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006570 int pipe = crtc->pipe;
6571
Daniel Vettere3b95f12013-05-03 11:49:49 +02006572 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6573 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6574 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6575 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006576}
6577
6578static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006579 struct intel_link_m_n *m_n,
6580 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006581{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006582 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006583 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006584 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006585
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006586 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006587 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6588 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6589 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6590 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006591 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6592 * for gen < 8) and if DRRS is supported (to make sure the
6593 * registers are not unnecessarily accessed).
6594 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006595 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6596 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006597 I915_WRITE(PIPE_DATA_M2(transcoder),
6598 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6599 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6600 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6601 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6602 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006603 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006604 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6605 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6606 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6607 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006608 }
6609}
6610
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306611void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006612{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306613 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6614
6615 if (m_n == M1_N1) {
6616 dp_m_n = &crtc->config->dp_m_n;
6617 dp_m2_n2 = &crtc->config->dp_m2_n2;
6618 } else if (m_n == M2_N2) {
6619
6620 /*
6621 * M2_N2 registers are not supported. Hence m2_n2 divider value
6622 * needs to be programmed into M1_N1.
6623 */
6624 dp_m_n = &crtc->config->dp_m2_n2;
6625 } else {
6626 DRM_ERROR("Unsupported divider value\n");
6627 return;
6628 }
6629
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006630 if (crtc->config->has_pch_encoder)
6631 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006632 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306633 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006634}
6635
Daniel Vetter251ac862015-06-18 10:30:24 +02006636static void vlv_compute_dpll(struct intel_crtc *crtc,
6637 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006638{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006639 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006640 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006641 if (crtc->pipe != PIPE_A)
6642 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006643
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006644 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006645 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006646 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6647 DPLL_EXT_BUFFER_ENABLE_VLV;
6648
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006649 pipe_config->dpll_hw_state.dpll_md =
6650 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6651}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006652
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006653static void chv_compute_dpll(struct intel_crtc *crtc,
6654 struct intel_crtc_state *pipe_config)
6655{
6656 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006657 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006658 if (crtc->pipe != PIPE_A)
6659 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6660
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006661 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006662 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006663 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6664
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006665 pipe_config->dpll_hw_state.dpll_md =
6666 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006667}
6668
Ville Syrjäläd288f652014-10-28 13:20:22 +02006669static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006670 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006671{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006672 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006673 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006674 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006675 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006676 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006677 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006678
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006679 /* Enable Refclk */
6680 I915_WRITE(DPLL(pipe),
6681 pipe_config->dpll_hw_state.dpll &
6682 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6683
6684 /* No need to actually set up the DPLL with DSI */
6685 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6686 return;
6687
Ville Syrjäläa5805162015-05-26 20:42:30 +03006688 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006689
Ville Syrjäläd288f652014-10-28 13:20:22 +02006690 bestn = pipe_config->dpll.n;
6691 bestm1 = pipe_config->dpll.m1;
6692 bestm2 = pipe_config->dpll.m2;
6693 bestp1 = pipe_config->dpll.p1;
6694 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006695
Jesse Barnes89b667f2013-04-18 14:51:36 -07006696 /* See eDP HDMI DPIO driver vbios notes doc */
6697
6698 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006699 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006700 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006701
6702 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006703 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006704
6705 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006706 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006707 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006708 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006709
6710 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006711 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006712
6713 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006714 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6715 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6716 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006717 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006718
6719 /*
6720 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6721 * but we don't support that).
6722 * Note: don't use the DAC post divider as it seems unstable.
6723 */
6724 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006725 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006726
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006727 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006728 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006729
Jesse Barnes89b667f2013-04-18 14:51:36 -07006730 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006731 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006732 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6733 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006734 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006735 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006736 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006737 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006738 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006739
Ville Syrjälä37a56502016-06-22 21:57:04 +03006740 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006741 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006742 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006743 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006744 0x0df40000);
6745 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006746 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006747 0x0df70000);
6748 } else { /* HDMI or VGA */
6749 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006750 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006751 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006752 0x0df70000);
6753 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006754 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006755 0x0df40000);
6756 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006757
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006758 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006759 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006760 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006761 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006762 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006763
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006764 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006765 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006766}
6767
Ville Syrjäläd288f652014-10-28 13:20:22 +02006768static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006769 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006770{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006771 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006772 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006773 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006774 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306775 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006776 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306777 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306778 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006779
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006780 /* Enable Refclk and SSC */
6781 I915_WRITE(DPLL(pipe),
6782 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6783
6784 /* No need to actually set up the DPLL with DSI */
6785 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6786 return;
6787
Ville Syrjäläd288f652014-10-28 13:20:22 +02006788 bestn = pipe_config->dpll.n;
6789 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6790 bestm1 = pipe_config->dpll.m1;
6791 bestm2 = pipe_config->dpll.m2 >> 22;
6792 bestp1 = pipe_config->dpll.p1;
6793 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306794 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306795 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306796 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006797
Ville Syrjäläa5805162015-05-26 20:42:30 +03006798 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006799
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006800 /* p1 and p2 divider */
6801 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6802 5 << DPIO_CHV_S1_DIV_SHIFT |
6803 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6804 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6805 1 << DPIO_CHV_K_DIV_SHIFT);
6806
6807 /* Feedback post-divider - m2 */
6808 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6809
6810 /* Feedback refclk divider - n and m1 */
6811 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6812 DPIO_CHV_M1_DIV_BY_2 |
6813 1 << DPIO_CHV_N_DIV_SHIFT);
6814
6815 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006816 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006817
6818 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306819 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6820 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6821 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6822 if (bestm2_frac)
6823 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6824 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006825
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306826 /* Program digital lock detect threshold */
6827 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6828 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6829 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6830 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6831 if (!bestm2_frac)
6832 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6833 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6834
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006835 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306836 if (vco == 5400000) {
6837 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6838 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6839 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6840 tribuf_calcntr = 0x9;
6841 } else if (vco <= 6200000) {
6842 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6843 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6844 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6845 tribuf_calcntr = 0x9;
6846 } else if (vco <= 6480000) {
6847 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6848 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6849 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6850 tribuf_calcntr = 0x8;
6851 } else {
6852 /* Not supported. Apply the same limits as in the max case */
6853 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6854 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6855 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6856 tribuf_calcntr = 0;
6857 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006858 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6859
Ville Syrjälä968040b2015-03-11 22:52:08 +02006860 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306861 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6862 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6863 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6864
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006865 /* AFC Recal */
6866 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6867 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6868 DPIO_AFC_RECAL);
6869
Ville Syrjäläa5805162015-05-26 20:42:30 +03006870 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006871}
6872
Ville Syrjäläd288f652014-10-28 13:20:22 +02006873/**
6874 * vlv_force_pll_on - forcibly enable just the PLL
6875 * @dev_priv: i915 private structure
6876 * @pipe: pipe PLL to enable
6877 * @dpll: PLL configuration
6878 *
6879 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6880 * in cases where we need the PLL enabled even when @pipe is not going to
6881 * be enabled.
6882 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006883int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006884 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006885{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006886 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006887 struct intel_crtc_state *pipe_config;
6888
6889 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6890 if (!pipe_config)
6891 return -ENOMEM;
6892
6893 pipe_config->base.crtc = &crtc->base;
6894 pipe_config->pixel_multiplier = 1;
6895 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006896
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006897 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006898 chv_compute_dpll(crtc, pipe_config);
6899 chv_prepare_pll(crtc, pipe_config);
6900 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006901 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006902 vlv_compute_dpll(crtc, pipe_config);
6903 vlv_prepare_pll(crtc, pipe_config);
6904 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006905 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006906
6907 kfree(pipe_config);
6908
6909 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006910}
6911
6912/**
6913 * vlv_force_pll_off - forcibly disable just the PLL
6914 * @dev_priv: i915 private structure
6915 * @pipe: pipe PLL to disable
6916 *
6917 * Disable the PLL for @pipe. To be used in cases where we need
6918 * the PLL enabled even when @pipe is not going to be enabled.
6919 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006920void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006921{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006922 if (IS_CHERRYVIEW(dev_priv))
6923 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006924 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006925 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006926}
6927
Daniel Vetter251ac862015-06-18 10:30:24 +02006928static void i9xx_compute_dpll(struct intel_crtc *crtc,
6929 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006930 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006931{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006932 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006933 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006934 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006935
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006936 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306937
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006938 dpll = DPLL_VGA_MODE_DIS;
6939
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006940 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006941 dpll |= DPLLB_MODE_LVDS;
6942 else
6943 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006944
Jani Nikula73f67aa2016-12-07 22:48:09 +02006945 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6946 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006947 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006948 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006949 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006950
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006951 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6952 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006953 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006954
Ville Syrjälä37a56502016-06-22 21:57:04 +03006955 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006956 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006957
6958 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006959 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006960 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6961 else {
6962 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006963 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006964 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6965 }
6966 switch (clock->p2) {
6967 case 5:
6968 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6969 break;
6970 case 7:
6971 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6972 break;
6973 case 10:
6974 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6975 break;
6976 case 14:
6977 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6978 break;
6979 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006980 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006981 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6982
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006983 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006984 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006985 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006986 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006987 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6988 else
6989 dpll |= PLL_REF_INPUT_DREFCLK;
6990
6991 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006992 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006993
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006994 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006995 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006996 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006997 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006998 }
6999}
7000
Daniel Vetter251ac862015-06-18 10:30:24 +02007001static void i8xx_compute_dpll(struct intel_crtc *crtc,
7002 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007003 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007004{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007005 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007006 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007007 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007008 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007009
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007010 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307011
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007012 dpll = DPLL_VGA_MODE_DIS;
7013
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007014 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007015 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7016 } else {
7017 if (clock->p1 == 2)
7018 dpll |= PLL_P1_DIVIDE_BY_TWO;
7019 else
7020 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7021 if (clock->p2 == 4)
7022 dpll |= PLL_P2_DIVIDE_BY_4;
7023 }
7024
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007025 if (!IS_I830(dev_priv) &&
7026 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007027 dpll |= DPLL_DVO_2X_MODE;
7028
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007029 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007030 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007031 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7032 else
7033 dpll |= PLL_REF_INPUT_DREFCLK;
7034
7035 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007036 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007037}
7038
Daniel Vetter8a654f32013-06-01 17:16:22 +02007039static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007040{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007041 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007042 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007043 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007044 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007045 uint32_t crtc_vtotal, crtc_vblank_end;
7046 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007047
7048 /* We need to be careful not to changed the adjusted mode, for otherwise
7049 * the hw state checker will get angry at the mismatch. */
7050 crtc_vtotal = adjusted_mode->crtc_vtotal;
7051 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007052
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007053 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007054 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007055 crtc_vtotal -= 1;
7056 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007057
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007058 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007059 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7060 else
7061 vsyncshift = adjusted_mode->crtc_hsync_start -
7062 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007063 if (vsyncshift < 0)
7064 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007065 }
7066
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007067 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007068 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007069
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007070 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007071 (adjusted_mode->crtc_hdisplay - 1) |
7072 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007073 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007074 (adjusted_mode->crtc_hblank_start - 1) |
7075 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007076 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007077 (adjusted_mode->crtc_hsync_start - 1) |
7078 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7079
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007080 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007081 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007082 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007083 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007084 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007085 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007086 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007087 (adjusted_mode->crtc_vsync_start - 1) |
7088 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7089
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007090 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7091 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7092 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7093 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007094 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007095 (pipe == PIPE_B || pipe == PIPE_C))
7096 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7097
Jani Nikulabc58be62016-03-18 17:05:39 +02007098}
7099
7100static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7101{
7102 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007103 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007104 enum pipe pipe = intel_crtc->pipe;
7105
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007106 /* pipesrc controls the size that is scaled from, which should
7107 * always be the user's requested size.
7108 */
7109 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007110 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7111 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007112}
7113
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007114static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007115 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007116{
7117 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007118 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007119 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7120 uint32_t tmp;
7121
7122 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007123 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7124 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007125 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007126 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7127 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007128 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007129 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7130 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007131
7132 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007133 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7134 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007135 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007136 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7137 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007138 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007139 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7140 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007141
7142 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007143 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7144 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7145 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007146 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007147}
7148
7149static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7150 struct intel_crtc_state *pipe_config)
7151{
7152 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007153 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007154 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007155
7156 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007157 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7158 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7159
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007160 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7161 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007162}
7163
Daniel Vetterf6a83282014-02-11 15:28:57 -08007164void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007165 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007166{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007167 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7168 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7169 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7170 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007171
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007172 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7173 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7174 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7175 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007176
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007177 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007178 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007179
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007180 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007181
7182 mode->hsync = drm_mode_hsync(mode);
7183 mode->vrefresh = drm_mode_vrefresh(mode);
7184 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007185}
7186
Daniel Vetter84b046f2013-02-19 18:48:54 +01007187static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7188{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007189 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007190 uint32_t pipeconf;
7191
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007192 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007193
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007194 /* we keep both pipes enabled on 830 */
7195 if (IS_I830(dev_priv))
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007196 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007197
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007198 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007199 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007200
Daniel Vetterff9ce462013-04-24 14:57:17 +02007201 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007202 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7203 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007204 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007205 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007206 pipeconf |= PIPECONF_DITHER_EN |
7207 PIPECONF_DITHER_TYPE_SP;
7208
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007209 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007210 case 18:
7211 pipeconf |= PIPECONF_6BPC;
7212 break;
7213 case 24:
7214 pipeconf |= PIPECONF_8BPC;
7215 break;
7216 case 30:
7217 pipeconf |= PIPECONF_10BPC;
7218 break;
7219 default:
7220 /* Case prevented by intel_choose_pipe_bpp_dither. */
7221 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007222 }
7223 }
7224
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00007225 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01007226 if (intel_crtc->lowfreq_avail) {
7227 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7228 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7229 } else {
7230 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007231 }
7232 }
7233
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007234 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007235 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007236 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007237 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7238 else
7239 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7240 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007241 pipeconf |= PIPECONF_PROGRESSIVE;
7242
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007243 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007244 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007245 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007246
Daniel Vetter84b046f2013-02-19 18:48:54 +01007247 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7248 POSTING_READ(PIPECONF(intel_crtc->pipe));
7249}
7250
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007251static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7252 struct intel_crtc_state *crtc_state)
7253{
7254 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007255 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007256 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007257 int refclk = 48000;
7258
7259 memset(&crtc_state->dpll_hw_state, 0,
7260 sizeof(crtc_state->dpll_hw_state));
7261
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007262 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007263 if (intel_panel_use_ssc(dev_priv)) {
7264 refclk = dev_priv->vbt.lvds_ssc_freq;
7265 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7266 }
7267
7268 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007269 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007270 limit = &intel_limits_i8xx_dvo;
7271 } else {
7272 limit = &intel_limits_i8xx_dac;
7273 }
7274
7275 if (!crtc_state->clock_set &&
7276 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7277 refclk, NULL, &crtc_state->dpll)) {
7278 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7279 return -EINVAL;
7280 }
7281
7282 i8xx_compute_dpll(crtc, crtc_state, NULL);
7283
7284 return 0;
7285}
7286
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007287static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7288 struct intel_crtc_state *crtc_state)
7289{
7290 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007291 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007292 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007293 int refclk = 96000;
7294
7295 memset(&crtc_state->dpll_hw_state, 0,
7296 sizeof(crtc_state->dpll_hw_state));
7297
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007298 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007299 if (intel_panel_use_ssc(dev_priv)) {
7300 refclk = dev_priv->vbt.lvds_ssc_freq;
7301 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7302 }
7303
7304 if (intel_is_dual_link_lvds(dev))
7305 limit = &intel_limits_g4x_dual_channel_lvds;
7306 else
7307 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007308 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7309 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007310 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007311 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007312 limit = &intel_limits_g4x_sdvo;
7313 } else {
7314 /* The option is for other outputs */
7315 limit = &intel_limits_i9xx_sdvo;
7316 }
7317
7318 if (!crtc_state->clock_set &&
7319 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7320 refclk, NULL, &crtc_state->dpll)) {
7321 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7322 return -EINVAL;
7323 }
7324
7325 i9xx_compute_dpll(crtc, crtc_state, NULL);
7326
7327 return 0;
7328}
7329
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007330static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7331 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007332{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007333 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007334 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007335 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007336 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007337
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007338 memset(&crtc_state->dpll_hw_state, 0,
7339 sizeof(crtc_state->dpll_hw_state));
7340
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007341 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007342 if (intel_panel_use_ssc(dev_priv)) {
7343 refclk = dev_priv->vbt.lvds_ssc_freq;
7344 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7345 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007346
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007347 limit = &intel_limits_pineview_lvds;
7348 } else {
7349 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007350 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007351
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007352 if (!crtc_state->clock_set &&
7353 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7354 refclk, NULL, &crtc_state->dpll)) {
7355 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7356 return -EINVAL;
7357 }
7358
7359 i9xx_compute_dpll(crtc, crtc_state, NULL);
7360
7361 return 0;
7362}
7363
7364static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7365 struct intel_crtc_state *crtc_state)
7366{
7367 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007368 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007369 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007370 int refclk = 96000;
7371
7372 memset(&crtc_state->dpll_hw_state, 0,
7373 sizeof(crtc_state->dpll_hw_state));
7374
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007375 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007376 if (intel_panel_use_ssc(dev_priv)) {
7377 refclk = dev_priv->vbt.lvds_ssc_freq;
7378 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007379 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007380
7381 limit = &intel_limits_i9xx_lvds;
7382 } else {
7383 limit = &intel_limits_i9xx_sdvo;
7384 }
7385
7386 if (!crtc_state->clock_set &&
7387 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7388 refclk, NULL, &crtc_state->dpll)) {
7389 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7390 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007391 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007392
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007393 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007394
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007395 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007396}
7397
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007398static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7399 struct intel_crtc_state *crtc_state)
7400{
7401 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007402 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007403
7404 memset(&crtc_state->dpll_hw_state, 0,
7405 sizeof(crtc_state->dpll_hw_state));
7406
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007407 if (!crtc_state->clock_set &&
7408 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7409 refclk, NULL, &crtc_state->dpll)) {
7410 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7411 return -EINVAL;
7412 }
7413
7414 chv_compute_dpll(crtc, crtc_state);
7415
7416 return 0;
7417}
7418
7419static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7420 struct intel_crtc_state *crtc_state)
7421{
7422 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007423 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007424
7425 memset(&crtc_state->dpll_hw_state, 0,
7426 sizeof(crtc_state->dpll_hw_state));
7427
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007428 if (!crtc_state->clock_set &&
7429 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7430 refclk, NULL, &crtc_state->dpll)) {
7431 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7432 return -EINVAL;
7433 }
7434
7435 vlv_compute_dpll(crtc, crtc_state);
7436
7437 return 0;
7438}
7439
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007440static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007441 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007442{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007443 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007444 uint32_t tmp;
7445
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007446 if (INTEL_GEN(dev_priv) <= 3 &&
7447 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007448 return;
7449
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007450 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007451 if (!(tmp & PFIT_ENABLE))
7452 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007453
Daniel Vetter06922822013-07-11 13:35:40 +02007454 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007455 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007456 if (crtc->pipe != PIPE_B)
7457 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007458 } else {
7459 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7460 return;
7461 }
7462
Daniel Vetter06922822013-07-11 13:35:40 +02007463 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007464 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007465}
7466
Jesse Barnesacbec812013-09-20 11:29:32 -07007467static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007468 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007469{
7470 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007471 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007472 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007473 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007474 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007475 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007476
Ville Syrjäläb5219732016-03-15 16:40:01 +02007477 /* In case of DSI, DPLL will not be used */
7478 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307479 return;
7480
Ville Syrjäläa5805162015-05-26 20:42:30 +03007481 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007482 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007483 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007484
7485 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7486 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7487 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7488 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7489 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7490
Imre Deakdccbea32015-06-22 23:35:51 +03007491 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007492}
7493
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007494static void
7495i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7496 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007497{
7498 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007499 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007500 u32 val, base, offset;
7501 int pipe = crtc->pipe, plane = crtc->plane;
7502 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007503 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007504 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007505 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007506
Damien Lespiau42a7b082015-02-05 19:35:13 +00007507 val = I915_READ(DSPCNTR(plane));
7508 if (!(val & DISPLAY_PLANE_ENABLE))
7509 return;
7510
Damien Lespiaud9806c92015-01-21 14:07:19 +00007511 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007512 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007513 DRM_DEBUG_KMS("failed to alloc fb\n");
7514 return;
7515 }
7516
Damien Lespiau1b842c82015-01-21 13:50:54 +00007517 fb = &intel_fb->base;
7518
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007519 fb->dev = dev;
7520
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007521 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007522 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007523 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007524 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007525 }
7526 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007527
7528 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007529 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007530 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007531
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007532 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007533 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007534 offset = I915_READ(DSPTILEOFF(plane));
7535 else
7536 offset = I915_READ(DSPLINOFF(plane));
7537 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7538 } else {
7539 base = I915_READ(DSPADDR(plane));
7540 }
7541 plane_config->base = base;
7542
7543 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007544 fb->width = ((val >> 16) & 0xfff) + 1;
7545 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007546
7547 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007548 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007549
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007550 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007551
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007552 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007553
Damien Lespiau2844a922015-01-20 12:51:48 +00007554 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7555 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007556 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007557 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007558
Damien Lespiau2d140302015-02-05 17:22:18 +00007559 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007560}
7561
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007562static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007563 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007564{
7565 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007566 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007567 int pipe = pipe_config->cpu_transcoder;
7568 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007569 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007570 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007571 int refclk = 100000;
7572
Ville Syrjäläb5219732016-03-15 16:40:01 +02007573 /* In case of DSI, DPLL will not be used */
7574 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7575 return;
7576
Ville Syrjäläa5805162015-05-26 20:42:30 +03007577 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007578 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7579 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7580 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7581 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007582 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007583 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007584
7585 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007586 clock.m2 = (pll_dw0 & 0xff) << 22;
7587 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7588 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007589 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7590 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7591 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7592
Imre Deakdccbea32015-06-22 23:35:51 +03007593 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007594}
7595
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007596static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007597 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007598{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007599 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007600 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007601 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007602 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007603
Imre Deak17290502016-02-12 18:55:11 +02007604 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7605 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007606 return false;
7607
Daniel Vettere143a212013-07-04 12:01:15 +02007608 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007609 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007610
Imre Deak17290502016-02-12 18:55:11 +02007611 ret = false;
7612
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007613 tmp = I915_READ(PIPECONF(crtc->pipe));
7614 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007615 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007616
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007617 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7618 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007619 switch (tmp & PIPECONF_BPC_MASK) {
7620 case PIPECONF_6BPC:
7621 pipe_config->pipe_bpp = 18;
7622 break;
7623 case PIPECONF_8BPC:
7624 pipe_config->pipe_bpp = 24;
7625 break;
7626 case PIPECONF_10BPC:
7627 pipe_config->pipe_bpp = 30;
7628 break;
7629 default:
7630 break;
7631 }
7632 }
7633
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007634 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007635 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007636 pipe_config->limited_color_range = true;
7637
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007638 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007639 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7640
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007641 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007642 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007643
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007644 i9xx_get_pfit_config(crtc, pipe_config);
7645
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007646 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007647 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007648 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007649 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7650 else
7651 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007652 pipe_config->pixel_multiplier =
7653 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7654 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007655 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007656 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007657 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007658 tmp = I915_READ(DPLL(crtc->pipe));
7659 pipe_config->pixel_multiplier =
7660 ((tmp & SDVO_MULTIPLIER_MASK)
7661 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7662 } else {
7663 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7664 * port and will be fixed up in the encoder->get_config
7665 * function. */
7666 pipe_config->pixel_multiplier = 1;
7667 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007668 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007669 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007670 /*
7671 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7672 * on 830. Filter it out here so that we don't
7673 * report errors due to that.
7674 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007675 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007676 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7677
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007678 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7679 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007680 } else {
7681 /* Mask out read-only status bits. */
7682 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7683 DPLL_PORTC_READY_MASK |
7684 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007685 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007686
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007687 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007688 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007689 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007690 vlv_crtc_clock_get(crtc, pipe_config);
7691 else
7692 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007693
Ville Syrjälä0f646142015-08-26 19:39:18 +03007694 /*
7695 * Normally the dotclock is filled in by the encoder .get_config()
7696 * but in case the pipe is enabled w/o any ports we need a sane
7697 * default.
7698 */
7699 pipe_config->base.adjusted_mode.crtc_clock =
7700 pipe_config->port_clock / pipe_config->pixel_multiplier;
7701
Imre Deak17290502016-02-12 18:55:11 +02007702 ret = true;
7703
7704out:
7705 intel_display_power_put(dev_priv, power_domain);
7706
7707 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007708}
7709
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007710static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007711{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007712 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007713 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007714 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007715 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007716 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007717 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007718 bool has_ck505 = false;
7719 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007720 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007721
7722 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007723 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007724 switch (encoder->type) {
7725 case INTEL_OUTPUT_LVDS:
7726 has_panel = true;
7727 has_lvds = true;
7728 break;
7729 case INTEL_OUTPUT_EDP:
7730 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007731 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007732 has_cpu_edp = true;
7733 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007734 default:
7735 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007736 }
7737 }
7738
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007739 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007740 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007741 can_ssc = has_ck505;
7742 } else {
7743 has_ck505 = false;
7744 can_ssc = true;
7745 }
7746
Lyude1c1a24d2016-06-14 11:04:09 -04007747 /* Check if any DPLLs are using the SSC source */
7748 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7749 u32 temp = I915_READ(PCH_DPLL(i));
7750
7751 if (!(temp & DPLL_VCO_ENABLE))
7752 continue;
7753
7754 if ((temp & PLL_REF_INPUT_MASK) ==
7755 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7756 using_ssc_source = true;
7757 break;
7758 }
7759 }
7760
7761 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7762 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007763
7764 /* Ironlake: try to setup display ref clock before DPLL
7765 * enabling. This is only under driver's control after
7766 * PCH B stepping, previous chipset stepping should be
7767 * ignoring this setting.
7768 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007769 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007770
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007771 /* As we must carefully and slowly disable/enable each source in turn,
7772 * compute the final state we want first and check if we need to
7773 * make any changes at all.
7774 */
7775 final = val;
7776 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007777 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007778 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007779 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007780 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7781
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007782 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007783 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007784 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007785
Keith Packard199e5d72011-09-22 12:01:57 -07007786 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007787 final |= DREF_SSC_SOURCE_ENABLE;
7788
7789 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7790 final |= DREF_SSC1_ENABLE;
7791
7792 if (has_cpu_edp) {
7793 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7794 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7795 else
7796 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7797 } else
7798 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007799 } else if (using_ssc_source) {
7800 final |= DREF_SSC_SOURCE_ENABLE;
7801 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007802 }
7803
7804 if (final == val)
7805 return;
7806
7807 /* Always enable nonspread source */
7808 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7809
7810 if (has_ck505)
7811 val |= DREF_NONSPREAD_CK505_ENABLE;
7812 else
7813 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7814
7815 if (has_panel) {
7816 val &= ~DREF_SSC_SOURCE_MASK;
7817 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007818
Keith Packard199e5d72011-09-22 12:01:57 -07007819 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007820 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007821 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007822 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007823 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007824 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007825
7826 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007827 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007828 POSTING_READ(PCH_DREF_CONTROL);
7829 udelay(200);
7830
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007831 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007832
7833 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007834 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007835 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007836 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007837 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007838 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007839 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007840 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007841 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007842
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007843 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007844 POSTING_READ(PCH_DREF_CONTROL);
7845 udelay(200);
7846 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007847 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007848
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007849 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007850
7851 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007852 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007853
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007854 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007855 POSTING_READ(PCH_DREF_CONTROL);
7856 udelay(200);
7857
Lyude1c1a24d2016-06-14 11:04:09 -04007858 if (!using_ssc_source) {
7859 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007860
Lyude1c1a24d2016-06-14 11:04:09 -04007861 /* Turn off the SSC source */
7862 val &= ~DREF_SSC_SOURCE_MASK;
7863 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007864
Lyude1c1a24d2016-06-14 11:04:09 -04007865 /* Turn off SSC1 */
7866 val &= ~DREF_SSC1_ENABLE;
7867
7868 I915_WRITE(PCH_DREF_CONTROL, val);
7869 POSTING_READ(PCH_DREF_CONTROL);
7870 udelay(200);
7871 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007872 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007873
7874 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007875}
7876
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007877static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007878{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007879 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007880
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007881 tmp = I915_READ(SOUTH_CHICKEN2);
7882 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7883 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007884
Imre Deakcf3598c2016-06-28 13:37:31 +03007885 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7886 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007887 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007888
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007889 tmp = I915_READ(SOUTH_CHICKEN2);
7890 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7891 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007892
Imre Deakcf3598c2016-06-28 13:37:31 +03007893 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7894 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007895 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007896}
7897
7898/* WaMPhyProgramming:hsw */
7899static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7900{
7901 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007902
7903 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7904 tmp &= ~(0xFF << 24);
7905 tmp |= (0x12 << 24);
7906 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7907
Paulo Zanonidde86e22012-12-01 12:04:25 -02007908 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7909 tmp |= (1 << 11);
7910 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7911
7912 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7913 tmp |= (1 << 11);
7914 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7915
Paulo Zanonidde86e22012-12-01 12:04:25 -02007916 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7917 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7918 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7919
7920 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7921 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7922 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7923
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007924 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7925 tmp &= ~(7 << 13);
7926 tmp |= (5 << 13);
7927 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007928
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007929 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7930 tmp &= ~(7 << 13);
7931 tmp |= (5 << 13);
7932 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007933
7934 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7935 tmp &= ~0xFF;
7936 tmp |= 0x1C;
7937 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7938
7939 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7940 tmp &= ~0xFF;
7941 tmp |= 0x1C;
7942 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7943
7944 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7945 tmp &= ~(0xFF << 16);
7946 tmp |= (0x1C << 16);
7947 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7948
7949 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7950 tmp &= ~(0xFF << 16);
7951 tmp |= (0x1C << 16);
7952 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7953
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007954 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7955 tmp |= (1 << 27);
7956 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007957
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007958 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7959 tmp |= (1 << 27);
7960 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007961
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007962 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7963 tmp &= ~(0xF << 28);
7964 tmp |= (4 << 28);
7965 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007966
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007967 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7968 tmp &= ~(0xF << 28);
7969 tmp |= (4 << 28);
7970 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007971}
7972
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007973/* Implements 3 different sequences from BSpec chapter "Display iCLK
7974 * Programming" based on the parameters passed:
7975 * - Sequence to enable CLKOUT_DP
7976 * - Sequence to enable CLKOUT_DP without spread
7977 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7978 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007979static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7980 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007981{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007982 uint32_t reg, tmp;
7983
7984 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7985 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007986 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7987 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007988 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007989
Ville Syrjäläa5805162015-05-26 20:42:30 +03007990 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007991
7992 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7993 tmp &= ~SBI_SSCCTL_DISABLE;
7994 tmp |= SBI_SSCCTL_PATHALT;
7995 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7996
7997 udelay(24);
7998
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007999 if (with_spread) {
8000 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8001 tmp &= ~SBI_SSCCTL_PATHALT;
8002 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008003
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008004 if (with_fdi) {
8005 lpt_reset_fdi_mphy(dev_priv);
8006 lpt_program_fdi_mphy(dev_priv);
8007 }
8008 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008009
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008010 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008011 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8012 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8013 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008014
Ville Syrjäläa5805162015-05-26 20:42:30 +03008015 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008016}
8017
Paulo Zanoni47701c32013-07-23 11:19:25 -03008018/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008019static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03008020{
Paulo Zanoni47701c32013-07-23 11:19:25 -03008021 uint32_t reg, tmp;
8022
Ville Syrjäläa5805162015-05-26 20:42:30 +03008023 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008024
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008025 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008026 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8027 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8028 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8029
8030 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8031 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8032 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8033 tmp |= SBI_SSCCTL_PATHALT;
8034 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8035 udelay(32);
8036 }
8037 tmp |= SBI_SSCCTL_DISABLE;
8038 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8039 }
8040
Ville Syrjäläa5805162015-05-26 20:42:30 +03008041 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008042}
8043
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008044#define BEND_IDX(steps) ((50 + (steps)) / 5)
8045
8046static const uint16_t sscdivintphase[] = {
8047 [BEND_IDX( 50)] = 0x3B23,
8048 [BEND_IDX( 45)] = 0x3B23,
8049 [BEND_IDX( 40)] = 0x3C23,
8050 [BEND_IDX( 35)] = 0x3C23,
8051 [BEND_IDX( 30)] = 0x3D23,
8052 [BEND_IDX( 25)] = 0x3D23,
8053 [BEND_IDX( 20)] = 0x3E23,
8054 [BEND_IDX( 15)] = 0x3E23,
8055 [BEND_IDX( 10)] = 0x3F23,
8056 [BEND_IDX( 5)] = 0x3F23,
8057 [BEND_IDX( 0)] = 0x0025,
8058 [BEND_IDX( -5)] = 0x0025,
8059 [BEND_IDX(-10)] = 0x0125,
8060 [BEND_IDX(-15)] = 0x0125,
8061 [BEND_IDX(-20)] = 0x0225,
8062 [BEND_IDX(-25)] = 0x0225,
8063 [BEND_IDX(-30)] = 0x0325,
8064 [BEND_IDX(-35)] = 0x0325,
8065 [BEND_IDX(-40)] = 0x0425,
8066 [BEND_IDX(-45)] = 0x0425,
8067 [BEND_IDX(-50)] = 0x0525,
8068};
8069
8070/*
8071 * Bend CLKOUT_DP
8072 * steps -50 to 50 inclusive, in steps of 5
8073 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8074 * change in clock period = -(steps / 10) * 5.787 ps
8075 */
8076static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8077{
8078 uint32_t tmp;
8079 int idx = BEND_IDX(steps);
8080
8081 if (WARN_ON(steps % 5 != 0))
8082 return;
8083
8084 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8085 return;
8086
8087 mutex_lock(&dev_priv->sb_lock);
8088
8089 if (steps % 10 != 0)
8090 tmp = 0xAAAAAAAB;
8091 else
8092 tmp = 0x00000000;
8093 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8094
8095 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8096 tmp &= 0xffff0000;
8097 tmp |= sscdivintphase[idx];
8098 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8099
8100 mutex_unlock(&dev_priv->sb_lock);
8101}
8102
8103#undef BEND_IDX
8104
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008105static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008106{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008107 struct intel_encoder *encoder;
8108 bool has_vga = false;
8109
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008110 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008111 switch (encoder->type) {
8112 case INTEL_OUTPUT_ANALOG:
8113 has_vga = true;
8114 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008115 default:
8116 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008117 }
8118 }
8119
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008120 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008121 lpt_bend_clkout_dp(dev_priv, 0);
8122 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008123 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008124 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008125 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008126}
8127
Paulo Zanonidde86e22012-12-01 12:04:25 -02008128/*
8129 * Initialize reference clocks when the driver loads
8130 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008131void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008132{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008133 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008134 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008135 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008136 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008137}
8138
Daniel Vetter6ff93602013-04-19 11:24:36 +02008139static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008140{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008141 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8143 int pipe = intel_crtc->pipe;
8144 uint32_t val;
8145
Daniel Vetter78114072013-06-13 00:54:57 +02008146 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008147
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008148 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008149 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008150 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008151 break;
8152 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008153 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008154 break;
8155 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008156 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008157 break;
8158 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008159 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008160 break;
8161 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008162 /* Case prevented by intel_choose_pipe_bpp_dither. */
8163 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008164 }
8165
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008166 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008167 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8168
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008169 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008170 val |= PIPECONF_INTERLACED_ILK;
8171 else
8172 val |= PIPECONF_PROGRESSIVE;
8173
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008174 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008175 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008176
Paulo Zanonic8203562012-09-12 10:06:29 -03008177 I915_WRITE(PIPECONF(pipe), val);
8178 POSTING_READ(PIPECONF(pipe));
8179}
8180
Daniel Vetter6ff93602013-04-19 11:24:36 +02008181static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008182{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008183 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008184 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008185 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008186 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008187
Jani Nikula391bf042016-03-18 17:05:40 +02008188 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008189 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8190
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008191 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008192 val |= PIPECONF_INTERLACED_ILK;
8193 else
8194 val |= PIPECONF_PROGRESSIVE;
8195
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008196 I915_WRITE(PIPECONF(cpu_transcoder), val);
8197 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008198}
8199
Jani Nikula391bf042016-03-18 17:05:40 +02008200static void haswell_set_pipemisc(struct drm_crtc *crtc)
8201{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008202 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Shashank Sharmab22ca992017-07-24 19:19:32 +05308204 struct intel_crtc_state *config = intel_crtc->config;
Jani Nikula391bf042016-03-18 17:05:40 +02008205
8206 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8207 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008208
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008209 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008210 case 18:
8211 val |= PIPEMISC_DITHER_6_BPC;
8212 break;
8213 case 24:
8214 val |= PIPEMISC_DITHER_8_BPC;
8215 break;
8216 case 30:
8217 val |= PIPEMISC_DITHER_10_BPC;
8218 break;
8219 case 36:
8220 val |= PIPEMISC_DITHER_12_BPC;
8221 break;
8222 default:
8223 /* Case prevented by pipe_config_set_bpp. */
8224 BUG();
8225 }
8226
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008227 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008228 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8229
Shashank Sharmab22ca992017-07-24 19:19:32 +05308230 if (config->ycbcr420) {
8231 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8232 PIPEMISC_YUV420_ENABLE |
8233 PIPEMISC_YUV420_MODE_FULL_BLEND;
8234 }
8235
Jani Nikula391bf042016-03-18 17:05:40 +02008236 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008237 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008238}
8239
Paulo Zanonid4b19312012-11-29 11:29:32 -02008240int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8241{
8242 /*
8243 * Account for spread spectrum to avoid
8244 * oversubscribing the link. Max center spread
8245 * is 2.5%; use 5% for safety's sake.
8246 */
8247 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008248 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008249}
8250
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008251static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008252{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008253 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008254}
8255
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008256static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8257 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008258 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008259{
8260 struct drm_crtc *crtc = &intel_crtc->base;
8261 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008262 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008263 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008264 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008265
Chris Wilsonc1858122010-12-03 21:35:48 +00008266 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008267 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008268 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008269 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008270 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008271 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008272 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008273 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008274 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008275
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008276 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008277
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008278 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8279 fp |= FP_CB_TUNE;
8280
8281 if (reduced_clock) {
8282 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8283
8284 if (reduced_clock->m < factor * reduced_clock->n)
8285 fp2 |= FP_CB_TUNE;
8286 } else {
8287 fp2 = fp;
8288 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008289
Chris Wilson5eddb702010-09-11 13:48:45 +01008290 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008291
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008292 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008293 dpll |= DPLLB_MODE_LVDS;
8294 else
8295 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008296
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008297 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008298 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008299
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008300 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8301 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008302 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008303
Ville Syrjälä37a56502016-06-22 21:57:04 +03008304 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008305 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008306
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008307 /*
8308 * The high speed IO clock is only really required for
8309 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8310 * possible to share the DPLL between CRT and HDMI. Enabling
8311 * the clock needlessly does no real harm, except use up a
8312 * bit of power potentially.
8313 *
8314 * We'll limit this to IVB with 3 pipes, since it has only two
8315 * DPLLs and so DPLL sharing is the only way to get three pipes
8316 * driving PCH ports at the same time. On SNB we could do this,
8317 * and potentially avoid enabling the second DPLL, but it's not
8318 * clear if it''s a win or loss power wise. No point in doing
8319 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8320 */
8321 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8322 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8323 dpll |= DPLL_SDVO_HIGH_SPEED;
8324
Eric Anholta07d6782011-03-30 13:01:08 -07008325 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008326 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008327 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008328 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008329
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008330 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008331 case 5:
8332 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8333 break;
8334 case 7:
8335 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8336 break;
8337 case 10:
8338 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8339 break;
8340 case 14:
8341 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8342 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008343 }
8344
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008345 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8346 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008347 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008348 else
8349 dpll |= PLL_REF_INPUT_DREFCLK;
8350
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008351 dpll |= DPLL_VCO_ENABLE;
8352
8353 crtc_state->dpll_hw_state.dpll = dpll;
8354 crtc_state->dpll_hw_state.fp0 = fp;
8355 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008356}
8357
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008358static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8359 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008360{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008361 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008362 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008363 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008364 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008365
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008366 memset(&crtc_state->dpll_hw_state, 0,
8367 sizeof(crtc_state->dpll_hw_state));
8368
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008369 crtc->lowfreq_avail = false;
8370
8371 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8372 if (!crtc_state->has_pch_encoder)
8373 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008374
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008375 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008376 if (intel_panel_use_ssc(dev_priv)) {
8377 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8378 dev_priv->vbt.lvds_ssc_freq);
8379 refclk = dev_priv->vbt.lvds_ssc_freq;
8380 }
8381
8382 if (intel_is_dual_link_lvds(dev)) {
8383 if (refclk == 100000)
8384 limit = &intel_limits_ironlake_dual_lvds_100m;
8385 else
8386 limit = &intel_limits_ironlake_dual_lvds;
8387 } else {
8388 if (refclk == 100000)
8389 limit = &intel_limits_ironlake_single_lvds_100m;
8390 else
8391 limit = &intel_limits_ironlake_single_lvds;
8392 }
8393 } else {
8394 limit = &intel_limits_ironlake_dac;
8395 }
8396
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008397 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008398 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8399 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008400 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8401 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008402 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008403
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008404 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008405
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008406 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008407 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8408 pipe_name(crtc->pipe));
8409 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008410 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008411
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008412 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008413}
8414
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008415static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8416 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008417{
8418 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008419 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008420 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008421
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008422 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8423 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8424 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8425 & ~TU_SIZE_MASK;
8426 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8427 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8428 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8429}
8430
8431static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8432 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008433 struct intel_link_m_n *m_n,
8434 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008435{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008436 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008437 enum pipe pipe = crtc->pipe;
8438
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008439 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008440 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8441 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8442 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8443 & ~TU_SIZE_MASK;
8444 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8445 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8446 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008447 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8448 * gen < 8) and if DRRS is supported (to make sure the
8449 * registers are not unnecessarily read).
8450 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008451 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008452 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008453 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8454 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8455 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8456 & ~TU_SIZE_MASK;
8457 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8458 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8459 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8460 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008461 } else {
8462 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8463 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8464 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8465 & ~TU_SIZE_MASK;
8466 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8467 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8468 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8469 }
8470}
8471
8472void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008473 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008474{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008475 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008476 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8477 else
8478 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008479 &pipe_config->dp_m_n,
8480 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008481}
8482
Daniel Vetter72419202013-04-04 13:28:53 +02008483static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008484 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008485{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008486 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008487 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008488}
8489
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008490static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008491 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008492{
8493 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008494 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008495 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8496 uint32_t ps_ctrl = 0;
8497 int id = -1;
8498 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008499
Chandra Kondurua1b22782015-04-07 15:28:45 -07008500 /* find scaler attached to this pipe */
8501 for (i = 0; i < crtc->num_scalers; i++) {
8502 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8503 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8504 id = i;
8505 pipe_config->pch_pfit.enabled = true;
8506 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8507 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8508 break;
8509 }
8510 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008511
Chandra Kondurua1b22782015-04-07 15:28:45 -07008512 scaler_state->scaler_id = id;
8513 if (id >= 0) {
8514 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8515 } else {
8516 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008517 }
8518}
8519
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008520static void
8521skylake_get_initial_plane_config(struct intel_crtc *crtc,
8522 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008523{
8524 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008525 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00008526 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008527 int pipe = crtc->pipe;
8528 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008529 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008530 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008531 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008532
Damien Lespiaud9806c92015-01-21 14:07:19 +00008533 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008534 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008535 DRM_DEBUG_KMS("failed to alloc fb\n");
8536 return;
8537 }
8538
Damien Lespiau1b842c82015-01-21 13:50:54 +00008539 fb = &intel_fb->base;
8540
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008541 fb->dev = dev;
8542
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008543 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008544 if (!(val & PLANE_CTL_ENABLE))
8545 goto error;
8546
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008547 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8548 fourcc = skl_format_to_fourcc(pixel_format,
8549 val & PLANE_CTL_ORDER_RGBX,
8550 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008551 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008552
Damien Lespiau40f46282015-02-27 11:15:21 +00008553 tiling = val & PLANE_CTL_TILED_MASK;
8554 switch (tiling) {
8555 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008556 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008557 break;
8558 case PLANE_CTL_TILED_X:
8559 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008560 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008561 break;
8562 case PLANE_CTL_TILED_Y:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008563 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8564 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8565 else
8566 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008567 break;
8568 case PLANE_CTL_TILED_YF:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008569 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8570 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8571 else
8572 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008573 break;
8574 default:
8575 MISSING_CASE(tiling);
8576 goto error;
8577 }
8578
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008579 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8580 plane_config->base = base;
8581
8582 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8583
8584 val = I915_READ(PLANE_SIZE(pipe, 0));
8585 fb->height = ((val >> 16) & 0xfff) + 1;
8586 fb->width = ((val >> 0) & 0x1fff) + 1;
8587
8588 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008589 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008590 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8591
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008592 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008593
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008594 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008595
8596 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8597 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008598 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008599 plane_config->size);
8600
Damien Lespiau2d140302015-02-05 17:22:18 +00008601 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008602 return;
8603
8604error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008605 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008606}
8607
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008608static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008609 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008610{
8611 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008612 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008613 uint32_t tmp;
8614
8615 tmp = I915_READ(PF_CTL(crtc->pipe));
8616
8617 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008618 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008619 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8620 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008621
8622 /* We currently do not free assignements of panel fitters on
8623 * ivb/hsw (since we don't use the higher upscaling modes which
8624 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008625 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008626 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8627 PF_PIPE_SEL_IVB(crtc->pipe));
8628 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008629 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008630}
8631
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008632static void
8633ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8634 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008635{
8636 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008637 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008638 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008639 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008640 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008641 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008642 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008643 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008644
Damien Lespiau42a7b082015-02-05 19:35:13 +00008645 val = I915_READ(DSPCNTR(pipe));
8646 if (!(val & DISPLAY_PLANE_ENABLE))
8647 return;
8648
Damien Lespiaud9806c92015-01-21 14:07:19 +00008649 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008650 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008651 DRM_DEBUG_KMS("failed to alloc fb\n");
8652 return;
8653 }
8654
Damien Lespiau1b842c82015-01-21 13:50:54 +00008655 fb = &intel_fb->base;
8656
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008657 fb->dev = dev;
8658
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008659 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008660 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008661 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008662 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008663 }
8664 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008665
8666 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008667 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008668 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008669
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008670 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01008671 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008672 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008673 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008674 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008675 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008676 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008677 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008678 }
8679 plane_config->base = base;
8680
8681 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008682 fb->width = ((val >> 16) & 0xfff) + 1;
8683 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008684
8685 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008686 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008687
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008688 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008689
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008690 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008691
Damien Lespiau2844a922015-01-20 12:51:48 +00008692 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8693 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008694 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008695 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008696
Damien Lespiau2d140302015-02-05 17:22:18 +00008697 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008698}
8699
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008700static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008701 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008702{
8703 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008704 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008705 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008706 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008707 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008708
Imre Deak17290502016-02-12 18:55:11 +02008709 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8710 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008711 return false;
8712
Daniel Vettere143a212013-07-04 12:01:15 +02008713 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008714 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008715
Imre Deak17290502016-02-12 18:55:11 +02008716 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008717 tmp = I915_READ(PIPECONF(crtc->pipe));
8718 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008719 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008720
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008721 switch (tmp & PIPECONF_BPC_MASK) {
8722 case PIPECONF_6BPC:
8723 pipe_config->pipe_bpp = 18;
8724 break;
8725 case PIPECONF_8BPC:
8726 pipe_config->pipe_bpp = 24;
8727 break;
8728 case PIPECONF_10BPC:
8729 pipe_config->pipe_bpp = 30;
8730 break;
8731 case PIPECONF_12BPC:
8732 pipe_config->pipe_bpp = 36;
8733 break;
8734 default:
8735 break;
8736 }
8737
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008738 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8739 pipe_config->limited_color_range = true;
8740
Daniel Vetterab9412b2013-05-03 11:49:46 +02008741 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008742 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008743 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008744
Daniel Vetter88adfff2013-03-28 10:42:01 +01008745 pipe_config->has_pch_encoder = true;
8746
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008747 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8748 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8749 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008750
8751 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008752
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008753 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008754 /*
8755 * The pipe->pch transcoder and pch transcoder->pll
8756 * mapping is fixed.
8757 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008758 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008759 } else {
8760 tmp = I915_READ(PCH_DPLL_SEL);
8761 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008762 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008763 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008764 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008765 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008766
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008767 pipe_config->shared_dpll =
8768 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8769 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008770
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008771 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8772 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008773
8774 tmp = pipe_config->dpll_hw_state.dpll;
8775 pipe_config->pixel_multiplier =
8776 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8777 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008778
8779 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008780 } else {
8781 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008782 }
8783
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008784 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008785 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008786
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008787 ironlake_get_pfit_config(crtc, pipe_config);
8788
Imre Deak17290502016-02-12 18:55:11 +02008789 ret = true;
8790
8791out:
8792 intel_display_power_put(dev_priv, power_domain);
8793
8794 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008795}
8796
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008797static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8798{
Chris Wilson91c8a322016-07-05 10:40:23 +01008799 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008800 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008801
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008802 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008803 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008804 pipe_name(crtc->pipe));
8805
Imre Deak9c3a16c2017-08-14 18:15:30 +03008806 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL)),
8807 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008808 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008809 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8810 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008811 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008812 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008813 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008814 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008815 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008816 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008817 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008818 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008819 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008820 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008821 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008822
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008823 /*
8824 * In theory we can still leave IRQs enabled, as long as only the HPD
8825 * interrupts remain enabled. We used to check for that, but since it's
8826 * gen-specific and since we only disable LCPLL after we fully disable
8827 * the interrupts, the check below should be enough.
8828 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008829 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008830}
8831
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008832static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8833{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008834 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008835 return I915_READ(D_COMP_HSW);
8836 else
8837 return I915_READ(D_COMP_BDW);
8838}
8839
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008840static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8841{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008842 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008843 mutex_lock(&dev_priv->rps.hw_lock);
8844 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8845 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008846 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008847 mutex_unlock(&dev_priv->rps.hw_lock);
8848 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008849 I915_WRITE(D_COMP_BDW, val);
8850 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008851 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008852}
8853
8854/*
8855 * This function implements pieces of two sequences from BSpec:
8856 * - Sequence for display software to disable LCPLL
8857 * - Sequence for display software to allow package C8+
8858 * The steps implemented here are just the steps that actually touch the LCPLL
8859 * register. Callers should take care of disabling all the display engine
8860 * functions, doing the mode unset, fixing interrupts, etc.
8861 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008862static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8863 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008864{
8865 uint32_t val;
8866
8867 assert_can_disable_lcpll(dev_priv);
8868
8869 val = I915_READ(LCPLL_CTL);
8870
8871 if (switch_to_fclk) {
8872 val |= LCPLL_CD_SOURCE_FCLK;
8873 I915_WRITE(LCPLL_CTL, val);
8874
Imre Deakf53dd632016-06-28 13:37:32 +03008875 if (wait_for_us(I915_READ(LCPLL_CTL) &
8876 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008877 DRM_ERROR("Switching to FCLK failed\n");
8878
8879 val = I915_READ(LCPLL_CTL);
8880 }
8881
8882 val |= LCPLL_PLL_DISABLE;
8883 I915_WRITE(LCPLL_CTL, val);
8884 POSTING_READ(LCPLL_CTL);
8885
Chris Wilson24d84412016-06-30 15:33:07 +01008886 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008887 DRM_ERROR("LCPLL still locked\n");
8888
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008889 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008890 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008891 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008892 ndelay(100);
8893
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008894 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8895 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008896 DRM_ERROR("D_COMP RCOMP still in progress\n");
8897
8898 if (allow_power_down) {
8899 val = I915_READ(LCPLL_CTL);
8900 val |= LCPLL_POWER_DOWN_ALLOW;
8901 I915_WRITE(LCPLL_CTL, val);
8902 POSTING_READ(LCPLL_CTL);
8903 }
8904}
8905
8906/*
8907 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8908 * source.
8909 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008910static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008911{
8912 uint32_t val;
8913
8914 val = I915_READ(LCPLL_CTL);
8915
8916 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8917 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8918 return;
8919
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008920 /*
8921 * Make sure we're not on PC8 state before disabling PC8, otherwise
8922 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008923 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008924 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008925
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008926 if (val & LCPLL_POWER_DOWN_ALLOW) {
8927 val &= ~LCPLL_POWER_DOWN_ALLOW;
8928 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008929 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008930 }
8931
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008932 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008933 val |= D_COMP_COMP_FORCE;
8934 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008935 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008936
8937 val = I915_READ(LCPLL_CTL);
8938 val &= ~LCPLL_PLL_DISABLE;
8939 I915_WRITE(LCPLL_CTL, val);
8940
Chris Wilson93220c02016-06-30 15:33:08 +01008941 if (intel_wait_for_register(dev_priv,
8942 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8943 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008944 DRM_ERROR("LCPLL not locked yet\n");
8945
8946 if (val & LCPLL_CD_SOURCE_FCLK) {
8947 val = I915_READ(LCPLL_CTL);
8948 val &= ~LCPLL_CD_SOURCE_FCLK;
8949 I915_WRITE(LCPLL_CTL, val);
8950
Imre Deakf53dd632016-06-28 13:37:32 +03008951 if (wait_for_us((I915_READ(LCPLL_CTL) &
8952 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008953 DRM_ERROR("Switching back to LCPLL failed\n");
8954 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008955
Mika Kuoppala59bad942015-01-16 11:34:40 +02008956 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008957 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008958}
8959
Paulo Zanoni765dab672014-03-07 20:08:18 -03008960/*
8961 * Package states C8 and deeper are really deep PC states that can only be
8962 * reached when all the devices on the system allow it, so even if the graphics
8963 * device allows PC8+, it doesn't mean the system will actually get to these
8964 * states. Our driver only allows PC8+ when going into runtime PM.
8965 *
8966 * The requirements for PC8+ are that all the outputs are disabled, the power
8967 * well is disabled and most interrupts are disabled, and these are also
8968 * requirements for runtime PM. When these conditions are met, we manually do
8969 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8970 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8971 * hang the machine.
8972 *
8973 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8974 * the state of some registers, so when we come back from PC8+ we need to
8975 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8976 * need to take care of the registers kept by RC6. Notice that this happens even
8977 * if we don't put the device in PCI D3 state (which is what currently happens
8978 * because of the runtime PM support).
8979 *
8980 * For more, read "Display Sequences for Package C8" on the hardware
8981 * documentation.
8982 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008983void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008984{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008985 uint32_t val;
8986
Paulo Zanonic67a4702013-08-19 13:18:09 -03008987 DRM_DEBUG_KMS("Enabling package C8+\n");
8988
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008989 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008990 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8991 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8992 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8993 }
8994
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008995 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008996 hsw_disable_lcpll(dev_priv, true, true);
8997}
8998
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008999void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009000{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009001 uint32_t val;
9002
Paulo Zanonic67a4702013-08-19 13:18:09 -03009003 DRM_DEBUG_KMS("Disabling package C8+\n");
9004
9005 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009006 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009007
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009008 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009009 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9010 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9011 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9012 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009013}
9014
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009015static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9016 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009017{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009018 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009019 struct intel_encoder *encoder =
9020 intel_ddi_get_crtc_new_encoder(crtc_state);
9021
9022 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
9023 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9024 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009025 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009026 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009027 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009028
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009029 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009030
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009031 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009032}
9033
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009034static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
9035 enum port port,
9036 struct intel_crtc_state *pipe_config)
9037{
9038 enum intel_dpll_id id;
9039 u32 temp;
9040
9041 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
9042 id = temp >> (port * 2);
9043
9044 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
9045 return;
9046
9047 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9048}
9049
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309050static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9051 enum port port,
9052 struct intel_crtc_state *pipe_config)
9053{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009054 enum intel_dpll_id id;
9055
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309056 switch (port) {
9057 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02009058 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309059 break;
9060 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02009061 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309062 break;
9063 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02009064 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309065 break;
9066 default:
9067 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009068 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309069 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009070
9071 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309072}
9073
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009074static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9075 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009076 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009077{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009078 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009079 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009080
9081 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009082 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009083
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009084 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009085 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009086
9087 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009088}
9089
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009090static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9091 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009092 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009093{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009094 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009095 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009096
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009097 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009098 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009099 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009100 break;
9101 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009102 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009103 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009104 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009105 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009106 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009107 case PORT_CLK_SEL_LCPLL_810:
9108 id = DPLL_ID_LCPLL_810;
9109 break;
9110 case PORT_CLK_SEL_LCPLL_1350:
9111 id = DPLL_ID_LCPLL_1350;
9112 break;
9113 case PORT_CLK_SEL_LCPLL_2700:
9114 id = DPLL_ID_LCPLL_2700;
9115 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009116 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009117 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009118 /* fall through */
9119 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009120 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009121 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009122
9123 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009124}
9125
Jani Nikulacf304292016-03-18 17:05:41 +02009126static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9127 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009128 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009129{
9130 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009131 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009132 enum intel_display_power_domain power_domain;
9133 u32 tmp;
9134
Imre Deakd9a7bc62016-05-12 16:18:50 +03009135 /*
9136 * The pipe->transcoder mapping is fixed with the exception of the eDP
9137 * transcoder handled below.
9138 */
Jani Nikulacf304292016-03-18 17:05:41 +02009139 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9140
9141 /*
9142 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9143 * consistency and less surprising code; it's in always on power).
9144 */
9145 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9146 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9147 enum pipe trans_edp_pipe;
9148 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9149 default:
9150 WARN(1, "unknown pipe linked to edp transcoder\n");
9151 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9152 case TRANS_DDI_EDP_INPUT_A_ON:
9153 trans_edp_pipe = PIPE_A;
9154 break;
9155 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9156 trans_edp_pipe = PIPE_B;
9157 break;
9158 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9159 trans_edp_pipe = PIPE_C;
9160 break;
9161 }
9162
9163 if (trans_edp_pipe == crtc->pipe)
9164 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9165 }
9166
9167 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9168 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9169 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009170 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009171
9172 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9173
9174 return tmp & PIPECONF_ENABLE;
9175}
9176
Jani Nikula4d1de972016-03-18 17:05:42 +02009177static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9178 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009179 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009180{
9181 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009182 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009183 enum intel_display_power_domain power_domain;
9184 enum port port;
9185 enum transcoder cpu_transcoder;
9186 u32 tmp;
9187
Jani Nikula4d1de972016-03-18 17:05:42 +02009188 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9189 if (port == PORT_A)
9190 cpu_transcoder = TRANSCODER_DSI_A;
9191 else
9192 cpu_transcoder = TRANSCODER_DSI_C;
9193
9194 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9195 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9196 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009197 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009198
Imre Deakdb18b6a2016-03-24 12:41:40 +02009199 /*
9200 * The PLL needs to be enabled with a valid divider
9201 * configuration, otherwise accessing DSI registers will hang
9202 * the machine. See BSpec North Display Engine
9203 * registers/MIPI[BXT]. We can break out here early, since we
9204 * need the same DSI PLL to be enabled for both DSI ports.
9205 */
9206 if (!intel_dsi_pll_is_enabled(dev_priv))
9207 break;
9208
Jani Nikula4d1de972016-03-18 17:05:42 +02009209 /* XXX: this works for video mode only */
9210 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9211 if (!(tmp & DPI_ENABLE))
9212 continue;
9213
9214 tmp = I915_READ(MIPI_CTRL(port));
9215 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9216 continue;
9217
9218 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009219 break;
9220 }
9221
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009222 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009223}
9224
Daniel Vetter26804af2014-06-25 22:01:55 +03009225static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009226 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009227{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009228 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009229 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009230 enum port port;
9231 uint32_t tmp;
9232
9233 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9234
9235 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9236
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009237 if (IS_CANNONLAKE(dev_priv))
9238 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9239 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009240 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009241 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309242 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009243 else
9244 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009245
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009246 pll = pipe_config->shared_dpll;
9247 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009248 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9249 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009250 }
9251
Daniel Vetter26804af2014-06-25 22:01:55 +03009252 /*
9253 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9254 * DDI E. So just check whether this pipe is wired to DDI E and whether
9255 * the PCH transcoder is on.
9256 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009257 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009258 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009259 pipe_config->has_pch_encoder = true;
9260
9261 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9262 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9263 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9264
9265 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9266 }
9267}
9268
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009269static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009270 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009271{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009272 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009273 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009274 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009275 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009276
Imre Deake79dfb52017-07-20 01:50:57 +03009277 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009278
Imre Deak17290502016-02-12 18:55:11 +02009279 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9280 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009281 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009282 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009283
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009284 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009285
Jani Nikulacf304292016-03-18 17:05:41 +02009286 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009287
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009288 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009289 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9290 WARN_ON(active);
9291 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009292 }
9293
Jani Nikulacf304292016-03-18 17:05:41 +02009294 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009295 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009296
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009297 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009298 haswell_get_ddi_port_state(crtc, pipe_config);
9299 intel_get_pipe_timings(crtc, pipe_config);
9300 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009301
Jani Nikulabc58be62016-03-18 17:05:39 +02009302 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009303
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009304 pipe_config->gamma_mode =
9305 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9306
Shashank Sharmab22ca992017-07-24 19:19:32 +05309307 if (IS_BROADWELL(dev_priv) || dev_priv->info.gen >= 9) {
9308 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9309 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9310
9311 if (IS_GEMINILAKE(dev_priv) || dev_priv->info.gen >= 10) {
9312 bool blend_mode_420 = tmp &
9313 PIPEMISC_YUV420_MODE_FULL_BLEND;
9314
9315 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9316 if (pipe_config->ycbcr420 != clrspace_yuv ||
9317 pipe_config->ycbcr420 != blend_mode_420)
9318 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9319 } else if (clrspace_yuv) {
9320 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9321 }
9322 }
9323
Imre Deak17290502016-02-12 18:55:11 +02009324 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9325 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009326 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009327 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009328 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009329 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009330 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009331 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009332
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009333 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -08009334 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9335 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009336
Jani Nikula4d1de972016-03-18 17:05:42 +02009337 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9338 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009339 pipe_config->pixel_multiplier =
9340 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9341 } else {
9342 pipe_config->pixel_multiplier = 1;
9343 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009344
Imre Deak17290502016-02-12 18:55:11 +02009345out:
9346 for_each_power_domain(power_domain, power_domain_mask)
9347 intel_display_power_put(dev_priv, power_domain);
9348
Jani Nikulacf304292016-03-18 17:05:41 +02009349 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009350}
9351
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009352static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009353{
9354 struct drm_i915_private *dev_priv =
9355 to_i915(plane_state->base.plane->dev);
9356 const struct drm_framebuffer *fb = plane_state->base.fb;
9357 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9358 u32 base;
9359
9360 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9361 base = obj->phys_handle->busaddr;
9362 else
9363 base = intel_plane_ggtt_offset(plane_state);
9364
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009365 base += plane_state->main.offset;
9366
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009367 /* ILK+ do this automagically */
9368 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009369 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009370 base += (plane_state->base.crtc_h *
9371 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9372
9373 return base;
9374}
9375
Ville Syrjäläed270222017-03-27 21:55:36 +03009376static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9377{
9378 int x = plane_state->base.crtc_x;
9379 int y = plane_state->base.crtc_y;
9380 u32 pos = 0;
9381
9382 if (x < 0) {
9383 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9384 x = -x;
9385 }
9386 pos |= x << CURSOR_X_SHIFT;
9387
9388 if (y < 0) {
9389 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9390 y = -y;
9391 }
9392 pos |= y << CURSOR_Y_SHIFT;
9393
9394 return pos;
9395}
9396
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009397static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9398{
9399 const struct drm_mode_config *config =
9400 &plane_state->base.plane->dev->mode_config;
9401 int width = plane_state->base.crtc_w;
9402 int height = plane_state->base.crtc_h;
9403
9404 return width > 0 && width <= config->cursor_width &&
9405 height > 0 && height <= config->cursor_height;
9406}
9407
Ville Syrjälä659056f2017-03-27 21:55:39 +03009408static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9409 struct intel_plane_state *plane_state)
9410{
9411 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009412 int src_x, src_y;
9413 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009414 int ret;
9415
9416 ret = drm_plane_helper_check_state(&plane_state->base,
9417 &plane_state->clip,
9418 DRM_PLANE_HELPER_NO_SCALING,
9419 DRM_PLANE_HELPER_NO_SCALING,
9420 true, true);
9421 if (ret)
9422 return ret;
9423
9424 if (!fb)
9425 return 0;
9426
9427 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9428 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9429 return -EINVAL;
9430 }
9431
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009432 src_x = plane_state->base.src_x >> 16;
9433 src_y = plane_state->base.src_y >> 16;
9434
9435 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9436 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9437
9438 if (src_x != 0 || src_y != 0) {
9439 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9440 return -EINVAL;
9441 }
9442
9443 plane_state->main.offset = offset;
9444
Ville Syrjälä659056f2017-03-27 21:55:39 +03009445 return 0;
9446}
9447
Ville Syrjälä292889e2017-03-17 23:18:01 +02009448static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9449 const struct intel_plane_state *plane_state)
9450{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009451 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009452
Ville Syrjälä292889e2017-03-17 23:18:01 +02009453 return CURSOR_ENABLE |
9454 CURSOR_GAMMA_ENABLE |
9455 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009456 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009457}
9458
Ville Syrjälä659056f2017-03-27 21:55:39 +03009459static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9460{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009461 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009462
9463 /*
9464 * 845g/865g are only limited by the width of their cursors,
9465 * the height is arbitrary up to the precision of the register.
9466 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009467 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009468}
9469
9470static int i845_check_cursor(struct intel_plane *plane,
9471 struct intel_crtc_state *crtc_state,
9472 struct intel_plane_state *plane_state)
9473{
9474 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009475 int ret;
9476
9477 ret = intel_check_cursor(crtc_state, plane_state);
9478 if (ret)
9479 return ret;
9480
9481 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009482 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009483 return 0;
9484
9485 /* Check for which cursor types we support */
9486 if (!i845_cursor_size_ok(plane_state)) {
9487 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9488 plane_state->base.crtc_w,
9489 plane_state->base.crtc_h);
9490 return -EINVAL;
9491 }
9492
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009493 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009494 case 256:
9495 case 512:
9496 case 1024:
9497 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009498 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009499 default:
9500 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9501 fb->pitches[0]);
9502 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009503 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009504
Ville Syrjälä659056f2017-03-27 21:55:39 +03009505 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9506
9507 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009508}
9509
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009510static void i845_update_cursor(struct intel_plane *plane,
9511 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009512 const struct intel_plane_state *plane_state)
9513{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009514 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009515 u32 cntl = 0, base = 0, pos = 0, size = 0;
9516 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009517
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009518 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009519 unsigned int width = plane_state->base.crtc_w;
9520 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009521
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009522 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009523 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009524
9525 base = intel_cursor_base(plane_state);
9526 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009527 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009528
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009529 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9530
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009531 /* On these chipsets we can only modify the base/size/stride
9532 * whilst the cursor is disabled.
9533 */
9534 if (plane->cursor.base != base ||
9535 plane->cursor.size != size ||
9536 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009537 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009538 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009539 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009540 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009541 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009542
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009543 plane->cursor.base = base;
9544 plane->cursor.size = size;
9545 plane->cursor.cntl = cntl;
9546 } else {
9547 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009548 }
9549
Ville Syrjälä75343a42017-03-27 21:55:38 +03009550 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009551
9552 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9553}
9554
9555static void i845_disable_cursor(struct intel_plane *plane,
9556 struct intel_crtc *crtc)
9557{
9558 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009559}
9560
Ville Syrjälä292889e2017-03-17 23:18:01 +02009561static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9562 const struct intel_plane_state *plane_state)
9563{
9564 struct drm_i915_private *dev_priv =
9565 to_i915(plane_state->base.plane->dev);
9566 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009567 u32 cntl;
9568
9569 cntl = MCURSOR_GAMMA_ENABLE;
9570
9571 if (HAS_DDI(dev_priv))
9572 cntl |= CURSOR_PIPE_CSC_ENABLE;
9573
Ville Syrjäläd509e282017-03-27 21:55:32 +03009574 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009575
9576 switch (plane_state->base.crtc_w) {
9577 case 64:
9578 cntl |= CURSOR_MODE_64_ARGB_AX;
9579 break;
9580 case 128:
9581 cntl |= CURSOR_MODE_128_ARGB_AX;
9582 break;
9583 case 256:
9584 cntl |= CURSOR_MODE_256_ARGB_AX;
9585 break;
9586 default:
9587 MISSING_CASE(plane_state->base.crtc_w);
9588 return 0;
9589 }
9590
Robert Fossc2c446a2017-05-19 16:50:17 -04009591 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä292889e2017-03-17 23:18:01 +02009592 cntl |= CURSOR_ROTATE_180;
9593
9594 return cntl;
9595}
9596
Ville Syrjälä659056f2017-03-27 21:55:39 +03009597static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009598{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009599 struct drm_i915_private *dev_priv =
9600 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009601 int width = plane_state->base.crtc_w;
9602 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009603
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009604 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009605 return false;
9606
Ville Syrjälä024faac2017-03-27 21:55:42 +03009607 /* Cursor width is limited to a few power-of-two sizes */
9608 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009609 case 256:
9610 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009611 case 64:
9612 break;
9613 default:
9614 return false;
9615 }
9616
Ville Syrjälädc41c152014-08-13 11:57:05 +03009617 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009618 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9619 * height from 8 lines up to the cursor width, when the
9620 * cursor is not rotated. Everything else requires square
9621 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009622 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009623 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009624 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009625 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009626 return false;
9627 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009628 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009629 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009630 }
9631
9632 return true;
9633}
9634
Ville Syrjälä659056f2017-03-27 21:55:39 +03009635static int i9xx_check_cursor(struct intel_plane *plane,
9636 struct intel_crtc_state *crtc_state,
9637 struct intel_plane_state *plane_state)
9638{
9639 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9640 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009641 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009642 int ret;
9643
9644 ret = intel_check_cursor(crtc_state, plane_state);
9645 if (ret)
9646 return ret;
9647
9648 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009649 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009650 return 0;
9651
9652 /* Check for which cursor types we support */
9653 if (!i9xx_cursor_size_ok(plane_state)) {
9654 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9655 plane_state->base.crtc_w,
9656 plane_state->base.crtc_h);
9657 return -EINVAL;
9658 }
9659
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009660 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9661 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9662 fb->pitches[0], plane_state->base.crtc_w);
9663 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009664 }
9665
9666 /*
9667 * There's something wrong with the cursor on CHV pipe C.
9668 * If it straddles the left edge of the screen then
9669 * moving it away from the edge or disabling it often
9670 * results in a pipe underrun, and often that can lead to
9671 * dead pipe (constant underrun reported, and it scans
9672 * out just a solid color). To recover from that, the
9673 * display power well must be turned off and on again.
9674 * Refuse the put the cursor into that compromised position.
9675 */
9676 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9677 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9678 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9679 return -EINVAL;
9680 }
9681
9682 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9683
9684 return 0;
9685}
9686
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009687static void i9xx_update_cursor(struct intel_plane *plane,
9688 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309689 const struct intel_plane_state *plane_state)
9690{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009691 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9692 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009693 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009694 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309695
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009696 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009697 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009698
Ville Syrjälä024faac2017-03-27 21:55:42 +03009699 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9700 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9701
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009702 base = intel_cursor_base(plane_state);
9703 pos = intel_cursor_position(plane_state);
9704 }
9705
9706 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9707
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009708 /*
9709 * On some platforms writing CURCNTR first will also
9710 * cause CURPOS to be armed by the CURBASE write.
9711 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009712 * arm itself. Thus we always start the full update
9713 * with a CURCNTR write.
9714 *
9715 * On other platforms CURPOS always requires the
9716 * CURBASE write to arm the update. Additonally
9717 * a write to any of the cursor register will cancel
9718 * an already armed cursor update. Thus leaving out
9719 * the CURBASE write after CURPOS could lead to a
9720 * cursor that doesn't appear to move, or even change
9721 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009722 *
9723 * CURCNTR and CUR_FBC_CTL are always
9724 * armed by the CURBASE write only.
9725 */
9726 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009727 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009728 plane->cursor.cntl != cntl) {
9729 I915_WRITE_FW(CURCNTR(pipe), cntl);
9730 if (HAS_CUR_FBC(dev_priv))
9731 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9732 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009733 I915_WRITE_FW(CURBASE(pipe), base);
9734
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009735 plane->cursor.base = base;
9736 plane->cursor.size = fbc_ctl;
9737 plane->cursor.cntl = cntl;
9738 } else {
9739 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009740 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009741 }
9742
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309743 POSTING_READ_FW(CURBASE(pipe));
9744
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009745 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009746}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009747
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009748static void i9xx_disable_cursor(struct intel_plane *plane,
9749 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009750{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009751 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009752}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009753
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009754
Jesse Barnes79e53942008-11-07 14:24:08 -08009755/* VESA 640x480x72Hz mode to set on the pipe */
9756static struct drm_display_mode load_detect_mode = {
9757 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9758 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9759};
9760
Daniel Vettera8bb6812014-02-10 18:00:39 +01009761struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009762intel_framebuffer_create(struct drm_i915_gem_object *obj,
9763 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009764{
9765 struct intel_framebuffer *intel_fb;
9766 int ret;
9767
9768 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009769 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009770 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009771
Chris Wilson24dbf512017-02-15 10:59:18 +00009772 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009773 if (ret)
9774 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009775
9776 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009777
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009778err:
9779 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009780 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009781}
9782
9783static u32
9784intel_framebuffer_pitch_for_width(int width, int bpp)
9785{
9786 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9787 return ALIGN(pitch, 64);
9788}
9789
9790static u32
9791intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9792{
9793 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009794 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009795}
9796
9797static struct drm_framebuffer *
9798intel_framebuffer_create_for_mode(struct drm_device *dev,
9799 struct drm_display_mode *mode,
9800 int depth, int bpp)
9801{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009802 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009803 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009804 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009805
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009806 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009807 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009808 if (IS_ERR(obj))
9809 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009810
9811 mode_cmd.width = mode->hdisplay;
9812 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009813 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9814 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009815 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009816
Chris Wilson24dbf512017-02-15 10:59:18 +00009817 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009818 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009819 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009820
9821 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009822}
9823
9824static struct drm_framebuffer *
9825mode_fits_in_fbdev(struct drm_device *dev,
9826 struct drm_display_mode *mode)
9827{
Daniel Vetter06957262015-08-10 13:34:08 +02009828#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009829 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009830 struct drm_i915_gem_object *obj;
9831 struct drm_framebuffer *fb;
9832
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009833 if (!dev_priv->fbdev)
9834 return NULL;
9835
9836 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009837 return NULL;
9838
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009839 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009840 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009841
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009842 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009843 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009844 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009845 return NULL;
9846
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009847 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009848 return NULL;
9849
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009850 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009851 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009852#else
9853 return NULL;
9854#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009855}
9856
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009857static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9858 struct drm_crtc *crtc,
9859 struct drm_display_mode *mode,
9860 struct drm_framebuffer *fb,
9861 int x, int y)
9862{
9863 struct drm_plane_state *plane_state;
9864 int hdisplay, vdisplay;
9865 int ret;
9866
9867 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9868 if (IS_ERR(plane_state))
9869 return PTR_ERR(plane_state);
9870
9871 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009872 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009873 else
9874 hdisplay = vdisplay = 0;
9875
9876 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9877 if (ret)
9878 return ret;
9879 drm_atomic_set_fb_for_plane(plane_state, fb);
9880 plane_state->crtc_x = 0;
9881 plane_state->crtc_y = 0;
9882 plane_state->crtc_w = hdisplay;
9883 plane_state->crtc_h = vdisplay;
9884 plane_state->src_x = x << 16;
9885 plane_state->src_y = y << 16;
9886 plane_state->src_w = hdisplay << 16;
9887 plane_state->src_h = vdisplay << 16;
9888
9889 return 0;
9890}
9891
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009892int intel_get_load_detect_pipe(struct drm_connector *connector,
9893 struct drm_display_mode *mode,
9894 struct intel_load_detect_pipe *old,
9895 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009896{
9897 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009898 struct intel_encoder *intel_encoder =
9899 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009900 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009901 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009902 struct drm_crtc *crtc = NULL;
9903 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009904 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009905 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009906 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009907 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009908 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009909 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009910 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009911
Chris Wilsond2dff872011-04-19 08:36:26 +01009912 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009913 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009914 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009915
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009916 old->restore_state = NULL;
9917
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009918 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009919
Jesse Barnes79e53942008-11-07 14:24:08 -08009920 /*
9921 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009922 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009923 * - if the connector already has an assigned crtc, use it (but make
9924 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009925 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009926 * - try to find the first unused crtc that can drive this connector,
9927 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009928 */
9929
9930 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009931 if (connector->state->crtc) {
9932 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009933
Rob Clark51fd3712013-11-19 12:10:12 -05009934 ret = drm_modeset_lock(&crtc->mutex, ctx);
9935 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009936 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009937
9938 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009939 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009940 }
9941
9942 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009943 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009944 i++;
9945 if (!(encoder->possible_crtcs & (1 << i)))
9946 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009947
9948 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9949 if (ret)
9950 goto fail;
9951
9952 if (possible_crtc->state->enable) {
9953 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009954 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009955 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009956
9957 crtc = possible_crtc;
9958 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009959 }
9960
9961 /*
9962 * If we didn't find an unused CRTC, don't use any.
9963 */
9964 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009965 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009966 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009967 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009968 }
9969
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009970found:
9971 intel_crtc = to_intel_crtc(crtc);
9972
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009973 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9974 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009975 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009976
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009977 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009978 restore_state = drm_atomic_state_alloc(dev);
9979 if (!state || !restore_state) {
9980 ret = -ENOMEM;
9981 goto fail;
9982 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009983
9984 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009985 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009986
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009987 connector_state = drm_atomic_get_connector_state(state, connector);
9988 if (IS_ERR(connector_state)) {
9989 ret = PTR_ERR(connector_state);
9990 goto fail;
9991 }
9992
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009993 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9994 if (ret)
9995 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009996
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009997 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9998 if (IS_ERR(crtc_state)) {
9999 ret = PTR_ERR(crtc_state);
10000 goto fail;
10001 }
10002
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010003 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010004
Chris Wilson64927112011-04-20 07:25:26 +010010005 if (!mode)
10006 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010007
Chris Wilsond2dff872011-04-19 08:36:26 +010010008 /* We need a framebuffer large enough to accommodate all accesses
10009 * that the plane may generate whilst we perform load detection.
10010 * We can not rely on the fbcon either being present (we get called
10011 * during its initialisation to detect all boot displays, or it may
10012 * not even exist) or that it is large enough to satisfy the
10013 * requested mode.
10014 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010015 fb = mode_fits_in_fbdev(dev, mode);
10016 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010017 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010018 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010019 } else
10020 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010021 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010022 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +030010023 ret = PTR_ERR(fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010024 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010025 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010026
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010027 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10028 if (ret)
10029 goto fail;
10030
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010031 drm_framebuffer_unreference(fb);
10032
10033 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10034 if (ret)
10035 goto fail;
10036
10037 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10038 if (!ret)
10039 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10040 if (!ret)
10041 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10042 if (ret) {
10043 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10044 goto fail;
10045 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010046
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010047 ret = drm_atomic_commit(state);
10048 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010049 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010050 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010051 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010052
10053 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +000010054 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +010010055
Jesse Barnes79e53942008-11-07 14:24:08 -080010056 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020010057 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010058 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010059
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010060fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010010061 if (state) {
10062 drm_atomic_state_put(state);
10063 state = NULL;
10064 }
10065 if (restore_state) {
10066 drm_atomic_state_put(restore_state);
10067 restore_state = NULL;
10068 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010069
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010070 if (ret == -EDEADLK)
10071 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -050010072
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010073 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010074}
10075
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010076void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010077 struct intel_load_detect_pipe *old,
10078 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010079{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010080 struct intel_encoder *intel_encoder =
10081 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010082 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010083 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010084 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010085
Chris Wilsond2dff872011-04-19 08:36:26 +010010086 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010087 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010088 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010089
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010090 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010091 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010092
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010010093 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +010010094 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010095 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010010096 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010097}
10098
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010099static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010100 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010101{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010102 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010103 u32 dpll = pipe_config->dpll_hw_state.dpll;
10104
10105 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010106 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010010107 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010108 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010109 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010110 return 96000;
10111 else
10112 return 48000;
10113}
10114
Jesse Barnes79e53942008-11-07 14:24:08 -080010115/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010116static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010117 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010118{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010119 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010120 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010121 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010122 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010123 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010124 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010125 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010126 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010127
10128 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010129 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010130 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010131 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010132
10133 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010134 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010135 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10136 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010137 } else {
10138 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10139 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10140 }
10141
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010142 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010143 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010144 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10145 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010146 else
10147 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010148 DPLL_FPA01_P1_POST_DIV_SHIFT);
10149
10150 switch (dpll & DPLL_MODE_MASK) {
10151 case DPLLB_MODE_DAC_SERIAL:
10152 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10153 5 : 10;
10154 break;
10155 case DPLLB_MODE_LVDS:
10156 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10157 7 : 14;
10158 break;
10159 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010160 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010161 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010162 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010163 }
10164
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010165 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010166 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010167 else
Imre Deakdccbea32015-06-22 23:35:51 +030010168 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010169 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010170 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010171 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010172
10173 if (is_lvds) {
10174 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10175 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010176
10177 if (lvds & LVDS_CLKB_POWER_UP)
10178 clock.p2 = 7;
10179 else
10180 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010181 } else {
10182 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10183 clock.p1 = 2;
10184 else {
10185 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10186 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10187 }
10188 if (dpll & PLL_P2_DIVIDE_BY_4)
10189 clock.p2 = 4;
10190 else
10191 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010192 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010193
Imre Deakdccbea32015-06-22 23:35:51 +030010194 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010195 }
10196
Ville Syrjälä18442d02013-09-13 16:00:08 +030010197 /*
10198 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010199 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010200 * encoder's get_config() function.
10201 */
Imre Deakdccbea32015-06-22 23:35:51 +030010202 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010203}
10204
Ville Syrjälä6878da02013-09-13 15:59:11 +030010205int intel_dotclock_calculate(int link_freq,
10206 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010207{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010208 /*
10209 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010210 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010211 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010212 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010213 *
10214 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010215 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010216 */
10217
Ville Syrjälä6878da02013-09-13 15:59:11 +030010218 if (!m_n->link_n)
10219 return 0;
10220
10221 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10222}
10223
Ville Syrjälä18442d02013-09-13 16:00:08 +030010224static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010225 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010226{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010227 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010228
10229 /* read out port_clock from the DPLL */
10230 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010231
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010232 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010233 * In case there is an active pipe without active ports,
10234 * we may need some idea for the dotclock anyway.
10235 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010236 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010237 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010238 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010239 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010240}
10241
10242/** Returns the currently programmed mode of the given pipe. */
10243struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10244 struct drm_crtc *crtc)
10245{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010246 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010248 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010249 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010250 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010251 int htot = I915_READ(HTOTAL(cpu_transcoder));
10252 int hsync = I915_READ(HSYNC(cpu_transcoder));
10253 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10254 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010255 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010256
10257 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10258 if (!mode)
10259 return NULL;
10260
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010261 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10262 if (!pipe_config) {
10263 kfree(mode);
10264 return NULL;
10265 }
10266
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010267 /*
10268 * Construct a pipe_config sufficient for getting the clock info
10269 * back out of crtc_clock_get.
10270 *
10271 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10272 * to use a real value here instead.
10273 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010274 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10275 pipe_config->pixel_multiplier = 1;
10276 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10277 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10278 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10279 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010280
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010281 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010282 mode->hdisplay = (htot & 0xffff) + 1;
10283 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10284 mode->hsync_start = (hsync & 0xffff) + 1;
10285 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10286 mode->vdisplay = (vtot & 0xffff) + 1;
10287 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10288 mode->vsync_start = (vsync & 0xffff) + 1;
10289 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10290
10291 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010292
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010293 kfree(pipe_config);
10294
Jesse Barnes79e53942008-11-07 14:24:08 -080010295 return mode;
10296}
10297
10298static void intel_crtc_destroy(struct drm_crtc *crtc)
10299{
10300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10301
10302 drm_crtc_cleanup(crtc);
10303 kfree(intel_crtc);
10304}
10305
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010306/**
10307 * intel_wm_need_update - Check whether watermarks need updating
10308 * @plane: drm plane
10309 * @state: new plane state
10310 *
10311 * Check current plane state versus the new one to determine whether
10312 * watermarks need to be recalculated.
10313 *
10314 * Returns true or false.
10315 */
10316static bool intel_wm_need_update(struct drm_plane *plane,
10317 struct drm_plane_state *state)
10318{
Matt Roperd21fbe82015-09-24 15:53:12 -070010319 struct intel_plane_state *new = to_intel_plane_state(state);
10320 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10321
10322 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010323 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010324 return true;
10325
10326 if (!cur->base.fb || !new->base.fb)
10327 return false;
10328
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010329 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010330 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010331 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10332 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10333 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10334 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010335 return true;
10336
10337 return false;
10338}
10339
Matt Roperd21fbe82015-09-24 15:53:12 -070010340static bool needs_scaling(struct intel_plane_state *state)
10341{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010342 int src_w = drm_rect_width(&state->base.src) >> 16;
10343 int src_h = drm_rect_height(&state->base.src) >> 16;
10344 int dst_w = drm_rect_width(&state->base.dst);
10345 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010346
10347 return (src_w != dst_w || src_h != dst_h);
10348}
10349
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010350int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
10351 struct drm_plane_state *plane_state)
10352{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010353 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010354 struct drm_crtc *crtc = crtc_state->crtc;
10355 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010356 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010357 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010358 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010359 struct intel_plane_state *old_plane_state =
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010360 to_intel_plane_state(plane->base.state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010361 bool mode_changed = needs_modeset(crtc_state);
10362 bool was_crtc_enabled = crtc->state->active;
10363 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010364 bool turn_off, turn_on, visible, was_visible;
10365 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010366 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010367
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010368 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010369 ret = skl_update_scaler_plane(
10370 to_intel_crtc_state(crtc_state),
10371 to_intel_plane_state(plane_state));
10372 if (ret)
10373 return ret;
10374 }
10375
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010376 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010377 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010378
10379 if (!was_crtc_enabled && WARN_ON(was_visible))
10380 was_visible = false;
10381
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010382 /*
10383 * Visibility is calculated as if the crtc was on, but
10384 * after scaler setup everything depends on it being off
10385 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010386 *
10387 * FIXME this is wrong for watermarks. Watermarks should also
10388 * be computed as if the pipe would be active. Perhaps move
10389 * per-plane wm computation to the .check_plane() hook, and
10390 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010391 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010392 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010393 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010394 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10395 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010396
10397 if (!was_visible && !visible)
10398 return 0;
10399
Maarten Lankhorste8861672016-02-24 11:24:26 +010010400 if (fb != old_plane_state->base.fb)
10401 pipe_config->fb_changed = true;
10402
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010403 turn_off = was_visible && (!visible || mode_changed);
10404 turn_on = visible && (!was_visible || mode_changed);
10405
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010406 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010407 intel_crtc->base.base.id, intel_crtc->base.name,
10408 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010409 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010410
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010411 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010412 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010413 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010414 turn_off, turn_on, mode_changed);
10415
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010416 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010417 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010418 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010419
10420 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010421 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010422 pipe_config->disable_cxsr = true;
10423 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010424 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010425 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010426
Ville Syrjälä852eb002015-06-24 22:00:07 +030010427 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010428 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010429 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010430 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010431 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010432 /* FIXME bollocks */
10433 pipe_config->update_wm_pre = true;
10434 pipe_config->update_wm_post = true;
10435 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010436 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010437
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010438 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010439 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010440
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010441 /*
10442 * WaCxSRDisabledForSpriteScaling:ivb
10443 *
10444 * cstate->update_wm was already set above, so this flag will
10445 * take effect when we commit and program watermarks.
10446 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010447 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010448 needs_scaling(to_intel_plane_state(plane_state)) &&
10449 !needs_scaling(old_plane_state))
10450 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010451
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010452 return 0;
10453}
10454
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010455static bool encoders_cloneable(const struct intel_encoder *a,
10456 const struct intel_encoder *b)
10457{
10458 /* masks could be asymmetric, so check both ways */
10459 return a == b || (a->cloneable & (1 << b->type) &&
10460 b->cloneable & (1 << a->type));
10461}
10462
10463static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10464 struct intel_crtc *crtc,
10465 struct intel_encoder *encoder)
10466{
10467 struct intel_encoder *source_encoder;
10468 struct drm_connector *connector;
10469 struct drm_connector_state *connector_state;
10470 int i;
10471
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010472 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010473 if (connector_state->crtc != &crtc->base)
10474 continue;
10475
10476 source_encoder =
10477 to_intel_encoder(connector_state->best_encoder);
10478 if (!encoders_cloneable(encoder, source_encoder))
10479 return false;
10480 }
10481
10482 return true;
10483}
10484
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010485static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10486 struct drm_crtc_state *crtc_state)
10487{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010488 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010489 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010491 struct intel_crtc_state *pipe_config =
10492 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010493 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010494 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010495 bool mode_changed = needs_modeset(crtc_state);
10496
Ville Syrjälä852eb002015-06-24 22:00:07 +030010497 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010498 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010499
Maarten Lankhorstad421372015-06-15 12:33:42 +020010500 if (mode_changed && crtc_state->enable &&
10501 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010502 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010503 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10504 pipe_config);
10505 if (ret)
10506 return ret;
10507 }
10508
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010509 if (crtc_state->color_mgmt_changed) {
10510 ret = intel_color_check(crtc, crtc_state);
10511 if (ret)
10512 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010513
10514 /*
10515 * Changing color management on Intel hardware is
10516 * handled as part of planes update.
10517 */
10518 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010519 }
10520
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010521 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010522 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010523 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010524 if (ret) {
10525 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010526 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010527 }
10528 }
10529
10530 if (dev_priv->display.compute_intermediate_wm &&
10531 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10532 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10533 return 0;
10534
10535 /*
10536 * Calculate 'intermediate' watermarks that satisfy both the
10537 * old state and the new state. We can program these
10538 * immediately.
10539 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010540 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010541 intel_crtc,
10542 pipe_config);
10543 if (ret) {
10544 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10545 return ret;
10546 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010547 } else if (dev_priv->display.compute_intermediate_wm) {
10548 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10549 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010550 }
10551
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010552 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010553 if (mode_changed)
10554 ret = skl_update_scaler_crtc(pipe_config);
10555
10556 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053010557 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10558 pipe_config);
10559 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010560 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010561 pipe_config);
10562 }
10563
10564 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010565}
10566
Jani Nikula65b38e02015-04-13 11:26:56 +030010567static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010568 .atomic_begin = intel_begin_crtc_commit,
10569 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010570 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010571};
10572
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010573static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10574{
10575 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010576 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010577
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010578 drm_connector_list_iter_begin(dev, &conn_iter);
10579 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010580 if (connector->base.state->crtc)
10581 drm_connector_unreference(&connector->base);
10582
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010583 if (connector->base.encoder) {
10584 connector->base.state->best_encoder =
10585 connector->base.encoder;
10586 connector->base.state->crtc =
10587 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010588
10589 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010590 } else {
10591 connector->base.state->best_encoder = NULL;
10592 connector->base.state->crtc = NULL;
10593 }
10594 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010595 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010596}
10597
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010598static void
Robin Schroereba905b2014-05-18 02:24:50 +020010599connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010600 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010601{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010602 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010603 int bpp = pipe_config->pipe_bpp;
10604
10605 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010606 connector->base.base.id,
10607 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010608
10609 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010610 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010611 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010612 bpp, info->bpc * 3);
10613 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010614 }
10615
Mario Kleiner196f9542016-07-06 12:05:45 +020010616 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010617 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020010618 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10619 bpp);
10620 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010621 }
10622}
10623
10624static int
10625compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010626 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010627{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010628 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010629 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010630 struct drm_connector *connector;
10631 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010632 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010633
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010634 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10635 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010636 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010637 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010638 bpp = 12*3;
10639 else
10640 bpp = 8*3;
10641
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010642
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010643 pipe_config->pipe_bpp = bpp;
10644
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010645 state = pipe_config->base.state;
10646
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010647 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010648 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010649 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010650 continue;
10651
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010652 connected_sink_compute_bpp(to_intel_connector(connector),
10653 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010654 }
10655
10656 return bpp;
10657}
10658
Daniel Vetter644db712013-09-19 14:53:58 +020010659static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10660{
10661 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10662 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010663 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010664 mode->crtc_hdisplay, mode->crtc_hsync_start,
10665 mode->crtc_hsync_end, mode->crtc_htotal,
10666 mode->crtc_vdisplay, mode->crtc_vsync_start,
10667 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10668}
10669
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010670static inline void
10671intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010672 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010673{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010674 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10675 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010676 m_n->gmch_m, m_n->gmch_n,
10677 m_n->link_m, m_n->link_n, m_n->tu);
10678}
10679
Daniel Vetterc0b03412013-05-28 12:05:54 +020010680static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010681 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010682 const char *context)
10683{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010684 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010685 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010686 struct drm_plane *plane;
10687 struct intel_plane *intel_plane;
10688 struct intel_plane_state *state;
10689 struct drm_framebuffer *fb;
10690
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000010691 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10692 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010693
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010694 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10695 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020010696 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010697
10698 if (pipe_config->has_pch_encoder)
10699 intel_dump_m_n_config(pipe_config, "fdi",
10700 pipe_config->fdi_lanes,
10701 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010702
Shashank Sharmab22ca992017-07-24 19:19:32 +053010703 if (pipe_config->ycbcr420)
10704 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
10705
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010706 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010707 intel_dump_m_n_config(pipe_config, "dp m_n",
10708 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000010709 if (pipe_config->has_drrs)
10710 intel_dump_m_n_config(pipe_config, "dp m2_n2",
10711 pipe_config->lane_count,
10712 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010713 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010714
Daniel Vetter55072d12014-11-20 16:10:28 +010010715 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010716 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010010717
Daniel Vetterc0b03412013-05-28 12:05:54 +020010718 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010719 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010720 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010721 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10722 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010723 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010724 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010725 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
10726 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010727
10728 if (INTEL_GEN(dev_priv) >= 9)
10729 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
10730 crtc->num_scalers,
10731 pipe_config->scaler_state.scaler_users,
10732 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010733
10734 if (HAS_GMCH_DISPLAY(dev_priv))
10735 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10736 pipe_config->gmch_pfit.control,
10737 pipe_config->gmch_pfit.pgm_ratios,
10738 pipe_config->gmch_pfit.lvds_border_bits);
10739 else
10740 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
10741 pipe_config->pch_pfit.pos,
10742 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000010743 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010744
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010745 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
10746 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010747
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020010748 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010010749
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010750 DRM_DEBUG_KMS("planes on this crtc\n");
10751 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010752 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010753 intel_plane = to_intel_plane(plane);
10754 if (intel_plane->pipe != crtc->pipe)
10755 continue;
10756
10757 state = to_intel_plane_state(plane->state);
10758 fb = state->base.fb;
10759 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030010760 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
10761 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010762 continue;
10763 }
10764
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010765 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
10766 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010767 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020010768 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010769 if (INTEL_GEN(dev_priv) >= 9)
10770 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
10771 state->scaler_id,
10772 state->base.src.x1 >> 16,
10773 state->base.src.y1 >> 16,
10774 drm_rect_width(&state->base.src) >> 16,
10775 drm_rect_height(&state->base.src) >> 16,
10776 state->base.dst.x1, state->base.dst.y1,
10777 drm_rect_width(&state->base.dst),
10778 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010779 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010780}
10781
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010782static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010783{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010784 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010785 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010786 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010787 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010788 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010789
10790 /*
10791 * Walk the connector list instead of the encoder
10792 * list to detect the problem on ddi platforms
10793 * where there's just one encoder per digital port.
10794 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010795 drm_connector_list_iter_begin(dev, &conn_iter);
10796 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020010797 struct drm_connector_state *connector_state;
10798 struct intel_encoder *encoder;
10799
10800 connector_state = drm_atomic_get_existing_connector_state(state, connector);
10801 if (!connector_state)
10802 connector_state = connector->state;
10803
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010804 if (!connector_state->best_encoder)
10805 continue;
10806
10807 encoder = to_intel_encoder(connector_state->best_encoder);
10808
10809 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010810
10811 switch (encoder->type) {
10812 unsigned int port_mask;
10813 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010814 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010815 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030010816 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010817 case INTEL_OUTPUT_HDMI:
10818 case INTEL_OUTPUT_EDP:
10819 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10820
10821 /* the same port mustn't appear more than once */
10822 if (used_ports & port_mask)
10823 return false;
10824
10825 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010826 break;
10827 case INTEL_OUTPUT_DP_MST:
10828 used_mst_ports |=
10829 1 << enc_to_mst(&encoder->base)->primary->port;
10830 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010831 default:
10832 break;
10833 }
10834 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010835 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010836
Ville Syrjälä477321e2016-07-28 17:50:40 +030010837 /* can't mix MST and SST/HDMI on the same port */
10838 if (used_ports & used_mst_ports)
10839 return false;
10840
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010841 return true;
10842}
10843
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010844static void
10845clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
10846{
Ville Syrjäläff32c542017-03-02 19:14:57 +020010847 struct drm_i915_private *dev_priv =
10848 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070010849 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010850 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010851 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020010852 struct intel_crtc_wm_state wm_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010853 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010854
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030010855 /* FIXME: before the switch to atomic started, a new pipe_config was
10856 * kzalloc'd. Code that depends on any field being zero should be
10857 * fixed, so that the crtc_state can be safely duplicated. For now,
10858 * only fields that are know to not cause problems are preserved. */
10859
Chandra Konduru663a3642015-04-07 15:28:41 -070010860 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010861 shared_dpll = crtc_state->shared_dpll;
10862 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010863 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010864 if (IS_G4X(dev_priv) ||
10865 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010866 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010867
Chris Wilsond2fa80a2017-03-03 15:46:44 +000010868 /* Keep base drm_crtc_state intact, only clear our extended struct */
10869 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
10870 memset(&crtc_state->base + 1, 0,
10871 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010872
Chandra Konduru663a3642015-04-07 15:28:41 -070010873 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010874 crtc_state->shared_dpll = shared_dpll;
10875 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010876 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010877 if (IS_G4X(dev_priv) ||
10878 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010879 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010880}
10881
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010882static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010883intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010884 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010885{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010886 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020010887 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010888 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010889 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010890 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010891 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010892 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010893
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010894 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020010895
Daniel Vettere143a212013-07-04 12:01:15 +020010896 pipe_config->cpu_transcoder =
10897 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010898
Imre Deak2960bc92013-07-30 13:36:32 +030010899 /*
10900 * Sanitize sync polarity flags based on requested ones. If neither
10901 * positive or negative polarity is requested, treat this as meaning
10902 * negative polarity.
10903 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010904 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010905 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010906 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010907
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010908 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010909 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010910 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010911
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010912 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10913 pipe_config);
10914 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010915 goto fail;
10916
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010917 /*
10918 * Determine the real pipe dimensions. Note that stereo modes can
10919 * increase the actual pipe size due to the frame doubling and
10920 * insertion of additional space for blanks between the frame. This
10921 * is stored in the crtc timings. We use the requested mode to do this
10922 * computation to clearly distinguish it from the adjusted mode, which
10923 * can be changed by the connectors in the below retry loop.
10924 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010010925 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010926 &pipe_config->pipe_src_w,
10927 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010928
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010929 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010930 if (connector_state->crtc != crtc)
10931 continue;
10932
10933 encoder = to_intel_encoder(connector_state->best_encoder);
10934
Ville Syrjäläe25148d2016-06-22 21:57:09 +030010935 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
10936 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10937 goto fail;
10938 }
10939
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010940 /*
10941 * Determine output_types before calling the .compute_config()
10942 * hooks so that the hooks can use this information safely.
10943 */
10944 pipe_config->output_types |= 1 << encoder->type;
10945 }
10946
Daniel Vettere29c22c2013-02-21 00:00:16 +010010947encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010948 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010949 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010950 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010951
Daniel Vetter135c81b2013-07-21 21:37:09 +020010952 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010953 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10954 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010955
Daniel Vetter7758a112012-07-08 19:40:39 +020010956 /* Pass our mode to the connectors and the CRTC to give them a chance to
10957 * adjust it according to limitations or connector properties, and also
10958 * a chance to reject the mode entirely.
10959 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010960 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010961 if (connector_state->crtc != crtc)
10962 continue;
10963
10964 encoder = to_intel_encoder(connector_state->best_encoder);
10965
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020010966 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020010967 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010968 goto fail;
10969 }
10970 }
10971
Daniel Vetterff9a6752013-06-01 17:16:21 +020010972 /* Set default port clock if not overwritten by the encoder. Needs to be
10973 * done afterwards in case the encoder adjusts the mode. */
10974 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010975 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010976 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010977
Daniel Vettera43f6e02013-06-07 23:10:32 +020010978 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010979 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010980 DRM_DEBUG_KMS("CRTC fixup failed\n");
10981 goto fail;
10982 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010983
10984 if (ret == RETRY) {
10985 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10986 ret = -EINVAL;
10987 goto fail;
10988 }
10989
10990 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10991 retry = false;
10992 goto encoder_retry;
10993 }
10994
Daniel Vettere8fa4272015-08-12 11:43:34 +020010995 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080010996 * only enable it on 6bpc panels and when its not a compliance
10997 * test requesting 6bpc video pattern.
10998 */
10999 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11000 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011001 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011002 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011003
Daniel Vetter7758a112012-07-08 19:40:39 +020011004fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011005 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011006}
11007
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011008static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020011009intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011010{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011011 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011012 struct drm_crtc_state *new_crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011013 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011014
Ville Syrjälä76688512014-01-10 11:28:06 +020011015 /* Double check state. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011016 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
11017 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011018
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011019 /*
11020 * Update legacy state to satisfy fbc code. This can
11021 * be removed when fbc uses the atomic state.
11022 */
11023 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11024 struct drm_plane_state *plane_state = crtc->primary->state;
11025
11026 crtc->primary->fb = plane_state->fb;
11027 crtc->x = plane_state->src_x >> 16;
11028 crtc->y = plane_state->src_y >> 16;
11029 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011030 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011031}
11032
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011033static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011034{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011035 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011036
11037 if (clock1 == clock2)
11038 return true;
11039
11040 if (!clock1 || !clock2)
11041 return false;
11042
11043 diff = abs(clock1 - clock2);
11044
11045 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11046 return true;
11047
11048 return false;
11049}
11050
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011051static bool
11052intel_compare_m_n(unsigned int m, unsigned int n,
11053 unsigned int m2, unsigned int n2,
11054 bool exact)
11055{
11056 if (m == m2 && n == n2)
11057 return true;
11058
11059 if (exact || !m || !n || !m2 || !n2)
11060 return false;
11061
11062 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11063
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011064 if (n > n2) {
11065 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011066 m2 <<= 1;
11067 n2 <<= 1;
11068 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011069 } else if (n < n2) {
11070 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011071 m <<= 1;
11072 n <<= 1;
11073 }
11074 }
11075
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011076 if (n != n2)
11077 return false;
11078
11079 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011080}
11081
11082static bool
11083intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11084 struct intel_link_m_n *m2_n2,
11085 bool adjust)
11086{
11087 if (m_n->tu == m2_n2->tu &&
11088 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11089 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11090 intel_compare_m_n(m_n->link_m, m_n->link_n,
11091 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11092 if (adjust)
11093 *m2_n2 = *m_n;
11094
11095 return true;
11096 }
11097
11098 return false;
11099}
11100
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011101static void __printf(3, 4)
11102pipe_config_err(bool adjust, const char *name, const char *format, ...)
11103{
11104 char *level;
11105 unsigned int category;
11106 struct va_format vaf;
11107 va_list args;
11108
11109 if (adjust) {
11110 level = KERN_DEBUG;
11111 category = DRM_UT_KMS;
11112 } else {
11113 level = KERN_ERR;
11114 category = DRM_UT_NONE;
11115 }
11116
11117 va_start(args, format);
11118 vaf.fmt = format;
11119 vaf.va = &args;
11120
11121 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11122
11123 va_end(args);
11124}
11125
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011126static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011127intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011128 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011129 struct intel_crtc_state *pipe_config,
11130 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011131{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011132 bool ret = true;
11133
Daniel Vetter66e985c2013-06-05 13:34:20 +020011134#define PIPE_CONF_CHECK_X(name) \
11135 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011136 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011137 "(expected 0x%08x, found 0x%08x)\n", \
11138 current_config->name, \
11139 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011140 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011141 }
11142
Daniel Vetter08a24032013-04-19 11:25:34 +020011143#define PIPE_CONF_CHECK_I(name) \
11144 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011145 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011146 "(expected %i, found %i)\n", \
11147 current_config->name, \
11148 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011149 ret = false; \
11150 }
11151
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011152#define PIPE_CONF_CHECK_P(name) \
11153 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011154 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011155 "(expected %p, found %p)\n", \
11156 current_config->name, \
11157 pipe_config->name); \
11158 ret = false; \
11159 }
11160
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011161#define PIPE_CONF_CHECK_M_N(name) \
11162 if (!intel_compare_link_m_n(&current_config->name, \
11163 &pipe_config->name,\
11164 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011165 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011166 "(expected tu %i gmch %i/%i link %i/%i, " \
11167 "found tu %i, gmch %i/%i link %i/%i)\n", \
11168 current_config->name.tu, \
11169 current_config->name.gmch_m, \
11170 current_config->name.gmch_n, \
11171 current_config->name.link_m, \
11172 current_config->name.link_n, \
11173 pipe_config->name.tu, \
11174 pipe_config->name.gmch_m, \
11175 pipe_config->name.gmch_n, \
11176 pipe_config->name.link_m, \
11177 pipe_config->name.link_n); \
11178 ret = false; \
11179 }
11180
Daniel Vetter55c561a2016-03-30 11:34:36 +020011181/* This is required for BDW+ where there is only one set of registers for
11182 * switching between high and low RR.
11183 * This macro can be used whenever a comparison has to be made between one
11184 * hw state and multiple sw state variables.
11185 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011186#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11187 if (!intel_compare_link_m_n(&current_config->name, \
11188 &pipe_config->name, adjust) && \
11189 !intel_compare_link_m_n(&current_config->alt_name, \
11190 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011191 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011192 "(expected tu %i gmch %i/%i link %i/%i, " \
11193 "or tu %i gmch %i/%i link %i/%i, " \
11194 "found tu %i, gmch %i/%i link %i/%i)\n", \
11195 current_config->name.tu, \
11196 current_config->name.gmch_m, \
11197 current_config->name.gmch_n, \
11198 current_config->name.link_m, \
11199 current_config->name.link_n, \
11200 current_config->alt_name.tu, \
11201 current_config->alt_name.gmch_m, \
11202 current_config->alt_name.gmch_n, \
11203 current_config->alt_name.link_m, \
11204 current_config->alt_name.link_n, \
11205 pipe_config->name.tu, \
11206 pipe_config->name.gmch_m, \
11207 pipe_config->name.gmch_n, \
11208 pipe_config->name.link_m, \
11209 pipe_config->name.link_n); \
11210 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011211 }
11212
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011213#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11214 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011215 pipe_config_err(adjust, __stringify(name), \
11216 "(%x) (expected %i, found %i)\n", \
11217 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011218 current_config->name & (mask), \
11219 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011220 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011221 }
11222
Ville Syrjälä5e550652013-09-06 23:29:07 +030011223#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11224 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011225 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011226 "(expected %i, found %i)\n", \
11227 current_config->name, \
11228 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011229 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011230 }
11231
Daniel Vetterbb760062013-06-06 14:55:52 +020011232#define PIPE_CONF_QUIRK(quirk) \
11233 ((current_config->quirks | pipe_config->quirks) & (quirk))
11234
Daniel Vettereccb1402013-05-22 00:50:22 +020011235 PIPE_CONF_CHECK_I(cpu_transcoder);
11236
Daniel Vetter08a24032013-04-19 11:25:34 +020011237 PIPE_CONF_CHECK_I(has_pch_encoder);
11238 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011239 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011240
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011241 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011242 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011243
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011244 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011245 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011246
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011247 if (current_config->has_drrs)
11248 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11249 } else
11250 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011251
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011252 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011253
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011254 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11255 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11256 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11257 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11258 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11259 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011260
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011261 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11262 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11263 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11264 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11265 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11266 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011267
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011268 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020011269 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011270 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011271 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011272 PIPE_CONF_CHECK_I(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011273
11274 PIPE_CONF_CHECK_I(hdmi_scrambling);
11275 PIPE_CONF_CHECK_I(hdmi_high_tmds_clock_ratio);
Jesse Barnese43823e2014-11-05 14:26:08 -080011276 PIPE_CONF_CHECK_I(has_infoframe);
Shashank Sharma60436fd2017-07-21 20:55:04 +053011277 PIPE_CONF_CHECK_I(ycbcr420);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011278
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011279 PIPE_CONF_CHECK_I(has_audio);
11280
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011281 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011282 DRM_MODE_FLAG_INTERLACE);
11283
Daniel Vetterbb760062013-06-06 14:55:52 +020011284 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011285 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011286 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011287 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011288 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011289 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011290 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011291 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011292 DRM_MODE_FLAG_NVSYNC);
11293 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011294
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011295 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011296 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011297 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011298 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011299 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011300
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011301 if (!adjust) {
11302 PIPE_CONF_CHECK_I(pipe_src_w);
11303 PIPE_CONF_CHECK_I(pipe_src_h);
11304
11305 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11306 if (current_config->pch_pfit.enabled) {
11307 PIPE_CONF_CHECK_X(pch_pfit.pos);
11308 PIPE_CONF_CHECK_X(pch_pfit.size);
11309 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011310
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011311 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011312 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011313 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011314
Jesse Barnese59150d2014-01-07 13:30:45 -080011315 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011316 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080011317 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011318
Ville Syrjälä282740f2013-09-04 18:30:03 +030011319 PIPE_CONF_CHECK_I(double_wide);
11320
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011321 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011322 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011323 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011324 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11325 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011326 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011327 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011328 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11329 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11330 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011331
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011332 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11333 PIPE_CONF_CHECK_X(dsi_pll.div);
11334
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011335 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011336 PIPE_CONF_CHECK_I(pipe_bpp);
11337
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011338 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011339 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011340
Daniel Vetter66e985c2013-06-05 13:34:20 +020011341#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011342#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011343#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011344#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011345#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011346#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011347
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011348 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011349}
11350
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011351static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11352 const struct intel_crtc_state *pipe_config)
11353{
11354 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011355 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011356 &pipe_config->fdi_m_n);
11357 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11358
11359 /*
11360 * FDI already provided one idea for the dotclock.
11361 * Yell if the encoder disagrees.
11362 */
11363 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11364 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11365 fdi_dotclock, dotclock);
11366 }
11367}
11368
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011369static void verify_wm_state(struct drm_crtc *crtc,
11370 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011371{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011372 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011373 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011374 struct skl_pipe_wm hw_wm, *sw_wm;
11375 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11376 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011377 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11378 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011379 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011380
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011381 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011382 return;
11383
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011384 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011385 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011386
Damien Lespiau08db6652014-11-04 17:06:52 +000011387 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11388 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11389
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011390 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011391 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011392 hw_plane_wm = &hw_wm.planes[plane];
11393 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011394
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011395 /* Watermarks */
11396 for (level = 0; level <= max_level; level++) {
11397 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11398 &sw_plane_wm->wm[level]))
11399 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011400
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011401 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11402 pipe_name(pipe), plane + 1, level,
11403 sw_plane_wm->wm[level].plane_en,
11404 sw_plane_wm->wm[level].plane_res_b,
11405 sw_plane_wm->wm[level].plane_res_l,
11406 hw_plane_wm->wm[level].plane_en,
11407 hw_plane_wm->wm[level].plane_res_b,
11408 hw_plane_wm->wm[level].plane_res_l);
11409 }
11410
11411 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11412 &sw_plane_wm->trans_wm)) {
11413 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11414 pipe_name(pipe), plane + 1,
11415 sw_plane_wm->trans_wm.plane_en,
11416 sw_plane_wm->trans_wm.plane_res_b,
11417 sw_plane_wm->trans_wm.plane_res_l,
11418 hw_plane_wm->trans_wm.plane_en,
11419 hw_plane_wm->trans_wm.plane_res_b,
11420 hw_plane_wm->trans_wm.plane_res_l);
11421 }
11422
11423 /* DDB */
11424 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11425 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11426
11427 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011428 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011429 pipe_name(pipe), plane + 1,
11430 sw_ddb_entry->start, sw_ddb_entry->end,
11431 hw_ddb_entry->start, hw_ddb_entry->end);
11432 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011433 }
11434
Lyude27082492016-08-24 07:48:10 +020011435 /*
11436 * cursor
11437 * If the cursor plane isn't active, we may not have updated it's ddb
11438 * allocation. In that case since the ddb allocation will be updated
11439 * once the plane becomes visible, we can skip this check
11440 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030011441 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011442 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11443 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011444
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011445 /* Watermarks */
11446 for (level = 0; level <= max_level; level++) {
11447 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11448 &sw_plane_wm->wm[level]))
11449 continue;
11450
11451 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11452 pipe_name(pipe), level,
11453 sw_plane_wm->wm[level].plane_en,
11454 sw_plane_wm->wm[level].plane_res_b,
11455 sw_plane_wm->wm[level].plane_res_l,
11456 hw_plane_wm->wm[level].plane_en,
11457 hw_plane_wm->wm[level].plane_res_b,
11458 hw_plane_wm->wm[level].plane_res_l);
11459 }
11460
11461 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11462 &sw_plane_wm->trans_wm)) {
11463 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11464 pipe_name(pipe),
11465 sw_plane_wm->trans_wm.plane_en,
11466 sw_plane_wm->trans_wm.plane_res_b,
11467 sw_plane_wm->trans_wm.plane_res_l,
11468 hw_plane_wm->trans_wm.plane_en,
11469 hw_plane_wm->trans_wm.plane_res_b,
11470 hw_plane_wm->trans_wm.plane_res_l);
11471 }
11472
11473 /* DDB */
11474 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11475 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11476
11477 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011478 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011479 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011480 sw_ddb_entry->start, sw_ddb_entry->end,
11481 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011482 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011483 }
11484}
11485
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011486static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011487verify_connector_state(struct drm_device *dev,
11488 struct drm_atomic_state *state,
11489 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011490{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011491 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011492 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011493 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011494
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011495 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011496 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011497 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011498
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011499 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011500 continue;
11501
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011502 if (crtc)
11503 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11504
11505 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011506
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011507 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011508 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011509 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011510}
11511
11512static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011513verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011514{
11515 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011516 struct drm_connector *connector;
11517 struct drm_connector_state *old_conn_state, *new_conn_state;
11518 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011519
Damien Lespiaub2784e12014-08-05 11:29:37 +010011520 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011521 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011522 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011523
11524 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11525 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011526 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011527
Daniel Vetter86b04262017-03-01 10:52:26 +010011528 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11529 new_conn_state, i) {
11530 if (old_conn_state->best_encoder == &encoder->base)
11531 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011532
Daniel Vetter86b04262017-03-01 10:52:26 +010011533 if (new_conn_state->best_encoder != &encoder->base)
11534 continue;
11535 found = enabled = true;
11536
11537 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011538 encoder->base.crtc,
11539 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011540 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011541
11542 if (!found)
11543 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011544
Rob Clarke2c719b2014-12-15 13:56:32 -050011545 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011546 "encoder's enabled state mismatch "
11547 "(expected %i, found %i)\n",
11548 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011549
11550 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011551 bool active;
11552
11553 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011554 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011555 "encoder detached but still enabled on pipe %c.\n",
11556 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011557 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011558 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011559}
11560
11561static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011562verify_crtc_state(struct drm_crtc *crtc,
11563 struct drm_crtc_state *old_crtc_state,
11564 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011565{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011566 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011567 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011568 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11570 struct intel_crtc_state *pipe_config, *sw_config;
11571 struct drm_atomic_state *old_state;
11572 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011573
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011574 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011575 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011576 pipe_config = to_intel_crtc_state(old_crtc_state);
11577 memset(pipe_config, 0, sizeof(*pipe_config));
11578 pipe_config->base.crtc = crtc;
11579 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011580
Ville Syrjälä78108b72016-05-27 20:59:19 +030011581 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011582
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011583 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011584
Ville Syrjäläe56134b2017-06-01 17:36:19 +030011585 /* we keep both pipes enabled on 830 */
11586 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011587 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011588
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011589 I915_STATE_WARN(new_crtc_state->active != active,
11590 "crtc active state doesn't match with hw state "
11591 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011592
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011593 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11594 "transitional active state does not match atomic hw state "
11595 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011596
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011597 for_each_encoder_on_crtc(dev, crtc, encoder) {
11598 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011599
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011600 active = encoder->get_hw_state(encoder, &pipe);
11601 I915_STATE_WARN(active != new_crtc_state->active,
11602 "[ENCODER:%i] active %i with crtc active %i\n",
11603 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011604
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011605 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11606 "Encoder connected to wrong pipe %c\n",
11607 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011608
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011609 if (active) {
11610 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011611 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011612 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011613 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011614
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011615 intel_crtc_compute_pixel_rate(pipe_config);
11616
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011617 if (!new_crtc_state->active)
11618 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011619
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011620 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011621
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011622 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011623 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011624 pipe_config, false)) {
11625 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11626 intel_dump_pipe_config(intel_crtc, pipe_config,
11627 "[hw state]");
11628 intel_dump_pipe_config(intel_crtc, sw_config,
11629 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011630 }
11631}
11632
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011633static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011634verify_single_dpll_state(struct drm_i915_private *dev_priv,
11635 struct intel_shared_dpll *pll,
11636 struct drm_crtc *crtc,
11637 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011638{
11639 struct intel_dpll_hw_state dpll_hw_state;
11640 unsigned crtc_mask;
11641 bool active;
11642
11643 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11644
11645 DRM_DEBUG_KMS("%s\n", pll->name);
11646
11647 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
11648
11649 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
11650 I915_STATE_WARN(!pll->on && pll->active_mask,
11651 "pll in active use but not on in sw tracking\n");
11652 I915_STATE_WARN(pll->on && !pll->active_mask,
11653 "pll is on but not used by any active crtc\n");
11654 I915_STATE_WARN(pll->on != active,
11655 "pll on state mismatch (expected %i, found %i)\n",
11656 pll->on, active);
11657 }
11658
11659 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011660 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011661 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011662 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011663
11664 return;
11665 }
11666
11667 crtc_mask = 1 << drm_crtc_index(crtc);
11668
11669 if (new_state->active)
11670 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
11671 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
11672 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11673 else
11674 I915_STATE_WARN(pll->active_mask & crtc_mask,
11675 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
11676 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11677
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011678 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011679 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011680 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011681
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011682 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011683 &dpll_hw_state,
11684 sizeof(dpll_hw_state)),
11685 "pll hw state mismatch\n");
11686}
11687
11688static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011689verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
11690 struct drm_crtc_state *old_crtc_state,
11691 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011692{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011693 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011694 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
11695 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
11696
11697 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011698 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011699
11700 if (old_state->shared_dpll &&
11701 old_state->shared_dpll != new_state->shared_dpll) {
11702 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
11703 struct intel_shared_dpll *pll = old_state->shared_dpll;
11704
11705 I915_STATE_WARN(pll->active_mask & crtc_mask,
11706 "pll active mismatch (didn't expect pipe %c in active mask)\n",
11707 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011708 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011709 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
11710 pipe_name(drm_crtc_index(crtc)));
11711 }
11712}
11713
11714static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011715intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011716 struct drm_atomic_state *state,
11717 struct drm_crtc_state *old_state,
11718 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011719{
Daniel Vetter5a21b662016-05-24 17:13:53 +020011720 if (!needs_modeset(new_state) &&
11721 !to_intel_crtc_state(new_state)->update_pipe)
11722 return;
11723
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011724 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011725 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011726 verify_crtc_state(crtc, old_state, new_state);
11727 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011728}
11729
11730static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011731verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011732{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011733 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011734 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011735
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011736 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011737 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011738}
Daniel Vetter53589012013-06-05 13:34:16 +020011739
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011740static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011741intel_modeset_verify_disabled(struct drm_device *dev,
11742 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011743{
Daniel Vetter86b04262017-03-01 10:52:26 +010011744 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011745 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011746 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020011747}
11748
Ville Syrjälä80715b22014-05-15 20:23:23 +030011749static void update_scanline_offset(struct intel_crtc *crtc)
11750{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011751 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011752
11753 /*
11754 * The scanline counter increments at the leading edge of hsync.
11755 *
11756 * On most platforms it starts counting from vtotal-1 on the
11757 * first active line. That means the scanline counter value is
11758 * always one less than what we would expect. Ie. just after
11759 * start of vblank, which also occurs at start of hsync (on the
11760 * last active line), the scanline counter will read vblank_start-1.
11761 *
11762 * On gen2 the scanline counter starts counting from 1 instead
11763 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11764 * to keep the value positive), instead of adding one.
11765 *
11766 * On HSW+ the behaviour of the scanline counter depends on the output
11767 * type. For DP ports it behaves like most other platforms, but on HDMI
11768 * there's an extra 1 line difference. So we need to add two instead of
11769 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020011770 *
11771 * On VLV/CHV DSI the scanline counter would appear to increment
11772 * approx. 1/3 of a scanline before start of vblank. Unfortunately
11773 * that means we can't tell whether we're in vblank or not while
11774 * we're on that particular line. We must still set scanline_offset
11775 * to 1 so that the vblank timestamps come out correct when we query
11776 * the scanline counter from within the vblank interrupt handler.
11777 * However if queried just before the start of vblank we'll get an
11778 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030011779 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011780 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030011781 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011782 int vtotal;
11783
Ville Syrjälä124abe02015-09-08 13:40:45 +030011784 vtotal = adjusted_mode->crtc_vtotal;
11785 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030011786 vtotal /= 2;
11787
11788 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011789 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030011790 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011791 crtc->scanline_offset = 2;
11792 } else
11793 crtc->scanline_offset = 1;
11794}
11795
Maarten Lankhorstad421372015-06-15 12:33:42 +020011796static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011797{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011798 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011799 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011800 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011801 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011802 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011803
11804 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020011805 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011806
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011807 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011808 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011809 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011810 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011811
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011812 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011813 continue;
11814
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011815 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011816
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011817 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011818 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011819
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020011820 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011821 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011822}
11823
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011824/*
11825 * This implements the workaround described in the "notes" section of the mode
11826 * set sequence documentation. When going from no pipes or single pipe to
11827 * multiple pipes, and planes are enabled after the pipe, we need to wait at
11828 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
11829 */
11830static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
11831{
11832 struct drm_crtc_state *crtc_state;
11833 struct intel_crtc *intel_crtc;
11834 struct drm_crtc *crtc;
11835 struct intel_crtc_state *first_crtc_state = NULL;
11836 struct intel_crtc_state *other_crtc_state = NULL;
11837 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
11838 int i;
11839
11840 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011841 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011842 intel_crtc = to_intel_crtc(crtc);
11843
11844 if (!crtc_state->active || !needs_modeset(crtc_state))
11845 continue;
11846
11847 if (first_crtc_state) {
11848 other_crtc_state = to_intel_crtc_state(crtc_state);
11849 break;
11850 } else {
11851 first_crtc_state = to_intel_crtc_state(crtc_state);
11852 first_pipe = intel_crtc->pipe;
11853 }
11854 }
11855
11856 /* No workaround needed? */
11857 if (!first_crtc_state)
11858 return 0;
11859
11860 /* w/a possibly needed, check how many crtc's are already enabled. */
11861 for_each_intel_crtc(state->dev, intel_crtc) {
11862 struct intel_crtc_state *pipe_config;
11863
11864 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
11865 if (IS_ERR(pipe_config))
11866 return PTR_ERR(pipe_config);
11867
11868 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
11869
11870 if (!pipe_config->base.active ||
11871 needs_modeset(&pipe_config->base))
11872 continue;
11873
11874 /* 2 or more enabled crtcs means no need for w/a */
11875 if (enabled_pipe != INVALID_PIPE)
11876 return 0;
11877
11878 enabled_pipe = intel_crtc->pipe;
11879 }
11880
11881 if (enabled_pipe != INVALID_PIPE)
11882 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
11883 else if (other_crtc_state)
11884 other_crtc_state->hsw_workaround_pipe = first_pipe;
11885
11886 return 0;
11887}
11888
Ville Syrjälä8d965612016-11-14 18:35:10 +020011889static int intel_lock_all_pipes(struct drm_atomic_state *state)
11890{
11891 struct drm_crtc *crtc;
11892
11893 /* Add all pipes to the state */
11894 for_each_crtc(state->dev, crtc) {
11895 struct drm_crtc_state *crtc_state;
11896
11897 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11898 if (IS_ERR(crtc_state))
11899 return PTR_ERR(crtc_state);
11900 }
11901
11902 return 0;
11903}
11904
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011905static int intel_modeset_all_pipes(struct drm_atomic_state *state)
11906{
11907 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011908
Ville Syrjälä8d965612016-11-14 18:35:10 +020011909 /*
11910 * Add all pipes to the state, and force
11911 * a modeset on all the active ones.
11912 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011913 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011914 struct drm_crtc_state *crtc_state;
11915 int ret;
11916
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011917 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11918 if (IS_ERR(crtc_state))
11919 return PTR_ERR(crtc_state);
11920
11921 if (!crtc_state->active || needs_modeset(crtc_state))
11922 continue;
11923
11924 crtc_state->mode_changed = true;
11925
11926 ret = drm_atomic_add_affected_connectors(state, crtc);
11927 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011928 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011929
11930 ret = drm_atomic_add_affected_planes(state, crtc);
11931 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011932 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011933 }
11934
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011935 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011936}
11937
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011938static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011939{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011940 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010011941 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011942 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011943 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011944 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011945
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011946 if (!check_digital_port_conflicts(state)) {
11947 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
11948 return -EINVAL;
11949 }
11950
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011951 intel_state->modeset = true;
11952 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011953 intel_state->cdclk.logical = dev_priv->cdclk.logical;
11954 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011955
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011956 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11957 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011958 intel_state->active_crtcs |= 1 << i;
11959 else
11960 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070011961
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011962 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070011963 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011964 }
11965
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011966 /*
11967 * See if the config requires any additional preparation, e.g.
11968 * to adjust global state with pipes off. We need to do this
11969 * here so we can get the modeset_pipe updated config for the new
11970 * mode set on this crtc. For other crtcs we need to use the
11971 * adjusted_mode bits in the crtc directly.
11972 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011973 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030011974 ret = dev_priv->display.modeset_calc_cdclk(state);
11975 if (ret < 0)
11976 return ret;
11977
Ville Syrjälä8d965612016-11-14 18:35:10 +020011978 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011979 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020011980 * holding all the crtc locks, even if we don't end up
11981 * touching the hardware
11982 */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011983 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
11984 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011985 ret = intel_lock_all_pipes(state);
11986 if (ret < 0)
11987 return ret;
11988 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011989
Ville Syrjälä8d965612016-11-14 18:35:10 +020011990 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011991 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
11992 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011993 ret = intel_modeset_all_pipes(state);
11994 if (ret < 0)
11995 return ret;
11996 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010011997
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011998 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
11999 intel_state->cdclk.logical.cdclk,
12000 intel_state->cdclk.actual.cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012001 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012002 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012003 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012004
Maarten Lankhorstad421372015-06-15 12:33:42 +020012005 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012006
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012007 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012008 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012009
Maarten Lankhorstad421372015-06-15 12:33:42 +020012010 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012011}
12012
Matt Roperaa363132015-09-24 15:53:18 -070012013/*
12014 * Handle calculation of various watermark data at the end of the atomic check
12015 * phase. The code here should be run after the per-crtc and per-plane 'check'
12016 * handlers to ensure that all derived state has been updated.
12017 */
Matt Roper55994c22016-05-12 07:06:08 -070012018static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012019{
12020 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012021 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012022
12023 /* Is there platform-specific watermark information to calculate? */
12024 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012025 return dev_priv->display.compute_global_watermarks(state);
12026
12027 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012028}
12029
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012030/**
12031 * intel_atomic_check - validate state object
12032 * @dev: drm device
12033 * @state: state to validate
12034 */
12035static int intel_atomic_check(struct drm_device *dev,
12036 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012037{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012038 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012039 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012040 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012041 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012042 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012043 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012044
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012045 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012046 if (ret)
12047 return ret;
12048
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012049 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012050 struct intel_crtc_state *pipe_config =
12051 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012052
12053 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012054 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012055 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012056
Daniel Vetter26495482015-07-15 14:15:52 +020012057 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012058 continue;
12059
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012060 if (!crtc_state->enable) {
12061 any_ms = true;
12062 continue;
12063 }
12064
Daniel Vetter26495482015-07-15 14:15:52 +020012065 /* FIXME: For only active_changed we shouldn't need to do any
12066 * state recomputation at all. */
12067
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012068 ret = drm_atomic_add_affected_connectors(state, crtc);
12069 if (ret)
12070 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012071
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012072 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012073 if (ret) {
12074 intel_dump_pipe_config(to_intel_crtc(crtc),
12075 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012076 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012077 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012078
Jani Nikula73831232015-11-19 10:26:30 +020012079 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012080 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012081 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012082 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012083 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012084 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012085 }
12086
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012087 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012088 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012089
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012090 ret = drm_atomic_add_affected_planes(state, crtc);
12091 if (ret)
12092 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012093
Daniel Vetter26495482015-07-15 14:15:52 +020012094 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12095 needs_modeset(crtc_state) ?
12096 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012097 }
12098
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012099 if (any_ms) {
12100 ret = intel_modeset_checks(state);
12101
12102 if (ret)
12103 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012104 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012105 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012106 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012107
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012108 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012109 if (ret)
12110 return ret;
12111
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012112 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012113 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012114}
12115
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012116static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012117 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012118{
Chris Wilsonfd700752017-07-26 17:00:36 +010012119 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012120}
12121
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012122u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12123{
12124 struct drm_device *dev = crtc->base.dev;
12125
12126 if (!dev->max_vblank_count)
Daniel Vetterca814b22017-05-24 16:51:47 +020012127 return drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012128
12129 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12130}
12131
Daniel Vetter5a21b662016-05-24 17:13:53 +020012132static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
12133 struct drm_i915_private *dev_priv,
12134 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012135{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012136 unsigned last_vblank_count[I915_MAX_PIPES];
12137 enum pipe pipe;
12138 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012139
Daniel Vetter5a21b662016-05-24 17:13:53 +020012140 if (!crtc_mask)
12141 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012142
Daniel Vetter5a21b662016-05-24 17:13:53 +020012143 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012144 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12145 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012146
Daniel Vetter5a21b662016-05-24 17:13:53 +020012147 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010012148 continue;
12149
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012150 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012151 if (WARN_ON(ret != 0)) {
12152 crtc_mask &= ~(1 << pipe);
12153 continue;
12154 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012155
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012156 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012157 }
12158
12159 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012160 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12161 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012162 long lret;
12163
12164 if (!((1 << pipe) & crtc_mask))
12165 continue;
12166
12167 lret = wait_event_timeout(dev->vblank[pipe].queue,
12168 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012169 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012170 msecs_to_jiffies(50));
12171
12172 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
12173
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012174 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012175 }
12176}
12177
Daniel Vetter5a21b662016-05-24 17:13:53 +020012178static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012179{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012180 /* fb updated, need to unpin old fb */
12181 if (crtc_state->fb_changed)
12182 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012183
Daniel Vetter5a21b662016-05-24 17:13:53 +020012184 /* wm changes, need vblank before final wm's */
12185 if (crtc_state->update_wm_post)
12186 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012187
Ville Syrjälä5eeb7982017-03-02 19:15:00 +020012188 if (crtc_state->wm.need_postvbl_update)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012189 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012190
Daniel Vetter5a21b662016-05-24 17:13:53 +020012191 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012192}
12193
Lyude896e5bb2016-08-24 07:48:09 +020012194static void intel_update_crtc(struct drm_crtc *crtc,
12195 struct drm_atomic_state *state,
12196 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012197 struct drm_crtc_state *new_crtc_state,
Lyude896e5bb2016-08-24 07:48:09 +020012198 unsigned int *crtc_vblank_mask)
12199{
12200 struct drm_device *dev = crtc->dev;
12201 struct drm_i915_private *dev_priv = to_i915(dev);
12202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012203 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12204 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012205
12206 if (modeset) {
12207 update_scanline_offset(intel_crtc);
12208 dev_priv->display.crtc_enable(pipe_config, state);
12209 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012210 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12211 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012212 }
12213
12214 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12215 intel_fbc_enable(
12216 intel_crtc, pipe_config,
12217 to_intel_plane_state(crtc->primary->state));
12218 }
12219
12220 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
12221
12222 if (needs_vblank_wait(pipe_config))
12223 *crtc_vblank_mask |= drm_crtc_mask(crtc);
12224}
12225
12226static void intel_update_crtcs(struct drm_atomic_state *state,
12227 unsigned int *crtc_vblank_mask)
12228{
12229 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012230 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012231 int i;
12232
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012233 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12234 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012235 continue;
12236
12237 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012238 new_crtc_state, crtc_vblank_mask);
Lyude896e5bb2016-08-24 07:48:09 +020012239 }
12240}
12241
Lyude27082492016-08-24 07:48:10 +020012242static void skl_update_crtcs(struct drm_atomic_state *state,
12243 unsigned int *crtc_vblank_mask)
12244{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012245 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012246 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12247 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012248 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012249 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012250 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012251 unsigned int updated = 0;
12252 bool progress;
12253 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012254 int i;
12255
12256 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12257
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012258 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012259 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012260 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012261 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012262
12263 /*
12264 * Whenever the number of active pipes changes, we need to make sure we
12265 * update the pipes in the right order so that their ddb allocations
12266 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12267 * cause pipe underruns and other bad stuff.
12268 */
12269 do {
Lyude27082492016-08-24 07:48:10 +020012270 progress = false;
12271
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012272 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012273 bool vbl_wait = false;
12274 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012275
12276 intel_crtc = to_intel_crtc(crtc);
12277 cstate = to_intel_crtc_state(crtc->state);
12278 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012279
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012280 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012281 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012282
12283 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020012284 continue;
12285
12286 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012287 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012288
12289 /*
12290 * If this is an already active pipe, it's DDB changed,
12291 * and this isn't the last pipe that needs updating
12292 * then we need to wait for a vblank to pass for the
12293 * new ddb allocation to take effect.
12294 */
Lyudece0ba282016-09-15 10:46:35 -040012295 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012296 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012297 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012298 intel_state->wm_results.dirty_pipes != updated)
12299 vbl_wait = true;
12300
12301 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012302 new_crtc_state, crtc_vblank_mask);
Lyude27082492016-08-24 07:48:10 +020012303
12304 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012305 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012306
12307 progress = true;
12308 }
12309 } while (progress);
12310}
12311
Chris Wilsonba318c62017-02-02 20:47:41 +000012312static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12313{
12314 struct intel_atomic_state *state, *next;
12315 struct llist_node *freed;
12316
12317 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12318 llist_for_each_entry_safe(state, next, freed, freed)
12319 drm_atomic_state_put(&state->base);
12320}
12321
12322static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12323{
12324 struct drm_i915_private *dev_priv =
12325 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12326
12327 intel_atomic_helper_free_state(dev_priv);
12328}
12329
Daniel Vetter9db529a2017-08-08 10:08:28 +020012330static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12331{
12332 struct wait_queue_entry wait_fence, wait_reset;
12333 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12334
12335 init_wait_entry(&wait_fence, 0);
12336 init_wait_entry(&wait_reset, 0);
12337 for (;;) {
12338 prepare_to_wait(&intel_state->commit_ready.wait,
12339 &wait_fence, TASK_UNINTERRUPTIBLE);
12340 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12341 &wait_reset, TASK_UNINTERRUPTIBLE);
12342
12343
12344 if (i915_sw_fence_done(&intel_state->commit_ready)
12345 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12346 break;
12347
12348 schedule();
12349 }
12350 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12351 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12352}
12353
Daniel Vetter94f05022016-06-14 18:01:00 +020012354static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012355{
Daniel Vetter94f05022016-06-14 18:01:00 +020012356 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012357 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012358 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012359 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012360 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012361 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012362 bool hw_check = intel_state->modeset;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012363 u64 put_domains[I915_MAX_PIPES] = {};
Daniel Vetter5a21b662016-05-24 17:13:53 +020012364 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010012365 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012366
Daniel Vetter9db529a2017-08-08 10:08:28 +020012367 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012368
Daniel Vetterea0000f2016-06-13 16:13:46 +020012369 drm_atomic_helper_wait_for_dependencies(state);
12370
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012371 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012372 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012373
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012374 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12376
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012377 if (needs_modeset(new_crtc_state) ||
12378 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012379 hw_check = true;
12380
12381 put_domains[to_intel_crtc(crtc)->pipe] =
12382 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012383 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012384 }
12385
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012386 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012387 continue;
12388
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012389 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12390 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012391
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012392 if (old_crtc_state->active) {
12393 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012394 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012395 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012396 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012397 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012398
12399 /*
12400 * Underruns don't always raise
12401 * interrupts, so check manually.
12402 */
12403 intel_check_cpu_fifo_underruns(dev_priv);
12404 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012405
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012406 if (!crtc->state->active) {
12407 /*
12408 * Make sure we don't call initial_watermarks
12409 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012410 *
12411 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012412 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012413 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012414 dev_priv->display.initial_watermarks(intel_state,
12415 to_intel_crtc_state(crtc->state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012416 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012417 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012418 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012419
Daniel Vetterea9d7582012-07-10 10:42:52 +020012420 /* Only after disabling all output pipelines that will be changed can we
12421 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012422 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012423
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012424 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012425 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012426
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012427 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012428
Lyude656d1b82016-08-17 15:55:54 -040012429 /*
12430 * SKL workaround: bspec recommends we disable the SAGV when we
12431 * have more then one pipe enabled
12432 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012433 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012434 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012435
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012436 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012437 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012438
Lyude896e5bb2016-08-24 07:48:09 +020012439 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012440 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12441 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012442
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012443 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012444 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012445 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012446 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012447 spin_unlock_irq(&dev->event_lock);
12448
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012449 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012450 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012451 }
12452
Lyude896e5bb2016-08-24 07:48:09 +020012453 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
12454 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
12455
Daniel Vetter94f05022016-06-14 18:01:00 +020012456 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12457 * already, but still need the state for the delayed optimization. To
12458 * fix this:
12459 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12460 * - schedule that vblank worker _before_ calling hw_done
12461 * - at the start of commit_tail, cancel it _synchrously
12462 * - switch over to the vblank wait helper in the core after that since
12463 * we don't need out special handling any more.
12464 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020012465 if (!state->legacy_cursor_update)
12466 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
12467
12468 /*
12469 * Now that the vblank has passed, we can go ahead and program the
12470 * optimal watermarks on platforms that need two-step watermark
12471 * programming.
12472 *
12473 * TODO: Move this (and other cleanup) to an async worker eventually.
12474 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012475 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12476 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012477
12478 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012479 dev_priv->display.optimize_watermarks(intel_state,
12480 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012481 }
12482
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012483 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012484 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12485
12486 if (put_domains[i])
12487 modeset_put_power_domains(dev_priv, put_domains[i]);
12488
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012489 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012490 }
12491
Paulo Zanoni56feca92016-09-22 18:00:28 -030012492 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012493 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012494
Daniel Vetter94f05022016-06-14 18:01:00 +020012495 drm_atomic_helper_commit_hw_done(state);
12496
Chris Wilsond5553c02017-05-04 12:55:08 +010012497 if (intel_state->modeset) {
12498 /* As one of the primary mmio accessors, KMS has a high
12499 * likelihood of triggering bugs in unclaimed access. After we
12500 * finish modesetting, see if an error has been flagged, and if
12501 * so enable debugging for the next modeset - and hope we catch
12502 * the culprit.
12503 */
12504 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012505 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010012506 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012507
Daniel Vetter5a21b662016-05-24 17:13:53 +020012508 drm_atomic_helper_cleanup_planes(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012509
Daniel Vetterea0000f2016-06-13 16:13:46 +020012510 drm_atomic_helper_commit_cleanup_done(state);
12511
Chris Wilson08536952016-10-14 13:18:18 +010012512 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012513
Chris Wilsonba318c62017-02-02 20:47:41 +000012514 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012515}
12516
12517static void intel_atomic_commit_work(struct work_struct *work)
12518{
Chris Wilsonc004a902016-10-28 13:58:45 +010012519 struct drm_atomic_state *state =
12520 container_of(work, struct drm_atomic_state, commit_work);
12521
Daniel Vetter94f05022016-06-14 18:01:00 +020012522 intel_atomic_commit_tail(state);
12523}
12524
Chris Wilsonc004a902016-10-28 13:58:45 +010012525static int __i915_sw_fence_call
12526intel_atomic_commit_ready(struct i915_sw_fence *fence,
12527 enum i915_sw_fence_notify notify)
12528{
12529 struct intel_atomic_state *state =
12530 container_of(fence, struct intel_atomic_state, commit_ready);
12531
12532 switch (notify) {
12533 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020012534 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010012535 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010012536 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012537 {
12538 struct intel_atomic_helper *helper =
12539 &to_i915(state->base.dev)->atomic_helper;
12540
12541 if (llist_add(&state->freed, &helper->free_list))
12542 schedule_work(&helper->free_work);
12543 break;
12544 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012545 }
12546
12547 return NOTIFY_DONE;
12548}
12549
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012550static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12551{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012552 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012553 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012554 int i;
12555
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012556 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012557 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012558 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012559 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012560}
12561
Daniel Vetter94f05022016-06-14 18:01:00 +020012562/**
12563 * intel_atomic_commit - commit validated state object
12564 * @dev: DRM device
12565 * @state: the top-level driver state object
12566 * @nonblock: nonblocking commit
12567 *
12568 * This function commits a top-level state object that has been validated
12569 * with drm_atomic_helper_check().
12570 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012571 * RETURNS
12572 * Zero for success or -errno.
12573 */
12574static int intel_atomic_commit(struct drm_device *dev,
12575 struct drm_atomic_state *state,
12576 bool nonblock)
12577{
12578 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012579 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012580 int ret = 0;
12581
Daniel Vetter94f05022016-06-14 18:01:00 +020012582 ret = drm_atomic_helper_setup_commit(state, nonblock);
12583 if (ret)
12584 return ret;
12585
Chris Wilsonc004a902016-10-28 13:58:45 +010012586 drm_atomic_state_get(state);
12587 i915_sw_fence_init(&intel_state->commit_ready,
12588 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012589
Chris Wilsond07f0e52016-10-28 13:58:44 +010012590 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012591 if (ret) {
12592 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010012593 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012594 return ret;
12595 }
12596
Ville Syrjälä440df932017-03-29 17:21:23 +030012597 /*
12598 * The intel_legacy_cursor_update() fast path takes care
12599 * of avoiding the vblank waits for simple cursor
12600 * movement and flips. For cursor on/off and size changes,
12601 * we want to perform the vblank waits so that watermark
12602 * updates happen during the correct frames. Gen9+ have
12603 * double buffered watermarks and so shouldn't need this.
12604 *
12605 * Do this after drm_atomic_helper_setup_commit() and
12606 * intel_atomic_prepare_commit() because we still want
12607 * to skip the flip and fb cleanup waits. Although that
12608 * does risk yanking the mapping from under the display
12609 * engine.
12610 *
12611 * FIXME doing watermarks and fb cleanup from a vblank worker
12612 * (assuming we had any) would solve these problems.
12613 */
12614 if (INTEL_GEN(dev_priv) < 9)
12615 state->legacy_cursor_update = false;
12616
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012617 ret = drm_atomic_helper_swap_state(state, true);
12618 if (ret) {
12619 i915_sw_fence_commit(&intel_state->commit_ready);
12620
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012621 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012622 return ret;
12623 }
Daniel Vetter94f05022016-06-14 18:01:00 +020012624 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020012625 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012626 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012627
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012628 if (intel_state->modeset) {
12629 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
12630 sizeof(intel_state->min_pixclk));
12631 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012632 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12633 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012634 }
12635
Chris Wilson08536952016-10-14 13:18:18 +010012636 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012637 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010012638
12639 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012640 if (nonblock)
12641 queue_work(system_unbound_wq, &state->commit_work);
12642 else
Daniel Vetter94f05022016-06-14 18:01:00 +020012643 intel_atomic_commit_tail(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012644
Mika Kuoppala75714942015-12-16 09:26:48 +020012645
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012646 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012647}
12648
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012649static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020012650 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012651 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012652 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010012653 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012654 .atomic_duplicate_state = intel_crtc_duplicate_state,
12655 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010012656 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012657};
12658
Matt Roper6beb8c232014-12-01 15:40:14 -080012659/**
12660 * intel_prepare_plane_fb - Prepare fb for usage on plane
12661 * @plane: drm plane to prepare for
12662 * @fb: framebuffer to prepare for presentation
12663 *
12664 * Prepares a framebuffer for usage on a display plane. Generally this
12665 * involves pinning the underlying object and updating the frontbuffer tracking
12666 * bits. Some older platforms need special physical address handling for
12667 * cursor planes.
12668 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012669 * Must be called with struct_mutex held.
12670 *
Matt Roper6beb8c232014-12-01 15:40:14 -080012671 * Returns 0 on success, negative error code on failure.
12672 */
12673int
12674intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012675 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012676{
Chris Wilsonc004a902016-10-28 13:58:45 +010012677 struct intel_atomic_state *intel_state =
12678 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000012679 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020012680 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080012681 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020012682 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010012683 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070012684
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012685 if (old_obj) {
12686 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010012687 drm_atomic_get_existing_crtc_state(new_state->state,
12688 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012689
12690 /* Big Hammer, we also need to ensure that any pending
12691 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
12692 * current scanout is retired before unpinning the old
12693 * framebuffer. Note that we rely on userspace rendering
12694 * into the buffer attached to the pipe they are waiting
12695 * on. If not, userspace generates a GPU hang with IPEHR
12696 * point to the MI_WAIT_FOR_EVENT.
12697 *
12698 * This should only fail upon a hung GPU, in which case we
12699 * can safely continue.
12700 */
Chris Wilsonc004a902016-10-28 13:58:45 +010012701 if (needs_modeset(crtc_state)) {
12702 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12703 old_obj->resv, NULL,
12704 false, 0,
12705 GFP_KERNEL);
12706 if (ret < 0)
12707 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010012708 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012709 }
12710
Chris Wilsonc004a902016-10-28 13:58:45 +010012711 if (new_state->fence) { /* explicit fencing */
12712 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
12713 new_state->fence,
12714 I915_FENCE_TIMEOUT,
12715 GFP_KERNEL);
12716 if (ret < 0)
12717 return ret;
12718 }
12719
Chris Wilsonc37efb92016-06-17 08:28:47 +010012720 if (!obj)
12721 return 0;
12722
Chris Wilson4d3088c2017-07-26 17:00:38 +010012723 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012724 if (ret)
12725 return ret;
12726
Chris Wilson4d3088c2017-07-26 17:00:38 +010012727 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
12728 if (ret) {
12729 i915_gem_object_unpin_pages(obj);
12730 return ret;
12731 }
12732
Chris Wilsonfd700752017-07-26 17:00:36 +010012733 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12734 INTEL_INFO(dev_priv)->cursor_needs_physical) {
12735 const int align = intel_cursor_alignment(dev_priv);
12736
12737 ret = i915_gem_object_attach_phys(obj, align);
12738 } else {
12739 struct i915_vma *vma;
12740
12741 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
12742 if (!IS_ERR(vma))
12743 to_intel_plane_state(new_state)->vma = vma;
12744 else
12745 ret = PTR_ERR(vma);
12746 }
12747
12748 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
12749
12750 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010012751 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012752 if (ret)
12753 return ret;
12754
Chris Wilsonc004a902016-10-28 13:58:45 +010012755 if (!new_state->fence) { /* implicit fencing */
12756 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12757 obj->resv, NULL,
12758 false, I915_FENCE_TIMEOUT,
12759 GFP_KERNEL);
12760 if (ret < 0)
12761 return ret;
12762 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012763
Chris Wilsond07f0e52016-10-28 13:58:44 +010012764 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080012765}
12766
Matt Roper38f3ce32014-12-02 07:45:25 -080012767/**
12768 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12769 * @plane: drm plane to clean up for
12770 * @fb: old framebuffer that was on plane
12771 *
12772 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012773 *
12774 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080012775 */
12776void
12777intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012778 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012779{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012780 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080012781
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012782 /* Should only be called after a successful intel_prepare_plane_fb()! */
12783 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012784 if (vma) {
12785 mutex_lock(&plane->dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012786 intel_unpin_fb_vma(vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012787 mutex_unlock(&plane->dev->struct_mutex);
12788 }
Matt Roper465c1202014-05-29 08:06:54 -070012789}
12790
Chandra Konduru6156a452015-04-27 13:48:39 -070012791int
12792skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
12793{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012794 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070012795 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012796 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070012797
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010012798 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070012799 return DRM_PLANE_HELPER_NO_SCALING;
12800
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012801 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070012802
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012803 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
12804 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
12805
12806 if (IS_GEMINILAKE(dev_priv))
12807 max_dotclk *= 2;
12808
12809 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070012810 return DRM_PLANE_HELPER_NO_SCALING;
12811
12812 /*
12813 * skl max scale is lower of:
12814 * close to 3 but not 3, -1 is for that purpose
12815 * or
12816 * cdclk/crtc_clock
12817 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012818 max_scale = min((1 << 16) * 3 - 1,
12819 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070012820
12821 return max_scale;
12822}
12823
Matt Roper465c1202014-05-29 08:06:54 -070012824static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012825intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012826 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012827 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012828{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012829 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080012830 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070012831 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012832 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
12833 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012834 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012835
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012836 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020012837 /* use scaler when colorkey is not required */
12838 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
12839 min_scale = 1;
12840 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
12841 }
Sonika Jindald8106362015-04-10 14:37:28 +053012842 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070012843 }
Sonika Jindald8106362015-04-10 14:37:28 +053012844
Daniel Vettercc926382016-08-15 10:41:47 +020012845 ret = drm_plane_helper_check_state(&state->base,
12846 &state->clip,
12847 min_scale, max_scale,
12848 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012849 if (ret)
12850 return ret;
12851
Daniel Vettercc926382016-08-15 10:41:47 +020012852 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012853 return 0;
12854
12855 if (INTEL_GEN(dev_priv) >= 9) {
12856 ret = skl_check_plane_surface(state);
12857 if (ret)
12858 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012859
12860 state->ctl = skl_plane_ctl(crtc_state, state);
12861 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020012862 ret = i9xx_check_plane_surface(state);
12863 if (ret)
12864 return ret;
12865
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012866 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012867 }
12868
12869 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012870}
12871
Daniel Vetter5a21b662016-05-24 17:13:53 +020012872static void intel_begin_crtc_commit(struct drm_crtc *crtc,
12873 struct drm_crtc_state *old_crtc_state)
12874{
12875 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040012876 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040012878 struct intel_crtc_state *intel_cstate =
12879 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012880 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020012881 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012882 struct intel_atomic_state *old_intel_state =
12883 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012884 bool modeset = needs_modeset(crtc->state);
12885
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012886 if (!modeset &&
12887 (intel_cstate->base.color_mgmt_changed ||
12888 intel_cstate->update_pipe)) {
12889 intel_color_set_csc(crtc->state);
12890 intel_color_load_luts(crtc->state);
12891 }
12892
Daniel Vetter5a21b662016-05-24 17:13:53 +020012893 /* Perform vblank evasion around commit operation */
12894 intel_pipe_update_start(intel_crtc);
12895
12896 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012897 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012898
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012899 if (intel_cstate->update_pipe)
12900 intel_update_pipe_config(intel_crtc, old_intel_cstate);
12901 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012902 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040012903
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012904out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012905 if (dev_priv->display.atomic_update_watermarks)
12906 dev_priv->display.atomic_update_watermarks(old_intel_state,
12907 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012908}
12909
12910static void intel_finish_crtc_commit(struct drm_crtc *crtc,
12911 struct drm_crtc_state *old_crtc_state)
12912{
12913 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12914
Daniel Vetter8b5d27b2017-07-20 19:57:53 +020012915 intel_pipe_update_end(intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012916}
12917
Matt Ropercf4c7c12014-12-04 10:27:42 -080012918/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012919 * intel_plane_destroy - destroy a plane
12920 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012921 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012922 * Common destruction function for all types of planes (primary, cursor,
12923 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012924 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012925void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012926{
Matt Roper465c1202014-05-29 08:06:54 -070012927 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030012928 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070012929}
12930
Ben Widawsky714244e2017-08-01 09:58:16 -070012931static bool i8xx_mod_supported(uint32_t format, uint64_t modifier)
12932{
12933 switch (format) {
12934 case DRM_FORMAT_C8:
12935 case DRM_FORMAT_RGB565:
12936 case DRM_FORMAT_XRGB1555:
12937 case DRM_FORMAT_XRGB8888:
12938 return modifier == DRM_FORMAT_MOD_LINEAR ||
12939 modifier == I915_FORMAT_MOD_X_TILED;
12940 default:
12941 return false;
12942 }
12943}
12944
12945static bool i965_mod_supported(uint32_t format, uint64_t modifier)
12946{
12947 switch (format) {
12948 case DRM_FORMAT_C8:
12949 case DRM_FORMAT_RGB565:
12950 case DRM_FORMAT_XRGB8888:
12951 case DRM_FORMAT_XBGR8888:
12952 case DRM_FORMAT_XRGB2101010:
12953 case DRM_FORMAT_XBGR2101010:
12954 return modifier == DRM_FORMAT_MOD_LINEAR ||
12955 modifier == I915_FORMAT_MOD_X_TILED;
12956 default:
12957 return false;
12958 }
12959}
12960
12961static bool skl_mod_supported(uint32_t format, uint64_t modifier)
12962{
12963 switch (format) {
12964 case DRM_FORMAT_XRGB8888:
12965 case DRM_FORMAT_XBGR8888:
12966 case DRM_FORMAT_ARGB8888:
12967 case DRM_FORMAT_ABGR8888:
12968 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
12969 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
12970 return true;
12971 /* fall through */
12972 case DRM_FORMAT_RGB565:
12973 case DRM_FORMAT_XRGB2101010:
12974 case DRM_FORMAT_XBGR2101010:
12975 case DRM_FORMAT_YUYV:
12976 case DRM_FORMAT_YVYU:
12977 case DRM_FORMAT_UYVY:
12978 case DRM_FORMAT_VYUY:
12979 if (modifier == I915_FORMAT_MOD_Yf_TILED)
12980 return true;
12981 /* fall through */
12982 case DRM_FORMAT_C8:
12983 if (modifier == DRM_FORMAT_MOD_LINEAR ||
12984 modifier == I915_FORMAT_MOD_X_TILED ||
12985 modifier == I915_FORMAT_MOD_Y_TILED)
12986 return true;
12987 /* fall through */
12988 default:
12989 return false;
12990 }
12991}
12992
12993static bool intel_primary_plane_format_mod_supported(struct drm_plane *plane,
12994 uint32_t format,
12995 uint64_t modifier)
12996{
12997 struct drm_i915_private *dev_priv = to_i915(plane->dev);
12998
12999 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13000 return false;
13001
13002 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
13003 modifier != DRM_FORMAT_MOD_LINEAR)
13004 return false;
13005
13006 if (INTEL_GEN(dev_priv) >= 9)
13007 return skl_mod_supported(format, modifier);
13008 else if (INTEL_GEN(dev_priv) >= 4)
13009 return i965_mod_supported(format, modifier);
13010 else
13011 return i8xx_mod_supported(format, modifier);
13012
13013 unreachable();
13014}
13015
13016static bool intel_cursor_plane_format_mod_supported(struct drm_plane *plane,
13017 uint32_t format,
13018 uint64_t modifier)
13019{
13020 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13021 return false;
13022
13023 return modifier == DRM_FORMAT_MOD_LINEAR && format == DRM_FORMAT_ARGB8888;
13024}
13025
13026static struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013027 .update_plane = drm_atomic_helper_update_plane,
13028 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013029 .destroy = intel_plane_destroy,
Matt Ropera98b3432015-01-21 16:35:43 -080013030 .atomic_get_property = intel_plane_atomic_get_property,
13031 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013032 .atomic_duplicate_state = intel_plane_duplicate_state,
13033 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013034 .format_mod_supported = intel_primary_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013035};
13036
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013037static int
13038intel_legacy_cursor_update(struct drm_plane *plane,
13039 struct drm_crtc *crtc,
13040 struct drm_framebuffer *fb,
13041 int crtc_x, int crtc_y,
13042 unsigned int crtc_w, unsigned int crtc_h,
13043 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013044 uint32_t src_w, uint32_t src_h,
13045 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013046{
13047 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13048 int ret;
13049 struct drm_plane_state *old_plane_state, *new_plane_state;
13050 struct intel_plane *intel_plane = to_intel_plane(plane);
13051 struct drm_framebuffer *old_fb;
13052 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonfd700752017-07-26 17:00:36 +010013053 struct i915_vma *old_vma, *vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013054
13055 /*
13056 * When crtc is inactive or there is a modeset pending,
13057 * wait for it to complete in the slowpath
13058 */
13059 if (!crtc_state->active || needs_modeset(crtc_state) ||
13060 to_intel_crtc_state(crtc_state)->update_pipe)
13061 goto slow;
13062
13063 old_plane_state = plane->state;
13064
13065 /*
13066 * If any parameters change that may affect watermarks,
13067 * take the slowpath. Only changing fb or position should be
13068 * in the fastpath.
13069 */
13070 if (old_plane_state->crtc != crtc ||
13071 old_plane_state->src_w != src_w ||
13072 old_plane_state->src_h != src_h ||
13073 old_plane_state->crtc_w != crtc_w ||
13074 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013075 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013076 goto slow;
13077
13078 new_plane_state = intel_plane_duplicate_state(plane);
13079 if (!new_plane_state)
13080 return -ENOMEM;
13081
13082 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13083
13084 new_plane_state->src_x = src_x;
13085 new_plane_state->src_y = src_y;
13086 new_plane_state->src_w = src_w;
13087 new_plane_state->src_h = src_h;
13088 new_plane_state->crtc_x = crtc_x;
13089 new_plane_state->crtc_y = crtc_y;
13090 new_plane_state->crtc_w = crtc_w;
13091 new_plane_state->crtc_h = crtc_h;
13092
13093 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
13094 to_intel_plane_state(new_plane_state));
13095 if (ret)
13096 goto out_free;
13097
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013098 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13099 if (ret)
13100 goto out_free;
13101
13102 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
Ville Syrjäläfabac482017-03-27 21:55:43 +030013103 int align = intel_cursor_alignment(dev_priv);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013104
13105 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13106 if (ret) {
13107 DRM_DEBUG_KMS("failed to attach phys object\n");
13108 goto out_unlock;
13109 }
13110 } else {
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013111 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13112 if (IS_ERR(vma)) {
13113 DRM_DEBUG_KMS("failed to pin object\n");
13114
13115 ret = PTR_ERR(vma);
13116 goto out_unlock;
13117 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013118
13119 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013120 }
13121
13122 old_fb = old_plane_state->fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013123 old_vma = to_intel_plane_state(old_plane_state)->vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013124
13125 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13126 intel_plane->frontbuffer_bit);
13127
13128 /* Swap plane state */
13129 new_plane_state->fence = old_plane_state->fence;
13130 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
13131 new_plane_state->fence = NULL;
13132 new_plane_state->fb = old_fb;
Chris Wilsonfd700752017-07-26 17:00:36 +010013133 to_intel_plane_state(new_plane_state)->vma = NULL;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013134
Ville Syrjälä72259532017-03-02 19:15:05 +020013135 if (plane->state->visible) {
13136 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013137 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013138 to_intel_crtc_state(crtc->state),
13139 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013140 } else {
13141 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013142 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013143 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013144
Chris Wilsonfd700752017-07-26 17:00:36 +010013145 if (old_vma)
13146 intel_unpin_fb_vma(old_vma);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013147
13148out_unlock:
13149 mutex_unlock(&dev_priv->drm.struct_mutex);
13150out_free:
13151 intel_plane_destroy_state(plane, new_plane_state);
13152 return ret;
13153
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013154slow:
13155 return drm_atomic_helper_update_plane(plane, crtc, fb,
13156 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013157 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013158}
13159
13160static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13161 .update_plane = intel_legacy_cursor_update,
13162 .disable_plane = drm_atomic_helper_disable_plane,
13163 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013164 .atomic_get_property = intel_plane_atomic_get_property,
13165 .atomic_set_property = intel_plane_atomic_set_property,
13166 .atomic_duplicate_state = intel_plane_duplicate_state,
13167 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013168 .format_mod_supported = intel_cursor_plane_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013169};
13170
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013171static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013172intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013173{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013174 struct intel_plane *primary = NULL;
13175 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013176 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013177 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013178 unsigned int num_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -070013179 const uint64_t *modifiers;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013180 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013181
13182 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013183 if (!primary) {
13184 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013185 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013186 }
Matt Roper465c1202014-05-29 08:06:54 -070013187
Matt Roper8e7d6882015-01-21 16:35:41 -080013188 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013189 if (!state) {
13190 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013191 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013192 }
13193
Matt Roper8e7d6882015-01-21 16:35:41 -080013194 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013195
Matt Roper465c1202014-05-29 08:06:54 -070013196 primary->can_scale = false;
13197 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013198 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013199 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013200 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013201 }
Matt Roper465c1202014-05-29 08:06:54 -070013202 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013203 /*
13204 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13205 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13206 */
13207 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13208 primary->plane = (enum plane) !pipe;
13209 else
13210 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013211 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013212 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013213 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013214
Ben Widawsky714244e2017-08-01 09:58:16 -070013215 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013216 intel_primary_formats = skl_primary_formats;
13217 num_formats = ARRAY_SIZE(skl_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013218 modifiers = skl_format_modifiers_ccs;
13219
13220 primary->update_plane = skylake_update_primary_plane;
13221 primary->disable_plane = skylake_disable_primary_plane;
13222 } else if (INTEL_GEN(dev_priv) >= 9) {
13223 intel_primary_formats = skl_primary_formats;
13224 num_formats = ARRAY_SIZE(skl_primary_formats);
13225 if (pipe < PIPE_C)
13226 modifiers = skl_format_modifiers_ccs;
13227 else
13228 modifiers = skl_format_modifiers_noccs;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013229
13230 primary->update_plane = skylake_update_primary_plane;
13231 primary->disable_plane = skylake_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013232 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013233 intel_primary_formats = i965_primary_formats;
13234 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013235 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013236
13237 primary->update_plane = i9xx_update_primary_plane;
13238 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013239 } else {
13240 intel_primary_formats = i8xx_primary_formats;
13241 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013242 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013243
13244 primary->update_plane = i9xx_update_primary_plane;
13245 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013246 }
13247
Ville Syrjälä580503c2016-10-31 22:37:00 +020013248 if (INTEL_GEN(dev_priv) >= 9)
13249 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13250 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013251 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013252 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013253 DRM_PLANE_TYPE_PRIMARY,
13254 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013255 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013256 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13257 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013258 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013259 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013260 DRM_PLANE_TYPE_PRIMARY,
13261 "primary %c", pipe_name(pipe));
13262 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013263 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13264 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013265 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013266 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013267 DRM_PLANE_TYPE_PRIMARY,
13268 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013269 if (ret)
13270 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013271
Dave Airlie5481e272016-10-25 16:36:13 +100013272 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013273 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013274 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13275 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013276 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13277 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013278 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13279 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013280 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013281 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013282 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013283 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013284 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013285 }
13286
Dave Airlie5481e272016-10-25 16:36:13 +100013287 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013288 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013289 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013290 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013291
Matt Roperea2c67b2014-12-23 10:41:52 -080013292 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13293
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013294 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013295
13296fail:
13297 kfree(state);
13298 kfree(primary);
13299
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013300 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013301}
13302
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013303static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013304intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13305 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013306{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013307 struct intel_plane *cursor = NULL;
13308 struct intel_plane_state *state = NULL;
13309 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013310
13311 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013312 if (!cursor) {
13313 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013314 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013315 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013316
Matt Roper8e7d6882015-01-21 16:35:41 -080013317 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013318 if (!state) {
13319 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013320 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013321 }
13322
Matt Roper8e7d6882015-01-21 16:35:41 -080013323 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013324
Matt Roper3d7d6512014-06-10 08:28:13 -070013325 cursor->can_scale = false;
13326 cursor->max_downscale = 1;
13327 cursor->pipe = pipe;
13328 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013329 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013330 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013331
13332 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13333 cursor->update_plane = i845_update_cursor;
13334 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013335 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013336 } else {
13337 cursor->update_plane = i9xx_update_cursor;
13338 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013339 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013340 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013341
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013342 cursor->cursor.base = ~0;
13343 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013344
13345 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13346 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013347
Ville Syrjälä580503c2016-10-31 22:37:00 +020013348 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013349 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013350 intel_cursor_formats,
13351 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070013352 cursor_format_modifiers,
13353 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013354 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013355 if (ret)
13356 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013357
Dave Airlie5481e272016-10-25 16:36:13 +100013358 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013359 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013360 DRM_MODE_ROTATE_0,
13361 DRM_MODE_ROTATE_0 |
13362 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013363
Ville Syrjälä580503c2016-10-31 22:37:00 +020013364 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013365 state->scaler_id = -1;
13366
Matt Roperea2c67b2014-12-23 10:41:52 -080013367 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13368
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013369 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013370
13371fail:
13372 kfree(state);
13373 kfree(cursor);
13374
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013375 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013376}
13377
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013378static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13379 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013380{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013381 struct intel_crtc_scaler_state *scaler_state =
13382 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013383 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013384 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013385
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013386 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13387 if (!crtc->num_scalers)
13388 return;
13389
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013390 for (i = 0; i < crtc->num_scalers; i++) {
13391 struct intel_scaler *scaler = &scaler_state->scalers[i];
13392
13393 scaler->in_use = 0;
13394 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013395 }
13396
13397 scaler_state->scaler_id = -1;
13398}
13399
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013400static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013401{
13402 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013403 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013404 struct intel_plane *primary = NULL;
13405 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013406 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013407
Daniel Vetter955382f2013-09-19 14:05:45 +020013408 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013409 if (!intel_crtc)
13410 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013411
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013412 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013413 if (!crtc_state) {
13414 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013415 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013416 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013417 intel_crtc->config = crtc_state;
13418 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013419 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013420
Ville Syrjälä580503c2016-10-31 22:37:00 +020013421 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013422 if (IS_ERR(primary)) {
13423 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013424 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013425 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013426 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013427
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013428 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013429 struct intel_plane *plane;
13430
Ville Syrjälä580503c2016-10-31 22:37:00 +020013431 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013432 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013433 ret = PTR_ERR(plane);
13434 goto fail;
13435 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013436 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013437 }
13438
Ville Syrjälä580503c2016-10-31 22:37:00 +020013439 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013440 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013441 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013442 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013443 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013444 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013445
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013446 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013447 &primary->base, &cursor->base,
13448 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013449 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013450 if (ret)
13451 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013452
Jesse Barnes80824002009-09-10 15:28:06 -070013453 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013454 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070013455
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013456 /* initialize shared scalers */
13457 intel_crtc_init_scalers(intel_crtc, crtc_state);
13458
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013459 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13460 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013461 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13462 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013463
Jesse Barnes79e53942008-11-07 14:24:08 -080013464 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013465
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013466 intel_color_init(&intel_crtc->base);
13467
Daniel Vetter87b6b102014-05-15 15:33:46 +020013468 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013469
13470 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013471
13472fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013473 /*
13474 * drm_mode_config_cleanup() will free up any
13475 * crtcs/planes already initialized.
13476 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013477 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013478 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013479
13480 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013481}
13482
Jesse Barnes752aa882013-10-31 18:55:49 +020013483enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13484{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013485 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013486
Rob Clark51fd3712013-11-19 12:10:12 -050013487 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013488
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013489 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013490 return INVALID_PIPE;
13491
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013492 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013493}
13494
Carl Worth08d7b3d2009-04-29 14:43:54 -070013495int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013496 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013497{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013498 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013499 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013500 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013501
Rob Clark7707e652014-07-17 23:30:04 -040013502 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013503 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013504 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013505
Rob Clark7707e652014-07-17 23:30:04 -040013506 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013507 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013508
Daniel Vetterc05422d2009-08-11 16:05:30 +020013509 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013510}
13511
Daniel Vetter66a92782012-07-12 20:08:18 +020013512static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013513{
Daniel Vetter66a92782012-07-12 20:08:18 +020013514 struct drm_device *dev = encoder->base.dev;
13515 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013516 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013517 int entry = 0;
13518
Damien Lespiaub2784e12014-08-05 11:29:37 +010013519 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013520 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013521 index_mask |= (1 << entry);
13522
Jesse Barnes79e53942008-11-07 14:24:08 -080013523 entry++;
13524 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013525
Jesse Barnes79e53942008-11-07 14:24:08 -080013526 return index_mask;
13527}
13528
Ville Syrjälä646d5772016-10-31 22:37:14 +020013529static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013530{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013531 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013532 return false;
13533
13534 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13535 return false;
13536
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013537 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013538 return false;
13539
13540 return true;
13541}
13542
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013543static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013544{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013545 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013546 return false;
13547
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013548 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013549 return false;
13550
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013551 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013552 return false;
13553
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013554 if (HAS_PCH_LPT_H(dev_priv) &&
13555 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013556 return false;
13557
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013558 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013559 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013560 return false;
13561
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013562 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013563 return false;
13564
13565 return true;
13566}
13567
Imre Deak8090ba82016-08-10 14:07:33 +030013568void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
13569{
13570 int pps_num;
13571 int pps_idx;
13572
13573 if (HAS_DDI(dev_priv))
13574 return;
13575 /*
13576 * This w/a is needed at least on CPT/PPT, but to be sure apply it
13577 * everywhere where registers can be write protected.
13578 */
13579 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13580 pps_num = 2;
13581 else
13582 pps_num = 1;
13583
13584 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
13585 u32 val = I915_READ(PP_CONTROL(pps_idx));
13586
13587 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
13588 I915_WRITE(PP_CONTROL(pps_idx), val);
13589 }
13590}
13591
Imre Deak44cb7342016-08-10 14:07:29 +030013592static void intel_pps_init(struct drm_i915_private *dev_priv)
13593{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013594 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030013595 dev_priv->pps_mmio_base = PCH_PPS_BASE;
13596 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13597 dev_priv->pps_mmio_base = VLV_PPS_BASE;
13598 else
13599 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030013600
13601 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030013602}
13603
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013604static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080013605{
Chris Wilson4ef69c72010-09-09 15:14:28 +010013606 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013607 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013608
Imre Deak44cb7342016-08-10 14:07:29 +030013609 intel_pps_init(dev_priv);
13610
Imre Deak97a824e12016-06-21 11:51:47 +030013611 /*
13612 * intel_edp_init_connector() depends on this completing first, to
13613 * prevent the registeration of both eDP and LVDS and the incorrect
13614 * sharing of the PPS.
13615 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013616 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013617
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013618 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013619 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013620
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013621 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053013622 /*
13623 * FIXME: Broxton doesn't support port detection via the
13624 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13625 * detect the ports.
13626 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013627 intel_ddi_init(dev_priv, PORT_A);
13628 intel_ddi_init(dev_priv, PORT_B);
13629 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020013630
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013631 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013632 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013633 int found;
13634
Jesse Barnesde31fac2015-03-06 15:53:32 -080013635 /*
13636 * Haswell uses DDI functions to detect digital outputs.
13637 * On SKL pre-D0 the strap isn't connected, so we assume
13638 * it's there.
13639 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013640 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013641 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013642 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013643 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013644
13645 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13646 * register */
13647 found = I915_READ(SFUSE_STRAP);
13648
13649 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013650 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013651 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013652 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013653 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013654 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013655 /*
13656 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13657 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013658 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013659 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13660 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13661 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013662 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013663
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013664 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013665 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000013666 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013667
Ville Syrjälä646d5772016-10-31 22:37:14 +020013668 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013669 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013670
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013671 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013672 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013673 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013674 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013675 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013676 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013677 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013678 }
13679
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013680 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013681 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013682
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013683 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013684 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013685
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013686 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013687 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013688
Daniel Vetter270b3042012-10-27 15:52:05 +020013689 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013690 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013691 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013692 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010013693
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013694 /*
13695 * The DP_DETECTED bit is the latched state of the DDC
13696 * SDA pin at boot. However since eDP doesn't require DDC
13697 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13698 * eDP ports may have been muxed to an alternate function.
13699 * Thus we can't rely on the DP_DETECTED bit alone to detect
13700 * eDP ports. Consult the VBT as well as DP_DETECTED to
13701 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030013702 *
13703 * Sadly the straps seem to be missing sometimes even for HDMI
13704 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
13705 * and VBT for the presence of the port. Additionally we can't
13706 * trust the port type the VBT declares as we've seen at least
13707 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013708 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000013709 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013710 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
13711 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013712 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013713 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013714 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013715
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000013716 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013717 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
13718 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013719 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013720 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013721 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053013722
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013723 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013724 /*
13725 * eDP not supported on port D,
13726 * so no need to worry about it
13727 */
13728 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
13729 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013730 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013731 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013732 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013733 }
13734
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013735 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013736 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013737 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080013738
Paulo Zanonie2debe92013-02-18 19:00:27 -030013739 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013740 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013741 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013742 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013743 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013744 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013745 }
Ma Ling27185ae2009-08-24 13:50:23 +080013746
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013747 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013748 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080013749 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013750
13751 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013752
Paulo Zanonie2debe92013-02-18 19:00:27 -030013753 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013754 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013755 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013756 }
Ma Ling27185ae2009-08-24 13:50:23 +080013757
Paulo Zanonie2debe92013-02-18 19:00:27 -030013758 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013759
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013760 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013761 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013762 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013763 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013764 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013765 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080013766 }
Ma Ling27185ae2009-08-24 13:50:23 +080013767
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013768 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013769 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013770 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013771 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013772
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000013773 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013774 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013775
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013776 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070013777
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013778 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010013779 encoder->base.possible_crtcs = encoder->crtc_mask;
13780 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020013781 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080013782 }
Chris Wilson47356eb2011-01-11 17:06:04 +000013783
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013784 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020013785
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013786 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080013787}
13788
13789static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13790{
13791 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080013792
Daniel Vetteref2d6332014-02-10 18:00:38 +010013793 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000013794
Chris Wilsondd689282017-03-01 15:41:28 +000013795 i915_gem_object_lock(intel_fb->obj);
13796 WARN_ON(!intel_fb->obj->framebuffer_references--);
13797 i915_gem_object_unlock(intel_fb->obj);
13798
Chris Wilsonf8c417c2016-07-20 13:31:53 +010013799 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000013800
Jesse Barnes79e53942008-11-07 14:24:08 -080013801 kfree(intel_fb);
13802}
13803
13804static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000013805 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080013806 unsigned int *handle)
13807{
13808 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000013809 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013810
Chris Wilsoncc917ab2015-10-13 14:22:26 +010013811 if (obj->userptr.mm) {
13812 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
13813 return -EINVAL;
13814 }
13815
Chris Wilson05394f32010-11-08 19:18:58 +000013816 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080013817}
13818
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013819static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
13820 struct drm_file *file,
13821 unsigned flags, unsigned color,
13822 struct drm_clip_rect *clips,
13823 unsigned num_clips)
13824{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013825 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013826
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013827 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000013828 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013829
13830 return 0;
13831}
13832
Jesse Barnes79e53942008-11-07 14:24:08 -080013833static const struct drm_framebuffer_funcs intel_fb_funcs = {
13834 .destroy = intel_user_framebuffer_destroy,
13835 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013836 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080013837};
13838
Damien Lespiaub3218032015-02-27 11:15:18 +000013839static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013840u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
13841 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000013842{
Chris Wilson24dbf512017-02-15 10:59:18 +000013843 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000013844
13845 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020013846 int cpp = drm_format_plane_cpp(pixel_format, 0);
13847
Damien Lespiaub3218032015-02-27 11:15:18 +000013848 /* "The stride in bytes must not exceed the of the size of 8K
13849 * pixels and 32K bytes."
13850 */
Ville Syrjäläac484962016-01-20 21:05:26 +020013851 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020013852 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013853 return 32*1024;
13854 } else if (gen >= 4) {
13855 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13856 return 16*1024;
13857 else
13858 return 32*1024;
13859 } else if (gen >= 3) {
13860 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13861 return 8*1024;
13862 else
13863 return 16*1024;
13864 } else {
13865 /* XXX DSPC is limited to 4k tiled */
13866 return 8*1024;
13867 }
13868}
13869
Chris Wilson24dbf512017-02-15 10:59:18 +000013870static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
13871 struct drm_i915_gem_object *obj,
13872 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013873{
Chris Wilson24dbf512017-02-15 10:59:18 +000013874 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013875 struct drm_framebuffer *fb = &intel_fb->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000013876 struct drm_format_name_buf format_name;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013877 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000013878 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000013879 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013880 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080013881
Chris Wilsondd689282017-03-01 15:41:28 +000013882 i915_gem_object_lock(obj);
13883 obj->framebuffer_references++;
13884 tiling = i915_gem_object_get_tiling(obj);
13885 stride = i915_gem_object_get_stride(obj);
13886 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020013887
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013888 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013889 /*
13890 * If there's a fence, enforce that
13891 * the fb modifier and tiling mode match.
13892 */
13893 if (tiling != I915_TILING_NONE &&
13894 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013895 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013896 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013897 }
13898 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013899 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013900 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013901 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013902 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013903 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013904 }
13905 }
13906
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013907 /* Passed in modifier sanity checking. */
13908 switch (mode_cmd->modifier[0]) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013909 case I915_FORMAT_MOD_Y_TILED_CCS:
13910 case I915_FORMAT_MOD_Yf_TILED_CCS:
13911 switch (mode_cmd->pixel_format) {
13912 case DRM_FORMAT_XBGR8888:
13913 case DRM_FORMAT_ABGR8888:
13914 case DRM_FORMAT_XRGB8888:
13915 case DRM_FORMAT_ARGB8888:
13916 break;
13917 default:
13918 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
13919 goto err;
13920 }
13921 /* fall through */
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013922 case I915_FORMAT_MOD_Y_TILED:
13923 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013924 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013925 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
13926 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013927 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013928 }
Ben Widawsky2f075562017-03-24 14:29:48 -070013929 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013930 case I915_FORMAT_MOD_X_TILED:
13931 break;
13932 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013933 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
13934 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013935 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013936 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013937
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013938 /*
13939 * gen2/3 display engine uses the fence if present,
13940 * so the tiling mode must match the fb modifier exactly.
13941 */
13942 if (INTEL_INFO(dev_priv)->gen < 4 &&
13943 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013944 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013945 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013946 }
13947
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013948 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000013949 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013950 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013951 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070013952 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013953 "tiled" : "linear",
13954 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000013955 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013956 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013957
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013958 /*
13959 * If there's a fence, enforce that
13960 * the fb pitch and fence stride match.
13961 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013962 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
13963 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
13964 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000013965 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013966 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013967
Ville Syrjälä57779d02012-10-31 17:50:14 +020013968 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013969 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020013970 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013971 case DRM_FORMAT_RGB565:
13972 case DRM_FORMAT_XRGB8888:
13973 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013974 break;
13975 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013976 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013977 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13978 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013979 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013980 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020013981 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020013982 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013983 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013984 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013985 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13986 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013987 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013988 }
13989 break;
13990 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013991 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013992 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013993 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013994 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13995 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013996 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013997 }
Jesse Barnesb5626742011-06-24 12:19:27 -070013998 break;
Damien Lespiau75312082015-05-15 19:06:01 +010013999 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014000 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014001 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14002 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014003 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014004 }
14005 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014006 case DRM_FORMAT_YUYV:
14007 case DRM_FORMAT_UYVY:
14008 case DRM_FORMAT_YVYU:
14009 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030014010 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014011 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14012 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014013 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014014 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014015 break;
14016 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014017 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14018 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014019 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014020 }
14021
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014022 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14023 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014024 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014025
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014026 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014027
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014028 for (i = 0; i < fb->format->num_planes; i++) {
14029 u32 stride_alignment;
14030
14031 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14032 DRM_DEBUG_KMS("bad plane %d handle\n", i);
14033 return -EINVAL;
14034 }
14035
14036 stride_alignment = intel_fb_stride_alignment(fb, i);
14037
14038 /*
14039 * Display WA #0531: skl,bxt,kbl,glk
14040 *
14041 * Render decompression and plane width > 3840
14042 * combined with horizontal panning requires the
14043 * plane stride to be a multiple of 4. We'll just
14044 * require the entire fb to accommodate that to avoid
14045 * potential runtime errors at plane configuration time.
14046 */
14047 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
14048 (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
14049 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS))
14050 stride_alignment *= 4;
14051
14052 if (fb->pitches[i] & (stride_alignment - 1)) {
14053 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14054 i, fb->pitches[i], stride_alignment);
14055 goto err;
14056 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014057 }
14058
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014059 intel_fb->obj = obj;
14060
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014061 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014062 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014063 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014064
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014065 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014066 if (ret) {
14067 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014068 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014069 }
14070
Jesse Barnes79e53942008-11-07 14:24:08 -080014071 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014072
14073err:
Chris Wilsondd689282017-03-01 15:41:28 +000014074 i915_gem_object_lock(obj);
14075 obj->framebuffer_references--;
14076 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014077 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014078}
14079
Jesse Barnes79e53942008-11-07 14:24:08 -080014080static struct drm_framebuffer *
14081intel_user_framebuffer_create(struct drm_device *dev,
14082 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014083 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014084{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014085 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014086 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014087 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014088
Chris Wilson03ac0642016-07-20 13:31:51 +010014089 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14090 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014091 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014092
Chris Wilson24dbf512017-02-15 10:59:18 +000014093 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014094 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014095 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014096
14097 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014098}
14099
Chris Wilson778e23a2016-12-05 14:29:39 +000014100static void intel_atomic_state_free(struct drm_atomic_state *state)
14101{
14102 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14103
14104 drm_atomic_state_default_release(state);
14105
14106 i915_sw_fence_fini(&intel_state->commit_ready);
14107
14108 kfree(state);
14109}
14110
Jesse Barnes79e53942008-11-07 14:24:08 -080014111static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014112 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014113 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014114 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014115 .atomic_check = intel_atomic_check,
14116 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014117 .atomic_state_alloc = intel_atomic_state_alloc,
14118 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014119 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014120};
14121
Imre Deak88212942016-03-16 13:38:53 +020014122/**
14123 * intel_init_display_hooks - initialize the display modesetting hooks
14124 * @dev_priv: device private
14125 */
14126void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014127{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014128 intel_init_cdclk_hooks(dev_priv);
14129
Imre Deak88212942016-03-16 13:38:53 +020014130 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014131 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014132 dev_priv->display.get_initial_plane_config =
14133 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014134 dev_priv->display.crtc_compute_clock =
14135 haswell_crtc_compute_clock;
14136 dev_priv->display.crtc_enable = haswell_crtc_enable;
14137 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014138 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014139 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014140 dev_priv->display.get_initial_plane_config =
14141 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014142 dev_priv->display.crtc_compute_clock =
14143 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014144 dev_priv->display.crtc_enable = haswell_crtc_enable;
14145 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014146 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014147 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014148 dev_priv->display.get_initial_plane_config =
14149 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014150 dev_priv->display.crtc_compute_clock =
14151 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014152 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14153 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014154 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014155 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014156 dev_priv->display.get_initial_plane_config =
14157 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014158 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14159 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14160 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14161 } else if (IS_VALLEYVIEW(dev_priv)) {
14162 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14163 dev_priv->display.get_initial_plane_config =
14164 i9xx_get_initial_plane_config;
14165 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014166 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14167 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014168 } else if (IS_G4X(dev_priv)) {
14169 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14170 dev_priv->display.get_initial_plane_config =
14171 i9xx_get_initial_plane_config;
14172 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14173 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14174 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014175 } else if (IS_PINEVIEW(dev_priv)) {
14176 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14177 dev_priv->display.get_initial_plane_config =
14178 i9xx_get_initial_plane_config;
14179 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14180 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14181 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014182 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014183 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014184 dev_priv->display.get_initial_plane_config =
14185 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014186 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014187 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14188 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014189 } else {
14190 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14191 dev_priv->display.get_initial_plane_config =
14192 i9xx_get_initial_plane_config;
14193 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14194 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14195 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014196 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014197
Imre Deak88212942016-03-16 13:38:53 +020014198 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014199 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014200 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014201 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014202 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014203 /* FIXME: detect B0+ stepping and use auto training */
14204 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014205 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014206 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014207 }
14208
Lyude27082492016-08-24 07:48:10 +020014209 if (dev_priv->info.gen >= 9)
14210 dev_priv->display.update_crtcs = skl_update_crtcs;
14211 else
14212 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014213}
14214
Jesse Barnesb690e962010-07-19 13:53:12 -070014215/*
Keith Packard435793d2011-07-12 14:56:22 -070014216 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14217 */
14218static void quirk_ssc_force_disable(struct drm_device *dev)
14219{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014220 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014221 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014222 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014223}
14224
Carsten Emde4dca20e2012-03-15 15:56:26 +010014225/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014226 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14227 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014228 */
14229static void quirk_invert_brightness(struct drm_device *dev)
14230{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014231 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014232 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014233 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014234}
14235
Scot Doyle9c72cc62014-07-03 23:27:50 +000014236/* Some VBT's incorrectly indicate no backlight is present */
14237static void quirk_backlight_present(struct drm_device *dev)
14238{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014239 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014240 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14241 DRM_INFO("applying backlight present quirk\n");
14242}
14243
Manasi Navarec99a2592017-06-30 09:33:48 -070014244/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14245 * which is 300 ms greater than eDP spec T12 min.
14246 */
14247static void quirk_increase_t12_delay(struct drm_device *dev)
14248{
14249 struct drm_i915_private *dev_priv = to_i915(dev);
14250
14251 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14252 DRM_INFO("Applying T12 delay quirk\n");
14253}
14254
Jesse Barnesb690e962010-07-19 13:53:12 -070014255struct intel_quirk {
14256 int device;
14257 int subsystem_vendor;
14258 int subsystem_device;
14259 void (*hook)(struct drm_device *dev);
14260};
14261
Egbert Eich5f85f172012-10-14 15:46:38 +020014262/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14263struct intel_dmi_quirk {
14264 void (*hook)(struct drm_device *dev);
14265 const struct dmi_system_id (*dmi_id_list)[];
14266};
14267
14268static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14269{
14270 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14271 return 1;
14272}
14273
14274static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14275 {
14276 .dmi_id_list = &(const struct dmi_system_id[]) {
14277 {
14278 .callback = intel_dmi_reverse_brightness,
14279 .ident = "NCR Corporation",
14280 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14281 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14282 },
14283 },
14284 { } /* terminating entry */
14285 },
14286 .hook = quirk_invert_brightness,
14287 },
14288};
14289
Ben Widawskyc43b5632012-04-16 14:07:40 -070014290static struct intel_quirk intel_quirks[] = {
Keith Packard435793d2011-07-12 14:56:22 -070014291 /* Lenovo U160 cannot use SSC on LVDS */
14292 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014293
14294 /* Sony Vaio Y cannot use SSC on LVDS */
14295 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014296
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014297 /* Acer Aspire 5734Z must invert backlight brightness */
14298 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14299
14300 /* Acer/eMachines G725 */
14301 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14302
14303 /* Acer/eMachines e725 */
14304 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14305
14306 /* Acer/Packard Bell NCL20 */
14307 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14308
14309 /* Acer Aspire 4736Z */
14310 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014311
14312 /* Acer Aspire 5336 */
14313 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014314
14315 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14316 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014317
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014318 /* Acer C720 Chromebook (Core i3 4005U) */
14319 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14320
jens steinb2a96012014-10-28 20:25:53 +010014321 /* Apple Macbook 2,1 (Core 2 T7400) */
14322 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14323
Jani Nikula1b9448b02015-11-05 11:49:59 +020014324 /* Apple Macbook 4,1 */
14325 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14326
Scot Doyled4967d82014-07-03 23:27:52 +000014327 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14328 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014329
14330 /* HP Chromebook 14 (Celeron 2955U) */
14331 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014332
14333 /* Dell Chromebook 11 */
14334 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014335
14336 /* Dell Chromebook 11 (2015 version) */
14337 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Manasi Navarec99a2592017-06-30 09:33:48 -070014338
14339 /* Toshiba Satellite P50-C-18C */
14340 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
Jesse Barnesb690e962010-07-19 13:53:12 -070014341};
14342
14343static void intel_init_quirks(struct drm_device *dev)
14344{
14345 struct pci_dev *d = dev->pdev;
14346 int i;
14347
14348 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14349 struct intel_quirk *q = &intel_quirks[i];
14350
14351 if (d->device == q->device &&
14352 (d->subsystem_vendor == q->subsystem_vendor ||
14353 q->subsystem_vendor == PCI_ANY_ID) &&
14354 (d->subsystem_device == q->subsystem_device ||
14355 q->subsystem_device == PCI_ANY_ID))
14356 q->hook(dev);
14357 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014358 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14359 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14360 intel_dmi_quirks[i].hook(dev);
14361 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014362}
14363
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014364/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014365static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014366{
David Weinehall52a05c32016-08-22 13:32:44 +030014367 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014368 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014369 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014370
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014371 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014372 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014373 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014374 sr1 = inb(VGA_SR_DATA);
14375 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014376 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014377 udelay(300);
14378
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014379 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014380 POSTING_READ(vga_reg);
14381}
14382
Daniel Vetterf8175862012-04-10 15:50:11 +020014383void intel_modeset_init_hw(struct drm_device *dev)
14384{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014385 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014386
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014387 intel_update_cdclk(dev_priv);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014388 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014389
Ville Syrjälä46f16e62016-10-31 22:37:22 +020014390 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014391}
14392
Matt Roperd93c0372015-12-03 11:37:41 -080014393/*
14394 * Calculate what we think the watermarks should be for the state we've read
14395 * out of the hardware and then immediately program those watermarks so that
14396 * we ensure the hardware settings match our internal state.
14397 *
14398 * We can calculate what we think WM's should be by creating a duplicate of the
14399 * current state (which was constructed during hardware readout) and running it
14400 * through the atomic check code to calculate new watermark values in the
14401 * state object.
14402 */
14403static void sanitize_watermarks(struct drm_device *dev)
14404{
14405 struct drm_i915_private *dev_priv = to_i915(dev);
14406 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014407 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014408 struct drm_crtc *crtc;
14409 struct drm_crtc_state *cstate;
14410 struct drm_modeset_acquire_ctx ctx;
14411 int ret;
14412 int i;
14413
14414 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014415 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014416 return;
14417
14418 /*
14419 * We need to hold connection_mutex before calling duplicate_state so
14420 * that the connector loop is protected.
14421 */
14422 drm_modeset_acquire_init(&ctx, 0);
14423retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014424 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014425 if (ret == -EDEADLK) {
14426 drm_modeset_backoff(&ctx);
14427 goto retry;
14428 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014429 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014430 }
14431
14432 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14433 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014434 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014435
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014436 intel_state = to_intel_atomic_state(state);
14437
Matt Ropered4a6a72016-02-23 17:20:13 -080014438 /*
14439 * Hardware readout is the only time we don't want to calculate
14440 * intermediate watermarks (since we don't trust the current
14441 * watermarks).
14442 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014443 if (!HAS_GMCH_DISPLAY(dev_priv))
14444 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014445
Matt Roperd93c0372015-12-03 11:37:41 -080014446 ret = intel_atomic_check(dev, state);
14447 if (ret) {
14448 /*
14449 * If we fail here, it means that the hardware appears to be
14450 * programmed in a way that shouldn't be possible, given our
14451 * understanding of watermark requirements. This might mean a
14452 * mistake in the hardware readout code or a mistake in the
14453 * watermark calculations for a given platform. Raise a WARN
14454 * so that this is noticeable.
14455 *
14456 * If this actually happens, we'll have to just leave the
14457 * BIOS-programmed watermarks untouched and hope for the best.
14458 */
14459 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014460 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014461 }
14462
14463 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014464 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014465 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14466
Matt Ropered4a6a72016-02-23 17:20:13 -080014467 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014468 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014469 }
14470
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014471put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014472 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014473fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014474 drm_modeset_drop_locks(&ctx);
14475 drm_modeset_acquire_fini(&ctx);
14476}
14477
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014478int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014479{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014480 struct drm_i915_private *dev_priv = to_i915(dev);
14481 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014482 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014483 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014484
14485 drm_mode_config_init(dev);
14486
14487 dev->mode_config.min_width = 0;
14488 dev->mode_config.min_height = 0;
14489
Dave Airlie019d96c2011-09-29 16:20:42 +010014490 dev->mode_config.preferred_depth = 24;
14491 dev->mode_config.prefer_shadow = 1;
14492
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014493 dev->mode_config.allow_fb_modifiers = true;
14494
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014495 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014496
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020014497 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014498 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014499 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014500
Jesse Barnesb690e962010-07-19 13:53:12 -070014501 intel_init_quirks(dev);
14502
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014503 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014504
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014505 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014506 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014507
Lukas Wunner69f92f62015-07-15 13:57:35 +020014508 /*
14509 * There may be no VBT; and if the BIOS enabled SSC we can
14510 * just keep using it to avoid unnecessary flicker. Whereas if the
14511 * BIOS isn't using it, don't assume it will work even if the VBT
14512 * indicates as much.
14513 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014514 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014515 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14516 DREF_SSC1_ENABLE);
14517
14518 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14519 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14520 bios_lvds_use_ssc ? "en" : "dis",
14521 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14522 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14523 }
14524 }
14525
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014526 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014527 dev->mode_config.max_width = 2048;
14528 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014529 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014530 dev->mode_config.max_width = 4096;
14531 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014532 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014533 dev->mode_config.max_width = 8192;
14534 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014535 }
Damien Lespiau068be562014-03-28 14:17:49 +000014536
Jani Nikula2a307c22016-11-30 17:43:04 +020014537 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14538 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014539 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014540 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014541 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14542 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14543 } else {
14544 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14545 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14546 }
14547
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014548 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014549
Zhao Yakui28c97732009-10-09 11:39:41 +080014550 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014551 INTEL_INFO(dev_priv)->num_pipes,
14552 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014553
Damien Lespiau055e3932014-08-18 13:49:10 +010014554 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014555 int ret;
14556
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014557 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014558 if (ret) {
14559 drm_mode_config_cleanup(dev);
14560 return ret;
14561 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014562 }
14563
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014564 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014565
Ville Syrjälä5be6e332017-02-20 16:04:43 +020014566 intel_update_czclk(dev_priv);
14567 intel_modeset_init_hw(dev);
14568
Ville Syrjäläb2045352016-05-13 23:41:27 +030014569 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014570 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030014571
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014572 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014573 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014574 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000014575
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014576 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014577 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014578 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014579
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014580 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014581 struct intel_initial_plane_config plane_config = {};
14582
Jesse Barnes46f297f2014-03-07 08:57:48 -080014583 if (!crtc->active)
14584 continue;
14585
Jesse Barnes46f297f2014-03-07 08:57:48 -080014586 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014587 * Note that reserving the BIOS fb up front prevents us
14588 * from stuffing other stolen allocations like the ring
14589 * on top. This prevents some ugliness at boot time, and
14590 * can even allow for smooth boot transitions if the BIOS
14591 * fb is large enough for the active pipe configuration.
14592 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014593 dev_priv->display.get_initial_plane_config(crtc,
14594 &plane_config);
14595
14596 /*
14597 * If the fb is shared between multiple heads, we'll
14598 * just get the first one.
14599 */
14600 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014601 }
Matt Roperd93c0372015-12-03 11:37:41 -080014602
14603 /*
14604 * Make sure hardware watermarks really match the state we read out.
14605 * Note that we need to do this after reconstructing the BIOS fb's
14606 * since the watermark calculation done here will use pstate->fb.
14607 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014608 if (!HAS_GMCH_DISPLAY(dev_priv))
14609 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014610
14611 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010014612}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014613
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014614void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14615{
14616 /* 640x480@60Hz, ~25175 kHz */
14617 struct dpll clock = {
14618 .m1 = 18,
14619 .m2 = 7,
14620 .p1 = 13,
14621 .p2 = 4,
14622 .n = 2,
14623 };
14624 u32 dpll, fp;
14625 int i;
14626
14627 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
14628
14629 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
14630 pipe_name(pipe), clock.vco, clock.dot);
14631
14632 fp = i9xx_dpll_compute_fp(&clock);
14633 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
14634 DPLL_VGA_MODE_DIS |
14635 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
14636 PLL_P2_DIVIDE_BY_4 |
14637 PLL_REF_INPUT_DREFCLK |
14638 DPLL_VCO_ENABLE;
14639
14640 I915_WRITE(FP0(pipe), fp);
14641 I915_WRITE(FP1(pipe), fp);
14642
14643 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
14644 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
14645 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
14646 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
14647 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
14648 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
14649 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
14650
14651 /*
14652 * Apparently we need to have VGA mode enabled prior to changing
14653 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
14654 * dividers, even though the register value does change.
14655 */
14656 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
14657 I915_WRITE(DPLL(pipe), dpll);
14658
14659 /* Wait for the clocks to stabilize. */
14660 POSTING_READ(DPLL(pipe));
14661 udelay(150);
14662
14663 /* The pixel multiplier can only be updated once the
14664 * DPLL is enabled and the clocks are stable.
14665 *
14666 * So write it again.
14667 */
14668 I915_WRITE(DPLL(pipe), dpll);
14669
14670 /* We do this three times for luck */
14671 for (i = 0; i < 3 ; i++) {
14672 I915_WRITE(DPLL(pipe), dpll);
14673 POSTING_READ(DPLL(pipe));
14674 udelay(150); /* wait for warmup */
14675 }
14676
14677 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
14678 POSTING_READ(PIPECONF(pipe));
14679}
14680
14681void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14682{
14683 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
14684 pipe_name(pipe));
14685
14686 assert_plane_disabled(dev_priv, PLANE_A);
14687 assert_plane_disabled(dev_priv, PLANE_B);
14688
14689 I915_WRITE(PIPECONF(pipe), 0);
14690 POSTING_READ(PIPECONF(pipe));
14691
14692 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
14693 DRM_ERROR("pipe %c off wait timed out\n", pipe_name(pipe));
14694
14695 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
14696 POSTING_READ(DPLL(pipe));
14697}
14698
Daniel Vetterfa555832012-10-10 23:14:00 +020014699static bool
14700intel_check_plane_mapping(struct intel_crtc *crtc)
14701{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014702 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030014703 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020014704
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014705 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014706 return true;
14707
Ville Syrjälä649636e2015-09-22 19:50:01 +030014708 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014709
14710 if ((val & DISPLAY_PLANE_ENABLE) &&
14711 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14712 return false;
14713
14714 return true;
14715}
14716
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014717static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14718{
14719 struct drm_device *dev = crtc->base.dev;
14720 struct intel_encoder *encoder;
14721
14722 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14723 return true;
14724
14725 return false;
14726}
14727
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014728static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
14729{
14730 struct drm_device *dev = encoder->base.dev;
14731 struct intel_connector *connector;
14732
14733 for_each_connector_on_encoder(dev, &encoder->base, connector)
14734 return connector;
14735
14736 return NULL;
14737}
14738
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014739static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
14740 enum transcoder pch_transcoder)
14741{
14742 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
14743 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
14744}
14745
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014746static void intel_sanitize_crtc(struct intel_crtc *crtc,
14747 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020014748{
14749 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010014750 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020014751 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014752
Daniel Vetter24929352012-07-02 20:28:59 +020014753 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020014754 if (!transcoder_is_dsi(cpu_transcoder)) {
14755 i915_reg_t reg = PIPECONF(cpu_transcoder);
14756
14757 I915_WRITE(reg,
14758 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14759 }
Daniel Vetter24929352012-07-02 20:28:59 +020014760
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014761 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014762 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014763 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014764 struct intel_plane *plane;
14765
Daniel Vetter96256042015-02-13 21:03:42 +010014766 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014767
14768 /* Disable everything but the primary plane */
14769 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14770 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14771 continue;
14772
Ville Syrjälä72259532017-03-02 19:15:05 +020014773 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjälä282dbf92017-03-27 21:55:33 +030014774 plane->disable_plane(plane, crtc);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014775 }
Daniel Vetter96256042015-02-13 21:03:42 +010014776 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014777
Daniel Vetter24929352012-07-02 20:28:59 +020014778 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014779 * disable the crtc (and hence change the state) if it is wrong. Note
14780 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014781 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014782 bool plane;
14783
Ville Syrjälä78108b72016-05-27 20:59:19 +030014784 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
14785 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014786
14787 /* Pipe has the wrong plane attached and the plane is active.
14788 * Temporarily change the plane mapping and disable everything
14789 * ... */
14790 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010014791 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014792 crtc->plane = !plane;
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030014793 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020014794 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020014795 }
Daniel Vetter24929352012-07-02 20:28:59 +020014796
14797 /* Adjust the state of the output pipe according to whether we
14798 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010014799 if (crtc->active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030014800 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020014801
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010014802 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014803 /*
14804 * We start out with underrun reporting disabled to avoid races.
14805 * For correct bookkeeping mark this on active crtcs.
14806 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014807 * Also on gmch platforms we dont have any hardware bits to
14808 * disable the underrun reporting. Which means we need to start
14809 * out with underrun reporting disabled also on inactive pipes,
14810 * since otherwise we'll complain about the garbage we read when
14811 * e.g. coming up after runtime pm.
14812 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014813 * No protection against concurrent access is required - at
14814 * worst a fifo underrun happens which also sets this to false.
14815 */
14816 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014817 /*
14818 * We track the PCH trancoder underrun reporting state
14819 * within the crtc. With crtc for pipe A housing the underrun
14820 * reporting state for PCH transcoder A, crtc for pipe B housing
14821 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
14822 * and marking underrun reporting as disabled for the non-existing
14823 * PCH transcoders B and C would prevent enabling the south
14824 * error interrupt (see cpt_can_enable_serr_int()).
14825 */
14826 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
14827 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010014828 }
Daniel Vetter24929352012-07-02 20:28:59 +020014829}
14830
14831static void intel_sanitize_encoder(struct intel_encoder *encoder)
14832{
14833 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020014834
14835 /* We need to check both for a crtc link (meaning that the
14836 * encoder is active and trying to read from a pipe) and the
14837 * pipe itself being active. */
14838 bool has_active_crtc = encoder->base.crtc &&
14839 to_intel_crtc(encoder->base.crtc)->active;
14840
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014841 connector = intel_encoder_find_connector(encoder);
14842 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020014843 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14844 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014845 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014846
14847 /* Connector is active, but has no active pipe. This is
14848 * fallout from our resume register restoring. Disable
14849 * the encoder manually again. */
14850 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014851 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
14852
Daniel Vetter24929352012-07-02 20:28:59 +020014853 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14854 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014855 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014856 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030014857 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014858 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020014859 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014860 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014861
14862 /* Inconsistent output/port/pipe state happens presumably due to
14863 * a bug in one of the get_hw_state functions. Or someplace else
14864 * in our code, like the register restore mess on resume. Clamp
14865 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014866
14867 connector->base.dpms = DRM_MODE_DPMS_OFF;
14868 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014869 }
14870 /* Enabled encoders without active connectors will be fixed in
14871 * the crtc fixup. */
14872}
14873
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014874void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014875{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014876 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014877
Imre Deak04098752014-02-18 00:02:16 +020014878 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14879 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014880 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020014881 }
14882}
14883
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014884void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020014885{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014886 /* This function can be called both from intel_modeset_setup_hw_state or
14887 * at a very early point in our resume sequence, where the power well
14888 * structures are not yet restored. Since this function is at a very
14889 * paranoid "someone might have enabled VGA while we were not looking"
14890 * level, just check if the power well is enabled instead of trying to
14891 * follow the "don't touch the power well if we don't need it" policy
14892 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020014893 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014894 return;
14895
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014896 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020014897
14898 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014899}
14900
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014901static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014902{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014903 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014904
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014905 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014906}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014907
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014908/* FIXME read out full plane state for all planes */
14909static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014910{
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020014911 struct intel_plane *primary = to_intel_plane(crtc->base.primary);
14912 bool visible;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014913
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020014914 visible = crtc->active && primary_get_hw_state(primary);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020014915
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020014916 intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
14917 to_intel_plane_state(primary->base.state),
14918 visible);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014919}
14920
Daniel Vetter30e984d2013-06-05 13:34:17 +020014921static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020014922{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014923 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020014924 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020014925 struct intel_crtc *crtc;
14926 struct intel_encoder *encoder;
14927 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010014928 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020014929 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020014930
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014931 dev_priv->active_crtcs = 0;
14932
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014933 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014934 struct intel_crtc_state *crtc_state =
14935 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020014936
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020014937 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014938 memset(crtc_state, 0, sizeof(*crtc_state));
14939 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020014940
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014941 crtc_state->base.active = crtc_state->base.enable =
14942 dev_priv->display.get_pipe_config(crtc, crtc_state);
14943
14944 crtc->base.enabled = crtc_state->base.enable;
14945 crtc->active = crtc_state->base.active;
14946
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020014947 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014948 dev_priv->active_crtcs |= 1 << crtc->pipe;
14949
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014950 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020014951
Ville Syrjälä78108b72016-05-27 20:59:19 +030014952 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
14953 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014954 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020014955 }
14956
Daniel Vetter53589012013-06-05 13:34:16 +020014957 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14958 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14959
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020014960 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014961 &pll->state.hw_state);
14962 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014963 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014964 struct intel_crtc_state *crtc_state =
14965 to_intel_crtc_state(crtc->base.state);
14966
14967 if (crtc_state->base.active &&
14968 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014969 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020014970 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014971 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020014972
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014973 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014974 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020014975 }
14976
Damien Lespiaub2784e12014-08-05 11:29:37 +010014977 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020014978 pipe = 0;
14979
14980 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014981 struct intel_crtc_state *crtc_state;
14982
Ville Syrjälä98187832016-10-31 22:37:10 +020014983 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014984 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014985
Jesse Barnes045ac3b2013-05-14 17:08:26 -070014986 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014987 crtc_state->output_types |= 1 << encoder->type;
14988 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020014989 } else {
14990 encoder->base.crtc = NULL;
14991 }
14992
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010014993 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000014994 encoder->base.base.id, encoder->base.name,
14995 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010014996 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020014997 }
14998
Daniel Vetterf9e905c2017-03-01 10:52:25 +010014999 drm_connector_list_iter_begin(dev, &conn_iter);
15000 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015001 if (connector->get_hw_state(connector)) {
15002 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015003
15004 encoder = connector->encoder;
15005 connector->base.encoder = &encoder->base;
15006
15007 if (encoder->base.crtc &&
15008 encoder->base.crtc->state->active) {
15009 /*
15010 * This has to be done during hardware readout
15011 * because anything calling .crtc_disable may
15012 * rely on the connector_mask being accurate.
15013 */
15014 encoder->base.crtc->state->connector_mask |=
15015 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015016 encoder->base.crtc->state->encoder_mask |=
15017 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015018 }
15019
Daniel Vetter24929352012-07-02 20:28:59 +020015020 } else {
15021 connector->base.dpms = DRM_MODE_DPMS_OFF;
15022 connector->base.encoder = NULL;
15023 }
15024 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015025 connector->base.base.id, connector->base.name,
15026 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015027 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015028 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015029
15030 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015031 struct intel_crtc_state *crtc_state =
15032 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015033 int pixclk = 0;
15034
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015035 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015036 if (crtc_state->base.active) {
15037 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15038 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015039 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15040
15041 /*
15042 * The initial mode needs to be set in order to keep
15043 * the atomic core happy. It wants a valid mode if the
15044 * crtc's enabled, so we do the above call.
15045 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015046 * But we don't set all the derived state fully, hence
15047 * set a flag to indicate that a full recalculation is
15048 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015049 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015050 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015051
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015052 intel_crtc_compute_pixel_rate(crtc_state);
15053
15054 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) ||
15055 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15056 pixclk = crtc_state->pixel_rate;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015057 else
15058 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15059
15060 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015061 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015062 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15063
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015064 drm_calc_timestamping_constants(&crtc->base,
15065 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015066 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015067 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015068
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015069 dev_priv->min_pixclk[crtc->pipe] = pixclk;
15070
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015071 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015072 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015073}
15074
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015075static void
15076get_encoder_power_domains(struct drm_i915_private *dev_priv)
15077{
15078 struct intel_encoder *encoder;
15079
15080 for_each_intel_encoder(&dev_priv->drm, encoder) {
15081 u64 get_domains;
15082 enum intel_display_power_domain domain;
15083
15084 if (!encoder->get_power_domains)
15085 continue;
15086
15087 get_domains = encoder->get_power_domains(encoder);
15088 for_each_power_domain(domain, get_domains)
15089 intel_display_power_get(dev_priv, domain);
15090 }
15091}
15092
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015093/* Scan out the current hw modeset state,
15094 * and sanitizes it to the current state
15095 */
15096static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015097intel_modeset_setup_hw_state(struct drm_device *dev,
15098 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015099{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015100 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015101 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015102 struct intel_crtc *crtc;
15103 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015104 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015105
15106 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015107
15108 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015109 get_encoder_power_domains(dev_priv);
15110
Damien Lespiaub2784e12014-08-05 11:29:37 +010015111 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015112 intel_sanitize_encoder(encoder);
15113 }
15114
Damien Lespiau055e3932014-08-18 13:49:10 +010015115 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015116 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015117
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015118 intel_sanitize_crtc(crtc, ctx);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015119 intel_dump_pipe_config(crtc, crtc->config,
15120 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015121 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015122
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015123 intel_modeset_update_connector_atomic_state(dev);
15124
Daniel Vetter35c95372013-07-17 06:55:04 +020015125 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15126 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15127
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015128 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015129 continue;
15130
15131 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15132
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015133 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015134 pll->on = false;
15135 }
15136
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015137 if (IS_G4X(dev_priv)) {
15138 g4x_wm_get_hw_state(dev);
15139 g4x_wm_sanitize(dev_priv);
15140 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015141 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015142 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070015143 } else if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015144 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015145 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015146 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015147 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015148
15149 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015150 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015151
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015152 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015153 if (WARN_ON(put_domains))
15154 modeset_put_power_domains(dev_priv, put_domains);
15155 }
15156 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015157
Imre Deak8d8c3862017-02-17 17:39:46 +020015158 intel_power_domains_verify_state(dev_priv);
15159
Paulo Zanoni010cf732016-01-19 11:35:48 -020015160 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015161}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015162
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015163void intel_display_resume(struct drm_device *dev)
15164{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015165 struct drm_i915_private *dev_priv = to_i915(dev);
15166 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15167 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015168 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015169
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015170 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015171 if (state)
15172 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015173
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015174 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015175
Maarten Lankhorst73974892016-08-05 23:28:27 +030015176 while (1) {
15177 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15178 if (ret != -EDEADLK)
15179 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015180
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015181 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015182 }
15183
Maarten Lankhorst73974892016-08-05 23:28:27 +030015184 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015185 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015186
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015187 drm_modeset_drop_locks(&ctx);
15188 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015189
Chris Wilson08536952016-10-14 13:18:18 +010015190 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015191 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015192 if (state)
15193 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015194}
15195
15196void intel_modeset_gem_init(struct drm_device *dev)
15197{
Chris Wilsondc979972016-05-10 14:10:04 +010015198 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015199
Chris Wilsondc979972016-05-10 14:10:04 +010015200 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015201
Chris Wilson1ee8da62016-05-12 12:43:23 +010015202 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015203}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015204
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015205int intel_connector_register(struct drm_connector *connector)
15206{
15207 struct intel_connector *intel_connector = to_intel_connector(connector);
15208 int ret;
15209
15210 ret = intel_backlight_device_register(intel_connector);
15211 if (ret)
15212 goto err;
15213
15214 return 0;
15215
15216err:
15217 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015218}
15219
Chris Wilsonc191eca2016-06-17 11:40:33 +010015220void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015221{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015222 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015223
Chris Wilsone63d87c2016-06-17 11:40:34 +010015224 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015225 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015226}
15227
Jesse Barnes79e53942008-11-07 14:24:08 -080015228void intel_modeset_cleanup(struct drm_device *dev)
15229{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015230 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015231
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015232 flush_work(&dev_priv->atomic_helper.free_work);
15233 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15234
Chris Wilsondc979972016-05-10 14:10:04 +010015235 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015236
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015237 /*
15238 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015239 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015240 * experience fancy races otherwise.
15241 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015242 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015243
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015244 /*
15245 * Due to the hpd irq storm handling the hotplug work can re-arm the
15246 * poll handlers. Hence disable polling after hpd handling is shut down.
15247 */
Keith Packardf87ea762010-10-03 19:36:26 -070015248 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015249
Daniel Vetter4f256d82017-07-15 00:46:55 +020015250 /* poll work can call into fbdev, hence clean that up afterwards */
15251 intel_fbdev_fini(dev_priv);
15252
Jesse Barnes723bfd72010-10-07 16:01:13 -070015253 intel_unregister_dsm_handler();
15254
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015255 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015256
Chris Wilson1630fe72011-07-08 12:22:42 +010015257 /* flush any delayed tasks or pending work */
15258 flush_scheduled_work();
15259
Jesse Barnes79e53942008-11-07 14:24:08 -080015260 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015261
Chris Wilson1ee8da62016-05-12 12:43:23 +010015262 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015263
Chris Wilsondc979972016-05-10 14:10:04 +010015264 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015265
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015266 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015267}
15268
Chris Wilsondf0e9242010-09-09 16:20:55 +010015269void intel_connector_attach_encoder(struct intel_connector *connector,
15270 struct intel_encoder *encoder)
15271{
15272 connector->encoder = encoder;
15273 drm_mode_connector_attach_encoder(&connector->base,
15274 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015275}
Dave Airlie28d52042009-09-21 14:33:58 +100015276
15277/*
15278 * set vga decode state - true == enable VGA decode
15279 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015280int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015281{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015282 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015283 u16 gmch_ctrl;
15284
Chris Wilson75fa0412014-02-07 18:37:02 -020015285 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15286 DRM_ERROR("failed to read control word\n");
15287 return -EIO;
15288 }
15289
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015290 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15291 return 0;
15292
Dave Airlie28d52042009-09-21 14:33:58 +100015293 if (state)
15294 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15295 else
15296 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015297
15298 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15299 DRM_ERROR("failed to write control word\n");
15300 return -EIO;
15301 }
15302
Dave Airlie28d52042009-09-21 14:33:58 +100015303 return 0;
15304}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015305
Chris Wilson98a2f412016-10-12 10:05:18 +010015306#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15307
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015308struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015309
15310 u32 power_well_driver;
15311
Chris Wilson63b66e52013-08-08 15:12:06 +020015312 int num_transcoders;
15313
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015314 struct intel_cursor_error_state {
15315 u32 control;
15316 u32 position;
15317 u32 base;
15318 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015319 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015320
15321 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015322 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015323 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015324 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015325 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015326
15327 struct intel_plane_error_state {
15328 u32 control;
15329 u32 stride;
15330 u32 size;
15331 u32 pos;
15332 u32 addr;
15333 u32 surface;
15334 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015335 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015336
15337 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015338 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015339 enum transcoder cpu_transcoder;
15340
15341 u32 conf;
15342
15343 u32 htotal;
15344 u32 hblank;
15345 u32 hsync;
15346 u32 vtotal;
15347 u32 vblank;
15348 u32 vsync;
15349 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015350};
15351
15352struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015353intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015354{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015355 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015356 int transcoders[] = {
15357 TRANSCODER_A,
15358 TRANSCODER_B,
15359 TRANSCODER_C,
15360 TRANSCODER_EDP,
15361 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015362 int i;
15363
Chris Wilsonc0336662016-05-06 15:40:21 +010015364 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015365 return NULL;
15366
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015367 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015368 if (error == NULL)
15369 return NULL;
15370
Chris Wilsonc0336662016-05-06 15:40:21 +010015371 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak9c3a16c2017-08-14 18:15:30 +030015372 error->power_well_driver =
15373 I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL));
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015374
Damien Lespiau055e3932014-08-18 13:49:10 +010015375 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015376 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015377 __intel_display_power_is_enabled(dev_priv,
15378 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015379 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015380 continue;
15381
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015382 error->cursor[i].control = I915_READ(CURCNTR(i));
15383 error->cursor[i].position = I915_READ(CURPOS(i));
15384 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015385
15386 error->plane[i].control = I915_READ(DSPCNTR(i));
15387 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015388 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015389 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015390 error->plane[i].pos = I915_READ(DSPPOS(i));
15391 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015392 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015393 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015394 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015395 error->plane[i].surface = I915_READ(DSPSURF(i));
15396 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15397 }
15398
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015399 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015400
Chris Wilsonc0336662016-05-06 15:40:21 +010015401 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030015402 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015403 }
15404
Jani Nikula4d1de972016-03-18 17:05:42 +020015405 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015406 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015407 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015408 error->num_transcoders++; /* Account for eDP. */
15409
15410 for (i = 0; i < error->num_transcoders; i++) {
15411 enum transcoder cpu_transcoder = transcoders[i];
15412
Imre Deakddf9c532013-11-27 22:02:02 +020015413 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015414 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015415 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015416 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015417 continue;
15418
Chris Wilson63b66e52013-08-08 15:12:06 +020015419 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15420
15421 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15422 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15423 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15424 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15425 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15426 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15427 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015428 }
15429
15430 return error;
15431}
15432
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015433#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15434
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015435void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015436intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015437 struct intel_display_error_state *error)
15438{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015439 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015440 int i;
15441
Chris Wilson63b66e52013-08-08 15:12:06 +020015442 if (!error)
15443 return;
15444
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015445 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015446 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015447 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015448 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015449 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015450 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015451 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015452 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015453 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015454 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015455
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015456 err_printf(m, "Plane [%d]:\n", i);
15457 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15458 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015459 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015460 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15461 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015462 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015463 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015464 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015465 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015466 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15467 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015468 }
15469
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015470 err_printf(m, "Cursor [%d]:\n", i);
15471 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15472 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15473 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015474 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015475
15476 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015477 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015478 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015479 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015480 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015481 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15482 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15483 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15484 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15485 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15486 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15487 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15488 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015489}
Chris Wilson98a2f412016-10-12 10:05:18 +010015490
15491#endif