blob: 5e75d762745aa23b63d53854b4e08323ed616780 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Matt Roper465c1202014-05-29 08:06:54 -070052/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010053static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010054 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070056 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010057 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070058};
59
60/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010061static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070065 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010066 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
Ben Widawsky714244e2017-08-01 09:58:16 -070070static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
Damien Lespiau6c0fd452015-05-19 12:29:16 +010076static const uint32_t skl_primary_formats[] = {
77 DRM_FORMAT_C8,
78 DRM_FORMAT_RGB565,
79 DRM_FORMAT_XRGB8888,
80 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010081 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_ABGR8888,
83 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070084 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053085 DRM_FORMAT_YUYV,
86 DRM_FORMAT_YVYU,
87 DRM_FORMAT_UYVY,
88 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070089};
90
Ben Widawsky714244e2017-08-01 09:58:16 -070091static const uint64_t skl_format_modifiers_noccs[] = {
92 I915_FORMAT_MOD_Yf_TILED,
93 I915_FORMAT_MOD_Y_TILED,
94 I915_FORMAT_MOD_X_TILED,
95 DRM_FORMAT_MOD_LINEAR,
96 DRM_FORMAT_MOD_INVALID
97};
98
99static const uint64_t skl_format_modifiers_ccs[] = {
100 I915_FORMAT_MOD_Yf_TILED_CCS,
101 I915_FORMAT_MOD_Y_TILED_CCS,
102 I915_FORMAT_MOD_Yf_TILED,
103 I915_FORMAT_MOD_Y_TILED,
104 I915_FORMAT_MOD_X_TILED,
105 DRM_FORMAT_MOD_LINEAR,
106 DRM_FORMAT_MOD_INVALID
107};
108
Matt Roper3d7d6512014-06-10 08:28:13 -0700109/* Cursor formats */
110static const uint32_t intel_cursor_formats[] = {
111 DRM_FORMAT_ARGB8888,
112};
113
Ben Widawsky714244e2017-08-01 09:58:16 -0700114static const uint64_t cursor_format_modifiers[] = {
115 DRM_FORMAT_MOD_LINEAR,
116 DRM_FORMAT_MOD_INVALID
117};
118
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300119static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200120 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300121static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200122 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300123
Chris Wilson24dbf512017-02-15 10:59:18 +0000124static int intel_framebuffer_init(struct intel_framebuffer *ifb,
125 struct drm_i915_gem_object *obj,
126 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200127static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
128static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200129static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200130static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700131 struct intel_link_m_n *m_n,
132 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200133static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200134static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200135static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200136static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200137 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200138static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200139 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200140static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
141static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530142static void intel_crtc_init_scalers(struct intel_crtc *crtc,
143 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200144static void skylake_pfit_enable(struct intel_crtc *crtc);
145static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
146static void ironlake_pfit_enable(struct intel_crtc *crtc);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300147static void intel_modeset_setup_hw_state(struct drm_device *dev,
148 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200149static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100150
Ma Lingd4906092009-03-18 20:13:27 +0800151struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300152 struct {
153 int min, max;
154 } dot, vco, n, m, m1, m2, p, p1;
155
156 struct {
157 int dot_limit;
158 int p2_slow, p2_fast;
159 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800160};
Jesse Barnes79e53942008-11-07 14:24:08 -0800161
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300162/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200163int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300164{
165 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
166
167 /* Obtain SKU information */
168 mutex_lock(&dev_priv->sb_lock);
169 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
170 CCK_FUSE_HPLL_FREQ_MASK;
171 mutex_unlock(&dev_priv->sb_lock);
172
173 return vco_freq[hpll_freq] * 1000;
174}
175
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200176int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
177 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178{
179 u32 val;
180 int divider;
181
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300182 mutex_lock(&dev_priv->sb_lock);
183 val = vlv_cck_read(dev_priv, reg);
184 mutex_unlock(&dev_priv->sb_lock);
185
186 divider = val & CCK_FREQUENCY_VALUES;
187
188 WARN((val & CCK_FREQUENCY_STATUS) !=
189 (divider << CCK_FREQUENCY_STATUS_SHIFT),
190 "%s change in progress\n", name);
191
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200192 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
193}
194
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200195int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
196 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200197{
198 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200199 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200200
201 return vlv_get_cck_clock(dev_priv, name, reg,
202 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300203}
204
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300205static void intel_update_czclk(struct drm_i915_private *dev_priv)
206{
Wayne Boyer666a4532015-12-09 12:29:35 -0800207 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300208 return;
209
210 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
211 CCK_CZ_CLOCK_CONTROL);
212
213 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
214}
215
Chris Wilson021357a2010-09-07 20:54:59 +0100216static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200217intel_fdi_link_freq(struct drm_i915_private *dev_priv,
218 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100219{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200220 if (HAS_DDI(dev_priv))
221 return pipe_config->port_clock; /* SPLL */
222 else if (IS_GEN5(dev_priv))
223 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200224 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200225 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100226}
227
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300228static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200230 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200231 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .m = { .min = 96, .max = 140 },
233 .m1 = { .min = 18, .max = 26 },
234 .m2 = { .min = 6, .max = 16 },
235 .p = { .min = 4, .max = 128 },
236 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 165000,
238 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300241static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200242 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200243 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200244 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200245 .m = { .min = 96, .max = 140 },
246 .m1 = { .min = 18, .max = 26 },
247 .m2 = { .min = 6, .max = 16 },
248 .p = { .min = 4, .max = 128 },
249 .p1 = { .min = 2, .max = 33 },
250 .p2 = { .dot_limit = 165000,
251 .p2_slow = 4, .p2_fast = 4 },
252};
253
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300254static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400255 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200256 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200257 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400258 .m = { .min = 96, .max = 140 },
259 .m1 = { .min = 18, .max = 26 },
260 .m2 = { .min = 6, .max = 16 },
261 .p = { .min = 4, .max = 128 },
262 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .p2 = { .dot_limit = 165000,
264 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
Eric Anholt273e27c2011-03-30 13:01:10 -0700266
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300267static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .dot = { .min = 20000, .max = 400000 },
269 .vco = { .min = 1400000, .max = 2800000 },
270 .n = { .min = 1, .max = 6 },
271 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100272 .m1 = { .min = 8, .max = 18 },
273 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .p = { .min = 5, .max = 80 },
275 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .p2 = { .dot_limit = 200000,
277 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700278};
279
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300280static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .dot = { .min = 20000, .max = 400000 },
282 .vco = { .min = 1400000, .max = 2800000 },
283 .n = { .min = 1, .max = 6 },
284 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100285 .m1 = { .min = 8, .max = 18 },
286 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400287 .p = { .min = 7, .max = 98 },
288 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .p2 = { .dot_limit = 112000,
290 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700291};
292
Eric Anholt273e27c2011-03-30 13:01:10 -0700293
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300294static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .dot = { .min = 25000, .max = 270000 },
296 .vco = { .min = 1750000, .max = 3500000},
297 .n = { .min = 1, .max = 4 },
298 .m = { .min = 104, .max = 138 },
299 .m1 = { .min = 17, .max = 23 },
300 .m2 = { .min = 5, .max = 11 },
301 .p = { .min = 10, .max = 30 },
302 .p1 = { .min = 1, .max = 3},
303 .p2 = { .dot_limit = 270000,
304 .p2_slow = 10,
305 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800306 },
Keith Packarde4b36692009-06-05 19:22:17 -0700307};
308
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300309static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700310 .dot = { .min = 22000, .max = 400000 },
311 .vco = { .min = 1750000, .max = 3500000},
312 .n = { .min = 1, .max = 4 },
313 .m = { .min = 104, .max = 138 },
314 .m1 = { .min = 16, .max = 23 },
315 .m2 = { .min = 5, .max = 11 },
316 .p = { .min = 5, .max = 80 },
317 .p1 = { .min = 1, .max = 8},
318 .p2 = { .dot_limit = 165000,
319 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700320};
321
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300322static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .dot = { .min = 20000, .max = 115000 },
324 .vco = { .min = 1750000, .max = 3500000 },
325 .n = { .min = 1, .max = 3 },
326 .m = { .min = 104, .max = 138 },
327 .m1 = { .min = 17, .max = 23 },
328 .m2 = { .min = 5, .max = 11 },
329 .p = { .min = 28, .max = 112 },
330 .p1 = { .min = 2, .max = 8 },
331 .p2 = { .dot_limit = 0,
332 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800333 },
Keith Packarde4b36692009-06-05 19:22:17 -0700334};
335
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300336static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .dot = { .min = 80000, .max = 224000 },
338 .vco = { .min = 1750000, .max = 3500000 },
339 .n = { .min = 1, .max = 3 },
340 .m = { .min = 104, .max = 138 },
341 .m1 = { .min = 17, .max = 23 },
342 .m2 = { .min = 5, .max = 11 },
343 .p = { .min = 14, .max = 42 },
344 .p1 = { .min = 2, .max = 6 },
345 .p2 = { .dot_limit = 0,
346 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800347 },
Keith Packarde4b36692009-06-05 19:22:17 -0700348};
349
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300350static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .dot = { .min = 20000, .max = 400000},
352 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700353 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400354 .n = { .min = 3, .max = 6 },
355 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400357 .m1 = { .min = 0, .max = 0 },
358 .m2 = { .min = 0, .max = 254 },
359 .p = { .min = 5, .max = 80 },
360 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700361 .p2 = { .dot_limit = 200000,
362 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700363};
364
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300365static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400366 .dot = { .min = 20000, .max = 400000 },
367 .vco = { .min = 1700000, .max = 3500000 },
368 .n = { .min = 3, .max = 6 },
369 .m = { .min = 2, .max = 256 },
370 .m1 = { .min = 0, .max = 0 },
371 .m2 = { .min = 0, .max = 254 },
372 .p = { .min = 7, .max = 112 },
373 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700374 .p2 = { .dot_limit = 112000,
375 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700376};
377
Eric Anholt273e27c2011-03-30 13:01:10 -0700378/* Ironlake / Sandybridge
379 *
380 * We calculate clock using (register_value + 2) for N/M1/M2, so here
381 * the range value for them is (actual_value - 2).
382 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300383static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700384 .dot = { .min = 25000, .max = 350000 },
385 .vco = { .min = 1760000, .max = 3510000 },
386 .n = { .min = 1, .max = 5 },
387 .m = { .min = 79, .max = 127 },
388 .m1 = { .min = 12, .max = 22 },
389 .m2 = { .min = 5, .max = 9 },
390 .p = { .min = 5, .max = 80 },
391 .p1 = { .min = 1, .max = 8 },
392 .p2 = { .dot_limit = 225000,
393 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700394};
395
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300396static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700397 .dot = { .min = 25000, .max = 350000 },
398 .vco = { .min = 1760000, .max = 3510000 },
399 .n = { .min = 1, .max = 3 },
400 .m = { .min = 79, .max = 118 },
401 .m1 = { .min = 12, .max = 22 },
402 .m2 = { .min = 5, .max = 9 },
403 .p = { .min = 28, .max = 112 },
404 .p1 = { .min = 2, .max = 8 },
405 .p2 = { .dot_limit = 225000,
406 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800407};
408
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300409static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700410 .dot = { .min = 25000, .max = 350000 },
411 .vco = { .min = 1760000, .max = 3510000 },
412 .n = { .min = 1, .max = 3 },
413 .m = { .min = 79, .max = 127 },
414 .m1 = { .min = 12, .max = 22 },
415 .m2 = { .min = 5, .max = 9 },
416 .p = { .min = 14, .max = 56 },
417 .p1 = { .min = 2, .max = 8 },
418 .p2 = { .dot_limit = 225000,
419 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800420};
421
Eric Anholt273e27c2011-03-30 13:01:10 -0700422/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300423static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700424 .dot = { .min = 25000, .max = 350000 },
425 .vco = { .min = 1760000, .max = 3510000 },
426 .n = { .min = 1, .max = 2 },
427 .m = { .min = 79, .max = 126 },
428 .m1 = { .min = 12, .max = 22 },
429 .m2 = { .min = 5, .max = 9 },
430 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400431 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .p2 = { .dot_limit = 225000,
433 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800434};
435
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300436static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700437 .dot = { .min = 25000, .max = 350000 },
438 .vco = { .min = 1760000, .max = 3510000 },
439 .n = { .min = 1, .max = 3 },
440 .m = { .min = 79, .max = 126 },
441 .m1 = { .min = 12, .max = 22 },
442 .m2 = { .min = 5, .max = 9 },
443 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400444 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .p2 = { .dot_limit = 225000,
446 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800447};
448
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300449static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300450 /*
451 * These are the data rate limits (measured in fast clocks)
452 * since those are the strictest limits we have. The fast
453 * clock and actual rate limits are more relaxed, so checking
454 * them would make no difference.
455 */
456 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200457 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700458 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700459 .m1 = { .min = 2, .max = 3 },
460 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300461 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300462 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700463};
464
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300465static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300466 /*
467 * These are the data rate limits (measured in fast clocks)
468 * since those are the strictest limits we have. The fast
469 * clock and actual rate limits are more relaxed, so checking
470 * them would make no difference.
471 */
472 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200473 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300474 .n = { .min = 1, .max = 1 },
475 .m1 = { .min = 2, .max = 2 },
476 .m2 = { .min = 24 << 22, .max = 175 << 22 },
477 .p1 = { .min = 2, .max = 4 },
478 .p2 = { .p2_slow = 1, .p2_fast = 14 },
479};
480
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300481static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200482 /* FIXME: find real dot limits */
483 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530484 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200485 .n = { .min = 1, .max = 1 },
486 .m1 = { .min = 2, .max = 2 },
487 /* FIXME: find real m2 limits */
488 .m2 = { .min = 2 << 22, .max = 255 << 22 },
489 .p1 = { .min = 2, .max = 4 },
490 .p2 = { .p2_slow = 1, .p2_fast = 20 },
491};
492
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200493static bool
494needs_modeset(struct drm_crtc_state *state)
495{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200496 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200497}
498
Imre Deakdccbea32015-06-22 23:35:51 +0300499/*
500 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
501 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
502 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
503 * The helpers' return value is the rate of the clock that is fed to the
504 * display engine's pipe which can be the above fast dot clock rate or a
505 * divided-down version of it.
506 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500507/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300508static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800509{
Shaohua Li21778322009-02-23 15:19:16 +0800510 clock->m = clock->m2 + 2;
511 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200512 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300513 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300514 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
515 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300516
517 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800518}
519
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200520static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
521{
522 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
523}
524
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300525static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800526{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200527 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800528 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200529 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300530 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300531 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300533
534 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800535}
536
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300537static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300538{
539 clock->m = clock->m1 * clock->m2;
540 clock->p = clock->p1 * clock->p2;
541 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300542 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300543 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
544 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300545
546 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300547}
548
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300549int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300550{
551 clock->m = clock->m1 * clock->m2;
552 clock->p = clock->p1 * clock->p2;
553 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300554 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300555 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
556 clock->n << 22);
557 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300558
559 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300560}
561
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800562#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800563/**
564 * Returns whether the given set of divisors are valid for a given refclk with
565 * the given connectors.
566 */
567
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100568static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300569 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300570 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800571{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300572 if (clock->n < limit->n.min || limit->n.max < clock->n)
573 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800578 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400579 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300580
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100581 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200582 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300583 if (clock->m1 <= clock->m2)
584 INTELPllInvalid("m1 <= m2\n");
585
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100586 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200587 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300588 if (clock->p < limit->p.min || limit->p.max < clock->p)
589 INTELPllInvalid("p out of range\n");
590 if (clock->m < limit->m.min || limit->m.max < clock->m)
591 INTELPllInvalid("m out of range\n");
592 }
593
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400595 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800596 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
597 * connector, etc., rather than just a single range.
598 */
599 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400600 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800601
602 return true;
603}
604
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300605static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300606i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300607 const struct intel_crtc_state *crtc_state,
608 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800609{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300610 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800611
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300612 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100614 * For LVDS just rely on its current settings for dual-channel.
615 * We haven't figured out how to reliably set up different
616 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100618 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300619 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800620 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300621 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800622 } else {
623 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300624 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300626 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800627 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300628}
629
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200630/*
631 * Returns a set of divisors for the desired target clock with the given
632 * refclk, or FALSE. The returned values represent the clock equation:
633 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
634 *
635 * Target and reference clocks are specified in kHz.
636 *
637 * If match_clock is provided, then best_clock P divider must match the P
638 * divider from @match_clock used for LVDS downclocking.
639 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300641i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300642 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300643 int target, int refclk, struct dpll *match_clock,
644 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300645{
646 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300647 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300648 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
Akshay Joshi0206e352011-08-16 15:34:10 -0400650 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800651
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300652 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
653
Zhao Yakui42158662009-11-20 11:24:18 +0800654 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
655 clock.m1++) {
656 for (clock.m2 = limit->m2.min;
657 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200658 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800659 break;
660 for (clock.n = limit->n.min;
661 clock.n <= limit->n.max; clock.n++) {
662 for (clock.p1 = limit->p1.min;
663 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 int this_err;
665
Imre Deakdccbea32015-06-22 23:35:51 +0300666 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100667 if (!intel_PLL_is_valid(to_i915(dev),
668 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000669 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800670 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800671 if (match_clock &&
672 clock.p != match_clock->p)
673 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800674
675 this_err = abs(clock.dot - target);
676 if (this_err < err) {
677 *best_clock = clock;
678 err = this_err;
679 }
680 }
681 }
682 }
683 }
684
685 return (err != target);
686}
687
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200688/*
689 * Returns a set of divisors for the desired target clock with the given
690 * refclk, or FALSE. The returned values represent the clock equation:
691 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
692 *
693 * Target and reference clocks are specified in kHz.
694 *
695 * If match_clock is provided, then best_clock P divider must match the P
696 * divider from @match_clock used for LVDS downclocking.
697 */
Ma Lingd4906092009-03-18 20:13:27 +0800698static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300699pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200700 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300701 int target, int refclk, struct dpll *match_clock,
702 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200703{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300704 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300705 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200706 int err = target;
707
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200708 memset(best_clock, 0, sizeof(*best_clock));
709
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300710 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
711
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200712 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
713 clock.m1++) {
714 for (clock.m2 = limit->m2.min;
715 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200716 for (clock.n = limit->n.min;
717 clock.n <= limit->n.max; clock.n++) {
718 for (clock.p1 = limit->p1.min;
719 clock.p1 <= limit->p1.max; clock.p1++) {
720 int this_err;
721
Imre Deakdccbea32015-06-22 23:35:51 +0300722 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100723 if (!intel_PLL_is_valid(to_i915(dev),
724 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800725 &clock))
726 continue;
727 if (match_clock &&
728 clock.p != match_clock->p)
729 continue;
730
731 this_err = abs(clock.dot - target);
732 if (this_err < err) {
733 *best_clock = clock;
734 err = this_err;
735 }
736 }
737 }
738 }
739 }
740
741 return (err != target);
742}
743
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200744/*
745 * Returns a set of divisors for the desired target clock with the given
746 * refclk, or FALSE. The returned values represent the clock equation:
747 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200748 *
749 * Target and reference clocks are specified in kHz.
750 *
751 * If match_clock is provided, then best_clock P divider must match the P
752 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200753 */
Ma Lingd4906092009-03-18 20:13:27 +0800754static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300755g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200756 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300757 int target, int refclk, struct dpll *match_clock,
758 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800759{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300761 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800762 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300763 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400764 /* approximately equals target * 0.00585 */
765 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800766
767 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300768
769 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
770
Ma Lingd4906092009-03-18 20:13:27 +0800771 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200772 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800773 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200774 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800775 for (clock.m1 = limit->m1.max;
776 clock.m1 >= limit->m1.min; clock.m1--) {
777 for (clock.m2 = limit->m2.max;
778 clock.m2 >= limit->m2.min; clock.m2--) {
779 for (clock.p1 = limit->p1.max;
780 clock.p1 >= limit->p1.min; clock.p1--) {
781 int this_err;
782
Imre Deakdccbea32015-06-22 23:35:51 +0300783 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100784 if (!intel_PLL_is_valid(to_i915(dev),
785 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000786 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800787 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000788
789 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800790 if (this_err < err_most) {
791 *best_clock = clock;
792 err_most = this_err;
793 max_n = clock.n;
794 found = true;
795 }
796 }
797 }
798 }
799 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800800 return found;
801}
Ma Lingd4906092009-03-18 20:13:27 +0800802
Imre Deakd5dd62b2015-03-17 11:40:03 +0200803/*
804 * Check if the calculated PLL configuration is more optimal compared to the
805 * best configuration and error found so far. Return the calculated error.
806 */
807static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300808 const struct dpll *calculated_clock,
809 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200810 unsigned int best_error_ppm,
811 unsigned int *error_ppm)
812{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200813 /*
814 * For CHV ignore the error and consider only the P value.
815 * Prefer a bigger P value based on HW requirements.
816 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100817 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200818 *error_ppm = 0;
819
820 return calculated_clock->p > best_clock->p;
821 }
822
Imre Deak24be4e42015-03-17 11:40:04 +0200823 if (WARN_ON_ONCE(!target_freq))
824 return false;
825
Imre Deakd5dd62b2015-03-17 11:40:03 +0200826 *error_ppm = div_u64(1000000ULL *
827 abs(target_freq - calculated_clock->dot),
828 target_freq);
829 /*
830 * Prefer a better P value over a better (smaller) error if the error
831 * is small. Ensure this preference for future configurations too by
832 * setting the error to 0.
833 */
834 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
835 *error_ppm = 0;
836
837 return true;
838 }
839
840 return *error_ppm + 10 < best_error_ppm;
841}
842
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200843/*
844 * Returns a set of divisors for the desired target clock with the given
845 * refclk, or FALSE. The returned values represent the clock equation:
846 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
847 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800848static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300849vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200850 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300851 int target, int refclk, struct dpll *match_clock,
852 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700853{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200854 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300855 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300856 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300857 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300858 /* min update 19.2 MHz */
859 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300860 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700861
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300862 target *= 5; /* fast clock */
863
864 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700865
866 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300867 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300868 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300869 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300870 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700872 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300873 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200874 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300875
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300876 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
877 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300878
Imre Deakdccbea32015-06-22 23:35:51 +0300879 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300880
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100881 if (!intel_PLL_is_valid(to_i915(dev),
882 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300883 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300884 continue;
885
Imre Deakd5dd62b2015-03-17 11:40:03 +0200886 if (!vlv_PLL_is_optimal(dev, target,
887 &clock,
888 best_clock,
889 bestppm, &ppm))
890 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300891
Imre Deakd5dd62b2015-03-17 11:40:03 +0200892 *best_clock = clock;
893 bestppm = ppm;
894 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700895 }
896 }
897 }
898 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700899
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300900 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700901}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700902
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200903/*
904 * Returns a set of divisors for the desired target clock with the given
905 * refclk, or FALSE. The returned values represent the clock equation:
906 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
907 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300908static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300909chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200910 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300911 int target, int refclk, struct dpll *match_clock,
912 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300913{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200914 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300915 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300917 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300918 uint64_t m2;
919 int found = false;
920
921 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200922 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300923
924 /*
925 * Based on hardware doc, the n always set to 1, and m1 always
926 * set to 2. If requires to support 200Mhz refclk, we need to
927 * revisit this because n may not 1 anymore.
928 */
929 clock.n = 1, clock.m1 = 2;
930 target *= 5; /* fast clock */
931
932 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
933 for (clock.p2 = limit->p2.p2_fast;
934 clock.p2 >= limit->p2.p2_slow;
935 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200936 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300937
938 clock.p = clock.p1 * clock.p2;
939
940 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
941 clock.n) << 22, refclk * clock.m1);
942
943 if (m2 > INT_MAX/clock.m1)
944 continue;
945
946 clock.m2 = m2;
947
Imre Deakdccbea32015-06-22 23:35:51 +0300948 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100950 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300951 continue;
952
Imre Deak9ca3ba02015-03-17 11:40:05 +0200953 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
954 best_error_ppm, &error_ppm))
955 continue;
956
957 *best_clock = clock;
958 best_error_ppm = error_ppm;
959 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300960 }
961 }
962
963 return found;
964}
965
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200966bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300967 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200968{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200969 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300970 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200971
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200972 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200973 target_clock, refclk, NULL, best_clock);
974}
975
Ville Syrjälä525b9312016-10-31 22:37:02 +0200976bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300977{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300978 /* Be paranoid as we can arrive here with only partial
979 * state retrieved from the hardware during setup.
980 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100981 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300982 * as Haswell has gained clock readout/fastboot support.
983 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000984 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300985 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700986 *
987 * FIXME: The intel_crtc->active here should be switched to
988 * crtc->state->active once we have proper CRTC states wired up
989 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300990 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200991 return crtc->active && crtc->base.primary->state->fb &&
992 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300993}
994
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200995enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
996 enum pipe pipe)
997{
Ville Syrjälä98187832016-10-31 22:37:10 +0200998 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001000 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001001}
1002
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001003static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001004{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001005 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001006 u32 line1, line2;
1007 u32 line_mask;
1008
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001009 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001010 line_mask = DSL_LINEMASK_GEN2;
1011 else
1012 line_mask = DSL_LINEMASK_GEN3;
1013
1014 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001015 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001016 line2 = I915_READ(reg) & line_mask;
1017
1018 return line1 == line2;
1019}
1020
Keith Packardab7ad7f2010-10-03 00:33:06 -07001021/*
1022 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001023 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001024 *
1025 * After disabling a pipe, we can't wait for vblank in the usual way,
1026 * spinning on the vblank interrupt status bit, since we won't actually
1027 * see an interrupt when the pipe is disabled.
1028 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001029 * On Gen4 and above:
1030 * wait for the pipe register state bit to turn off
1031 *
1032 * Otherwise:
1033 * wait for the display line value to settle (it usually
1034 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001035 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001036 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001037static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001038{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001039 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001040 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001041 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001042
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001043 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001044 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001045
Keith Packardab7ad7f2010-10-03 00:33:06 -07001046 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001047 if (intel_wait_for_register(dev_priv,
1048 reg, I965_PIPECONF_ACTIVE, 0,
1049 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001050 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001051 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001052 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001053 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001054 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001055 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001056}
1057
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001059void assert_pll(struct drm_i915_private *dev_priv,
1060 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001062 u32 val;
1063 bool cur_state;
1064
Ville Syrjälä649636e2015-09-22 19:50:01 +03001065 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001066 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001067 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001068 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001069 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001070}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001071
Jani Nikula23538ef2013-08-27 15:12:22 +03001072/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001073void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001074{
1075 u32 val;
1076 bool cur_state;
1077
Ville Syrjäläa5805162015-05-26 20:42:30 +03001078 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001079 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001080 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001081
1082 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001083 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001084 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001085 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001086}
Jani Nikula23538ef2013-08-27 15:12:22 +03001087
Jesse Barnes040484a2011-01-03 12:14:26 -08001088static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1089 enum pipe pipe, bool state)
1090{
Jesse Barnes040484a2011-01-03 12:14:26 -08001091 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1093 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001094
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001095 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001096 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001097 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001098 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001099 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001101 cur_state = !!(val & FDI_TX_ENABLE);
1102 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001103 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001104 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001105 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001106}
1107#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1108#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1109
1110static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1111 enum pipe pipe, bool state)
1112{
Jesse Barnes040484a2011-01-03 12:14:26 -08001113 u32 val;
1114 bool cur_state;
1115
Ville Syrjälä649636e2015-09-22 19:50:01 +03001116 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001117 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001119 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001120 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001121}
1122#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1123#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1124
1125static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe)
1127{
Jesse Barnes040484a2011-01-03 12:14:26 -08001128 u32 val;
1129
1130 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001131 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001132 return;
1133
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001135 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 return;
1137
Ville Syrjälä649636e2015-09-22 19:50:01 +03001138 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001139 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001140}
1141
Daniel Vetter55607e82013-06-16 21:42:39 +02001142void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1143 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001144{
Jesse Barnes040484a2011-01-03 12:14:26 -08001145 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001146 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001147
Ville Syrjälä649636e2015-09-22 19:50:01 +03001148 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001150 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001151 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001152 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001153}
1154
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001155void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001156{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001157 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158 u32 val;
1159 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001160 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001162 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001163 return;
1164
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001165 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001166 u32 port_sel;
1167
Imre Deak44cb7342016-08-10 14:07:29 +03001168 pp_reg = PP_CONTROL(0);
1169 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001170
1171 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1172 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1173 panel_pipe = PIPE_B;
1174 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001175 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001176 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001177 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001178 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001179 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001180 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001181 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1182 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001183 }
1184
1185 val = I915_READ(pp_reg);
1186 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001187 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001188 locked = false;
1189
Rob Clarke2c719b2014-12-15 13:56:32 -05001190 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001192 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193}
1194
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001195static void assert_cursor(struct drm_i915_private *dev_priv,
1196 enum pipe pipe, bool state)
1197{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001198 bool cur_state;
1199
Jani Nikula2a307c22016-11-30 17:43:04 +02001200 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001201 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001202 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001203 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001204
Rob Clarke2c719b2014-12-15 13:56:32 -05001205 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001206 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001207 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001208}
1209#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1210#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1211
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001212void assert_pipe(struct drm_i915_private *dev_priv,
1213 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001214{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001215 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001216 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1217 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001218 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001219
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001220 /* we keep both pipes enabled on 830 */
1221 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001222 state = true;
1223
Imre Deak4feed0e2016-02-12 18:55:14 +02001224 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1225 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001226 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001227 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001228
1229 intel_display_power_put(dev_priv, power_domain);
1230 } else {
1231 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001232 }
1233
Rob Clarke2c719b2014-12-15 13:56:32 -05001234 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001235 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001236 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001237}
1238
Chris Wilson931872f2012-01-16 23:01:13 +00001239static void assert_plane(struct drm_i915_private *dev_priv,
1240 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001243 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244
Ville Syrjälä649636e2015-09-22 19:50:01 +03001245 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001246 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001247 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001248 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001249 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001250}
1251
Chris Wilson931872f2012-01-16 23:01:13 +00001252#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1253#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1254
Jesse Barnesb24e7172011-01-04 15:09:30 -08001255static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1256 enum pipe pipe)
1257{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001258 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259
Ville Syrjälä653e1022013-06-04 13:49:05 +03001260 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001261 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001262 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001263 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001264 "plane %c assertion failure, should be disabled but not\n",
1265 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001266 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001267 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001268
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001270 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001271 u32 val = I915_READ(DSPCNTR(i));
1272 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001273 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001274 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001275 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1276 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001277 }
1278}
1279
Jesse Barnes19332d72013-03-28 09:55:38 -07001280static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
1282{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001283 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001284
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001285 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001286 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001287 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001288 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001289 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1290 sprite, pipe_name(pipe));
1291 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001292 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001293 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001294 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001295 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001296 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001297 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001298 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001299 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001301 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001302 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001303 plane_name(pipe), pipe_name(pipe));
Ville Syrjäläab330812017-04-21 21:14:32 +03001304 } else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001305 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001306 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001307 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1308 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001309 }
1310}
1311
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001312static void assert_vblank_disabled(struct drm_crtc *crtc)
1313{
Rob Clarke2c719b2014-12-15 13:56:32 -05001314 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001315 drm_crtc_vblank_put(crtc);
1316}
1317
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001318void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1319 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001320{
Jesse Barnes92f25842011-01-04 15:09:34 -08001321 u32 val;
1322 bool enabled;
1323
Ville Syrjälä649636e2015-09-22 19:50:01 +03001324 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001325 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001326 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001327 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1328 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001329}
1330
Keith Packard4e634382011-08-06 10:39:45 -07001331static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1332 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001333{
1334 if ((val & DP_PORT_EN) == 0)
1335 return false;
1336
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001337 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001338 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001339 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1340 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001341 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001342 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1343 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001344 } else {
1345 if ((val & DP_PIPE_MASK) != (pipe << 30))
1346 return false;
1347 }
1348 return true;
1349}
1350
Keith Packard1519b992011-08-06 10:35:34 -07001351static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1352 enum pipe pipe, u32 val)
1353{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001354 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001355 return false;
1356
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001357 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001358 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001359 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001360 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001361 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1362 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001363 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001364 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001365 return false;
1366 }
1367 return true;
1368}
1369
1370static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1371 enum pipe pipe, u32 val)
1372{
1373 if ((val & LVDS_PORT_EN) == 0)
1374 return false;
1375
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001376 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001377 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1378 return false;
1379 } else {
1380 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1381 return false;
1382 }
1383 return true;
1384}
1385
1386static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1387 enum pipe pipe, u32 val)
1388{
1389 if ((val & ADPA_DAC_ENABLE) == 0)
1390 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001391 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001392 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1393 return false;
1394 } else {
1395 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1396 return false;
1397 }
1398 return true;
1399}
1400
Jesse Barnes291906f2011-02-02 12:28:03 -08001401static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001402 enum pipe pipe, i915_reg_t reg,
1403 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001404{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001405 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001406 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001407 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001408 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001409
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001410 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001411 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001412 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001413}
1414
1415static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001416 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001417{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001418 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001420 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001421 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001422
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001423 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001424 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001425 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001426}
1427
1428static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1429 enum pipe pipe)
1430{
Jesse Barnes291906f2011-02-02 12:28:03 -08001431 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001432
Keith Packardf0575e92011-07-25 22:12:43 -07001433 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1434 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1435 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001436
Ville Syrjälä649636e2015-09-22 19:50:01 +03001437 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001439 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001440 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001441
Ville Syrjälä649636e2015-09-22 19:50:01 +03001442 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001443 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001444 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001445 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001446
Paulo Zanonie2debe92013-02-18 19:00:27 -03001447 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1448 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1449 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001450}
1451
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001452static void _vlv_enable_pll(struct intel_crtc *crtc,
1453 const struct intel_crtc_state *pipe_config)
1454{
1455 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1456 enum pipe pipe = crtc->pipe;
1457
1458 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1459 POSTING_READ(DPLL(pipe));
1460 udelay(150);
1461
Chris Wilson2c30b432016-06-30 15:32:54 +01001462 if (intel_wait_for_register(dev_priv,
1463 DPLL(pipe),
1464 DPLL_LOCK_VLV,
1465 DPLL_LOCK_VLV,
1466 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001467 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1468}
1469
Ville Syrjäläd288f652014-10-28 13:20:22 +02001470static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001471 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001473 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001474 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001476 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001477
Daniel Vetter87442f72013-06-06 00:52:17 +02001478 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001479 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001480
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001481 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1482 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001483
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001484 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1485 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001486}
1487
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001488
1489static void _chv_enable_pll(struct intel_crtc *crtc,
1490 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001491{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001492 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001493 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001494 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001495 u32 tmp;
1496
Ville Syrjäläa5805162015-05-26 20:42:30 +03001497 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001498
1499 /* Enable back the 10bit clock to display controller */
1500 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1501 tmp |= DPIO_DCLKP_EN;
1502 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1503
Ville Syrjälä54433e92015-05-26 20:42:31 +03001504 mutex_unlock(&dev_priv->sb_lock);
1505
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001506 /*
1507 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1508 */
1509 udelay(1);
1510
1511 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001512 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001513
1514 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001515 if (intel_wait_for_register(dev_priv,
1516 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1517 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001518 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001519}
1520
1521static void chv_enable_pll(struct intel_crtc *crtc,
1522 const struct intel_crtc_state *pipe_config)
1523{
1524 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1525 enum pipe pipe = crtc->pipe;
1526
1527 assert_pipe_disabled(dev_priv, pipe);
1528
1529 /* PLL is protected by panel, make sure we can write it */
1530 assert_panel_unlocked(dev_priv, pipe);
1531
1532 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1533 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001534
Ville Syrjäläc2317752016-03-15 16:39:56 +02001535 if (pipe != PIPE_A) {
1536 /*
1537 * WaPixelRepeatModeFixForC0:chv
1538 *
1539 * DPLLCMD is AWOL. Use chicken bits to propagate
1540 * the value from DPLLBMD to either pipe B or C.
1541 */
1542 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1543 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1544 I915_WRITE(CBR4_VLV, 0);
1545 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1546
1547 /*
1548 * DPLLB VGA mode also seems to cause problems.
1549 * We should always have it disabled.
1550 */
1551 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1552 } else {
1553 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1554 POSTING_READ(DPLL_MD(pipe));
1555 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001556}
1557
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001558static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001559{
1560 struct intel_crtc *crtc;
1561 int count = 0;
1562
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001563 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001564 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001565 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1566 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001567
1568 return count;
1569}
1570
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001571static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001572{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001573 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001574 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001575 u32 dpll = crtc->config->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001576 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001577
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001578 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001579
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001580 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001581 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001582 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001583
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001584 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001585 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001586 /*
1587 * It appears to be important that we don't enable this
1588 * for the current pipe before otherwise configuring the
1589 * PLL. No idea how this should be handled if multiple
1590 * DVO outputs are enabled simultaneosly.
1591 */
1592 dpll |= DPLL_DVO_2X_MODE;
1593 I915_WRITE(DPLL(!crtc->pipe),
1594 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1595 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001596
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001597 /*
1598 * Apparently we need to have VGA mode enabled prior to changing
1599 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1600 * dividers, even though the register value does change.
1601 */
1602 I915_WRITE(reg, 0);
1603
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001604 I915_WRITE(reg, dpll);
1605
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001606 /* Wait for the clocks to stabilize. */
1607 POSTING_READ(reg);
1608 udelay(150);
1609
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001610 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001611 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001612 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001613 } else {
1614 /* The pixel multiplier can only be updated once the
1615 * DPLL is enabled and the clocks are stable.
1616 *
1617 * So write it again.
1618 */
1619 I915_WRITE(reg, dpll);
1620 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001621
1622 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001623 for (i = 0; i < 3; i++) {
1624 I915_WRITE(reg, dpll);
1625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
1627 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001628}
1629
1630/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001631 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001632 * @dev_priv: i915 private structure
1633 * @pipe: pipe PLL to disable
1634 *
1635 * Disable the PLL for @pipe, making sure the pipe is off first.
1636 *
1637 * Note! This is for pre-ILK only.
1638 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001639static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001640{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001641 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001642 enum pipe pipe = crtc->pipe;
1643
1644 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001645 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001646 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001647 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001648 I915_WRITE(DPLL(PIPE_B),
1649 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1650 I915_WRITE(DPLL(PIPE_A),
1651 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1652 }
1653
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001654 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001655 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656 return;
1657
1658 /* Make sure the pipe isn't still relying on us */
1659 assert_pipe_disabled(dev_priv, pipe);
1660
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001661 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001662 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001663}
1664
Jesse Barnesf6071162013-10-01 10:41:38 -07001665static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1666{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001667 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001668
1669 /* Make sure the pipe isn't still relying on us */
1670 assert_pipe_disabled(dev_priv, pipe);
1671
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001672 val = DPLL_INTEGRATED_REF_CLK_VLV |
1673 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1674 if (pipe != PIPE_A)
1675 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1676
Jesse Barnesf6071162013-10-01 10:41:38 -07001677 I915_WRITE(DPLL(pipe), val);
1678 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001679}
1680
1681static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1682{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001683 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001684 u32 val;
1685
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001686 /* Make sure the pipe isn't still relying on us */
1687 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001688
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001689 val = DPLL_SSC_REF_CLK_CHV |
1690 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001691 if (pipe != PIPE_A)
1692 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001693
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001694 I915_WRITE(DPLL(pipe), val);
1695 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001696
Ville Syrjäläa5805162015-05-26 20:42:30 +03001697 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001698
1699 /* Disable 10bit clock to display controller */
1700 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1701 val &= ~DPIO_DCLKP_EN;
1702 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1703
Ville Syrjäläa5805162015-05-26 20:42:30 +03001704 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001705}
1706
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001707void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001708 struct intel_digital_port *dport,
1709 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001710{
1711 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001712 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001713
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001714 switch (dport->port) {
1715 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001716 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001717 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001718 break;
1719 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001720 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001721 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001722 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001723 break;
1724 case PORT_D:
1725 port_mask = DPLL_PORTD_READY_MASK;
1726 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001727 break;
1728 default:
1729 BUG();
1730 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001731
Chris Wilson370004d2016-06-30 15:32:56 +01001732 if (intel_wait_for_register(dev_priv,
1733 dpll_reg, port_mask, expected_mask,
1734 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001735 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1736 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001737}
1738
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001739static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1740 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001741{
Ville Syrjälä98187832016-10-31 22:37:10 +02001742 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1743 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001744 i915_reg_t reg;
1745 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001746
Jesse Barnes040484a2011-01-03 12:14:26 -08001747 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001748 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001749
1750 /* FDI must be feeding us bits for PCH ports */
1751 assert_fdi_tx_enabled(dev_priv, pipe);
1752 assert_fdi_rx_enabled(dev_priv, pipe);
1753
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001754 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001755 /* Workaround: Set the timing override bit before enabling the
1756 * pch transcoder. */
1757 reg = TRANS_CHICKEN2(pipe);
1758 val = I915_READ(reg);
1759 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1760 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001761 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001762
Daniel Vetterab9412b2013-05-03 11:49:46 +02001763 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001764 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001765 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001766
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001767 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001768 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001769 * Make the BPC in transcoder be consistent with
1770 * that in pipeconf reg. For HDMI we must use 8bpc
1771 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001772 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001773 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001774 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001775 val |= PIPECONF_8BPC;
1776 else
1777 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001778 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001779
1780 val &= ~TRANS_INTERLACE_MASK;
1781 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001782 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001783 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001784 val |= TRANS_LEGACY_INTERLACED_ILK;
1785 else
1786 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001787 else
1788 val |= TRANS_PROGRESSIVE;
1789
Jesse Barnes040484a2011-01-03 12:14:26 -08001790 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001791 if (intel_wait_for_register(dev_priv,
1792 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1793 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001794 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001795}
1796
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001798 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001799{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001800 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001801
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001802 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001803 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001804 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001805
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001806 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001807 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001808 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001809 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001810
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001811 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001812 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001813
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001814 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1815 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001816 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001817 else
1818 val |= TRANS_PROGRESSIVE;
1819
Daniel Vetterab9412b2013-05-03 11:49:46 +02001820 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001821 if (intel_wait_for_register(dev_priv,
1822 LPT_TRANSCONF,
1823 TRANS_STATE_ENABLE,
1824 TRANS_STATE_ENABLE,
1825 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001826 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001827}
1828
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001829static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1830 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001831{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001832 i915_reg_t reg;
1833 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001834
1835 /* FDI relies on the transcoder */
1836 assert_fdi_tx_disabled(dev_priv, pipe);
1837 assert_fdi_rx_disabled(dev_priv, pipe);
1838
Jesse Barnes291906f2011-02-02 12:28:03 -08001839 /* Ports must be off as well */
1840 assert_pch_ports_disabled(dev_priv, pipe);
1841
Daniel Vetterab9412b2013-05-03 11:49:46 +02001842 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001843 val = I915_READ(reg);
1844 val &= ~TRANS_ENABLE;
1845 I915_WRITE(reg, val);
1846 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001847 if (intel_wait_for_register(dev_priv,
1848 reg, TRANS_STATE_ENABLE, 0,
1849 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001850 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001851
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001852 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001853 /* Workaround: Clear the timing override chicken bit again. */
1854 reg = TRANS_CHICKEN2(pipe);
1855 val = I915_READ(reg);
1856 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1857 I915_WRITE(reg, val);
1858 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001859}
1860
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001861void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001862{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001863 u32 val;
1864
Daniel Vetterab9412b2013-05-03 11:49:46 +02001865 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001866 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001867 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001868 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001869 if (intel_wait_for_register(dev_priv,
1870 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1871 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001872 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001873
1874 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001875 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001876 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001877 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001878}
1879
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001880enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001881{
1882 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1883
1884 WARN_ON(!crtc->config->has_pch_encoder);
1885
1886 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001887 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001888 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001889 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001890}
1891
Jesse Barnes92f25842011-01-04 15:09:34 -08001892/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001893 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001894 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001895 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001896 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001897 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001898 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001899static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001900{
Paulo Zanoni03722642014-01-17 13:51:09 -02001901 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001902 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001903 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001904 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001905 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001906 u32 val;
1907
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001908 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1909
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001910 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001911 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001912 assert_sprites_disabled(dev_priv, pipe);
1913
Jesse Barnesb24e7172011-01-04 15:09:30 -08001914 /*
1915 * A pipe without a PLL won't actually be able to drive bits from
1916 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1917 * need the check.
1918 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001919 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001920 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001921 assert_dsi_pll_enabled(dev_priv);
1922 else
1923 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001924 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001925 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001926 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001927 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001928 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001929 assert_fdi_tx_pll_enabled(dev_priv,
1930 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001931 }
1932 /* FIXME: assert CPU port conditions for SNB+ */
1933 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001934
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001935 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001937 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001938 /* we keep both pipes enabled on 830 */
1939 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001940 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001941 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001942
1943 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001944 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001945
1946 /*
1947 * Until the pipe starts DSL will read as 0, which would cause
1948 * an apparent vblank timestamp jump, which messes up also the
1949 * frame count when it's derived from the timestamps. So let's
1950 * wait for the pipe to start properly before we call
1951 * drm_crtc_vblank_on()
1952 */
1953 if (dev->max_vblank_count == 0 &&
1954 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1955 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001956}
1957
1958/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001959 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001960 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001961 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001962 * Disable the pipe of @crtc, making sure that various hardware
1963 * specific requirements are met, if applicable, e.g. plane
1964 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965 *
1966 * Will wait until the pipe has shut down before returning.
1967 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001968static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001969{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001970 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001971 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001972 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001973 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001974 u32 val;
1975
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001976 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1977
Jesse Barnesb24e7172011-01-04 15:09:30 -08001978 /*
1979 * Make sure planes won't keep trying to pump pixels to us,
1980 * or we might hang the display.
1981 */
1982 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001983 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001984 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001985
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001986 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001987 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001988 if ((val & PIPECONF_ENABLE) == 0)
1989 return;
1990
Ville Syrjälä67adc642014-08-15 01:21:57 +03001991 /*
1992 * Double wide has implications for planes
1993 * so best keep it disabled when not needed.
1994 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001995 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001996 val &= ~PIPECONF_DOUBLE_WIDE;
1997
1998 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001999 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002000 val &= ~PIPECONF_ENABLE;
2001
2002 I915_WRITE(reg, val);
2003 if ((val & PIPECONF_ENABLE) == 0)
2004 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005}
2006
Ville Syrjälä832be822016-01-12 21:08:33 +02002007static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2008{
2009 return IS_GEN2(dev_priv) ? 2048 : 4096;
2010}
2011
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002012static unsigned int
2013intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002014{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002015 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2016 unsigned int cpp = fb->format->cpp[plane];
2017
2018 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002019 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002020 return cpp;
2021 case I915_FORMAT_MOD_X_TILED:
2022 if (IS_GEN2(dev_priv))
2023 return 128;
2024 else
2025 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002026 case I915_FORMAT_MOD_Y_TILED_CCS:
2027 if (plane == 1)
2028 return 128;
2029 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002030 case I915_FORMAT_MOD_Y_TILED:
2031 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2032 return 128;
2033 else
2034 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002035 case I915_FORMAT_MOD_Yf_TILED_CCS:
2036 if (plane == 1)
2037 return 128;
2038 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002039 case I915_FORMAT_MOD_Yf_TILED:
2040 switch (cpp) {
2041 case 1:
2042 return 64;
2043 case 2:
2044 case 4:
2045 return 128;
2046 case 8:
2047 case 16:
2048 return 256;
2049 default:
2050 MISSING_CASE(cpp);
2051 return cpp;
2052 }
2053 break;
2054 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002055 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002056 return cpp;
2057 }
2058}
2059
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002060static unsigned int
2061intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002062{
Ben Widawsky2f075562017-03-24 14:29:48 -07002063 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02002064 return 1;
2065 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002066 return intel_tile_size(to_i915(fb->dev)) /
2067 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002068}
2069
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002070/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002071static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002072 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002073 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002074{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002075 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
2076 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002077
2078 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002079 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002080}
2081
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002082unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002083intel_fb_align_height(const struct drm_framebuffer *fb,
2084 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002085{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002086 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02002087
2088 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002089}
2090
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002091unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2092{
2093 unsigned int size = 0;
2094 int i;
2095
2096 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2097 size += rot_info->plane[i].width * rot_info->plane[i].height;
2098
2099 return size;
2100}
2101
Daniel Vetter75c82a52015-10-14 16:51:04 +02002102static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002103intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2104 const struct drm_framebuffer *fb,
2105 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002106{
Chris Wilson7b92c042017-01-14 00:28:26 +00002107 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002108 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002109 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002110 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002111 }
2112}
2113
Ville Syrjäläfabac482017-03-27 21:55:43 +03002114static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2115{
2116 if (IS_I830(dev_priv))
2117 return 16 * 1024;
2118 else if (IS_I85X(dev_priv))
2119 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002120 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2121 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002122 else
2123 return 4 * 1024;
2124}
2125
Ville Syrjälä603525d2016-01-12 21:08:37 +02002126static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002127{
2128 if (INTEL_INFO(dev_priv)->gen >= 9)
2129 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002130 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002131 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002132 return 128 * 1024;
2133 else if (INTEL_INFO(dev_priv)->gen >= 4)
2134 return 4 * 1024;
2135 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002136 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002137}
2138
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002139static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2140 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002141{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002142 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2143
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002144 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002145 if (plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002146 return 4096;
2147
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002148 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002149 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002150 return intel_linear_alignment(dev_priv);
2151 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002152 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002153 return 256 * 1024;
2154 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002155 case I915_FORMAT_MOD_Y_TILED_CCS:
2156 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002157 case I915_FORMAT_MOD_Y_TILED:
2158 case I915_FORMAT_MOD_Yf_TILED:
2159 return 1 * 1024 * 1024;
2160 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002161 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002162 return 0;
2163 }
2164}
2165
Chris Wilson058d88c2016-08-15 10:49:06 +01002166struct i915_vma *
2167intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002168{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002169 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002170 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002171 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002172 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002173 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002174 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002175
Matt Roperebcdd392014-07-09 16:22:11 -07002176 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2177
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002178 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002179
Ville Syrjälä3465c582016-02-15 22:54:43 +02002180 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002181
Chris Wilson693db182013-03-05 14:52:39 +00002182 /* Note that the w/a also requires 64 PTE of padding following the
2183 * bo. We currently fill all unused PTE with the shadow page and so
2184 * we should always have valid PTE following the scanout preventing
2185 * the VT-d warning.
2186 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002187 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002188 alignment = 256 * 1024;
2189
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002190 /*
2191 * Global gtt pte registers are special registers which actually forward
2192 * writes to a chunk of system memory. Which means that there is no risk
2193 * that the register values disappear as soon as we call
2194 * intel_runtime_pm_put(), so it is correct to wrap only the
2195 * pin/unpin/fence and not more.
2196 */
2197 intel_runtime_pm_get(dev_priv);
2198
Daniel Vetter9db529a2017-08-08 10:08:28 +02002199 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2200
Chris Wilson058d88c2016-08-15 10:49:06 +01002201 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002202 if (IS_ERR(vma))
2203 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002204
Chris Wilson05a20d02016-08-18 17:16:55 +01002205 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002206 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2207 * fence, whereas 965+ only requires a fence if using
2208 * framebuffer compression. For simplicity, we always, when
2209 * possible, install a fence as the cost is not that onerous.
2210 *
2211 * If we fail to fence the tiled scanout, then either the
2212 * modeset will reject the change (which is highly unlikely as
2213 * the affected systems, all but one, do not have unmappable
2214 * space) or we will not be able to enable full powersaving
2215 * techniques (also likely not to apply due to various limits
2216 * FBC and the like impose on the size of the buffer, which
2217 * presumably we violated anyway with this unmappable buffer).
2218 * Anyway, it is presumably better to stumble onwards with
2219 * something and try to run the system in a "less than optimal"
2220 * mode that matches the user configuration.
2221 */
2222 if (i915_vma_get_fence(vma) == 0)
2223 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002224 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002225
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002226 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002227err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002228 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2229
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002230 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002231 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002232}
2233
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002234void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002235{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002236 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002237
Chris Wilson49ef5292016-08-18 17:17:00 +01002238 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002239 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002240 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002241}
2242
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002243static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2244 unsigned int rotation)
2245{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002246 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002247 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2248 else
2249 return fb->pitches[plane];
2250}
2251
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002252/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002253 * Convert the x/y offsets into a linear offset.
2254 * Only valid with 0/180 degree rotation, which is fine since linear
2255 * offset is only used with linear buffers on pre-hsw and tiled buffers
2256 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2257 */
2258u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002259 const struct intel_plane_state *state,
2260 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002261{
Ville Syrjälä29490562016-01-20 18:02:50 +02002262 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002263 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002264 unsigned int pitch = fb->pitches[plane];
2265
2266 return y * pitch + x * cpp;
2267}
2268
2269/*
2270 * Add the x/y offsets derived from fb->offsets[] to the user
2271 * specified plane src x/y offsets. The resulting x/y offsets
2272 * specify the start of scanout from the beginning of the gtt mapping.
2273 */
2274void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002275 const struct intel_plane_state *state,
2276 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002277
2278{
Ville Syrjälä29490562016-01-20 18:02:50 +02002279 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2280 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002281
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002282 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002283 *x += intel_fb->rotated[plane].x;
2284 *y += intel_fb->rotated[plane].y;
2285 } else {
2286 *x += intel_fb->normal[plane].x;
2287 *y += intel_fb->normal[plane].y;
2288 }
2289}
2290
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002291static u32 __intel_adjust_tile_offset(int *x, int *y,
2292 unsigned int tile_width,
2293 unsigned int tile_height,
2294 unsigned int tile_size,
2295 unsigned int pitch_tiles,
2296 u32 old_offset,
2297 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002298{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002299 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002300 unsigned int tiles;
2301
2302 WARN_ON(old_offset & (tile_size - 1));
2303 WARN_ON(new_offset & (tile_size - 1));
2304 WARN_ON(new_offset > old_offset);
2305
2306 tiles = (old_offset - new_offset) / tile_size;
2307
2308 *y += tiles / pitch_tiles * tile_height;
2309 *x += tiles % pitch_tiles * tile_width;
2310
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002311 /* minimize x in case it got needlessly big */
2312 *y += *x / pitch_pixels * tile_height;
2313 *x %= pitch_pixels;
2314
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002315 return new_offset;
2316}
2317
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002318static u32 _intel_adjust_tile_offset(int *x, int *y,
2319 const struct drm_framebuffer *fb, int plane,
2320 unsigned int rotation,
2321 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002322{
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002323 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä353c8592016-12-14 23:30:57 +02002324 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002325 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2326
2327 WARN_ON(new_offset > old_offset);
2328
Ben Widawsky2f075562017-03-24 14:29:48 -07002329 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002330 unsigned int tile_size, tile_width, tile_height;
2331 unsigned int pitch_tiles;
2332
2333 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002334 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002335
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002336 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002337 pitch_tiles = pitch / tile_height;
2338 swap(tile_width, tile_height);
2339 } else {
2340 pitch_tiles = pitch / (tile_width * cpp);
2341 }
2342
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002343 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2344 tile_size, pitch_tiles,
2345 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002346 } else {
2347 old_offset += *y * pitch + *x * cpp;
2348
2349 *y = (old_offset - new_offset) / pitch;
2350 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2351 }
2352
2353 return new_offset;
2354}
2355
2356/*
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002357 * Adjust the tile offset by moving the difference into
2358 * the x/y offsets.
2359 */
2360static u32 intel_adjust_tile_offset(int *x, int *y,
2361 const struct intel_plane_state *state, int plane,
2362 u32 old_offset, u32 new_offset)
2363{
2364 return _intel_adjust_tile_offset(x, y, state->base.fb, plane,
2365 state->base.rotation,
2366 old_offset, new_offset);
2367}
2368
2369/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002370 * Computes the linear offset to the base tile and adjusts
2371 * x, y. bytes per pixel is assumed to be a power-of-two.
2372 *
2373 * In the 90/270 rotated case, x and y are assumed
2374 * to be already rotated to match the rotated GTT view, and
2375 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002376 *
2377 * This function is used when computing the derived information
2378 * under intel_framebuffer, so using any of that information
2379 * here is not allowed. Anything under drm_framebuffer can be
2380 * used. This is why the user has to pass in the pitch since it
2381 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002382 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002383static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2384 int *x, int *y,
2385 const struct drm_framebuffer *fb, int plane,
2386 unsigned int pitch,
2387 unsigned int rotation,
2388 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002389{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002390 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002391 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002392 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002393
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002394 if (alignment)
2395 alignment--;
2396
Ben Widawsky2f075562017-03-24 14:29:48 -07002397 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002398 unsigned int tile_size, tile_width, tile_height;
2399 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002400
Ville Syrjäläd8433102016-01-12 21:08:35 +02002401 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002402 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002403
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002404 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002405 pitch_tiles = pitch / tile_height;
2406 swap(tile_width, tile_height);
2407 } else {
2408 pitch_tiles = pitch / (tile_width * cpp);
2409 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002410
Ville Syrjäläd8433102016-01-12 21:08:35 +02002411 tile_rows = *y / tile_height;
2412 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002413
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002414 tiles = *x / tile_width;
2415 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002416
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002417 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2418 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002419
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002420 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2421 tile_size, pitch_tiles,
2422 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002423 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002424 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002425 offset_aligned = offset & ~alignment;
2426
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002427 *y = (offset & alignment) / pitch;
2428 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002429 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002430
2431 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002432}
2433
Ville Syrjälä6687c902015-09-15 13:16:41 +03002434u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002435 const struct intel_plane_state *state,
2436 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002437{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002438 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2439 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002440 const struct drm_framebuffer *fb = state->base.fb;
2441 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002442 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002443 u32 alignment;
2444
2445 if (intel_plane->id == PLANE_CURSOR)
2446 alignment = intel_cursor_alignment(dev_priv);
2447 else
2448 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002449
2450 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2451 rotation, alignment);
2452}
2453
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002454/* Convert the fb->offset[] into x/y offsets */
2455static int intel_fb_offset_to_xy(int *x, int *y,
2456 const struct drm_framebuffer *fb, int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002457{
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002458 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002459
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002460 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
2461 fb->offsets[plane] % intel_tile_size(dev_priv))
2462 return -EINVAL;
2463
2464 *x = 0;
2465 *y = 0;
2466
2467 _intel_adjust_tile_offset(x, y,
2468 fb, plane, DRM_MODE_ROTATE_0,
2469 fb->offsets[plane], 0);
2470
2471 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002472}
2473
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002474static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2475{
2476 switch (fb_modifier) {
2477 case I915_FORMAT_MOD_X_TILED:
2478 return I915_TILING_X;
2479 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002480 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002481 return I915_TILING_Y;
2482 default:
2483 return I915_TILING_NONE;
2484 }
2485}
2486
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002487static const struct drm_format_info ccs_formats[] = {
2488 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2489 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2490 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2491 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2492};
2493
2494static const struct drm_format_info *
2495lookup_format_info(const struct drm_format_info formats[],
2496 int num_formats, u32 format)
2497{
2498 int i;
2499
2500 for (i = 0; i < num_formats; i++) {
2501 if (formats[i].format == format)
2502 return &formats[i];
2503 }
2504
2505 return NULL;
2506}
2507
2508static const struct drm_format_info *
2509intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2510{
2511 switch (cmd->modifier[0]) {
2512 case I915_FORMAT_MOD_Y_TILED_CCS:
2513 case I915_FORMAT_MOD_Yf_TILED_CCS:
2514 return lookup_format_info(ccs_formats,
2515 ARRAY_SIZE(ccs_formats),
2516 cmd->pixel_format);
2517 default:
2518 return NULL;
2519 }
2520}
2521
Ville Syrjälä6687c902015-09-15 13:16:41 +03002522static int
2523intel_fill_fb_info(struct drm_i915_private *dev_priv,
2524 struct drm_framebuffer *fb)
2525{
2526 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2527 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2528 u32 gtt_offset_rotated = 0;
2529 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002530 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002531 unsigned int tile_size = intel_tile_size(dev_priv);
2532
2533 for (i = 0; i < num_planes; i++) {
2534 unsigned int width, height;
2535 unsigned int cpp, size;
2536 u32 offset;
2537 int x, y;
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002538 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002539
Ville Syrjälä353c8592016-12-14 23:30:57 +02002540 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002541 width = drm_framebuffer_plane_width(fb->width, fb, i);
2542 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002543
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002544 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2545 if (ret) {
2546 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2547 i, fb->offsets[i]);
2548 return ret;
2549 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002550
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002551 if ((fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2552 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) && i == 1) {
2553 int hsub = fb->format->hsub;
2554 int vsub = fb->format->vsub;
2555 int tile_width, tile_height;
2556 int main_x, main_y;
2557 int ccs_x, ccs_y;
2558
2559 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002560 tile_width *= hsub;
2561 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002562
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002563 ccs_x = (x * hsub) % tile_width;
2564 ccs_y = (y * vsub) % tile_height;
2565 main_x = intel_fb->normal[0].x % tile_width;
2566 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002567
2568 /*
2569 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2570 * x/y offsets must match between CCS and the main surface.
2571 */
2572 if (main_x != ccs_x || main_y != ccs_y) {
2573 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2574 main_x, main_y,
2575 ccs_x, ccs_y,
2576 intel_fb->normal[0].x,
2577 intel_fb->normal[0].y,
2578 x, y);
2579 return -EINVAL;
2580 }
2581 }
2582
Ville Syrjälä6687c902015-09-15 13:16:41 +03002583 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002584 * The fence (if used) is aligned to the start of the object
2585 * so having the framebuffer wrap around across the edge of the
2586 * fenced region doesn't really work. We have no API to configure
2587 * the fence start offset within the object (nor could we probably
2588 * on gen2/3). So it's just easier if we just require that the
2589 * fb layout agrees with the fence layout. We already check that the
2590 * fb stride matches the fence stride elsewhere.
2591 */
Ville Syrjälä18db2292017-08-24 22:10:50 +03002592 if (i == 0 && i915_gem_object_is_tiled(intel_fb->obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002593 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002594 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2595 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002596 return -EINVAL;
2597 }
2598
2599 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002600 * First pixel of the framebuffer from
2601 * the start of the normal gtt mapping.
2602 */
2603 intel_fb->normal[i].x = x;
2604 intel_fb->normal[i].y = y;
2605
2606 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002607 fb, i, fb->pitches[i],
Robert Fossc2c446a2017-05-19 16:50:17 -04002608 DRM_MODE_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002609 offset /= tile_size;
2610
Ben Widawsky2f075562017-03-24 14:29:48 -07002611 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002612 unsigned int tile_width, tile_height;
2613 unsigned int pitch_tiles;
2614 struct drm_rect r;
2615
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002616 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002617
2618 rot_info->plane[i].offset = offset;
2619 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2620 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2621 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2622
2623 intel_fb->rotated[i].pitch =
2624 rot_info->plane[i].height * tile_height;
2625
2626 /* how many tiles does this plane need */
2627 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2628 /*
2629 * If the plane isn't horizontally tile aligned,
2630 * we need one more tile.
2631 */
2632 if (x != 0)
2633 size++;
2634
2635 /* rotate the x/y offsets to match the GTT view */
2636 r.x1 = x;
2637 r.y1 = y;
2638 r.x2 = x + width;
2639 r.y2 = y + height;
2640 drm_rect_rotate(&r,
2641 rot_info->plane[i].width * tile_width,
2642 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002643 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002644 x = r.x1;
2645 y = r.y1;
2646
2647 /* rotate the tile dimensions to match the GTT view */
2648 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2649 swap(tile_width, tile_height);
2650
2651 /*
2652 * We only keep the x/y offsets, so push all of the
2653 * gtt offset into the x/y offsets.
2654 */
Ville Syrjäläe8837d92017-08-24 22:10:49 +03002655 __intel_adjust_tile_offset(&x, &y,
2656 tile_width, tile_height,
2657 tile_size, pitch_tiles,
2658 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002659
2660 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2661
2662 /*
2663 * First pixel of the framebuffer from
2664 * the start of the rotated gtt mapping.
2665 */
2666 intel_fb->rotated[i].x = x;
2667 intel_fb->rotated[i].y = y;
2668 } else {
2669 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2670 x * cpp, tile_size);
2671 }
2672
2673 /* how many tiles in total needed in the bo */
2674 max_size = max(max_size, offset + size);
2675 }
2676
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002677 if (max_size * tile_size > intel_fb->obj->base.size) {
2678 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2679 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002680 return -EINVAL;
2681 }
2682
2683 return 0;
2684}
2685
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002686static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002687{
2688 switch (format) {
2689 case DISPPLANE_8BPP:
2690 return DRM_FORMAT_C8;
2691 case DISPPLANE_BGRX555:
2692 return DRM_FORMAT_XRGB1555;
2693 case DISPPLANE_BGRX565:
2694 return DRM_FORMAT_RGB565;
2695 default:
2696 case DISPPLANE_BGRX888:
2697 return DRM_FORMAT_XRGB8888;
2698 case DISPPLANE_RGBX888:
2699 return DRM_FORMAT_XBGR8888;
2700 case DISPPLANE_BGRX101010:
2701 return DRM_FORMAT_XRGB2101010;
2702 case DISPPLANE_RGBX101010:
2703 return DRM_FORMAT_XBGR2101010;
2704 }
2705}
2706
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002707static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2708{
2709 switch (format) {
2710 case PLANE_CTL_FORMAT_RGB_565:
2711 return DRM_FORMAT_RGB565;
2712 default:
2713 case PLANE_CTL_FORMAT_XRGB_8888:
2714 if (rgb_order) {
2715 if (alpha)
2716 return DRM_FORMAT_ABGR8888;
2717 else
2718 return DRM_FORMAT_XBGR8888;
2719 } else {
2720 if (alpha)
2721 return DRM_FORMAT_ARGB8888;
2722 else
2723 return DRM_FORMAT_XRGB8888;
2724 }
2725 case PLANE_CTL_FORMAT_XRGB_2101010:
2726 if (rgb_order)
2727 return DRM_FORMAT_XBGR2101010;
2728 else
2729 return DRM_FORMAT_XRGB2101010;
2730 }
2731}
2732
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002733static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002734intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2735 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002736{
2737 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002738 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002739 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002740 struct drm_i915_gem_object *obj = NULL;
2741 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002742 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002743 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2744 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2745 PAGE_SIZE);
2746
2747 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002748
Chris Wilsonff2652e2014-03-10 08:07:02 +00002749 if (plane_config->size == 0)
2750 return false;
2751
Paulo Zanoni3badb492015-09-23 12:52:23 -03002752 /* If the FB is too big, just don't use it since fbdev is not very
2753 * important and we should probably use that space with FBC or other
2754 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002755 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002756 return false;
2757
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002758 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002759 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002760 base_aligned,
2761 base_aligned,
2762 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002763 mutex_unlock(&dev->struct_mutex);
2764 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002765 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002766
Chris Wilson3e510a82016-08-05 10:14:23 +01002767 if (plane_config->tiling == I915_TILING_X)
2768 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002769
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002770 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002771 mode_cmd.width = fb->width;
2772 mode_cmd.height = fb->height;
2773 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002774 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002775 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002776
Chris Wilson24dbf512017-02-15 10:59:18 +00002777 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002778 DRM_DEBUG_KMS("intel fb init failed\n");
2779 goto out_unref_obj;
2780 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002781
Jesse Barnes484b41d2014-03-07 08:57:55 -08002782
Daniel Vetterf6936e22015-03-26 12:17:05 +01002783 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002784 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002785
2786out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002787 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002788 return false;
2789}
2790
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002791static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002792intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2793 struct intel_plane_state *plane_state,
2794 bool visible)
2795{
2796 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2797
2798 plane_state->base.visible = visible;
2799
2800 /* FIXME pre-g4x don't work like this */
2801 if (visible) {
2802 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2803 crtc_state->active_planes |= BIT(plane->id);
2804 } else {
2805 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2806 crtc_state->active_planes &= ~BIT(plane->id);
2807 }
2808
2809 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2810 crtc_state->base.crtc->name,
2811 crtc_state->active_planes);
2812}
2813
2814static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002815intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2816 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002817{
2818 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002819 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002820 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002821 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002822 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002823 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002824 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2825 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002826 struct intel_plane_state *intel_state =
2827 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002828 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002829
Damien Lespiau2d140302015-02-05 17:22:18 +00002830 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002831 return;
2832
Daniel Vetterf6936e22015-03-26 12:17:05 +01002833 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002834 fb = &plane_config->fb->base;
2835 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002836 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002837
Damien Lespiau2d140302015-02-05 17:22:18 +00002838 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002839
2840 /*
2841 * Failed to alloc the obj, check to see if we should share
2842 * an fb with another CRTC instead
2843 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002844 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002845 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002846
2847 if (c == &intel_crtc->base)
2848 continue;
2849
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002850 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002851 continue;
2852
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002853 state = to_intel_plane_state(c->primary->state);
2854 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002855 continue;
2856
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002857 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2858 fb = c->primary->fb;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002859 drm_framebuffer_reference(fb);
2860 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002861 }
2862 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002863
Matt Roper200757f2015-12-03 11:37:36 -08002864 /*
2865 * We've failed to reconstruct the BIOS FB. Current display state
2866 * indicates that the primary plane is visible, but has a NULL FB,
2867 * which will lead to problems later if we don't fix it up. The
2868 * simplest solution is to just disable the primary plane now and
2869 * pretend the BIOS never had it enabled.
2870 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002871 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2872 to_intel_plane_state(plane_state),
2873 false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02002874 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Ville Syrjälä72259532017-03-02 19:15:05 +02002875 trace_intel_disable_plane(primary, intel_crtc);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03002876 intel_plane->disable_plane(intel_plane, intel_crtc);
Matt Roper200757f2015-12-03 11:37:36 -08002877
Daniel Vetter88595ac2015-03-26 12:42:24 +01002878 return;
2879
2880valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002881 mutex_lock(&dev->struct_mutex);
2882 intel_state->vma =
2883 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2884 mutex_unlock(&dev->struct_mutex);
2885 if (IS_ERR(intel_state->vma)) {
2886 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2887 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2888
2889 intel_state->vma = NULL;
2890 drm_framebuffer_unreference(fb);
2891 return;
2892 }
2893
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002894 plane_state->src_x = 0;
2895 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002896 plane_state->src_w = fb->width << 16;
2897 plane_state->src_h = fb->height << 16;
2898
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002899 plane_state->crtc_x = 0;
2900 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002901 plane_state->crtc_w = fb->width;
2902 plane_state->crtc_h = fb->height;
2903
Rob Clark1638d302016-11-05 11:08:08 -04002904 intel_state->base.src = drm_plane_state_src(plane_state);
2905 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002906
Daniel Vetter88595ac2015-03-26 12:42:24 +01002907 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002908 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002909 dev_priv->preserve_bios_swizzle = true;
2910
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002911 drm_framebuffer_reference(fb);
2912 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002913 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002914
2915 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2916 to_intel_plane_state(plane_state),
2917 true);
2918
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002919 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2920 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002921}
2922
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002923static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2924 unsigned int rotation)
2925{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002926 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002927
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002928 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002929 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002930 case I915_FORMAT_MOD_X_TILED:
2931 switch (cpp) {
2932 case 8:
2933 return 4096;
2934 case 4:
2935 case 2:
2936 case 1:
2937 return 8192;
2938 default:
2939 MISSING_CASE(cpp);
2940 break;
2941 }
2942 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002943 case I915_FORMAT_MOD_Y_TILED_CCS:
2944 case I915_FORMAT_MOD_Yf_TILED_CCS:
2945 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002946 case I915_FORMAT_MOD_Y_TILED:
2947 case I915_FORMAT_MOD_Yf_TILED:
2948 switch (cpp) {
2949 case 8:
2950 return 2048;
2951 case 4:
2952 return 4096;
2953 case 2:
2954 case 1:
2955 return 8192;
2956 default:
2957 MISSING_CASE(cpp);
2958 break;
2959 }
2960 break;
2961 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002962 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002963 }
2964
2965 return 2048;
2966}
2967
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002968static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2969 int main_x, int main_y, u32 main_offset)
2970{
2971 const struct drm_framebuffer *fb = plane_state->base.fb;
2972 int hsub = fb->format->hsub;
2973 int vsub = fb->format->vsub;
2974 int aux_x = plane_state->aux.x;
2975 int aux_y = plane_state->aux.y;
2976 u32 aux_offset = plane_state->aux.offset;
2977 u32 alignment = intel_surf_alignment(fb, 1);
2978
2979 while (aux_offset >= main_offset && aux_y <= main_y) {
2980 int x, y;
2981
2982 if (aux_x == main_x && aux_y == main_y)
2983 break;
2984
2985 if (aux_offset == 0)
2986 break;
2987
2988 x = aux_x / hsub;
2989 y = aux_y / vsub;
2990 aux_offset = intel_adjust_tile_offset(&x, &y, plane_state, 1,
2991 aux_offset, aux_offset - alignment);
2992 aux_x = x * hsub + aux_x % hsub;
2993 aux_y = y * vsub + aux_y % vsub;
2994 }
2995
2996 if (aux_x != main_x || aux_y != main_y)
2997 return false;
2998
2999 plane_state->aux.offset = aux_offset;
3000 plane_state->aux.x = aux_x;
3001 plane_state->aux.y = aux_y;
3002
3003 return true;
3004}
3005
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003006static int skl_check_main_surface(struct intel_plane_state *plane_state)
3007{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003008 const struct drm_framebuffer *fb = plane_state->base.fb;
3009 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02003010 int x = plane_state->base.src.x1 >> 16;
3011 int y = plane_state->base.src.y1 >> 16;
3012 int w = drm_rect_width(&plane_state->base.src) >> 16;
3013 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003014 int max_width = skl_max_plane_width(fb, 0, rotation);
3015 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003016 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003017
3018 if (w > max_width || h > max_height) {
3019 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
3020 w, h, max_width, max_height);
3021 return -EINVAL;
3022 }
3023
3024 intel_add_fb_offsets(&x, &y, plane_state, 0);
3025 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003026 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003027
3028 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02003029 * AUX surface offset is specified as the distance from the
3030 * main surface offset, and it must be non-negative. Make
3031 * sure that is what we will get.
3032 */
3033 if (offset > aux_offset)
3034 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3035 offset, aux_offset & ~(alignment - 1));
3036
3037 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003038 * When using an X-tiled surface, the plane blows up
3039 * if the x offset + width exceed the stride.
3040 *
3041 * TODO: linear and Y-tiled seem fine, Yf untested,
3042 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003043 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003044 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003045
3046 while ((x + w) * cpp > fb->pitches[0]) {
3047 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003048 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003049 return -EINVAL;
3050 }
3051
3052 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3053 offset, offset - alignment);
3054 }
3055 }
3056
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003057 /*
3058 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3059 * they match with the main surface x/y offsets.
3060 */
3061 if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3062 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3063 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3064 if (offset == 0)
3065 break;
3066
3067 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3068 offset, offset - alignment);
3069 }
3070
3071 if (x != plane_state->aux.x || y != plane_state->aux.y) {
3072 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3073 return -EINVAL;
3074 }
3075 }
3076
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003077 plane_state->main.offset = offset;
3078 plane_state->main.x = x;
3079 plane_state->main.y = y;
3080
3081 return 0;
3082}
3083
Ville Syrjälä8d970652016-01-28 16:30:28 +02003084static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3085{
3086 const struct drm_framebuffer *fb = plane_state->base.fb;
3087 unsigned int rotation = plane_state->base.rotation;
3088 int max_width = skl_max_plane_width(fb, 1, rotation);
3089 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003090 int x = plane_state->base.src.x1 >> 17;
3091 int y = plane_state->base.src.y1 >> 17;
3092 int w = drm_rect_width(&plane_state->base.src) >> 17;
3093 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003094 u32 offset;
3095
3096 intel_add_fb_offsets(&x, &y, plane_state, 1);
3097 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3098
3099 /* FIXME not quite sure how/if these apply to the chroma plane */
3100 if (w > max_width || h > max_height) {
3101 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3102 w, h, max_width, max_height);
3103 return -EINVAL;
3104 }
3105
3106 plane_state->aux.offset = offset;
3107 plane_state->aux.x = x;
3108 plane_state->aux.y = y;
3109
3110 return 0;
3111}
3112
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003113static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3114{
3115 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
3116 struct intel_crtc *crtc = to_intel_crtc(plane_state->base.crtc);
3117 const struct drm_framebuffer *fb = plane_state->base.fb;
3118 int src_x = plane_state->base.src.x1 >> 16;
3119 int src_y = plane_state->base.src.y1 >> 16;
3120 int hsub = fb->format->hsub;
3121 int vsub = fb->format->vsub;
3122 int x = src_x / hsub;
3123 int y = src_y / vsub;
3124 u32 offset;
3125
3126 switch (plane->id) {
3127 case PLANE_PRIMARY:
3128 case PLANE_SPRITE0:
3129 break;
3130 default:
3131 DRM_DEBUG_KMS("RC support only on plane 1 and 2\n");
3132 return -EINVAL;
3133 }
3134
3135 if (crtc->pipe == PIPE_C) {
3136 DRM_DEBUG_KMS("No RC support on pipe C\n");
3137 return -EINVAL;
3138 }
3139
3140 if (plane_state->base.rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180)) {
3141 DRM_DEBUG_KMS("RC support only with 0/180 degree rotation %x\n",
3142 plane_state->base.rotation);
3143 return -EINVAL;
3144 }
3145
3146 intel_add_fb_offsets(&x, &y, plane_state, 1);
3147 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3148
3149 plane_state->aux.offset = offset;
3150 plane_state->aux.x = x * hsub + src_x % hsub;
3151 plane_state->aux.y = y * vsub + src_y % vsub;
3152
3153 return 0;
3154}
3155
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003156int skl_check_plane_surface(struct intel_plane_state *plane_state)
3157{
3158 const struct drm_framebuffer *fb = plane_state->base.fb;
3159 unsigned int rotation = plane_state->base.rotation;
3160 int ret;
3161
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003162 if (!plane_state->base.visible)
3163 return 0;
3164
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003165 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003166 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003167 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003168 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003169 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003170
Ville Syrjälä8d970652016-01-28 16:30:28 +02003171 /*
3172 * Handle the AUX surface first since
3173 * the main surface setup depends on it.
3174 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003175 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02003176 ret = skl_check_nv12_aux_surface(plane_state);
3177 if (ret)
3178 return ret;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003179 } else if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3180 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3181 ret = skl_check_ccs_aux_surface(plane_state);
3182 if (ret)
3183 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003184 } else {
3185 plane_state->aux.offset = ~0xfff;
3186 plane_state->aux.x = 0;
3187 plane_state->aux.y = 0;
3188 }
3189
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003190 ret = skl_check_main_surface(plane_state);
3191 if (ret)
3192 return ret;
3193
3194 return 0;
3195}
3196
Ville Syrjälä7145f602017-03-23 21:27:07 +02003197static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3198 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003199{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003200 struct drm_i915_private *dev_priv =
3201 to_i915(plane_state->base.plane->dev);
3202 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3203 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003204 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003205 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003206
Ville Syrjälä7145f602017-03-23 21:27:07 +02003207 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003208
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003209 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3210 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003211 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003212
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003213 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3214 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003215
Ville Syrjäläd509e282017-03-27 21:55:32 +03003216 if (INTEL_GEN(dev_priv) < 4)
3217 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003218
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003219 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003220 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003221 dspcntr |= DISPPLANE_8BPP;
3222 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003223 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003224 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003225 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003226 case DRM_FORMAT_RGB565:
3227 dspcntr |= DISPPLANE_BGRX565;
3228 break;
3229 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003230 dspcntr |= DISPPLANE_BGRX888;
3231 break;
3232 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003233 dspcntr |= DISPPLANE_RGBX888;
3234 break;
3235 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003236 dspcntr |= DISPPLANE_BGRX101010;
3237 break;
3238 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003239 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003240 break;
3241 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003242 MISSING_CASE(fb->format->format);
3243 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003244 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003245
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003246 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003247 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003248 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003249
Robert Fossc2c446a2017-05-19 16:50:17 -04003250 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003251 dspcntr |= DISPPLANE_ROTATE_180;
3252
Robert Fossc2c446a2017-05-19 16:50:17 -04003253 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003254 dspcntr |= DISPPLANE_MIRROR;
3255
Ville Syrjälä7145f602017-03-23 21:27:07 +02003256 return dspcntr;
3257}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003258
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003259int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003260{
3261 struct drm_i915_private *dev_priv =
3262 to_i915(plane_state->base.plane->dev);
3263 int src_x = plane_state->base.src.x1 >> 16;
3264 int src_y = plane_state->base.src.y1 >> 16;
3265 u32 offset;
3266
3267 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003268
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003269 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003270 offset = intel_compute_tile_offset(&src_x, &src_y,
3271 plane_state, 0);
3272 else
3273 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003274
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003275 /* HSW/BDW do this automagically in hardware */
3276 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3277 unsigned int rotation = plane_state->base.rotation;
3278 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3279 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3280
Robert Fossc2c446a2017-05-19 16:50:17 -04003281 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003282 src_x += src_w - 1;
3283 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003284 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003285 src_x += src_w - 1;
3286 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303287 }
3288
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003289 plane_state->main.offset = offset;
3290 plane_state->main.x = src_x;
3291 plane_state->main.y = src_y;
3292
3293 return 0;
3294}
3295
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003296static void i9xx_update_primary_plane(struct intel_plane *primary,
Ville Syrjälä7145f602017-03-23 21:27:07 +02003297 const struct intel_crtc_state *crtc_state,
3298 const struct intel_plane_state *plane_state)
3299{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003300 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3301 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3302 const struct drm_framebuffer *fb = plane_state->base.fb;
3303 enum plane plane = primary->plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003304 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003305 u32 dspcntr = plane_state->ctl;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003306 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003307 int x = plane_state->main.x;
3308 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003309 unsigned long irqflags;
3310
Ville Syrjälä29490562016-01-20 18:02:50 +02003311 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003312
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003313 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003314 crtc->dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003315 else
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003316 crtc->dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003317
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003318 crtc->adjusted_x = x;
3319 crtc->adjusted_y = y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003320
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003321 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3322
Ville Syrjälä78587de2017-03-09 17:44:32 +02003323 if (INTEL_GEN(dev_priv) < 4) {
3324 /* pipesrc and dspsize control the size that is scaled from,
3325 * which should always be the user's requested size.
3326 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003327 I915_WRITE_FW(DSPSIZE(plane),
3328 ((crtc_state->pipe_src_h - 1) << 16) |
3329 (crtc_state->pipe_src_w - 1));
3330 I915_WRITE_FW(DSPPOS(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003331 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003332 I915_WRITE_FW(PRIMSIZE(plane),
3333 ((crtc_state->pipe_src_h - 1) << 16) |
3334 (crtc_state->pipe_src_w - 1));
3335 I915_WRITE_FW(PRIMPOS(plane), 0);
3336 I915_WRITE_FW(PRIMCNSTALPHA(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003337 }
3338
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003339 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303340
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003341 I915_WRITE_FW(DSPSTRIDE(plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003342 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3343 I915_WRITE_FW(DSPSURF(plane),
3344 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003345 crtc->dspaddr_offset);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003346 I915_WRITE_FW(DSPOFFSET(plane), (y << 16) | x);
3347 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003348 I915_WRITE_FW(DSPSURF(plane),
3349 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003350 crtc->dspaddr_offset);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003351 I915_WRITE_FW(DSPTILEOFF(plane), (y << 16) | x);
3352 I915_WRITE_FW(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003353 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003354 I915_WRITE_FW(DSPADDR(plane),
3355 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003356 crtc->dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003357 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003358 POSTING_READ_FW(reg);
3359
3360 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003361}
3362
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003363static void i9xx_disable_primary_plane(struct intel_plane *primary,
3364 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003365{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003366 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3367 enum plane plane = primary->plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003368 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003369
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003370 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3371
3372 I915_WRITE_FW(DSPCNTR(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003373 if (INTEL_INFO(dev_priv)->gen >= 4)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003374 I915_WRITE_FW(DSPSURF(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003375 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003376 I915_WRITE_FW(DSPADDR(plane), 0);
3377 POSTING_READ_FW(DSPCNTR(plane));
3378
3379 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003380}
3381
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003382static u32
3383intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003384{
Ben Widawsky2f075562017-03-24 14:29:48 -07003385 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003386 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003387 else
3388 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003389}
3390
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003391static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3392{
3393 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003394 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003395
3396 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3397 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3398 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003399}
3400
Chandra Kondurua1b22782015-04-07 15:28:45 -07003401/*
3402 * This function detaches (aka. unbinds) unused scalers in hardware
3403 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003404static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003405{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003406 struct intel_crtc_scaler_state *scaler_state;
3407 int i;
3408
Chandra Kondurua1b22782015-04-07 15:28:45 -07003409 scaler_state = &intel_crtc->config->scaler_state;
3410
3411 /* loop through and disable scalers that aren't in use */
3412 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003413 if (!scaler_state->scalers[i].in_use)
3414 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003415 }
3416}
3417
Ville Syrjäläd2196772016-01-28 18:33:11 +02003418u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3419 unsigned int rotation)
3420{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003421 u32 stride;
3422
3423 if (plane >= fb->format->num_planes)
3424 return 0;
3425
3426 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003427
3428 /*
3429 * The stride is either expressed as a multiple of 64 bytes chunks for
3430 * linear buffers or in number of tiles for tiled buffers.
3431 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003432 if (drm_rotation_90_or_270(rotation))
3433 stride /= intel_tile_height(fb, plane);
3434 else
3435 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003436
3437 return stride;
3438}
3439
Ville Syrjälä2e881262017-03-17 23:17:56 +02003440static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003441{
Chandra Konduru6156a452015-04-27 13:48:39 -07003442 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003443 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003444 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003445 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003446 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003447 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003448 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003449 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003450 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003451 /*
3452 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3453 * to be already pre-multiplied. We need to add a knob (or a different
3454 * DRM_FORMAT) for user-space to configure that.
3455 */
3456 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003457 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003458 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003459 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003460 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003461 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003462 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003463 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003464 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003465 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003466 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003467 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003468 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003469 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003470 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003471 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003472 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003473 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003474 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003475 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003476 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003477
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003478 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003479}
3480
Ville Syrjälä2e881262017-03-17 23:17:56 +02003481static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003482{
Chandra Konduru6156a452015-04-27 13:48:39 -07003483 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003484 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003485 break;
3486 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003487 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003488 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003489 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003490 case I915_FORMAT_MOD_Y_TILED_CCS:
3491 return PLANE_CTL_TILED_Y | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003492 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003493 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003494 case I915_FORMAT_MOD_Yf_TILED_CCS:
3495 return PLANE_CTL_TILED_YF | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003496 default:
3497 MISSING_CASE(fb_modifier);
3498 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003499
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003500 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003501}
3502
Ville Syrjälä2e881262017-03-17 23:17:56 +02003503static u32 skl_plane_ctl_rotation(unsigned int rotation)
Chandra Konduru6156a452015-04-27 13:48:39 -07003504{
Chandra Konduru6156a452015-04-27 13:48:39 -07003505 switch (rotation) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003506 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003507 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303508 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003509 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303510 * while i915 HW rotation is clockwise, thats why this swapping.
3511 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003512 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303513 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003514 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003515 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003516 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303517 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003518 default:
3519 MISSING_CASE(rotation);
3520 }
3521
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003522 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003523}
3524
Ville Syrjälä2e881262017-03-17 23:17:56 +02003525u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3526 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003527{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003528 struct drm_i915_private *dev_priv =
3529 to_i915(plane_state->base.plane->dev);
3530 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003531 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003532 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003533 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003534
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003535 plane_ctl = PLANE_CTL_ENABLE;
3536
Rodrigo Vivi6602be02017-07-06 14:01:13 -07003537 if (!IS_GEMINILAKE(dev_priv) && !IS_CANNONLAKE(dev_priv)) {
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003538 plane_ctl |=
3539 PLANE_CTL_PIPE_GAMMA_ENABLE |
3540 PLANE_CTL_PIPE_CSC_ENABLE |
3541 PLANE_CTL_PLANE_GAMMA_DISABLE;
3542 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003543
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003544 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003545 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Chandra Konduru6156a452015-04-27 13:48:39 -07003546 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003547
Ville Syrjälä2e881262017-03-17 23:17:56 +02003548 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3549 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3550 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3551 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3552
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003553 return plane_ctl;
3554}
3555
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003556static void skylake_update_primary_plane(struct intel_plane *plane,
Damien Lespiau70d21f02013-07-03 21:06:04 +01003557 const struct intel_crtc_state *crtc_state,
3558 const struct intel_plane_state *plane_state)
3559{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003560 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3561 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3562 const struct drm_framebuffer *fb = plane_state->base.fb;
3563 enum plane_id plane_id = plane->id;
3564 enum pipe pipe = plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003565 u32 plane_ctl = plane_state->ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003566 unsigned int rotation = plane_state->base.rotation;
3567 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003568 u32 aux_stride = skl_plane_stride(fb, 1, rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003569 u32 surf_addr = plane_state->main.offset;
3570 int scaler_id = plane_state->scaler_id;
3571 int src_x = plane_state->main.x;
3572 int src_y = plane_state->main.y;
3573 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3574 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3575 int dst_x = plane_state->base.dst.x1;
3576 int dst_y = plane_state->base.dst.y1;
3577 int dst_w = drm_rect_width(&plane_state->base.dst);
3578 int dst_h = drm_rect_height(&plane_state->base.dst);
3579 unsigned long irqflags;
3580
Ville Syrjälä6687c902015-09-15 13:16:41 +03003581 /* Sizes are 0 based */
3582 src_w--;
3583 src_h--;
3584 dst_w--;
3585 dst_h--;
3586
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003587 crtc->dspaddr_offset = surf_addr;
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003588
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003589 crtc->adjusted_x = src_x;
3590 crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003591
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003592 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3593
Rodrigo Vivi6602be02017-07-06 14:01:13 -07003594 if (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003595 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
3596 PLANE_COLOR_PIPE_GAMMA_ENABLE |
3597 PLANE_COLOR_PIPE_CSC_ENABLE |
3598 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003599 }
3600
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003601 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
3602 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3603 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
3604 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003605 I915_WRITE_FW(PLANE_AUX_DIST(pipe, plane_id),
3606 (plane_state->aux.offset - surf_addr) | aux_stride);
3607 I915_WRITE_FW(PLANE_AUX_OFFSET(pipe, plane_id),
3608 (plane_state->aux.y << 16) | plane_state->aux.x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003609
3610 if (scaler_id >= 0) {
3611 uint32_t ps_ctrl = 0;
3612
3613 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003614 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003615 crtc_state->scaler_state.scalers[scaler_id].mode;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003616 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3617 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3618 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3619 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3620 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003621 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003622 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003623 }
3624
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003625 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
3626 intel_plane_ggtt_offset(plane_state) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003627
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003628 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3629
3630 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003631}
3632
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003633static void skylake_disable_primary_plane(struct intel_plane *primary,
3634 struct intel_crtc *crtc)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003635{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003636 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3637 enum plane_id plane_id = primary->id;
3638 enum pipe pipe = primary->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003639 unsigned long irqflags;
Lyude62e0fb82016-08-22 12:50:08 -04003640
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003641 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3642
3643 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
3644 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
3645 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3646
3647 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003648}
3649
Maarten Lankhorst73974892016-08-05 23:28:27 +03003650static int
3651__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003652 struct drm_atomic_state *state,
3653 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003654{
3655 struct drm_crtc_state *crtc_state;
3656 struct drm_crtc *crtc;
3657 int i, ret;
3658
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003659 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003660 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003661
3662 if (!state)
3663 return 0;
3664
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003665 /*
3666 * We've duplicated the state, pointers to the old state are invalid.
3667 *
3668 * Don't attempt to use the old state until we commit the duplicated state.
3669 */
3670 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003671 /*
3672 * Force recalculation even if we restore
3673 * current state. With fast modeset this may not result
3674 * in a modeset when the state is compatible.
3675 */
3676 crtc_state->mode_changed = true;
3677 }
3678
3679 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003680 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3681 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003682
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003683 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003684
3685 WARN_ON(ret == -EDEADLK);
3686 return ret;
3687}
3688
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003689static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3690{
Ville Syrjäläae981042016-08-05 23:28:30 +03003691 return intel_has_gpu_reset(dev_priv) &&
3692 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003693}
3694
Chris Wilsonc0336662016-05-06 15:40:21 +01003695void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003696{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003697 struct drm_device *dev = &dev_priv->drm;
3698 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3699 struct drm_atomic_state *state;
3700 int ret;
3701
Daniel Vetterce87ea12017-07-19 14:54:55 +02003702
3703 /* reset doesn't touch the display */
3704 if (!i915.force_reset_modeset_test &&
3705 !gpu_reset_clobbers_display(dev_priv))
3706 return;
3707
Daniel Vetter9db529a2017-08-08 10:08:28 +02003708 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3709 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3710 wake_up_all(&dev_priv->gpu_error.wait_queue);
3711
3712 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3713 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3714 i915_gem_set_wedged(dev_priv);
3715 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003716
Maarten Lankhorst73974892016-08-05 23:28:27 +03003717 /*
3718 * Need mode_config.mutex so that we don't
3719 * trample ongoing ->detect() and whatnot.
3720 */
3721 mutex_lock(&dev->mode_config.mutex);
3722 drm_modeset_acquire_init(ctx, 0);
3723 while (1) {
3724 ret = drm_modeset_lock_all_ctx(dev, ctx);
3725 if (ret != -EDEADLK)
3726 break;
3727
3728 drm_modeset_backoff(ctx);
3729 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003730 /*
3731 * Disabling the crtcs gracefully seems nicer. Also the
3732 * g33 docs say we should at least disable all the planes.
3733 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003734 state = drm_atomic_helper_duplicate_state(dev, ctx);
3735 if (IS_ERR(state)) {
3736 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003737 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003738 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003739 }
3740
3741 ret = drm_atomic_helper_disable_all(dev, ctx);
3742 if (ret) {
3743 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003744 drm_atomic_state_put(state);
3745 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003746 }
3747
3748 dev_priv->modeset_restore_state = state;
3749 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003750}
3751
Chris Wilsonc0336662016-05-06 15:40:21 +01003752void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003753{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003754 struct drm_device *dev = &dev_priv->drm;
3755 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3756 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3757 int ret;
3758
Daniel Vetterce87ea12017-07-19 14:54:55 +02003759 /* reset doesn't touch the display */
3760 if (!i915.force_reset_modeset_test &&
3761 !gpu_reset_clobbers_display(dev_priv))
3762 return;
3763
3764 if (!state)
3765 goto unlock;
3766
Maarten Lankhorst73974892016-08-05 23:28:27 +03003767 dev_priv->modeset_restore_state = NULL;
3768
Ville Syrjälä75147472014-11-24 18:28:11 +02003769 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003770 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003771 /* for testing only restore the display */
3772 ret = __intel_display_resume(dev, state, ctx);
Chris Wilson942d5d02017-08-28 11:46:04 +01003773 if (ret)
3774 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003775 } else {
3776 /*
3777 * The display has been reset as well,
3778 * so need a full re-initialization.
3779 */
3780 intel_runtime_pm_disable_interrupts(dev_priv);
3781 intel_runtime_pm_enable_interrupts(dev_priv);
3782
Imre Deak51f59202016-09-14 13:04:13 +03003783 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003784 intel_modeset_init_hw(dev);
3785
3786 spin_lock_irq(&dev_priv->irq_lock);
3787 if (dev_priv->display.hpd_irq_setup)
3788 dev_priv->display.hpd_irq_setup(dev_priv);
3789 spin_unlock_irq(&dev_priv->irq_lock);
3790
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003791 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003792 if (ret)
3793 DRM_ERROR("Restoring old state failed with %i\n", ret);
3794
3795 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003796 }
3797
Daniel Vetterce87ea12017-07-19 14:54:55 +02003798 drm_atomic_state_put(state);
3799unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003800 drm_modeset_drop_locks(ctx);
3801 drm_modeset_acquire_fini(ctx);
3802 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003803
3804 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003805}
3806
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003807static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3808 const struct intel_crtc_state *new_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003809{
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003810 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003811 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003812
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003813 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003814 crtc->base.mode = new_crtc_state->base.mode;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003815
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003816 /*
3817 * Update pipe size and adjust fitter if needed: the reason for this is
3818 * that in compute_mode_changes we check the native mode (not the pfit
3819 * mode) to see if we can flip rather than do a full mode set. In the
3820 * fastboot case, we'll flip, but if we don't update the pipesrc and
3821 * pfit state, we'll end up with a big fb scanned out into the wrong
3822 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003823 */
3824
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003825 I915_WRITE(PIPESRC(crtc->pipe),
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003826 ((new_crtc_state->pipe_src_w - 1) << 16) |
3827 (new_crtc_state->pipe_src_h - 1));
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003828
3829 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003830 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003831 skl_detach_scalers(crtc);
3832
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003833 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003834 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003835 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003836 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003837 ironlake_pfit_enable(crtc);
3838 else if (old_crtc_state->pch_pfit.enabled)
3839 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003840 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003841}
3842
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003843static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003844{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003845 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003846 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003847 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003848 i915_reg_t reg;
3849 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003850
3851 /* enable normal train */
3852 reg = FDI_TX_CTL(pipe);
3853 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003854 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003855 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3856 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003857 } else {
3858 temp &= ~FDI_LINK_TRAIN_NONE;
3859 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003860 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003861 I915_WRITE(reg, temp);
3862
3863 reg = FDI_RX_CTL(pipe);
3864 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003865 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003866 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3867 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3868 } else {
3869 temp &= ~FDI_LINK_TRAIN_NONE;
3870 temp |= FDI_LINK_TRAIN_NONE;
3871 }
3872 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3873
3874 /* wait one idle pattern time */
3875 POSTING_READ(reg);
3876 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003877
3878 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003879 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003880 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3881 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003882}
3883
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003884/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003885static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3886 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003887{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003888 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003889 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003890 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003891 i915_reg_t reg;
3892 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003893
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003894 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003895 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003896
Adam Jacksone1a44742010-06-25 15:32:14 -04003897 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3898 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003899 reg = FDI_RX_IMR(pipe);
3900 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003901 temp &= ~FDI_RX_SYMBOL_LOCK;
3902 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003903 I915_WRITE(reg, temp);
3904 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003905 udelay(150);
3906
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003907 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003908 reg = FDI_TX_CTL(pipe);
3909 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003910 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003911 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003912 temp &= ~FDI_LINK_TRAIN_NONE;
3913 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003914 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003915
Chris Wilson5eddb702010-09-11 13:48:45 +01003916 reg = FDI_RX_CTL(pipe);
3917 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003918 temp &= ~FDI_LINK_TRAIN_NONE;
3919 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003920 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3921
3922 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003923 udelay(150);
3924
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003925 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003926 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3927 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3928 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003929
Chris Wilson5eddb702010-09-11 13:48:45 +01003930 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003931 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003932 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003933 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3934
3935 if ((temp & FDI_RX_BIT_LOCK)) {
3936 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003937 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003938 break;
3939 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003940 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003941 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003942 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003943
3944 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003945 reg = FDI_TX_CTL(pipe);
3946 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003947 temp &= ~FDI_LINK_TRAIN_NONE;
3948 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003949 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003950
Chris Wilson5eddb702010-09-11 13:48:45 +01003951 reg = FDI_RX_CTL(pipe);
3952 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003953 temp &= ~FDI_LINK_TRAIN_NONE;
3954 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003955 I915_WRITE(reg, temp);
3956
3957 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003958 udelay(150);
3959
Chris Wilson5eddb702010-09-11 13:48:45 +01003960 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003961 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003962 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003963 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3964
3965 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003966 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003967 DRM_DEBUG_KMS("FDI train 2 done.\n");
3968 break;
3969 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003970 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003971 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003972 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003973
3974 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003975
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003976}
3977
Akshay Joshi0206e352011-08-16 15:34:10 -04003978static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003979 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3980 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3981 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3982 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3983};
3984
3985/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003986static void gen6_fdi_link_train(struct intel_crtc *crtc,
3987 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003988{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003989 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003990 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003991 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003992 i915_reg_t reg;
3993 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003994
Adam Jacksone1a44742010-06-25 15:32:14 -04003995 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3996 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003997 reg = FDI_RX_IMR(pipe);
3998 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003999 temp &= ~FDI_RX_SYMBOL_LOCK;
4000 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01004001 I915_WRITE(reg, temp);
4002
4003 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004004 udelay(150);
4005
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004006 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01004007 reg = FDI_TX_CTL(pipe);
4008 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004009 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004010 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004011 temp &= ~FDI_LINK_TRAIN_NONE;
4012 temp |= FDI_LINK_TRAIN_PATTERN_1;
4013 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4014 /* SNB-B */
4015 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01004016 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004017
Daniel Vetterd74cf322012-10-26 10:58:13 +02004018 I915_WRITE(FDI_RX_MISC(pipe),
4019 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4020
Chris Wilson5eddb702010-09-11 13:48:45 +01004021 reg = FDI_RX_CTL(pipe);
4022 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004023 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004024 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4025 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4026 } else {
4027 temp &= ~FDI_LINK_TRAIN_NONE;
4028 temp |= FDI_LINK_TRAIN_PATTERN_1;
4029 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004030 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4031
4032 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004033 udelay(150);
4034
Akshay Joshi0206e352011-08-16 15:34:10 -04004035 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004036 reg = FDI_TX_CTL(pipe);
4037 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004038 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4039 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004040 I915_WRITE(reg, temp);
4041
4042 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004043 udelay(500);
4044
Sean Paulfa37d392012-03-02 12:53:39 -05004045 for (retry = 0; retry < 5; retry++) {
4046 reg = FDI_RX_IIR(pipe);
4047 temp = I915_READ(reg);
4048 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4049 if (temp & FDI_RX_BIT_LOCK) {
4050 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4051 DRM_DEBUG_KMS("FDI train 1 done.\n");
4052 break;
4053 }
4054 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004055 }
Sean Paulfa37d392012-03-02 12:53:39 -05004056 if (retry < 5)
4057 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004058 }
4059 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004060 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004061
4062 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004063 reg = FDI_TX_CTL(pipe);
4064 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004065 temp &= ~FDI_LINK_TRAIN_NONE;
4066 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004067 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004068 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4069 /* SNB-B */
4070 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
4071 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004072 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004073
Chris Wilson5eddb702010-09-11 13:48:45 +01004074 reg = FDI_RX_CTL(pipe);
4075 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004076 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004077 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4078 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
4079 } else {
4080 temp &= ~FDI_LINK_TRAIN_NONE;
4081 temp |= FDI_LINK_TRAIN_PATTERN_2;
4082 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004083 I915_WRITE(reg, temp);
4084
4085 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004086 udelay(150);
4087
Akshay Joshi0206e352011-08-16 15:34:10 -04004088 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004089 reg = FDI_TX_CTL(pipe);
4090 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004091 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4092 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004093 I915_WRITE(reg, temp);
4094
4095 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004096 udelay(500);
4097
Sean Paulfa37d392012-03-02 12:53:39 -05004098 for (retry = 0; retry < 5; retry++) {
4099 reg = FDI_RX_IIR(pipe);
4100 temp = I915_READ(reg);
4101 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4102 if (temp & FDI_RX_SYMBOL_LOCK) {
4103 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4104 DRM_DEBUG_KMS("FDI train 2 done.\n");
4105 break;
4106 }
4107 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004108 }
Sean Paulfa37d392012-03-02 12:53:39 -05004109 if (retry < 5)
4110 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004111 }
4112 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004113 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004114
4115 DRM_DEBUG_KMS("FDI train done.\n");
4116}
4117
Jesse Barnes357555c2011-04-28 15:09:55 -07004118/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004119static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4120 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004121{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004122 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004123 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004124 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004125 i915_reg_t reg;
4126 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004127
4128 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4129 for train result */
4130 reg = FDI_RX_IMR(pipe);
4131 temp = I915_READ(reg);
4132 temp &= ~FDI_RX_SYMBOL_LOCK;
4133 temp &= ~FDI_RX_BIT_LOCK;
4134 I915_WRITE(reg, temp);
4135
4136 POSTING_READ(reg);
4137 udelay(150);
4138
Daniel Vetter01a415f2012-10-27 15:58:40 +02004139 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4140 I915_READ(FDI_RX_IIR(pipe)));
4141
Jesse Barnes139ccd32013-08-19 11:04:55 -07004142 /* Try each vswing and preemphasis setting twice before moving on */
4143 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4144 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004145 reg = FDI_TX_CTL(pipe);
4146 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004147 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4148 temp &= ~FDI_TX_ENABLE;
4149 I915_WRITE(reg, temp);
4150
4151 reg = FDI_RX_CTL(pipe);
4152 temp = I915_READ(reg);
4153 temp &= ~FDI_LINK_TRAIN_AUTO;
4154 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4155 temp &= ~FDI_RX_ENABLE;
4156 I915_WRITE(reg, temp);
4157
4158 /* enable CPU FDI TX and PCH FDI RX */
4159 reg = FDI_TX_CTL(pipe);
4160 temp = I915_READ(reg);
4161 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004162 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004163 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004164 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004165 temp |= snb_b_fdi_train_param[j/2];
4166 temp |= FDI_COMPOSITE_SYNC;
4167 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4168
4169 I915_WRITE(FDI_RX_MISC(pipe),
4170 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4171
4172 reg = FDI_RX_CTL(pipe);
4173 temp = I915_READ(reg);
4174 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4175 temp |= FDI_COMPOSITE_SYNC;
4176 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4177
4178 POSTING_READ(reg);
4179 udelay(1); /* should be 0.5us */
4180
4181 for (i = 0; i < 4; i++) {
4182 reg = FDI_RX_IIR(pipe);
4183 temp = I915_READ(reg);
4184 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4185
4186 if (temp & FDI_RX_BIT_LOCK ||
4187 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4188 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4189 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4190 i);
4191 break;
4192 }
4193 udelay(1); /* should be 0.5us */
4194 }
4195 if (i == 4) {
4196 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4197 continue;
4198 }
4199
4200 /* Train 2 */
4201 reg = FDI_TX_CTL(pipe);
4202 temp = I915_READ(reg);
4203 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4204 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4205 I915_WRITE(reg, temp);
4206
4207 reg = FDI_RX_CTL(pipe);
4208 temp = I915_READ(reg);
4209 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4210 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004211 I915_WRITE(reg, temp);
4212
4213 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004214 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004215
Jesse Barnes139ccd32013-08-19 11:04:55 -07004216 for (i = 0; i < 4; i++) {
4217 reg = FDI_RX_IIR(pipe);
4218 temp = I915_READ(reg);
4219 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004220
Jesse Barnes139ccd32013-08-19 11:04:55 -07004221 if (temp & FDI_RX_SYMBOL_LOCK ||
4222 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4223 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4224 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4225 i);
4226 goto train_done;
4227 }
4228 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004229 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004230 if (i == 4)
4231 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004232 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004233
Jesse Barnes139ccd32013-08-19 11:04:55 -07004234train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004235 DRM_DEBUG_KMS("FDI train done.\n");
4236}
4237
Daniel Vetter88cefb62012-08-12 19:27:14 +02004238static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004239{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004240 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004241 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004242 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004243 i915_reg_t reg;
4244 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004245
Jesse Barnes0e23b992010-09-10 11:10:00 -07004246 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004247 reg = FDI_RX_CTL(pipe);
4248 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004249 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004250 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004251 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004252 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4253
4254 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004255 udelay(200);
4256
4257 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004258 temp = I915_READ(reg);
4259 I915_WRITE(reg, temp | FDI_PCDCLK);
4260
4261 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004262 udelay(200);
4263
Paulo Zanoni20749732012-11-23 15:30:38 -02004264 /* Enable CPU FDI TX PLL, always on for Ironlake */
4265 reg = FDI_TX_CTL(pipe);
4266 temp = I915_READ(reg);
4267 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4268 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004269
Paulo Zanoni20749732012-11-23 15:30:38 -02004270 POSTING_READ(reg);
4271 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004272 }
4273}
4274
Daniel Vetter88cefb62012-08-12 19:27:14 +02004275static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4276{
4277 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004278 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004279 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004280 i915_reg_t reg;
4281 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004282
4283 /* Switch from PCDclk to Rawclk */
4284 reg = FDI_RX_CTL(pipe);
4285 temp = I915_READ(reg);
4286 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4287
4288 /* Disable CPU FDI TX PLL */
4289 reg = FDI_TX_CTL(pipe);
4290 temp = I915_READ(reg);
4291 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4292
4293 POSTING_READ(reg);
4294 udelay(100);
4295
4296 reg = FDI_RX_CTL(pipe);
4297 temp = I915_READ(reg);
4298 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4299
4300 /* Wait for the clocks to turn off. */
4301 POSTING_READ(reg);
4302 udelay(100);
4303}
4304
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004305static void ironlake_fdi_disable(struct drm_crtc *crtc)
4306{
4307 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004308 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4310 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004311 i915_reg_t reg;
4312 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004313
4314 /* disable CPU FDI tx and PCH FDI rx */
4315 reg = FDI_TX_CTL(pipe);
4316 temp = I915_READ(reg);
4317 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4318 POSTING_READ(reg);
4319
4320 reg = FDI_RX_CTL(pipe);
4321 temp = I915_READ(reg);
4322 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004323 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004324 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4325
4326 POSTING_READ(reg);
4327 udelay(100);
4328
4329 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004330 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004331 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004332
4333 /* still set train pattern 1 */
4334 reg = FDI_TX_CTL(pipe);
4335 temp = I915_READ(reg);
4336 temp &= ~FDI_LINK_TRAIN_NONE;
4337 temp |= FDI_LINK_TRAIN_PATTERN_1;
4338 I915_WRITE(reg, temp);
4339
4340 reg = FDI_RX_CTL(pipe);
4341 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004342 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004343 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4344 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4345 } else {
4346 temp &= ~FDI_LINK_TRAIN_NONE;
4347 temp |= FDI_LINK_TRAIN_PATTERN_1;
4348 }
4349 /* BPC in FDI rx is consistent with that in PIPECONF */
4350 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004351 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004352 I915_WRITE(reg, temp);
4353
4354 POSTING_READ(reg);
4355 udelay(100);
4356}
4357
Chris Wilson49d73912016-11-29 09:50:08 +00004358bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004359{
Daniel Vetterfa058872017-07-20 19:57:52 +02004360 struct drm_crtc *crtc;
4361 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004362
Daniel Vetterfa058872017-07-20 19:57:52 +02004363 drm_for_each_crtc(crtc, &dev_priv->drm) {
4364 struct drm_crtc_commit *commit;
4365 spin_lock(&crtc->commit_lock);
4366 commit = list_first_entry_or_null(&crtc->commit_list,
4367 struct drm_crtc_commit, commit_entry);
4368 cleanup_done = commit ?
4369 try_wait_for_completion(&commit->cleanup_done) : true;
4370 spin_unlock(&crtc->commit_lock);
4371
4372 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004373 continue;
4374
Daniel Vetterfa058872017-07-20 19:57:52 +02004375 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004376
4377 return true;
4378 }
4379
4380 return false;
4381}
4382
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004383void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004384{
4385 u32 temp;
4386
4387 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4388
4389 mutex_lock(&dev_priv->sb_lock);
4390
4391 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4392 temp |= SBI_SSCCTL_DISABLE;
4393 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4394
4395 mutex_unlock(&dev_priv->sb_lock);
4396}
4397
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004398/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004399static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004400{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004401 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4402 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004403 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4404 u32 temp;
4405
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004406 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004407
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004408 /* The iCLK virtual clock root frequency is in MHz,
4409 * but the adjusted_mode->crtc_clock in in KHz. To get the
4410 * divisors, it is necessary to divide one by another, so we
4411 * convert the virtual clock precision to KHz here for higher
4412 * precision.
4413 */
4414 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004415 u32 iclk_virtual_root_freq = 172800 * 1000;
4416 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004417 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004418
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004419 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4420 clock << auxdiv);
4421 divsel = (desired_divisor / iclk_pi_range) - 2;
4422 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004423
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004424 /*
4425 * Near 20MHz is a corner case which is
4426 * out of range for the 7-bit divisor
4427 */
4428 if (divsel <= 0x7f)
4429 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004430 }
4431
4432 /* This should not happen with any sane values */
4433 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4434 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4435 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4436 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4437
4438 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004439 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004440 auxdiv,
4441 divsel,
4442 phasedir,
4443 phaseinc);
4444
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004445 mutex_lock(&dev_priv->sb_lock);
4446
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004447 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004448 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004449 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4450 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4451 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4452 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4453 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4454 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004455 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004456
4457 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004458 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004459 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4460 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004461 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004462
4463 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004464 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004465 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004466 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004467
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004468 mutex_unlock(&dev_priv->sb_lock);
4469
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004470 /* Wait for initialization time */
4471 udelay(24);
4472
4473 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4474}
4475
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004476int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4477{
4478 u32 divsel, phaseinc, auxdiv;
4479 u32 iclk_virtual_root_freq = 172800 * 1000;
4480 u32 iclk_pi_range = 64;
4481 u32 desired_divisor;
4482 u32 temp;
4483
4484 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4485 return 0;
4486
4487 mutex_lock(&dev_priv->sb_lock);
4488
4489 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4490 if (temp & SBI_SSCCTL_DISABLE) {
4491 mutex_unlock(&dev_priv->sb_lock);
4492 return 0;
4493 }
4494
4495 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4496 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4497 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4498 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4499 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4500
4501 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4502 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4503 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4504
4505 mutex_unlock(&dev_priv->sb_lock);
4506
4507 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4508
4509 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4510 desired_divisor << auxdiv);
4511}
4512
Daniel Vetter275f01b22013-05-03 11:49:47 +02004513static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4514 enum pipe pch_transcoder)
4515{
4516 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004517 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004518 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004519
4520 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4521 I915_READ(HTOTAL(cpu_transcoder)));
4522 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4523 I915_READ(HBLANK(cpu_transcoder)));
4524 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4525 I915_READ(HSYNC(cpu_transcoder)));
4526
4527 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4528 I915_READ(VTOTAL(cpu_transcoder)));
4529 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4530 I915_READ(VBLANK(cpu_transcoder)));
4531 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4532 I915_READ(VSYNC(cpu_transcoder)));
4533 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4534 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4535}
4536
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004537static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004538{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004539 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004540 uint32_t temp;
4541
4542 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004543 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004544 return;
4545
4546 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4547 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4548
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004549 temp &= ~FDI_BC_BIFURCATION_SELECT;
4550 if (enable)
4551 temp |= FDI_BC_BIFURCATION_SELECT;
4552
4553 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004554 I915_WRITE(SOUTH_CHICKEN1, temp);
4555 POSTING_READ(SOUTH_CHICKEN1);
4556}
4557
4558static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4559{
4560 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004561
4562 switch (intel_crtc->pipe) {
4563 case PIPE_A:
4564 break;
4565 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004566 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004567 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004568 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004569 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004570
4571 break;
4572 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004573 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004574
4575 break;
4576 default:
4577 BUG();
4578 }
4579}
4580
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004581/* Return which DP Port should be selected for Transcoder DP control */
4582static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004583intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004584{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004585 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004586 struct intel_encoder *encoder;
4587
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004588 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004589 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004590 encoder->type == INTEL_OUTPUT_EDP)
4591 return enc_to_dig_port(&encoder->base)->port;
4592 }
4593
4594 return -1;
4595}
4596
Jesse Barnesf67a5592011-01-05 10:31:48 -08004597/*
4598 * Enable PCH resources required for PCH ports:
4599 * - PCH PLLs
4600 * - FDI training & RX/TX
4601 * - update transcoder timings
4602 * - DP transcoding bits
4603 * - transcoder
4604 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004605static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004606{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004607 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004608 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004609 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004610 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004611 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004612
Daniel Vetterab9412b2013-05-03 11:49:46 +02004613 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004614
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004615 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004616 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004617
Daniel Vettercd986ab2012-10-26 10:58:12 +02004618 /* Write the TU size bits before fdi link training, so that error
4619 * detection works. */
4620 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4621 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4622
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004623 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004624 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004625
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004626 /* We need to program the right clock selection before writing the pixel
4627 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004628 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004629 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004630
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004631 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004632 temp |= TRANS_DPLL_ENABLE(pipe);
4633 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004634 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004635 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004636 temp |= sel;
4637 else
4638 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004639 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004640 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004641
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004642 /* XXX: pch pll's can be enabled any time before we enable the PCH
4643 * transcoder, and we actually should do this to not upset any PCH
4644 * transcoder that already use the clock when we share it.
4645 *
4646 * Note that enable_shared_dpll tries to do the right thing, but
4647 * get_shared_dpll unconditionally resets the pll - we need that to have
4648 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004649 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004650
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004651 /* set transcoder timing, panel must allow it */
4652 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004653 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004654
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004655 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004656
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004657 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004658 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004659 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004660 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004661 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004662 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004663 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004664 temp = I915_READ(reg);
4665 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004666 TRANS_DP_SYNC_MASK |
4667 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004668 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004669 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004670
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004671 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004672 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004673 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004674 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004675
4676 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004677 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004678 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004679 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004680 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004681 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004682 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004683 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004684 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004685 break;
4686 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004687 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004688 }
4689
Chris Wilson5eddb702010-09-11 13:48:45 +01004690 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004691 }
4692
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004693 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004694}
4695
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004696static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004697{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004698 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004699 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004700 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004701
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004702 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004703
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004704 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004705
Paulo Zanoni0540e482012-10-31 18:12:40 -02004706 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004707 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004708
Paulo Zanoni937bb612012-10-31 18:12:47 -02004709 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004710}
4711
Daniel Vettera1520312013-05-03 11:49:50 +02004712static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004713{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004714 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004715 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004716 u32 temp;
4717
4718 temp = I915_READ(dslreg);
4719 udelay(500);
4720 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004721 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004722 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004723 }
4724}
4725
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004726static int
4727skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004728 unsigned int scaler_user, int *scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004729 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004730{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004731 struct intel_crtc_scaler_state *scaler_state =
4732 &crtc_state->scaler_state;
4733 struct intel_crtc *intel_crtc =
4734 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304735 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4736 const struct drm_display_mode *adjusted_mode =
4737 &crtc_state->base.adjusted_mode;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004738 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004739
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004740 /*
4741 * Src coordinates are already rotated by 270 degrees for
4742 * the 90/270 degree plane rotation cases (to match the
4743 * GTT mapping), hence no need to account for rotation here.
4744 */
4745 need_scaling = src_w != dst_w || src_h != dst_h;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004746
Shashank Sharmae5c05932017-07-21 20:55:05 +05304747 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4748 need_scaling = true;
4749
Chandra Kondurua1b22782015-04-07 15:28:45 -07004750 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304751 * Scaling/fitting not supported in IF-ID mode in GEN9+
4752 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4753 * Once NV12 is enabled, handle it here while allocating scaler
4754 * for NV12.
4755 */
4756 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4757 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4758 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4759 return -EINVAL;
4760 }
4761
4762 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004763 * if plane is being disabled or scaler is no more required or force detach
4764 * - free scaler binded to this plane/crtc
4765 * - in order to do this, update crtc->scaler_usage
4766 *
4767 * Here scaler state in crtc_state is set free so that
4768 * scaler can be assigned to other user. Actual register
4769 * update to free the scaler is done in plane/panel-fit programming.
4770 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4771 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004772 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004773 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004774 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004775 scaler_state->scalers[*scaler_id].in_use = 0;
4776
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004777 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4778 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4779 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004780 scaler_state->scaler_users);
4781 *scaler_id = -1;
4782 }
4783 return 0;
4784 }
4785
4786 /* range checks */
4787 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4788 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4789
4790 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4791 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004792 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004793 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004794 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004795 return -EINVAL;
4796 }
4797
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004798 /* mark this plane as a scaler user in crtc_state */
4799 scaler_state->scaler_users |= (1 << scaler_user);
4800 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4801 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4802 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4803 scaler_state->scaler_users);
4804
4805 return 0;
4806}
4807
4808/**
4809 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4810 *
4811 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004812 *
4813 * Return
4814 * 0 - scaler_usage updated successfully
4815 * error - requested scaling cannot be supported or other error condition
4816 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004817int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004818{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004819 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004820
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004821 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004822 &state->scaler_state.scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004823 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004824 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004825}
4826
4827/**
4828 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4829 *
4830 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004831 * @plane_state: atomic plane state to update
4832 *
4833 * Return
4834 * 0 - scaler_usage updated successfully
4835 * error - requested scaling cannot be supported or other error condition
4836 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004837static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4838 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004839{
4840
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004841 struct intel_plane *intel_plane =
4842 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004843 struct drm_framebuffer *fb = plane_state->base.fb;
4844 int ret;
4845
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004846 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004847
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004848 ret = skl_update_scaler(crtc_state, force_detach,
4849 drm_plane_index(&intel_plane->base),
4850 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004851 drm_rect_width(&plane_state->base.src) >> 16,
4852 drm_rect_height(&plane_state->base.src) >> 16,
4853 drm_rect_width(&plane_state->base.dst),
4854 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004855
4856 if (ret || plane_state->scaler_id < 0)
4857 return ret;
4858
Chandra Kondurua1b22782015-04-07 15:28:45 -07004859 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004860 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004861 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4862 intel_plane->base.base.id,
4863 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004864 return -EINVAL;
4865 }
4866
4867 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004868 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004869 case DRM_FORMAT_RGB565:
4870 case DRM_FORMAT_XBGR8888:
4871 case DRM_FORMAT_XRGB8888:
4872 case DRM_FORMAT_ABGR8888:
4873 case DRM_FORMAT_ARGB8888:
4874 case DRM_FORMAT_XRGB2101010:
4875 case DRM_FORMAT_XBGR2101010:
4876 case DRM_FORMAT_YUYV:
4877 case DRM_FORMAT_YVYU:
4878 case DRM_FORMAT_UYVY:
4879 case DRM_FORMAT_VYUY:
4880 break;
4881 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004882 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4883 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004884 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004885 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004886 }
4887
Chandra Kondurua1b22782015-04-07 15:28:45 -07004888 return 0;
4889}
4890
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004891static void skylake_scaler_disable(struct intel_crtc *crtc)
4892{
4893 int i;
4894
4895 for (i = 0; i < crtc->num_scalers; i++)
4896 skl_detach_scaler(crtc, i);
4897}
4898
4899static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004900{
4901 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004902 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004903 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004904 struct intel_crtc_scaler_state *scaler_state =
4905 &crtc->config->scaler_state;
4906
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004907 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004908 int id;
4909
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004910 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004911 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004912
4913 id = scaler_state->scaler_id;
4914 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4915 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4916 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4917 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004918 }
4919}
4920
Jesse Barnesb074cec2013-04-25 12:55:02 -07004921static void ironlake_pfit_enable(struct intel_crtc *crtc)
4922{
4923 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004924 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004925 int pipe = crtc->pipe;
4926
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004927 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004928 /* Force use of hard-coded filter coefficients
4929 * as some pre-programmed values are broken,
4930 * e.g. x201.
4931 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004932 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004933 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4934 PF_PIPE_SEL_IVB(pipe));
4935 else
4936 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004937 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4938 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004939 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004940}
4941
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004942void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004943{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004944 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004945 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004946
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004947 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004948 return;
4949
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004950 /*
4951 * We can only enable IPS after we enable a plane and wait for a vblank
4952 * This function is called from post_plane_update, which is run after
4953 * a vblank wait.
4954 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004955
Paulo Zanonid77e4532013-09-24 13:52:55 -03004956 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004957 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004958 mutex_lock(&dev_priv->rps.hw_lock);
4959 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4960 mutex_unlock(&dev_priv->rps.hw_lock);
4961 /* Quoting Art Runyan: "its not safe to expect any particular
4962 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004963 * mailbox." Moreover, the mailbox may return a bogus state,
4964 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004965 */
4966 } else {
4967 I915_WRITE(IPS_CTL, IPS_ENABLE);
4968 /* The bit only becomes 1 in the next vblank, so this wait here
4969 * is essentially intel_wait_for_vblank. If we don't have this
4970 * and don't wait for vblanks until the end of crtc_enable, then
4971 * the HW state readout code will complain that the expected
4972 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004973 if (intel_wait_for_register(dev_priv,
4974 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4975 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004976 DRM_ERROR("Timed out waiting for IPS enable\n");
4977 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004978}
4979
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004980void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004981{
4982 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004983 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004984
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004985 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004986 return;
4987
4988 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004989 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004990 mutex_lock(&dev_priv->rps.hw_lock);
4991 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4992 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004993 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004994 if (intel_wait_for_register(dev_priv,
4995 IPS_CTL, IPS_ENABLE, 0,
4996 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004997 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004998 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004999 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08005000 POSTING_READ(IPS_CTL);
5001 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03005002
5003 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005004 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005005}
5006
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005007static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005008{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005009 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005010 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005011
5012 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005013 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005014 mutex_unlock(&dev->struct_mutex);
5015 }
5016
5017 /* Let userspace switch the overlay on again. In most cases userspace
5018 * has to recompute where to put it anyway.
5019 */
5020}
5021
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005022/**
5023 * intel_post_enable_primary - Perform operations after enabling primary plane
5024 * @crtc: the CRTC whose primary plane was just enabled
5025 *
5026 * Performs potentially sleeping operations that must be done after the primary
5027 * plane is enabled, such as updating FBC and IPS. Note that this may be
5028 * called due to an explicit primary plane update, or due to an implicit
5029 * re-enable that is caused when a sprite plane is updated to no longer
5030 * completely hide the primary plane.
5031 */
5032static void
5033intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005034{
5035 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005036 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005037 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5038 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005039
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005040 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005041 * FIXME IPS should be fine as long as one plane is
5042 * enabled, but in practice it seems to have problems
5043 * when going from primary only to sprite only and vice
5044 * versa.
5045 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005046 hsw_enable_ips(intel_crtc);
5047
Daniel Vetterf99d7062014-06-19 16:01:59 +02005048 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005049 * Gen2 reports pipe underruns whenever all planes are disabled.
5050 * So don't enable underrun reporting before at least some planes
5051 * are enabled.
5052 * FIXME: Need to fix the logic to work when we turn off all planes
5053 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02005054 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005055 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005056 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5057
Ville Syrjäläaca7b682015-10-30 19:22:21 +02005058 /* Underruns don't always raise interrupts, so check manually. */
5059 intel_check_cpu_fifo_underruns(dev_priv);
5060 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005061}
5062
Ville Syrjälä2622a082016-03-09 19:07:26 +02005063/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005064static void
5065intel_pre_disable_primary(struct drm_crtc *crtc)
5066{
5067 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005068 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5070 int pipe = intel_crtc->pipe;
5071
5072 /*
5073 * Gen2 reports pipe underruns whenever all planes are disabled.
5074 * So diasble underrun reporting before all the planes get disabled.
5075 * FIXME: Need to fix the logic to work when we turn off all planes
5076 * but leave the pipe running.
5077 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005078 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005079 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5080
5081 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02005082 * FIXME IPS should be fine as long as one plane is
5083 * enabled, but in practice it seems to have problems
5084 * when going from primary only to sprite only and vice
5085 * versa.
5086 */
5087 hsw_disable_ips(intel_crtc);
5088}
5089
5090/* FIXME get rid of this and use pre_plane_update */
5091static void
5092intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5093{
5094 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005095 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5097 int pipe = intel_crtc->pipe;
5098
5099 intel_pre_disable_primary(crtc);
5100
5101 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005102 * Vblank time updates from the shadow to live plane control register
5103 * are blocked if the memory self-refresh mode is active at that
5104 * moment. So to make sure the plane gets truly disabled, disable
5105 * first the self-refresh mode. The self-refresh enable bit in turn
5106 * will be checked/applied by the HW only at the next frame start
5107 * event which is after the vblank start event, so we need to have a
5108 * wait-for-vblank between disabling the plane and the pipe.
5109 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005110 if (HAS_GMCH_DISPLAY(dev_priv) &&
5111 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005112 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005113}
5114
Daniel Vetter5a21b662016-05-24 17:13:53 +02005115static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5116{
5117 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5118 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5119 struct intel_crtc_state *pipe_config =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005120 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5121 crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005122 struct drm_plane *primary = crtc->base.primary;
5123 struct drm_plane_state *old_pri_state =
5124 drm_atomic_get_existing_plane_state(old_state, primary);
5125
Chris Wilson5748b6a2016-08-04 16:32:38 +01005126 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005127
Daniel Vetter5a21b662016-05-24 17:13:53 +02005128 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005129 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005130
5131 if (old_pri_state) {
5132 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005133 intel_atomic_get_new_plane_state(to_intel_atomic_state(old_state),
5134 to_intel_plane(primary));
Daniel Vetter5a21b662016-05-24 17:13:53 +02005135 struct intel_plane_state *old_primary_state =
5136 to_intel_plane_state(old_pri_state);
5137
5138 intel_fbc_post_update(crtc);
5139
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005140 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005141 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005142 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005143 intel_post_enable_primary(&crtc->base);
5144 }
5145}
5146
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005147static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5148 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005149{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005150 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005151 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005152 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005153 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5154 struct drm_plane *primary = crtc->base.primary;
5155 struct drm_plane_state *old_pri_state =
5156 drm_atomic_get_existing_plane_state(old_state, primary);
5157 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005158 struct intel_atomic_state *old_intel_state =
5159 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005160
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005161 if (old_pri_state) {
5162 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005163 intel_atomic_get_new_plane_state(old_intel_state,
5164 to_intel_plane(primary));
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005165 struct intel_plane_state *old_primary_state =
5166 to_intel_plane_state(old_pri_state);
5167
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005168 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005169
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005170 if (old_primary_state->base.visible &&
5171 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005172 intel_pre_disable_primary(&crtc->base);
5173 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005174
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005175 /*
5176 * Vblank time updates from the shadow to live plane control register
5177 * are blocked if the memory self-refresh mode is active at that
5178 * moment. So to make sure the plane gets truly disabled, disable
5179 * first the self-refresh mode. The self-refresh enable bit in turn
5180 * will be checked/applied by the HW only at the next frame start
5181 * event which is after the vblank start event, so we need to have a
5182 * wait-for-vblank between disabling the plane and the pipe.
5183 */
5184 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5185 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5186 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005187
Matt Ropered4a6a72016-02-23 17:20:13 -08005188 /*
5189 * IVB workaround: must disable low power watermarks for at least
5190 * one frame before enabling scaling. LP watermarks can be re-enabled
5191 * when scaling is disabled.
5192 *
5193 * WaCxSRDisabledForSpriteScaling:ivb
5194 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005195 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005196 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005197
5198 /*
5199 * If we're doing a modeset, we're done. No need to do any pre-vblank
5200 * watermark programming here.
5201 */
5202 if (needs_modeset(&pipe_config->base))
5203 return;
5204
5205 /*
5206 * For platforms that support atomic watermarks, program the
5207 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5208 * will be the intermediate values that are safe for both pre- and
5209 * post- vblank; when vblank happens, the 'active' values will be set
5210 * to the final 'target' values and we'll do this again to get the
5211 * optimal watermarks. For gen9+ platforms, the values we program here
5212 * will be the final target values which will get automatically latched
5213 * at vblank time; no further programming will be necessary.
5214 *
5215 * If a platform hasn't been transitioned to atomic watermarks yet,
5216 * we'll continue to update watermarks the old way, if flags tell
5217 * us to.
5218 */
5219 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005220 dev_priv->display.initial_watermarks(old_intel_state,
5221 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005222 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005223 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005224}
5225
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005226static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005227{
5228 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005230 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005231 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005232
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005233 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005234
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005235 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005236 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005237
Daniel Vetterf99d7062014-06-19 16:01:59 +02005238 /*
5239 * FIXME: Once we grow proper nuclear flip support out of this we need
5240 * to compute the mask of flip planes precisely. For the time being
5241 * consider this a flip to a NULL plane.
5242 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005243 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005244}
5245
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005246static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005247 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005248 struct drm_atomic_state *old_state)
5249{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005250 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005251 struct drm_connector *conn;
5252 int i;
5253
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005254 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005255 struct intel_encoder *encoder =
5256 to_intel_encoder(conn_state->best_encoder);
5257
5258 if (conn_state->crtc != crtc)
5259 continue;
5260
5261 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005262 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005263 }
5264}
5265
5266static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005267 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005268 struct drm_atomic_state *old_state)
5269{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005270 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005271 struct drm_connector *conn;
5272 int i;
5273
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005274 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005275 struct intel_encoder *encoder =
5276 to_intel_encoder(conn_state->best_encoder);
5277
5278 if (conn_state->crtc != crtc)
5279 continue;
5280
5281 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005282 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005283 }
5284}
5285
5286static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005287 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005288 struct drm_atomic_state *old_state)
5289{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005290 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005291 struct drm_connector *conn;
5292 int i;
5293
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005294 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005295 struct intel_encoder *encoder =
5296 to_intel_encoder(conn_state->best_encoder);
5297
5298 if (conn_state->crtc != crtc)
5299 continue;
5300
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005301 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005302 intel_opregion_notify_encoder(encoder, true);
5303 }
5304}
5305
5306static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005307 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005308 struct drm_atomic_state *old_state)
5309{
5310 struct drm_connector_state *old_conn_state;
5311 struct drm_connector *conn;
5312 int i;
5313
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005314 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005315 struct intel_encoder *encoder =
5316 to_intel_encoder(old_conn_state->best_encoder);
5317
5318 if (old_conn_state->crtc != crtc)
5319 continue;
5320
5321 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005322 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005323 }
5324}
5325
5326static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005327 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005328 struct drm_atomic_state *old_state)
5329{
5330 struct drm_connector_state *old_conn_state;
5331 struct drm_connector *conn;
5332 int i;
5333
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005334 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005335 struct intel_encoder *encoder =
5336 to_intel_encoder(old_conn_state->best_encoder);
5337
5338 if (old_conn_state->crtc != crtc)
5339 continue;
5340
5341 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005342 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005343 }
5344}
5345
5346static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005347 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005348 struct drm_atomic_state *old_state)
5349{
5350 struct drm_connector_state *old_conn_state;
5351 struct drm_connector *conn;
5352 int i;
5353
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005354 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005355 struct intel_encoder *encoder =
5356 to_intel_encoder(old_conn_state->best_encoder);
5357
5358 if (old_conn_state->crtc != crtc)
5359 continue;
5360
5361 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005362 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005363 }
5364}
5365
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005366static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5367 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005368{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005369 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005370 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005371 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005372 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5373 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005374 struct intel_atomic_state *old_intel_state =
5375 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005376
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005377 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005378 return;
5379
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005380 /*
5381 * Sometimes spurious CPU pipe underruns happen during FDI
5382 * training, at least with VGA+HDMI cloning. Suppress them.
5383 *
5384 * On ILK we get an occasional spurious CPU pipe underruns
5385 * between eDP port A enable and vdd enable. Also PCH port
5386 * enable seems to result in the occasional CPU pipe underrun.
5387 *
5388 * Spurious PCH underruns also occur during PCH enabling.
5389 */
5390 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5391 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005392 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005393 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5394
5395 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005396 intel_prepare_shared_dpll(intel_crtc);
5397
Ville Syrjälä37a56502016-06-22 21:57:04 +03005398 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305399 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005400
5401 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005402 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005403
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005404 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005405 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005406 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005407 }
5408
5409 ironlake_set_pipeconf(crtc);
5410
Jesse Barnesf67a5592011-01-05 10:31:48 -08005411 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005412
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005413 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005414
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005415 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005416 /* Note: FDI PLL enabling _must_ be done before we enable the
5417 * cpu pipes, hence this is separate from all the other fdi/pch
5418 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005419 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005420 } else {
5421 assert_fdi_tx_disabled(dev_priv, pipe);
5422 assert_fdi_rx_disabled(dev_priv, pipe);
5423 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005424
Jesse Barnesb074cec2013-04-25 12:55:02 -07005425 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005426
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005427 /*
5428 * On ILK+ LUT must be loaded before the pipe is running but with
5429 * clocks enabled
5430 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005431 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005432
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005433 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005434 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005435 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005436
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005437 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005438 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005439
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005440 assert_vblank_disabled(crtc);
5441 drm_crtc_vblank_on(crtc);
5442
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005443 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005444
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005445 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005446 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005447
5448 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5449 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005450 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005451 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005452 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005453}
5454
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005455/* IPS only exists on ULT machines and is tied to pipe A. */
5456static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5457{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005458 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005459}
5460
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005461static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5462 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005463{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005464 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005465 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005467 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005468 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005469 struct intel_atomic_state *old_intel_state =
5470 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005471
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005472 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005473 return;
5474
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005475 if (intel_crtc->config->has_pch_encoder)
Matthias Kaehlcke29012152017-07-19 10:39:28 -07005476 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005477
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005478 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005479
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005480 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005481 intel_enable_shared_dpll(intel_crtc);
5482
Ville Syrjälä37a56502016-06-22 21:57:04 +03005483 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305484 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005485
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005486 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005487 intel_set_pipe_timings(intel_crtc);
5488
Jani Nikulabc58be62016-03-18 17:05:39 +02005489 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005490
Jani Nikula4d1de972016-03-18 17:05:42 +02005491 if (cpu_transcoder != TRANSCODER_EDP &&
5492 !transcoder_is_dsi(cpu_transcoder)) {
5493 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005494 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005495 }
5496
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005497 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005498 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005499 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005500 }
5501
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005502 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005503 haswell_set_pipeconf(crtc);
5504
Jani Nikula391bf042016-03-18 17:05:40 +02005505 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005506
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005507 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005508
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005509 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005510
Daniel Vetter6b698512015-11-28 11:05:39 +01005511 if (intel_crtc->config->has_pch_encoder)
5512 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5513 else
5514 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5515
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005516 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005517
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005518 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02005519 dev_priv->display.fdi_link_train(intel_crtc, pipe_config);
Imre Deak4fe94672014-06-25 22:01:49 +03005520
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005521 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005522 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005523
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005524 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005525 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005526 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005527 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005528
5529 /*
5530 * On ILK+ LUT must be loaded before the pipe is running but with
5531 * clocks enabled
5532 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005533 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005534
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005535 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005536 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005537 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005538
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005539 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005540 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005541
5542 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005543 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005544 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005545
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005546 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005547 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005548
Ville Syrjälä00370712016-11-14 19:44:06 +02005549 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005550 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005551
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005552 assert_vblank_disabled(crtc);
5553 drm_crtc_vblank_on(crtc);
5554
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005555 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005556
Daniel Vetter6b698512015-11-28 11:05:39 +01005557 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005558 intel_wait_for_vblank(dev_priv, pipe);
5559 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005560 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Matthias Kaehlcke29012152017-07-19 10:39:28 -07005561 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005562 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005563
Paulo Zanonie4916942013-09-20 16:21:19 -03005564 /* If we change the relative order between pipe/planes enabling, we need
5565 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005566 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005567 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005568 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5569 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005570 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005571}
5572
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005573static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005574{
5575 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005576 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005577 int pipe = crtc->pipe;
5578
5579 /* To avoid upsetting the power well on haswell only disable the pfit if
5580 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005581 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005582 I915_WRITE(PF_CTL(pipe), 0);
5583 I915_WRITE(PF_WIN_POS(pipe), 0);
5584 I915_WRITE(PF_WIN_SZ(pipe), 0);
5585 }
5586}
5587
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005588static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5589 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005590{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005591 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005592 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005593 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5595 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005596
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005597 /*
5598 * Sometimes spurious CPU pipe underruns happen when the
5599 * pipe is already disabled, but FDI RX/TX is still enabled.
5600 * Happens at least with VGA+HDMI cloning. Suppress them.
5601 */
5602 if (intel_crtc->config->has_pch_encoder) {
5603 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005604 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005605 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005606
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005607 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005608
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005609 drm_crtc_vblank_off(crtc);
5610 assert_vblank_disabled(crtc);
5611
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005612 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005613
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005614 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005615
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005616 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005617 ironlake_fdi_disable(crtc);
5618
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005619 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005620
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005621 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005622 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005623
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005624 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005625 i915_reg_t reg;
5626 u32 temp;
5627
Daniel Vetterd925c592013-06-05 13:34:04 +02005628 /* disable TRANS_DP_CTL */
5629 reg = TRANS_DP_CTL(pipe);
5630 temp = I915_READ(reg);
5631 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5632 TRANS_DP_PORT_SEL_MASK);
5633 temp |= TRANS_DP_PORT_SEL_NONE;
5634 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005635
Daniel Vetterd925c592013-06-05 13:34:04 +02005636 /* disable DPLL_SEL */
5637 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005638 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005639 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005640 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005641
Daniel Vetterd925c592013-06-05 13:34:04 +02005642 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005643 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005644
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005645 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005646 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005647}
5648
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005649static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5650 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005651{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005652 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005653 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005655 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005656
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005657 if (intel_crtc->config->has_pch_encoder)
Matthias Kaehlcke29012152017-07-19 10:39:28 -07005658 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005659
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005660 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005661
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005662 drm_crtc_vblank_off(crtc);
5663 assert_vblank_disabled(crtc);
5664
Jani Nikula4d1de972016-03-18 17:05:42 +02005665 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005666 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005667 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005668
Ville Syrjälä00370712016-11-14 19:44:06 +02005669 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005670 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005671
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005672 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305673 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005674
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005675 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005676 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005677 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005678 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005679
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005680 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005681 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005682
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005683 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005684
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005685 if (old_crtc_state->has_pch_encoder)
Matthias Kaehlcke29012152017-07-19 10:39:28 -07005686 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005687}
5688
Jesse Barnes2dd24552013-04-25 12:55:01 -07005689static void i9xx_pfit_enable(struct intel_crtc *crtc)
5690{
5691 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005692 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005693 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005694
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005695 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005696 return;
5697
Daniel Vetterc0b03412013-05-28 12:05:54 +02005698 /*
5699 * The panel fitter should only be adjusted whilst the pipe is disabled,
5700 * according to register description and PRM.
5701 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005702 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5703 assert_pipe_disabled(dev_priv, crtc->pipe);
5704
Jesse Barnesb074cec2013-04-25 12:55:02 -07005705 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5706 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005707
5708 /* Border color in case we don't scale up to the full screen. Black by
5709 * default, change to something else for debugging. */
5710 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005711}
5712
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005713enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005714{
5715 switch (port) {
5716 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005717 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005718 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005719 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005720 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005721 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005722 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005723 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005724 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005725 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005726 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005727 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005728 return POWER_DOMAIN_PORT_OTHER;
5729 }
5730}
5731
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005732static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5733 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005734{
5735 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005736 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005737 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5739 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005740 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005741 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005742
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005743 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005744 return 0;
5745
Imre Deak77d22dc2014-03-05 16:20:52 +02005746 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5747 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005748 if (crtc_state->pch_pfit.enabled ||
5749 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005750 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005751
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005752 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5753 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5754
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005755 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005756 }
Imre Deak319be8a2014-03-04 19:22:57 +02005757
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005758 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5759 mask |= BIT(POWER_DOMAIN_AUDIO);
5760
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005761 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005762 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005763
Imre Deak77d22dc2014-03-05 16:20:52 +02005764 return mask;
5765}
5766
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005767static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005768modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5769 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005770{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005771 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5773 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005774 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005775
5776 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005777 intel_crtc->enabled_power_domains = new_domains =
5778 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005779
Daniel Vetter5a21b662016-05-24 17:13:53 +02005780 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005781
5782 for_each_power_domain(domain, domains)
5783 intel_display_power_get(dev_priv, domain);
5784
Daniel Vetter5a21b662016-05-24 17:13:53 +02005785 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005786}
5787
5788static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005789 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005790{
5791 enum intel_display_power_domain domain;
5792
5793 for_each_power_domain(domain, domains)
5794 intel_display_power_put(dev_priv, domain);
5795}
5796
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005797static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5798 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005799{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005800 struct intel_atomic_state *old_intel_state =
5801 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005802 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005803 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005804 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005806 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005807
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005808 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005809 return;
5810
Ville Syrjälä37a56502016-06-22 21:57:04 +03005811 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305812 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005813
5814 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005815 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005816
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005817 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005818 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005819
5820 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5821 I915_WRITE(CHV_CANVAS(pipe), 0);
5822 }
5823
Daniel Vetter5b18e572014-04-24 23:55:06 +02005824 i9xx_set_pipeconf(intel_crtc);
5825
Jesse Barnes89b667f2013-04-18 14:51:36 -07005826 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005827
Daniel Vettera72e4c92014-09-30 10:56:47 +02005828 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005829
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005830 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005831
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005832 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005833 chv_prepare_pll(intel_crtc, intel_crtc->config);
5834 chv_enable_pll(intel_crtc, intel_crtc->config);
5835 } else {
5836 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5837 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005838 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005839
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005840 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005841
Jesse Barnes2dd24552013-04-25 12:55:01 -07005842 i9xx_pfit_enable(intel_crtc);
5843
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005844 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005845
Ville Syrjäläff32c542017-03-02 19:14:57 +02005846 dev_priv->display.initial_watermarks(old_intel_state,
5847 pipe_config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005848 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005849
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005850 assert_vblank_disabled(crtc);
5851 drm_crtc_vblank_on(crtc);
5852
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005853 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005854}
5855
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005856static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5857{
5858 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005859 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005860
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005861 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5862 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005863}
5864
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005865static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5866 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005867{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005868 struct intel_atomic_state *old_intel_state =
5869 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005870 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005871 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005872 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005874 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005875
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005876 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005877 return;
5878
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005879 i9xx_set_pll_dividers(intel_crtc);
5880
Ville Syrjälä37a56502016-06-22 21:57:04 +03005881 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305882 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005883
5884 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005885 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005886
Daniel Vetter5b18e572014-04-24 23:55:06 +02005887 i9xx_set_pipeconf(intel_crtc);
5888
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005889 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005890
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005891 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005892 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005893
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005894 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005895
Daniel Vetterf6736a12013-06-05 13:34:30 +02005896 i9xx_enable_pll(intel_crtc);
5897
Jesse Barnes2dd24552013-04-25 12:55:01 -07005898 i9xx_pfit_enable(intel_crtc);
5899
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005900 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005901
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005902 if (dev_priv->display.initial_watermarks != NULL)
5903 dev_priv->display.initial_watermarks(old_intel_state,
5904 intel_crtc->config);
5905 else
5906 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005907 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005908
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005909 assert_vblank_disabled(crtc);
5910 drm_crtc_vblank_on(crtc);
5911
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005912 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005913}
5914
Daniel Vetter87476d62013-04-11 16:29:06 +02005915static void i9xx_pfit_disable(struct intel_crtc *crtc)
5916{
5917 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005918 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005919
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005920 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005921 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005922
5923 assert_pipe_disabled(dev_priv, crtc->pipe);
5924
Daniel Vetter328d8e82013-05-08 10:36:31 +02005925 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5926 I915_READ(PFIT_CONTROL));
5927 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005928}
5929
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005930static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5931 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005932{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005933 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005934 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005935 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5937 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005938
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005939 /*
5940 * On gen2 planes are double buffered but the pipe isn't, so we must
5941 * wait for planes to fully turn off before disabling the pipe.
5942 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005943 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005944 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005945
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005946 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005947
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005948 drm_crtc_vblank_off(crtc);
5949 assert_vblank_disabled(crtc);
5950
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005951 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005952
Daniel Vetter87476d62013-04-11 16:29:06 +02005953 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005954
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005955 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005956
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005957 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005958 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005959 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005960 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005961 vlv_disable_pll(dev_priv, pipe);
5962 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005963 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005964 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005965
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005966 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005967
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005968 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005969 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005970
5971 if (!dev_priv->display.initial_watermarks)
5972 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03005973
5974 /* clock the pipe down to 640x480@60 to potentially save power */
5975 if (IS_I830(dev_priv))
5976 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005977}
5978
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005979static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
5980 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005981{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005982 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005984 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005985 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005986 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005987 struct drm_atomic_state *state;
5988 struct intel_crtc_state *crtc_state;
5989 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005990
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005991 if (!intel_crtc->active)
5992 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005993
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005994 if (crtc->primary->state->visible) {
Ville Syrjälä2622a082016-03-09 19:07:26 +02005995 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005996
5997 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005998 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005999 }
6000
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006001 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02006002 if (!state) {
6003 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
6004 crtc->base.id, crtc->name);
6005 return;
6006 }
6007
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006008 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006009
6010 /* Everything's already locked, -EDEADLK can't happen. */
6011 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6012 ret = drm_atomic_add_affected_connectors(state, crtc);
6013
6014 WARN_ON(IS_ERR(crtc_state) || ret);
6015
6016 dev_priv->display.crtc_disable(crtc_state, state);
6017
Chris Wilson08536952016-10-14 13:18:18 +01006018 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006019
Ville Syrjälä78108b72016-05-27 20:59:19 +03006020 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6021 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006022
6023 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6024 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006025 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006026 crtc->enabled = false;
6027 crtc->state->connector_mask = 0;
6028 crtc->state->encoder_mask = 0;
6029
6030 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6031 encoder->base.crtc = NULL;
6032
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006033 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006034 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006035 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006036
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006037 domains = intel_crtc->enabled_power_domains;
6038 for_each_power_domain(domain, domains)
6039 intel_display_power_put(dev_priv, domain);
6040 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006041
6042 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
Ville Syrjäläd305e062017-08-30 21:57:03 +03006043 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006044}
6045
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006046/*
6047 * turn all crtc's off, but do not adjust state
6048 * This has to be paired with a call to intel_modeset_setup_hw_state.
6049 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006050int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006051{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006052 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006053 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006054 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006055
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006056 state = drm_atomic_helper_suspend(dev);
6057 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006058 if (ret)
6059 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006060 else
6061 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006062 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006063}
6064
Chris Wilsonea5b2132010-08-04 13:50:23 +01006065void intel_encoder_destroy(struct drm_encoder *encoder)
6066{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006067 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006068
Chris Wilsonea5b2132010-08-04 13:50:23 +01006069 drm_encoder_cleanup(encoder);
6070 kfree(intel_encoder);
6071}
6072
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006073/* Cross check the actual hw state with our own modeset state tracking (and it's
6074 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006075static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
6076 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006077{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006078 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006079
6080 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6081 connector->base.base.id,
6082 connector->base.name);
6083
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006084 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006085 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006086
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006087 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006088 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006089
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006090 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006091 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006092
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006093 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006094 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006095
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006096 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006097 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006098
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006099 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006100 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006101
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006102 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006103 "attached encoder crtc differs from connector crtc\n");
6104 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006105 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006106 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006107 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006108 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006109 }
6110}
6111
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006112int intel_connector_init(struct intel_connector *connector)
6113{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006114 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006115
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006116 /*
6117 * Allocate enough memory to hold intel_digital_connector_state,
6118 * This might be a few bytes too many, but for connectors that don't
6119 * need it we'll free the state and allocate a smaller one on the first
6120 * succesful commit anyway.
6121 */
6122 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6123 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006124 return -ENOMEM;
6125
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006126 __drm_atomic_helper_connector_reset(&connector->base,
6127 &conn_state->base);
6128
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006129 return 0;
6130}
6131
6132struct intel_connector *intel_connector_alloc(void)
6133{
6134 struct intel_connector *connector;
6135
6136 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6137 if (!connector)
6138 return NULL;
6139
6140 if (intel_connector_init(connector) < 0) {
6141 kfree(connector);
6142 return NULL;
6143 }
6144
6145 return connector;
6146}
6147
Daniel Vetterf0947c32012-07-02 13:10:34 +02006148/* Simple connector->get_hw_state implementation for encoders that support only
6149 * one connector and no cloning and hence the encoder state determines the state
6150 * of the connector. */
6151bool intel_connector_get_hw_state(struct intel_connector *connector)
6152{
Daniel Vetter24929352012-07-02 20:28:59 +02006153 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006154 struct intel_encoder *encoder = connector->encoder;
6155
6156 return encoder->get_hw_state(encoder, &pipe);
6157}
6158
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006159static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006160{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006161 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6162 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006163
6164 return 0;
6165}
6166
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006167static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006168 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006169{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006170 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006171 struct drm_atomic_state *state = pipe_config->base.state;
6172 struct intel_crtc *other_crtc;
6173 struct intel_crtc_state *other_crtc_state;
6174
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006175 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6176 pipe_name(pipe), pipe_config->fdi_lanes);
6177 if (pipe_config->fdi_lanes > 4) {
6178 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6179 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006180 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006181 }
6182
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006183 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006184 if (pipe_config->fdi_lanes > 2) {
6185 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6186 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006187 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006188 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006189 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006190 }
6191 }
6192
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006193 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006194 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006195
6196 /* Ivybridge 3 pipe is really complicated */
6197 switch (pipe) {
6198 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006199 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006200 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006201 if (pipe_config->fdi_lanes <= 2)
6202 return 0;
6203
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006204 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006205 other_crtc_state =
6206 intel_atomic_get_crtc_state(state, other_crtc);
6207 if (IS_ERR(other_crtc_state))
6208 return PTR_ERR(other_crtc_state);
6209
6210 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006211 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6212 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006213 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006214 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006215 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006216 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006217 if (pipe_config->fdi_lanes > 2) {
6218 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6219 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006220 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006221 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006222
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006223 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006224 other_crtc_state =
6225 intel_atomic_get_crtc_state(state, other_crtc);
6226 if (IS_ERR(other_crtc_state))
6227 return PTR_ERR(other_crtc_state);
6228
6229 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006230 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006231 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006232 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006233 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006234 default:
6235 BUG();
6236 }
6237}
6238
Daniel Vettere29c22c2013-02-21 00:00:16 +01006239#define RETRY 1
6240static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006241 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006242{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006243 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006244 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006245 int lane, link_bw, fdi_dotclock, ret;
6246 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006247
Daniel Vettere29c22c2013-02-21 00:00:16 +01006248retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006249 /* FDI is a binary signal running at ~2.7GHz, encoding
6250 * each output octet as 10 bits. The actual frequency
6251 * is stored as a divider into a 100MHz clock, and the
6252 * mode pixel clock is stored in units of 1KHz.
6253 * Hence the bw of each lane in terms of the mode signal
6254 * is:
6255 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006256 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006257
Damien Lespiau241bfc32013-09-25 16:45:37 +01006258 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006259
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006260 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006261 pipe_config->pipe_bpp);
6262
6263 pipe_config->fdi_lanes = lane;
6264
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006265 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006266 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006267
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006268 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006269 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006270 pipe_config->pipe_bpp -= 2*3;
6271 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6272 pipe_config->pipe_bpp);
6273 needs_recompute = true;
6274 pipe_config->bw_constrained = true;
6275
6276 goto retry;
6277 }
6278
6279 if (needs_recompute)
6280 return RETRY;
6281
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006282 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006283}
6284
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006285static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6286 struct intel_crtc_state *pipe_config)
6287{
Ville Syrjälä6e644622017-08-17 17:55:09 +03006288 if (pipe_config->ips_force_disable)
6289 return false;
6290
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006291 if (pipe_config->pipe_bpp > 24)
6292 return false;
6293
6294 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006295 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006296 return true;
6297
6298 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006299 * We compare against max which means we must take
6300 * the increased cdclk requirement into account when
6301 * calculating the new cdclk.
6302 *
6303 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006304 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006305 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006306 dev_priv->max_cdclk_freq * 95 / 100;
6307}
6308
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006309static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006310 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006311{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006312 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006313 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006314
Jani Nikulad330a952014-01-21 11:24:25 +02006315 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006316 hsw_crtc_supports_ips(crtc) &&
6317 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006318}
6319
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006320static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6321{
6322 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6323
6324 /* GDG double wide on either pipe, otherwise pipe A only */
6325 return INTEL_INFO(dev_priv)->gen < 4 &&
6326 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6327}
6328
Ville Syrjäläceb99322017-01-20 20:22:05 +02006329static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6330{
6331 uint32_t pixel_rate;
6332
6333 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6334
6335 /*
6336 * We only use IF-ID interlacing. If we ever use
6337 * PF-ID we'll need to adjust the pixel_rate here.
6338 */
6339
6340 if (pipe_config->pch_pfit.enabled) {
6341 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6342 uint32_t pfit_size = pipe_config->pch_pfit.size;
6343
6344 pipe_w = pipe_config->pipe_src_w;
6345 pipe_h = pipe_config->pipe_src_h;
6346
6347 pfit_w = (pfit_size >> 16) & 0xFFFF;
6348 pfit_h = pfit_size & 0xFFFF;
6349 if (pipe_w < pfit_w)
6350 pipe_w = pfit_w;
6351 if (pipe_h < pfit_h)
6352 pipe_h = pfit_h;
6353
6354 if (WARN_ON(!pfit_w || !pfit_h))
6355 return pixel_rate;
6356
6357 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6358 pfit_w * pfit_h);
6359 }
6360
6361 return pixel_rate;
6362}
6363
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006364static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6365{
6366 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6367
6368 if (HAS_GMCH_DISPLAY(dev_priv))
6369 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6370 crtc_state->pixel_rate =
6371 crtc_state->base.adjusted_mode.crtc_clock;
6372 else
6373 crtc_state->pixel_rate =
6374 ilk_pipe_pixel_rate(crtc_state);
6375}
6376
Daniel Vettera43f6e02013-06-07 23:10:32 +02006377static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006378 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006379{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006380 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006381 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006382 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006383 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006384
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006385 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006386 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006387
6388 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006389 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006390 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006391 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006392 if (intel_crtc_supports_double_wide(crtc) &&
6393 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006394 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006395 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006396 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006397 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006398
Ville Syrjäläf3261152016-05-24 21:34:18 +03006399 if (adjusted_mode->crtc_clock > clock_limit) {
6400 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6401 adjusted_mode->crtc_clock, clock_limit,
6402 yesno(pipe_config->double_wide));
6403 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006404 }
Chris Wilson89749352010-09-12 18:25:19 +01006405
Shashank Sharma25edf912017-07-21 20:55:07 +05306406 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6407 /*
6408 * There is only one pipe CSC unit per pipe, and we need that
6409 * for output conversion from RGB->YCBCR. So if CTM is already
6410 * applied we can't support YCBCR420 output.
6411 */
6412 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6413 return -EINVAL;
6414 }
6415
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006416 /*
6417 * Pipe horizontal size must be even in:
6418 * - DVO ganged mode
6419 * - LVDS dual channel mode
6420 * - Double wide pipe
6421 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006422 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006423 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6424 pipe_config->pipe_src_w &= ~1;
6425
Damien Lespiau8693a822013-05-03 18:48:11 +01006426 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6427 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006428 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006429 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006430 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006431 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006432
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006433 intel_crtc_compute_pixel_rate(pipe_config);
6434
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006435 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006436 hsw_compute_ips_config(crtc, pipe_config);
6437
Daniel Vetter877d48d2013-04-19 11:24:43 +02006438 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006439 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006440
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006441 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006442}
6443
Zhenyu Wang2c072452009-06-05 15:38:42 +08006444static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006445intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006446{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006447 while (*num > DATA_LINK_M_N_MASK ||
6448 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006449 *num >>= 1;
6450 *den >>= 1;
6451 }
6452}
6453
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006454static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006455 uint32_t *ret_m, uint32_t *ret_n,
6456 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006457{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006458 /*
6459 * Reduce M/N as much as possible without loss in precision. Several DP
6460 * dongles in particular seem to be fussy about too large *link* M/N
6461 * values. The passed in values are more likely to have the least
6462 * significant bits zero than M after rounding below, so do this first.
6463 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006464 if (reduce_m_n) {
6465 while ((m & 1) == 0 && (n & 1) == 0) {
6466 m >>= 1;
6467 n >>= 1;
6468 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006469 }
6470
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006471 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6472 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6473 intel_reduce_m_n_ratio(ret_m, ret_n);
6474}
6475
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006476void
6477intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6478 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006479 struct intel_link_m_n *m_n,
6480 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006481{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006482 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006483
6484 compute_m_n(bits_per_pixel * pixel_clock,
6485 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006486 &m_n->gmch_m, &m_n->gmch_n,
6487 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006488
6489 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006490 &m_n->link_m, &m_n->link_n,
6491 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006492}
6493
Chris Wilsona7615032011-01-12 17:04:08 +00006494static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6495{
Jani Nikulad330a952014-01-21 11:24:25 +02006496 if (i915.panel_use_ssc >= 0)
6497 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006498 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006499 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006500}
6501
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006502static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006503{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006504 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006505}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006506
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006507static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6508{
6509 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006510}
6511
Daniel Vetterf47709a2013-03-28 10:42:02 +01006512static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006513 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006514 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006515{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006516 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006517 u32 fp, fp2 = 0;
6518
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006519 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006520 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006521 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006522 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006523 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006524 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006525 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006526 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006527 }
6528
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006529 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006530
Daniel Vetterf47709a2013-03-28 10:42:02 +01006531 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006532 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006533 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006534 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006535 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006536 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006537 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006538 }
6539}
6540
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006541static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6542 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006543{
6544 u32 reg_val;
6545
6546 /*
6547 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6548 * and set it to a reasonable value instead.
6549 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006550 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006551 reg_val &= 0xffffff00;
6552 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006553 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006554
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006555 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006556 reg_val &= 0x00ffffff;
6557 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006558 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006559
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006560 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006561 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006562 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006563
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006564 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006565 reg_val &= 0x00ffffff;
6566 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006567 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006568}
6569
Daniel Vetterb5518422013-05-03 11:49:48 +02006570static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6571 struct intel_link_m_n *m_n)
6572{
6573 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006574 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006575 int pipe = crtc->pipe;
6576
Daniel Vettere3b95f12013-05-03 11:49:49 +02006577 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6578 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6579 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6580 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006581}
6582
6583static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006584 struct intel_link_m_n *m_n,
6585 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006586{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006587 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006588 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006589 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006590
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006591 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006592 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6593 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6594 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6595 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006596 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6597 * for gen < 8) and if DRRS is supported (to make sure the
6598 * registers are not unnecessarily accessed).
6599 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006600 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6601 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006602 I915_WRITE(PIPE_DATA_M2(transcoder),
6603 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6604 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6605 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6606 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6607 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006608 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006609 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6610 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6611 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6612 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006613 }
6614}
6615
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306616void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006617{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306618 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6619
6620 if (m_n == M1_N1) {
6621 dp_m_n = &crtc->config->dp_m_n;
6622 dp_m2_n2 = &crtc->config->dp_m2_n2;
6623 } else if (m_n == M2_N2) {
6624
6625 /*
6626 * M2_N2 registers are not supported. Hence m2_n2 divider value
6627 * needs to be programmed into M1_N1.
6628 */
6629 dp_m_n = &crtc->config->dp_m2_n2;
6630 } else {
6631 DRM_ERROR("Unsupported divider value\n");
6632 return;
6633 }
6634
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006635 if (crtc->config->has_pch_encoder)
6636 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006637 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306638 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006639}
6640
Daniel Vetter251ac862015-06-18 10:30:24 +02006641static void vlv_compute_dpll(struct intel_crtc *crtc,
6642 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006643{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006644 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006645 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006646 if (crtc->pipe != PIPE_A)
6647 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006648
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006649 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006650 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006651 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6652 DPLL_EXT_BUFFER_ENABLE_VLV;
6653
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006654 pipe_config->dpll_hw_state.dpll_md =
6655 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6656}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006657
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006658static void chv_compute_dpll(struct intel_crtc *crtc,
6659 struct intel_crtc_state *pipe_config)
6660{
6661 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006662 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006663 if (crtc->pipe != PIPE_A)
6664 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6665
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006666 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006667 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006668 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6669
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006670 pipe_config->dpll_hw_state.dpll_md =
6671 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006672}
6673
Ville Syrjäläd288f652014-10-28 13:20:22 +02006674static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006675 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006676{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006677 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006678 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006679 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006680 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006681 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006682 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006683
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006684 /* Enable Refclk */
6685 I915_WRITE(DPLL(pipe),
6686 pipe_config->dpll_hw_state.dpll &
6687 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6688
6689 /* No need to actually set up the DPLL with DSI */
6690 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6691 return;
6692
Ville Syrjäläa5805162015-05-26 20:42:30 +03006693 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006694
Ville Syrjäläd288f652014-10-28 13:20:22 +02006695 bestn = pipe_config->dpll.n;
6696 bestm1 = pipe_config->dpll.m1;
6697 bestm2 = pipe_config->dpll.m2;
6698 bestp1 = pipe_config->dpll.p1;
6699 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006700
Jesse Barnes89b667f2013-04-18 14:51:36 -07006701 /* See eDP HDMI DPIO driver vbios notes doc */
6702
6703 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006704 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006705 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006706
6707 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006708 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006709
6710 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006711 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006712 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006713 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006714
6715 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006716 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006717
6718 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006719 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6720 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6721 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006722 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006723
6724 /*
6725 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6726 * but we don't support that).
6727 * Note: don't use the DAC post divider as it seems unstable.
6728 */
6729 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006730 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006731
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006732 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006733 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006734
Jesse Barnes89b667f2013-04-18 14:51:36 -07006735 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006736 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006737 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6738 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006739 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006740 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006741 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006742 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006743 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006744
Ville Syrjälä37a56502016-06-22 21:57:04 +03006745 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006746 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006747 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006748 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006749 0x0df40000);
6750 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006751 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006752 0x0df70000);
6753 } else { /* HDMI or VGA */
6754 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006755 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006756 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006757 0x0df70000);
6758 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006759 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006760 0x0df40000);
6761 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006762
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006763 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006764 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006765 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006766 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006767 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006768
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006769 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006770 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006771}
6772
Ville Syrjäläd288f652014-10-28 13:20:22 +02006773static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006774 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006775{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006776 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006777 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006778 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006779 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306780 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006781 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306782 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306783 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006784
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006785 /* Enable Refclk and SSC */
6786 I915_WRITE(DPLL(pipe),
6787 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6788
6789 /* No need to actually set up the DPLL with DSI */
6790 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6791 return;
6792
Ville Syrjäläd288f652014-10-28 13:20:22 +02006793 bestn = pipe_config->dpll.n;
6794 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6795 bestm1 = pipe_config->dpll.m1;
6796 bestm2 = pipe_config->dpll.m2 >> 22;
6797 bestp1 = pipe_config->dpll.p1;
6798 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306799 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306800 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306801 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006802
Ville Syrjäläa5805162015-05-26 20:42:30 +03006803 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006804
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006805 /* p1 and p2 divider */
6806 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6807 5 << DPIO_CHV_S1_DIV_SHIFT |
6808 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6809 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6810 1 << DPIO_CHV_K_DIV_SHIFT);
6811
6812 /* Feedback post-divider - m2 */
6813 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6814
6815 /* Feedback refclk divider - n and m1 */
6816 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6817 DPIO_CHV_M1_DIV_BY_2 |
6818 1 << DPIO_CHV_N_DIV_SHIFT);
6819
6820 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006821 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006822
6823 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306824 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6825 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6826 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6827 if (bestm2_frac)
6828 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6829 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006830
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306831 /* Program digital lock detect threshold */
6832 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6833 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6834 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6835 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6836 if (!bestm2_frac)
6837 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6838 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6839
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006840 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306841 if (vco == 5400000) {
6842 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6843 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6844 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6845 tribuf_calcntr = 0x9;
6846 } else if (vco <= 6200000) {
6847 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6848 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6849 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6850 tribuf_calcntr = 0x9;
6851 } else if (vco <= 6480000) {
6852 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6853 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6854 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6855 tribuf_calcntr = 0x8;
6856 } else {
6857 /* Not supported. Apply the same limits as in the max case */
6858 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6859 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6860 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6861 tribuf_calcntr = 0;
6862 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006863 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6864
Ville Syrjälä968040b2015-03-11 22:52:08 +02006865 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306866 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6867 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6868 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6869
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006870 /* AFC Recal */
6871 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6872 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6873 DPIO_AFC_RECAL);
6874
Ville Syrjäläa5805162015-05-26 20:42:30 +03006875 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006876}
6877
Ville Syrjäläd288f652014-10-28 13:20:22 +02006878/**
6879 * vlv_force_pll_on - forcibly enable just the PLL
6880 * @dev_priv: i915 private structure
6881 * @pipe: pipe PLL to enable
6882 * @dpll: PLL configuration
6883 *
6884 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6885 * in cases where we need the PLL enabled even when @pipe is not going to
6886 * be enabled.
6887 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006888int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006889 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006890{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006891 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006892 struct intel_crtc_state *pipe_config;
6893
6894 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6895 if (!pipe_config)
6896 return -ENOMEM;
6897
6898 pipe_config->base.crtc = &crtc->base;
6899 pipe_config->pixel_multiplier = 1;
6900 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006901
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006902 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006903 chv_compute_dpll(crtc, pipe_config);
6904 chv_prepare_pll(crtc, pipe_config);
6905 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006906 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006907 vlv_compute_dpll(crtc, pipe_config);
6908 vlv_prepare_pll(crtc, pipe_config);
6909 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006910 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006911
6912 kfree(pipe_config);
6913
6914 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006915}
6916
6917/**
6918 * vlv_force_pll_off - forcibly disable just the PLL
6919 * @dev_priv: i915 private structure
6920 * @pipe: pipe PLL to disable
6921 *
6922 * Disable the PLL for @pipe. To be used in cases where we need
6923 * the PLL enabled even when @pipe is not going to be enabled.
6924 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006925void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006926{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006927 if (IS_CHERRYVIEW(dev_priv))
6928 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006929 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006930 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006931}
6932
Daniel Vetter251ac862015-06-18 10:30:24 +02006933static void i9xx_compute_dpll(struct intel_crtc *crtc,
6934 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006935 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006936{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006937 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006938 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006939 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006940
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006941 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306942
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006943 dpll = DPLL_VGA_MODE_DIS;
6944
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006945 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006946 dpll |= DPLLB_MODE_LVDS;
6947 else
6948 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006949
Jani Nikula73f67aa2016-12-07 22:48:09 +02006950 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6951 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006952 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006953 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006954 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006955
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006956 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6957 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006958 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006959
Ville Syrjälä37a56502016-06-22 21:57:04 +03006960 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006961 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006962
6963 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006964 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006965 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6966 else {
6967 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006968 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006969 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6970 }
6971 switch (clock->p2) {
6972 case 5:
6973 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6974 break;
6975 case 7:
6976 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6977 break;
6978 case 10:
6979 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6980 break;
6981 case 14:
6982 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6983 break;
6984 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006985 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006986 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6987
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006988 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006989 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006990 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006991 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006992 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6993 else
6994 dpll |= PLL_REF_INPUT_DREFCLK;
6995
6996 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006997 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006998
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006999 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007000 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007001 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007002 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007003 }
7004}
7005
Daniel Vetter251ac862015-06-18 10:30:24 +02007006static void i8xx_compute_dpll(struct intel_crtc *crtc,
7007 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007008 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007009{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007010 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007011 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007012 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007013 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007014
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007015 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307016
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007017 dpll = DPLL_VGA_MODE_DIS;
7018
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007019 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007020 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7021 } else {
7022 if (clock->p1 == 2)
7023 dpll |= PLL_P1_DIVIDE_BY_TWO;
7024 else
7025 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7026 if (clock->p2 == 4)
7027 dpll |= PLL_P2_DIVIDE_BY_4;
7028 }
7029
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007030 if (!IS_I830(dev_priv) &&
7031 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007032 dpll |= DPLL_DVO_2X_MODE;
7033
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007034 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007035 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007036 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7037 else
7038 dpll |= PLL_REF_INPUT_DREFCLK;
7039
7040 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007041 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007042}
7043
Daniel Vetter8a654f32013-06-01 17:16:22 +02007044static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007045{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007046 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007047 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007048 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007049 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007050 uint32_t crtc_vtotal, crtc_vblank_end;
7051 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007052
7053 /* We need to be careful not to changed the adjusted mode, for otherwise
7054 * the hw state checker will get angry at the mismatch. */
7055 crtc_vtotal = adjusted_mode->crtc_vtotal;
7056 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007057
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007058 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007059 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007060 crtc_vtotal -= 1;
7061 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007062
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007063 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007064 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7065 else
7066 vsyncshift = adjusted_mode->crtc_hsync_start -
7067 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007068 if (vsyncshift < 0)
7069 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007070 }
7071
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007072 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007073 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007074
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007075 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007076 (adjusted_mode->crtc_hdisplay - 1) |
7077 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007078 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007079 (adjusted_mode->crtc_hblank_start - 1) |
7080 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007081 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007082 (adjusted_mode->crtc_hsync_start - 1) |
7083 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7084
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007085 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007086 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007087 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007088 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007089 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007090 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007091 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007092 (adjusted_mode->crtc_vsync_start - 1) |
7093 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7094
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007095 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7096 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7097 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7098 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007099 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007100 (pipe == PIPE_B || pipe == PIPE_C))
7101 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7102
Jani Nikulabc58be62016-03-18 17:05:39 +02007103}
7104
7105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7106{
7107 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007108 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007109 enum pipe pipe = intel_crtc->pipe;
7110
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007111 /* pipesrc controls the size that is scaled from, which should
7112 * always be the user's requested size.
7113 */
7114 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007115 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7116 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007117}
7118
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007119static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007120 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007121{
7122 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007123 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007124 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7125 uint32_t tmp;
7126
7127 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007128 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7129 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007130 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007131 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7132 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007133 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007134 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7135 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007136
7137 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007138 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7139 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007140 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007141 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7142 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007143 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007144 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7145 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007146
7147 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007148 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7149 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7150 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007151 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007152}
7153
7154static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7155 struct intel_crtc_state *pipe_config)
7156{
7157 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007158 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007159 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007160
7161 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007162 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7163 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7164
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007165 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7166 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007167}
7168
Daniel Vetterf6a83282014-02-11 15:28:57 -08007169void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007170 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007171{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007172 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7173 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7174 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7175 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007176
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007177 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7178 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7179 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7180 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007181
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007182 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007183 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007184
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007185 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007186
7187 mode->hsync = drm_mode_hsync(mode);
7188 mode->vrefresh = drm_mode_vrefresh(mode);
7189 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007190}
7191
Daniel Vetter84b046f2013-02-19 18:48:54 +01007192static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7193{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007194 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007195 uint32_t pipeconf;
7196
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007197 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007198
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007199 /* we keep both pipes enabled on 830 */
7200 if (IS_I830(dev_priv))
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007201 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007202
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007203 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007204 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007205
Daniel Vetterff9ce462013-04-24 14:57:17 +02007206 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007207 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7208 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007209 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007210 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007211 pipeconf |= PIPECONF_DITHER_EN |
7212 PIPECONF_DITHER_TYPE_SP;
7213
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007214 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007215 case 18:
7216 pipeconf |= PIPECONF_6BPC;
7217 break;
7218 case 24:
7219 pipeconf |= PIPECONF_8BPC;
7220 break;
7221 case 30:
7222 pipeconf |= PIPECONF_10BPC;
7223 break;
7224 default:
7225 /* Case prevented by intel_choose_pipe_bpp_dither. */
7226 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007227 }
7228 }
7229
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00007230 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01007231 if (intel_crtc->lowfreq_avail) {
7232 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7233 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7234 } else {
7235 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007236 }
7237 }
7238
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007239 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007240 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007241 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007242 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7243 else
7244 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7245 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007246 pipeconf |= PIPECONF_PROGRESSIVE;
7247
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007248 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007249 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007250 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007251
Daniel Vetter84b046f2013-02-19 18:48:54 +01007252 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7253 POSTING_READ(PIPECONF(intel_crtc->pipe));
7254}
7255
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007256static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7257 struct intel_crtc_state *crtc_state)
7258{
7259 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007260 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007261 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007262 int refclk = 48000;
7263
7264 memset(&crtc_state->dpll_hw_state, 0,
7265 sizeof(crtc_state->dpll_hw_state));
7266
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007267 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007268 if (intel_panel_use_ssc(dev_priv)) {
7269 refclk = dev_priv->vbt.lvds_ssc_freq;
7270 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7271 }
7272
7273 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007274 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007275 limit = &intel_limits_i8xx_dvo;
7276 } else {
7277 limit = &intel_limits_i8xx_dac;
7278 }
7279
7280 if (!crtc_state->clock_set &&
7281 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7282 refclk, NULL, &crtc_state->dpll)) {
7283 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7284 return -EINVAL;
7285 }
7286
7287 i8xx_compute_dpll(crtc, crtc_state, NULL);
7288
7289 return 0;
7290}
7291
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007292static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7293 struct intel_crtc_state *crtc_state)
7294{
7295 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007296 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007297 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007298 int refclk = 96000;
7299
7300 memset(&crtc_state->dpll_hw_state, 0,
7301 sizeof(crtc_state->dpll_hw_state));
7302
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007303 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007304 if (intel_panel_use_ssc(dev_priv)) {
7305 refclk = dev_priv->vbt.lvds_ssc_freq;
7306 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7307 }
7308
7309 if (intel_is_dual_link_lvds(dev))
7310 limit = &intel_limits_g4x_dual_channel_lvds;
7311 else
7312 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007313 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7314 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007315 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007316 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007317 limit = &intel_limits_g4x_sdvo;
7318 } else {
7319 /* The option is for other outputs */
7320 limit = &intel_limits_i9xx_sdvo;
7321 }
7322
7323 if (!crtc_state->clock_set &&
7324 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7325 refclk, NULL, &crtc_state->dpll)) {
7326 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7327 return -EINVAL;
7328 }
7329
7330 i9xx_compute_dpll(crtc, crtc_state, NULL);
7331
7332 return 0;
7333}
7334
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007335static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7336 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007337{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007338 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007339 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007340 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007341 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007342
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007343 memset(&crtc_state->dpll_hw_state, 0,
7344 sizeof(crtc_state->dpll_hw_state));
7345
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007346 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007347 if (intel_panel_use_ssc(dev_priv)) {
7348 refclk = dev_priv->vbt.lvds_ssc_freq;
7349 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7350 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007351
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007352 limit = &intel_limits_pineview_lvds;
7353 } else {
7354 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007355 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007356
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007357 if (!crtc_state->clock_set &&
7358 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7359 refclk, NULL, &crtc_state->dpll)) {
7360 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7361 return -EINVAL;
7362 }
7363
7364 i9xx_compute_dpll(crtc, crtc_state, NULL);
7365
7366 return 0;
7367}
7368
7369static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7370 struct intel_crtc_state *crtc_state)
7371{
7372 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007373 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007374 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007375 int refclk = 96000;
7376
7377 memset(&crtc_state->dpll_hw_state, 0,
7378 sizeof(crtc_state->dpll_hw_state));
7379
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007380 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007381 if (intel_panel_use_ssc(dev_priv)) {
7382 refclk = dev_priv->vbt.lvds_ssc_freq;
7383 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007384 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007385
7386 limit = &intel_limits_i9xx_lvds;
7387 } else {
7388 limit = &intel_limits_i9xx_sdvo;
7389 }
7390
7391 if (!crtc_state->clock_set &&
7392 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7393 refclk, NULL, &crtc_state->dpll)) {
7394 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7395 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007396 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007397
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007398 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007399
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007400 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007401}
7402
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007403static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7404 struct intel_crtc_state *crtc_state)
7405{
7406 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007407 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007408
7409 memset(&crtc_state->dpll_hw_state, 0,
7410 sizeof(crtc_state->dpll_hw_state));
7411
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007412 if (!crtc_state->clock_set &&
7413 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7414 refclk, NULL, &crtc_state->dpll)) {
7415 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7416 return -EINVAL;
7417 }
7418
7419 chv_compute_dpll(crtc, crtc_state);
7420
7421 return 0;
7422}
7423
7424static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7425 struct intel_crtc_state *crtc_state)
7426{
7427 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007428 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007429
7430 memset(&crtc_state->dpll_hw_state, 0,
7431 sizeof(crtc_state->dpll_hw_state));
7432
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007433 if (!crtc_state->clock_set &&
7434 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7435 refclk, NULL, &crtc_state->dpll)) {
7436 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7437 return -EINVAL;
7438 }
7439
7440 vlv_compute_dpll(crtc, crtc_state);
7441
7442 return 0;
7443}
7444
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007445static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007446 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007447{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007448 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007449 uint32_t tmp;
7450
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007451 if (INTEL_GEN(dev_priv) <= 3 &&
7452 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007453 return;
7454
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007455 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007456 if (!(tmp & PFIT_ENABLE))
7457 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007458
Daniel Vetter06922822013-07-11 13:35:40 +02007459 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007460 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007461 if (crtc->pipe != PIPE_B)
7462 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007463 } else {
7464 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7465 return;
7466 }
7467
Daniel Vetter06922822013-07-11 13:35:40 +02007468 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007469 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007470}
7471
Jesse Barnesacbec812013-09-20 11:29:32 -07007472static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007473 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007474{
7475 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007476 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007477 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007478 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007479 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007480 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007481
Ville Syrjäläb5219732016-03-15 16:40:01 +02007482 /* In case of DSI, DPLL will not be used */
7483 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307484 return;
7485
Ville Syrjäläa5805162015-05-26 20:42:30 +03007486 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007487 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007488 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007489
7490 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7491 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7492 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7493 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7494 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7495
Imre Deakdccbea32015-06-22 23:35:51 +03007496 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007497}
7498
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007499static void
7500i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7501 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007502{
7503 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007504 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007505 u32 val, base, offset;
7506 int pipe = crtc->pipe, plane = crtc->plane;
7507 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007508 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007509 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007510 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007511
Damien Lespiau42a7b082015-02-05 19:35:13 +00007512 val = I915_READ(DSPCNTR(plane));
7513 if (!(val & DISPLAY_PLANE_ENABLE))
7514 return;
7515
Damien Lespiaud9806c92015-01-21 14:07:19 +00007516 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007517 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007518 DRM_DEBUG_KMS("failed to alloc fb\n");
7519 return;
7520 }
7521
Damien Lespiau1b842c82015-01-21 13:50:54 +00007522 fb = &intel_fb->base;
7523
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007524 fb->dev = dev;
7525
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007526 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007527 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007528 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007529 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007530 }
7531 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007532
7533 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007534 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007535 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007536
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007537 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007538 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007539 offset = I915_READ(DSPTILEOFF(plane));
7540 else
7541 offset = I915_READ(DSPLINOFF(plane));
7542 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7543 } else {
7544 base = I915_READ(DSPADDR(plane));
7545 }
7546 plane_config->base = base;
7547
7548 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007549 fb->width = ((val >> 16) & 0xfff) + 1;
7550 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007551
7552 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007553 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007554
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007555 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007556
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007557 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007558
Damien Lespiau2844a922015-01-20 12:51:48 +00007559 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7560 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007561 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007562 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007563
Damien Lespiau2d140302015-02-05 17:22:18 +00007564 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007565}
7566
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007567static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007568 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007569{
7570 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007571 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007572 int pipe = pipe_config->cpu_transcoder;
7573 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007574 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007575 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007576 int refclk = 100000;
7577
Ville Syrjäläb5219732016-03-15 16:40:01 +02007578 /* In case of DSI, DPLL will not be used */
7579 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7580 return;
7581
Ville Syrjäläa5805162015-05-26 20:42:30 +03007582 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007583 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7584 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7585 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7586 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007587 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007588 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007589
7590 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007591 clock.m2 = (pll_dw0 & 0xff) << 22;
7592 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7593 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007594 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7595 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7596 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7597
Imre Deakdccbea32015-06-22 23:35:51 +03007598 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007599}
7600
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007601static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007602 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007603{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007604 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007605 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007606 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007607 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007608
Imre Deak17290502016-02-12 18:55:11 +02007609 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7610 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007611 return false;
7612
Daniel Vettere143a212013-07-04 12:01:15 +02007613 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007614 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007615
Imre Deak17290502016-02-12 18:55:11 +02007616 ret = false;
7617
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007618 tmp = I915_READ(PIPECONF(crtc->pipe));
7619 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007620 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007621
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007622 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7623 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007624 switch (tmp & PIPECONF_BPC_MASK) {
7625 case PIPECONF_6BPC:
7626 pipe_config->pipe_bpp = 18;
7627 break;
7628 case PIPECONF_8BPC:
7629 pipe_config->pipe_bpp = 24;
7630 break;
7631 case PIPECONF_10BPC:
7632 pipe_config->pipe_bpp = 30;
7633 break;
7634 default:
7635 break;
7636 }
7637 }
7638
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007639 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007640 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007641 pipe_config->limited_color_range = true;
7642
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007643 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007644 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7645
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007646 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007647 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007648
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007649 i9xx_get_pfit_config(crtc, pipe_config);
7650
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007651 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007652 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007653 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007654 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7655 else
7656 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007657 pipe_config->pixel_multiplier =
7658 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7659 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007660 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007661 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007662 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007663 tmp = I915_READ(DPLL(crtc->pipe));
7664 pipe_config->pixel_multiplier =
7665 ((tmp & SDVO_MULTIPLIER_MASK)
7666 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7667 } else {
7668 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7669 * port and will be fixed up in the encoder->get_config
7670 * function. */
7671 pipe_config->pixel_multiplier = 1;
7672 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007673 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007674 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007675 /*
7676 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7677 * on 830. Filter it out here so that we don't
7678 * report errors due to that.
7679 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007680 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007681 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7682
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007683 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7684 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007685 } else {
7686 /* Mask out read-only status bits. */
7687 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7688 DPLL_PORTC_READY_MASK |
7689 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007690 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007691
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007692 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007693 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007694 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007695 vlv_crtc_clock_get(crtc, pipe_config);
7696 else
7697 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007698
Ville Syrjälä0f646142015-08-26 19:39:18 +03007699 /*
7700 * Normally the dotclock is filled in by the encoder .get_config()
7701 * but in case the pipe is enabled w/o any ports we need a sane
7702 * default.
7703 */
7704 pipe_config->base.adjusted_mode.crtc_clock =
7705 pipe_config->port_clock / pipe_config->pixel_multiplier;
7706
Imre Deak17290502016-02-12 18:55:11 +02007707 ret = true;
7708
7709out:
7710 intel_display_power_put(dev_priv, power_domain);
7711
7712 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007713}
7714
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007715static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007716{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007717 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007718 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007719 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007720 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007721 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007722 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007723 bool has_ck505 = false;
7724 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007725 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007726
7727 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007728 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007729 switch (encoder->type) {
7730 case INTEL_OUTPUT_LVDS:
7731 has_panel = true;
7732 has_lvds = true;
7733 break;
7734 case INTEL_OUTPUT_EDP:
7735 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007736 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007737 has_cpu_edp = true;
7738 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007739 default:
7740 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007741 }
7742 }
7743
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007744 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007745 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007746 can_ssc = has_ck505;
7747 } else {
7748 has_ck505 = false;
7749 can_ssc = true;
7750 }
7751
Lyude1c1a24d2016-06-14 11:04:09 -04007752 /* Check if any DPLLs are using the SSC source */
7753 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7754 u32 temp = I915_READ(PCH_DPLL(i));
7755
7756 if (!(temp & DPLL_VCO_ENABLE))
7757 continue;
7758
7759 if ((temp & PLL_REF_INPUT_MASK) ==
7760 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7761 using_ssc_source = true;
7762 break;
7763 }
7764 }
7765
7766 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7767 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007768
7769 /* Ironlake: try to setup display ref clock before DPLL
7770 * enabling. This is only under driver's control after
7771 * PCH B stepping, previous chipset stepping should be
7772 * ignoring this setting.
7773 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007774 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007775
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007776 /* As we must carefully and slowly disable/enable each source in turn,
7777 * compute the final state we want first and check if we need to
7778 * make any changes at all.
7779 */
7780 final = val;
7781 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007782 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007783 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007784 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007785 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7786
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007787 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007788 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007789 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007790
Keith Packard199e5d72011-09-22 12:01:57 -07007791 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007792 final |= DREF_SSC_SOURCE_ENABLE;
7793
7794 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7795 final |= DREF_SSC1_ENABLE;
7796
7797 if (has_cpu_edp) {
7798 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7799 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7800 else
7801 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7802 } else
7803 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007804 } else if (using_ssc_source) {
7805 final |= DREF_SSC_SOURCE_ENABLE;
7806 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007807 }
7808
7809 if (final == val)
7810 return;
7811
7812 /* Always enable nonspread source */
7813 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7814
7815 if (has_ck505)
7816 val |= DREF_NONSPREAD_CK505_ENABLE;
7817 else
7818 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7819
7820 if (has_panel) {
7821 val &= ~DREF_SSC_SOURCE_MASK;
7822 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007823
Keith Packard199e5d72011-09-22 12:01:57 -07007824 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007825 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007826 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007827 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007828 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007829 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007830
7831 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007832 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007833 POSTING_READ(PCH_DREF_CONTROL);
7834 udelay(200);
7835
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007836 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007837
7838 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007839 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007840 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007841 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007842 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007843 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007844 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007845 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007846 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007847
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007848 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007849 POSTING_READ(PCH_DREF_CONTROL);
7850 udelay(200);
7851 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007852 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007853
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007854 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007855
7856 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007857 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007858
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007859 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007860 POSTING_READ(PCH_DREF_CONTROL);
7861 udelay(200);
7862
Lyude1c1a24d2016-06-14 11:04:09 -04007863 if (!using_ssc_source) {
7864 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007865
Lyude1c1a24d2016-06-14 11:04:09 -04007866 /* Turn off the SSC source */
7867 val &= ~DREF_SSC_SOURCE_MASK;
7868 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007869
Lyude1c1a24d2016-06-14 11:04:09 -04007870 /* Turn off SSC1 */
7871 val &= ~DREF_SSC1_ENABLE;
7872
7873 I915_WRITE(PCH_DREF_CONTROL, val);
7874 POSTING_READ(PCH_DREF_CONTROL);
7875 udelay(200);
7876 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007877 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007878
7879 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007880}
7881
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007882static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007883{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007884 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007885
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007886 tmp = I915_READ(SOUTH_CHICKEN2);
7887 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7888 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007889
Imre Deakcf3598c2016-06-28 13:37:31 +03007890 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7891 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007892 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007893
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007894 tmp = I915_READ(SOUTH_CHICKEN2);
7895 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7896 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007897
Imre Deakcf3598c2016-06-28 13:37:31 +03007898 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7899 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007900 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007901}
7902
7903/* WaMPhyProgramming:hsw */
7904static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7905{
7906 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007907
7908 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7909 tmp &= ~(0xFF << 24);
7910 tmp |= (0x12 << 24);
7911 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7912
Paulo Zanonidde86e22012-12-01 12:04:25 -02007913 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7914 tmp |= (1 << 11);
7915 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7916
7917 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7918 tmp |= (1 << 11);
7919 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7920
Paulo Zanonidde86e22012-12-01 12:04:25 -02007921 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7922 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7923 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7924
7925 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7926 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7927 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7928
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007929 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7930 tmp &= ~(7 << 13);
7931 tmp |= (5 << 13);
7932 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007933
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007934 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7935 tmp &= ~(7 << 13);
7936 tmp |= (5 << 13);
7937 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007938
7939 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7940 tmp &= ~0xFF;
7941 tmp |= 0x1C;
7942 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7943
7944 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7945 tmp &= ~0xFF;
7946 tmp |= 0x1C;
7947 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7948
7949 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7950 tmp &= ~(0xFF << 16);
7951 tmp |= (0x1C << 16);
7952 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7953
7954 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7955 tmp &= ~(0xFF << 16);
7956 tmp |= (0x1C << 16);
7957 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7958
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007959 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7960 tmp |= (1 << 27);
7961 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007962
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007963 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7964 tmp |= (1 << 27);
7965 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007966
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007967 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7968 tmp &= ~(0xF << 28);
7969 tmp |= (4 << 28);
7970 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007971
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007972 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7973 tmp &= ~(0xF << 28);
7974 tmp |= (4 << 28);
7975 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007976}
7977
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007978/* Implements 3 different sequences from BSpec chapter "Display iCLK
7979 * Programming" based on the parameters passed:
7980 * - Sequence to enable CLKOUT_DP
7981 * - Sequence to enable CLKOUT_DP without spread
7982 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7983 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007984static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7985 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007986{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007987 uint32_t reg, tmp;
7988
7989 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7990 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007991 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7992 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007993 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007994
Ville Syrjäläa5805162015-05-26 20:42:30 +03007995 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007996
7997 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7998 tmp &= ~SBI_SSCCTL_DISABLE;
7999 tmp |= SBI_SSCCTL_PATHALT;
8000 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8001
8002 udelay(24);
8003
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008004 if (with_spread) {
8005 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8006 tmp &= ~SBI_SSCCTL_PATHALT;
8007 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008008
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008009 if (with_fdi) {
8010 lpt_reset_fdi_mphy(dev_priv);
8011 lpt_program_fdi_mphy(dev_priv);
8012 }
8013 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008014
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008015 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008016 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8017 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8018 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008019
Ville Syrjäläa5805162015-05-26 20:42:30 +03008020 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008021}
8022
Paulo Zanoni47701c32013-07-23 11:19:25 -03008023/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008024static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03008025{
Paulo Zanoni47701c32013-07-23 11:19:25 -03008026 uint32_t reg, tmp;
8027
Ville Syrjäläa5805162015-05-26 20:42:30 +03008028 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008029
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008030 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008031 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8032 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8033 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8034
8035 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8036 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8037 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8038 tmp |= SBI_SSCCTL_PATHALT;
8039 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8040 udelay(32);
8041 }
8042 tmp |= SBI_SSCCTL_DISABLE;
8043 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8044 }
8045
Ville Syrjäläa5805162015-05-26 20:42:30 +03008046 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008047}
8048
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008049#define BEND_IDX(steps) ((50 + (steps)) / 5)
8050
8051static const uint16_t sscdivintphase[] = {
8052 [BEND_IDX( 50)] = 0x3B23,
8053 [BEND_IDX( 45)] = 0x3B23,
8054 [BEND_IDX( 40)] = 0x3C23,
8055 [BEND_IDX( 35)] = 0x3C23,
8056 [BEND_IDX( 30)] = 0x3D23,
8057 [BEND_IDX( 25)] = 0x3D23,
8058 [BEND_IDX( 20)] = 0x3E23,
8059 [BEND_IDX( 15)] = 0x3E23,
8060 [BEND_IDX( 10)] = 0x3F23,
8061 [BEND_IDX( 5)] = 0x3F23,
8062 [BEND_IDX( 0)] = 0x0025,
8063 [BEND_IDX( -5)] = 0x0025,
8064 [BEND_IDX(-10)] = 0x0125,
8065 [BEND_IDX(-15)] = 0x0125,
8066 [BEND_IDX(-20)] = 0x0225,
8067 [BEND_IDX(-25)] = 0x0225,
8068 [BEND_IDX(-30)] = 0x0325,
8069 [BEND_IDX(-35)] = 0x0325,
8070 [BEND_IDX(-40)] = 0x0425,
8071 [BEND_IDX(-45)] = 0x0425,
8072 [BEND_IDX(-50)] = 0x0525,
8073};
8074
8075/*
8076 * Bend CLKOUT_DP
8077 * steps -50 to 50 inclusive, in steps of 5
8078 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8079 * change in clock period = -(steps / 10) * 5.787 ps
8080 */
8081static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8082{
8083 uint32_t tmp;
8084 int idx = BEND_IDX(steps);
8085
8086 if (WARN_ON(steps % 5 != 0))
8087 return;
8088
8089 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8090 return;
8091
8092 mutex_lock(&dev_priv->sb_lock);
8093
8094 if (steps % 10 != 0)
8095 tmp = 0xAAAAAAAB;
8096 else
8097 tmp = 0x00000000;
8098 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8099
8100 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8101 tmp &= 0xffff0000;
8102 tmp |= sscdivintphase[idx];
8103 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8104
8105 mutex_unlock(&dev_priv->sb_lock);
8106}
8107
8108#undef BEND_IDX
8109
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008110static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008111{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008112 struct intel_encoder *encoder;
8113 bool has_vga = false;
8114
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008115 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008116 switch (encoder->type) {
8117 case INTEL_OUTPUT_ANALOG:
8118 has_vga = true;
8119 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008120 default:
8121 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008122 }
8123 }
8124
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008125 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008126 lpt_bend_clkout_dp(dev_priv, 0);
8127 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008128 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008129 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008130 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008131}
8132
Paulo Zanonidde86e22012-12-01 12:04:25 -02008133/*
8134 * Initialize reference clocks when the driver loads
8135 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008136void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008137{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008138 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008139 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008140 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008141 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008142}
8143
Daniel Vetter6ff93602013-04-19 11:24:36 +02008144static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008145{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008146 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8148 int pipe = intel_crtc->pipe;
8149 uint32_t val;
8150
Daniel Vetter78114072013-06-13 00:54:57 +02008151 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008152
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008153 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008154 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008155 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008156 break;
8157 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008158 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008159 break;
8160 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008161 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008162 break;
8163 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008164 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008165 break;
8166 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008167 /* Case prevented by intel_choose_pipe_bpp_dither. */
8168 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008169 }
8170
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008171 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008172 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8173
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008174 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008175 val |= PIPECONF_INTERLACED_ILK;
8176 else
8177 val |= PIPECONF_PROGRESSIVE;
8178
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008179 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008180 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008181
Paulo Zanonic8203562012-09-12 10:06:29 -03008182 I915_WRITE(PIPECONF(pipe), val);
8183 POSTING_READ(PIPECONF(pipe));
8184}
8185
Daniel Vetter6ff93602013-04-19 11:24:36 +02008186static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008187{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008188 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008190 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008191 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008192
Jani Nikula391bf042016-03-18 17:05:40 +02008193 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008194 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8195
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008196 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008197 val |= PIPECONF_INTERLACED_ILK;
8198 else
8199 val |= PIPECONF_PROGRESSIVE;
8200
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008201 I915_WRITE(PIPECONF(cpu_transcoder), val);
8202 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008203}
8204
Jani Nikula391bf042016-03-18 17:05:40 +02008205static void haswell_set_pipemisc(struct drm_crtc *crtc)
8206{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008207 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Shashank Sharmab22ca992017-07-24 19:19:32 +05308209 struct intel_crtc_state *config = intel_crtc->config;
Jani Nikula391bf042016-03-18 17:05:40 +02008210
8211 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8212 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008213
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008214 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008215 case 18:
8216 val |= PIPEMISC_DITHER_6_BPC;
8217 break;
8218 case 24:
8219 val |= PIPEMISC_DITHER_8_BPC;
8220 break;
8221 case 30:
8222 val |= PIPEMISC_DITHER_10_BPC;
8223 break;
8224 case 36:
8225 val |= PIPEMISC_DITHER_12_BPC;
8226 break;
8227 default:
8228 /* Case prevented by pipe_config_set_bpp. */
8229 BUG();
8230 }
8231
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008232 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008233 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8234
Shashank Sharmab22ca992017-07-24 19:19:32 +05308235 if (config->ycbcr420) {
8236 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8237 PIPEMISC_YUV420_ENABLE |
8238 PIPEMISC_YUV420_MODE_FULL_BLEND;
8239 }
8240
Jani Nikula391bf042016-03-18 17:05:40 +02008241 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008242 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008243}
8244
Paulo Zanonid4b19312012-11-29 11:29:32 -02008245int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8246{
8247 /*
8248 * Account for spread spectrum to avoid
8249 * oversubscribing the link. Max center spread
8250 * is 2.5%; use 5% for safety's sake.
8251 */
8252 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008253 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008254}
8255
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008256static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008257{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008258 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008259}
8260
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008261static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8262 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008263 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008264{
8265 struct drm_crtc *crtc = &intel_crtc->base;
8266 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008267 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008268 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008269 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008270
Chris Wilsonc1858122010-12-03 21:35:48 +00008271 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008272 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008273 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008274 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008275 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008276 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008277 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008278 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008279 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008280
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008281 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008282
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008283 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8284 fp |= FP_CB_TUNE;
8285
8286 if (reduced_clock) {
8287 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8288
8289 if (reduced_clock->m < factor * reduced_clock->n)
8290 fp2 |= FP_CB_TUNE;
8291 } else {
8292 fp2 = fp;
8293 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008294
Chris Wilson5eddb702010-09-11 13:48:45 +01008295 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008296
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008297 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008298 dpll |= DPLLB_MODE_LVDS;
8299 else
8300 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008301
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008302 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008303 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008304
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008305 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8306 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008307 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008308
Ville Syrjälä37a56502016-06-22 21:57:04 +03008309 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008310 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008311
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008312 /*
8313 * The high speed IO clock is only really required for
8314 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8315 * possible to share the DPLL between CRT and HDMI. Enabling
8316 * the clock needlessly does no real harm, except use up a
8317 * bit of power potentially.
8318 *
8319 * We'll limit this to IVB with 3 pipes, since it has only two
8320 * DPLLs and so DPLL sharing is the only way to get three pipes
8321 * driving PCH ports at the same time. On SNB we could do this,
8322 * and potentially avoid enabling the second DPLL, but it's not
8323 * clear if it''s a win or loss power wise. No point in doing
8324 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8325 */
8326 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8327 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8328 dpll |= DPLL_SDVO_HIGH_SPEED;
8329
Eric Anholta07d6782011-03-30 13:01:08 -07008330 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008331 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008332 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008333 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008334
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008335 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008336 case 5:
8337 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8338 break;
8339 case 7:
8340 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8341 break;
8342 case 10:
8343 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8344 break;
8345 case 14:
8346 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8347 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008348 }
8349
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008350 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8351 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008352 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008353 else
8354 dpll |= PLL_REF_INPUT_DREFCLK;
8355
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008356 dpll |= DPLL_VCO_ENABLE;
8357
8358 crtc_state->dpll_hw_state.dpll = dpll;
8359 crtc_state->dpll_hw_state.fp0 = fp;
8360 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008361}
8362
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008363static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8364 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008365{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008366 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008367 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008368 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008369 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008370
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008371 memset(&crtc_state->dpll_hw_state, 0,
8372 sizeof(crtc_state->dpll_hw_state));
8373
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008374 crtc->lowfreq_avail = false;
8375
8376 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8377 if (!crtc_state->has_pch_encoder)
8378 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008379
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008380 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008381 if (intel_panel_use_ssc(dev_priv)) {
8382 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8383 dev_priv->vbt.lvds_ssc_freq);
8384 refclk = dev_priv->vbt.lvds_ssc_freq;
8385 }
8386
8387 if (intel_is_dual_link_lvds(dev)) {
8388 if (refclk == 100000)
8389 limit = &intel_limits_ironlake_dual_lvds_100m;
8390 else
8391 limit = &intel_limits_ironlake_dual_lvds;
8392 } else {
8393 if (refclk == 100000)
8394 limit = &intel_limits_ironlake_single_lvds_100m;
8395 else
8396 limit = &intel_limits_ironlake_single_lvds;
8397 }
8398 } else {
8399 limit = &intel_limits_ironlake_dac;
8400 }
8401
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008402 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008403 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8404 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008405 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8406 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008407 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008408
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008409 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008410
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008411 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008412 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8413 pipe_name(crtc->pipe));
8414 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008415 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008416
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008417 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008418}
8419
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008420static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8421 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008422{
8423 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008424 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008425 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008426
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008427 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8428 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8429 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8430 & ~TU_SIZE_MASK;
8431 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8432 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8433 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8434}
8435
8436static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8437 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008438 struct intel_link_m_n *m_n,
8439 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008440{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008441 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008442 enum pipe pipe = crtc->pipe;
8443
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008444 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008445 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8446 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8447 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8448 & ~TU_SIZE_MASK;
8449 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8450 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8451 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008452 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8453 * gen < 8) and if DRRS is supported (to make sure the
8454 * registers are not unnecessarily read).
8455 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008456 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008457 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008458 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8459 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8460 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8461 & ~TU_SIZE_MASK;
8462 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8463 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8464 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8465 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008466 } else {
8467 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8468 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8469 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8470 & ~TU_SIZE_MASK;
8471 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8472 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8473 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8474 }
8475}
8476
8477void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008478 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008479{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008480 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008481 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8482 else
8483 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008484 &pipe_config->dp_m_n,
8485 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008486}
8487
Daniel Vetter72419202013-04-04 13:28:53 +02008488static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008489 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008490{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008491 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008492 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008493}
8494
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008495static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008496 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008497{
8498 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008499 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008500 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8501 uint32_t ps_ctrl = 0;
8502 int id = -1;
8503 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008504
Chandra Kondurua1b22782015-04-07 15:28:45 -07008505 /* find scaler attached to this pipe */
8506 for (i = 0; i < crtc->num_scalers; i++) {
8507 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8508 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8509 id = i;
8510 pipe_config->pch_pfit.enabled = true;
8511 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8512 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8513 break;
8514 }
8515 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008516
Chandra Kondurua1b22782015-04-07 15:28:45 -07008517 scaler_state->scaler_id = id;
8518 if (id >= 0) {
8519 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8520 } else {
8521 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008522 }
8523}
8524
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008525static void
8526skylake_get_initial_plane_config(struct intel_crtc *crtc,
8527 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008528{
8529 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008530 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00008531 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008532 int pipe = crtc->pipe;
8533 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008534 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008535 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008536 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008537
Damien Lespiaud9806c92015-01-21 14:07:19 +00008538 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008539 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008540 DRM_DEBUG_KMS("failed to alloc fb\n");
8541 return;
8542 }
8543
Damien Lespiau1b842c82015-01-21 13:50:54 +00008544 fb = &intel_fb->base;
8545
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008546 fb->dev = dev;
8547
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008548 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008549 if (!(val & PLANE_CTL_ENABLE))
8550 goto error;
8551
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008552 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8553 fourcc = skl_format_to_fourcc(pixel_format,
8554 val & PLANE_CTL_ORDER_RGBX,
8555 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008556 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008557
Damien Lespiau40f46282015-02-27 11:15:21 +00008558 tiling = val & PLANE_CTL_TILED_MASK;
8559 switch (tiling) {
8560 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008561 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008562 break;
8563 case PLANE_CTL_TILED_X:
8564 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008565 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008566 break;
8567 case PLANE_CTL_TILED_Y:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008568 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8569 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8570 else
8571 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008572 break;
8573 case PLANE_CTL_TILED_YF:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008574 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8575 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8576 else
8577 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008578 break;
8579 default:
8580 MISSING_CASE(tiling);
8581 goto error;
8582 }
8583
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008584 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8585 plane_config->base = base;
8586
8587 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8588
8589 val = I915_READ(PLANE_SIZE(pipe, 0));
8590 fb->height = ((val >> 16) & 0xfff) + 1;
8591 fb->width = ((val >> 0) & 0x1fff) + 1;
8592
8593 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008594 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008595 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8596
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008597 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008598
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008599 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008600
8601 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8602 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008603 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008604 plane_config->size);
8605
Damien Lespiau2d140302015-02-05 17:22:18 +00008606 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008607 return;
8608
8609error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008610 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008611}
8612
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008613static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008614 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008615{
8616 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008617 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008618 uint32_t tmp;
8619
8620 tmp = I915_READ(PF_CTL(crtc->pipe));
8621
8622 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008623 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008624 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8625 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008626
8627 /* We currently do not free assignements of panel fitters on
8628 * ivb/hsw (since we don't use the higher upscaling modes which
8629 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008630 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008631 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8632 PF_PIPE_SEL_IVB(crtc->pipe));
8633 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008634 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008635}
8636
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008637static void
8638ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8639 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008640{
8641 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008642 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008643 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008644 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008645 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008646 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008647 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008648 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008649
Damien Lespiau42a7b082015-02-05 19:35:13 +00008650 val = I915_READ(DSPCNTR(pipe));
8651 if (!(val & DISPLAY_PLANE_ENABLE))
8652 return;
8653
Damien Lespiaud9806c92015-01-21 14:07:19 +00008654 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008655 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008656 DRM_DEBUG_KMS("failed to alloc fb\n");
8657 return;
8658 }
8659
Damien Lespiau1b842c82015-01-21 13:50:54 +00008660 fb = &intel_fb->base;
8661
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008662 fb->dev = dev;
8663
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008664 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008665 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008666 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008667 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008668 }
8669 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008670
8671 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008672 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008673 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008674
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008675 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01008676 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008677 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008678 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008679 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008680 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008681 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008682 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008683 }
8684 plane_config->base = base;
8685
8686 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008687 fb->width = ((val >> 16) & 0xfff) + 1;
8688 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008689
8690 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008691 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008692
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008693 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008694
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008695 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008696
Damien Lespiau2844a922015-01-20 12:51:48 +00008697 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8698 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008699 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008700 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008701
Damien Lespiau2d140302015-02-05 17:22:18 +00008702 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008703}
8704
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008705static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008706 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008707{
8708 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008709 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008710 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008711 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008712 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008713
Imre Deak17290502016-02-12 18:55:11 +02008714 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8715 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008716 return false;
8717
Daniel Vettere143a212013-07-04 12:01:15 +02008718 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008719 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008720
Imre Deak17290502016-02-12 18:55:11 +02008721 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008722 tmp = I915_READ(PIPECONF(crtc->pipe));
8723 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008724 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008725
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008726 switch (tmp & PIPECONF_BPC_MASK) {
8727 case PIPECONF_6BPC:
8728 pipe_config->pipe_bpp = 18;
8729 break;
8730 case PIPECONF_8BPC:
8731 pipe_config->pipe_bpp = 24;
8732 break;
8733 case PIPECONF_10BPC:
8734 pipe_config->pipe_bpp = 30;
8735 break;
8736 case PIPECONF_12BPC:
8737 pipe_config->pipe_bpp = 36;
8738 break;
8739 default:
8740 break;
8741 }
8742
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008743 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8744 pipe_config->limited_color_range = true;
8745
Daniel Vetterab9412b2013-05-03 11:49:46 +02008746 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008747 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008748 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008749
Daniel Vetter88adfff2013-03-28 10:42:01 +01008750 pipe_config->has_pch_encoder = true;
8751
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008752 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8753 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8754 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008755
8756 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008757
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008758 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008759 /*
8760 * The pipe->pch transcoder and pch transcoder->pll
8761 * mapping is fixed.
8762 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008763 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008764 } else {
8765 tmp = I915_READ(PCH_DPLL_SEL);
8766 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008767 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008768 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008769 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008770 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008771
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008772 pipe_config->shared_dpll =
8773 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8774 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008775
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008776 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8777 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008778
8779 tmp = pipe_config->dpll_hw_state.dpll;
8780 pipe_config->pixel_multiplier =
8781 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8782 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008783
8784 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008785 } else {
8786 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008787 }
8788
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008789 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008790 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008791
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008792 ironlake_get_pfit_config(crtc, pipe_config);
8793
Imre Deak17290502016-02-12 18:55:11 +02008794 ret = true;
8795
8796out:
8797 intel_display_power_put(dev_priv, power_domain);
8798
8799 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008800}
8801
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008802static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8803{
Chris Wilson91c8a322016-07-05 10:40:23 +01008804 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008805 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008806
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008807 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008808 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008809 pipe_name(crtc->pipe));
8810
Imre Deak9c3a16c2017-08-14 18:15:30 +03008811 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL)),
8812 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008813 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008814 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8815 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008816 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008817 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008818 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008819 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008820 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008821 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008822 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008823 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008824 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008825 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008826 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008827
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008828 /*
8829 * In theory we can still leave IRQs enabled, as long as only the HPD
8830 * interrupts remain enabled. We used to check for that, but since it's
8831 * gen-specific and since we only disable LCPLL after we fully disable
8832 * the interrupts, the check below should be enough.
8833 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008834 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008835}
8836
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008837static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8838{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008839 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008840 return I915_READ(D_COMP_HSW);
8841 else
8842 return I915_READ(D_COMP_BDW);
8843}
8844
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008845static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8846{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008847 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008848 mutex_lock(&dev_priv->rps.hw_lock);
8849 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8850 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008851 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008852 mutex_unlock(&dev_priv->rps.hw_lock);
8853 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008854 I915_WRITE(D_COMP_BDW, val);
8855 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008856 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008857}
8858
8859/*
8860 * This function implements pieces of two sequences from BSpec:
8861 * - Sequence for display software to disable LCPLL
8862 * - Sequence for display software to allow package C8+
8863 * The steps implemented here are just the steps that actually touch the LCPLL
8864 * register. Callers should take care of disabling all the display engine
8865 * functions, doing the mode unset, fixing interrupts, etc.
8866 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008867static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8868 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008869{
8870 uint32_t val;
8871
8872 assert_can_disable_lcpll(dev_priv);
8873
8874 val = I915_READ(LCPLL_CTL);
8875
8876 if (switch_to_fclk) {
8877 val |= LCPLL_CD_SOURCE_FCLK;
8878 I915_WRITE(LCPLL_CTL, val);
8879
Imre Deakf53dd632016-06-28 13:37:32 +03008880 if (wait_for_us(I915_READ(LCPLL_CTL) &
8881 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008882 DRM_ERROR("Switching to FCLK failed\n");
8883
8884 val = I915_READ(LCPLL_CTL);
8885 }
8886
8887 val |= LCPLL_PLL_DISABLE;
8888 I915_WRITE(LCPLL_CTL, val);
8889 POSTING_READ(LCPLL_CTL);
8890
Chris Wilson24d84412016-06-30 15:33:07 +01008891 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008892 DRM_ERROR("LCPLL still locked\n");
8893
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008894 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008895 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008896 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008897 ndelay(100);
8898
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008899 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8900 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008901 DRM_ERROR("D_COMP RCOMP still in progress\n");
8902
8903 if (allow_power_down) {
8904 val = I915_READ(LCPLL_CTL);
8905 val |= LCPLL_POWER_DOWN_ALLOW;
8906 I915_WRITE(LCPLL_CTL, val);
8907 POSTING_READ(LCPLL_CTL);
8908 }
8909}
8910
8911/*
8912 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8913 * source.
8914 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008915static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008916{
8917 uint32_t val;
8918
8919 val = I915_READ(LCPLL_CTL);
8920
8921 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8922 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8923 return;
8924
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008925 /*
8926 * Make sure we're not on PC8 state before disabling PC8, otherwise
8927 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008928 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008929 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008930
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008931 if (val & LCPLL_POWER_DOWN_ALLOW) {
8932 val &= ~LCPLL_POWER_DOWN_ALLOW;
8933 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008934 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008935 }
8936
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008937 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008938 val |= D_COMP_COMP_FORCE;
8939 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008940 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008941
8942 val = I915_READ(LCPLL_CTL);
8943 val &= ~LCPLL_PLL_DISABLE;
8944 I915_WRITE(LCPLL_CTL, val);
8945
Chris Wilson93220c02016-06-30 15:33:08 +01008946 if (intel_wait_for_register(dev_priv,
8947 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8948 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008949 DRM_ERROR("LCPLL not locked yet\n");
8950
8951 if (val & LCPLL_CD_SOURCE_FCLK) {
8952 val = I915_READ(LCPLL_CTL);
8953 val &= ~LCPLL_CD_SOURCE_FCLK;
8954 I915_WRITE(LCPLL_CTL, val);
8955
Imre Deakf53dd632016-06-28 13:37:32 +03008956 if (wait_for_us((I915_READ(LCPLL_CTL) &
8957 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008958 DRM_ERROR("Switching back to LCPLL failed\n");
8959 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008960
Mika Kuoppala59bad942015-01-16 11:34:40 +02008961 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008962 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008963}
8964
Paulo Zanoni765dab672014-03-07 20:08:18 -03008965/*
8966 * Package states C8 and deeper are really deep PC states that can only be
8967 * reached when all the devices on the system allow it, so even if the graphics
8968 * device allows PC8+, it doesn't mean the system will actually get to these
8969 * states. Our driver only allows PC8+ when going into runtime PM.
8970 *
8971 * The requirements for PC8+ are that all the outputs are disabled, the power
8972 * well is disabled and most interrupts are disabled, and these are also
8973 * requirements for runtime PM. When these conditions are met, we manually do
8974 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8975 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8976 * hang the machine.
8977 *
8978 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8979 * the state of some registers, so when we come back from PC8+ we need to
8980 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8981 * need to take care of the registers kept by RC6. Notice that this happens even
8982 * if we don't put the device in PCI D3 state (which is what currently happens
8983 * because of the runtime PM support).
8984 *
8985 * For more, read "Display Sequences for Package C8" on the hardware
8986 * documentation.
8987 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008988void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008989{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008990 uint32_t val;
8991
Paulo Zanonic67a4702013-08-19 13:18:09 -03008992 DRM_DEBUG_KMS("Enabling package C8+\n");
8993
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008994 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008995 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8996 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8997 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8998 }
8999
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009000 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009001 hsw_disable_lcpll(dev_priv, true, true);
9002}
9003
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009004void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009005{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009006 uint32_t val;
9007
Paulo Zanonic67a4702013-08-19 13:18:09 -03009008 DRM_DEBUG_KMS("Disabling package C8+\n");
9009
9010 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009011 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009012
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009013 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009014 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9015 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9016 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9017 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009018}
9019
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009020static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9021 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009022{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009023 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009024 struct intel_encoder *encoder =
9025 intel_ddi_get_crtc_new_encoder(crtc_state);
9026
9027 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
9028 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9029 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009030 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009031 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009032 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009033
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009034 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009035
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009036 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009037}
9038
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009039static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
9040 enum port port,
9041 struct intel_crtc_state *pipe_config)
9042{
9043 enum intel_dpll_id id;
9044 u32 temp;
9045
9046 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
Paulo Zanonidfbd4502017-08-25 16:40:04 -03009047 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009048
9049 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
9050 return;
9051
9052 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9053}
9054
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309055static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9056 enum port port,
9057 struct intel_crtc_state *pipe_config)
9058{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009059 enum intel_dpll_id id;
9060
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309061 switch (port) {
9062 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02009063 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309064 break;
9065 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02009066 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309067 break;
9068 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02009069 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309070 break;
9071 default:
9072 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009073 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309074 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009075
9076 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309077}
9078
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009079static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9080 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009081 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009082{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009083 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009084 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009085
9086 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009087 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009088
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009089 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009090 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009091
9092 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009093}
9094
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009095static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9096 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009097 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009098{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009099 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009100 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009101
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009102 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009103 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009104 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009105 break;
9106 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009107 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009108 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009109 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009110 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009111 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009112 case PORT_CLK_SEL_LCPLL_810:
9113 id = DPLL_ID_LCPLL_810;
9114 break;
9115 case PORT_CLK_SEL_LCPLL_1350:
9116 id = DPLL_ID_LCPLL_1350;
9117 break;
9118 case PORT_CLK_SEL_LCPLL_2700:
9119 id = DPLL_ID_LCPLL_2700;
9120 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009121 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009122 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009123 /* fall through */
9124 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009125 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009126 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009127
9128 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009129}
9130
Jani Nikulacf304292016-03-18 17:05:41 +02009131static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9132 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009133 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009134{
9135 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009136 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009137 enum intel_display_power_domain power_domain;
9138 u32 tmp;
9139
Imre Deakd9a7bc62016-05-12 16:18:50 +03009140 /*
9141 * The pipe->transcoder mapping is fixed with the exception of the eDP
9142 * transcoder handled below.
9143 */
Jani Nikulacf304292016-03-18 17:05:41 +02009144 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9145
9146 /*
9147 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9148 * consistency and less surprising code; it's in always on power).
9149 */
9150 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9151 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9152 enum pipe trans_edp_pipe;
9153 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9154 default:
9155 WARN(1, "unknown pipe linked to edp transcoder\n");
9156 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9157 case TRANS_DDI_EDP_INPUT_A_ON:
9158 trans_edp_pipe = PIPE_A;
9159 break;
9160 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9161 trans_edp_pipe = PIPE_B;
9162 break;
9163 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9164 trans_edp_pipe = PIPE_C;
9165 break;
9166 }
9167
9168 if (trans_edp_pipe == crtc->pipe)
9169 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9170 }
9171
9172 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9173 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9174 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009175 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009176
9177 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9178
9179 return tmp & PIPECONF_ENABLE;
9180}
9181
Jani Nikula4d1de972016-03-18 17:05:42 +02009182static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9183 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009184 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009185{
9186 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009187 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009188 enum intel_display_power_domain power_domain;
9189 enum port port;
9190 enum transcoder cpu_transcoder;
9191 u32 tmp;
9192
Jani Nikula4d1de972016-03-18 17:05:42 +02009193 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9194 if (port == PORT_A)
9195 cpu_transcoder = TRANSCODER_DSI_A;
9196 else
9197 cpu_transcoder = TRANSCODER_DSI_C;
9198
9199 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9200 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9201 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009202 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009203
Imre Deakdb18b6a2016-03-24 12:41:40 +02009204 /*
9205 * The PLL needs to be enabled with a valid divider
9206 * configuration, otherwise accessing DSI registers will hang
9207 * the machine. See BSpec North Display Engine
9208 * registers/MIPI[BXT]. We can break out here early, since we
9209 * need the same DSI PLL to be enabled for both DSI ports.
9210 */
9211 if (!intel_dsi_pll_is_enabled(dev_priv))
9212 break;
9213
Jani Nikula4d1de972016-03-18 17:05:42 +02009214 /* XXX: this works for video mode only */
9215 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9216 if (!(tmp & DPI_ENABLE))
9217 continue;
9218
9219 tmp = I915_READ(MIPI_CTRL(port));
9220 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9221 continue;
9222
9223 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009224 break;
9225 }
9226
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009227 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009228}
9229
Daniel Vetter26804af2014-06-25 22:01:55 +03009230static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009231 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009232{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009233 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009234 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009235 enum port port;
9236 uint32_t tmp;
9237
9238 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9239
9240 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9241
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009242 if (IS_CANNONLAKE(dev_priv))
9243 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9244 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009245 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009246 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309247 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009248 else
9249 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009250
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009251 pll = pipe_config->shared_dpll;
9252 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009253 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9254 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009255 }
9256
Daniel Vetter26804af2014-06-25 22:01:55 +03009257 /*
9258 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9259 * DDI E. So just check whether this pipe is wired to DDI E and whether
9260 * the PCH transcoder is on.
9261 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009262 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009263 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009264 pipe_config->has_pch_encoder = true;
9265
9266 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9267 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9268 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9269
9270 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9271 }
9272}
9273
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009274static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009275 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009276{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009277 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009278 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009279 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009280 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009281
Imre Deake79dfb52017-07-20 01:50:57 +03009282 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009283
Imre Deak17290502016-02-12 18:55:11 +02009284 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9285 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009286 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009287 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009288
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009289 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009290
Jani Nikulacf304292016-03-18 17:05:41 +02009291 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009292
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009293 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009294 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9295 WARN_ON(active);
9296 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009297 }
9298
Jani Nikulacf304292016-03-18 17:05:41 +02009299 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009300 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009301
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009302 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009303 haswell_get_ddi_port_state(crtc, pipe_config);
9304 intel_get_pipe_timings(crtc, pipe_config);
9305 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009306
Jani Nikulabc58be62016-03-18 17:05:39 +02009307 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009308
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009309 pipe_config->gamma_mode =
9310 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9311
Shashank Sharmab22ca992017-07-24 19:19:32 +05309312 if (IS_BROADWELL(dev_priv) || dev_priv->info.gen >= 9) {
9313 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9314 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9315
9316 if (IS_GEMINILAKE(dev_priv) || dev_priv->info.gen >= 10) {
9317 bool blend_mode_420 = tmp &
9318 PIPEMISC_YUV420_MODE_FULL_BLEND;
9319
9320 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9321 if (pipe_config->ycbcr420 != clrspace_yuv ||
9322 pipe_config->ycbcr420 != blend_mode_420)
9323 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9324 } else if (clrspace_yuv) {
9325 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9326 }
9327 }
9328
Imre Deak17290502016-02-12 18:55:11 +02009329 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9330 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009331 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009332 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009333 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009334 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009335 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009336 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009337
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009338 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -08009339 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9340 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009341
Jani Nikula4d1de972016-03-18 17:05:42 +02009342 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9343 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009344 pipe_config->pixel_multiplier =
9345 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9346 } else {
9347 pipe_config->pixel_multiplier = 1;
9348 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009349
Imre Deak17290502016-02-12 18:55:11 +02009350out:
9351 for_each_power_domain(power_domain, power_domain_mask)
9352 intel_display_power_put(dev_priv, power_domain);
9353
Jani Nikulacf304292016-03-18 17:05:41 +02009354 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009355}
9356
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009357static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009358{
9359 struct drm_i915_private *dev_priv =
9360 to_i915(plane_state->base.plane->dev);
9361 const struct drm_framebuffer *fb = plane_state->base.fb;
9362 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9363 u32 base;
9364
9365 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9366 base = obj->phys_handle->busaddr;
9367 else
9368 base = intel_plane_ggtt_offset(plane_state);
9369
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009370 base += plane_state->main.offset;
9371
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009372 /* ILK+ do this automagically */
9373 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009374 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009375 base += (plane_state->base.crtc_h *
9376 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9377
9378 return base;
9379}
9380
Ville Syrjäläed270222017-03-27 21:55:36 +03009381static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9382{
9383 int x = plane_state->base.crtc_x;
9384 int y = plane_state->base.crtc_y;
9385 u32 pos = 0;
9386
9387 if (x < 0) {
9388 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9389 x = -x;
9390 }
9391 pos |= x << CURSOR_X_SHIFT;
9392
9393 if (y < 0) {
9394 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9395 y = -y;
9396 }
9397 pos |= y << CURSOR_Y_SHIFT;
9398
9399 return pos;
9400}
9401
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009402static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9403{
9404 const struct drm_mode_config *config =
9405 &plane_state->base.plane->dev->mode_config;
9406 int width = plane_state->base.crtc_w;
9407 int height = plane_state->base.crtc_h;
9408
9409 return width > 0 && width <= config->cursor_width &&
9410 height > 0 && height <= config->cursor_height;
9411}
9412
Ville Syrjälä659056f2017-03-27 21:55:39 +03009413static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9414 struct intel_plane_state *plane_state)
9415{
9416 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009417 int src_x, src_y;
9418 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009419 int ret;
9420
9421 ret = drm_plane_helper_check_state(&plane_state->base,
Ville Syrjälä10b47ee2017-11-01 22:15:58 +02009422 &crtc_state->base,
Ville Syrjälä659056f2017-03-27 21:55:39 +03009423 &plane_state->clip,
9424 DRM_PLANE_HELPER_NO_SCALING,
9425 DRM_PLANE_HELPER_NO_SCALING,
9426 true, true);
9427 if (ret)
9428 return ret;
9429
9430 if (!fb)
9431 return 0;
9432
9433 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9434 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9435 return -EINVAL;
9436 }
9437
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009438 src_x = plane_state->base.src_x >> 16;
9439 src_y = plane_state->base.src_y >> 16;
9440
9441 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9442 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9443
9444 if (src_x != 0 || src_y != 0) {
9445 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9446 return -EINVAL;
9447 }
9448
9449 plane_state->main.offset = offset;
9450
Ville Syrjälä659056f2017-03-27 21:55:39 +03009451 return 0;
9452}
9453
Ville Syrjälä292889e2017-03-17 23:18:01 +02009454static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9455 const struct intel_plane_state *plane_state)
9456{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009457 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009458
Ville Syrjälä292889e2017-03-17 23:18:01 +02009459 return CURSOR_ENABLE |
9460 CURSOR_GAMMA_ENABLE |
9461 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009462 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009463}
9464
Ville Syrjälä659056f2017-03-27 21:55:39 +03009465static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9466{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009467 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009468
9469 /*
9470 * 845g/865g are only limited by the width of their cursors,
9471 * the height is arbitrary up to the precision of the register.
9472 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009473 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009474}
9475
9476static int i845_check_cursor(struct intel_plane *plane,
9477 struct intel_crtc_state *crtc_state,
9478 struct intel_plane_state *plane_state)
9479{
9480 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009481 int ret;
9482
9483 ret = intel_check_cursor(crtc_state, plane_state);
9484 if (ret)
9485 return ret;
9486
9487 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009488 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009489 return 0;
9490
9491 /* Check for which cursor types we support */
9492 if (!i845_cursor_size_ok(plane_state)) {
9493 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9494 plane_state->base.crtc_w,
9495 plane_state->base.crtc_h);
9496 return -EINVAL;
9497 }
9498
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009499 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009500 case 256:
9501 case 512:
9502 case 1024:
9503 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009504 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009505 default:
9506 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9507 fb->pitches[0]);
9508 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009509 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009510
Ville Syrjälä659056f2017-03-27 21:55:39 +03009511 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9512
9513 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009514}
9515
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009516static void i845_update_cursor(struct intel_plane *plane,
9517 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009518 const struct intel_plane_state *plane_state)
9519{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009520 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009521 u32 cntl = 0, base = 0, pos = 0, size = 0;
9522 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009523
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009524 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009525 unsigned int width = plane_state->base.crtc_w;
9526 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009527
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009528 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009529 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009530
9531 base = intel_cursor_base(plane_state);
9532 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009533 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009534
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009535 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9536
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009537 /* On these chipsets we can only modify the base/size/stride
9538 * whilst the cursor is disabled.
9539 */
9540 if (plane->cursor.base != base ||
9541 plane->cursor.size != size ||
9542 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009543 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009544 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009545 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009546 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009547 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009548
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009549 plane->cursor.base = base;
9550 plane->cursor.size = size;
9551 plane->cursor.cntl = cntl;
9552 } else {
9553 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009554 }
9555
Ville Syrjälä75343a42017-03-27 21:55:38 +03009556 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009557
9558 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9559}
9560
9561static void i845_disable_cursor(struct intel_plane *plane,
9562 struct intel_crtc *crtc)
9563{
9564 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009565}
9566
Ville Syrjälä292889e2017-03-17 23:18:01 +02009567static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9568 const struct intel_plane_state *plane_state)
9569{
9570 struct drm_i915_private *dev_priv =
9571 to_i915(plane_state->base.plane->dev);
9572 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009573 u32 cntl;
9574
9575 cntl = MCURSOR_GAMMA_ENABLE;
9576
9577 if (HAS_DDI(dev_priv))
9578 cntl |= CURSOR_PIPE_CSC_ENABLE;
9579
Ville Syrjäläd509e282017-03-27 21:55:32 +03009580 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009581
9582 switch (plane_state->base.crtc_w) {
9583 case 64:
9584 cntl |= CURSOR_MODE_64_ARGB_AX;
9585 break;
9586 case 128:
9587 cntl |= CURSOR_MODE_128_ARGB_AX;
9588 break;
9589 case 256:
9590 cntl |= CURSOR_MODE_256_ARGB_AX;
9591 break;
9592 default:
9593 MISSING_CASE(plane_state->base.crtc_w);
9594 return 0;
9595 }
9596
Robert Fossc2c446a2017-05-19 16:50:17 -04009597 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä292889e2017-03-17 23:18:01 +02009598 cntl |= CURSOR_ROTATE_180;
9599
9600 return cntl;
9601}
9602
Ville Syrjälä659056f2017-03-27 21:55:39 +03009603static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009604{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009605 struct drm_i915_private *dev_priv =
9606 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009607 int width = plane_state->base.crtc_w;
9608 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009609
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009610 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009611 return false;
9612
Ville Syrjälä024faac2017-03-27 21:55:42 +03009613 /* Cursor width is limited to a few power-of-two sizes */
9614 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009615 case 256:
9616 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009617 case 64:
9618 break;
9619 default:
9620 return false;
9621 }
9622
Ville Syrjälädc41c152014-08-13 11:57:05 +03009623 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009624 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9625 * height from 8 lines up to the cursor width, when the
9626 * cursor is not rotated. Everything else requires square
9627 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009628 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009629 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009630 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009631 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009632 return false;
9633 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009634 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009635 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009636 }
9637
9638 return true;
9639}
9640
Ville Syrjälä659056f2017-03-27 21:55:39 +03009641static int i9xx_check_cursor(struct intel_plane *plane,
9642 struct intel_crtc_state *crtc_state,
9643 struct intel_plane_state *plane_state)
9644{
9645 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9646 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009647 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009648 int ret;
9649
9650 ret = intel_check_cursor(crtc_state, plane_state);
9651 if (ret)
9652 return ret;
9653
9654 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009655 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009656 return 0;
9657
9658 /* Check for which cursor types we support */
9659 if (!i9xx_cursor_size_ok(plane_state)) {
9660 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9661 plane_state->base.crtc_w,
9662 plane_state->base.crtc_h);
9663 return -EINVAL;
9664 }
9665
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009666 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9667 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9668 fb->pitches[0], plane_state->base.crtc_w);
9669 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009670 }
9671
9672 /*
9673 * There's something wrong with the cursor on CHV pipe C.
9674 * If it straddles the left edge of the screen then
9675 * moving it away from the edge or disabling it often
9676 * results in a pipe underrun, and often that can lead to
9677 * dead pipe (constant underrun reported, and it scans
9678 * out just a solid color). To recover from that, the
9679 * display power well must be turned off and on again.
9680 * Refuse the put the cursor into that compromised position.
9681 */
9682 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9683 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9684 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9685 return -EINVAL;
9686 }
9687
9688 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9689
9690 return 0;
9691}
9692
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009693static void i9xx_update_cursor(struct intel_plane *plane,
9694 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309695 const struct intel_plane_state *plane_state)
9696{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009697 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9698 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009699 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009700 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309701
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009702 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009703 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009704
Ville Syrjälä024faac2017-03-27 21:55:42 +03009705 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9706 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9707
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009708 base = intel_cursor_base(plane_state);
9709 pos = intel_cursor_position(plane_state);
9710 }
9711
9712 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9713
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009714 /*
9715 * On some platforms writing CURCNTR first will also
9716 * cause CURPOS to be armed by the CURBASE write.
9717 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009718 * arm itself. Thus we always start the full update
9719 * with a CURCNTR write.
9720 *
9721 * On other platforms CURPOS always requires the
9722 * CURBASE write to arm the update. Additonally
9723 * a write to any of the cursor register will cancel
9724 * an already armed cursor update. Thus leaving out
9725 * the CURBASE write after CURPOS could lead to a
9726 * cursor that doesn't appear to move, or even change
9727 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009728 *
9729 * CURCNTR and CUR_FBC_CTL are always
9730 * armed by the CURBASE write only.
9731 */
9732 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009733 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009734 plane->cursor.cntl != cntl) {
9735 I915_WRITE_FW(CURCNTR(pipe), cntl);
9736 if (HAS_CUR_FBC(dev_priv))
9737 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9738 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009739 I915_WRITE_FW(CURBASE(pipe), base);
9740
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009741 plane->cursor.base = base;
9742 plane->cursor.size = fbc_ctl;
9743 plane->cursor.cntl = cntl;
9744 } else {
9745 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009746 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009747 }
9748
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309749 POSTING_READ_FW(CURBASE(pipe));
9750
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009751 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009752}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009753
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009754static void i9xx_disable_cursor(struct intel_plane *plane,
9755 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009756{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009757 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009758}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009759
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009760
Jesse Barnes79e53942008-11-07 14:24:08 -08009761/* VESA 640x480x72Hz mode to set on the pipe */
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009762static const struct drm_display_mode load_detect_mode = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009763 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9764 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9765};
9766
Daniel Vettera8bb6812014-02-10 18:00:39 +01009767struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009768intel_framebuffer_create(struct drm_i915_gem_object *obj,
9769 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009770{
9771 struct intel_framebuffer *intel_fb;
9772 int ret;
9773
9774 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009775 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009776 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009777
Chris Wilson24dbf512017-02-15 10:59:18 +00009778 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009779 if (ret)
9780 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009781
9782 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009783
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009784err:
9785 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009786 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009787}
9788
9789static u32
9790intel_framebuffer_pitch_for_width(int width, int bpp)
9791{
9792 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9793 return ALIGN(pitch, 64);
9794}
9795
9796static u32
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009797intel_framebuffer_size_for_mode(const struct drm_display_mode *mode, int bpp)
Chris Wilsond2dff872011-04-19 08:36:26 +01009798{
9799 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009800 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009801}
9802
9803static struct drm_framebuffer *
9804intel_framebuffer_create_for_mode(struct drm_device *dev,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009805 const struct drm_display_mode *mode,
Chris Wilsond2dff872011-04-19 08:36:26 +01009806 int depth, int bpp)
9807{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009808 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009809 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009810 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009811
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009812 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009813 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009814 if (IS_ERR(obj))
9815 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009816
9817 mode_cmd.width = mode->hdisplay;
9818 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009819 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9820 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009821 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009822
Chris Wilson24dbf512017-02-15 10:59:18 +00009823 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009824 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009825 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009826
9827 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009828}
9829
9830static struct drm_framebuffer *
9831mode_fits_in_fbdev(struct drm_device *dev,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009832 const struct drm_display_mode *mode)
Chris Wilsond2dff872011-04-19 08:36:26 +01009833{
Daniel Vetter06957262015-08-10 13:34:08 +02009834#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009835 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009836 struct drm_i915_gem_object *obj;
9837 struct drm_framebuffer *fb;
9838
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009839 if (!dev_priv->fbdev)
9840 return NULL;
9841
9842 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009843 return NULL;
9844
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009845 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009846 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009847
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009848 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009849 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009850 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009851 return NULL;
9852
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009853 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009854 return NULL;
9855
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009856 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009857 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009858#else
9859 return NULL;
9860#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009861}
9862
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009863static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9864 struct drm_crtc *crtc,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009865 const struct drm_display_mode *mode,
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009866 struct drm_framebuffer *fb,
9867 int x, int y)
9868{
9869 struct drm_plane_state *plane_state;
9870 int hdisplay, vdisplay;
9871 int ret;
9872
9873 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9874 if (IS_ERR(plane_state))
9875 return PTR_ERR(plane_state);
9876
9877 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009878 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009879 else
9880 hdisplay = vdisplay = 0;
9881
9882 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9883 if (ret)
9884 return ret;
9885 drm_atomic_set_fb_for_plane(plane_state, fb);
9886 plane_state->crtc_x = 0;
9887 plane_state->crtc_y = 0;
9888 plane_state->crtc_w = hdisplay;
9889 plane_state->crtc_h = vdisplay;
9890 plane_state->src_x = x << 16;
9891 plane_state->src_y = y << 16;
9892 plane_state->src_w = hdisplay << 16;
9893 plane_state->src_h = vdisplay << 16;
9894
9895 return 0;
9896}
9897
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009898int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009899 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009900 struct intel_load_detect_pipe *old,
9901 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009902{
9903 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009904 struct intel_encoder *intel_encoder =
9905 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009906 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009907 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009908 struct drm_crtc *crtc = NULL;
9909 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009910 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009911 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009912 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009913 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009914 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009915 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009916 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009917
Chris Wilsond2dff872011-04-19 08:36:26 +01009918 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009919 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009920 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009921
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009922 old->restore_state = NULL;
9923
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009924 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009925
Jesse Barnes79e53942008-11-07 14:24:08 -08009926 /*
9927 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009928 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009929 * - if the connector already has an assigned crtc, use it (but make
9930 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009931 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009932 * - try to find the first unused crtc that can drive this connector,
9933 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009934 */
9935
9936 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009937 if (connector->state->crtc) {
9938 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009939
Rob Clark51fd3712013-11-19 12:10:12 -05009940 ret = drm_modeset_lock(&crtc->mutex, ctx);
9941 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009942 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009943
9944 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009945 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009946 }
9947
9948 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009949 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009950 i++;
9951 if (!(encoder->possible_crtcs & (1 << i)))
9952 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009953
9954 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9955 if (ret)
9956 goto fail;
9957
9958 if (possible_crtc->state->enable) {
9959 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009960 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009961 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009962
9963 crtc = possible_crtc;
9964 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009965 }
9966
9967 /*
9968 * If we didn't find an unused CRTC, don't use any.
9969 */
9970 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009971 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009972 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009973 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009974 }
9975
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009976found:
9977 intel_crtc = to_intel_crtc(crtc);
9978
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009979 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9980 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009981 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009982
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009983 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009984 restore_state = drm_atomic_state_alloc(dev);
9985 if (!state || !restore_state) {
9986 ret = -ENOMEM;
9987 goto fail;
9988 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009989
9990 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009991 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009992
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009993 connector_state = drm_atomic_get_connector_state(state, connector);
9994 if (IS_ERR(connector_state)) {
9995 ret = PTR_ERR(connector_state);
9996 goto fail;
9997 }
9998
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009999 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10000 if (ret)
10001 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010002
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010003 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10004 if (IS_ERR(crtc_state)) {
10005 ret = PTR_ERR(crtc_state);
10006 goto fail;
10007 }
10008
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010009 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010010
Chris Wilson64927112011-04-20 07:25:26 +010010011 if (!mode)
10012 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010013
Chris Wilsond2dff872011-04-19 08:36:26 +010010014 /* We need a framebuffer large enough to accommodate all accesses
10015 * that the plane may generate whilst we perform load detection.
10016 * We can not rely on the fbcon either being present (we get called
10017 * during its initialisation to detect all boot displays, or it may
10018 * not even exist) or that it is large enough to satisfy the
10019 * requested mode.
10020 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010021 fb = mode_fits_in_fbdev(dev, mode);
10022 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010023 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010024 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010025 } else
10026 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010027 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010028 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +030010029 ret = PTR_ERR(fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010030 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010031 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010032
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010033 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10034 if (ret)
10035 goto fail;
10036
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010037 drm_framebuffer_unreference(fb);
10038
10039 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10040 if (ret)
10041 goto fail;
10042
10043 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10044 if (!ret)
10045 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10046 if (!ret)
10047 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10048 if (ret) {
10049 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10050 goto fail;
10051 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010052
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010053 ret = drm_atomic_commit(state);
10054 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010055 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010056 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010057 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010058
10059 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +000010060 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +010010061
Jesse Barnes79e53942008-11-07 14:24:08 -080010062 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020010063 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010064 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010065
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010066fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010010067 if (state) {
10068 drm_atomic_state_put(state);
10069 state = NULL;
10070 }
10071 if (restore_state) {
10072 drm_atomic_state_put(restore_state);
10073 restore_state = NULL;
10074 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010075
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010076 if (ret == -EDEADLK)
10077 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -050010078
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010079 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010080}
10081
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010082void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010083 struct intel_load_detect_pipe *old,
10084 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010085{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010086 struct intel_encoder *intel_encoder =
10087 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010088 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010089 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010090 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010091
Chris Wilsond2dff872011-04-19 08:36:26 +010010092 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010093 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010094 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010095
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010096 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010097 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010098
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010010099 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +010010100 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010101 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010010102 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010103}
10104
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010105static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010106 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010107{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010108 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010109 u32 dpll = pipe_config->dpll_hw_state.dpll;
10110
10111 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010112 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010010113 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010114 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010115 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010116 return 96000;
10117 else
10118 return 48000;
10119}
10120
Jesse Barnes79e53942008-11-07 14:24:08 -080010121/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010122static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010123 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010124{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010125 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010126 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010127 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010128 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010129 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010130 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010131 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010132 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010133
10134 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010135 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010136 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010137 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010138
10139 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010140 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010141 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10142 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010143 } else {
10144 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10145 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10146 }
10147
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010148 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010149 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010150 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10151 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010152 else
10153 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010154 DPLL_FPA01_P1_POST_DIV_SHIFT);
10155
10156 switch (dpll & DPLL_MODE_MASK) {
10157 case DPLLB_MODE_DAC_SERIAL:
10158 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10159 5 : 10;
10160 break;
10161 case DPLLB_MODE_LVDS:
10162 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10163 7 : 14;
10164 break;
10165 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010166 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010167 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010168 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010169 }
10170
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010171 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010172 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010173 else
Imre Deakdccbea32015-06-22 23:35:51 +030010174 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010175 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010176 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010177 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010178
10179 if (is_lvds) {
10180 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10181 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010182
10183 if (lvds & LVDS_CLKB_POWER_UP)
10184 clock.p2 = 7;
10185 else
10186 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010187 } else {
10188 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10189 clock.p1 = 2;
10190 else {
10191 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10192 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10193 }
10194 if (dpll & PLL_P2_DIVIDE_BY_4)
10195 clock.p2 = 4;
10196 else
10197 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010198 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010199
Imre Deakdccbea32015-06-22 23:35:51 +030010200 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010201 }
10202
Ville Syrjälä18442d02013-09-13 16:00:08 +030010203 /*
10204 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010205 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010206 * encoder's get_config() function.
10207 */
Imre Deakdccbea32015-06-22 23:35:51 +030010208 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010209}
10210
Ville Syrjälä6878da02013-09-13 15:59:11 +030010211int intel_dotclock_calculate(int link_freq,
10212 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010213{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010214 /*
10215 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010216 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010217 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010218 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010219 *
10220 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010221 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010222 */
10223
Ville Syrjälä6878da02013-09-13 15:59:11 +030010224 if (!m_n->link_n)
10225 return 0;
10226
10227 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10228}
10229
Ville Syrjälä18442d02013-09-13 16:00:08 +030010230static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010231 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010232{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010233 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010234
10235 /* read out port_clock from the DPLL */
10236 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010237
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010238 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010239 * In case there is an active pipe without active ports,
10240 * we may need some idea for the dotclock anyway.
10241 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010242 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010243 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010244 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010245 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010246}
10247
10248/** Returns the currently programmed mode of the given pipe. */
10249struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10250 struct drm_crtc *crtc)
10251{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010252 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010254 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010255 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010256 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010257 int htot = I915_READ(HTOTAL(cpu_transcoder));
10258 int hsync = I915_READ(HSYNC(cpu_transcoder));
10259 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10260 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010261 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010262
10263 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10264 if (!mode)
10265 return NULL;
10266
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010267 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10268 if (!pipe_config) {
10269 kfree(mode);
10270 return NULL;
10271 }
10272
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010273 /*
10274 * Construct a pipe_config sufficient for getting the clock info
10275 * back out of crtc_clock_get.
10276 *
10277 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10278 * to use a real value here instead.
10279 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010280 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10281 pipe_config->pixel_multiplier = 1;
10282 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10283 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10284 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10285 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010286
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010287 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010288 mode->hdisplay = (htot & 0xffff) + 1;
10289 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10290 mode->hsync_start = (hsync & 0xffff) + 1;
10291 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10292 mode->vdisplay = (vtot & 0xffff) + 1;
10293 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10294 mode->vsync_start = (vsync & 0xffff) + 1;
10295 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10296
10297 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010298
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010299 kfree(pipe_config);
10300
Jesse Barnes79e53942008-11-07 14:24:08 -080010301 return mode;
10302}
10303
10304static void intel_crtc_destroy(struct drm_crtc *crtc)
10305{
10306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10307
10308 drm_crtc_cleanup(crtc);
10309 kfree(intel_crtc);
10310}
10311
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010312/**
10313 * intel_wm_need_update - Check whether watermarks need updating
10314 * @plane: drm plane
10315 * @state: new plane state
10316 *
10317 * Check current plane state versus the new one to determine whether
10318 * watermarks need to be recalculated.
10319 *
10320 * Returns true or false.
10321 */
10322static bool intel_wm_need_update(struct drm_plane *plane,
10323 struct drm_plane_state *state)
10324{
Matt Roperd21fbe82015-09-24 15:53:12 -070010325 struct intel_plane_state *new = to_intel_plane_state(state);
10326 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10327
10328 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010329 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010330 return true;
10331
10332 if (!cur->base.fb || !new->base.fb)
10333 return false;
10334
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010335 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010336 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010337 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10338 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10339 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10340 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010341 return true;
10342
10343 return false;
10344}
10345
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010346static bool needs_scaling(const struct intel_plane_state *state)
Matt Roperd21fbe82015-09-24 15:53:12 -070010347{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010348 int src_w = drm_rect_width(&state->base.src) >> 16;
10349 int src_h = drm_rect_height(&state->base.src) >> 16;
10350 int dst_w = drm_rect_width(&state->base.dst);
10351 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010352
10353 return (src_w != dst_w || src_h != dst_h);
10354}
10355
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010356int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10357 struct drm_crtc_state *crtc_state,
10358 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010359 struct drm_plane_state *plane_state)
10360{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010361 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010362 struct drm_crtc *crtc = crtc_state->crtc;
10363 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010364 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010365 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010366 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010367 bool mode_changed = needs_modeset(crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010368 bool was_crtc_enabled = old_crtc_state->base.active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010369 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010370 bool turn_off, turn_on, visible, was_visible;
10371 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010372 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010373
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010374 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010375 ret = skl_update_scaler_plane(
10376 to_intel_crtc_state(crtc_state),
10377 to_intel_plane_state(plane_state));
10378 if (ret)
10379 return ret;
10380 }
10381
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010382 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010383 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010384
10385 if (!was_crtc_enabled && WARN_ON(was_visible))
10386 was_visible = false;
10387
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010388 /*
10389 * Visibility is calculated as if the crtc was on, but
10390 * after scaler setup everything depends on it being off
10391 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010392 *
10393 * FIXME this is wrong for watermarks. Watermarks should also
10394 * be computed as if the pipe would be active. Perhaps move
10395 * per-plane wm computation to the .check_plane() hook, and
10396 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010397 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010398 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010399 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010400 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10401 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010402
10403 if (!was_visible && !visible)
10404 return 0;
10405
Maarten Lankhorste8861672016-02-24 11:24:26 +010010406 if (fb != old_plane_state->base.fb)
10407 pipe_config->fb_changed = true;
10408
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010409 turn_off = was_visible && (!visible || mode_changed);
10410 turn_on = visible && (!was_visible || mode_changed);
10411
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010412 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010413 intel_crtc->base.base.id, intel_crtc->base.name,
10414 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010415 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010416
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010417 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010418 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010419 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010420 turn_off, turn_on, mode_changed);
10421
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010422 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010423 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010424 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010425
10426 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010427 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010428 pipe_config->disable_cxsr = true;
10429 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010430 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010431 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010432
Ville Syrjälä852eb002015-06-24 22:00:07 +030010433 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010434 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010435 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010436 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010437 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010438 /* FIXME bollocks */
10439 pipe_config->update_wm_pre = true;
10440 pipe_config->update_wm_post = true;
10441 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010442 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010443
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010444 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010445 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010446
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010447 /*
10448 * WaCxSRDisabledForSpriteScaling:ivb
10449 *
10450 * cstate->update_wm was already set above, so this flag will
10451 * take effect when we commit and program watermarks.
10452 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010453 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010454 needs_scaling(to_intel_plane_state(plane_state)) &&
10455 !needs_scaling(old_plane_state))
10456 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010457
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010458 return 0;
10459}
10460
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010461static bool encoders_cloneable(const struct intel_encoder *a,
10462 const struct intel_encoder *b)
10463{
10464 /* masks could be asymmetric, so check both ways */
10465 return a == b || (a->cloneable & (1 << b->type) &&
10466 b->cloneable & (1 << a->type));
10467}
10468
10469static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10470 struct intel_crtc *crtc,
10471 struct intel_encoder *encoder)
10472{
10473 struct intel_encoder *source_encoder;
10474 struct drm_connector *connector;
10475 struct drm_connector_state *connector_state;
10476 int i;
10477
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010478 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010479 if (connector_state->crtc != &crtc->base)
10480 continue;
10481
10482 source_encoder =
10483 to_intel_encoder(connector_state->best_encoder);
10484 if (!encoders_cloneable(encoder, source_encoder))
10485 return false;
10486 }
10487
10488 return true;
10489}
10490
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010491static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10492 struct drm_crtc_state *crtc_state)
10493{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010494 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010495 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010497 struct intel_crtc_state *pipe_config =
10498 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010499 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010500 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010501 bool mode_changed = needs_modeset(crtc_state);
10502
Ville Syrjälä852eb002015-06-24 22:00:07 +030010503 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010504 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010505
Maarten Lankhorstad421372015-06-15 12:33:42 +020010506 if (mode_changed && crtc_state->enable &&
10507 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010508 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010509 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10510 pipe_config);
10511 if (ret)
10512 return ret;
10513 }
10514
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010515 if (crtc_state->color_mgmt_changed) {
10516 ret = intel_color_check(crtc, crtc_state);
10517 if (ret)
10518 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010519
10520 /*
10521 * Changing color management on Intel hardware is
10522 * handled as part of planes update.
10523 */
10524 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010525 }
10526
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010527 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010528 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010529 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010530 if (ret) {
10531 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010532 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010533 }
10534 }
10535
10536 if (dev_priv->display.compute_intermediate_wm &&
10537 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10538 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10539 return 0;
10540
10541 /*
10542 * Calculate 'intermediate' watermarks that satisfy both the
10543 * old state and the new state. We can program these
10544 * immediately.
10545 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010546 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010547 intel_crtc,
10548 pipe_config);
10549 if (ret) {
10550 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10551 return ret;
10552 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010553 } else if (dev_priv->display.compute_intermediate_wm) {
10554 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10555 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010556 }
10557
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010558 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010559 if (mode_changed)
10560 ret = skl_update_scaler_crtc(pipe_config);
10561
10562 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053010563 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10564 pipe_config);
10565 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010566 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010567 pipe_config);
10568 }
10569
10570 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010571}
10572
Jani Nikula65b38e02015-04-13 11:26:56 +030010573static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010574 .atomic_begin = intel_begin_crtc_commit,
10575 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010576 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010577};
10578
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010579static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10580{
10581 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010582 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010583
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010584 drm_connector_list_iter_begin(dev, &conn_iter);
10585 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010586 if (connector->base.state->crtc)
10587 drm_connector_unreference(&connector->base);
10588
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010589 if (connector->base.encoder) {
10590 connector->base.state->best_encoder =
10591 connector->base.encoder;
10592 connector->base.state->crtc =
10593 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010594
10595 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010596 } else {
10597 connector->base.state->best_encoder = NULL;
10598 connector->base.state->crtc = NULL;
10599 }
10600 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010601 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010602}
10603
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010604static void
Robin Schroereba905b2014-05-18 02:24:50 +020010605connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010606 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010607{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010608 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010609 int bpp = pipe_config->pipe_bpp;
10610
10611 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010612 connector->base.base.id,
10613 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010614
10615 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010616 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010617 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010618 bpp, info->bpc * 3);
10619 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010620 }
10621
Mario Kleiner196f9542016-07-06 12:05:45 +020010622 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010623 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020010624 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10625 bpp);
10626 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010627 }
10628}
10629
10630static int
10631compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010632 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010633{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010634 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010635 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010636 struct drm_connector *connector;
10637 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010638 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010639
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010640 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10641 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010642 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010643 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010644 bpp = 12*3;
10645 else
10646 bpp = 8*3;
10647
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010648
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010649 pipe_config->pipe_bpp = bpp;
10650
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010651 state = pipe_config->base.state;
10652
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010653 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010654 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010655 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010656 continue;
10657
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010658 connected_sink_compute_bpp(to_intel_connector(connector),
10659 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010660 }
10661
10662 return bpp;
10663}
10664
Daniel Vetter644db712013-09-19 14:53:58 +020010665static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10666{
10667 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10668 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010669 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010670 mode->crtc_hdisplay, mode->crtc_hsync_start,
10671 mode->crtc_hsync_end, mode->crtc_htotal,
10672 mode->crtc_vdisplay, mode->crtc_vsync_start,
10673 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10674}
10675
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010676static inline void
10677intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010678 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010679{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010680 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10681 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010682 m_n->gmch_m, m_n->gmch_n,
10683 m_n->link_m, m_n->link_n, m_n->tu);
10684}
10685
Daniel Vetterc0b03412013-05-28 12:05:54 +020010686static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010687 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010688 const char *context)
10689{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010690 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010691 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010692 struct drm_plane *plane;
10693 struct intel_plane *intel_plane;
10694 struct intel_plane_state *state;
10695 struct drm_framebuffer *fb;
10696
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000010697 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10698 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010699
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010700 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10701 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020010702 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010703
10704 if (pipe_config->has_pch_encoder)
10705 intel_dump_m_n_config(pipe_config, "fdi",
10706 pipe_config->fdi_lanes,
10707 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010708
Shashank Sharmab22ca992017-07-24 19:19:32 +053010709 if (pipe_config->ycbcr420)
10710 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
10711
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010712 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010713 intel_dump_m_n_config(pipe_config, "dp m_n",
10714 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000010715 if (pipe_config->has_drrs)
10716 intel_dump_m_n_config(pipe_config, "dp m2_n2",
10717 pipe_config->lane_count,
10718 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010719 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010720
Daniel Vetter55072d12014-11-20 16:10:28 +010010721 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010722 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010010723
Daniel Vetterc0b03412013-05-28 12:05:54 +020010724 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010725 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010726 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010727 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10728 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010729 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010730 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010731 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
10732 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010733
10734 if (INTEL_GEN(dev_priv) >= 9)
10735 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
10736 crtc->num_scalers,
10737 pipe_config->scaler_state.scaler_users,
10738 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010739
10740 if (HAS_GMCH_DISPLAY(dev_priv))
10741 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10742 pipe_config->gmch_pfit.control,
10743 pipe_config->gmch_pfit.pgm_ratios,
10744 pipe_config->gmch_pfit.lvds_border_bits);
10745 else
10746 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
10747 pipe_config->pch_pfit.pos,
10748 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000010749 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010750
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010751 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
10752 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010753
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020010754 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010010755
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010756 DRM_DEBUG_KMS("planes on this crtc\n");
10757 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010758 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010759 intel_plane = to_intel_plane(plane);
10760 if (intel_plane->pipe != crtc->pipe)
10761 continue;
10762
10763 state = to_intel_plane_state(plane->state);
10764 fb = state->base.fb;
10765 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030010766 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
10767 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010768 continue;
10769 }
10770
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010771 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
10772 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010773 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020010774 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010775 if (INTEL_GEN(dev_priv) >= 9)
10776 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
10777 state->scaler_id,
10778 state->base.src.x1 >> 16,
10779 state->base.src.y1 >> 16,
10780 drm_rect_width(&state->base.src) >> 16,
10781 drm_rect_height(&state->base.src) >> 16,
10782 state->base.dst.x1, state->base.dst.y1,
10783 drm_rect_width(&state->base.dst),
10784 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010785 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010786}
10787
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010788static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010789{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010790 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010791 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010792 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010793 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010794 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010795
10796 /*
10797 * Walk the connector list instead of the encoder
10798 * list to detect the problem on ddi platforms
10799 * where there's just one encoder per digital port.
10800 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010801 drm_connector_list_iter_begin(dev, &conn_iter);
10802 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020010803 struct drm_connector_state *connector_state;
10804 struct intel_encoder *encoder;
10805
10806 connector_state = drm_atomic_get_existing_connector_state(state, connector);
10807 if (!connector_state)
10808 connector_state = connector->state;
10809
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010810 if (!connector_state->best_encoder)
10811 continue;
10812
10813 encoder = to_intel_encoder(connector_state->best_encoder);
10814
10815 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010816
10817 switch (encoder->type) {
10818 unsigned int port_mask;
10819 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010820 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010821 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030010822 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010823 case INTEL_OUTPUT_HDMI:
10824 case INTEL_OUTPUT_EDP:
10825 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10826
10827 /* the same port mustn't appear more than once */
10828 if (used_ports & port_mask)
10829 return false;
10830
10831 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010832 break;
10833 case INTEL_OUTPUT_DP_MST:
10834 used_mst_ports |=
10835 1 << enc_to_mst(&encoder->base)->primary->port;
10836 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010837 default:
10838 break;
10839 }
10840 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010841 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010842
Ville Syrjälä477321e2016-07-28 17:50:40 +030010843 /* can't mix MST and SST/HDMI on the same port */
10844 if (used_ports & used_mst_ports)
10845 return false;
10846
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010847 return true;
10848}
10849
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010850static void
10851clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
10852{
Ville Syrjäläff32c542017-03-02 19:14:57 +020010853 struct drm_i915_private *dev_priv =
10854 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070010855 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010856 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010857 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020010858 struct intel_crtc_wm_state wm_state;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010859 bool force_thru, ips_force_disable;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010860
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030010861 /* FIXME: before the switch to atomic started, a new pipe_config was
10862 * kzalloc'd. Code that depends on any field being zero should be
10863 * fixed, so that the crtc_state can be safely duplicated. For now,
10864 * only fields that are know to not cause problems are preserved. */
10865
Chandra Konduru663a3642015-04-07 15:28:41 -070010866 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010867 shared_dpll = crtc_state->shared_dpll;
10868 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010869 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010870 ips_force_disable = crtc_state->ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010871 if (IS_G4X(dev_priv) ||
10872 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010873 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010874
Chris Wilsond2fa80a2017-03-03 15:46:44 +000010875 /* Keep base drm_crtc_state intact, only clear our extended struct */
10876 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
10877 memset(&crtc_state->base + 1, 0,
10878 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010879
Chandra Konduru663a3642015-04-07 15:28:41 -070010880 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010881 crtc_state->shared_dpll = shared_dpll;
10882 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010883 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010884 crtc_state->ips_force_disable = ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010885 if (IS_G4X(dev_priv) ||
10886 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010887 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010888}
10889
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010890static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010891intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010892 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010893{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010894 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020010895 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010896 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010897 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010898 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010899 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010900 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010901
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010902 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020010903
Daniel Vettere143a212013-07-04 12:01:15 +020010904 pipe_config->cpu_transcoder =
10905 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010906
Imre Deak2960bc92013-07-30 13:36:32 +030010907 /*
10908 * Sanitize sync polarity flags based on requested ones. If neither
10909 * positive or negative polarity is requested, treat this as meaning
10910 * negative polarity.
10911 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010912 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010913 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010914 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010915
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010916 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010917 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010918 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010919
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010920 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10921 pipe_config);
10922 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010923 goto fail;
10924
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010925 /*
10926 * Determine the real pipe dimensions. Note that stereo modes can
10927 * increase the actual pipe size due to the frame doubling and
10928 * insertion of additional space for blanks between the frame. This
10929 * is stored in the crtc timings. We use the requested mode to do this
10930 * computation to clearly distinguish it from the adjusted mode, which
10931 * can be changed by the connectors in the below retry loop.
10932 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010010933 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010934 &pipe_config->pipe_src_w,
10935 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010936
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010937 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010938 if (connector_state->crtc != crtc)
10939 continue;
10940
10941 encoder = to_intel_encoder(connector_state->best_encoder);
10942
Ville Syrjäläe25148d2016-06-22 21:57:09 +030010943 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
10944 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10945 goto fail;
10946 }
10947
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010948 /*
10949 * Determine output_types before calling the .compute_config()
10950 * hooks so that the hooks can use this information safely.
10951 */
10952 pipe_config->output_types |= 1 << encoder->type;
10953 }
10954
Daniel Vettere29c22c2013-02-21 00:00:16 +010010955encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010956 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010957 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010958 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010959
Daniel Vetter135c81b2013-07-21 21:37:09 +020010960 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010961 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10962 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010963
Daniel Vetter7758a112012-07-08 19:40:39 +020010964 /* Pass our mode to the connectors and the CRTC to give them a chance to
10965 * adjust it according to limitations or connector properties, and also
10966 * a chance to reject the mode entirely.
10967 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010968 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010969 if (connector_state->crtc != crtc)
10970 continue;
10971
10972 encoder = to_intel_encoder(connector_state->best_encoder);
10973
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020010974 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020010975 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010976 goto fail;
10977 }
10978 }
10979
Daniel Vetterff9a6752013-06-01 17:16:21 +020010980 /* Set default port clock if not overwritten by the encoder. Needs to be
10981 * done afterwards in case the encoder adjusts the mode. */
10982 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010983 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010984 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010985
Daniel Vettera43f6e02013-06-07 23:10:32 +020010986 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010987 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010988 DRM_DEBUG_KMS("CRTC fixup failed\n");
10989 goto fail;
10990 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010991
10992 if (ret == RETRY) {
10993 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10994 ret = -EINVAL;
10995 goto fail;
10996 }
10997
10998 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10999 retry = false;
11000 goto encoder_retry;
11001 }
11002
Daniel Vettere8fa4272015-08-12 11:43:34 +020011003 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011004 * only enable it on 6bpc panels and when its not a compliance
11005 * test requesting 6bpc video pattern.
11006 */
11007 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11008 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011009 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011010 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011011
Daniel Vetter7758a112012-07-08 19:40:39 +020011012fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011013 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011014}
11015
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011016static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020011017intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011018{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011019 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011020 struct drm_crtc_state *new_crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011021 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011022
Ville Syrjälä76688512014-01-10 11:28:06 +020011023 /* Double check state. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011024 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
11025 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011026
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011027 /*
11028 * Update legacy state to satisfy fbc code. This can
11029 * be removed when fbc uses the atomic state.
11030 */
11031 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11032 struct drm_plane_state *plane_state = crtc->primary->state;
11033
11034 crtc->primary->fb = plane_state->fb;
11035 crtc->x = plane_state->src_x >> 16;
11036 crtc->y = plane_state->src_y >> 16;
11037 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011038 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011039}
11040
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011041static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011042{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011043 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011044
11045 if (clock1 == clock2)
11046 return true;
11047
11048 if (!clock1 || !clock2)
11049 return false;
11050
11051 diff = abs(clock1 - clock2);
11052
11053 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11054 return true;
11055
11056 return false;
11057}
11058
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011059static bool
11060intel_compare_m_n(unsigned int m, unsigned int n,
11061 unsigned int m2, unsigned int n2,
11062 bool exact)
11063{
11064 if (m == m2 && n == n2)
11065 return true;
11066
11067 if (exact || !m || !n || !m2 || !n2)
11068 return false;
11069
11070 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11071
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011072 if (n > n2) {
11073 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011074 m2 <<= 1;
11075 n2 <<= 1;
11076 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011077 } else if (n < n2) {
11078 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011079 m <<= 1;
11080 n <<= 1;
11081 }
11082 }
11083
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011084 if (n != n2)
11085 return false;
11086
11087 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011088}
11089
11090static bool
11091intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11092 struct intel_link_m_n *m2_n2,
11093 bool adjust)
11094{
11095 if (m_n->tu == m2_n2->tu &&
11096 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11097 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11098 intel_compare_m_n(m_n->link_m, m_n->link_n,
11099 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11100 if (adjust)
11101 *m2_n2 = *m_n;
11102
11103 return true;
11104 }
11105
11106 return false;
11107}
11108
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011109static void __printf(3, 4)
11110pipe_config_err(bool adjust, const char *name, const char *format, ...)
11111{
11112 char *level;
11113 unsigned int category;
11114 struct va_format vaf;
11115 va_list args;
11116
11117 if (adjust) {
11118 level = KERN_DEBUG;
11119 category = DRM_UT_KMS;
11120 } else {
11121 level = KERN_ERR;
11122 category = DRM_UT_NONE;
11123 }
11124
11125 va_start(args, format);
11126 vaf.fmt = format;
11127 vaf.va = &args;
11128
11129 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11130
11131 va_end(args);
11132}
11133
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011134static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011135intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011136 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011137 struct intel_crtc_state *pipe_config,
11138 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011139{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011140 bool ret = true;
11141
Daniel Vetter66e985c2013-06-05 13:34:20 +020011142#define PIPE_CONF_CHECK_X(name) \
11143 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011144 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011145 "(expected 0x%08x, found 0x%08x)\n", \
11146 current_config->name, \
11147 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011148 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011149 }
11150
Daniel Vetter08a24032013-04-19 11:25:34 +020011151#define PIPE_CONF_CHECK_I(name) \
11152 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011153 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011154 "(expected %i, found %i)\n", \
11155 current_config->name, \
11156 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011157 ret = false; \
11158 }
11159
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011160#define PIPE_CONF_CHECK_P(name) \
11161 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011162 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011163 "(expected %p, found %p)\n", \
11164 current_config->name, \
11165 pipe_config->name); \
11166 ret = false; \
11167 }
11168
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011169#define PIPE_CONF_CHECK_M_N(name) \
11170 if (!intel_compare_link_m_n(&current_config->name, \
11171 &pipe_config->name,\
11172 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011173 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011174 "(expected tu %i gmch %i/%i link %i/%i, " \
11175 "found tu %i, gmch %i/%i link %i/%i)\n", \
11176 current_config->name.tu, \
11177 current_config->name.gmch_m, \
11178 current_config->name.gmch_n, \
11179 current_config->name.link_m, \
11180 current_config->name.link_n, \
11181 pipe_config->name.tu, \
11182 pipe_config->name.gmch_m, \
11183 pipe_config->name.gmch_n, \
11184 pipe_config->name.link_m, \
11185 pipe_config->name.link_n); \
11186 ret = false; \
11187 }
11188
Daniel Vetter55c561a2016-03-30 11:34:36 +020011189/* This is required for BDW+ where there is only one set of registers for
11190 * switching between high and low RR.
11191 * This macro can be used whenever a comparison has to be made between one
11192 * hw state and multiple sw state variables.
11193 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011194#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11195 if (!intel_compare_link_m_n(&current_config->name, \
11196 &pipe_config->name, adjust) && \
11197 !intel_compare_link_m_n(&current_config->alt_name, \
11198 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011199 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011200 "(expected tu %i gmch %i/%i link %i/%i, " \
11201 "or tu %i gmch %i/%i link %i/%i, " \
11202 "found tu %i, gmch %i/%i link %i/%i)\n", \
11203 current_config->name.tu, \
11204 current_config->name.gmch_m, \
11205 current_config->name.gmch_n, \
11206 current_config->name.link_m, \
11207 current_config->name.link_n, \
11208 current_config->alt_name.tu, \
11209 current_config->alt_name.gmch_m, \
11210 current_config->alt_name.gmch_n, \
11211 current_config->alt_name.link_m, \
11212 current_config->alt_name.link_n, \
11213 pipe_config->name.tu, \
11214 pipe_config->name.gmch_m, \
11215 pipe_config->name.gmch_n, \
11216 pipe_config->name.link_m, \
11217 pipe_config->name.link_n); \
11218 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011219 }
11220
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011221#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11222 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011223 pipe_config_err(adjust, __stringify(name), \
11224 "(%x) (expected %i, found %i)\n", \
11225 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011226 current_config->name & (mask), \
11227 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011228 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011229 }
11230
Ville Syrjälä5e550652013-09-06 23:29:07 +030011231#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11232 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011233 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011234 "(expected %i, found %i)\n", \
11235 current_config->name, \
11236 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011237 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011238 }
11239
Daniel Vetterbb760062013-06-06 14:55:52 +020011240#define PIPE_CONF_QUIRK(quirk) \
11241 ((current_config->quirks | pipe_config->quirks) & (quirk))
11242
Daniel Vettereccb1402013-05-22 00:50:22 +020011243 PIPE_CONF_CHECK_I(cpu_transcoder);
11244
Daniel Vetter08a24032013-04-19 11:25:34 +020011245 PIPE_CONF_CHECK_I(has_pch_encoder);
11246 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011247 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011248
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011249 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011250 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011251
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011252 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011253 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011254
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011255 if (current_config->has_drrs)
11256 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11257 } else
11258 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011259
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011260 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011261
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011262 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11263 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11264 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11265 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11266 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11267 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011268
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011269 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11270 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11271 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11272 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11273 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11274 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011275
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011276 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020011277 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011278 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011279 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011280 PIPE_CONF_CHECK_I(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011281
11282 PIPE_CONF_CHECK_I(hdmi_scrambling);
11283 PIPE_CONF_CHECK_I(hdmi_high_tmds_clock_ratio);
Jesse Barnese43823e2014-11-05 14:26:08 -080011284 PIPE_CONF_CHECK_I(has_infoframe);
Shashank Sharma60436fd2017-07-21 20:55:04 +053011285 PIPE_CONF_CHECK_I(ycbcr420);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011286
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011287 PIPE_CONF_CHECK_I(has_audio);
11288
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011289 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011290 DRM_MODE_FLAG_INTERLACE);
11291
Daniel Vetterbb760062013-06-06 14:55:52 +020011292 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011293 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011294 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011295 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011296 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011297 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011298 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011299 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011300 DRM_MODE_FLAG_NVSYNC);
11301 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011302
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011303 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011304 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011305 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011306 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011307 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011308
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011309 if (!adjust) {
11310 PIPE_CONF_CHECK_I(pipe_src_w);
11311 PIPE_CONF_CHECK_I(pipe_src_h);
11312
11313 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11314 if (current_config->pch_pfit.enabled) {
11315 PIPE_CONF_CHECK_X(pch_pfit.pos);
11316 PIPE_CONF_CHECK_X(pch_pfit.size);
11317 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011318
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011319 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011320 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011321 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011322
Jesse Barnese59150d2014-01-07 13:30:45 -080011323 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011324 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080011325 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011326
Ville Syrjälä282740f2013-09-04 18:30:03 +030011327 PIPE_CONF_CHECK_I(double_wide);
11328
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011329 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011330 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011331 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011332 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11333 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011334 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011335 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011336 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11337 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11338 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011339
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011340 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11341 PIPE_CONF_CHECK_X(dsi_pll.div);
11342
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011343 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011344 PIPE_CONF_CHECK_I(pipe_bpp);
11345
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011346 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011347 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011348
Daniel Vetter66e985c2013-06-05 13:34:20 +020011349#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011350#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011351#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011352#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011353#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011354#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011355
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011356 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011357}
11358
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011359static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11360 const struct intel_crtc_state *pipe_config)
11361{
11362 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011363 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011364 &pipe_config->fdi_m_n);
11365 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11366
11367 /*
11368 * FDI already provided one idea for the dotclock.
11369 * Yell if the encoder disagrees.
11370 */
11371 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11372 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11373 fdi_dotclock, dotclock);
11374 }
11375}
11376
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011377static void verify_wm_state(struct drm_crtc *crtc,
11378 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011379{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011380 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011381 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011382 struct skl_pipe_wm hw_wm, *sw_wm;
11383 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11384 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11386 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011387 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011388
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011389 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011390 return;
11391
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011392 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011393 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011394
Damien Lespiau08db6652014-11-04 17:06:52 +000011395 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11396 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11397
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011398 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011399 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011400 hw_plane_wm = &hw_wm.planes[plane];
11401 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011402
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011403 /* Watermarks */
11404 for (level = 0; level <= max_level; level++) {
11405 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11406 &sw_plane_wm->wm[level]))
11407 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011408
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011409 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11410 pipe_name(pipe), plane + 1, level,
11411 sw_plane_wm->wm[level].plane_en,
11412 sw_plane_wm->wm[level].plane_res_b,
11413 sw_plane_wm->wm[level].plane_res_l,
11414 hw_plane_wm->wm[level].plane_en,
11415 hw_plane_wm->wm[level].plane_res_b,
11416 hw_plane_wm->wm[level].plane_res_l);
11417 }
11418
11419 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11420 &sw_plane_wm->trans_wm)) {
11421 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11422 pipe_name(pipe), plane + 1,
11423 sw_plane_wm->trans_wm.plane_en,
11424 sw_plane_wm->trans_wm.plane_res_b,
11425 sw_plane_wm->trans_wm.plane_res_l,
11426 hw_plane_wm->trans_wm.plane_en,
11427 hw_plane_wm->trans_wm.plane_res_b,
11428 hw_plane_wm->trans_wm.plane_res_l);
11429 }
11430
11431 /* DDB */
11432 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11433 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11434
11435 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011436 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011437 pipe_name(pipe), plane + 1,
11438 sw_ddb_entry->start, sw_ddb_entry->end,
11439 hw_ddb_entry->start, hw_ddb_entry->end);
11440 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011441 }
11442
Lyude27082492016-08-24 07:48:10 +020011443 /*
11444 * cursor
11445 * If the cursor plane isn't active, we may not have updated it's ddb
11446 * allocation. In that case since the ddb allocation will be updated
11447 * once the plane becomes visible, we can skip this check
11448 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030011449 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011450 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11451 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011452
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011453 /* Watermarks */
11454 for (level = 0; level <= max_level; level++) {
11455 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11456 &sw_plane_wm->wm[level]))
11457 continue;
11458
11459 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11460 pipe_name(pipe), level,
11461 sw_plane_wm->wm[level].plane_en,
11462 sw_plane_wm->wm[level].plane_res_b,
11463 sw_plane_wm->wm[level].plane_res_l,
11464 hw_plane_wm->wm[level].plane_en,
11465 hw_plane_wm->wm[level].plane_res_b,
11466 hw_plane_wm->wm[level].plane_res_l);
11467 }
11468
11469 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11470 &sw_plane_wm->trans_wm)) {
11471 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11472 pipe_name(pipe),
11473 sw_plane_wm->trans_wm.plane_en,
11474 sw_plane_wm->trans_wm.plane_res_b,
11475 sw_plane_wm->trans_wm.plane_res_l,
11476 hw_plane_wm->trans_wm.plane_en,
11477 hw_plane_wm->trans_wm.plane_res_b,
11478 hw_plane_wm->trans_wm.plane_res_l);
11479 }
11480
11481 /* DDB */
11482 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11483 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11484
11485 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011486 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011487 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011488 sw_ddb_entry->start, sw_ddb_entry->end,
11489 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011490 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011491 }
11492}
11493
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011494static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011495verify_connector_state(struct drm_device *dev,
11496 struct drm_atomic_state *state,
11497 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011498{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011499 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011500 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011501 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011502
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011503 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011504 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011505 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011506
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011507 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011508 continue;
11509
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011510 if (crtc)
11511 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11512
11513 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011514
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011515 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011516 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011517 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011518}
11519
11520static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011521verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011522{
11523 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011524 struct drm_connector *connector;
11525 struct drm_connector_state *old_conn_state, *new_conn_state;
11526 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011527
Damien Lespiaub2784e12014-08-05 11:29:37 +010011528 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011529 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011530 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011531
11532 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11533 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011534 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011535
Daniel Vetter86b04262017-03-01 10:52:26 +010011536 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11537 new_conn_state, i) {
11538 if (old_conn_state->best_encoder == &encoder->base)
11539 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011540
Daniel Vetter86b04262017-03-01 10:52:26 +010011541 if (new_conn_state->best_encoder != &encoder->base)
11542 continue;
11543 found = enabled = true;
11544
11545 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011546 encoder->base.crtc,
11547 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011548 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011549
11550 if (!found)
11551 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011552
Rob Clarke2c719b2014-12-15 13:56:32 -050011553 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011554 "encoder's enabled state mismatch "
11555 "(expected %i, found %i)\n",
11556 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011557
11558 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011559 bool active;
11560
11561 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011562 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011563 "encoder detached but still enabled on pipe %c.\n",
11564 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011565 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011566 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011567}
11568
11569static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011570verify_crtc_state(struct drm_crtc *crtc,
11571 struct drm_crtc_state *old_crtc_state,
11572 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011573{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011574 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011575 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011576 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011577 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11578 struct intel_crtc_state *pipe_config, *sw_config;
11579 struct drm_atomic_state *old_state;
11580 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011581
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011582 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011583 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011584 pipe_config = to_intel_crtc_state(old_crtc_state);
11585 memset(pipe_config, 0, sizeof(*pipe_config));
11586 pipe_config->base.crtc = crtc;
11587 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011588
Ville Syrjälä78108b72016-05-27 20:59:19 +030011589 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011590
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011591 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011592
Ville Syrjäläe56134b2017-06-01 17:36:19 +030011593 /* we keep both pipes enabled on 830 */
11594 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011595 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011596
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011597 I915_STATE_WARN(new_crtc_state->active != active,
11598 "crtc active state doesn't match with hw state "
11599 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011600
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011601 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11602 "transitional active state does not match atomic hw state "
11603 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011604
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011605 for_each_encoder_on_crtc(dev, crtc, encoder) {
11606 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011607
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011608 active = encoder->get_hw_state(encoder, &pipe);
11609 I915_STATE_WARN(active != new_crtc_state->active,
11610 "[ENCODER:%i] active %i with crtc active %i\n",
11611 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011612
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011613 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11614 "Encoder connected to wrong pipe %c\n",
11615 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011616
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011617 if (active) {
11618 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011619 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011620 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011621 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011622
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011623 intel_crtc_compute_pixel_rate(pipe_config);
11624
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011625 if (!new_crtc_state->active)
11626 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011627
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011628 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011629
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011630 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011631 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011632 pipe_config, false)) {
11633 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11634 intel_dump_pipe_config(intel_crtc, pipe_config,
11635 "[hw state]");
11636 intel_dump_pipe_config(intel_crtc, sw_config,
11637 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011638 }
11639}
11640
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011641static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011642verify_single_dpll_state(struct drm_i915_private *dev_priv,
11643 struct intel_shared_dpll *pll,
11644 struct drm_crtc *crtc,
11645 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011646{
11647 struct intel_dpll_hw_state dpll_hw_state;
11648 unsigned crtc_mask;
11649 bool active;
11650
11651 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11652
11653 DRM_DEBUG_KMS("%s\n", pll->name);
11654
11655 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
11656
11657 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
11658 I915_STATE_WARN(!pll->on && pll->active_mask,
11659 "pll in active use but not on in sw tracking\n");
11660 I915_STATE_WARN(pll->on && !pll->active_mask,
11661 "pll is on but not used by any active crtc\n");
11662 I915_STATE_WARN(pll->on != active,
11663 "pll on state mismatch (expected %i, found %i)\n",
11664 pll->on, active);
11665 }
11666
11667 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011668 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011669 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011670 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011671
11672 return;
11673 }
11674
11675 crtc_mask = 1 << drm_crtc_index(crtc);
11676
11677 if (new_state->active)
11678 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
11679 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
11680 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11681 else
11682 I915_STATE_WARN(pll->active_mask & crtc_mask,
11683 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
11684 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11685
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011686 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011687 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011688 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011689
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011690 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011691 &dpll_hw_state,
11692 sizeof(dpll_hw_state)),
11693 "pll hw state mismatch\n");
11694}
11695
11696static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011697verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
11698 struct drm_crtc_state *old_crtc_state,
11699 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011700{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011701 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011702 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
11703 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
11704
11705 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011706 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011707
11708 if (old_state->shared_dpll &&
11709 old_state->shared_dpll != new_state->shared_dpll) {
11710 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
11711 struct intel_shared_dpll *pll = old_state->shared_dpll;
11712
11713 I915_STATE_WARN(pll->active_mask & crtc_mask,
11714 "pll active mismatch (didn't expect pipe %c in active mask)\n",
11715 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011716 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011717 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
11718 pipe_name(drm_crtc_index(crtc)));
11719 }
11720}
11721
11722static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011723intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011724 struct drm_atomic_state *state,
11725 struct drm_crtc_state *old_state,
11726 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011727{
Daniel Vetter5a21b662016-05-24 17:13:53 +020011728 if (!needs_modeset(new_state) &&
11729 !to_intel_crtc_state(new_state)->update_pipe)
11730 return;
11731
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011732 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011733 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011734 verify_crtc_state(crtc, old_state, new_state);
11735 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011736}
11737
11738static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011739verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011740{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011741 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011742 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011743
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011744 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011745 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011746}
Daniel Vetter53589012013-06-05 13:34:16 +020011747
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011748static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011749intel_modeset_verify_disabled(struct drm_device *dev,
11750 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011751{
Daniel Vetter86b04262017-03-01 10:52:26 +010011752 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011753 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011754 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020011755}
11756
Ville Syrjälä80715b22014-05-15 20:23:23 +030011757static void update_scanline_offset(struct intel_crtc *crtc)
11758{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011759 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011760
11761 /*
11762 * The scanline counter increments at the leading edge of hsync.
11763 *
11764 * On most platforms it starts counting from vtotal-1 on the
11765 * first active line. That means the scanline counter value is
11766 * always one less than what we would expect. Ie. just after
11767 * start of vblank, which also occurs at start of hsync (on the
11768 * last active line), the scanline counter will read vblank_start-1.
11769 *
11770 * On gen2 the scanline counter starts counting from 1 instead
11771 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11772 * to keep the value positive), instead of adding one.
11773 *
11774 * On HSW+ the behaviour of the scanline counter depends on the output
11775 * type. For DP ports it behaves like most other platforms, but on HDMI
11776 * there's an extra 1 line difference. So we need to add two instead of
11777 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020011778 *
11779 * On VLV/CHV DSI the scanline counter would appear to increment
11780 * approx. 1/3 of a scanline before start of vblank. Unfortunately
11781 * that means we can't tell whether we're in vblank or not while
11782 * we're on that particular line. We must still set scanline_offset
11783 * to 1 so that the vblank timestamps come out correct when we query
11784 * the scanline counter from within the vblank interrupt handler.
11785 * However if queried just before the start of vblank we'll get an
11786 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030011787 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011788 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030011789 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011790 int vtotal;
11791
Ville Syrjälä124abe02015-09-08 13:40:45 +030011792 vtotal = adjusted_mode->crtc_vtotal;
11793 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030011794 vtotal /= 2;
11795
11796 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011797 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030011798 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011799 crtc->scanline_offset = 2;
11800 } else
11801 crtc->scanline_offset = 1;
11802}
11803
Maarten Lankhorstad421372015-06-15 12:33:42 +020011804static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011805{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011806 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011807 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011808 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011809 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011810 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011811
11812 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020011813 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011814
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011815 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011817 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011818 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011819
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011820 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011821 continue;
11822
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011823 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011824
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011825 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011826 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011827
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020011828 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011829 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011830}
11831
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011832/*
11833 * This implements the workaround described in the "notes" section of the mode
11834 * set sequence documentation. When going from no pipes or single pipe to
11835 * multiple pipes, and planes are enabled after the pipe, we need to wait at
11836 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
11837 */
11838static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
11839{
11840 struct drm_crtc_state *crtc_state;
11841 struct intel_crtc *intel_crtc;
11842 struct drm_crtc *crtc;
11843 struct intel_crtc_state *first_crtc_state = NULL;
11844 struct intel_crtc_state *other_crtc_state = NULL;
11845 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
11846 int i;
11847
11848 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011849 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011850 intel_crtc = to_intel_crtc(crtc);
11851
11852 if (!crtc_state->active || !needs_modeset(crtc_state))
11853 continue;
11854
11855 if (first_crtc_state) {
11856 other_crtc_state = to_intel_crtc_state(crtc_state);
11857 break;
11858 } else {
11859 first_crtc_state = to_intel_crtc_state(crtc_state);
11860 first_pipe = intel_crtc->pipe;
11861 }
11862 }
11863
11864 /* No workaround needed? */
11865 if (!first_crtc_state)
11866 return 0;
11867
11868 /* w/a possibly needed, check how many crtc's are already enabled. */
11869 for_each_intel_crtc(state->dev, intel_crtc) {
11870 struct intel_crtc_state *pipe_config;
11871
11872 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
11873 if (IS_ERR(pipe_config))
11874 return PTR_ERR(pipe_config);
11875
11876 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
11877
11878 if (!pipe_config->base.active ||
11879 needs_modeset(&pipe_config->base))
11880 continue;
11881
11882 /* 2 or more enabled crtcs means no need for w/a */
11883 if (enabled_pipe != INVALID_PIPE)
11884 return 0;
11885
11886 enabled_pipe = intel_crtc->pipe;
11887 }
11888
11889 if (enabled_pipe != INVALID_PIPE)
11890 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
11891 else if (other_crtc_state)
11892 other_crtc_state->hsw_workaround_pipe = first_pipe;
11893
11894 return 0;
11895}
11896
Ville Syrjälä8d965612016-11-14 18:35:10 +020011897static int intel_lock_all_pipes(struct drm_atomic_state *state)
11898{
11899 struct drm_crtc *crtc;
11900
11901 /* Add all pipes to the state */
11902 for_each_crtc(state->dev, crtc) {
11903 struct drm_crtc_state *crtc_state;
11904
11905 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11906 if (IS_ERR(crtc_state))
11907 return PTR_ERR(crtc_state);
11908 }
11909
11910 return 0;
11911}
11912
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011913static int intel_modeset_all_pipes(struct drm_atomic_state *state)
11914{
11915 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011916
Ville Syrjälä8d965612016-11-14 18:35:10 +020011917 /*
11918 * Add all pipes to the state, and force
11919 * a modeset on all the active ones.
11920 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011921 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011922 struct drm_crtc_state *crtc_state;
11923 int ret;
11924
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011925 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11926 if (IS_ERR(crtc_state))
11927 return PTR_ERR(crtc_state);
11928
11929 if (!crtc_state->active || needs_modeset(crtc_state))
11930 continue;
11931
11932 crtc_state->mode_changed = true;
11933
11934 ret = drm_atomic_add_affected_connectors(state, crtc);
11935 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011936 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011937
11938 ret = drm_atomic_add_affected_planes(state, crtc);
11939 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011940 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011941 }
11942
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011943 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011944}
11945
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011946static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011947{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011948 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010011949 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011950 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011951 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011952 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011953
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011954 if (!check_digital_port_conflicts(state)) {
11955 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
11956 return -EINVAL;
11957 }
11958
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011959 intel_state->modeset = true;
11960 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011961 intel_state->cdclk.logical = dev_priv->cdclk.logical;
11962 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011963
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011964 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11965 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011966 intel_state->active_crtcs |= 1 << i;
11967 else
11968 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070011969
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011970 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070011971 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011972 }
11973
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011974 /*
11975 * See if the config requires any additional preparation, e.g.
11976 * to adjust global state with pipes off. We need to do this
11977 * here so we can get the modeset_pipe updated config for the new
11978 * mode set on this crtc. For other crtcs we need to use the
11979 * adjusted_mode bits in the crtc directly.
11980 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011981 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030011982 ret = dev_priv->display.modeset_calc_cdclk(state);
11983 if (ret < 0)
11984 return ret;
11985
Ville Syrjälä8d965612016-11-14 18:35:10 +020011986 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011987 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020011988 * holding all the crtc locks, even if we don't end up
11989 * touching the hardware
11990 */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011991 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
11992 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011993 ret = intel_lock_all_pipes(state);
11994 if (ret < 0)
11995 return ret;
11996 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011997
Ville Syrjälä8d965612016-11-14 18:35:10 +020011998 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011999 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
12000 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012001 ret = intel_modeset_all_pipes(state);
12002 if (ret < 0)
12003 return ret;
12004 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012005
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012006 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12007 intel_state->cdclk.logical.cdclk,
12008 intel_state->cdclk.actual.cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012009 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012010 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012011 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012012
Maarten Lankhorstad421372015-06-15 12:33:42 +020012013 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012014
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012015 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012016 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012017
Maarten Lankhorstad421372015-06-15 12:33:42 +020012018 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012019}
12020
Matt Roperaa363132015-09-24 15:53:18 -070012021/*
12022 * Handle calculation of various watermark data at the end of the atomic check
12023 * phase. The code here should be run after the per-crtc and per-plane 'check'
12024 * handlers to ensure that all derived state has been updated.
12025 */
Matt Roper55994c22016-05-12 07:06:08 -070012026static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012027{
12028 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012029 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012030
12031 /* Is there platform-specific watermark information to calculate? */
12032 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012033 return dev_priv->display.compute_global_watermarks(state);
12034
12035 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012036}
12037
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012038/**
12039 * intel_atomic_check - validate state object
12040 * @dev: drm device
12041 * @state: state to validate
12042 */
12043static int intel_atomic_check(struct drm_device *dev,
12044 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012045{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012046 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012047 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012048 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012049 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012050 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012051 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012052
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012053 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012054 if (ret)
12055 return ret;
12056
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012057 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012058 struct intel_crtc_state *pipe_config =
12059 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012060
12061 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012062 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012063 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012064
Daniel Vetter26495482015-07-15 14:15:52 +020012065 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012066 continue;
12067
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012068 if (!crtc_state->enable) {
12069 any_ms = true;
12070 continue;
12071 }
12072
Daniel Vetter26495482015-07-15 14:15:52 +020012073 /* FIXME: For only active_changed we shouldn't need to do any
12074 * state recomputation at all. */
12075
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012076 ret = drm_atomic_add_affected_connectors(state, crtc);
12077 if (ret)
12078 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012079
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012080 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012081 if (ret) {
12082 intel_dump_pipe_config(to_intel_crtc(crtc),
12083 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012084 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012085 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012086
Jani Nikula73831232015-11-19 10:26:30 +020012087 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012088 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012089 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012090 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012091 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012092 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012093 }
12094
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012095 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012096 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012097
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012098 ret = drm_atomic_add_affected_planes(state, crtc);
12099 if (ret)
12100 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012101
Daniel Vetter26495482015-07-15 14:15:52 +020012102 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12103 needs_modeset(crtc_state) ?
12104 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012105 }
12106
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012107 if (any_ms) {
12108 ret = intel_modeset_checks(state);
12109
12110 if (ret)
12111 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012112 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012113 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012114 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012115
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012116 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012117 if (ret)
12118 return ret;
12119
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012120 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012121 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012122}
12123
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012124static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012125 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012126{
Chris Wilsonfd700752017-07-26 17:00:36 +010012127 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012128}
12129
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012130u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12131{
12132 struct drm_device *dev = crtc->base.dev;
12133
12134 if (!dev->max_vblank_count)
Daniel Vetterca814b22017-05-24 16:51:47 +020012135 return drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012136
12137 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12138}
12139
Lyude896e5bb2016-08-24 07:48:09 +020012140static void intel_update_crtc(struct drm_crtc *crtc,
12141 struct drm_atomic_state *state,
12142 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012143 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012144{
12145 struct drm_device *dev = crtc->dev;
12146 struct drm_i915_private *dev_priv = to_i915(dev);
12147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012148 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12149 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012150
12151 if (modeset) {
12152 update_scanline_offset(intel_crtc);
12153 dev_priv->display.crtc_enable(pipe_config, state);
12154 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012155 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12156 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012157 }
12158
12159 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12160 intel_fbc_enable(
12161 intel_crtc, pipe_config,
12162 to_intel_plane_state(crtc->primary->state));
12163 }
12164
12165 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012166}
12167
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012168static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012169{
12170 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012171 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012172 int i;
12173
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012174 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12175 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012176 continue;
12177
12178 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012179 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012180 }
12181}
12182
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012183static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012184{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012185 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012186 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12187 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012188 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012189 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012190 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012191 unsigned int updated = 0;
12192 bool progress;
12193 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012194 int i;
12195
12196 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12197
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012198 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012199 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012200 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012201 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012202
12203 /*
12204 * Whenever the number of active pipes changes, we need to make sure we
12205 * update the pipes in the right order so that their ddb allocations
12206 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12207 * cause pipe underruns and other bad stuff.
12208 */
12209 do {
Lyude27082492016-08-24 07:48:10 +020012210 progress = false;
12211
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012212 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012213 bool vbl_wait = false;
12214 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012215
12216 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä21794812017-08-23 18:22:26 +030012217 cstate = to_intel_crtc_state(new_crtc_state);
Lyudece0ba282016-09-15 10:46:35 -040012218 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012219
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012220 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012221 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012222
12223 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020012224 continue;
12225
12226 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012227 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012228
12229 /*
12230 * If this is an already active pipe, it's DDB changed,
12231 * and this isn't the last pipe that needs updating
12232 * then we need to wait for a vblank to pass for the
12233 * new ddb allocation to take effect.
12234 */
Lyudece0ba282016-09-15 10:46:35 -040012235 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012236 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012237 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012238 intel_state->wm_results.dirty_pipes != updated)
12239 vbl_wait = true;
12240
12241 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012242 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020012243
12244 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012245 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012246
12247 progress = true;
12248 }
12249 } while (progress);
12250}
12251
Chris Wilsonba318c62017-02-02 20:47:41 +000012252static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12253{
12254 struct intel_atomic_state *state, *next;
12255 struct llist_node *freed;
12256
12257 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12258 llist_for_each_entry_safe(state, next, freed, freed)
12259 drm_atomic_state_put(&state->base);
12260}
12261
12262static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12263{
12264 struct drm_i915_private *dev_priv =
12265 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12266
12267 intel_atomic_helper_free_state(dev_priv);
12268}
12269
Daniel Vetter9db529a2017-08-08 10:08:28 +020012270static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12271{
12272 struct wait_queue_entry wait_fence, wait_reset;
12273 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12274
12275 init_wait_entry(&wait_fence, 0);
12276 init_wait_entry(&wait_reset, 0);
12277 for (;;) {
12278 prepare_to_wait(&intel_state->commit_ready.wait,
12279 &wait_fence, TASK_UNINTERRUPTIBLE);
12280 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12281 &wait_reset, TASK_UNINTERRUPTIBLE);
12282
12283
12284 if (i915_sw_fence_done(&intel_state->commit_ready)
12285 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12286 break;
12287
12288 schedule();
12289 }
12290 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12291 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12292}
12293
Daniel Vetter94f05022016-06-14 18:01:00 +020012294static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012295{
Daniel Vetter94f05022016-06-14 18:01:00 +020012296 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012297 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012298 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012299 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012300 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012301 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012302 bool hw_check = intel_state->modeset;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012303 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilsone95433c2016-10-28 13:58:27 +010012304 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012305
Daniel Vetter9db529a2017-08-08 10:08:28 +020012306 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012307
Daniel Vetterea0000f2016-06-13 16:13:46 +020012308 drm_atomic_helper_wait_for_dependencies(state);
12309
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012310 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012311 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012312
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012313 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12315
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012316 if (needs_modeset(new_crtc_state) ||
12317 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012318 hw_check = true;
12319
12320 put_domains[to_intel_crtc(crtc)->pipe] =
12321 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012322 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012323 }
12324
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012325 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012326 continue;
12327
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012328 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12329 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012330
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012331 if (old_crtc_state->active) {
12332 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012333 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012334 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012335 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012336 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012337
12338 /*
12339 * Underruns don't always raise
12340 * interrupts, so check manually.
12341 */
12342 intel_check_cpu_fifo_underruns(dev_priv);
12343 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012344
Ville Syrjälä21794812017-08-23 18:22:26 +030012345 if (!new_crtc_state->active) {
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012346 /*
12347 * Make sure we don't call initial_watermarks
12348 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012349 *
12350 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012351 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012352 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012353 dev_priv->display.initial_watermarks(intel_state,
Ville Syrjälä21794812017-08-23 18:22:26 +030012354 to_intel_crtc_state(new_crtc_state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012355 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012356 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012357 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012358
Daniel Vetterea9d7582012-07-10 10:42:52 +020012359 /* Only after disabling all output pipelines that will be changed can we
12360 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012361 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012362
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012363 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012364 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012365
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012366 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012367
Lyude656d1b82016-08-17 15:55:54 -040012368 /*
12369 * SKL workaround: bspec recommends we disable the SAGV when we
12370 * have more then one pipe enabled
12371 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012372 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012373 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012374
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012375 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012376 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012377
Lyude896e5bb2016-08-24 07:48:09 +020012378 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012379 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12380 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012381
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012382 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012383 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012384 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012385 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012386 spin_unlock_irq(&dev->event_lock);
12387
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012388 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012389 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012390 }
12391
Lyude896e5bb2016-08-24 07:48:09 +020012392 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012393 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020012394
Daniel Vetter94f05022016-06-14 18:01:00 +020012395 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12396 * already, but still need the state for the delayed optimization. To
12397 * fix this:
12398 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12399 * - schedule that vblank worker _before_ calling hw_done
12400 * - at the start of commit_tail, cancel it _synchrously
12401 * - switch over to the vblank wait helper in the core after that since
12402 * we don't need out special handling any more.
12403 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012404 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012405
12406 /*
12407 * Now that the vblank has passed, we can go ahead and program the
12408 * optimal watermarks on platforms that need two-step watermark
12409 * programming.
12410 *
12411 * TODO: Move this (and other cleanup) to an async worker eventually.
12412 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012413 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12414 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012415
12416 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012417 dev_priv->display.optimize_watermarks(intel_state,
12418 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012419 }
12420
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012421 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012422 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12423
12424 if (put_domains[i])
12425 modeset_put_power_domains(dev_priv, put_domains[i]);
12426
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012427 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012428 }
12429
Paulo Zanoni56feca92016-09-22 18:00:28 -030012430 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012431 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012432
Daniel Vetter94f05022016-06-14 18:01:00 +020012433 drm_atomic_helper_commit_hw_done(state);
12434
Chris Wilsond5553c02017-05-04 12:55:08 +010012435 if (intel_state->modeset) {
12436 /* As one of the primary mmio accessors, KMS has a high
12437 * likelihood of triggering bugs in unclaimed access. After we
12438 * finish modesetting, see if an error has been flagged, and if
12439 * so enable debugging for the next modeset - and hope we catch
12440 * the culprit.
12441 */
12442 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012443 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010012444 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012445
Daniel Vetter5a21b662016-05-24 17:13:53 +020012446 drm_atomic_helper_cleanup_planes(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012447
Daniel Vetterea0000f2016-06-13 16:13:46 +020012448 drm_atomic_helper_commit_cleanup_done(state);
12449
Chris Wilson08536952016-10-14 13:18:18 +010012450 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012451
Chris Wilsonba318c62017-02-02 20:47:41 +000012452 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012453}
12454
12455static void intel_atomic_commit_work(struct work_struct *work)
12456{
Chris Wilsonc004a902016-10-28 13:58:45 +010012457 struct drm_atomic_state *state =
12458 container_of(work, struct drm_atomic_state, commit_work);
12459
Daniel Vetter94f05022016-06-14 18:01:00 +020012460 intel_atomic_commit_tail(state);
12461}
12462
Chris Wilsonc004a902016-10-28 13:58:45 +010012463static int __i915_sw_fence_call
12464intel_atomic_commit_ready(struct i915_sw_fence *fence,
12465 enum i915_sw_fence_notify notify)
12466{
12467 struct intel_atomic_state *state =
12468 container_of(fence, struct intel_atomic_state, commit_ready);
12469
12470 switch (notify) {
12471 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020012472 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010012473 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010012474 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012475 {
12476 struct intel_atomic_helper *helper =
12477 &to_i915(state->base.dev)->atomic_helper;
12478
12479 if (llist_add(&state->freed, &helper->free_list))
12480 schedule_work(&helper->free_work);
12481 break;
12482 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012483 }
12484
12485 return NOTIFY_DONE;
12486}
12487
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012488static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12489{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012490 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012491 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012492 int i;
12493
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012494 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012495 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012496 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012497 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012498}
12499
Daniel Vetter94f05022016-06-14 18:01:00 +020012500/**
12501 * intel_atomic_commit - commit validated state object
12502 * @dev: DRM device
12503 * @state: the top-level driver state object
12504 * @nonblock: nonblocking commit
12505 *
12506 * This function commits a top-level state object that has been validated
12507 * with drm_atomic_helper_check().
12508 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012509 * RETURNS
12510 * Zero for success or -errno.
12511 */
12512static int intel_atomic_commit(struct drm_device *dev,
12513 struct drm_atomic_state *state,
12514 bool nonblock)
12515{
12516 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012517 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012518 int ret = 0;
12519
Daniel Vetter94f05022016-06-14 18:01:00 +020012520 ret = drm_atomic_helper_setup_commit(state, nonblock);
12521 if (ret)
12522 return ret;
12523
Chris Wilsonc004a902016-10-28 13:58:45 +010012524 drm_atomic_state_get(state);
12525 i915_sw_fence_init(&intel_state->commit_ready,
12526 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012527
Chris Wilsond07f0e52016-10-28 13:58:44 +010012528 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012529 if (ret) {
12530 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010012531 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012532 return ret;
12533 }
12534
Ville Syrjälä440df932017-03-29 17:21:23 +030012535 /*
12536 * The intel_legacy_cursor_update() fast path takes care
12537 * of avoiding the vblank waits for simple cursor
12538 * movement and flips. For cursor on/off and size changes,
12539 * we want to perform the vblank waits so that watermark
12540 * updates happen during the correct frames. Gen9+ have
12541 * double buffered watermarks and so shouldn't need this.
12542 *
12543 * Do this after drm_atomic_helper_setup_commit() and
12544 * intel_atomic_prepare_commit() because we still want
12545 * to skip the flip and fb cleanup waits. Although that
12546 * does risk yanking the mapping from under the display
12547 * engine.
12548 *
12549 * FIXME doing watermarks and fb cleanup from a vblank worker
12550 * (assuming we had any) would solve these problems.
12551 */
12552 if (INTEL_GEN(dev_priv) < 9)
12553 state->legacy_cursor_update = false;
12554
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012555 ret = drm_atomic_helper_swap_state(state, true);
12556 if (ret) {
12557 i915_sw_fence_commit(&intel_state->commit_ready);
12558
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012559 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012560 return ret;
12561 }
Daniel Vetter94f05022016-06-14 18:01:00 +020012562 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020012563 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012564 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012565
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012566 if (intel_state->modeset) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030012567 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
12568 sizeof(intel_state->min_cdclk));
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012569 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012570 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12571 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012572 }
12573
Chris Wilson08536952016-10-14 13:18:18 +010012574 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012575 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010012576
12577 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012578 if (nonblock)
12579 queue_work(system_unbound_wq, &state->commit_work);
12580 else
Daniel Vetter94f05022016-06-14 18:01:00 +020012581 intel_atomic_commit_tail(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012582
Mika Kuoppala75714942015-12-16 09:26:48 +020012583
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012584 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012585}
12586
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012587static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020012588 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012589 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012590 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010012591 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012592 .atomic_duplicate_state = intel_crtc_duplicate_state,
12593 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010012594 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012595};
12596
Chris Wilson74d290f2017-08-17 13:37:06 +010012597struct wait_rps_boost {
12598 struct wait_queue_entry wait;
12599
12600 struct drm_crtc *crtc;
12601 struct drm_i915_gem_request *request;
12602};
12603
12604static int do_rps_boost(struct wait_queue_entry *_wait,
12605 unsigned mode, int sync, void *key)
12606{
12607 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
12608 struct drm_i915_gem_request *rq = wait->request;
12609
12610 gen6_rps_boost(rq, NULL);
12611 i915_gem_request_put(rq);
12612
12613 drm_crtc_vblank_put(wait->crtc);
12614
12615 list_del(&wait->wait.entry);
12616 kfree(wait);
12617 return 1;
12618}
12619
12620static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
12621 struct dma_fence *fence)
12622{
12623 struct wait_rps_boost *wait;
12624
12625 if (!dma_fence_is_i915(fence))
12626 return;
12627
12628 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
12629 return;
12630
12631 if (drm_crtc_vblank_get(crtc))
12632 return;
12633
12634 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
12635 if (!wait) {
12636 drm_crtc_vblank_put(crtc);
12637 return;
12638 }
12639
12640 wait->request = to_request(dma_fence_get(fence));
12641 wait->crtc = crtc;
12642
12643 wait->wait.func = do_rps_boost;
12644 wait->wait.flags = 0;
12645
12646 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
12647}
12648
Matt Roper6beb8c232014-12-01 15:40:14 -080012649/**
12650 * intel_prepare_plane_fb - Prepare fb for usage on plane
12651 * @plane: drm plane to prepare for
12652 * @fb: framebuffer to prepare for presentation
12653 *
12654 * Prepares a framebuffer for usage on a display plane. Generally this
12655 * involves pinning the underlying object and updating the frontbuffer tracking
12656 * bits. Some older platforms need special physical address handling for
12657 * cursor planes.
12658 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012659 * Must be called with struct_mutex held.
12660 *
Matt Roper6beb8c232014-12-01 15:40:14 -080012661 * Returns 0 on success, negative error code on failure.
12662 */
12663int
12664intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012665 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012666{
Chris Wilsonc004a902016-10-28 13:58:45 +010012667 struct intel_atomic_state *intel_state =
12668 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000012669 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020012670 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080012671 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020012672 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010012673 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070012674
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012675 if (old_obj) {
12676 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010012677 drm_atomic_get_existing_crtc_state(new_state->state,
12678 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012679
12680 /* Big Hammer, we also need to ensure that any pending
12681 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
12682 * current scanout is retired before unpinning the old
12683 * framebuffer. Note that we rely on userspace rendering
12684 * into the buffer attached to the pipe they are waiting
12685 * on. If not, userspace generates a GPU hang with IPEHR
12686 * point to the MI_WAIT_FOR_EVENT.
12687 *
12688 * This should only fail upon a hung GPU, in which case we
12689 * can safely continue.
12690 */
Chris Wilsonc004a902016-10-28 13:58:45 +010012691 if (needs_modeset(crtc_state)) {
12692 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12693 old_obj->resv, NULL,
12694 false, 0,
12695 GFP_KERNEL);
12696 if (ret < 0)
12697 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010012698 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012699 }
12700
Chris Wilsonc004a902016-10-28 13:58:45 +010012701 if (new_state->fence) { /* explicit fencing */
12702 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
12703 new_state->fence,
12704 I915_FENCE_TIMEOUT,
12705 GFP_KERNEL);
12706 if (ret < 0)
12707 return ret;
12708 }
12709
Chris Wilsonc37efb92016-06-17 08:28:47 +010012710 if (!obj)
12711 return 0;
12712
Chris Wilson4d3088c2017-07-26 17:00:38 +010012713 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012714 if (ret)
12715 return ret;
12716
Chris Wilson4d3088c2017-07-26 17:00:38 +010012717 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
12718 if (ret) {
12719 i915_gem_object_unpin_pages(obj);
12720 return ret;
12721 }
12722
Chris Wilsonfd700752017-07-26 17:00:36 +010012723 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12724 INTEL_INFO(dev_priv)->cursor_needs_physical) {
12725 const int align = intel_cursor_alignment(dev_priv);
12726
12727 ret = i915_gem_object_attach_phys(obj, align);
12728 } else {
12729 struct i915_vma *vma;
12730
12731 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
12732 if (!IS_ERR(vma))
12733 to_intel_plane_state(new_state)->vma = vma;
12734 else
12735 ret = PTR_ERR(vma);
12736 }
12737
12738 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
12739
12740 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010012741 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012742 if (ret)
12743 return ret;
12744
Chris Wilsonc004a902016-10-28 13:58:45 +010012745 if (!new_state->fence) { /* implicit fencing */
Chris Wilson74d290f2017-08-17 13:37:06 +010012746 struct dma_fence *fence;
12747
Chris Wilsonc004a902016-10-28 13:58:45 +010012748 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12749 obj->resv, NULL,
12750 false, I915_FENCE_TIMEOUT,
12751 GFP_KERNEL);
12752 if (ret < 0)
12753 return ret;
Chris Wilson74d290f2017-08-17 13:37:06 +010012754
12755 fence = reservation_object_get_excl_rcu(obj->resv);
12756 if (fence) {
12757 add_rps_boost_after_vblank(new_state->crtc, fence);
12758 dma_fence_put(fence);
12759 }
12760 } else {
12761 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
Chris Wilsonc004a902016-10-28 13:58:45 +010012762 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012763
Chris Wilsond07f0e52016-10-28 13:58:44 +010012764 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080012765}
12766
Matt Roper38f3ce32014-12-02 07:45:25 -080012767/**
12768 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12769 * @plane: drm plane to clean up for
12770 * @fb: old framebuffer that was on plane
12771 *
12772 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012773 *
12774 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080012775 */
12776void
12777intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012778 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012779{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012780 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080012781
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012782 /* Should only be called after a successful intel_prepare_plane_fb()! */
12783 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012784 if (vma) {
12785 mutex_lock(&plane->dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012786 intel_unpin_fb_vma(vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012787 mutex_unlock(&plane->dev->struct_mutex);
12788 }
Matt Roper465c1202014-05-29 08:06:54 -070012789}
12790
Chandra Konduru6156a452015-04-27 13:48:39 -070012791int
12792skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
12793{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012794 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070012795 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012796 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070012797
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010012798 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070012799 return DRM_PLANE_HELPER_NO_SCALING;
12800
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012801 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070012802
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012803 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
12804 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
12805
12806 if (IS_GEMINILAKE(dev_priv))
12807 max_dotclk *= 2;
12808
12809 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070012810 return DRM_PLANE_HELPER_NO_SCALING;
12811
12812 /*
12813 * skl max scale is lower of:
12814 * close to 3 but not 3, -1 is for that purpose
12815 * or
12816 * cdclk/crtc_clock
12817 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012818 max_scale = min((1 << 16) * 3 - 1,
12819 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070012820
12821 return max_scale;
12822}
12823
Matt Roper465c1202014-05-29 08:06:54 -070012824static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012825intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012826 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012827 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012828{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012829 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080012830 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070012831 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012832 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
12833 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012834 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012835
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012836 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020012837 /* use scaler when colorkey is not required */
12838 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
12839 min_scale = 1;
12840 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
12841 }
Sonika Jindald8106362015-04-10 14:37:28 +053012842 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070012843 }
Sonika Jindald8106362015-04-10 14:37:28 +053012844
Daniel Vettercc926382016-08-15 10:41:47 +020012845 ret = drm_plane_helper_check_state(&state->base,
Ville Syrjälä10b47ee2017-11-01 22:15:58 +020012846 &crtc_state->base,
Daniel Vettercc926382016-08-15 10:41:47 +020012847 &state->clip,
12848 min_scale, max_scale,
12849 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012850 if (ret)
12851 return ret;
12852
Daniel Vettercc926382016-08-15 10:41:47 +020012853 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012854 return 0;
12855
12856 if (INTEL_GEN(dev_priv) >= 9) {
12857 ret = skl_check_plane_surface(state);
12858 if (ret)
12859 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012860
12861 state->ctl = skl_plane_ctl(crtc_state, state);
12862 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020012863 ret = i9xx_check_plane_surface(state);
12864 if (ret)
12865 return ret;
12866
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012867 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012868 }
12869
12870 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012871}
12872
Daniel Vetter5a21b662016-05-24 17:13:53 +020012873static void intel_begin_crtc_commit(struct drm_crtc *crtc,
12874 struct drm_crtc_state *old_crtc_state)
12875{
12876 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040012877 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012879 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020012880 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012881 struct intel_atomic_state *old_intel_state =
12882 to_intel_atomic_state(old_crtc_state->state);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012883 struct intel_crtc_state *intel_cstate =
12884 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
12885 bool modeset = needs_modeset(&intel_cstate->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012886
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012887 if (!modeset &&
12888 (intel_cstate->base.color_mgmt_changed ||
12889 intel_cstate->update_pipe)) {
Ville Syrjälä5c857e62017-08-23 18:22:20 +030012890 intel_color_set_csc(&intel_cstate->base);
12891 intel_color_load_luts(&intel_cstate->base);
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012892 }
12893
Daniel Vetter5a21b662016-05-24 17:13:53 +020012894 /* Perform vblank evasion around commit operation */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012895 intel_pipe_update_start(intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012896
12897 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012898 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012899
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012900 if (intel_cstate->update_pipe)
Ville Syrjälä1a15b772017-08-23 18:22:25 +030012901 intel_update_pipe_config(old_intel_cstate, intel_cstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012902 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012903 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040012904
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012905out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012906 if (dev_priv->display.atomic_update_watermarks)
12907 dev_priv->display.atomic_update_watermarks(old_intel_state,
12908 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012909}
12910
12911static void intel_finish_crtc_commit(struct drm_crtc *crtc,
12912 struct drm_crtc_state *old_crtc_state)
12913{
12914 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012915 struct intel_atomic_state *old_intel_state =
12916 to_intel_atomic_state(old_crtc_state->state);
12917 struct intel_crtc_state *new_crtc_state =
12918 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012919
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012920 intel_pipe_update_end(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012921}
12922
Matt Ropercf4c7c12014-12-04 10:27:42 -080012923/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012924 * intel_plane_destroy - destroy a plane
12925 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012926 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012927 * Common destruction function for all types of planes (primary, cursor,
12928 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012929 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012930void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012931{
Matt Roper465c1202014-05-29 08:06:54 -070012932 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030012933 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070012934}
12935
Ben Widawsky714244e2017-08-01 09:58:16 -070012936static bool i8xx_mod_supported(uint32_t format, uint64_t modifier)
12937{
12938 switch (format) {
12939 case DRM_FORMAT_C8:
12940 case DRM_FORMAT_RGB565:
12941 case DRM_FORMAT_XRGB1555:
12942 case DRM_FORMAT_XRGB8888:
12943 return modifier == DRM_FORMAT_MOD_LINEAR ||
12944 modifier == I915_FORMAT_MOD_X_TILED;
12945 default:
12946 return false;
12947 }
12948}
12949
12950static bool i965_mod_supported(uint32_t format, uint64_t modifier)
12951{
12952 switch (format) {
12953 case DRM_FORMAT_C8:
12954 case DRM_FORMAT_RGB565:
12955 case DRM_FORMAT_XRGB8888:
12956 case DRM_FORMAT_XBGR8888:
12957 case DRM_FORMAT_XRGB2101010:
12958 case DRM_FORMAT_XBGR2101010:
12959 return modifier == DRM_FORMAT_MOD_LINEAR ||
12960 modifier == I915_FORMAT_MOD_X_TILED;
12961 default:
12962 return false;
12963 }
12964}
12965
12966static bool skl_mod_supported(uint32_t format, uint64_t modifier)
12967{
12968 switch (format) {
12969 case DRM_FORMAT_XRGB8888:
12970 case DRM_FORMAT_XBGR8888:
12971 case DRM_FORMAT_ARGB8888:
12972 case DRM_FORMAT_ABGR8888:
12973 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
12974 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
12975 return true;
12976 /* fall through */
12977 case DRM_FORMAT_RGB565:
12978 case DRM_FORMAT_XRGB2101010:
12979 case DRM_FORMAT_XBGR2101010:
12980 case DRM_FORMAT_YUYV:
12981 case DRM_FORMAT_YVYU:
12982 case DRM_FORMAT_UYVY:
12983 case DRM_FORMAT_VYUY:
12984 if (modifier == I915_FORMAT_MOD_Yf_TILED)
12985 return true;
12986 /* fall through */
12987 case DRM_FORMAT_C8:
12988 if (modifier == DRM_FORMAT_MOD_LINEAR ||
12989 modifier == I915_FORMAT_MOD_X_TILED ||
12990 modifier == I915_FORMAT_MOD_Y_TILED)
12991 return true;
12992 /* fall through */
12993 default:
12994 return false;
12995 }
12996}
12997
12998static bool intel_primary_plane_format_mod_supported(struct drm_plane *plane,
12999 uint32_t format,
13000 uint64_t modifier)
13001{
13002 struct drm_i915_private *dev_priv = to_i915(plane->dev);
13003
13004 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13005 return false;
13006
13007 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
13008 modifier != DRM_FORMAT_MOD_LINEAR)
13009 return false;
13010
13011 if (INTEL_GEN(dev_priv) >= 9)
13012 return skl_mod_supported(format, modifier);
13013 else if (INTEL_GEN(dev_priv) >= 4)
13014 return i965_mod_supported(format, modifier);
13015 else
13016 return i8xx_mod_supported(format, modifier);
13017
13018 unreachable();
13019}
13020
13021static bool intel_cursor_plane_format_mod_supported(struct drm_plane *plane,
13022 uint32_t format,
13023 uint64_t modifier)
13024{
13025 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13026 return false;
13027
13028 return modifier == DRM_FORMAT_MOD_LINEAR && format == DRM_FORMAT_ARGB8888;
13029}
13030
13031static struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013032 .update_plane = drm_atomic_helper_update_plane,
13033 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013034 .destroy = intel_plane_destroy,
Matt Ropera98b3432015-01-21 16:35:43 -080013035 .atomic_get_property = intel_plane_atomic_get_property,
13036 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013037 .atomic_duplicate_state = intel_plane_duplicate_state,
13038 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013039 .format_mod_supported = intel_primary_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013040};
13041
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013042static int
13043intel_legacy_cursor_update(struct drm_plane *plane,
13044 struct drm_crtc *crtc,
13045 struct drm_framebuffer *fb,
13046 int crtc_x, int crtc_y,
13047 unsigned int crtc_w, unsigned int crtc_h,
13048 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013049 uint32_t src_w, uint32_t src_h,
13050 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013051{
13052 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13053 int ret;
13054 struct drm_plane_state *old_plane_state, *new_plane_state;
13055 struct intel_plane *intel_plane = to_intel_plane(plane);
13056 struct drm_framebuffer *old_fb;
13057 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonfd700752017-07-26 17:00:36 +010013058 struct i915_vma *old_vma, *vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013059
13060 /*
13061 * When crtc is inactive or there is a modeset pending,
13062 * wait for it to complete in the slowpath
13063 */
13064 if (!crtc_state->active || needs_modeset(crtc_state) ||
13065 to_intel_crtc_state(crtc_state)->update_pipe)
13066 goto slow;
13067
13068 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013069 /*
13070 * Don't do an async update if there is an outstanding commit modifying
13071 * the plane. This prevents our async update's changes from getting
13072 * overridden by a previous synchronous update's state.
13073 */
13074 if (old_plane_state->commit &&
13075 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13076 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013077
13078 /*
13079 * If any parameters change that may affect watermarks,
13080 * take the slowpath. Only changing fb or position should be
13081 * in the fastpath.
13082 */
13083 if (old_plane_state->crtc != crtc ||
13084 old_plane_state->src_w != src_w ||
13085 old_plane_state->src_h != src_h ||
13086 old_plane_state->crtc_w != crtc_w ||
13087 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013088 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013089 goto slow;
13090
13091 new_plane_state = intel_plane_duplicate_state(plane);
13092 if (!new_plane_state)
13093 return -ENOMEM;
13094
13095 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13096
13097 new_plane_state->src_x = src_x;
13098 new_plane_state->src_y = src_y;
13099 new_plane_state->src_w = src_w;
13100 new_plane_state->src_h = src_h;
13101 new_plane_state->crtc_x = crtc_x;
13102 new_plane_state->crtc_y = crtc_y;
13103 new_plane_state->crtc_w = crtc_w;
13104 new_plane_state->crtc_h = crtc_h;
13105
13106 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
Ville Syrjäläb2b55502017-08-23 18:22:23 +030013107 to_intel_crtc_state(crtc->state), /* FIXME need a new crtc state? */
13108 to_intel_plane_state(plane->state),
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013109 to_intel_plane_state(new_plane_state));
13110 if (ret)
13111 goto out_free;
13112
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013113 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13114 if (ret)
13115 goto out_free;
13116
13117 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
Ville Syrjäläfabac482017-03-27 21:55:43 +030013118 int align = intel_cursor_alignment(dev_priv);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013119
13120 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13121 if (ret) {
13122 DRM_DEBUG_KMS("failed to attach phys object\n");
13123 goto out_unlock;
13124 }
13125 } else {
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013126 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13127 if (IS_ERR(vma)) {
13128 DRM_DEBUG_KMS("failed to pin object\n");
13129
13130 ret = PTR_ERR(vma);
13131 goto out_unlock;
13132 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013133
13134 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013135 }
13136
13137 old_fb = old_plane_state->fb;
13138
13139 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13140 intel_plane->frontbuffer_bit);
13141
13142 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013143 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013144
Ville Syrjälä72259532017-03-02 19:15:05 +020013145 if (plane->state->visible) {
13146 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013147 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013148 to_intel_crtc_state(crtc->state),
13149 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013150 } else {
13151 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013152 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013153 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013154
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013155 old_vma = fetch_and_zero(&to_intel_plane_state(old_plane_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010013156 if (old_vma)
13157 intel_unpin_fb_vma(old_vma);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013158
13159out_unlock:
13160 mutex_unlock(&dev_priv->drm.struct_mutex);
13161out_free:
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013162 if (ret)
13163 intel_plane_destroy_state(plane, new_plane_state);
13164 else
13165 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013166 return ret;
13167
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013168slow:
13169 return drm_atomic_helper_update_plane(plane, crtc, fb,
13170 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013171 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013172}
13173
13174static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13175 .update_plane = intel_legacy_cursor_update,
13176 .disable_plane = drm_atomic_helper_disable_plane,
13177 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013178 .atomic_get_property = intel_plane_atomic_get_property,
13179 .atomic_set_property = intel_plane_atomic_set_property,
13180 .atomic_duplicate_state = intel_plane_duplicate_state,
13181 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013182 .format_mod_supported = intel_cursor_plane_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013183};
13184
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013185static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013186intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013187{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013188 struct intel_plane *primary = NULL;
13189 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013190 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013191 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013192 unsigned int num_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -070013193 const uint64_t *modifiers;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013194 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013195
13196 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013197 if (!primary) {
13198 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013199 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013200 }
Matt Roper465c1202014-05-29 08:06:54 -070013201
Matt Roper8e7d6882015-01-21 16:35:41 -080013202 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013203 if (!state) {
13204 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013205 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013206 }
13207
Matt Roper8e7d6882015-01-21 16:35:41 -080013208 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013209
Matt Roper465c1202014-05-29 08:06:54 -070013210 primary->can_scale = false;
13211 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013212 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013213 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013214 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013215 }
Matt Roper465c1202014-05-29 08:06:54 -070013216 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013217 /*
13218 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13219 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13220 */
13221 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13222 primary->plane = (enum plane) !pipe;
13223 else
13224 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013225 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013226 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013227 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013228
Ben Widawsky714244e2017-08-01 09:58:16 -070013229 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013230 intel_primary_formats = skl_primary_formats;
13231 num_formats = ARRAY_SIZE(skl_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013232 modifiers = skl_format_modifiers_ccs;
13233
13234 primary->update_plane = skylake_update_primary_plane;
13235 primary->disable_plane = skylake_disable_primary_plane;
13236 } else if (INTEL_GEN(dev_priv) >= 9) {
13237 intel_primary_formats = skl_primary_formats;
13238 num_formats = ARRAY_SIZE(skl_primary_formats);
13239 if (pipe < PIPE_C)
13240 modifiers = skl_format_modifiers_ccs;
13241 else
13242 modifiers = skl_format_modifiers_noccs;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013243
13244 primary->update_plane = skylake_update_primary_plane;
13245 primary->disable_plane = skylake_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013246 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013247 intel_primary_formats = i965_primary_formats;
13248 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013249 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013250
13251 primary->update_plane = i9xx_update_primary_plane;
13252 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013253 } else {
13254 intel_primary_formats = i8xx_primary_formats;
13255 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013256 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013257
13258 primary->update_plane = i9xx_update_primary_plane;
13259 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013260 }
13261
Ville Syrjälä580503c2016-10-31 22:37:00 +020013262 if (INTEL_GEN(dev_priv) >= 9)
13263 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13264 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013265 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013266 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013267 DRM_PLANE_TYPE_PRIMARY,
13268 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013269 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013270 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13271 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013272 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013273 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013274 DRM_PLANE_TYPE_PRIMARY,
13275 "primary %c", pipe_name(pipe));
13276 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013277 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13278 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013279 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013280 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013281 DRM_PLANE_TYPE_PRIMARY,
13282 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013283 if (ret)
13284 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013285
Dave Airlie5481e272016-10-25 16:36:13 +100013286 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013287 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013288 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13289 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013290 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13291 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013292 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13293 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013294 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013295 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013296 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013297 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013298 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013299 }
13300
Dave Airlie5481e272016-10-25 16:36:13 +100013301 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013302 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013303 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013304 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013305
Matt Roperea2c67b2014-12-23 10:41:52 -080013306 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13307
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013308 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013309
13310fail:
13311 kfree(state);
13312 kfree(primary);
13313
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013314 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013315}
13316
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013317static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013318intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13319 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013320{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013321 struct intel_plane *cursor = NULL;
13322 struct intel_plane_state *state = NULL;
13323 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013324
13325 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013326 if (!cursor) {
13327 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013328 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013329 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013330
Matt Roper8e7d6882015-01-21 16:35:41 -080013331 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013332 if (!state) {
13333 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013334 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013335 }
13336
Matt Roper8e7d6882015-01-21 16:35:41 -080013337 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013338
Matt Roper3d7d6512014-06-10 08:28:13 -070013339 cursor->can_scale = false;
13340 cursor->max_downscale = 1;
13341 cursor->pipe = pipe;
13342 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013343 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013344 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013345
13346 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13347 cursor->update_plane = i845_update_cursor;
13348 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013349 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013350 } else {
13351 cursor->update_plane = i9xx_update_cursor;
13352 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013353 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013354 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013355
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013356 cursor->cursor.base = ~0;
13357 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013358
13359 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13360 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013361
Ville Syrjälä580503c2016-10-31 22:37:00 +020013362 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013363 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013364 intel_cursor_formats,
13365 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070013366 cursor_format_modifiers,
13367 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013368 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013369 if (ret)
13370 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013371
Dave Airlie5481e272016-10-25 16:36:13 +100013372 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013373 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013374 DRM_MODE_ROTATE_0,
13375 DRM_MODE_ROTATE_0 |
13376 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013377
Ville Syrjälä580503c2016-10-31 22:37:00 +020013378 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013379 state->scaler_id = -1;
13380
Matt Roperea2c67b2014-12-23 10:41:52 -080013381 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13382
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013383 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013384
13385fail:
13386 kfree(state);
13387 kfree(cursor);
13388
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013389 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013390}
13391
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013392static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13393 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013394{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013395 struct intel_crtc_scaler_state *scaler_state =
13396 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013397 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013398 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013399
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013400 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13401 if (!crtc->num_scalers)
13402 return;
13403
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013404 for (i = 0; i < crtc->num_scalers; i++) {
13405 struct intel_scaler *scaler = &scaler_state->scalers[i];
13406
13407 scaler->in_use = 0;
13408 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013409 }
13410
13411 scaler_state->scaler_id = -1;
13412}
13413
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013414static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013415{
13416 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013417 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013418 struct intel_plane *primary = NULL;
13419 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013420 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013421
Daniel Vetter955382f2013-09-19 14:05:45 +020013422 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013423 if (!intel_crtc)
13424 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013425
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013426 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013427 if (!crtc_state) {
13428 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013429 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013430 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013431 intel_crtc->config = crtc_state;
13432 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013433 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013434
Ville Syrjälä580503c2016-10-31 22:37:00 +020013435 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013436 if (IS_ERR(primary)) {
13437 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013438 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013439 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013440 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013441
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013442 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013443 struct intel_plane *plane;
13444
Ville Syrjälä580503c2016-10-31 22:37:00 +020013445 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013446 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013447 ret = PTR_ERR(plane);
13448 goto fail;
13449 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013450 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013451 }
13452
Ville Syrjälä580503c2016-10-31 22:37:00 +020013453 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013454 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013455 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013456 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013457 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013458 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013459
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013460 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013461 &primary->base, &cursor->base,
13462 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013463 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013464 if (ret)
13465 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013466
Jesse Barnes80824002009-09-10 15:28:06 -070013467 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013468 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070013469
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013470 /* initialize shared scalers */
13471 intel_crtc_init_scalers(intel_crtc, crtc_state);
13472
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013473 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13474 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013475 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13476 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013477
Jesse Barnes79e53942008-11-07 14:24:08 -080013478 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013479
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013480 intel_color_init(&intel_crtc->base);
13481
Daniel Vetter87b6b102014-05-15 15:33:46 +020013482 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013483
13484 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013485
13486fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013487 /*
13488 * drm_mode_config_cleanup() will free up any
13489 * crtcs/planes already initialized.
13490 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013491 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013492 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013493
13494 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013495}
13496
Jesse Barnes752aa882013-10-31 18:55:49 +020013497enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13498{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013499 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013500
Rob Clark51fd3712013-11-19 12:10:12 -050013501 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013502
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013503 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013504 return INVALID_PIPE;
13505
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013506 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013507}
13508
Carl Worth08d7b3d2009-04-29 14:43:54 -070013509int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013510 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013511{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013512 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013513 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013514 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013515
Rob Clark7707e652014-07-17 23:30:04 -040013516 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013517 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013518 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013519
Rob Clark7707e652014-07-17 23:30:04 -040013520 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013521 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013522
Daniel Vetterc05422d2009-08-11 16:05:30 +020013523 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013524}
13525
Daniel Vetter66a92782012-07-12 20:08:18 +020013526static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013527{
Daniel Vetter66a92782012-07-12 20:08:18 +020013528 struct drm_device *dev = encoder->base.dev;
13529 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013530 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013531 int entry = 0;
13532
Damien Lespiaub2784e12014-08-05 11:29:37 +010013533 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013534 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013535 index_mask |= (1 << entry);
13536
Jesse Barnes79e53942008-11-07 14:24:08 -080013537 entry++;
13538 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013539
Jesse Barnes79e53942008-11-07 14:24:08 -080013540 return index_mask;
13541}
13542
Ville Syrjälä646d5772016-10-31 22:37:14 +020013543static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013544{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013545 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013546 return false;
13547
13548 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13549 return false;
13550
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013551 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013552 return false;
13553
13554 return true;
13555}
13556
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013557static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013558{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013559 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013560 return false;
13561
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013562 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013563 return false;
13564
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013565 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013566 return false;
13567
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013568 if (HAS_PCH_LPT_H(dev_priv) &&
13569 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013570 return false;
13571
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013572 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013573 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013574 return false;
13575
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013576 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013577 return false;
13578
13579 return true;
13580}
13581
Imre Deak8090ba82016-08-10 14:07:33 +030013582void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
13583{
13584 int pps_num;
13585 int pps_idx;
13586
13587 if (HAS_DDI(dev_priv))
13588 return;
13589 /*
13590 * This w/a is needed at least on CPT/PPT, but to be sure apply it
13591 * everywhere where registers can be write protected.
13592 */
13593 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13594 pps_num = 2;
13595 else
13596 pps_num = 1;
13597
13598 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
13599 u32 val = I915_READ(PP_CONTROL(pps_idx));
13600
13601 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
13602 I915_WRITE(PP_CONTROL(pps_idx), val);
13603 }
13604}
13605
Imre Deak44cb7342016-08-10 14:07:29 +030013606static void intel_pps_init(struct drm_i915_private *dev_priv)
13607{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013608 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030013609 dev_priv->pps_mmio_base = PCH_PPS_BASE;
13610 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13611 dev_priv->pps_mmio_base = VLV_PPS_BASE;
13612 else
13613 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030013614
13615 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030013616}
13617
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013618static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080013619{
Chris Wilson4ef69c72010-09-09 15:14:28 +010013620 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013621 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013622
Imre Deak44cb7342016-08-10 14:07:29 +030013623 intel_pps_init(dev_priv);
13624
Imre Deak97a824e12016-06-21 11:51:47 +030013625 /*
13626 * intel_edp_init_connector() depends on this completing first, to
13627 * prevent the registeration of both eDP and LVDS and the incorrect
13628 * sharing of the PPS.
13629 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013630 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013631
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013632 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013633 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013634
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013635 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053013636 /*
13637 * FIXME: Broxton doesn't support port detection via the
13638 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13639 * detect the ports.
13640 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013641 intel_ddi_init(dev_priv, PORT_A);
13642 intel_ddi_init(dev_priv, PORT_B);
13643 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020013644
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013645 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013646 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013647 int found;
13648
Jesse Barnesde31fac2015-03-06 15:53:32 -080013649 /*
13650 * Haswell uses DDI functions to detect digital outputs.
13651 * On SKL pre-D0 the strap isn't connected, so we assume
13652 * it's there.
13653 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013654 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013655 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013656 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013657 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013658
13659 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13660 * register */
13661 found = I915_READ(SFUSE_STRAP);
13662
13663 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013664 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013665 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013666 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013667 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013668 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013669 /*
13670 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13671 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013672 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013673 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13674 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13675 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013676 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013677
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013678 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013679 int found;
Jani Nikula7b91bf72017-08-18 12:30:19 +030013680 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013681
Ville Syrjälä646d5772016-10-31 22:37:14 +020013682 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013683 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013684
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013685 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013686 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013687 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013688 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013689 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013690 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013691 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013692 }
13693
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013694 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013695 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013696
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013697 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013698 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013699
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013700 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013701 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013702
Daniel Vetter270b3042012-10-27 15:52:05 +020013703 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013704 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013705 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013706 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010013707
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013708 /*
13709 * The DP_DETECTED bit is the latched state of the DDC
13710 * SDA pin at boot. However since eDP doesn't require DDC
13711 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13712 * eDP ports may have been muxed to an alternate function.
13713 * Thus we can't rely on the DP_DETECTED bit alone to detect
13714 * eDP ports. Consult the VBT as well as DP_DETECTED to
13715 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030013716 *
13717 * Sadly the straps seem to be missing sometimes even for HDMI
13718 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
13719 * and VBT for the presence of the port. Additionally we can't
13720 * trust the port type the VBT declares as we've seen at least
13721 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013722 */
Jani Nikula7b91bf72017-08-18 12:30:19 +030013723 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013724 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
13725 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013726 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013727 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013728 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013729
Jani Nikula7b91bf72017-08-18 12:30:19 +030013730 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013731 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
13732 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013733 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013734 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013735 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053013736
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013737 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013738 /*
13739 * eDP not supported on port D,
13740 * so no need to worry about it
13741 */
13742 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
13743 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013744 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013745 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013746 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013747 }
13748
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013749 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013750 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013751 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080013752
Paulo Zanonie2debe92013-02-18 19:00:27 -030013753 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013754 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013755 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013756 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013757 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013758 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013759 }
Ma Ling27185ae2009-08-24 13:50:23 +080013760
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013761 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013762 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080013763 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013764
13765 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013766
Paulo Zanonie2debe92013-02-18 19:00:27 -030013767 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013768 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013769 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013770 }
Ma Ling27185ae2009-08-24 13:50:23 +080013771
Paulo Zanonie2debe92013-02-18 19:00:27 -030013772 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013773
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013774 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013775 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013776 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013777 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013778 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013779 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080013780 }
Ma Ling27185ae2009-08-24 13:50:23 +080013781
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013782 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013783 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013784 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013785 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013786
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000013787 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013788 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013789
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013790 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070013791
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013792 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010013793 encoder->base.possible_crtcs = encoder->crtc_mask;
13794 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020013795 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080013796 }
Chris Wilson47356eb2011-01-11 17:06:04 +000013797
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013798 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020013799
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013800 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080013801}
13802
13803static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13804{
13805 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080013806
Daniel Vetteref2d6332014-02-10 18:00:38 +010013807 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000013808
Chris Wilsondd689282017-03-01 15:41:28 +000013809 i915_gem_object_lock(intel_fb->obj);
13810 WARN_ON(!intel_fb->obj->framebuffer_references--);
13811 i915_gem_object_unlock(intel_fb->obj);
13812
Chris Wilsonf8c417c2016-07-20 13:31:53 +010013813 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000013814
Jesse Barnes79e53942008-11-07 14:24:08 -080013815 kfree(intel_fb);
13816}
13817
13818static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000013819 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080013820 unsigned int *handle)
13821{
13822 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000013823 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013824
Chris Wilsoncc917ab2015-10-13 14:22:26 +010013825 if (obj->userptr.mm) {
13826 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
13827 return -EINVAL;
13828 }
13829
Chris Wilson05394f32010-11-08 19:18:58 +000013830 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080013831}
13832
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013833static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
13834 struct drm_file *file,
13835 unsigned flags, unsigned color,
13836 struct drm_clip_rect *clips,
13837 unsigned num_clips)
13838{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013839 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013840
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013841 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000013842 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013843
13844 return 0;
13845}
13846
Jesse Barnes79e53942008-11-07 14:24:08 -080013847static const struct drm_framebuffer_funcs intel_fb_funcs = {
13848 .destroy = intel_user_framebuffer_destroy,
13849 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013850 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080013851};
13852
Damien Lespiaub3218032015-02-27 11:15:18 +000013853static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013854u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
13855 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000013856{
Chris Wilson24dbf512017-02-15 10:59:18 +000013857 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000013858
13859 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020013860 int cpp = drm_format_plane_cpp(pixel_format, 0);
13861
Damien Lespiaub3218032015-02-27 11:15:18 +000013862 /* "The stride in bytes must not exceed the of the size of 8K
13863 * pixels and 32K bytes."
13864 */
Ville Syrjäläac484962016-01-20 21:05:26 +020013865 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020013866 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013867 return 32*1024;
13868 } else if (gen >= 4) {
13869 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13870 return 16*1024;
13871 else
13872 return 32*1024;
13873 } else if (gen >= 3) {
13874 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13875 return 8*1024;
13876 else
13877 return 16*1024;
13878 } else {
13879 /* XXX DSPC is limited to 4k tiled */
13880 return 8*1024;
13881 }
13882}
13883
Chris Wilson24dbf512017-02-15 10:59:18 +000013884static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
13885 struct drm_i915_gem_object *obj,
13886 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013887{
Chris Wilson24dbf512017-02-15 10:59:18 +000013888 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013889 struct drm_framebuffer *fb = &intel_fb->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000013890 struct drm_format_name_buf format_name;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013891 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000013892 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000013893 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013894 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080013895
Chris Wilsondd689282017-03-01 15:41:28 +000013896 i915_gem_object_lock(obj);
13897 obj->framebuffer_references++;
13898 tiling = i915_gem_object_get_tiling(obj);
13899 stride = i915_gem_object_get_stride(obj);
13900 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020013901
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013902 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013903 /*
13904 * If there's a fence, enforce that
13905 * the fb modifier and tiling mode match.
13906 */
13907 if (tiling != I915_TILING_NONE &&
13908 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013909 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013910 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013911 }
13912 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013913 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013914 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013915 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013916 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013917 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013918 }
13919 }
13920
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013921 /* Passed in modifier sanity checking. */
13922 switch (mode_cmd->modifier[0]) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013923 case I915_FORMAT_MOD_Y_TILED_CCS:
13924 case I915_FORMAT_MOD_Yf_TILED_CCS:
13925 switch (mode_cmd->pixel_format) {
13926 case DRM_FORMAT_XBGR8888:
13927 case DRM_FORMAT_ABGR8888:
13928 case DRM_FORMAT_XRGB8888:
13929 case DRM_FORMAT_ARGB8888:
13930 break;
13931 default:
13932 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
13933 goto err;
13934 }
13935 /* fall through */
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013936 case I915_FORMAT_MOD_Y_TILED:
13937 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013938 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013939 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
13940 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013941 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013942 }
Ben Widawsky2f075562017-03-24 14:29:48 -070013943 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013944 case I915_FORMAT_MOD_X_TILED:
13945 break;
13946 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013947 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
13948 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013949 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013950 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013951
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013952 /*
13953 * gen2/3 display engine uses the fence if present,
13954 * so the tiling mode must match the fb modifier exactly.
13955 */
13956 if (INTEL_INFO(dev_priv)->gen < 4 &&
13957 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013958 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013959 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013960 }
13961
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013962 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000013963 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013964 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013965 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070013966 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013967 "tiled" : "linear",
13968 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000013969 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013970 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013971
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013972 /*
13973 * If there's a fence, enforce that
13974 * the fb pitch and fence stride match.
13975 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013976 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
13977 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
13978 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000013979 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013980 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013981
Ville Syrjälä57779d02012-10-31 17:50:14 +020013982 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013983 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020013984 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013985 case DRM_FORMAT_RGB565:
13986 case DRM_FORMAT_XRGB8888:
13987 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013988 break;
13989 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013990 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013991 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13992 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013993 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013994 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020013995 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020013996 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013997 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013998 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013999 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14000 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014001 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014002 }
14003 break;
14004 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014005 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014006 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014007 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014008 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14009 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014010 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014011 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014012 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014013 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014014 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014015 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14016 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014017 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014018 }
14019 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014020 case DRM_FORMAT_YUYV:
14021 case DRM_FORMAT_UYVY:
14022 case DRM_FORMAT_YVYU:
14023 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030014024 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014025 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14026 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014027 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014028 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014029 break;
14030 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014031 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14032 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014033 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014034 }
14035
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014036 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14037 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014038 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014039
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014040 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014041
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014042 for (i = 0; i < fb->format->num_planes; i++) {
14043 u32 stride_alignment;
14044
14045 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14046 DRM_DEBUG_KMS("bad plane %d handle\n", i);
Christophe JAILLET814feed2017-09-10 10:56:42 +020014047 goto err;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014048 }
14049
14050 stride_alignment = intel_fb_stride_alignment(fb, i);
14051
14052 /*
14053 * Display WA #0531: skl,bxt,kbl,glk
14054 *
14055 * Render decompression and plane width > 3840
14056 * combined with horizontal panning requires the
14057 * plane stride to be a multiple of 4. We'll just
14058 * require the entire fb to accommodate that to avoid
14059 * potential runtime errors at plane configuration time.
14060 */
14061 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
14062 (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
14063 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS))
14064 stride_alignment *= 4;
14065
14066 if (fb->pitches[i] & (stride_alignment - 1)) {
14067 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14068 i, fb->pitches[i], stride_alignment);
14069 goto err;
14070 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014071 }
14072
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014073 intel_fb->obj = obj;
14074
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014075 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014076 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014077 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014078
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014079 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014080 if (ret) {
14081 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014082 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014083 }
14084
Jesse Barnes79e53942008-11-07 14:24:08 -080014085 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014086
14087err:
Chris Wilsondd689282017-03-01 15:41:28 +000014088 i915_gem_object_lock(obj);
14089 obj->framebuffer_references--;
14090 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014091 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014092}
14093
Jesse Barnes79e53942008-11-07 14:24:08 -080014094static struct drm_framebuffer *
14095intel_user_framebuffer_create(struct drm_device *dev,
14096 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014097 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014098{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014099 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014100 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014101 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014102
Chris Wilson03ac0642016-07-20 13:31:51 +010014103 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14104 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014105 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014106
Chris Wilson24dbf512017-02-15 10:59:18 +000014107 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014108 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014109 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014110
14111 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014112}
14113
Chris Wilson778e23a2016-12-05 14:29:39 +000014114static void intel_atomic_state_free(struct drm_atomic_state *state)
14115{
14116 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14117
14118 drm_atomic_state_default_release(state);
14119
14120 i915_sw_fence_fini(&intel_state->commit_ready);
14121
14122 kfree(state);
14123}
14124
Jesse Barnes79e53942008-11-07 14:24:08 -080014125static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014126 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014127 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014128 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014129 .atomic_check = intel_atomic_check,
14130 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014131 .atomic_state_alloc = intel_atomic_state_alloc,
14132 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014133 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014134};
14135
Imre Deak88212942016-03-16 13:38:53 +020014136/**
14137 * intel_init_display_hooks - initialize the display modesetting hooks
14138 * @dev_priv: device private
14139 */
14140void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014141{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014142 intel_init_cdclk_hooks(dev_priv);
14143
Imre Deak88212942016-03-16 13:38:53 +020014144 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014145 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014146 dev_priv->display.get_initial_plane_config =
14147 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014148 dev_priv->display.crtc_compute_clock =
14149 haswell_crtc_compute_clock;
14150 dev_priv->display.crtc_enable = haswell_crtc_enable;
14151 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014152 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014153 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014154 dev_priv->display.get_initial_plane_config =
14155 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014156 dev_priv->display.crtc_compute_clock =
14157 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014158 dev_priv->display.crtc_enable = haswell_crtc_enable;
14159 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014160 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014161 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014162 dev_priv->display.get_initial_plane_config =
14163 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014164 dev_priv->display.crtc_compute_clock =
14165 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014166 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14167 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014168 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014169 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014170 dev_priv->display.get_initial_plane_config =
14171 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014172 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14173 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14174 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14175 } else if (IS_VALLEYVIEW(dev_priv)) {
14176 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14177 dev_priv->display.get_initial_plane_config =
14178 i9xx_get_initial_plane_config;
14179 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014180 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14181 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014182 } else if (IS_G4X(dev_priv)) {
14183 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14184 dev_priv->display.get_initial_plane_config =
14185 i9xx_get_initial_plane_config;
14186 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14187 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14188 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014189 } else if (IS_PINEVIEW(dev_priv)) {
14190 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14191 dev_priv->display.get_initial_plane_config =
14192 i9xx_get_initial_plane_config;
14193 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14194 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14195 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014196 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014197 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014198 dev_priv->display.get_initial_plane_config =
14199 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014200 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014201 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14202 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014203 } else {
14204 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14205 dev_priv->display.get_initial_plane_config =
14206 i9xx_get_initial_plane_config;
14207 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14208 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14209 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014210 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014211
Imre Deak88212942016-03-16 13:38:53 +020014212 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014213 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014214 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014215 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014216 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014217 /* FIXME: detect B0+ stepping and use auto training */
14218 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014219 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014220 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014221 }
14222
Lyude27082492016-08-24 07:48:10 +020014223 if (dev_priv->info.gen >= 9)
14224 dev_priv->display.update_crtcs = skl_update_crtcs;
14225 else
14226 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014227}
14228
Jesse Barnesb690e962010-07-19 13:53:12 -070014229/*
Keith Packard435793d2011-07-12 14:56:22 -070014230 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14231 */
14232static void quirk_ssc_force_disable(struct drm_device *dev)
14233{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014234 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014235 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014236 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014237}
14238
Carsten Emde4dca20e2012-03-15 15:56:26 +010014239/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014240 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14241 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014242 */
14243static void quirk_invert_brightness(struct drm_device *dev)
14244{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014245 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014246 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014247 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014248}
14249
Scot Doyle9c72cc62014-07-03 23:27:50 +000014250/* Some VBT's incorrectly indicate no backlight is present */
14251static void quirk_backlight_present(struct drm_device *dev)
14252{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014253 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014254 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14255 DRM_INFO("applying backlight present quirk\n");
14256}
14257
Manasi Navarec99a2592017-06-30 09:33:48 -070014258/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14259 * which is 300 ms greater than eDP spec T12 min.
14260 */
14261static void quirk_increase_t12_delay(struct drm_device *dev)
14262{
14263 struct drm_i915_private *dev_priv = to_i915(dev);
14264
14265 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14266 DRM_INFO("Applying T12 delay quirk\n");
14267}
14268
Jesse Barnesb690e962010-07-19 13:53:12 -070014269struct intel_quirk {
14270 int device;
14271 int subsystem_vendor;
14272 int subsystem_device;
14273 void (*hook)(struct drm_device *dev);
14274};
14275
Egbert Eich5f85f172012-10-14 15:46:38 +020014276/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14277struct intel_dmi_quirk {
14278 void (*hook)(struct drm_device *dev);
14279 const struct dmi_system_id (*dmi_id_list)[];
14280};
14281
14282static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14283{
14284 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14285 return 1;
14286}
14287
14288static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14289 {
14290 .dmi_id_list = &(const struct dmi_system_id[]) {
14291 {
14292 .callback = intel_dmi_reverse_brightness,
14293 .ident = "NCR Corporation",
14294 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14295 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14296 },
14297 },
14298 { } /* terminating entry */
14299 },
14300 .hook = quirk_invert_brightness,
14301 },
14302};
14303
Ben Widawskyc43b5632012-04-16 14:07:40 -070014304static struct intel_quirk intel_quirks[] = {
Keith Packard435793d2011-07-12 14:56:22 -070014305 /* Lenovo U160 cannot use SSC on LVDS */
14306 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014307
14308 /* Sony Vaio Y cannot use SSC on LVDS */
14309 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014310
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014311 /* Acer Aspire 5734Z must invert backlight brightness */
14312 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14313
14314 /* Acer/eMachines G725 */
14315 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14316
14317 /* Acer/eMachines e725 */
14318 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14319
14320 /* Acer/Packard Bell NCL20 */
14321 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14322
14323 /* Acer Aspire 4736Z */
14324 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014325
14326 /* Acer Aspire 5336 */
14327 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014328
14329 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14330 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014331
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014332 /* Acer C720 Chromebook (Core i3 4005U) */
14333 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14334
jens steinb2a96012014-10-28 20:25:53 +010014335 /* Apple Macbook 2,1 (Core 2 T7400) */
14336 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14337
Jani Nikula1b9448b02015-11-05 11:49:59 +020014338 /* Apple Macbook 4,1 */
14339 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14340
Scot Doyled4967d82014-07-03 23:27:52 +000014341 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14342 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014343
14344 /* HP Chromebook 14 (Celeron 2955U) */
14345 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014346
14347 /* Dell Chromebook 11 */
14348 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014349
14350 /* Dell Chromebook 11 (2015 version) */
14351 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Manasi Navarec99a2592017-06-30 09:33:48 -070014352
14353 /* Toshiba Satellite P50-C-18C */
14354 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
Jesse Barnesb690e962010-07-19 13:53:12 -070014355};
14356
14357static void intel_init_quirks(struct drm_device *dev)
14358{
14359 struct pci_dev *d = dev->pdev;
14360 int i;
14361
14362 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14363 struct intel_quirk *q = &intel_quirks[i];
14364
14365 if (d->device == q->device &&
14366 (d->subsystem_vendor == q->subsystem_vendor ||
14367 q->subsystem_vendor == PCI_ANY_ID) &&
14368 (d->subsystem_device == q->subsystem_device ||
14369 q->subsystem_device == PCI_ANY_ID))
14370 q->hook(dev);
14371 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014372 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14373 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14374 intel_dmi_quirks[i].hook(dev);
14375 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014376}
14377
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014378/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014379static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014380{
David Weinehall52a05c32016-08-22 13:32:44 +030014381 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014382 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014383 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014384
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014385 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014386 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014387 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014388 sr1 = inb(VGA_SR_DATA);
14389 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014390 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014391 udelay(300);
14392
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014393 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014394 POSTING_READ(vga_reg);
14395}
14396
Daniel Vetterf8175862012-04-10 15:50:11 +020014397void intel_modeset_init_hw(struct drm_device *dev)
14398{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014399 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014400
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014401 intel_update_cdclk(dev_priv);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014402 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014403
Ville Syrjälä46f16e62016-10-31 22:37:22 +020014404 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014405}
14406
Matt Roperd93c0372015-12-03 11:37:41 -080014407/*
14408 * Calculate what we think the watermarks should be for the state we've read
14409 * out of the hardware and then immediately program those watermarks so that
14410 * we ensure the hardware settings match our internal state.
14411 *
14412 * We can calculate what we think WM's should be by creating a duplicate of the
14413 * current state (which was constructed during hardware readout) and running it
14414 * through the atomic check code to calculate new watermark values in the
14415 * state object.
14416 */
14417static void sanitize_watermarks(struct drm_device *dev)
14418{
14419 struct drm_i915_private *dev_priv = to_i915(dev);
14420 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014421 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014422 struct drm_crtc *crtc;
14423 struct drm_crtc_state *cstate;
14424 struct drm_modeset_acquire_ctx ctx;
14425 int ret;
14426 int i;
14427
14428 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014429 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014430 return;
14431
14432 /*
14433 * We need to hold connection_mutex before calling duplicate_state so
14434 * that the connector loop is protected.
14435 */
14436 drm_modeset_acquire_init(&ctx, 0);
14437retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014438 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014439 if (ret == -EDEADLK) {
14440 drm_modeset_backoff(&ctx);
14441 goto retry;
14442 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014443 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014444 }
14445
14446 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14447 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014448 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014449
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014450 intel_state = to_intel_atomic_state(state);
14451
Matt Ropered4a6a72016-02-23 17:20:13 -080014452 /*
14453 * Hardware readout is the only time we don't want to calculate
14454 * intermediate watermarks (since we don't trust the current
14455 * watermarks).
14456 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014457 if (!HAS_GMCH_DISPLAY(dev_priv))
14458 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014459
Matt Roperd93c0372015-12-03 11:37:41 -080014460 ret = intel_atomic_check(dev, state);
14461 if (ret) {
14462 /*
14463 * If we fail here, it means that the hardware appears to be
14464 * programmed in a way that shouldn't be possible, given our
14465 * understanding of watermark requirements. This might mean a
14466 * mistake in the hardware readout code or a mistake in the
14467 * watermark calculations for a given platform. Raise a WARN
14468 * so that this is noticeable.
14469 *
14470 * If this actually happens, we'll have to just leave the
14471 * BIOS-programmed watermarks untouched and hope for the best.
14472 */
14473 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014474 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014475 }
14476
14477 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014478 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014479 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14480
Matt Ropered4a6a72016-02-23 17:20:13 -080014481 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014482 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014483 }
14484
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014485put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014486 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014487fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014488 drm_modeset_drop_locks(&ctx);
14489 drm_modeset_acquire_fini(&ctx);
14490}
14491
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014492int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014493{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014494 struct drm_i915_private *dev_priv = to_i915(dev);
14495 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014496 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014497 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014498
14499 drm_mode_config_init(dev);
14500
14501 dev->mode_config.min_width = 0;
14502 dev->mode_config.min_height = 0;
14503
Dave Airlie019d96c2011-09-29 16:20:42 +010014504 dev->mode_config.preferred_depth = 24;
14505 dev->mode_config.prefer_shadow = 1;
14506
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014507 dev->mode_config.allow_fb_modifiers = true;
14508
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014509 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014510
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020014511 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014512 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014513 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014514
Jesse Barnesb690e962010-07-19 13:53:12 -070014515 intel_init_quirks(dev);
14516
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014517 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014518
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014519 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014520 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014521
Lukas Wunner69f92f62015-07-15 13:57:35 +020014522 /*
14523 * There may be no VBT; and if the BIOS enabled SSC we can
14524 * just keep using it to avoid unnecessary flicker. Whereas if the
14525 * BIOS isn't using it, don't assume it will work even if the VBT
14526 * indicates as much.
14527 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014528 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014529 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14530 DREF_SSC1_ENABLE);
14531
14532 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14533 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14534 bios_lvds_use_ssc ? "en" : "dis",
14535 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14536 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14537 }
14538 }
14539
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014540 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014541 dev->mode_config.max_width = 2048;
14542 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014543 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014544 dev->mode_config.max_width = 4096;
14545 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014546 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014547 dev->mode_config.max_width = 8192;
14548 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014549 }
Damien Lespiau068be562014-03-28 14:17:49 +000014550
Jani Nikula2a307c22016-11-30 17:43:04 +020014551 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14552 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014553 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014554 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014555 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14556 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14557 } else {
14558 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14559 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14560 }
14561
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014562 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014563
Zhao Yakui28c97732009-10-09 11:39:41 +080014564 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014565 INTEL_INFO(dev_priv)->num_pipes,
14566 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014567
Damien Lespiau055e3932014-08-18 13:49:10 +010014568 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014569 int ret;
14570
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014571 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014572 if (ret) {
14573 drm_mode_config_cleanup(dev);
14574 return ret;
14575 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014576 }
14577
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014578 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014579
Ville Syrjälä5be6e332017-02-20 16:04:43 +020014580 intel_update_czclk(dev_priv);
14581 intel_modeset_init_hw(dev);
14582
Ville Syrjäläb2045352016-05-13 23:41:27 +030014583 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014584 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030014585
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014586 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014587 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014588 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000014589
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014590 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014591 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014592 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014593
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014594 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014595 struct intel_initial_plane_config plane_config = {};
14596
Jesse Barnes46f297f2014-03-07 08:57:48 -080014597 if (!crtc->active)
14598 continue;
14599
Jesse Barnes46f297f2014-03-07 08:57:48 -080014600 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014601 * Note that reserving the BIOS fb up front prevents us
14602 * from stuffing other stolen allocations like the ring
14603 * on top. This prevents some ugliness at boot time, and
14604 * can even allow for smooth boot transitions if the BIOS
14605 * fb is large enough for the active pipe configuration.
14606 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014607 dev_priv->display.get_initial_plane_config(crtc,
14608 &plane_config);
14609
14610 /*
14611 * If the fb is shared between multiple heads, we'll
14612 * just get the first one.
14613 */
14614 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014615 }
Matt Roperd93c0372015-12-03 11:37:41 -080014616
14617 /*
14618 * Make sure hardware watermarks really match the state we read out.
14619 * Note that we need to do this after reconstructing the BIOS fb's
14620 * since the watermark calculation done here will use pstate->fb.
14621 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014622 if (!HAS_GMCH_DISPLAY(dev_priv))
14623 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014624
14625 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010014626}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014627
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014628void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14629{
14630 /* 640x480@60Hz, ~25175 kHz */
14631 struct dpll clock = {
14632 .m1 = 18,
14633 .m2 = 7,
14634 .p1 = 13,
14635 .p2 = 4,
14636 .n = 2,
14637 };
14638 u32 dpll, fp;
14639 int i;
14640
14641 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
14642
14643 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
14644 pipe_name(pipe), clock.vco, clock.dot);
14645
14646 fp = i9xx_dpll_compute_fp(&clock);
14647 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
14648 DPLL_VGA_MODE_DIS |
14649 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
14650 PLL_P2_DIVIDE_BY_4 |
14651 PLL_REF_INPUT_DREFCLK |
14652 DPLL_VCO_ENABLE;
14653
14654 I915_WRITE(FP0(pipe), fp);
14655 I915_WRITE(FP1(pipe), fp);
14656
14657 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
14658 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
14659 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
14660 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
14661 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
14662 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
14663 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
14664
14665 /*
14666 * Apparently we need to have VGA mode enabled prior to changing
14667 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
14668 * dividers, even though the register value does change.
14669 */
14670 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
14671 I915_WRITE(DPLL(pipe), dpll);
14672
14673 /* Wait for the clocks to stabilize. */
14674 POSTING_READ(DPLL(pipe));
14675 udelay(150);
14676
14677 /* The pixel multiplier can only be updated once the
14678 * DPLL is enabled and the clocks are stable.
14679 *
14680 * So write it again.
14681 */
14682 I915_WRITE(DPLL(pipe), dpll);
14683
14684 /* We do this three times for luck */
14685 for (i = 0; i < 3 ; i++) {
14686 I915_WRITE(DPLL(pipe), dpll);
14687 POSTING_READ(DPLL(pipe));
14688 udelay(150); /* wait for warmup */
14689 }
14690
14691 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
14692 POSTING_READ(PIPECONF(pipe));
14693}
14694
14695void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14696{
14697 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
14698 pipe_name(pipe));
14699
14700 assert_plane_disabled(dev_priv, PLANE_A);
14701 assert_plane_disabled(dev_priv, PLANE_B);
14702
14703 I915_WRITE(PIPECONF(pipe), 0);
14704 POSTING_READ(PIPECONF(pipe));
14705
14706 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
14707 DRM_ERROR("pipe %c off wait timed out\n", pipe_name(pipe));
14708
14709 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
14710 POSTING_READ(DPLL(pipe));
14711}
14712
Daniel Vetterfa555832012-10-10 23:14:00 +020014713static bool
14714intel_check_plane_mapping(struct intel_crtc *crtc)
14715{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014716 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030014717 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020014718
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014719 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014720 return true;
14721
Ville Syrjälä649636e2015-09-22 19:50:01 +030014722 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014723
14724 if ((val & DISPLAY_PLANE_ENABLE) &&
14725 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14726 return false;
14727
14728 return true;
14729}
14730
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014731static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14732{
14733 struct drm_device *dev = crtc->base.dev;
14734 struct intel_encoder *encoder;
14735
14736 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14737 return true;
14738
14739 return false;
14740}
14741
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014742static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
14743{
14744 struct drm_device *dev = encoder->base.dev;
14745 struct intel_connector *connector;
14746
14747 for_each_connector_on_encoder(dev, &encoder->base, connector)
14748 return connector;
14749
14750 return NULL;
14751}
14752
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014753static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
14754 enum transcoder pch_transcoder)
14755{
14756 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
14757 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
14758}
14759
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014760static void intel_sanitize_crtc(struct intel_crtc *crtc,
14761 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020014762{
14763 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010014764 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020014765 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014766
Daniel Vetter24929352012-07-02 20:28:59 +020014767 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020014768 if (!transcoder_is_dsi(cpu_transcoder)) {
14769 i915_reg_t reg = PIPECONF(cpu_transcoder);
14770
14771 I915_WRITE(reg,
14772 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14773 }
Daniel Vetter24929352012-07-02 20:28:59 +020014774
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014775 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014776 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014777 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014778 struct intel_plane *plane;
14779
Daniel Vetter96256042015-02-13 21:03:42 +010014780 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014781
14782 /* Disable everything but the primary plane */
14783 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14784 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14785 continue;
14786
Ville Syrjälä72259532017-03-02 19:15:05 +020014787 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjälä282dbf92017-03-27 21:55:33 +030014788 plane->disable_plane(plane, crtc);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014789 }
Daniel Vetter96256042015-02-13 21:03:42 +010014790 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014791
Daniel Vetter24929352012-07-02 20:28:59 +020014792 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014793 * disable the crtc (and hence change the state) if it is wrong. Note
14794 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014795 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014796 bool plane;
14797
Ville Syrjälä78108b72016-05-27 20:59:19 +030014798 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
14799 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014800
14801 /* Pipe has the wrong plane attached and the plane is active.
14802 * Temporarily change the plane mapping and disable everything
14803 * ... */
14804 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010014805 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014806 crtc->plane = !plane;
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030014807 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020014808 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020014809 }
Daniel Vetter24929352012-07-02 20:28:59 +020014810
14811 /* Adjust the state of the output pipe according to whether we
14812 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010014813 if (crtc->active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030014814 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020014815
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010014816 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014817 /*
14818 * We start out with underrun reporting disabled to avoid races.
14819 * For correct bookkeeping mark this on active crtcs.
14820 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014821 * Also on gmch platforms we dont have any hardware bits to
14822 * disable the underrun reporting. Which means we need to start
14823 * out with underrun reporting disabled also on inactive pipes,
14824 * since otherwise we'll complain about the garbage we read when
14825 * e.g. coming up after runtime pm.
14826 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014827 * No protection against concurrent access is required - at
14828 * worst a fifo underrun happens which also sets this to false.
14829 */
14830 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014831 /*
14832 * We track the PCH trancoder underrun reporting state
14833 * within the crtc. With crtc for pipe A housing the underrun
14834 * reporting state for PCH transcoder A, crtc for pipe B housing
14835 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
14836 * and marking underrun reporting as disabled for the non-existing
14837 * PCH transcoders B and C would prevent enabling the south
14838 * error interrupt (see cpt_can_enable_serr_int()).
14839 */
14840 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
14841 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010014842 }
Daniel Vetter24929352012-07-02 20:28:59 +020014843}
14844
14845static void intel_sanitize_encoder(struct intel_encoder *encoder)
14846{
14847 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020014848
14849 /* We need to check both for a crtc link (meaning that the
14850 * encoder is active and trying to read from a pipe) and the
14851 * pipe itself being active. */
14852 bool has_active_crtc = encoder->base.crtc &&
14853 to_intel_crtc(encoder->base.crtc)->active;
14854
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014855 connector = intel_encoder_find_connector(encoder);
14856 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020014857 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14858 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014859 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014860
14861 /* Connector is active, but has no active pipe. This is
14862 * fallout from our resume register restoring. Disable
14863 * the encoder manually again. */
14864 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014865 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
14866
Daniel Vetter24929352012-07-02 20:28:59 +020014867 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14868 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014869 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014870 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030014871 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014872 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020014873 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014874 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014875
14876 /* Inconsistent output/port/pipe state happens presumably due to
14877 * a bug in one of the get_hw_state functions. Or someplace else
14878 * in our code, like the register restore mess on resume. Clamp
14879 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014880
14881 connector->base.dpms = DRM_MODE_DPMS_OFF;
14882 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014883 }
14884 /* Enabled encoders without active connectors will be fixed in
14885 * the crtc fixup. */
14886}
14887
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014888void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014889{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014890 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014891
Imre Deak04098752014-02-18 00:02:16 +020014892 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14893 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014894 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020014895 }
14896}
14897
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014898void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020014899{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014900 /* This function can be called both from intel_modeset_setup_hw_state or
14901 * at a very early point in our resume sequence, where the power well
14902 * structures are not yet restored. Since this function is at a very
14903 * paranoid "someone might have enabled VGA while we were not looking"
14904 * level, just check if the power well is enabled instead of trying to
14905 * follow the "don't touch the power well if we don't need it" policy
14906 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020014907 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014908 return;
14909
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014910 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020014911
14912 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014913}
14914
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014915static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014916{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014917 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014918
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014919 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014920}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014921
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014922/* FIXME read out full plane state for all planes */
14923static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014924{
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020014925 struct intel_plane *primary = to_intel_plane(crtc->base.primary);
14926 bool visible;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014927
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020014928 visible = crtc->active && primary_get_hw_state(primary);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020014929
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020014930 intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
14931 to_intel_plane_state(primary->base.state),
14932 visible);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014933}
14934
Daniel Vetter30e984d2013-06-05 13:34:17 +020014935static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020014936{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014937 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020014938 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020014939 struct intel_crtc *crtc;
14940 struct intel_encoder *encoder;
14941 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010014942 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020014943 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020014944
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014945 dev_priv->active_crtcs = 0;
14946
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014947 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014948 struct intel_crtc_state *crtc_state =
14949 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020014950
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020014951 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014952 memset(crtc_state, 0, sizeof(*crtc_state));
14953 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020014954
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014955 crtc_state->base.active = crtc_state->base.enable =
14956 dev_priv->display.get_pipe_config(crtc, crtc_state);
14957
14958 crtc->base.enabled = crtc_state->base.enable;
14959 crtc->active = crtc_state->base.active;
14960
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020014961 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014962 dev_priv->active_crtcs |= 1 << crtc->pipe;
14963
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014964 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020014965
Ville Syrjälä78108b72016-05-27 20:59:19 +030014966 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
14967 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014968 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020014969 }
14970
Daniel Vetter53589012013-06-05 13:34:16 +020014971 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14972 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14973
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020014974 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014975 &pll->state.hw_state);
14976 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014977 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014978 struct intel_crtc_state *crtc_state =
14979 to_intel_crtc_state(crtc->base.state);
14980
14981 if (crtc_state->base.active &&
14982 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014983 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020014984 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014985 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020014986
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014987 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014988 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020014989 }
14990
Damien Lespiaub2784e12014-08-05 11:29:37 +010014991 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020014992 pipe = 0;
14993
14994 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014995 struct intel_crtc_state *crtc_state;
14996
Ville Syrjälä98187832016-10-31 22:37:10 +020014997 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014998 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014999
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015000 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015001 crtc_state->output_types |= 1 << encoder->type;
15002 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015003 } else {
15004 encoder->base.crtc = NULL;
15005 }
15006
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015007 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015008 encoder->base.base.id, encoder->base.name,
15009 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015010 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015011 }
15012
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015013 drm_connector_list_iter_begin(dev, &conn_iter);
15014 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015015 if (connector->get_hw_state(connector)) {
15016 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015017
15018 encoder = connector->encoder;
15019 connector->base.encoder = &encoder->base;
15020
15021 if (encoder->base.crtc &&
15022 encoder->base.crtc->state->active) {
15023 /*
15024 * This has to be done during hardware readout
15025 * because anything calling .crtc_disable may
15026 * rely on the connector_mask being accurate.
15027 */
15028 encoder->base.crtc->state->connector_mask |=
15029 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015030 encoder->base.crtc->state->encoder_mask |=
15031 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015032 }
15033
Daniel Vetter24929352012-07-02 20:28:59 +020015034 } else {
15035 connector->base.dpms = DRM_MODE_DPMS_OFF;
15036 connector->base.encoder = NULL;
15037 }
15038 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015039 connector->base.base.id, connector->base.name,
15040 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015041 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015042 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015043
15044 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015045 struct intel_crtc_state *crtc_state =
15046 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläd305e062017-08-30 21:57:03 +030015047 int min_cdclk = 0;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015048
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015049 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015050 if (crtc_state->base.active) {
15051 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15052 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015053 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15054
15055 /*
15056 * The initial mode needs to be set in order to keep
15057 * the atomic core happy. It wants a valid mode if the
15058 * crtc's enabled, so we do the above call.
15059 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015060 * But we don't set all the derived state fully, hence
15061 * set a flag to indicate that a full recalculation is
15062 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015063 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015064 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015065
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015066 intel_crtc_compute_pixel_rate(crtc_state);
15067
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015068 if (dev_priv->display.modeset_calc_cdclk) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030015069 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015070 if (WARN_ON(min_cdclk < 0))
15071 min_cdclk = 0;
15072 }
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015073
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015074 drm_calc_timestamping_constants(&crtc->base,
15075 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015076 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015077 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015078
Ville Syrjäläd305e062017-08-30 21:57:03 +030015079 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015080
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015081 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015082 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015083}
15084
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015085static void
15086get_encoder_power_domains(struct drm_i915_private *dev_priv)
15087{
15088 struct intel_encoder *encoder;
15089
15090 for_each_intel_encoder(&dev_priv->drm, encoder) {
15091 u64 get_domains;
15092 enum intel_display_power_domain domain;
15093
15094 if (!encoder->get_power_domains)
15095 continue;
15096
15097 get_domains = encoder->get_power_domains(encoder);
15098 for_each_power_domain(domain, get_domains)
15099 intel_display_power_get(dev_priv, domain);
15100 }
15101}
15102
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015103/* Scan out the current hw modeset state,
15104 * and sanitizes it to the current state
15105 */
15106static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015107intel_modeset_setup_hw_state(struct drm_device *dev,
15108 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015109{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015110 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015111 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015112 struct intel_crtc *crtc;
15113 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015114 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015115
15116 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015117
15118 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015119 get_encoder_power_domains(dev_priv);
15120
Damien Lespiaub2784e12014-08-05 11:29:37 +010015121 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015122 intel_sanitize_encoder(encoder);
15123 }
15124
Damien Lespiau055e3932014-08-18 13:49:10 +010015125 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015126 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015127
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015128 intel_sanitize_crtc(crtc, ctx);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015129 intel_dump_pipe_config(crtc, crtc->config,
15130 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015131 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015132
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015133 intel_modeset_update_connector_atomic_state(dev);
15134
Daniel Vetter35c95372013-07-17 06:55:04 +020015135 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15136 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15137
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015138 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015139 continue;
15140
15141 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15142
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015143 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015144 pll->on = false;
15145 }
15146
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015147 if (IS_G4X(dev_priv)) {
15148 g4x_wm_get_hw_state(dev);
15149 g4x_wm_sanitize(dev_priv);
15150 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015151 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015152 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070015153 } else if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015154 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015155 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015156 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015157 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015158
15159 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015160 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015161
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015162 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015163 if (WARN_ON(put_domains))
15164 modeset_put_power_domains(dev_priv, put_domains);
15165 }
15166 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015167
Imre Deak8d8c3862017-02-17 17:39:46 +020015168 intel_power_domains_verify_state(dev_priv);
15169
Paulo Zanoni010cf732016-01-19 11:35:48 -020015170 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015171}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015172
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015173void intel_display_resume(struct drm_device *dev)
15174{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015175 struct drm_i915_private *dev_priv = to_i915(dev);
15176 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15177 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015178 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015179
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015180 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015181 if (state)
15182 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015183
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015184 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015185
Maarten Lankhorst73974892016-08-05 23:28:27 +030015186 while (1) {
15187 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15188 if (ret != -EDEADLK)
15189 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015190
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015191 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015192 }
15193
Maarten Lankhorst73974892016-08-05 23:28:27 +030015194 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015195 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015196
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015197 drm_modeset_drop_locks(&ctx);
15198 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015199
Chris Wilson08536952016-10-14 13:18:18 +010015200 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015201 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015202 if (state)
15203 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015204}
15205
15206void intel_modeset_gem_init(struct drm_device *dev)
15207{
Chris Wilsondc979972016-05-10 14:10:04 +010015208 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015209
Chris Wilsondc979972016-05-10 14:10:04 +010015210 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015211
Chris Wilson1ee8da62016-05-12 12:43:23 +010015212 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015213}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015214
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015215int intel_connector_register(struct drm_connector *connector)
15216{
15217 struct intel_connector *intel_connector = to_intel_connector(connector);
15218 int ret;
15219
15220 ret = intel_backlight_device_register(intel_connector);
15221 if (ret)
15222 goto err;
15223
15224 return 0;
15225
15226err:
15227 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015228}
15229
Chris Wilsonc191eca2016-06-17 11:40:33 +010015230void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015231{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015232 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015233
Chris Wilsone63d87c2016-06-17 11:40:34 +010015234 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015235 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015236}
15237
Jesse Barnes79e53942008-11-07 14:24:08 -080015238void intel_modeset_cleanup(struct drm_device *dev)
15239{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015240 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015241
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015242 flush_work(&dev_priv->atomic_helper.free_work);
15243 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15244
Chris Wilsondc979972016-05-10 14:10:04 +010015245 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015246
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015247 /*
15248 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015249 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015250 * experience fancy races otherwise.
15251 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015252 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015253
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015254 /*
15255 * Due to the hpd irq storm handling the hotplug work can re-arm the
15256 * poll handlers. Hence disable polling after hpd handling is shut down.
15257 */
Keith Packardf87ea762010-10-03 19:36:26 -070015258 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015259
Daniel Vetter4f256d82017-07-15 00:46:55 +020015260 /* poll work can call into fbdev, hence clean that up afterwards */
15261 intel_fbdev_fini(dev_priv);
15262
Jesse Barnes723bfd72010-10-07 16:01:13 -070015263 intel_unregister_dsm_handler();
15264
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015265 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015266
Chris Wilson1630fe72011-07-08 12:22:42 +010015267 /* flush any delayed tasks or pending work */
15268 flush_scheduled_work();
15269
Jesse Barnes79e53942008-11-07 14:24:08 -080015270 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015271
Chris Wilson1ee8da62016-05-12 12:43:23 +010015272 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015273
Chris Wilsondc979972016-05-10 14:10:04 +010015274 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015275
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015276 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015277}
15278
Chris Wilsondf0e9242010-09-09 16:20:55 +010015279void intel_connector_attach_encoder(struct intel_connector *connector,
15280 struct intel_encoder *encoder)
15281{
15282 connector->encoder = encoder;
15283 drm_mode_connector_attach_encoder(&connector->base,
15284 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015285}
Dave Airlie28d52042009-09-21 14:33:58 +100015286
15287/*
15288 * set vga decode state - true == enable VGA decode
15289 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015290int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015291{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015292 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015293 u16 gmch_ctrl;
15294
Chris Wilson75fa0412014-02-07 18:37:02 -020015295 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15296 DRM_ERROR("failed to read control word\n");
15297 return -EIO;
15298 }
15299
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015300 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15301 return 0;
15302
Dave Airlie28d52042009-09-21 14:33:58 +100015303 if (state)
15304 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15305 else
15306 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015307
15308 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15309 DRM_ERROR("failed to write control word\n");
15310 return -EIO;
15311 }
15312
Dave Airlie28d52042009-09-21 14:33:58 +100015313 return 0;
15314}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015315
Chris Wilson98a2f412016-10-12 10:05:18 +010015316#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15317
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015318struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015319
15320 u32 power_well_driver;
15321
Chris Wilson63b66e52013-08-08 15:12:06 +020015322 int num_transcoders;
15323
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015324 struct intel_cursor_error_state {
15325 u32 control;
15326 u32 position;
15327 u32 base;
15328 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015329 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015330
15331 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015332 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015333 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015334 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015335 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015336
15337 struct intel_plane_error_state {
15338 u32 control;
15339 u32 stride;
15340 u32 size;
15341 u32 pos;
15342 u32 addr;
15343 u32 surface;
15344 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015345 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015346
15347 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015348 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015349 enum transcoder cpu_transcoder;
15350
15351 u32 conf;
15352
15353 u32 htotal;
15354 u32 hblank;
15355 u32 hsync;
15356 u32 vtotal;
15357 u32 vblank;
15358 u32 vsync;
15359 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015360};
15361
15362struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015363intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015364{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015365 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015366 int transcoders[] = {
15367 TRANSCODER_A,
15368 TRANSCODER_B,
15369 TRANSCODER_C,
15370 TRANSCODER_EDP,
15371 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015372 int i;
15373
Chris Wilsonc0336662016-05-06 15:40:21 +010015374 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015375 return NULL;
15376
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015377 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015378 if (error == NULL)
15379 return NULL;
15380
Chris Wilsonc0336662016-05-06 15:40:21 +010015381 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak9c3a16c2017-08-14 18:15:30 +030015382 error->power_well_driver =
15383 I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL));
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015384
Damien Lespiau055e3932014-08-18 13:49:10 +010015385 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015386 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015387 __intel_display_power_is_enabled(dev_priv,
15388 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015389 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015390 continue;
15391
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015392 error->cursor[i].control = I915_READ(CURCNTR(i));
15393 error->cursor[i].position = I915_READ(CURPOS(i));
15394 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015395
15396 error->plane[i].control = I915_READ(DSPCNTR(i));
15397 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015398 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015399 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015400 error->plane[i].pos = I915_READ(DSPPOS(i));
15401 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015402 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015403 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015404 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015405 error->plane[i].surface = I915_READ(DSPSURF(i));
15406 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15407 }
15408
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015409 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015410
Chris Wilsonc0336662016-05-06 15:40:21 +010015411 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030015412 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015413 }
15414
Jani Nikula4d1de972016-03-18 17:05:42 +020015415 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015416 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015417 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015418 error->num_transcoders++; /* Account for eDP. */
15419
15420 for (i = 0; i < error->num_transcoders; i++) {
15421 enum transcoder cpu_transcoder = transcoders[i];
15422
Imre Deakddf9c532013-11-27 22:02:02 +020015423 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015424 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015425 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015426 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015427 continue;
15428
Chris Wilson63b66e52013-08-08 15:12:06 +020015429 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15430
15431 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15432 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15433 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15434 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15435 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15436 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15437 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015438 }
15439
15440 return error;
15441}
15442
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015443#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15444
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015445void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015446intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015447 struct intel_display_error_state *error)
15448{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015449 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015450 int i;
15451
Chris Wilson63b66e52013-08-08 15:12:06 +020015452 if (!error)
15453 return;
15454
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015455 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015456 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015457 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015458 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015459 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015460 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015461 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015462 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015463 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015464 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015465
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015466 err_printf(m, "Plane [%d]:\n", i);
15467 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15468 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015469 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015470 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15471 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015472 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015473 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015474 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015475 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015476 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15477 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015478 }
15479
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015480 err_printf(m, "Cursor [%d]:\n", i);
15481 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15482 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15483 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015484 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015485
15486 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015487 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015488 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015489 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015490 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015491 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15492 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15493 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15494 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15495 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15496 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15497 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15498 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015499}
Chris Wilson98a2f412016-10-12 10:05:18 +010015500
15501#endif