blob: d1f909900a0733b1971fb900a441378910decac4 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats supported by all gen */
49#define COMMON_PRIMARY_FORMATS \
50 DRM_FORMAT_C8, \
51 DRM_FORMAT_RGB565, \
52 DRM_FORMAT_XRGB8888, \
53 DRM_FORMAT_ARGB8888
54
55/* Primary plane formats for gen <= 3 */
56static const uint32_t intel_primary_formats_gen2[] = {
57 COMMON_PRIMARY_FORMATS,
58 DRM_FORMAT_XRGB1555,
59 DRM_FORMAT_ARGB1555,
60};
61
62/* Primary plane formats for gen >= 4 */
63static const uint32_t intel_primary_formats_gen4[] = {
64 COMMON_PRIMARY_FORMATS, \
65 DRM_FORMAT_XBGR8888,
66 DRM_FORMAT_ABGR8888,
67 DRM_FORMAT_XRGB2101010,
68 DRM_FORMAT_ARGB2101010,
69 DRM_FORMAT_XBGR2101010,
70 DRM_FORMAT_ABGR2101010,
71};
72
Matt Roper3d7d6512014-06-10 08:28:13 -070073/* Cursor formats */
74static const uint32_t intel_cursor_formats[] = {
75 DRM_FORMAT_ARGB8888,
76};
77
Chris Wilson6b383a72010-09-13 13:54:26 +010078static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnesf1f644d2013-06-27 00:39:25 +030080static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020081 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030082static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020083 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084
Damien Lespiaue7457a92013-08-08 22:28:59 +010085static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
86 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080087static int intel_framebuffer_init(struct drm_device *dev,
88 struct intel_framebuffer *ifb,
89 struct drm_mode_fb_cmd2 *mode_cmd,
90 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020091static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
92static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020093static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070094 struct intel_link_m_n *m_n,
95 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020097static void haswell_set_pipeconf(struct drm_crtc *crtc);
98static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020099static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200100 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200101static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200102 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800103static void intel_begin_crtc_commit(struct drm_crtc *crtc);
104static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100105
Dave Airlie0e32b392014-05-02 14:02:48 +1000106static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
107{
108 if (!connector->mst_port)
109 return connector->encoder;
110 else
111 return &connector->mst_port->mst_encoders[pipe]->base;
112}
113
Jesse Barnes79e53942008-11-07 14:24:08 -0800114typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800116} intel_range_t;
117
118typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400119 int dot_limit;
120 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800121} intel_p2_t;
122
Ma Lingd4906092009-03-18 20:13:27 +0800123typedef struct intel_limit intel_limit_t;
124struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 intel_range_t dot, vco, n, m, m1, m2, p, p1;
126 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800127};
Jesse Barnes79e53942008-11-07 14:24:08 -0800128
Daniel Vetterd2acd212012-10-20 20:57:43 +0200129int
130intel_pch_rawclk(struct drm_device *dev)
131{
132 struct drm_i915_private *dev_priv = dev->dev_private;
133
134 WARN_ON(!HAS_PCH_SPLIT(dev));
135
136 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
137}
138
Chris Wilson021357a2010-09-07 20:54:59 +0100139static inline u32 /* units of 100MHz */
140intel_fdi_link_freq(struct drm_device *dev)
141{
Chris Wilson8b99e682010-10-13 09:59:17 +0100142 if (IS_GEN5(dev)) {
143 struct drm_i915_private *dev_priv = dev->dev_private;
144 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
145 } else
146 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100147}
148
Daniel Vetter5d536e22013-07-06 12:52:06 +0200149static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200151 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200152 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .m = { .min = 96, .max = 140 },
154 .m1 = { .min = 18, .max = 26 },
155 .m2 = { .min = 6, .max = 16 },
156 .p = { .min = 4, .max = 128 },
157 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .p2 = { .dot_limit = 165000,
159 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700160};
161
Daniel Vetter5d536e22013-07-06 12:52:06 +0200162static const intel_limit_t intel_limits_i8xx_dvo = {
163 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200164 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200165 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200166 .m = { .min = 96, .max = 140 },
167 .m1 = { .min = 18, .max = 26 },
168 .m2 = { .min = 6, .max = 16 },
169 .p = { .min = 4, .max = 128 },
170 .p1 = { .min = 2, .max = 33 },
171 .p2 = { .dot_limit = 165000,
172 .p2_slow = 4, .p2_fast = 4 },
173};
174
Keith Packarde4b36692009-06-05 19:22:17 -0700175static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400176 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200177 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200178 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 .m = { .min = 96, .max = 140 },
180 .m1 = { .min = 18, .max = 26 },
181 .m2 = { .min = 6, .max = 16 },
182 .p = { .min = 4, .max = 128 },
183 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
Eric Anholt273e27c2011-03-30 13:01:10 -0700187
Keith Packarde4b36692009-06-05 19:22:17 -0700188static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .dot = { .min = 20000, .max = 400000 },
190 .vco = { .min = 1400000, .max = 2800000 },
191 .n = { .min = 1, .max = 6 },
192 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100193 .m1 = { .min = 8, .max = 18 },
194 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400195 .p = { .min = 5, .max = 80 },
196 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700197 .p2 = { .dot_limit = 200000,
198 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700199};
200
201static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400202 .dot = { .min = 20000, .max = 400000 },
203 .vco = { .min = 1400000, .max = 2800000 },
204 .n = { .min = 1, .max = 6 },
205 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100206 .m1 = { .min = 8, .max = 18 },
207 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400208 .p = { .min = 7, .max = 98 },
209 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700210 .p2 = { .dot_limit = 112000,
211 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
Eric Anholt273e27c2011-03-30 13:01:10 -0700214
Keith Packarde4b36692009-06-05 19:22:17 -0700215static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 .dot = { .min = 25000, .max = 270000 },
217 .vco = { .min = 1750000, .max = 3500000},
218 .n = { .min = 1, .max = 4 },
219 .m = { .min = 104, .max = 138 },
220 .m1 = { .min = 17, .max = 23 },
221 .m2 = { .min = 5, .max = 11 },
222 .p = { .min = 10, .max = 30 },
223 .p1 = { .min = 1, .max = 3},
224 .p2 = { .dot_limit = 270000,
225 .p2_slow = 10,
226 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800227 },
Keith Packarde4b36692009-06-05 19:22:17 -0700228};
229
230static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700231 .dot = { .min = 22000, .max = 400000 },
232 .vco = { .min = 1750000, .max = 3500000},
233 .n = { .min = 1, .max = 4 },
234 .m = { .min = 104, .max = 138 },
235 .m1 = { .min = 16, .max = 23 },
236 .m2 = { .min = 5, .max = 11 },
237 .p = { .min = 5, .max = 80 },
238 .p1 = { .min = 1, .max = 8},
239 .p2 = { .dot_limit = 165000,
240 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
243static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .dot = { .min = 20000, .max = 115000 },
245 .vco = { .min = 1750000, .max = 3500000 },
246 .n = { .min = 1, .max = 3 },
247 .m = { .min = 104, .max = 138 },
248 .m1 = { .min = 17, .max = 23 },
249 .m2 = { .min = 5, .max = 11 },
250 .p = { .min = 28, .max = 112 },
251 .p1 = { .min = 2, .max = 8 },
252 .p2 = { .dot_limit = 0,
253 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800254 },
Keith Packarde4b36692009-06-05 19:22:17 -0700255};
256
257static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700258 .dot = { .min = 80000, .max = 224000 },
259 .vco = { .min = 1750000, .max = 3500000 },
260 .n = { .min = 1, .max = 3 },
261 .m = { .min = 104, .max = 138 },
262 .m1 = { .min = 17, .max = 23 },
263 .m2 = { .min = 5, .max = 11 },
264 .p = { .min = 14, .max = 42 },
265 .p1 = { .min = 2, .max = 6 },
266 .p2 = { .dot_limit = 0,
267 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800268 },
Keith Packarde4b36692009-06-05 19:22:17 -0700269};
270
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500271static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .dot = { .min = 20000, .max = 400000},
273 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .n = { .min = 3, .max = 6 },
276 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400278 .m1 = { .min = 0, .max = 0 },
279 .m2 = { .min = 0, .max = 254 },
280 .p = { .min = 5, .max = 80 },
281 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700282 .p2 = { .dot_limit = 200000,
283 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700284};
285
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500286static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400287 .dot = { .min = 20000, .max = 400000 },
288 .vco = { .min = 1700000, .max = 3500000 },
289 .n = { .min = 3, .max = 6 },
290 .m = { .min = 2, .max = 256 },
291 .m1 = { .min = 0, .max = 0 },
292 .m2 = { .min = 0, .max = 254 },
293 .p = { .min = 7, .max = 112 },
294 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 112000,
296 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700297};
298
Eric Anholt273e27c2011-03-30 13:01:10 -0700299/* Ironlake / Sandybridge
300 *
301 * We calculate clock using (register_value + 2) for N/M1/M2, so here
302 * the range value for them is (actual_value - 2).
303 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800304static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700305 .dot = { .min = 25000, .max = 350000 },
306 .vco = { .min = 1760000, .max = 3510000 },
307 .n = { .min = 1, .max = 5 },
308 .m = { .min = 79, .max = 127 },
309 .m1 = { .min = 12, .max = 22 },
310 .m2 = { .min = 5, .max = 9 },
311 .p = { .min = 5, .max = 80 },
312 .p1 = { .min = 1, .max = 8 },
313 .p2 = { .dot_limit = 225000,
314 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 25000, .max = 350000 },
319 .vco = { .min = 1760000, .max = 3510000 },
320 .n = { .min = 1, .max = 3 },
321 .m = { .min = 79, .max = 118 },
322 .m1 = { .min = 12, .max = 22 },
323 .m2 = { .min = 5, .max = 9 },
324 .p = { .min = 28, .max = 112 },
325 .p1 = { .min = 2, .max = 8 },
326 .p2 = { .dot_limit = 225000,
327 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800328};
329
330static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 25000, .max = 350000 },
332 .vco = { .min = 1760000, .max = 3510000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 79, .max = 127 },
335 .m1 = { .min = 12, .max = 22 },
336 .m2 = { .min = 5, .max = 9 },
337 .p = { .min = 14, .max = 56 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 225000,
340 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800341};
342
Eric Anholt273e27c2011-03-30 13:01:10 -0700343/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800344static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 25000, .max = 350000 },
346 .vco = { .min = 1760000, .max = 3510000 },
347 .n = { .min = 1, .max = 2 },
348 .m = { .min = 79, .max = 126 },
349 .m1 = { .min = 12, .max = 22 },
350 .m2 = { .min = 5, .max = 9 },
351 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400352 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700353 .p2 = { .dot_limit = 225000,
354 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800355};
356
357static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 25000, .max = 350000 },
359 .vco = { .min = 1760000, .max = 3510000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 79, .max = 126 },
362 .m1 = { .min = 12, .max = 22 },
363 .m2 = { .min = 5, .max = 9 },
364 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700366 .p2 = { .dot_limit = 225000,
367 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800368};
369
Ville Syrjälädc730512013-09-24 21:26:30 +0300370static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300371 /*
372 * These are the data rate limits (measured in fast clocks)
373 * since those are the strictest limits we have. The fast
374 * clock and actual rate limits are more relaxed, so checking
375 * them would make no difference.
376 */
377 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200378 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700380 .m1 = { .min = 2, .max = 3 },
381 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300382 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300383 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700384};
385
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300386static const intel_limit_t intel_limits_chv = {
387 /*
388 * These are the data rate limits (measured in fast clocks)
389 * since those are the strictest limits we have. The fast
390 * clock and actual rate limits are more relaxed, so checking
391 * them would make no difference.
392 */
393 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200394 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300395 .n = { .min = 1, .max = 1 },
396 .m1 = { .min = 2, .max = 2 },
397 .m2 = { .min = 24 << 22, .max = 175 << 22 },
398 .p1 = { .min = 2, .max = 4 },
399 .p2 = { .p2_slow = 1, .p2_fast = 14 },
400};
401
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300402static void vlv_clock(int refclk, intel_clock_t *clock)
403{
404 clock->m = clock->m1 * clock->m2;
405 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200406 if (WARN_ON(clock->n == 0 || clock->p == 0))
407 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300408 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
409 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300410}
411
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300412/**
413 * Returns whether any output on the specified pipe is of the specified type
414 */
Damien Lespiau40935612014-10-29 11:16:59 +0000415bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300416{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300417 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300418 struct intel_encoder *encoder;
419
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300420 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300421 if (encoder->type == type)
422 return true;
423
424 return false;
425}
426
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200427/**
428 * Returns whether any output on the specified pipe will have the specified
429 * type after a staged modeset is complete, i.e., the same as
430 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
431 * encoder->crtc.
432 */
433static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
434{
435 struct drm_device *dev = crtc->base.dev;
436 struct intel_encoder *encoder;
437
438 for_each_intel_encoder(dev, encoder)
439 if (encoder->new_crtc == crtc && encoder->type == type)
440 return true;
441
442 return false;
443}
444
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300445static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000446 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800447{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300448 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800449 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800450
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200451 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100452 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000453 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800454 limit = &intel_limits_ironlake_dual_lvds_100m;
455 else
456 limit = &intel_limits_ironlake_dual_lvds;
457 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000458 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800459 limit = &intel_limits_ironlake_single_lvds_100m;
460 else
461 limit = &intel_limits_ironlake_single_lvds;
462 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200463 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800464 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800465
466 return limit;
467}
468
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300469static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800470{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300471 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800472 const intel_limit_t *limit;
473
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200474 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100475 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700476 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800477 else
Keith Packarde4b36692009-06-05 19:22:17 -0700478 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200479 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
480 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700481 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200482 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700483 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800484 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700485 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800486
487 return limit;
488}
489
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300490static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800491{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300492 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 const intel_limit_t *limit;
494
Eric Anholtbad720f2009-10-22 16:11:14 -0700495 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000496 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800497 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800498 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200500 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500501 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800502 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500503 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300504 } else if (IS_CHERRYVIEW(dev)) {
505 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700506 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300507 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100508 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200509 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100510 limit = &intel_limits_i9xx_lvds;
511 else
512 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800513 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200514 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700515 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200516 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200518 else
519 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800520 }
521 return limit;
522}
523
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500524/* m1 is reserved as 0 in Pineview, n is a ring counter */
525static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800526{
Shaohua Li21778322009-02-23 15:19:16 +0800527 clock->m = clock->m2 + 2;
528 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200529 if (WARN_ON(clock->n == 0 || clock->p == 0))
530 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300531 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800533}
534
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200535static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
536{
537 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
538}
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800541{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200542 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200544 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
545 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300546 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
547 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800548}
549
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300550static void chv_clock(int refclk, intel_clock_t *clock)
551{
552 clock->m = clock->m1 * clock->m2;
553 clock->p = clock->p1 * clock->p2;
554 if (WARN_ON(clock->n == 0 || clock->p == 0))
555 return;
556 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
557 clock->n << 22);
558 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
559}
560
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800561#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800562/**
563 * Returns whether the given set of divisors are valid for a given refclk with
564 * the given connectors.
565 */
566
Chris Wilson1b894b52010-12-14 20:04:54 +0000567static bool intel_PLL_is_valid(struct drm_device *dev,
568 const intel_limit_t *limit,
569 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800570{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300571 if (clock->n < limit->n.min || limit->n.max < clock->n)
572 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400576 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800577 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400578 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300579
580 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
581 if (clock->m1 <= clock->m2)
582 INTELPllInvalid("m1 <= m2\n");
583
584 if (!IS_VALLEYVIEW(dev)) {
585 if (clock->p < limit->p.min || limit->p.max < clock->p)
586 INTELPllInvalid("p out of range\n");
587 if (clock->m < limit->m.min || limit->m.max < clock->m)
588 INTELPllInvalid("m out of range\n");
589 }
590
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400592 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800593 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
594 * connector, etc., rather than just a single range.
595 */
596 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400597 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800598
599 return true;
600}
601
Ma Lingd4906092009-03-18 20:13:27 +0800602static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300603i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800604 int target, int refclk, intel_clock_t *match_clock,
605 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300607 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 int err = target;
610
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200611 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100613 * For LVDS just rely on its current settings for dual-channel.
614 * We haven't figured out how to reliably set up different
615 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100617 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 clock.p2 = limit->p2.p2_fast;
619 else
620 clock.p2 = limit->p2.p2_slow;
621 } else {
622 if (target < limit->p2.dot_limit)
623 clock.p2 = limit->p2.p2_slow;
624 else
625 clock.p2 = limit->p2.p2_fast;
626 }
627
Akshay Joshi0206e352011-08-16 15:34:10 -0400628 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800629
Zhao Yakui42158662009-11-20 11:24:18 +0800630 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
631 clock.m1++) {
632 for (clock.m2 = limit->m2.min;
633 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200634 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800635 break;
636 for (clock.n = limit->n.min;
637 clock.n <= limit->n.max; clock.n++) {
638 for (clock.p1 = limit->p1.min;
639 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800640 int this_err;
641
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200642 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000643 if (!intel_PLL_is_valid(dev, limit,
644 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
Ma Lingd4906092009-03-18 20:13:27 +0800663static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300664pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300668 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200669 intel_clock_t clock;
670 int err = target;
671
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200672 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200673 /*
674 * For LVDS just rely on its current settings for dual-channel.
675 * We haven't figured out how to reliably set up different
676 * single/dual channel state, if we even can.
677 */
678 if (intel_is_dual_link_lvds(dev))
679 clock.p2 = limit->p2.p2_fast;
680 else
681 clock.p2 = limit->p2.p2_slow;
682 } else {
683 if (target < limit->p2.dot_limit)
684 clock.p2 = limit->p2.p2_slow;
685 else
686 clock.p2 = limit->p2.p2_fast;
687 }
688
689 memset(best_clock, 0, sizeof(*best_clock));
690
691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
692 clock.m1++) {
693 for (clock.m2 = limit->m2.min;
694 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
699 int this_err;
700
701 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800702 if (!intel_PLL_is_valid(dev, limit,
703 &clock))
704 continue;
705 if (match_clock &&
706 clock.p != match_clock->p)
707 continue;
708
709 this_err = abs(clock.dot - target);
710 if (this_err < err) {
711 *best_clock = clock;
712 err = this_err;
713 }
714 }
715 }
716 }
717 }
718
719 return (err != target);
720}
721
Ma Lingd4906092009-03-18 20:13:27 +0800722static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300723g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200724 int target, int refclk, intel_clock_t *match_clock,
725 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800726{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300727 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800728 intel_clock_t clock;
729 int max_n;
730 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400731 /* approximately equals target * 0.00585 */
732 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800733 found = false;
734
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200735 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100736 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800737 clock.p2 = limit->p2.p2_fast;
738 else
739 clock.p2 = limit->p2.p2_slow;
740 } else {
741 if (target < limit->p2.dot_limit)
742 clock.p2 = limit->p2.p2_slow;
743 else
744 clock.p2 = limit->p2.p2_fast;
745 }
746
747 memset(best_clock, 0, sizeof(*best_clock));
748 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200751 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800752 for (clock.m1 = limit->m1.max;
753 clock.m1 >= limit->m1.min; clock.m1--) {
754 for (clock.m2 = limit->m2.max;
755 clock.m2 >= limit->m2.min; clock.m2--) {
756 for (clock.p1 = limit->p1.max;
757 clock.p1 >= limit->p1.min; clock.p1--) {
758 int this_err;
759
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200760 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000761 if (!intel_PLL_is_valid(dev, limit,
762 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800763 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000764
765 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800766 if (this_err < err_most) {
767 *best_clock = clock;
768 err_most = this_err;
769 max_n = clock.n;
770 found = true;
771 }
772 }
773 }
774 }
775 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800776 return found;
777}
Ma Lingd4906092009-03-18 20:13:27 +0800778
Imre Deakd5dd62b2015-03-17 11:40:03 +0200779/*
780 * Check if the calculated PLL configuration is more optimal compared to the
781 * best configuration and error found so far. Return the calculated error.
782 */
783static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
784 const intel_clock_t *calculated_clock,
785 const intel_clock_t *best_clock,
786 unsigned int best_error_ppm,
787 unsigned int *error_ppm)
788{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200789 /*
790 * For CHV ignore the error and consider only the P value.
791 * Prefer a bigger P value based on HW requirements.
792 */
793 if (IS_CHERRYVIEW(dev)) {
794 *error_ppm = 0;
795
796 return calculated_clock->p > best_clock->p;
797 }
798
Imre Deak24be4e42015-03-17 11:40:04 +0200799 if (WARN_ON_ONCE(!target_freq))
800 return false;
801
Imre Deakd5dd62b2015-03-17 11:40:03 +0200802 *error_ppm = div_u64(1000000ULL *
803 abs(target_freq - calculated_clock->dot),
804 target_freq);
805 /*
806 * Prefer a better P value over a better (smaller) error if the error
807 * is small. Ensure this preference for future configurations too by
808 * setting the error to 0.
809 */
810 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
811 *error_ppm = 0;
812
813 return true;
814 }
815
816 return *error_ppm + 10 < best_error_ppm;
817}
818
Zhenyu Wang2c072452009-06-05 15:38:42 +0800819static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300820vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200821 int target, int refclk, intel_clock_t *match_clock,
822 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700823{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300824 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300825 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300826 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300827 /* min update 19.2 MHz */
828 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300829 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700830
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300831 target *= 5; /* fast clock */
832
833 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700834
835 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300836 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300837 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300838 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300839 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300840 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700841 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300842 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200843 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300844
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300845 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
846 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300847
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300848 vlv_clock(refclk, &clock);
849
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300850 if (!intel_PLL_is_valid(dev, limit,
851 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300852 continue;
853
Imre Deakd5dd62b2015-03-17 11:40:03 +0200854 if (!vlv_PLL_is_optimal(dev, target,
855 &clock,
856 best_clock,
857 bestppm, &ppm))
858 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300859
Imre Deakd5dd62b2015-03-17 11:40:03 +0200860 *best_clock = clock;
861 bestppm = ppm;
862 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700863 }
864 }
865 }
866 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700867
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300868 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700869}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700870
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300871static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300872chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300873 int target, int refclk, intel_clock_t *match_clock,
874 intel_clock_t *best_clock)
875{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300876 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200877 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300878 intel_clock_t clock;
879 uint64_t m2;
880 int found = false;
881
882 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200883 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300884
885 /*
886 * Based on hardware doc, the n always set to 1, and m1 always
887 * set to 2. If requires to support 200Mhz refclk, we need to
888 * revisit this because n may not 1 anymore.
889 */
890 clock.n = 1, clock.m1 = 2;
891 target *= 5; /* fast clock */
892
893 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
894 for (clock.p2 = limit->p2.p2_fast;
895 clock.p2 >= limit->p2.p2_slow;
896 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200897 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300898
899 clock.p = clock.p1 * clock.p2;
900
901 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
902 clock.n) << 22, refclk * clock.m1);
903
904 if (m2 > INT_MAX/clock.m1)
905 continue;
906
907 clock.m2 = m2;
908
909 chv_clock(refclk, &clock);
910
911 if (!intel_PLL_is_valid(dev, limit, &clock))
912 continue;
913
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
915 best_error_ppm, &error_ppm))
916 continue;
917
918 *best_clock = clock;
919 best_error_ppm = error_ppm;
920 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300921 }
922 }
923
924 return found;
925}
926
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300927bool intel_crtc_active(struct drm_crtc *crtc)
928{
929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
930
931 /* Be paranoid as we can arrive here with only partial
932 * state retrieved from the hardware during setup.
933 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100934 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300935 * as Haswell has gained clock readout/fastboot support.
936 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000937 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300938 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700939 *
940 * FIXME: The intel_crtc->active here should be switched to
941 * crtc->state->active once we have proper CRTC states wired up
942 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300943 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700944 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200945 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300946}
947
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200948enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
949 enum pipe pipe)
950{
951 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
952 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
953
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200954 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200955}
956
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300957static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
958{
959 struct drm_i915_private *dev_priv = dev->dev_private;
960 u32 reg = PIPEDSL(pipe);
961 u32 line1, line2;
962 u32 line_mask;
963
964 if (IS_GEN2(dev))
965 line_mask = DSL_LINEMASK_GEN2;
966 else
967 line_mask = DSL_LINEMASK_GEN3;
968
969 line1 = I915_READ(reg) & line_mask;
970 mdelay(5);
971 line2 = I915_READ(reg) & line_mask;
972
973 return line1 == line2;
974}
975
Keith Packardab7ad7f2010-10-03 00:33:06 -0700976/*
977 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300978 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979 *
980 * After disabling a pipe, we can't wait for vblank in the usual way,
981 * spinning on the vblank interrupt status bit, since we won't actually
982 * see an interrupt when the pipe is disabled.
983 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700984 * On Gen4 and above:
985 * wait for the pipe register state bit to turn off
986 *
987 * Otherwise:
988 * wait for the display line value to settle (it usually
989 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100990 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700991 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300992static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700993{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300994 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700995 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200996 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300997 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700998
Keith Packardab7ad7f2010-10-03 00:33:06 -0700999 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001000 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001001
Keith Packardab7ad7f2010-10-03 00:33:06 -07001002 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001003 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1004 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001005 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001006 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001007 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001008 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001009 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001010 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001011}
1012
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001013/*
1014 * ibx_digital_port_connected - is the specified port connected?
1015 * @dev_priv: i915 private structure
1016 * @port: the port to test
1017 *
1018 * Returns true if @port is connected, false otherwise.
1019 */
1020bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1021 struct intel_digital_port *port)
1022{
1023 u32 bit;
1024
Damien Lespiauc36346e2012-12-13 16:09:03 +00001025 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001026 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001027 case PORT_B:
1028 bit = SDE_PORTB_HOTPLUG;
1029 break;
1030 case PORT_C:
1031 bit = SDE_PORTC_HOTPLUG;
1032 break;
1033 case PORT_D:
1034 bit = SDE_PORTD_HOTPLUG;
1035 break;
1036 default:
1037 return true;
1038 }
1039 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001040 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001041 case PORT_B:
1042 bit = SDE_PORTB_HOTPLUG_CPT;
1043 break;
1044 case PORT_C:
1045 bit = SDE_PORTC_HOTPLUG_CPT;
1046 break;
1047 case PORT_D:
1048 bit = SDE_PORTD_HOTPLUG_CPT;
1049 break;
1050 default:
1051 return true;
1052 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001053 }
1054
1055 return I915_READ(SDEISR) & bit;
1056}
1057
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058static const char *state_string(bool enabled)
1059{
1060 return enabled ? "on" : "off";
1061}
1062
1063/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001064void assert_pll(struct drm_i915_private *dev_priv,
1065 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001066{
1067 int reg;
1068 u32 val;
1069 bool cur_state;
1070
1071 reg = DPLL(pipe);
1072 val = I915_READ(reg);
1073 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001074 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001075 "PLL state assertion failure (expected %s, current %s)\n",
1076 state_string(state), state_string(cur_state));
1077}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001078
Jani Nikula23538ef2013-08-27 15:12:22 +03001079/* XXX: the dsi pll is shared between MIPI DSI ports */
1080static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1081{
1082 u32 val;
1083 bool cur_state;
1084
1085 mutex_lock(&dev_priv->dpio_lock);
1086 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1087 mutex_unlock(&dev_priv->dpio_lock);
1088
1089 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001090 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001091 "DSI PLL state assertion failure (expected %s, current %s)\n",
1092 state_string(state), state_string(cur_state));
1093}
1094#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1095#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1096
Daniel Vetter55607e82013-06-16 21:42:39 +02001097struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001098intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001099{
Daniel Vettere2b78262013-06-07 23:10:03 +02001100 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1101
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001102 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001103 return NULL;
1104
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001105 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001106}
1107
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001109void assert_shared_dpll(struct drm_i915_private *dev_priv,
1110 struct intel_shared_dpll *pll,
1111 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001112{
Jesse Barnes040484a2011-01-03 12:14:26 -08001113 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001114 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001115
Chris Wilson92b27b02012-05-20 18:10:50 +01001116 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001117 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001118 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001119
Daniel Vetter53589012013-06-05 13:34:16 +02001120 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001121 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001122 "%s assertion failure (expected %s, current %s)\n",
1123 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001124}
Jesse Barnes040484a2011-01-03 12:14:26 -08001125
1126static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1127 enum pipe pipe, bool state)
1128{
1129 int reg;
1130 u32 val;
1131 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001132 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1133 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001134
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001135 if (HAS_DDI(dev_priv->dev)) {
1136 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001137 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001138 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001139 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001140 } else {
1141 reg = FDI_TX_CTL(pipe);
1142 val = I915_READ(reg);
1143 cur_state = !!(val & FDI_TX_ENABLE);
1144 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001145 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001146 "FDI TX state assertion failure (expected %s, current %s)\n",
1147 state_string(state), state_string(cur_state));
1148}
1149#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1150#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1151
1152static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1153 enum pipe pipe, bool state)
1154{
1155 int reg;
1156 u32 val;
1157 bool cur_state;
1158
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001159 reg = FDI_RX_CTL(pipe);
1160 val = I915_READ(reg);
1161 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001162 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 "FDI RX state assertion failure (expected %s, current %s)\n",
1164 state_string(state), state_string(cur_state));
1165}
1166#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1167#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1168
1169static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1170 enum pipe pipe)
1171{
1172 int reg;
1173 u32 val;
1174
1175 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001176 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001177 return;
1178
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001179 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001180 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001181 return;
1182
Jesse Barnes040484a2011-01-03 12:14:26 -08001183 reg = FDI_TX_CTL(pipe);
1184 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001185 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001186}
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1189 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
1191 int reg;
1192 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001193 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001194
1195 reg = FDI_RX_CTL(pipe);
1196 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001197 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001198 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001199 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1200 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001201}
1202
Daniel Vetterb680c372014-09-19 18:27:27 +02001203void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1204 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001205{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001206 struct drm_device *dev = dev_priv->dev;
1207 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001208 u32 val;
1209 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001210 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001211
Jani Nikulabedd4db2014-08-22 15:04:13 +03001212 if (WARN_ON(HAS_DDI(dev)))
1213 return;
1214
1215 if (HAS_PCH_SPLIT(dev)) {
1216 u32 port_sel;
1217
Jesse Barnesea0760c2011-01-04 15:09:32 -08001218 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001219 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1220
1221 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1222 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1223 panel_pipe = PIPE_B;
1224 /* XXX: else fix for eDP */
1225 } else if (IS_VALLEYVIEW(dev)) {
1226 /* presumably write lock depends on pipe, not port select */
1227 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1228 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001229 } else {
1230 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001231 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1232 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001233 }
1234
1235 val = I915_READ(pp_reg);
1236 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001237 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001238 locked = false;
1239
Rob Clarke2c719b2014-12-15 13:56:32 -05001240 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001241 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001242 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001243}
1244
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001245static void assert_cursor(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, bool state)
1247{
1248 struct drm_device *dev = dev_priv->dev;
1249 bool cur_state;
1250
Paulo Zanonid9d82082014-02-27 16:30:56 -03001251 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001252 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001253 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001254 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001255
Rob Clarke2c719b2014-12-15 13:56:32 -05001256 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001257 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1258 pipe_name(pipe), state_string(state), state_string(cur_state));
1259}
1260#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1261#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1262
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001263void assert_pipe(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265{
1266 int reg;
1267 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001268 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001269 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1270 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001271
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001272 /* if we need the pipe quirk it must be always on */
1273 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1274 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001275 state = true;
1276
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001277 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001278 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001279 cur_state = false;
1280 } else {
1281 reg = PIPECONF(cpu_transcoder);
1282 val = I915_READ(reg);
1283 cur_state = !!(val & PIPECONF_ENABLE);
1284 }
1285
Rob Clarke2c719b2014-12-15 13:56:32 -05001286 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001287 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001288 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289}
1290
Chris Wilson931872f2012-01-16 23:01:13 +00001291static void assert_plane(struct drm_i915_private *dev_priv,
1292 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001293{
1294 int reg;
1295 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001296 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001297
1298 reg = DSPCNTR(plane);
1299 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001300 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001301 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001302 "plane %c assertion failure (expected %s, current %s)\n",
1303 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001304}
1305
Chris Wilson931872f2012-01-16 23:01:13 +00001306#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1307#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1308
Jesse Barnesb24e7172011-01-04 15:09:30 -08001309static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1310 enum pipe pipe)
1311{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001312 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001313 int reg, i;
1314 u32 val;
1315 int cur_pipe;
1316
Ville Syrjälä653e1022013-06-04 13:49:05 +03001317 /* Primary planes are fixed to pipes on gen4+ */
1318 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001319 reg = DSPCNTR(pipe);
1320 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001321 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001322 "plane %c assertion failure, should be disabled but not\n",
1323 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001324 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001325 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001326
Jesse Barnesb24e7172011-01-04 15:09:30 -08001327 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001328 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001329 reg = DSPCNTR(i);
1330 val = I915_READ(reg);
1331 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1332 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001333 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001334 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1335 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001336 }
1337}
1338
Jesse Barnes19332d72013-03-28 09:55:38 -07001339static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1340 enum pipe pipe)
1341{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001342 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001343 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001344 u32 val;
1345
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001346 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001347 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001348 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001349 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001350 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1351 sprite, pipe_name(pipe));
1352 }
1353 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001354 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001355 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001356 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001357 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001358 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001359 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001360 }
1361 } else if (INTEL_INFO(dev)->gen >= 7) {
1362 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001363 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001365 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001366 plane_name(pipe), pipe_name(pipe));
1367 } else if (INTEL_INFO(dev)->gen >= 5) {
1368 reg = DVSCNTR(pipe);
1369 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001370 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001371 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1372 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001373 }
1374}
1375
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001376static void assert_vblank_disabled(struct drm_crtc *crtc)
1377{
Rob Clarke2c719b2014-12-15 13:56:32 -05001378 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001379 drm_crtc_vblank_put(crtc);
1380}
1381
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001382static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001383{
1384 u32 val;
1385 bool enabled;
1386
Rob Clarke2c719b2014-12-15 13:56:32 -05001387 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001388
Jesse Barnes92f25842011-01-04 15:09:34 -08001389 val = I915_READ(PCH_DREF_CONTROL);
1390 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1391 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001392 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001393}
1394
Daniel Vetterab9412b2013-05-03 11:49:46 +02001395static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1396 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001397{
1398 int reg;
1399 u32 val;
1400 bool enabled;
1401
Daniel Vetterab9412b2013-05-03 11:49:46 +02001402 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001403 val = I915_READ(reg);
1404 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001405 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1407 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001408}
1409
Keith Packard4e634382011-08-06 10:39:45 -07001410static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1411 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001412{
1413 if ((val & DP_PORT_EN) == 0)
1414 return false;
1415
1416 if (HAS_PCH_CPT(dev_priv->dev)) {
1417 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1418 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1419 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1420 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001421 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1422 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1423 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001424 } else {
1425 if ((val & DP_PIPE_MASK) != (pipe << 30))
1426 return false;
1427 }
1428 return true;
1429}
1430
Keith Packard1519b992011-08-06 10:35:34 -07001431static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1432 enum pipe pipe, u32 val)
1433{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001434 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001435 return false;
1436
1437 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001438 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001439 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001440 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1441 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1442 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001443 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001444 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001445 return false;
1446 }
1447 return true;
1448}
1449
1450static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1451 enum pipe pipe, u32 val)
1452{
1453 if ((val & LVDS_PORT_EN) == 0)
1454 return false;
1455
1456 if (HAS_PCH_CPT(dev_priv->dev)) {
1457 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1458 return false;
1459 } else {
1460 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1461 return false;
1462 }
1463 return true;
1464}
1465
1466static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1467 enum pipe pipe, u32 val)
1468{
1469 if ((val & ADPA_DAC_ENABLE) == 0)
1470 return false;
1471 if (HAS_PCH_CPT(dev_priv->dev)) {
1472 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1473 return false;
1474 } else {
1475 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1476 return false;
1477 }
1478 return true;
1479}
1480
Jesse Barnes291906f2011-02-02 12:28:03 -08001481static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001482 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001483{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001484 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001485 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001486 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001487 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001488
Rob Clarke2c719b2014-12-15 13:56:32 -05001489 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001490 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001491 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001492}
1493
1494static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1495 enum pipe pipe, int reg)
1496{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001497 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001498 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001499 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001500 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001501
Rob Clarke2c719b2014-12-15 13:56:32 -05001502 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001503 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001504 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001505}
1506
1507static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1508 enum pipe pipe)
1509{
1510 int reg;
1511 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001512
Keith Packardf0575e92011-07-25 22:12:43 -07001513 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1514 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1515 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001516
1517 reg = PCH_ADPA;
1518 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001519 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001520 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001521 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001522
1523 reg = PCH_LVDS;
1524 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001525 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001526 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001527 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001528
Paulo Zanonie2debe92013-02-18 19:00:27 -03001529 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1530 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1531 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001532}
1533
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001534static void intel_init_dpio(struct drm_device *dev)
1535{
1536 struct drm_i915_private *dev_priv = dev->dev_private;
1537
1538 if (!IS_VALLEYVIEW(dev))
1539 return;
1540
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001541 /*
1542 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1543 * CHV x1 PHY (DP/HDMI D)
1544 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1545 */
1546 if (IS_CHERRYVIEW(dev)) {
1547 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1548 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1549 } else {
1550 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1551 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001552}
1553
Ville Syrjäläd288f652014-10-28 13:20:22 +02001554static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001555 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001556{
Daniel Vetter426115c2013-07-11 22:13:42 +02001557 struct drm_device *dev = crtc->base.dev;
1558 struct drm_i915_private *dev_priv = dev->dev_private;
1559 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001560 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001561
Daniel Vetter426115c2013-07-11 22:13:42 +02001562 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001563
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001564 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001565 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1566
1567 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001568 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001569 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001570
Daniel Vetter426115c2013-07-11 22:13:42 +02001571 I915_WRITE(reg, dpll);
1572 POSTING_READ(reg);
1573 udelay(150);
1574
1575 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1576 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1577
Ville Syrjäläd288f652014-10-28 13:20:22 +02001578 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001579 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001580
1581 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001582 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001583 POSTING_READ(reg);
1584 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001585 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001586 POSTING_READ(reg);
1587 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001588 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001589 POSTING_READ(reg);
1590 udelay(150); /* wait for warmup */
1591}
1592
Ville Syrjäläd288f652014-10-28 13:20:22 +02001593static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001594 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001595{
1596 struct drm_device *dev = crtc->base.dev;
1597 struct drm_i915_private *dev_priv = dev->dev_private;
1598 int pipe = crtc->pipe;
1599 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001600 u32 tmp;
1601
1602 assert_pipe_disabled(dev_priv, crtc->pipe);
1603
1604 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1605
1606 mutex_lock(&dev_priv->dpio_lock);
1607
1608 /* Enable back the 10bit clock to display controller */
1609 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1610 tmp |= DPIO_DCLKP_EN;
1611 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1612
1613 /*
1614 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1615 */
1616 udelay(1);
1617
1618 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001619 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001620
1621 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001622 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001623 DRM_ERROR("PLL %d failed to lock\n", pipe);
1624
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001625 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001626 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001627 POSTING_READ(DPLL_MD(pipe));
1628
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001629 mutex_unlock(&dev_priv->dpio_lock);
1630}
1631
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001632static int intel_num_dvo_pipes(struct drm_device *dev)
1633{
1634 struct intel_crtc *crtc;
1635 int count = 0;
1636
1637 for_each_intel_crtc(dev, crtc)
1638 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001639 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001640
1641 return count;
1642}
1643
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001644static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001645{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 struct drm_device *dev = crtc->base.dev;
1647 struct drm_i915_private *dev_priv = dev->dev_private;
1648 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001649 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001650
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001651 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001652
1653 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001654 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655
1656 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001657 if (IS_MOBILE(dev) && !IS_I830(dev))
1658 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001660 /* Enable DVO 2x clock on both PLLs if necessary */
1661 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1662 /*
1663 * It appears to be important that we don't enable this
1664 * for the current pipe before otherwise configuring the
1665 * PLL. No idea how this should be handled if multiple
1666 * DVO outputs are enabled simultaneosly.
1667 */
1668 dpll |= DPLL_DVO_2X_MODE;
1669 I915_WRITE(DPLL(!crtc->pipe),
1670 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1671 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001672
1673 /* Wait for the clocks to stabilize. */
1674 POSTING_READ(reg);
1675 udelay(150);
1676
1677 if (INTEL_INFO(dev)->gen >= 4) {
1678 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001679 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001680 } else {
1681 /* The pixel multiplier can only be updated once the
1682 * DPLL is enabled and the clocks are stable.
1683 *
1684 * So write it again.
1685 */
1686 I915_WRITE(reg, dpll);
1687 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001688
1689 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001690 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001691 POSTING_READ(reg);
1692 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001693 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001694 POSTING_READ(reg);
1695 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001696 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001697 POSTING_READ(reg);
1698 udelay(150); /* wait for warmup */
1699}
1700
1701/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001702 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001703 * @dev_priv: i915 private structure
1704 * @pipe: pipe PLL to disable
1705 *
1706 * Disable the PLL for @pipe, making sure the pipe is off first.
1707 *
1708 * Note! This is for pre-ILK only.
1709 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001710static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001711{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001712 struct drm_device *dev = crtc->base.dev;
1713 struct drm_i915_private *dev_priv = dev->dev_private;
1714 enum pipe pipe = crtc->pipe;
1715
1716 /* Disable DVO 2x clock on both PLLs if necessary */
1717 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001718 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001719 intel_num_dvo_pipes(dev) == 1) {
1720 I915_WRITE(DPLL(PIPE_B),
1721 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1722 I915_WRITE(DPLL(PIPE_A),
1723 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1724 }
1725
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001726 /* Don't disable pipe or pipe PLLs if needed */
1727 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1728 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001729 return;
1730
1731 /* Make sure the pipe isn't still relying on us */
1732 assert_pipe_disabled(dev_priv, pipe);
1733
Daniel Vetter50b44a42013-06-05 13:34:33 +02001734 I915_WRITE(DPLL(pipe), 0);
1735 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001736}
1737
Jesse Barnesf6071162013-10-01 10:41:38 -07001738static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1739{
1740 u32 val = 0;
1741
1742 /* Make sure the pipe isn't still relying on us */
1743 assert_pipe_disabled(dev_priv, pipe);
1744
Imre Deake5cbfbf2014-01-09 17:08:16 +02001745 /*
1746 * Leave integrated clock source and reference clock enabled for pipe B.
1747 * The latter is needed for VGA hotplug / manual detection.
1748 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001749 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001750 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001751 I915_WRITE(DPLL(pipe), val);
1752 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001753
1754}
1755
1756static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1757{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001758 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001759 u32 val;
1760
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001761 /* Make sure the pipe isn't still relying on us */
1762 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001763
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001764 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001765 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001766 if (pipe != PIPE_A)
1767 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1768 I915_WRITE(DPLL(pipe), val);
1769 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001770
1771 mutex_lock(&dev_priv->dpio_lock);
1772
1773 /* Disable 10bit clock to display controller */
1774 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1775 val &= ~DPIO_DCLKP_EN;
1776 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1777
Ville Syrjälä61407f62014-05-27 16:32:55 +03001778 /* disable left/right clock distribution */
1779 if (pipe != PIPE_B) {
1780 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1781 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1782 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1783 } else {
1784 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1785 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1786 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1787 }
1788
Ville Syrjäläd7520482014-04-09 13:28:59 +03001789 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001790}
1791
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001792void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1793 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001794{
1795 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001796 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001797
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001798 switch (dport->port) {
1799 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001800 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001801 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001802 break;
1803 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001804 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001805 dpll_reg = DPLL(0);
1806 break;
1807 case PORT_D:
1808 port_mask = DPLL_PORTD_READY_MASK;
1809 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001810 break;
1811 default:
1812 BUG();
1813 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001814
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001815 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001816 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001817 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001818}
1819
Daniel Vetterb14b1052014-04-24 23:55:13 +02001820static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1821{
1822 struct drm_device *dev = crtc->base.dev;
1823 struct drm_i915_private *dev_priv = dev->dev_private;
1824 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1825
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001826 if (WARN_ON(pll == NULL))
1827 return;
1828
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001829 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001830 if (pll->active == 0) {
1831 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1832 WARN_ON(pll->on);
1833 assert_shared_dpll_disabled(dev_priv, pll);
1834
1835 pll->mode_set(dev_priv, pll);
1836 }
1837}
1838
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001839/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001840 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001841 * @dev_priv: i915 private structure
1842 * @pipe: pipe PLL to enable
1843 *
1844 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1845 * drives the transcoder clock.
1846 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001847static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001848{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001849 struct drm_device *dev = crtc->base.dev;
1850 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001851 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001852
Daniel Vetter87a875b2013-06-05 13:34:19 +02001853 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001854 return;
1855
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001856 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001857 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001858
Damien Lespiau74dd6922014-07-29 18:06:17 +01001859 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001860 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001861 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001862
Daniel Vettercdbd2312013-06-05 13:34:03 +02001863 if (pll->active++) {
1864 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001865 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001866 return;
1867 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001868 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001869
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001870 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1871
Daniel Vetter46edb022013-06-05 13:34:12 +02001872 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001873 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001874 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001875}
1876
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001877static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001878{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001879 struct drm_device *dev = crtc->base.dev;
1880 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001881 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001882
Jesse Barnes92f25842011-01-04 15:09:34 -08001883 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001884 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001885 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001886 return;
1887
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001888 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001889 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001890
Daniel Vetter46edb022013-06-05 13:34:12 +02001891 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1892 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001893 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Chris Wilson48da64a2012-05-13 20:16:12 +01001895 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001896 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001897 return;
1898 }
1899
Daniel Vettere9d69442013-06-05 13:34:15 +02001900 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001901 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001902 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001903 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001904
Daniel Vetter46edb022013-06-05 13:34:12 +02001905 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001906 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001907 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001908
1909 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001910}
1911
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001912static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1913 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001914{
Daniel Vetter23670b322012-11-01 09:15:30 +01001915 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001916 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001918 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001919
1920 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001921 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001922
1923 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001924 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001925 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001926
1927 /* FDI must be feeding us bits for PCH ports */
1928 assert_fdi_tx_enabled(dev_priv, pipe);
1929 assert_fdi_rx_enabled(dev_priv, pipe);
1930
Daniel Vetter23670b322012-11-01 09:15:30 +01001931 if (HAS_PCH_CPT(dev)) {
1932 /* Workaround: Set the timing override bit before enabling the
1933 * pch transcoder. */
1934 reg = TRANS_CHICKEN2(pipe);
1935 val = I915_READ(reg);
1936 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1937 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001938 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001939
Daniel Vetterab9412b2013-05-03 11:49:46 +02001940 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001941 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001942 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001943
1944 if (HAS_PCH_IBX(dev_priv->dev)) {
1945 /*
1946 * make the BPC in transcoder be consistent with
1947 * that in pipeconf reg.
1948 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001949 val &= ~PIPECONF_BPC_MASK;
1950 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001951 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001952
1953 val &= ~TRANS_INTERLACE_MASK;
1954 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001955 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001956 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001957 val |= TRANS_LEGACY_INTERLACED_ILK;
1958 else
1959 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001960 else
1961 val |= TRANS_PROGRESSIVE;
1962
Jesse Barnes040484a2011-01-03 12:14:26 -08001963 I915_WRITE(reg, val | TRANS_ENABLE);
1964 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001965 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001966}
1967
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001968static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001969 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001970{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001971 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001972
1973 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001974 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001975
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001976 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001977 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001978 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001979
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001980 /* Workaround: set timing override bit. */
1981 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001982 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001983 I915_WRITE(_TRANSA_CHICKEN2, val);
1984
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001985 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001986 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001987
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001988 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1989 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001990 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001991 else
1992 val |= TRANS_PROGRESSIVE;
1993
Daniel Vetterab9412b2013-05-03 11:49:46 +02001994 I915_WRITE(LPT_TRANSCONF, val);
1995 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001996 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001997}
1998
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001999static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2000 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002001{
Daniel Vetter23670b322012-11-01 09:15:30 +01002002 struct drm_device *dev = dev_priv->dev;
2003 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002004
2005 /* FDI relies on the transcoder */
2006 assert_fdi_tx_disabled(dev_priv, pipe);
2007 assert_fdi_rx_disabled(dev_priv, pipe);
2008
Jesse Barnes291906f2011-02-02 12:28:03 -08002009 /* Ports must be off as well */
2010 assert_pch_ports_disabled(dev_priv, pipe);
2011
Daniel Vetterab9412b2013-05-03 11:49:46 +02002012 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002013 val = I915_READ(reg);
2014 val &= ~TRANS_ENABLE;
2015 I915_WRITE(reg, val);
2016 /* wait for PCH transcoder off, transcoder state */
2017 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002018 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002019
2020 if (!HAS_PCH_IBX(dev)) {
2021 /* Workaround: Clear the timing override chicken bit again. */
2022 reg = TRANS_CHICKEN2(pipe);
2023 val = I915_READ(reg);
2024 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2025 I915_WRITE(reg, val);
2026 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002027}
2028
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002029static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002030{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002031 u32 val;
2032
Daniel Vetterab9412b2013-05-03 11:49:46 +02002033 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002034 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002035 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002037 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002038 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002039
2040 /* Workaround: clear timing override bit. */
2041 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002042 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002043 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002044}
2045
2046/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002047 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002048 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002049 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002050 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002051 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002052 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002053static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054{
Paulo Zanoni03722642014-01-17 13:51:09 -02002055 struct drm_device *dev = crtc->base.dev;
2056 struct drm_i915_private *dev_priv = dev->dev_private;
2057 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002058 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2059 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002060 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002061 int reg;
2062 u32 val;
2063
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002064 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002065 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002066 assert_sprites_disabled(dev_priv, pipe);
2067
Paulo Zanoni681e5812012-12-06 11:12:38 -02002068 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002069 pch_transcoder = TRANSCODER_A;
2070 else
2071 pch_transcoder = pipe;
2072
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073 /*
2074 * A pipe without a PLL won't actually be able to drive bits from
2075 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2076 * need the check.
2077 */
2078 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002079 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002080 assert_dsi_pll_enabled(dev_priv);
2081 else
2082 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002083 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002084 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002085 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002086 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002087 assert_fdi_tx_pll_enabled(dev_priv,
2088 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002089 }
2090 /* FIXME: assert CPU port conditions for SNB+ */
2091 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002092
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002093 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002094 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002095 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002096 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2097 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002098 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002099 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002100
2101 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002102 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103}
2104
2105/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002106 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002107 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002108 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002109 * Disable the pipe of @crtc, making sure that various hardware
2110 * specific requirements are met, if applicable, e.g. plane
2111 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 *
2113 * Will wait until the pipe has shut down before returning.
2114 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002115static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002117 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002118 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002119 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002120 int reg;
2121 u32 val;
2122
2123 /*
2124 * Make sure planes won't keep trying to pump pixels to us,
2125 * or we might hang the display.
2126 */
2127 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002128 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002129 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002130
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002131 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002132 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002133 if ((val & PIPECONF_ENABLE) == 0)
2134 return;
2135
Ville Syrjälä67adc642014-08-15 01:21:57 +03002136 /*
2137 * Double wide has implications for planes
2138 * so best keep it disabled when not needed.
2139 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002140 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002141 val &= ~PIPECONF_DOUBLE_WIDE;
2142
2143 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002144 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2145 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002146 val &= ~PIPECONF_ENABLE;
2147
2148 I915_WRITE(reg, val);
2149 if ((val & PIPECONF_ENABLE) == 0)
2150 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002151}
2152
Keith Packardd74362c2011-07-28 14:47:14 -07002153/*
2154 * Plane regs are double buffered, going from enabled->disabled needs a
2155 * trigger in order to latch. The display address reg provides this.
2156 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002157void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2158 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002159{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002160 struct drm_device *dev = dev_priv->dev;
2161 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002162
2163 I915_WRITE(reg, I915_READ(reg));
2164 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002165}
2166
Jesse Barnesb24e7172011-01-04 15:09:30 -08002167/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002168 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002169 * @plane: plane to be enabled
2170 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002171 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002172 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002173 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002174static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2175 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002177 struct drm_device *dev = plane->dev;
2178 struct drm_i915_private *dev_priv = dev->dev_private;
2179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180
2181 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002182 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002183
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002184 if (intel_crtc->primary_enabled)
2185 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002186
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002187 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002188
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002189 dev_priv->display.update_primary_plane(crtc, plane->fb,
2190 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002191
2192 /*
2193 * BDW signals flip done immediately if the plane
2194 * is disabled, even if the plane enable is already
2195 * armed to occur at the next vblank :(
2196 */
2197 if (IS_BROADWELL(dev))
2198 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002199}
2200
Jesse Barnesb24e7172011-01-04 15:09:30 -08002201/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002202 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002203 * @plane: plane to be disabled
2204 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002205 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002206 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002207 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002208static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2209 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002210{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002211 struct drm_device *dev = plane->dev;
2212 struct drm_i915_private *dev_priv = dev->dev_private;
2213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2214
Matt Roper32b7eee2014-12-24 07:59:06 -08002215 if (WARN_ON(!intel_crtc->active))
2216 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002217
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002218 if (!intel_crtc->primary_enabled)
2219 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002220
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002221 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002222
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002223 dev_priv->display.update_primary_plane(crtc, plane->fb,
2224 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002225}
2226
Chris Wilson693db182013-03-05 14:52:39 +00002227static bool need_vtd_wa(struct drm_device *dev)
2228{
2229#ifdef CONFIG_INTEL_IOMMU
2230 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2231 return true;
2232#endif
2233 return false;
2234}
2235
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002236unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002237intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2238 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002239{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002240 unsigned int tile_height;
2241 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002242
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002243 switch (fb_format_modifier) {
2244 case DRM_FORMAT_MOD_NONE:
2245 tile_height = 1;
2246 break;
2247 case I915_FORMAT_MOD_X_TILED:
2248 tile_height = IS_GEN2(dev) ? 16 : 8;
2249 break;
2250 case I915_FORMAT_MOD_Y_TILED:
2251 tile_height = 32;
2252 break;
2253 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002254 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2255 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002256 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002257 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002258 tile_height = 64;
2259 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002260 case 2:
2261 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002262 tile_height = 32;
2263 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002264 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002265 tile_height = 16;
2266 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002267 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002268 WARN_ONCE(1,
2269 "128-bit pixels are not supported for display!");
2270 tile_height = 16;
2271 break;
2272 }
2273 break;
2274 default:
2275 MISSING_CASE(fb_format_modifier);
2276 tile_height = 1;
2277 break;
2278 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002279
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002280 return tile_height;
2281}
2282
2283unsigned int
2284intel_fb_align_height(struct drm_device *dev, unsigned int height,
2285 uint32_t pixel_format, uint64_t fb_format_modifier)
2286{
2287 return ALIGN(height, intel_tile_height(dev, pixel_format,
2288 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002289}
2290
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002291static int
2292intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2293 const struct drm_plane_state *plane_state)
2294{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002295 struct intel_rotation_info *info = &view->rotation_info;
2296 static const struct i915_ggtt_view rotated_view =
2297 { .type = I915_GGTT_VIEW_ROTATED };
2298
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002299 *view = i915_ggtt_view_normal;
2300
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002301 if (!plane_state)
2302 return 0;
2303
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002304 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002305 return 0;
2306
2307 *view = rotated_view;
2308
2309 info->height = fb->height;
2310 info->pixel_format = fb->pixel_format;
2311 info->pitch = fb->pitches[0];
2312 info->fb_modifier = fb->modifier[0];
2313
2314 if (!(info->fb_modifier == I915_FORMAT_MOD_Y_TILED ||
2315 info->fb_modifier == I915_FORMAT_MOD_Yf_TILED)) {
2316 DRM_DEBUG_KMS(
2317 "Y or Yf tiling is needed for 90/270 rotation!\n");
2318 return -EINVAL;
2319 }
2320
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002321 return 0;
2322}
2323
Chris Wilson127bd2a2010-07-23 23:32:05 +01002324int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002325intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2326 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002327 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002328 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002329{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002330 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002331 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002332 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002333 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002334 u32 alignment;
2335 int ret;
2336
Matt Roperebcdd392014-07-09 16:22:11 -07002337 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2338
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002339 switch (fb->modifier[0]) {
2340 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002341 if (INTEL_INFO(dev)->gen >= 9)
2342 alignment = 256 * 1024;
2343 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002344 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002345 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002346 alignment = 4 * 1024;
2347 else
2348 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002349 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002350 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002351 if (INTEL_INFO(dev)->gen >= 9)
2352 alignment = 256 * 1024;
2353 else {
2354 /* pin() will align the object as required by fence */
2355 alignment = 0;
2356 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002357 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002358 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002359 case I915_FORMAT_MOD_Yf_TILED:
2360 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2361 "Y tiling bo slipped through, driver bug!\n"))
2362 return -EINVAL;
2363 alignment = 1 * 1024 * 1024;
2364 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002365 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002366 MISSING_CASE(fb->modifier[0]);
2367 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002368 }
2369
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002370 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2371 if (ret)
2372 return ret;
2373
Chris Wilson693db182013-03-05 14:52:39 +00002374 /* Note that the w/a also requires 64 PTE of padding following the
2375 * bo. We currently fill all unused PTE with the shadow page and so
2376 * we should always have valid PTE following the scanout preventing
2377 * the VT-d warning.
2378 */
2379 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2380 alignment = 256 * 1024;
2381
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002382 /*
2383 * Global gtt pte registers are special registers which actually forward
2384 * writes to a chunk of system memory. Which means that there is no risk
2385 * that the register values disappear as soon as we call
2386 * intel_runtime_pm_put(), so it is correct to wrap only the
2387 * pin/unpin/fence and not more.
2388 */
2389 intel_runtime_pm_get(dev_priv);
2390
Chris Wilsonce453d82011-02-21 14:43:56 +00002391 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002392 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002393 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002394 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002395 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002396
2397 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2398 * fence, whereas 965+ only requires a fence if using
2399 * framebuffer compression. For simplicity, we always install
2400 * a fence as the cost is not that onerous.
2401 */
Chris Wilson06d98132012-04-17 15:31:24 +01002402 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002403 if (ret)
2404 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002405
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002406 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002407
Chris Wilsonce453d82011-02-21 14:43:56 +00002408 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002409 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002410 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002411
2412err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002413 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002414err_interruptible:
2415 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002416 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002417 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002418}
2419
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002420static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2421 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002422{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002423 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002424 struct i915_ggtt_view view;
2425 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002426
Matt Roperebcdd392014-07-09 16:22:11 -07002427 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2428
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002429 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2430 WARN_ONCE(ret, "Couldn't get view from plane state!");
2431
Chris Wilson1690e1e2011-12-14 13:57:08 +01002432 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002433 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002434}
2435
Daniel Vetterc2c75132012-07-05 12:17:30 +02002436/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2437 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002438unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2439 unsigned int tiling_mode,
2440 unsigned int cpp,
2441 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002442{
Chris Wilsonbc752862013-02-21 20:04:31 +00002443 if (tiling_mode != I915_TILING_NONE) {
2444 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002445
Chris Wilsonbc752862013-02-21 20:04:31 +00002446 tile_rows = *y / 8;
2447 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002448
Chris Wilsonbc752862013-02-21 20:04:31 +00002449 tiles = *x / (512/cpp);
2450 *x %= 512/cpp;
2451
2452 return tile_rows * pitch * 8 + tiles * 4096;
2453 } else {
2454 unsigned int offset;
2455
2456 offset = *y * pitch + *x * cpp;
2457 *y = 0;
2458 *x = (offset & 4095) / cpp;
2459 return offset & -4096;
2460 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002461}
2462
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002463static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002464{
2465 switch (format) {
2466 case DISPPLANE_8BPP:
2467 return DRM_FORMAT_C8;
2468 case DISPPLANE_BGRX555:
2469 return DRM_FORMAT_XRGB1555;
2470 case DISPPLANE_BGRX565:
2471 return DRM_FORMAT_RGB565;
2472 default:
2473 case DISPPLANE_BGRX888:
2474 return DRM_FORMAT_XRGB8888;
2475 case DISPPLANE_RGBX888:
2476 return DRM_FORMAT_XBGR8888;
2477 case DISPPLANE_BGRX101010:
2478 return DRM_FORMAT_XRGB2101010;
2479 case DISPPLANE_RGBX101010:
2480 return DRM_FORMAT_XBGR2101010;
2481 }
2482}
2483
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002484static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2485{
2486 switch (format) {
2487 case PLANE_CTL_FORMAT_RGB_565:
2488 return DRM_FORMAT_RGB565;
2489 default:
2490 case PLANE_CTL_FORMAT_XRGB_8888:
2491 if (rgb_order) {
2492 if (alpha)
2493 return DRM_FORMAT_ABGR8888;
2494 else
2495 return DRM_FORMAT_XBGR8888;
2496 } else {
2497 if (alpha)
2498 return DRM_FORMAT_ARGB8888;
2499 else
2500 return DRM_FORMAT_XRGB8888;
2501 }
2502 case PLANE_CTL_FORMAT_XRGB_2101010:
2503 if (rgb_order)
2504 return DRM_FORMAT_XBGR2101010;
2505 else
2506 return DRM_FORMAT_XRGB2101010;
2507 }
2508}
2509
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002510static bool
2511intel_alloc_plane_obj(struct intel_crtc *crtc,
2512 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002513{
2514 struct drm_device *dev = crtc->base.dev;
2515 struct drm_i915_gem_object *obj = NULL;
2516 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002517 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002518 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2519 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2520 PAGE_SIZE);
2521
2522 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002523
Chris Wilsonff2652e2014-03-10 08:07:02 +00002524 if (plane_config->size == 0)
2525 return false;
2526
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002527 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2528 base_aligned,
2529 base_aligned,
2530 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002531 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002532 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002533
Damien Lespiau49af4492015-01-20 12:51:44 +00002534 obj->tiling_mode = plane_config->tiling;
2535 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002536 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002537
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002538 mode_cmd.pixel_format = fb->pixel_format;
2539 mode_cmd.width = fb->width;
2540 mode_cmd.height = fb->height;
2541 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002542 mode_cmd.modifier[0] = fb->modifier[0];
2543 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002544
2545 mutex_lock(&dev->struct_mutex);
2546
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002547 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002548 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002549 DRM_DEBUG_KMS("intel fb init failed\n");
2550 goto out_unref_obj;
2551 }
2552
Daniel Vettera071fa02014-06-18 23:28:09 +02002553 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002554 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002555
2556 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2557 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002558
2559out_unref_obj:
2560 drm_gem_object_unreference(&obj->base);
2561 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002562 return false;
2563}
2564
Matt Roperafd65eb2015-02-03 13:10:04 -08002565/* Update plane->state->fb to match plane->fb after driver-internal updates */
2566static void
2567update_state_fb(struct drm_plane *plane)
2568{
2569 if (plane->fb == plane->state->fb)
2570 return;
2571
2572 if (plane->state->fb)
2573 drm_framebuffer_unreference(plane->state->fb);
2574 plane->state->fb = plane->fb;
2575 if (plane->state->fb)
2576 drm_framebuffer_reference(plane->state->fb);
2577}
2578
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002579static void
2580intel_find_plane_obj(struct intel_crtc *intel_crtc,
2581 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002582{
2583 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002584 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002585 struct drm_crtc *c;
2586 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002587 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002588
Damien Lespiau2d140302015-02-05 17:22:18 +00002589 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002590 return;
2591
Damien Lespiauf55548b2015-02-05 18:30:20 +00002592 if (intel_alloc_plane_obj(intel_crtc, plane_config)) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002593 struct drm_plane *primary = intel_crtc->base.primary;
2594
2595 primary->fb = &plane_config->fb->base;
2596 primary->state->crtc = &intel_crtc->base;
2597 update_state_fb(primary);
2598
Jesse Barnes484b41d2014-03-07 08:57:55 -08002599 return;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002600 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002601
Damien Lespiau2d140302015-02-05 17:22:18 +00002602 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002603
2604 /*
2605 * Failed to alloc the obj, check to see if we should share
2606 * an fb with another CRTC instead
2607 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002608 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002609 i = to_intel_crtc(c);
2610
2611 if (c == &intel_crtc->base)
2612 continue;
2613
Matt Roper2ff8fde2014-07-08 07:50:07 -07002614 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002615 continue;
2616
Matt Roper2ff8fde2014-07-08 07:50:07 -07002617 obj = intel_fb_obj(c->primary->fb);
2618 if (obj == NULL)
2619 continue;
2620
2621 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002622 struct drm_plane *primary = intel_crtc->base.primary;
2623
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002624 if (obj->tiling_mode != I915_TILING_NONE)
2625 dev_priv->preserve_bios_swizzle = true;
2626
Dave Airlie66e514c2014-04-03 07:51:54 +10002627 drm_framebuffer_reference(c->primary->fb);
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002628 primary->fb = c->primary->fb;
2629 primary->state->crtc = &intel_crtc->base;
Damien Lespiau5ba76c42015-02-05 17:22:15 +00002630 update_state_fb(intel_crtc->base.primary);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002631 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002632 break;
2633 }
2634 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002635}
2636
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002637static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2638 struct drm_framebuffer *fb,
2639 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002640{
2641 struct drm_device *dev = crtc->dev;
2642 struct drm_i915_private *dev_priv = dev->dev_private;
2643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002644 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002645 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002646 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002647 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002648 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302649 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002650
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002651 if (!intel_crtc->primary_enabled) {
2652 I915_WRITE(reg, 0);
2653 if (INTEL_INFO(dev)->gen >= 4)
2654 I915_WRITE(DSPSURF(plane), 0);
2655 else
2656 I915_WRITE(DSPADDR(plane), 0);
2657 POSTING_READ(reg);
2658 return;
2659 }
2660
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002661 obj = intel_fb_obj(fb);
2662 if (WARN_ON(obj == NULL))
2663 return;
2664
2665 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2666
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002667 dspcntr = DISPPLANE_GAMMA_ENABLE;
2668
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002669 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002670
2671 if (INTEL_INFO(dev)->gen < 4) {
2672 if (intel_crtc->pipe == PIPE_B)
2673 dspcntr |= DISPPLANE_SEL_PIPE_B;
2674
2675 /* pipesrc and dspsize control the size that is scaled from,
2676 * which should always be the user's requested size.
2677 */
2678 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002679 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2680 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002681 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002682 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2683 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002684 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2685 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002686 I915_WRITE(PRIMPOS(plane), 0);
2687 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002688 }
2689
Ville Syrjälä57779d02012-10-31 17:50:14 +02002690 switch (fb->pixel_format) {
2691 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002692 dspcntr |= DISPPLANE_8BPP;
2693 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002694 case DRM_FORMAT_XRGB1555:
2695 case DRM_FORMAT_ARGB1555:
2696 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002697 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002698 case DRM_FORMAT_RGB565:
2699 dspcntr |= DISPPLANE_BGRX565;
2700 break;
2701 case DRM_FORMAT_XRGB8888:
2702 case DRM_FORMAT_ARGB8888:
2703 dspcntr |= DISPPLANE_BGRX888;
2704 break;
2705 case DRM_FORMAT_XBGR8888:
2706 case DRM_FORMAT_ABGR8888:
2707 dspcntr |= DISPPLANE_RGBX888;
2708 break;
2709 case DRM_FORMAT_XRGB2101010:
2710 case DRM_FORMAT_ARGB2101010:
2711 dspcntr |= DISPPLANE_BGRX101010;
2712 break;
2713 case DRM_FORMAT_XBGR2101010:
2714 case DRM_FORMAT_ABGR2101010:
2715 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002716 break;
2717 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002718 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002719 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002720
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002721 if (INTEL_INFO(dev)->gen >= 4 &&
2722 obj->tiling_mode != I915_TILING_NONE)
2723 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002724
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002725 if (IS_G4X(dev))
2726 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2727
Ville Syrjäläb98971272014-08-27 16:51:22 +03002728 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002729
Daniel Vetterc2c75132012-07-05 12:17:30 +02002730 if (INTEL_INFO(dev)->gen >= 4) {
2731 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002732 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002733 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002734 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002735 linear_offset -= intel_crtc->dspaddr_offset;
2736 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002737 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002738 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002739
Matt Roper8e7d6882015-01-21 16:35:41 -08002740 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302741 dspcntr |= DISPPLANE_ROTATE_180;
2742
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002743 x += (intel_crtc->config->pipe_src_w - 1);
2744 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302745
2746 /* Finding the last pixel of the last line of the display
2747 data and adding to linear_offset*/
2748 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002749 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2750 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302751 }
2752
2753 I915_WRITE(reg, dspcntr);
2754
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002755 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002756 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002757 I915_WRITE(DSPSURF(plane),
2758 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002760 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002761 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002762 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002764}
2765
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002766static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2767 struct drm_framebuffer *fb,
2768 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002769{
2770 struct drm_device *dev = crtc->dev;
2771 struct drm_i915_private *dev_priv = dev->dev_private;
2772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002773 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002774 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002775 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002776 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002777 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302778 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002779
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002780 if (!intel_crtc->primary_enabled) {
2781 I915_WRITE(reg, 0);
2782 I915_WRITE(DSPSURF(plane), 0);
2783 POSTING_READ(reg);
2784 return;
2785 }
2786
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002787 obj = intel_fb_obj(fb);
2788 if (WARN_ON(obj == NULL))
2789 return;
2790
2791 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2792
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002793 dspcntr = DISPPLANE_GAMMA_ENABLE;
2794
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002795 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002796
2797 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2798 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2799
Ville Syrjälä57779d02012-10-31 17:50:14 +02002800 switch (fb->pixel_format) {
2801 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002802 dspcntr |= DISPPLANE_8BPP;
2803 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002804 case DRM_FORMAT_RGB565:
2805 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002806 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002807 case DRM_FORMAT_XRGB8888:
2808 case DRM_FORMAT_ARGB8888:
2809 dspcntr |= DISPPLANE_BGRX888;
2810 break;
2811 case DRM_FORMAT_XBGR8888:
2812 case DRM_FORMAT_ABGR8888:
2813 dspcntr |= DISPPLANE_RGBX888;
2814 break;
2815 case DRM_FORMAT_XRGB2101010:
2816 case DRM_FORMAT_ARGB2101010:
2817 dspcntr |= DISPPLANE_BGRX101010;
2818 break;
2819 case DRM_FORMAT_XBGR2101010:
2820 case DRM_FORMAT_ABGR2101010:
2821 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002822 break;
2823 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002824 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002825 }
2826
2827 if (obj->tiling_mode != I915_TILING_NONE)
2828 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002829
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002830 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002831 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002832
Ville Syrjäläb98971272014-08-27 16:51:22 +03002833 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002834 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002835 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002836 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002837 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002838 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002839 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302840 dspcntr |= DISPPLANE_ROTATE_180;
2841
2842 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002843 x += (intel_crtc->config->pipe_src_w - 1);
2844 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302845
2846 /* Finding the last pixel of the last line of the display
2847 data and adding to linear_offset*/
2848 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002849 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2850 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302851 }
2852 }
2853
2854 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002855
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002856 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002857 I915_WRITE(DSPSURF(plane),
2858 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002859 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002860 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2861 } else {
2862 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2863 I915_WRITE(DSPLINOFF(plane), linear_offset);
2864 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002865 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002866}
2867
Damien Lespiaub3218032015-02-27 11:15:18 +00002868u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2869 uint32_t pixel_format)
2870{
2871 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2872
2873 /*
2874 * The stride is either expressed as a multiple of 64 bytes
2875 * chunks for linear buffers or in number of tiles for tiled
2876 * buffers.
2877 */
2878 switch (fb_modifier) {
2879 case DRM_FORMAT_MOD_NONE:
2880 return 64;
2881 case I915_FORMAT_MOD_X_TILED:
2882 if (INTEL_INFO(dev)->gen == 2)
2883 return 128;
2884 return 512;
2885 case I915_FORMAT_MOD_Y_TILED:
2886 /* No need to check for old gens and Y tiling since this is
2887 * about the display engine and those will be blocked before
2888 * we get here.
2889 */
2890 return 128;
2891 case I915_FORMAT_MOD_Yf_TILED:
2892 if (bits_per_pixel == 8)
2893 return 64;
2894 else
2895 return 128;
2896 default:
2897 MISSING_CASE(fb_modifier);
2898 return 64;
2899 }
2900}
2901
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002902unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2903 struct drm_i915_gem_object *obj)
2904{
2905 enum i915_ggtt_view_type view = I915_GGTT_VIEW_NORMAL;
2906
2907 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
2908 view = I915_GGTT_VIEW_ROTATED;
2909
2910 return i915_gem_obj_ggtt_offset_view(obj, view);
2911}
2912
Damien Lespiau70d21f02013-07-03 21:06:04 +01002913static void skylake_update_primary_plane(struct drm_crtc *crtc,
2914 struct drm_framebuffer *fb,
2915 int x, int y)
2916{
2917 struct drm_device *dev = crtc->dev;
2918 struct drm_i915_private *dev_priv = dev->dev_private;
2919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002920 struct drm_i915_gem_object *obj;
2921 int pipe = intel_crtc->pipe;
Damien Lespiaub3218032015-02-27 11:15:18 +00002922 u32 plane_ctl, stride_div;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002923 unsigned long surf_addr;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002924
2925 if (!intel_crtc->primary_enabled) {
2926 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2927 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2928 POSTING_READ(PLANE_CTL(pipe, 0));
2929 return;
2930 }
2931
2932 plane_ctl = PLANE_CTL_ENABLE |
2933 PLANE_CTL_PIPE_GAMMA_ENABLE |
2934 PLANE_CTL_PIPE_CSC_ENABLE;
2935
2936 switch (fb->pixel_format) {
2937 case DRM_FORMAT_RGB565:
2938 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2939 break;
2940 case DRM_FORMAT_XRGB8888:
2941 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2942 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02002943 case DRM_FORMAT_ARGB8888:
2944 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2945 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2946 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002947 case DRM_FORMAT_XBGR8888:
2948 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2949 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2950 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02002951 case DRM_FORMAT_ABGR8888:
2952 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2953 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2954 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2955 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002956 case DRM_FORMAT_XRGB2101010:
2957 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2958 break;
2959 case DRM_FORMAT_XBGR2101010:
2960 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2961 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2962 break;
2963 default:
2964 BUG();
2965 }
2966
Daniel Vetter30af77c2015-02-10 17:16:11 +00002967 switch (fb->modifier[0]) {
2968 case DRM_FORMAT_MOD_NONE:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002969 break;
Daniel Vetter30af77c2015-02-10 17:16:11 +00002970 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002971 plane_ctl |= PLANE_CTL_TILED_X;
Damien Lespiaub3218032015-02-27 11:15:18 +00002972 break;
2973 case I915_FORMAT_MOD_Y_TILED:
2974 plane_ctl |= PLANE_CTL_TILED_Y;
2975 break;
2976 case I915_FORMAT_MOD_Yf_TILED:
2977 plane_ctl |= PLANE_CTL_TILED_YF;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002978 break;
2979 default:
Damien Lespiaub3218032015-02-27 11:15:18 +00002980 MISSING_CASE(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002981 }
2982
2983 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Matt Roper8e7d6882015-01-21 16:35:41 -08002984 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180))
Sonika Jindal1447dde2014-10-04 10:53:31 +01002985 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002986
Damien Lespiaub3218032015-02-27 11:15:18 +00002987 obj = intel_fb_obj(fb);
2988 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
2989 fb->pixel_format);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002990 surf_addr = intel_plane_obj_offset(to_intel_plane(crtc->primary), obj);
Damien Lespiaub3218032015-02-27 11:15:18 +00002991
Damien Lespiau70d21f02013-07-03 21:06:04 +01002992 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002993 I915_WRITE(PLANE_POS(pipe, 0), 0);
2994 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2995 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002996 (intel_crtc->config->pipe_src_h - 1) << 16 |
2997 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiaub3218032015-02-27 11:15:18 +00002998 I915_WRITE(PLANE_STRIDE(pipe, 0), fb->pitches[0] / stride_div);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002999 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003000
3001 POSTING_READ(PLANE_SURF(pipe, 0));
3002}
3003
Jesse Barnes17638cd2011-06-24 12:19:23 -07003004/* Assume fb object is pinned & idle & fenced and just update base pointers */
3005static int
3006intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3007 int x, int y, enum mode_set_atomic state)
3008{
3009 struct drm_device *dev = crtc->dev;
3010 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003011
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003012 if (dev_priv->display.disable_fbc)
3013 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003014
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003015 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3016
3017 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003018}
3019
Ville Syrjälä75147472014-11-24 18:28:11 +02003020static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003021{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003022 struct drm_crtc *crtc;
3023
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003024 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003025 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3026 enum plane plane = intel_crtc->plane;
3027
3028 intel_prepare_page_flip(dev, plane);
3029 intel_finish_page_flip_plane(dev, plane);
3030 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003031}
3032
3033static void intel_update_primary_planes(struct drm_device *dev)
3034{
3035 struct drm_i915_private *dev_priv = dev->dev_private;
3036 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003037
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003038 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003039 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3040
Rob Clark51fd3712013-11-19 12:10:12 -05003041 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003042 /*
3043 * FIXME: Once we have proper support for primary planes (and
3044 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003045 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003046 */
Matt Roperf4510a22014-04-01 15:22:40 -07003047 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003048 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003049 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003050 crtc->x,
3051 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003052 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003053 }
3054}
3055
Ville Syrjälä75147472014-11-24 18:28:11 +02003056void intel_prepare_reset(struct drm_device *dev)
3057{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003058 struct drm_i915_private *dev_priv = to_i915(dev);
3059 struct intel_crtc *crtc;
3060
Ville Syrjälä75147472014-11-24 18:28:11 +02003061 /* no reset support for gen2 */
3062 if (IS_GEN2(dev))
3063 return;
3064
3065 /* reset doesn't touch the display */
3066 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3067 return;
3068
3069 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003070
3071 /*
3072 * Disabling the crtcs gracefully seems nicer. Also the
3073 * g33 docs say we should at least disable all the planes.
3074 */
3075 for_each_intel_crtc(dev, crtc) {
3076 if (crtc->active)
3077 dev_priv->display.crtc_disable(&crtc->base);
3078 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003079}
3080
3081void intel_finish_reset(struct drm_device *dev)
3082{
3083 struct drm_i915_private *dev_priv = to_i915(dev);
3084
3085 /*
3086 * Flips in the rings will be nuked by the reset,
3087 * so complete all pending flips so that user space
3088 * will get its events and not get stuck.
3089 */
3090 intel_complete_page_flips(dev);
3091
3092 /* no reset support for gen2 */
3093 if (IS_GEN2(dev))
3094 return;
3095
3096 /* reset doesn't touch the display */
3097 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3098 /*
3099 * Flips in the rings have been nuked by the reset,
3100 * so update the base address of all primary
3101 * planes to the the last fb to make sure we're
3102 * showing the correct fb after a reset.
3103 */
3104 intel_update_primary_planes(dev);
3105 return;
3106 }
3107
3108 /*
3109 * The display has been reset as well,
3110 * so need a full re-initialization.
3111 */
3112 intel_runtime_pm_disable_interrupts(dev_priv);
3113 intel_runtime_pm_enable_interrupts(dev_priv);
3114
3115 intel_modeset_init_hw(dev);
3116
3117 spin_lock_irq(&dev_priv->irq_lock);
3118 if (dev_priv->display.hpd_irq_setup)
3119 dev_priv->display.hpd_irq_setup(dev);
3120 spin_unlock_irq(&dev_priv->irq_lock);
3121
3122 intel_modeset_setup_hw_state(dev, true);
3123
3124 intel_hpd_init(dev_priv);
3125
3126 drm_modeset_unlock_all(dev);
3127}
3128
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003129static int
Chris Wilson14667a42012-04-03 17:58:35 +01003130intel_finish_fb(struct drm_framebuffer *old_fb)
3131{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003132 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01003133 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3134 bool was_interruptible = dev_priv->mm.interruptible;
3135 int ret;
3136
Chris Wilson14667a42012-04-03 17:58:35 +01003137 /* Big Hammer, we also need to ensure that any pending
3138 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3139 * current scanout is retired before unpinning the old
3140 * framebuffer.
3141 *
3142 * This should only fail upon a hung GPU, in which case we
3143 * can safely continue.
3144 */
3145 dev_priv->mm.interruptible = false;
3146 ret = i915_gem_object_finish_gpu(obj);
3147 dev_priv->mm.interruptible = was_interruptible;
3148
3149 return ret;
3150}
3151
Chris Wilson7d5e3792014-03-04 13:15:08 +00003152static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3153{
3154 struct drm_device *dev = crtc->dev;
3155 struct drm_i915_private *dev_priv = dev->dev_private;
3156 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003157 bool pending;
3158
3159 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3160 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3161 return false;
3162
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003163 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003164 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003165 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003166
3167 return pending;
3168}
3169
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003170static void intel_update_pipe_size(struct intel_crtc *crtc)
3171{
3172 struct drm_device *dev = crtc->base.dev;
3173 struct drm_i915_private *dev_priv = dev->dev_private;
3174 const struct drm_display_mode *adjusted_mode;
3175
3176 if (!i915.fastboot)
3177 return;
3178
3179 /*
3180 * Update pipe size and adjust fitter if needed: the reason for this is
3181 * that in compute_mode_changes we check the native mode (not the pfit
3182 * mode) to see if we can flip rather than do a full mode set. In the
3183 * fastboot case, we'll flip, but if we don't update the pipesrc and
3184 * pfit state, we'll end up with a big fb scanned out into the wrong
3185 * sized surface.
3186 *
3187 * To fix this properly, we need to hoist the checks up into
3188 * compute_mode_changes (or above), check the actual pfit state and
3189 * whether the platform allows pfit disable with pipe active, and only
3190 * then update the pipesrc and pfit state, even on the flip path.
3191 */
3192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003193 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003194
3195 I915_WRITE(PIPESRC(crtc->pipe),
3196 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3197 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003198 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003199 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3200 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003201 I915_WRITE(PF_CTL(crtc->pipe), 0);
3202 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3203 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3204 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003205 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3206 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003207}
3208
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003209static void intel_fdi_normal_train(struct drm_crtc *crtc)
3210{
3211 struct drm_device *dev = crtc->dev;
3212 struct drm_i915_private *dev_priv = dev->dev_private;
3213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3214 int pipe = intel_crtc->pipe;
3215 u32 reg, temp;
3216
3217 /* enable normal train */
3218 reg = FDI_TX_CTL(pipe);
3219 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003220 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003221 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3222 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003223 } else {
3224 temp &= ~FDI_LINK_TRAIN_NONE;
3225 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003226 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003227 I915_WRITE(reg, temp);
3228
3229 reg = FDI_RX_CTL(pipe);
3230 temp = I915_READ(reg);
3231 if (HAS_PCH_CPT(dev)) {
3232 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3233 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3234 } else {
3235 temp &= ~FDI_LINK_TRAIN_NONE;
3236 temp |= FDI_LINK_TRAIN_NONE;
3237 }
3238 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3239
3240 /* wait one idle pattern time */
3241 POSTING_READ(reg);
3242 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003243
3244 /* IVB wants error correction enabled */
3245 if (IS_IVYBRIDGE(dev))
3246 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3247 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003248}
3249
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003250/* The FDI link training functions for ILK/Ibexpeak. */
3251static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3252{
3253 struct drm_device *dev = crtc->dev;
3254 struct drm_i915_private *dev_priv = dev->dev_private;
3255 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3256 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003257 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003258
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003259 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003260 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003261
Adam Jacksone1a44742010-06-25 15:32:14 -04003262 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3263 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003264 reg = FDI_RX_IMR(pipe);
3265 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003266 temp &= ~FDI_RX_SYMBOL_LOCK;
3267 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003268 I915_WRITE(reg, temp);
3269 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003270 udelay(150);
3271
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003272 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003273 reg = FDI_TX_CTL(pipe);
3274 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003275 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003276 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003277 temp &= ~FDI_LINK_TRAIN_NONE;
3278 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003279 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003280
Chris Wilson5eddb702010-09-11 13:48:45 +01003281 reg = FDI_RX_CTL(pipe);
3282 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003283 temp &= ~FDI_LINK_TRAIN_NONE;
3284 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003285 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3286
3287 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003288 udelay(150);
3289
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003290 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003291 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3292 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3293 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003294
Chris Wilson5eddb702010-09-11 13:48:45 +01003295 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003296 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003297 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003298 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3299
3300 if ((temp & FDI_RX_BIT_LOCK)) {
3301 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003302 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003303 break;
3304 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003305 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003306 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003307 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003308
3309 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003310 reg = FDI_TX_CTL(pipe);
3311 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003312 temp &= ~FDI_LINK_TRAIN_NONE;
3313 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003314 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003315
Chris Wilson5eddb702010-09-11 13:48:45 +01003316 reg = FDI_RX_CTL(pipe);
3317 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003318 temp &= ~FDI_LINK_TRAIN_NONE;
3319 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003320 I915_WRITE(reg, temp);
3321
3322 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003323 udelay(150);
3324
Chris Wilson5eddb702010-09-11 13:48:45 +01003325 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003326 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003327 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003328 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3329
3330 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003331 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003332 DRM_DEBUG_KMS("FDI train 2 done.\n");
3333 break;
3334 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003335 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003336 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003337 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003338
3339 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003340
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003341}
3342
Akshay Joshi0206e352011-08-16 15:34:10 -04003343static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003344 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3345 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3346 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3347 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3348};
3349
3350/* The FDI link training functions for SNB/Cougarpoint. */
3351static void gen6_fdi_link_train(struct drm_crtc *crtc)
3352{
3353 struct drm_device *dev = crtc->dev;
3354 struct drm_i915_private *dev_priv = dev->dev_private;
3355 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3356 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003357 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003358
Adam Jacksone1a44742010-06-25 15:32:14 -04003359 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3360 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003361 reg = FDI_RX_IMR(pipe);
3362 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003363 temp &= ~FDI_RX_SYMBOL_LOCK;
3364 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003365 I915_WRITE(reg, temp);
3366
3367 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003368 udelay(150);
3369
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003370 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003371 reg = FDI_TX_CTL(pipe);
3372 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003373 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003374 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003375 temp &= ~FDI_LINK_TRAIN_NONE;
3376 temp |= FDI_LINK_TRAIN_PATTERN_1;
3377 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3378 /* SNB-B */
3379 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003380 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003381
Daniel Vetterd74cf322012-10-26 10:58:13 +02003382 I915_WRITE(FDI_RX_MISC(pipe),
3383 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3384
Chris Wilson5eddb702010-09-11 13:48:45 +01003385 reg = FDI_RX_CTL(pipe);
3386 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003387 if (HAS_PCH_CPT(dev)) {
3388 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3389 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3390 } else {
3391 temp &= ~FDI_LINK_TRAIN_NONE;
3392 temp |= FDI_LINK_TRAIN_PATTERN_1;
3393 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003394 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3395
3396 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003397 udelay(150);
3398
Akshay Joshi0206e352011-08-16 15:34:10 -04003399 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 reg = FDI_TX_CTL(pipe);
3401 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003402 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3403 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 I915_WRITE(reg, temp);
3405
3406 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003407 udelay(500);
3408
Sean Paulfa37d392012-03-02 12:53:39 -05003409 for (retry = 0; retry < 5; retry++) {
3410 reg = FDI_RX_IIR(pipe);
3411 temp = I915_READ(reg);
3412 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3413 if (temp & FDI_RX_BIT_LOCK) {
3414 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3415 DRM_DEBUG_KMS("FDI train 1 done.\n");
3416 break;
3417 }
3418 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003419 }
Sean Paulfa37d392012-03-02 12:53:39 -05003420 if (retry < 5)
3421 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003422 }
3423 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003425
3426 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003427 reg = FDI_TX_CTL(pipe);
3428 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003429 temp &= ~FDI_LINK_TRAIN_NONE;
3430 temp |= FDI_LINK_TRAIN_PATTERN_2;
3431 if (IS_GEN6(dev)) {
3432 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3433 /* SNB-B */
3434 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3435 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003437
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 reg = FDI_RX_CTL(pipe);
3439 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003440 if (HAS_PCH_CPT(dev)) {
3441 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3442 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3443 } else {
3444 temp &= ~FDI_LINK_TRAIN_NONE;
3445 temp |= FDI_LINK_TRAIN_PATTERN_2;
3446 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 I915_WRITE(reg, temp);
3448
3449 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003450 udelay(150);
3451
Akshay Joshi0206e352011-08-16 15:34:10 -04003452 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 reg = FDI_TX_CTL(pipe);
3454 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3456 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 I915_WRITE(reg, temp);
3458
3459 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003460 udelay(500);
3461
Sean Paulfa37d392012-03-02 12:53:39 -05003462 for (retry = 0; retry < 5; retry++) {
3463 reg = FDI_RX_IIR(pipe);
3464 temp = I915_READ(reg);
3465 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3466 if (temp & FDI_RX_SYMBOL_LOCK) {
3467 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3468 DRM_DEBUG_KMS("FDI train 2 done.\n");
3469 break;
3470 }
3471 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003472 }
Sean Paulfa37d392012-03-02 12:53:39 -05003473 if (retry < 5)
3474 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 }
3476 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003477 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478
3479 DRM_DEBUG_KMS("FDI train done.\n");
3480}
3481
Jesse Barnes357555c2011-04-28 15:09:55 -07003482/* Manual link training for Ivy Bridge A0 parts */
3483static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3484{
3485 struct drm_device *dev = crtc->dev;
3486 struct drm_i915_private *dev_priv = dev->dev_private;
3487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3488 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003489 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003490
3491 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3492 for train result */
3493 reg = FDI_RX_IMR(pipe);
3494 temp = I915_READ(reg);
3495 temp &= ~FDI_RX_SYMBOL_LOCK;
3496 temp &= ~FDI_RX_BIT_LOCK;
3497 I915_WRITE(reg, temp);
3498
3499 POSTING_READ(reg);
3500 udelay(150);
3501
Daniel Vetter01a415f2012-10-27 15:58:40 +02003502 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3503 I915_READ(FDI_RX_IIR(pipe)));
3504
Jesse Barnes139ccd32013-08-19 11:04:55 -07003505 /* Try each vswing and preemphasis setting twice before moving on */
3506 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3507 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003508 reg = FDI_TX_CTL(pipe);
3509 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003510 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3511 temp &= ~FDI_TX_ENABLE;
3512 I915_WRITE(reg, temp);
3513
3514 reg = FDI_RX_CTL(pipe);
3515 temp = I915_READ(reg);
3516 temp &= ~FDI_LINK_TRAIN_AUTO;
3517 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3518 temp &= ~FDI_RX_ENABLE;
3519 I915_WRITE(reg, temp);
3520
3521 /* enable CPU FDI TX and PCH FDI RX */
3522 reg = FDI_TX_CTL(pipe);
3523 temp = I915_READ(reg);
3524 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003525 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003526 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003527 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003528 temp |= snb_b_fdi_train_param[j/2];
3529 temp |= FDI_COMPOSITE_SYNC;
3530 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3531
3532 I915_WRITE(FDI_RX_MISC(pipe),
3533 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3534
3535 reg = FDI_RX_CTL(pipe);
3536 temp = I915_READ(reg);
3537 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3538 temp |= FDI_COMPOSITE_SYNC;
3539 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3540
3541 POSTING_READ(reg);
3542 udelay(1); /* should be 0.5us */
3543
3544 for (i = 0; i < 4; i++) {
3545 reg = FDI_RX_IIR(pipe);
3546 temp = I915_READ(reg);
3547 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3548
3549 if (temp & FDI_RX_BIT_LOCK ||
3550 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3551 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3552 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3553 i);
3554 break;
3555 }
3556 udelay(1); /* should be 0.5us */
3557 }
3558 if (i == 4) {
3559 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3560 continue;
3561 }
3562
3563 /* Train 2 */
3564 reg = FDI_TX_CTL(pipe);
3565 temp = I915_READ(reg);
3566 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3567 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3568 I915_WRITE(reg, temp);
3569
3570 reg = FDI_RX_CTL(pipe);
3571 temp = I915_READ(reg);
3572 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3573 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003574 I915_WRITE(reg, temp);
3575
3576 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003577 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003578
Jesse Barnes139ccd32013-08-19 11:04:55 -07003579 for (i = 0; i < 4; i++) {
3580 reg = FDI_RX_IIR(pipe);
3581 temp = I915_READ(reg);
3582 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003583
Jesse Barnes139ccd32013-08-19 11:04:55 -07003584 if (temp & FDI_RX_SYMBOL_LOCK ||
3585 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3586 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3587 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3588 i);
3589 goto train_done;
3590 }
3591 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003592 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003593 if (i == 4)
3594 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003595 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003596
Jesse Barnes139ccd32013-08-19 11:04:55 -07003597train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003598 DRM_DEBUG_KMS("FDI train done.\n");
3599}
3600
Daniel Vetter88cefb62012-08-12 19:27:14 +02003601static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003602{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003603 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003604 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003605 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003606 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003607
Jesse Barnesc64e3112010-09-10 11:27:03 -07003608
Jesse Barnes0e23b992010-09-10 11:10:00 -07003609 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003610 reg = FDI_RX_CTL(pipe);
3611 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003612 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003613 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003614 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003615 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3616
3617 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003618 udelay(200);
3619
3620 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003621 temp = I915_READ(reg);
3622 I915_WRITE(reg, temp | FDI_PCDCLK);
3623
3624 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003625 udelay(200);
3626
Paulo Zanoni20749732012-11-23 15:30:38 -02003627 /* Enable CPU FDI TX PLL, always on for Ironlake */
3628 reg = FDI_TX_CTL(pipe);
3629 temp = I915_READ(reg);
3630 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3631 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003632
Paulo Zanoni20749732012-11-23 15:30:38 -02003633 POSTING_READ(reg);
3634 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003635 }
3636}
3637
Daniel Vetter88cefb62012-08-12 19:27:14 +02003638static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3639{
3640 struct drm_device *dev = intel_crtc->base.dev;
3641 struct drm_i915_private *dev_priv = dev->dev_private;
3642 int pipe = intel_crtc->pipe;
3643 u32 reg, temp;
3644
3645 /* Switch from PCDclk to Rawclk */
3646 reg = FDI_RX_CTL(pipe);
3647 temp = I915_READ(reg);
3648 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3649
3650 /* Disable CPU FDI TX PLL */
3651 reg = FDI_TX_CTL(pipe);
3652 temp = I915_READ(reg);
3653 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3654
3655 POSTING_READ(reg);
3656 udelay(100);
3657
3658 reg = FDI_RX_CTL(pipe);
3659 temp = I915_READ(reg);
3660 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3661
3662 /* Wait for the clocks to turn off. */
3663 POSTING_READ(reg);
3664 udelay(100);
3665}
3666
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003667static void ironlake_fdi_disable(struct drm_crtc *crtc)
3668{
3669 struct drm_device *dev = crtc->dev;
3670 struct drm_i915_private *dev_priv = dev->dev_private;
3671 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3672 int pipe = intel_crtc->pipe;
3673 u32 reg, temp;
3674
3675 /* disable CPU FDI tx and PCH FDI rx */
3676 reg = FDI_TX_CTL(pipe);
3677 temp = I915_READ(reg);
3678 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3679 POSTING_READ(reg);
3680
3681 reg = FDI_RX_CTL(pipe);
3682 temp = I915_READ(reg);
3683 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003684 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003685 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3686
3687 POSTING_READ(reg);
3688 udelay(100);
3689
3690 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003691 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003692 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003693
3694 /* still set train pattern 1 */
3695 reg = FDI_TX_CTL(pipe);
3696 temp = I915_READ(reg);
3697 temp &= ~FDI_LINK_TRAIN_NONE;
3698 temp |= FDI_LINK_TRAIN_PATTERN_1;
3699 I915_WRITE(reg, temp);
3700
3701 reg = FDI_RX_CTL(pipe);
3702 temp = I915_READ(reg);
3703 if (HAS_PCH_CPT(dev)) {
3704 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3705 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3706 } else {
3707 temp &= ~FDI_LINK_TRAIN_NONE;
3708 temp |= FDI_LINK_TRAIN_PATTERN_1;
3709 }
3710 /* BPC in FDI rx is consistent with that in PIPECONF */
3711 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003712 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003713 I915_WRITE(reg, temp);
3714
3715 POSTING_READ(reg);
3716 udelay(100);
3717}
3718
Chris Wilson5dce5b932014-01-20 10:17:36 +00003719bool intel_has_pending_fb_unpin(struct drm_device *dev)
3720{
3721 struct intel_crtc *crtc;
3722
3723 /* Note that we don't need to be called with mode_config.lock here
3724 * as our list of CRTC objects is static for the lifetime of the
3725 * device and so cannot disappear as we iterate. Similarly, we can
3726 * happily treat the predicates as racy, atomic checks as userspace
3727 * cannot claim and pin a new fb without at least acquring the
3728 * struct_mutex and so serialising with us.
3729 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003730 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003731 if (atomic_read(&crtc->unpin_work_count) == 0)
3732 continue;
3733
3734 if (crtc->unpin_work)
3735 intel_wait_for_vblank(dev, crtc->pipe);
3736
3737 return true;
3738 }
3739
3740 return false;
3741}
3742
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003743static void page_flip_completed(struct intel_crtc *intel_crtc)
3744{
3745 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3746 struct intel_unpin_work *work = intel_crtc->unpin_work;
3747
3748 /* ensure that the unpin work is consistent wrt ->pending. */
3749 smp_rmb();
3750 intel_crtc->unpin_work = NULL;
3751
3752 if (work->event)
3753 drm_send_vblank_event(intel_crtc->base.dev,
3754 intel_crtc->pipe,
3755 work->event);
3756
3757 drm_crtc_vblank_put(&intel_crtc->base);
3758
3759 wake_up_all(&dev_priv->pending_flip_queue);
3760 queue_work(dev_priv->wq, &work->work);
3761
3762 trace_i915_flip_complete(intel_crtc->plane,
3763 work->pending_flip_obj);
3764}
3765
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003766void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003767{
Chris Wilson0f911282012-04-17 10:05:38 +01003768 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003769 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003770
Daniel Vetter2c10d572012-12-20 21:24:07 +01003771 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003772 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3773 !intel_crtc_has_pending_flip(crtc),
3774 60*HZ) == 0)) {
3775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003776
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003777 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003778 if (intel_crtc->unpin_work) {
3779 WARN_ONCE(1, "Removing stuck page flip\n");
3780 page_flip_completed(intel_crtc);
3781 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003782 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003783 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003784
Chris Wilson975d5682014-08-20 13:13:34 +01003785 if (crtc->primary->fb) {
3786 mutex_lock(&dev->struct_mutex);
3787 intel_finish_fb(crtc->primary->fb);
3788 mutex_unlock(&dev->struct_mutex);
3789 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003790}
3791
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003792/* Program iCLKIP clock to the desired frequency */
3793static void lpt_program_iclkip(struct drm_crtc *crtc)
3794{
3795 struct drm_device *dev = crtc->dev;
3796 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003797 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003798 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3799 u32 temp;
3800
Daniel Vetter09153002012-12-12 14:06:44 +01003801 mutex_lock(&dev_priv->dpio_lock);
3802
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003803 /* It is necessary to ungate the pixclk gate prior to programming
3804 * the divisors, and gate it back when it is done.
3805 */
3806 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3807
3808 /* Disable SSCCTL */
3809 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003810 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3811 SBI_SSCCTL_DISABLE,
3812 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003813
3814 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003815 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003816 auxdiv = 1;
3817 divsel = 0x41;
3818 phaseinc = 0x20;
3819 } else {
3820 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003821 * but the adjusted_mode->crtc_clock in in KHz. To get the
3822 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003823 * convert the virtual clock precision to KHz here for higher
3824 * precision.
3825 */
3826 u32 iclk_virtual_root_freq = 172800 * 1000;
3827 u32 iclk_pi_range = 64;
3828 u32 desired_divisor, msb_divisor_value, pi_value;
3829
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003830 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003831 msb_divisor_value = desired_divisor / iclk_pi_range;
3832 pi_value = desired_divisor % iclk_pi_range;
3833
3834 auxdiv = 0;
3835 divsel = msb_divisor_value - 2;
3836 phaseinc = pi_value;
3837 }
3838
3839 /* This should not happen with any sane values */
3840 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3841 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3842 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3843 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3844
3845 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003846 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003847 auxdiv,
3848 divsel,
3849 phasedir,
3850 phaseinc);
3851
3852 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003853 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003854 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3855 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3856 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3857 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3858 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3859 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003860 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003861
3862 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003863 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003864 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3865 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003866 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003867
3868 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003869 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003870 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003871 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003872
3873 /* Wait for initialization time */
3874 udelay(24);
3875
3876 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003877
3878 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003879}
3880
Daniel Vetter275f01b22013-05-03 11:49:47 +02003881static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3882 enum pipe pch_transcoder)
3883{
3884 struct drm_device *dev = crtc->base.dev;
3885 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003886 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003887
3888 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3889 I915_READ(HTOTAL(cpu_transcoder)));
3890 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3891 I915_READ(HBLANK(cpu_transcoder)));
3892 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3893 I915_READ(HSYNC(cpu_transcoder)));
3894
3895 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3896 I915_READ(VTOTAL(cpu_transcoder)));
3897 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3898 I915_READ(VBLANK(cpu_transcoder)));
3899 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3900 I915_READ(VSYNC(cpu_transcoder)));
3901 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3902 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3903}
3904
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003905static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003906{
3907 struct drm_i915_private *dev_priv = dev->dev_private;
3908 uint32_t temp;
3909
3910 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003911 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003912 return;
3913
3914 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3915 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3916
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003917 temp &= ~FDI_BC_BIFURCATION_SELECT;
3918 if (enable)
3919 temp |= FDI_BC_BIFURCATION_SELECT;
3920
3921 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003922 I915_WRITE(SOUTH_CHICKEN1, temp);
3923 POSTING_READ(SOUTH_CHICKEN1);
3924}
3925
3926static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3927{
3928 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003929
3930 switch (intel_crtc->pipe) {
3931 case PIPE_A:
3932 break;
3933 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003934 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003935 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003936 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003937 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003938
3939 break;
3940 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003941 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003942
3943 break;
3944 default:
3945 BUG();
3946 }
3947}
3948
Jesse Barnesf67a5592011-01-05 10:31:48 -08003949/*
3950 * Enable PCH resources required for PCH ports:
3951 * - PCH PLLs
3952 * - FDI training & RX/TX
3953 * - update transcoder timings
3954 * - DP transcoding bits
3955 * - transcoder
3956 */
3957static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003958{
3959 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003960 struct drm_i915_private *dev_priv = dev->dev_private;
3961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3962 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003963 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003964
Daniel Vetterab9412b2013-05-03 11:49:46 +02003965 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003966
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003967 if (IS_IVYBRIDGE(dev))
3968 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3969
Daniel Vettercd986ab2012-10-26 10:58:12 +02003970 /* Write the TU size bits before fdi link training, so that error
3971 * detection works. */
3972 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3973 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3974
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003975 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003976 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003977
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003978 /* We need to program the right clock selection before writing the pixel
3979 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003980 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003981 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003982
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003983 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003984 temp |= TRANS_DPLL_ENABLE(pipe);
3985 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003986 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003987 temp |= sel;
3988 else
3989 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003990 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003991 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003992
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003993 /* XXX: pch pll's can be enabled any time before we enable the PCH
3994 * transcoder, and we actually should do this to not upset any PCH
3995 * transcoder that already use the clock when we share it.
3996 *
3997 * Note that enable_shared_dpll tries to do the right thing, but
3998 * get_shared_dpll unconditionally resets the pll - we need that to have
3999 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004000 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004001
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004002 /* set transcoder timing, panel must allow it */
4003 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004004 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004005
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004006 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004007
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004008 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004009 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004010 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004011 reg = TRANS_DP_CTL(pipe);
4012 temp = I915_READ(reg);
4013 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004014 TRANS_DP_SYNC_MASK |
4015 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01004016 temp |= (TRANS_DP_OUTPUT_ENABLE |
4017 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004018 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004019
4020 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004021 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004022 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004023 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004024
4025 switch (intel_trans_dp_port_sel(crtc)) {
4026 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004027 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004028 break;
4029 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004030 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004031 break;
4032 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004033 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004034 break;
4035 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004036 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004037 }
4038
Chris Wilson5eddb702010-09-11 13:48:45 +01004039 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004040 }
4041
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004042 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004043}
4044
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004045static void lpt_pch_enable(struct drm_crtc *crtc)
4046{
4047 struct drm_device *dev = crtc->dev;
4048 struct drm_i915_private *dev_priv = dev->dev_private;
4049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004050 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004051
Daniel Vetterab9412b2013-05-03 11:49:46 +02004052 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004053
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004054 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004055
Paulo Zanoni0540e482012-10-31 18:12:40 -02004056 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004057 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004058
Paulo Zanoni937bb612012-10-31 18:12:47 -02004059 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004060}
4061
Daniel Vetter716c2e52014-06-25 22:02:02 +03004062void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004063{
Daniel Vettere2b78262013-06-07 23:10:03 +02004064 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004065
4066 if (pll == NULL)
4067 return;
4068
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004069 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004070 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004071 return;
4072 }
4073
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004074 pll->config.crtc_mask &= ~(1 << crtc->pipe);
4075 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02004076 WARN_ON(pll->on);
4077 WARN_ON(pll->active);
4078 }
4079
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004080 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004081}
4082
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004083struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4084 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004085{
Daniel Vettere2b78262013-06-07 23:10:03 +02004086 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004087 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004088 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004089
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004090 if (HAS_PCH_IBX(dev_priv->dev)) {
4091 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004092 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004093 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004094
Daniel Vetter46edb022013-06-05 13:34:12 +02004095 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4096 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004097
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004098 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004099
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004100 goto found;
4101 }
4102
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004103 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4104 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004105
4106 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004107 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004108 continue;
4109
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004110 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004111 &pll->new_config->hw_state,
4112 sizeof(pll->new_config->hw_state)) == 0) {
4113 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004114 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004115 pll->new_config->crtc_mask,
4116 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004117 goto found;
4118 }
4119 }
4120
4121 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004122 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4123 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004124 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004125 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4126 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004127 goto found;
4128 }
4129 }
4130
4131 return NULL;
4132
4133found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004134 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004135 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004136
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004137 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004138 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4139 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004140
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004141 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004142
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004143 return pll;
4144}
4145
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004146/**
4147 * intel_shared_dpll_start_config - start a new PLL staged config
4148 * @dev_priv: DRM device
4149 * @clear_pipes: mask of pipes that will have their PLLs freed
4150 *
4151 * Starts a new PLL staged config, copying the current config but
4152 * releasing the references of pipes specified in clear_pipes.
4153 */
4154static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4155 unsigned clear_pipes)
4156{
4157 struct intel_shared_dpll *pll;
4158 enum intel_dpll_id i;
4159
4160 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4161 pll = &dev_priv->shared_dplls[i];
4162
4163 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4164 GFP_KERNEL);
4165 if (!pll->new_config)
4166 goto cleanup;
4167
4168 pll->new_config->crtc_mask &= ~clear_pipes;
4169 }
4170
4171 return 0;
4172
4173cleanup:
4174 while (--i >= 0) {
4175 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004176 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004177 pll->new_config = NULL;
4178 }
4179
4180 return -ENOMEM;
4181}
4182
4183static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4184{
4185 struct intel_shared_dpll *pll;
4186 enum intel_dpll_id i;
4187
4188 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4189 pll = &dev_priv->shared_dplls[i];
4190
4191 WARN_ON(pll->new_config == &pll->config);
4192
4193 pll->config = *pll->new_config;
4194 kfree(pll->new_config);
4195 pll->new_config = NULL;
4196 }
4197}
4198
4199static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4200{
4201 struct intel_shared_dpll *pll;
4202 enum intel_dpll_id i;
4203
4204 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4205 pll = &dev_priv->shared_dplls[i];
4206
4207 WARN_ON(pll->new_config == &pll->config);
4208
4209 kfree(pll->new_config);
4210 pll->new_config = NULL;
4211 }
4212}
4213
Daniel Vettera1520312013-05-03 11:49:50 +02004214static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004215{
4216 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004217 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004218 u32 temp;
4219
4220 temp = I915_READ(dslreg);
4221 udelay(500);
4222 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004223 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004224 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004225 }
4226}
4227
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004228static void skylake_pfit_enable(struct intel_crtc *crtc)
4229{
4230 struct drm_device *dev = crtc->base.dev;
4231 struct drm_i915_private *dev_priv = dev->dev_private;
4232 int pipe = crtc->pipe;
4233
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004234 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004235 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004236 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4237 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004238 }
4239}
4240
Jesse Barnesb074cec2013-04-25 12:55:02 -07004241static void ironlake_pfit_enable(struct intel_crtc *crtc)
4242{
4243 struct drm_device *dev = crtc->base.dev;
4244 struct drm_i915_private *dev_priv = dev->dev_private;
4245 int pipe = crtc->pipe;
4246
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004247 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004248 /* Force use of hard-coded filter coefficients
4249 * as some pre-programmed values are broken,
4250 * e.g. x201.
4251 */
4252 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4253 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4254 PF_PIPE_SEL_IVB(pipe));
4255 else
4256 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004257 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4258 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004259 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004260}
4261
Matt Roper4a3b8762014-12-23 10:41:51 -08004262static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004263{
4264 struct drm_device *dev = crtc->dev;
4265 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004266 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004267 struct intel_plane *intel_plane;
4268
Matt Roperaf2b6532014-04-01 15:22:32 -07004269 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4270 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004271 if (intel_plane->pipe == pipe)
4272 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004273 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004274}
4275
Matt Roper0d703d42015-03-04 10:49:04 -08004276/*
4277 * Disable a plane internally without actually modifying the plane's state.
4278 * This will allow us to easily restore the plane later by just reprogramming
4279 * its state.
4280 */
4281static void disable_plane_internal(struct drm_plane *plane)
4282{
4283 struct intel_plane *intel_plane = to_intel_plane(plane);
4284 struct drm_plane_state *state =
4285 plane->funcs->atomic_duplicate_state(plane);
4286 struct intel_plane_state *intel_state = to_intel_plane_state(state);
4287
4288 intel_state->visible = false;
4289 intel_plane->commit_plane(plane, intel_state);
4290
4291 intel_plane_destroy_state(plane, state);
4292}
4293
Matt Roper4a3b8762014-12-23 10:41:51 -08004294static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004295{
4296 struct drm_device *dev = crtc->dev;
4297 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004298 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004299 struct intel_plane *intel_plane;
4300
Matt Roperaf2b6532014-04-01 15:22:32 -07004301 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4302 intel_plane = to_intel_plane(plane);
Matt Roper0d703d42015-03-04 10:49:04 -08004303 if (plane->fb && intel_plane->pipe == pipe)
4304 disable_plane_internal(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004305 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004306}
4307
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004308void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004309{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004310 struct drm_device *dev = crtc->base.dev;
4311 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004312
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004313 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004314 return;
4315
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004316 /* We can only enable IPS after we enable a plane and wait for a vblank */
4317 intel_wait_for_vblank(dev, crtc->pipe);
4318
Paulo Zanonid77e4532013-09-24 13:52:55 -03004319 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004320 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004321 mutex_lock(&dev_priv->rps.hw_lock);
4322 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4323 mutex_unlock(&dev_priv->rps.hw_lock);
4324 /* Quoting Art Runyan: "its not safe to expect any particular
4325 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004326 * mailbox." Moreover, the mailbox may return a bogus state,
4327 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004328 */
4329 } else {
4330 I915_WRITE(IPS_CTL, IPS_ENABLE);
4331 /* The bit only becomes 1 in the next vblank, so this wait here
4332 * is essentially intel_wait_for_vblank. If we don't have this
4333 * and don't wait for vblanks until the end of crtc_enable, then
4334 * the HW state readout code will complain that the expected
4335 * IPS_CTL value is not the one we read. */
4336 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4337 DRM_ERROR("Timed out waiting for IPS enable\n");
4338 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004339}
4340
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004341void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004342{
4343 struct drm_device *dev = crtc->base.dev;
4344 struct drm_i915_private *dev_priv = dev->dev_private;
4345
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004346 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004347 return;
4348
4349 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004350 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004351 mutex_lock(&dev_priv->rps.hw_lock);
4352 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4353 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004354 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4355 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4356 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004357 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004358 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004359 POSTING_READ(IPS_CTL);
4360 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004361
4362 /* We need to wait for a vblank before we can disable the plane. */
4363 intel_wait_for_vblank(dev, crtc->pipe);
4364}
4365
4366/** Loads the palette/gamma unit for the CRTC with the prepared values */
4367static void intel_crtc_load_lut(struct drm_crtc *crtc)
4368{
4369 struct drm_device *dev = crtc->dev;
4370 struct drm_i915_private *dev_priv = dev->dev_private;
4371 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4372 enum pipe pipe = intel_crtc->pipe;
4373 int palreg = PALETTE(pipe);
4374 int i;
4375 bool reenable_ips = false;
4376
4377 /* The clocks have to be on to load the palette. */
Matt Roper83d65732015-02-25 13:12:16 -08004378 if (!crtc->state->enable || !intel_crtc->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004379 return;
4380
4381 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004382 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004383 assert_dsi_pll_enabled(dev_priv);
4384 else
4385 assert_pll_enabled(dev_priv, pipe);
4386 }
4387
4388 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304389 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004390 palreg = LGC_PALETTE(pipe);
4391
4392 /* Workaround : Do not read or write the pipe palette/gamma data while
4393 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4394 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004395 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004396 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4397 GAMMA_MODE_MODE_SPLIT)) {
4398 hsw_disable_ips(intel_crtc);
4399 reenable_ips = true;
4400 }
4401
4402 for (i = 0; i < 256; i++) {
4403 I915_WRITE(palreg + 4 * i,
4404 (intel_crtc->lut_r[i] << 16) |
4405 (intel_crtc->lut_g[i] << 8) |
4406 intel_crtc->lut_b[i]);
4407 }
4408
4409 if (reenable_ips)
4410 hsw_enable_ips(intel_crtc);
4411}
4412
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004413static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4414{
4415 if (!enable && intel_crtc->overlay) {
4416 struct drm_device *dev = intel_crtc->base.dev;
4417 struct drm_i915_private *dev_priv = dev->dev_private;
4418
4419 mutex_lock(&dev->struct_mutex);
4420 dev_priv->mm.interruptible = false;
4421 (void) intel_overlay_switch_off(intel_crtc->overlay);
4422 dev_priv->mm.interruptible = true;
4423 mutex_unlock(&dev->struct_mutex);
4424 }
4425
4426 /* Let userspace switch the overlay on again. In most cases userspace
4427 * has to recompute where to put it anyway.
4428 */
4429}
4430
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004431static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004432{
4433 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004434 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4435 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004436
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03004437 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004438 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004439 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004440 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004441
4442 hsw_enable_ips(intel_crtc);
4443
4444 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004445 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004446 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004447
4448 /*
4449 * FIXME: Once we grow proper nuclear flip support out of this we need
4450 * to compute the mask of flip planes precisely. For the time being
4451 * consider this a flip from a NULL plane.
4452 */
4453 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004454}
4455
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004456static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004457{
4458 struct drm_device *dev = crtc->dev;
4459 struct drm_i915_private *dev_priv = dev->dev_private;
4460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4461 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004462
4463 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004464
Paulo Zanonie35fef22015-02-09 14:46:29 -02004465 if (dev_priv->fbc.crtc == intel_crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004466 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004467
4468 hsw_disable_ips(intel_crtc);
4469
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004470 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004471 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004472 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03004473 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004474
Daniel Vetterf99d7062014-06-19 16:01:59 +02004475 /*
4476 * FIXME: Once we grow proper nuclear flip support out of this we need
4477 * to compute the mask of flip planes precisely. For the time being
4478 * consider this a flip to a NULL plane.
4479 */
4480 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004481}
4482
Jesse Barnesf67a5592011-01-05 10:31:48 -08004483static void ironlake_crtc_enable(struct drm_crtc *crtc)
4484{
4485 struct drm_device *dev = crtc->dev;
4486 struct drm_i915_private *dev_priv = dev->dev_private;
4487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004488 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004489 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004490
Matt Roper83d65732015-02-25 13:12:16 -08004491 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02004492
Jesse Barnesf67a5592011-01-05 10:31:48 -08004493 if (intel_crtc->active)
4494 return;
4495
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004496 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004497 intel_prepare_shared_dpll(intel_crtc);
4498
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004499 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304500 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004501
4502 intel_set_pipe_timings(intel_crtc);
4503
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004504 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004505 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004506 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004507 }
4508
4509 ironlake_set_pipeconf(crtc);
4510
Jesse Barnesf67a5592011-01-05 10:31:48 -08004511 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004512
Daniel Vettera72e4c92014-09-30 10:56:47 +02004513 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4514 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004515
Daniel Vetterf6736a12013-06-05 13:34:30 +02004516 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004517 if (encoder->pre_enable)
4518 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004519
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004520 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004521 /* Note: FDI PLL enabling _must_ be done before we enable the
4522 * cpu pipes, hence this is separate from all the other fdi/pch
4523 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004524 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004525 } else {
4526 assert_fdi_tx_disabled(dev_priv, pipe);
4527 assert_fdi_rx_disabled(dev_priv, pipe);
4528 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004529
Jesse Barnesb074cec2013-04-25 12:55:02 -07004530 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004531
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004532 /*
4533 * On ILK+ LUT must be loaded before the pipe is running but with
4534 * clocks enabled
4535 */
4536 intel_crtc_load_lut(crtc);
4537
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004538 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004539 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004540
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004541 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004542 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004543
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004544 assert_vblank_disabled(crtc);
4545 drm_crtc_vblank_on(crtc);
4546
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004547 for_each_encoder_on_crtc(dev, crtc, encoder)
4548 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004549
4550 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004551 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004552
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004553 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004554}
4555
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004556/* IPS only exists on ULT machines and is tied to pipe A. */
4557static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4558{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004559 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004560}
4561
Paulo Zanonie4916942013-09-20 16:21:19 -03004562/*
4563 * This implements the workaround described in the "notes" section of the mode
4564 * set sequence documentation. When going from no pipes or single pipe to
4565 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4566 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4567 */
4568static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4569{
4570 struct drm_device *dev = crtc->base.dev;
4571 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4572
4573 /* We want to get the other_active_crtc only if there's only 1 other
4574 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004575 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004576 if (!crtc_it->active || crtc_it == crtc)
4577 continue;
4578
4579 if (other_active_crtc)
4580 return;
4581
4582 other_active_crtc = crtc_it;
4583 }
4584 if (!other_active_crtc)
4585 return;
4586
4587 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4588 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4589}
4590
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004591static void haswell_crtc_enable(struct drm_crtc *crtc)
4592{
4593 struct drm_device *dev = crtc->dev;
4594 struct drm_i915_private *dev_priv = dev->dev_private;
4595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4596 struct intel_encoder *encoder;
4597 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004598
Matt Roper83d65732015-02-25 13:12:16 -08004599 WARN_ON(!crtc->state->enable);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004600
4601 if (intel_crtc->active)
4602 return;
4603
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004604 if (intel_crtc_to_shared_dpll(intel_crtc))
4605 intel_enable_shared_dpll(intel_crtc);
4606
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004607 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304608 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004609
4610 intel_set_pipe_timings(intel_crtc);
4611
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004612 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4613 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4614 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004615 }
4616
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004617 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004618 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004619 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004620 }
4621
4622 haswell_set_pipeconf(crtc);
4623
4624 intel_set_pipe_csc(crtc);
4625
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004626 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004627
Daniel Vettera72e4c92014-09-30 10:56:47 +02004628 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004629 for_each_encoder_on_crtc(dev, crtc, encoder)
4630 if (encoder->pre_enable)
4631 encoder->pre_enable(encoder);
4632
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004633 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004634 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4635 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004636 dev_priv->display.fdi_link_train(crtc);
4637 }
4638
Paulo Zanoni1f544382012-10-24 11:32:00 -02004639 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004640
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004641 if (IS_SKYLAKE(dev))
4642 skylake_pfit_enable(intel_crtc);
4643 else
4644 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004645
4646 /*
4647 * On ILK+ LUT must be loaded before the pipe is running but with
4648 * clocks enabled
4649 */
4650 intel_crtc_load_lut(crtc);
4651
Paulo Zanoni1f544382012-10-24 11:32:00 -02004652 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004653 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004654
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004655 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004656 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004657
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004658 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004659 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004660
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004661 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004662 intel_ddi_set_vc_payload_alloc(crtc, true);
4663
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004664 assert_vblank_disabled(crtc);
4665 drm_crtc_vblank_on(crtc);
4666
Jani Nikula8807e552013-08-30 19:40:32 +03004667 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004668 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004669 intel_opregion_notify_encoder(encoder, true);
4670 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004671
Paulo Zanonie4916942013-09-20 16:21:19 -03004672 /* If we change the relative order between pipe/planes enabling, we need
4673 * to change the workaround. */
4674 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004675 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004676}
4677
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004678static void skylake_pfit_disable(struct intel_crtc *crtc)
4679{
4680 struct drm_device *dev = crtc->base.dev;
4681 struct drm_i915_private *dev_priv = dev->dev_private;
4682 int pipe = crtc->pipe;
4683
4684 /* To avoid upsetting the power well on haswell only disable the pfit if
4685 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004686 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004687 I915_WRITE(PS_CTL(pipe), 0);
4688 I915_WRITE(PS_WIN_POS(pipe), 0);
4689 I915_WRITE(PS_WIN_SZ(pipe), 0);
4690 }
4691}
4692
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004693static void ironlake_pfit_disable(struct intel_crtc *crtc)
4694{
4695 struct drm_device *dev = crtc->base.dev;
4696 struct drm_i915_private *dev_priv = dev->dev_private;
4697 int pipe = crtc->pipe;
4698
4699 /* To avoid upsetting the power well on haswell only disable the pfit if
4700 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004701 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004702 I915_WRITE(PF_CTL(pipe), 0);
4703 I915_WRITE(PF_WIN_POS(pipe), 0);
4704 I915_WRITE(PF_WIN_SZ(pipe), 0);
4705 }
4706}
4707
Jesse Barnes6be4a602010-09-10 10:26:01 -07004708static void ironlake_crtc_disable(struct drm_crtc *crtc)
4709{
4710 struct drm_device *dev = crtc->dev;
4711 struct drm_i915_private *dev_priv = dev->dev_private;
4712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004713 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004714 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004715 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004716
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004717 if (!intel_crtc->active)
4718 return;
4719
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004720 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004721
Daniel Vetterea9d7582012-07-10 10:42:52 +02004722 for_each_encoder_on_crtc(dev, crtc, encoder)
4723 encoder->disable(encoder);
4724
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004725 drm_crtc_vblank_off(crtc);
4726 assert_vblank_disabled(crtc);
4727
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004728 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004729 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004730
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004731 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004732
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004733 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004734
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004735 for_each_encoder_on_crtc(dev, crtc, encoder)
4736 if (encoder->post_disable)
4737 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004738
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004739 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004740 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004741
Daniel Vetterd925c592013-06-05 13:34:04 +02004742 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004743
Daniel Vetterd925c592013-06-05 13:34:04 +02004744 if (HAS_PCH_CPT(dev)) {
4745 /* disable TRANS_DP_CTL */
4746 reg = TRANS_DP_CTL(pipe);
4747 temp = I915_READ(reg);
4748 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4749 TRANS_DP_PORT_SEL_MASK);
4750 temp |= TRANS_DP_PORT_SEL_NONE;
4751 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004752
Daniel Vetterd925c592013-06-05 13:34:04 +02004753 /* disable DPLL_SEL */
4754 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004755 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004756 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004757 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004758
4759 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004760 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004761
4762 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004763 }
4764
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004765 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004766 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004767
4768 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004769 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004770 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004771}
4772
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004773static void haswell_crtc_disable(struct drm_crtc *crtc)
4774{
4775 struct drm_device *dev = crtc->dev;
4776 struct drm_i915_private *dev_priv = dev->dev_private;
4777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4778 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004779 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004780
4781 if (!intel_crtc->active)
4782 return;
4783
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004784 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004785
Jani Nikula8807e552013-08-30 19:40:32 +03004786 for_each_encoder_on_crtc(dev, crtc, encoder) {
4787 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004788 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004789 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004790
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004791 drm_crtc_vblank_off(crtc);
4792 assert_vblank_disabled(crtc);
4793
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004794 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004795 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4796 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004797 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004798
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004799 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004800 intel_ddi_set_vc_payload_alloc(crtc, false);
4801
Paulo Zanoniad80a812012-10-24 16:06:19 -02004802 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004803
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004804 if (IS_SKYLAKE(dev))
4805 skylake_pfit_disable(intel_crtc);
4806 else
4807 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004808
Paulo Zanoni1f544382012-10-24 11:32:00 -02004809 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004810
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004811 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004812 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004813 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004814 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004815
Imre Deak97b040a2014-06-25 22:01:50 +03004816 for_each_encoder_on_crtc(dev, crtc, encoder)
4817 if (encoder->post_disable)
4818 encoder->post_disable(encoder);
4819
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004820 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004821 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004822
4823 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004824 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004825 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004826
4827 if (intel_crtc_to_shared_dpll(intel_crtc))
4828 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004829}
4830
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004831static void ironlake_crtc_off(struct drm_crtc *crtc)
4832{
4833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004834 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004835}
4836
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004837
Jesse Barnes2dd24552013-04-25 12:55:01 -07004838static void i9xx_pfit_enable(struct intel_crtc *crtc)
4839{
4840 struct drm_device *dev = crtc->base.dev;
4841 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004842 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004843
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004844 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004845 return;
4846
Daniel Vetterc0b03412013-05-28 12:05:54 +02004847 /*
4848 * The panel fitter should only be adjusted whilst the pipe is disabled,
4849 * according to register description and PRM.
4850 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004851 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4852 assert_pipe_disabled(dev_priv, crtc->pipe);
4853
Jesse Barnesb074cec2013-04-25 12:55:02 -07004854 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4855 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004856
4857 /* Border color in case we don't scale up to the full screen. Black by
4858 * default, change to something else for debugging. */
4859 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004860}
4861
Dave Airlied05410f2014-06-05 13:22:59 +10004862static enum intel_display_power_domain port_to_power_domain(enum port port)
4863{
4864 switch (port) {
4865 case PORT_A:
4866 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4867 case PORT_B:
4868 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4869 case PORT_C:
4870 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4871 case PORT_D:
4872 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4873 default:
4874 WARN_ON_ONCE(1);
4875 return POWER_DOMAIN_PORT_OTHER;
4876 }
4877}
4878
Imre Deak77d22dc2014-03-05 16:20:52 +02004879#define for_each_power_domain(domain, mask) \
4880 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4881 if ((1 << (domain)) & (mask))
4882
Imre Deak319be8a2014-03-04 19:22:57 +02004883enum intel_display_power_domain
4884intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004885{
Imre Deak319be8a2014-03-04 19:22:57 +02004886 struct drm_device *dev = intel_encoder->base.dev;
4887 struct intel_digital_port *intel_dig_port;
4888
4889 switch (intel_encoder->type) {
4890 case INTEL_OUTPUT_UNKNOWN:
4891 /* Only DDI platforms should ever use this output type */
4892 WARN_ON_ONCE(!HAS_DDI(dev));
4893 case INTEL_OUTPUT_DISPLAYPORT:
4894 case INTEL_OUTPUT_HDMI:
4895 case INTEL_OUTPUT_EDP:
4896 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004897 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004898 case INTEL_OUTPUT_DP_MST:
4899 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4900 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004901 case INTEL_OUTPUT_ANALOG:
4902 return POWER_DOMAIN_PORT_CRT;
4903 case INTEL_OUTPUT_DSI:
4904 return POWER_DOMAIN_PORT_DSI;
4905 default:
4906 return POWER_DOMAIN_PORT_OTHER;
4907 }
4908}
4909
4910static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4911{
4912 struct drm_device *dev = crtc->dev;
4913 struct intel_encoder *intel_encoder;
4914 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4915 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004916 unsigned long mask;
4917 enum transcoder transcoder;
4918
4919 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4920
4921 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4922 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004923 if (intel_crtc->config->pch_pfit.enabled ||
4924 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004925 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4926
Imre Deak319be8a2014-03-04 19:22:57 +02004927 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4928 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4929
Imre Deak77d22dc2014-03-05 16:20:52 +02004930 return mask;
4931}
4932
Imre Deak77d22dc2014-03-05 16:20:52 +02004933static void modeset_update_crtc_power_domains(struct drm_device *dev)
4934{
4935 struct drm_i915_private *dev_priv = dev->dev_private;
4936 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4937 struct intel_crtc *crtc;
4938
4939 /*
4940 * First get all needed power domains, then put all unneeded, to avoid
4941 * any unnecessary toggling of the power wells.
4942 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004943 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004944 enum intel_display_power_domain domain;
4945
Matt Roper83d65732015-02-25 13:12:16 -08004946 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02004947 continue;
4948
Imre Deak319be8a2014-03-04 19:22:57 +02004949 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004950
4951 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4952 intel_display_power_get(dev_priv, domain);
4953 }
4954
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004955 if (dev_priv->display.modeset_global_resources)
4956 dev_priv->display.modeset_global_resources(dev);
4957
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004958 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004959 enum intel_display_power_domain domain;
4960
4961 for_each_power_domain(domain, crtc->enabled_power_domains)
4962 intel_display_power_put(dev_priv, domain);
4963
4964 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4965 }
4966
4967 intel_display_set_init_power(dev_priv, false);
4968}
4969
Ville Syrjälädfcab172014-06-13 13:37:47 +03004970/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004971static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004972{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004973 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004974
Jesse Barnes586f49d2013-11-04 16:06:59 -08004975 /* Obtain SKU information */
4976 mutex_lock(&dev_priv->dpio_lock);
4977 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4978 CCK_FUSE_HPLL_FREQ_MASK;
4979 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004980
Ville Syrjälädfcab172014-06-13 13:37:47 +03004981 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004982}
4983
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004984static void vlv_update_cdclk(struct drm_device *dev)
4985{
4986 struct drm_i915_private *dev_priv = dev->dev_private;
4987
4988 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004989 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004990 dev_priv->vlv_cdclk_freq);
4991
4992 /*
4993 * Program the gmbus_freq based on the cdclk frequency.
4994 * BSpec erroneously claims we should aim for 4MHz, but
4995 * in fact 1MHz is the correct frequency.
4996 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004997 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004998}
4999
Jesse Barnes30a970c2013-11-04 13:48:12 -08005000/* Adjust CDclk dividers to allow high res or save power if possible */
5001static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5002{
5003 struct drm_i915_private *dev_priv = dev->dev_private;
5004 u32 val, cmd;
5005
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005006 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005007
Ville Syrjälädfcab172014-06-13 13:37:47 +03005008 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005009 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005010 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005011 cmd = 1;
5012 else
5013 cmd = 0;
5014
5015 mutex_lock(&dev_priv->rps.hw_lock);
5016 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5017 val &= ~DSPFREQGUAR_MASK;
5018 val |= (cmd << DSPFREQGUAR_SHIFT);
5019 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5020 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5021 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5022 50)) {
5023 DRM_ERROR("timed out waiting for CDclk change\n");
5024 }
5025 mutex_unlock(&dev_priv->rps.hw_lock);
5026
Ville Syrjälädfcab172014-06-13 13:37:47 +03005027 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005028 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005029
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005030 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005031
5032 mutex_lock(&dev_priv->dpio_lock);
5033 /* adjust cdclk divider */
5034 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005035 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005036 val |= divider;
5037 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005038
5039 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5040 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5041 50))
5042 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005043 mutex_unlock(&dev_priv->dpio_lock);
5044 }
5045
5046 mutex_lock(&dev_priv->dpio_lock);
5047 /* adjust self-refresh exit latency value */
5048 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5049 val &= ~0x7f;
5050
5051 /*
5052 * For high bandwidth configs, we set a higher latency in the bunit
5053 * so that the core display fetch happens in time to avoid underruns.
5054 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005055 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005056 val |= 4500 / 250; /* 4.5 usec */
5057 else
5058 val |= 3000 / 250; /* 3.0 usec */
5059 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
5060 mutex_unlock(&dev_priv->dpio_lock);
5061
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005062 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005063}
5064
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005065static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5066{
5067 struct drm_i915_private *dev_priv = dev->dev_private;
5068 u32 val, cmd;
5069
5070 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
5071
5072 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005073 case 333333:
5074 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005075 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005076 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005077 break;
5078 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005079 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005080 return;
5081 }
5082
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005083 /*
5084 * Specs are full of misinformation, but testing on actual
5085 * hardware has shown that we just need to write the desired
5086 * CCK divider into the Punit register.
5087 */
5088 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5089
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005090 mutex_lock(&dev_priv->rps.hw_lock);
5091 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5092 val &= ~DSPFREQGUAR_MASK_CHV;
5093 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5094 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5095 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5096 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5097 50)) {
5098 DRM_ERROR("timed out waiting for CDclk change\n");
5099 }
5100 mutex_unlock(&dev_priv->rps.hw_lock);
5101
5102 vlv_update_cdclk(dev);
5103}
5104
Jesse Barnes30a970c2013-11-04 13:48:12 -08005105static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5106 int max_pixclk)
5107{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005108 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005109 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005110
Jesse Barnes30a970c2013-11-04 13:48:12 -08005111 /*
5112 * Really only a few cases to deal with, as only 4 CDclks are supported:
5113 * 200MHz
5114 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005115 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005116 * 400MHz (VLV only)
5117 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5118 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005119 *
5120 * We seem to get an unstable or solid color picture at 200MHz.
5121 * Not sure what's wrong. For now use 200MHz only when all pipes
5122 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005123 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005124 if (!IS_CHERRYVIEW(dev_priv) &&
5125 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005126 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005127 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005128 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005129 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005130 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005131 else
5132 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005133}
5134
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005135/* compute the max pixel clock for new configuration */
5136static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005137{
5138 struct drm_device *dev = dev_priv->dev;
5139 struct intel_crtc *intel_crtc;
5140 int max_pixclk = 0;
5141
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005142 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005143 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005144 max_pixclk = max(max_pixclk,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005145 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005146 }
5147
5148 return max_pixclk;
5149}
5150
5151static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005152 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005153{
5154 struct drm_i915_private *dev_priv = dev->dev_private;
5155 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005156 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005157
Imre Deakd60c4472014-03-27 17:45:10 +02005158 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
5159 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005160 return;
5161
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005162 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005163 for_each_intel_crtc(dev, intel_crtc)
Matt Roper83d65732015-02-25 13:12:16 -08005164 if (intel_crtc->base.state->enable)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005165 *prepare_pipes |= (1 << intel_crtc->pipe);
5166}
5167
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005168static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5169{
5170 unsigned int credits, default_credits;
5171
5172 if (IS_CHERRYVIEW(dev_priv))
5173 default_credits = PFI_CREDIT(12);
5174 else
5175 default_credits = PFI_CREDIT(8);
5176
5177 if (DIV_ROUND_CLOSEST(dev_priv->vlv_cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
5178 /* CHV suggested value is 31 or 63 */
5179 if (IS_CHERRYVIEW(dev_priv))
5180 credits = PFI_CREDIT_31;
5181 else
5182 credits = PFI_CREDIT(15);
5183 } else {
5184 credits = default_credits;
5185 }
5186
5187 /*
5188 * WA - write default credits before re-programming
5189 * FIXME: should we also set the resend bit here?
5190 */
5191 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5192 default_credits);
5193
5194 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5195 credits | PFI_CREDIT_RESEND);
5196
5197 /*
5198 * FIXME is this guaranteed to clear
5199 * immediately or should we poll for it?
5200 */
5201 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5202}
5203
Jesse Barnes30a970c2013-11-04 13:48:12 -08005204static void valleyview_modeset_global_resources(struct drm_device *dev)
5205{
5206 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005207 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005208 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5209
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005210 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02005211 /*
5212 * FIXME: We can end up here with all power domains off, yet
5213 * with a CDCLK frequency other than the minimum. To account
5214 * for this take the PIPE-A power domain, which covers the HW
5215 * blocks needed for the following programming. This can be
5216 * removed once it's guaranteed that we get here either with
5217 * the minimum CDCLK set, or the required power domains
5218 * enabled.
5219 */
5220 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5221
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005222 if (IS_CHERRYVIEW(dev))
5223 cherryview_set_cdclk(dev, req_cdclk);
5224 else
5225 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005226
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005227 vlv_program_pfi_credits(dev_priv);
5228
Imre Deak738c05c2014-11-19 16:25:37 +02005229 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005230 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005231}
5232
Jesse Barnes89b667f2013-04-18 14:51:36 -07005233static void valleyview_crtc_enable(struct drm_crtc *crtc)
5234{
5235 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005236 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5238 struct intel_encoder *encoder;
5239 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005240 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005241
Matt Roper83d65732015-02-25 13:12:16 -08005242 WARN_ON(!crtc->state->enable);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005243
5244 if (intel_crtc->active)
5245 return;
5246
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005247 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305248
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005249 if (!is_dsi) {
5250 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005251 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005252 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005253 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005254 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005255
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005256 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305257 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005258
5259 intel_set_pipe_timings(intel_crtc);
5260
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005261 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5262 struct drm_i915_private *dev_priv = dev->dev_private;
5263
5264 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5265 I915_WRITE(CHV_CANVAS(pipe), 0);
5266 }
5267
Daniel Vetter5b18e572014-04-24 23:55:06 +02005268 i9xx_set_pipeconf(intel_crtc);
5269
Jesse Barnes89b667f2013-04-18 14:51:36 -07005270 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005271
Daniel Vettera72e4c92014-09-30 10:56:47 +02005272 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005273
Jesse Barnes89b667f2013-04-18 14:51:36 -07005274 for_each_encoder_on_crtc(dev, crtc, encoder)
5275 if (encoder->pre_pll_enable)
5276 encoder->pre_pll_enable(encoder);
5277
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005278 if (!is_dsi) {
5279 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005280 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005281 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005282 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005283 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005284
5285 for_each_encoder_on_crtc(dev, crtc, encoder)
5286 if (encoder->pre_enable)
5287 encoder->pre_enable(encoder);
5288
Jesse Barnes2dd24552013-04-25 12:55:01 -07005289 i9xx_pfit_enable(intel_crtc);
5290
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005291 intel_crtc_load_lut(crtc);
5292
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005293 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005294 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005295
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005296 assert_vblank_disabled(crtc);
5297 drm_crtc_vblank_on(crtc);
5298
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005299 for_each_encoder_on_crtc(dev, crtc, encoder)
5300 encoder->enable(encoder);
5301
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005302 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005303
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005304 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005305 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005306}
5307
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005308static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5309{
5310 struct drm_device *dev = crtc->base.dev;
5311 struct drm_i915_private *dev_priv = dev->dev_private;
5312
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005313 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5314 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005315}
5316
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005317static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005318{
5319 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005320 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005322 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005323 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005324
Matt Roper83d65732015-02-25 13:12:16 -08005325 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02005326
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005327 if (intel_crtc->active)
5328 return;
5329
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005330 i9xx_set_pll_dividers(intel_crtc);
5331
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005332 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305333 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005334
5335 intel_set_pipe_timings(intel_crtc);
5336
Daniel Vetter5b18e572014-04-24 23:55:06 +02005337 i9xx_set_pipeconf(intel_crtc);
5338
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005339 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005340
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005341 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005342 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005343
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005344 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005345 if (encoder->pre_enable)
5346 encoder->pre_enable(encoder);
5347
Daniel Vetterf6736a12013-06-05 13:34:30 +02005348 i9xx_enable_pll(intel_crtc);
5349
Jesse Barnes2dd24552013-04-25 12:55:01 -07005350 i9xx_pfit_enable(intel_crtc);
5351
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005352 intel_crtc_load_lut(crtc);
5353
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005354 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005355 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005356
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005357 assert_vblank_disabled(crtc);
5358 drm_crtc_vblank_on(crtc);
5359
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005360 for_each_encoder_on_crtc(dev, crtc, encoder)
5361 encoder->enable(encoder);
5362
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005363 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005364
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005365 /*
5366 * Gen2 reports pipe underruns whenever all planes are disabled.
5367 * So don't enable underrun reporting before at least some planes
5368 * are enabled.
5369 * FIXME: Need to fix the logic to work when we turn off all planes
5370 * but leave the pipe running.
5371 */
5372 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005373 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005374
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005375 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005376 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005377}
5378
Daniel Vetter87476d62013-04-11 16:29:06 +02005379static void i9xx_pfit_disable(struct intel_crtc *crtc)
5380{
5381 struct drm_device *dev = crtc->base.dev;
5382 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005383
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005384 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005385 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005386
5387 assert_pipe_disabled(dev_priv, crtc->pipe);
5388
Daniel Vetter328d8e82013-05-08 10:36:31 +02005389 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5390 I915_READ(PFIT_CONTROL));
5391 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005392}
5393
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005394static void i9xx_crtc_disable(struct drm_crtc *crtc)
5395{
5396 struct drm_device *dev = crtc->dev;
5397 struct drm_i915_private *dev_priv = dev->dev_private;
5398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005399 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005400 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005401
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005402 if (!intel_crtc->active)
5403 return;
5404
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005405 /*
5406 * Gen2 reports pipe underruns whenever all planes are disabled.
5407 * So diasble underrun reporting before all the planes get disabled.
5408 * FIXME: Need to fix the logic to work when we turn off all planes
5409 * but leave the pipe running.
5410 */
5411 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005412 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005413
Imre Deak564ed192014-06-13 14:54:21 +03005414 /*
5415 * Vblank time updates from the shadow to live plane control register
5416 * are blocked if the memory self-refresh mode is active at that
5417 * moment. So to make sure the plane gets truly disabled, disable
5418 * first the self-refresh mode. The self-refresh enable bit in turn
5419 * will be checked/applied by the HW only at the next frame start
5420 * event which is after the vblank start event, so we need to have a
5421 * wait-for-vblank between disabling the plane and the pipe.
5422 */
5423 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005424 intel_crtc_disable_planes(crtc);
5425
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005426 /*
5427 * On gen2 planes are double buffered but the pipe isn't, so we must
5428 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005429 * We also need to wait on all gmch platforms because of the
5430 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005431 */
Imre Deak564ed192014-06-13 14:54:21 +03005432 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005433
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005434 for_each_encoder_on_crtc(dev, crtc, encoder)
5435 encoder->disable(encoder);
5436
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005437 drm_crtc_vblank_off(crtc);
5438 assert_vblank_disabled(crtc);
5439
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005440 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005441
Daniel Vetter87476d62013-04-11 16:29:06 +02005442 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005443
Jesse Barnes89b667f2013-04-18 14:51:36 -07005444 for_each_encoder_on_crtc(dev, crtc, encoder)
5445 if (encoder->post_disable)
5446 encoder->post_disable(encoder);
5447
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005448 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005449 if (IS_CHERRYVIEW(dev))
5450 chv_disable_pll(dev_priv, pipe);
5451 else if (IS_VALLEYVIEW(dev))
5452 vlv_disable_pll(dev_priv, pipe);
5453 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005454 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005455 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005456
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005457 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005458 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005459
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005460 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005461 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005462
Daniel Vetterefa96242014-04-24 23:55:02 +02005463 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005464 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005465 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005466}
5467
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005468static void i9xx_crtc_off(struct drm_crtc *crtc)
5469{
5470}
5471
Borun Fub04c5bd2014-07-12 10:02:27 +05305472/* Master function to enable/disable CRTC and corresponding power wells */
5473void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005474{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005475 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005476 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005477 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005478 enum intel_display_power_domain domain;
5479 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005480
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005481 if (enable) {
5482 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005483 domains = get_crtc_power_domains(crtc);
5484 for_each_power_domain(domain, domains)
5485 intel_display_power_get(dev_priv, domain);
5486 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005487
5488 dev_priv->display.crtc_enable(crtc);
5489 }
5490 } else {
5491 if (intel_crtc->active) {
5492 dev_priv->display.crtc_disable(crtc);
5493
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005494 domains = intel_crtc->enabled_power_domains;
5495 for_each_power_domain(domain, domains)
5496 intel_display_power_put(dev_priv, domain);
5497 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005498 }
5499 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305500}
5501
5502/**
5503 * Sets the power management mode of the pipe and plane.
5504 */
5505void intel_crtc_update_dpms(struct drm_crtc *crtc)
5506{
5507 struct drm_device *dev = crtc->dev;
5508 struct intel_encoder *intel_encoder;
5509 bool enable = false;
5510
5511 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5512 enable |= intel_encoder->connectors_active;
5513
5514 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005515}
5516
Daniel Vetter976f8a22012-07-08 22:34:21 +02005517static void intel_crtc_disable(struct drm_crtc *crtc)
5518{
5519 struct drm_device *dev = crtc->dev;
5520 struct drm_connector *connector;
5521 struct drm_i915_private *dev_priv = dev->dev_private;
5522
5523 /* crtc should still be enabled when we disable it. */
Matt Roper83d65732015-02-25 13:12:16 -08005524 WARN_ON(!crtc->state->enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005525
5526 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005527 dev_priv->display.off(crtc);
5528
Gustavo Padovan455a6802014-12-01 15:40:11 -08005529 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005530
5531 /* Update computed state. */
5532 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5533 if (!connector->encoder || !connector->encoder->crtc)
5534 continue;
5535
5536 if (connector->encoder->crtc != crtc)
5537 continue;
5538
5539 connector->dpms = DRM_MODE_DPMS_OFF;
5540 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005541 }
5542}
5543
Chris Wilsonea5b2132010-08-04 13:50:23 +01005544void intel_encoder_destroy(struct drm_encoder *encoder)
5545{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005546 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005547
Chris Wilsonea5b2132010-08-04 13:50:23 +01005548 drm_encoder_cleanup(encoder);
5549 kfree(intel_encoder);
5550}
5551
Damien Lespiau92373292013-08-08 22:28:57 +01005552/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005553 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5554 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005555static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005556{
5557 if (mode == DRM_MODE_DPMS_ON) {
5558 encoder->connectors_active = true;
5559
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005560 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005561 } else {
5562 encoder->connectors_active = false;
5563
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005564 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005565 }
5566}
5567
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005568/* Cross check the actual hw state with our own modeset state tracking (and it's
5569 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005570static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005571{
5572 if (connector->get_hw_state(connector)) {
5573 struct intel_encoder *encoder = connector->encoder;
5574 struct drm_crtc *crtc;
5575 bool encoder_enabled;
5576 enum pipe pipe;
5577
5578 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5579 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005580 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005581
Dave Airlie0e32b392014-05-02 14:02:48 +10005582 /* there is no real hw state for MST connectors */
5583 if (connector->mst_port)
5584 return;
5585
Rob Clarke2c719b2014-12-15 13:56:32 -05005586 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005587 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005588 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005589 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005590
Dave Airlie36cd7442014-05-02 13:44:18 +10005591 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005592 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005593 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005594
Dave Airlie36cd7442014-05-02 13:44:18 +10005595 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005596 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5597 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005598 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005599
Dave Airlie36cd7442014-05-02 13:44:18 +10005600 crtc = encoder->base.crtc;
5601
Matt Roper83d65732015-02-25 13:12:16 -08005602 I915_STATE_WARN(!crtc->state->enable,
5603 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005604 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5605 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005606 "encoder active on the wrong pipe\n");
5607 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005608 }
5609}
5610
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005611/* Even simpler default implementation, if there's really no special case to
5612 * consider. */
5613void intel_connector_dpms(struct drm_connector *connector, int mode)
5614{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005615 /* All the simple cases only support two dpms states. */
5616 if (mode != DRM_MODE_DPMS_ON)
5617 mode = DRM_MODE_DPMS_OFF;
5618
5619 if (mode == connector->dpms)
5620 return;
5621
5622 connector->dpms = mode;
5623
5624 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005625 if (connector->encoder)
5626 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005627
Daniel Vetterb9805142012-08-31 17:37:33 +02005628 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005629}
5630
Daniel Vetterf0947c32012-07-02 13:10:34 +02005631/* Simple connector->get_hw_state implementation for encoders that support only
5632 * one connector and no cloning and hence the encoder state determines the state
5633 * of the connector. */
5634bool intel_connector_get_hw_state(struct intel_connector *connector)
5635{
Daniel Vetter24929352012-07-02 20:28:59 +02005636 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005637 struct intel_encoder *encoder = connector->encoder;
5638
5639 return encoder->get_hw_state(encoder, &pipe);
5640}
5641
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005642static int pipe_required_fdi_lanes(struct drm_device *dev, enum pipe pipe)
5643{
5644 struct intel_crtc *crtc =
5645 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5646
5647 if (crtc->base.state->enable &&
5648 crtc->config->has_pch_encoder)
5649 return crtc->config->fdi_lanes;
5650
5651 return 0;
5652}
5653
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005654static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005655 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005656{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005657 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5658 pipe_name(pipe), pipe_config->fdi_lanes);
5659 if (pipe_config->fdi_lanes > 4) {
5660 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5661 pipe_name(pipe), pipe_config->fdi_lanes);
5662 return false;
5663 }
5664
Paulo Zanonibafb6552013-11-02 21:07:44 -07005665 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005666 if (pipe_config->fdi_lanes > 2) {
5667 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5668 pipe_config->fdi_lanes);
5669 return false;
5670 } else {
5671 return true;
5672 }
5673 }
5674
5675 if (INTEL_INFO(dev)->num_pipes == 2)
5676 return true;
5677
5678 /* Ivybridge 3 pipe is really complicated */
5679 switch (pipe) {
5680 case PIPE_A:
5681 return true;
5682 case PIPE_B:
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005683 if (pipe_config->fdi_lanes > 2 &&
5684 pipe_required_fdi_lanes(dev, PIPE_C) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005685 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5686 pipe_name(pipe), pipe_config->fdi_lanes);
5687 return false;
5688 }
5689 return true;
5690 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02005691 if (pipe_config->fdi_lanes > 2) {
5692 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
5693 pipe_name(pipe), pipe_config->fdi_lanes);
5694 return false;
5695 }
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005696 if (pipe_required_fdi_lanes(dev, PIPE_B) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005697 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5698 return false;
5699 }
5700 return true;
5701 default:
5702 BUG();
5703 }
5704}
5705
Daniel Vettere29c22c2013-02-21 00:00:16 +01005706#define RETRY 1
5707static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005708 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005709{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005710 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005711 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005712 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005713 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005714
Daniel Vettere29c22c2013-02-21 00:00:16 +01005715retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005716 /* FDI is a binary signal running at ~2.7GHz, encoding
5717 * each output octet as 10 bits. The actual frequency
5718 * is stored as a divider into a 100MHz clock, and the
5719 * mode pixel clock is stored in units of 1KHz.
5720 * Hence the bw of each lane in terms of the mode signal
5721 * is:
5722 */
5723 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5724
Damien Lespiau241bfc32013-09-25 16:45:37 +01005725 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005726
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005727 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005728 pipe_config->pipe_bpp);
5729
5730 pipe_config->fdi_lanes = lane;
5731
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005732 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005733 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005734
Daniel Vettere29c22c2013-02-21 00:00:16 +01005735 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5736 intel_crtc->pipe, pipe_config);
5737 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5738 pipe_config->pipe_bpp -= 2*3;
5739 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5740 pipe_config->pipe_bpp);
5741 needs_recompute = true;
5742 pipe_config->bw_constrained = true;
5743
5744 goto retry;
5745 }
5746
5747 if (needs_recompute)
5748 return RETRY;
5749
5750 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005751}
5752
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005753static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005754 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005755{
Jani Nikulad330a952014-01-21 11:24:25 +02005756 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005757 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005758 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005759}
5760
Daniel Vettera43f6e02013-06-07 23:10:32 +02005761static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005762 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005763{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005764 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005765 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005766 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005767
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005768 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005769 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005770 int clock_limit =
5771 dev_priv->display.get_display_clock_speed(dev);
5772
5773 /*
5774 * Enable pixel doubling when the dot clock
5775 * is > 90% of the (display) core speed.
5776 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005777 * GDG double wide on either pipe,
5778 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005779 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005780 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005781 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005782 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005783 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005784 }
5785
Damien Lespiau241bfc32013-09-25 16:45:37 +01005786 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005787 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005788 }
Chris Wilson89749352010-09-12 18:25:19 +01005789
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005790 /*
5791 * Pipe horizontal size must be even in:
5792 * - DVO ganged mode
5793 * - LVDS dual channel mode
5794 * - Double wide pipe
5795 */
Ander Conselvan de Oliveirab4f2bf42015-02-26 09:44:45 +02005796 if ((intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005797 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5798 pipe_config->pipe_src_w &= ~1;
5799
Damien Lespiau8693a822013-05-03 18:48:11 +01005800 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5801 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005802 */
5803 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5804 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005805 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005806
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005807 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005808 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005809 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005810 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5811 * for lvds. */
5812 pipe_config->pipe_bpp = 8*3;
5813 }
5814
Damien Lespiauf5adf942013-06-24 18:29:34 +01005815 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005816 hsw_compute_ips_config(crtc, pipe_config);
5817
Daniel Vetter877d48d2013-04-19 11:24:43 +02005818 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005819 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005820
Daniel Vettere29c22c2013-02-21 00:00:16 +01005821 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005822}
5823
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005824static int valleyview_get_display_clock_speed(struct drm_device *dev)
5825{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005826 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005827 u32 val;
5828 int divider;
5829
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005830 if (dev_priv->hpll_freq == 0)
5831 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5832
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005833 mutex_lock(&dev_priv->dpio_lock);
5834 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5835 mutex_unlock(&dev_priv->dpio_lock);
5836
5837 divider = val & DISPLAY_FREQUENCY_VALUES;
5838
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005839 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5840 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5841 "cdclk change in progress\n");
5842
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005843 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005844}
5845
Jesse Barnese70236a2009-09-21 10:42:27 -07005846static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005847{
Jesse Barnese70236a2009-09-21 10:42:27 -07005848 return 400000;
5849}
Jesse Barnes79e53942008-11-07 14:24:08 -08005850
Jesse Barnese70236a2009-09-21 10:42:27 -07005851static int i915_get_display_clock_speed(struct drm_device *dev)
5852{
5853 return 333000;
5854}
Jesse Barnes79e53942008-11-07 14:24:08 -08005855
Jesse Barnese70236a2009-09-21 10:42:27 -07005856static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5857{
5858 return 200000;
5859}
Jesse Barnes79e53942008-11-07 14:24:08 -08005860
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005861static int pnv_get_display_clock_speed(struct drm_device *dev)
5862{
5863 u16 gcfgc = 0;
5864
5865 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5866
5867 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5868 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5869 return 267000;
5870 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5871 return 333000;
5872 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5873 return 444000;
5874 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5875 return 200000;
5876 default:
5877 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5878 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5879 return 133000;
5880 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5881 return 167000;
5882 }
5883}
5884
Jesse Barnese70236a2009-09-21 10:42:27 -07005885static int i915gm_get_display_clock_speed(struct drm_device *dev)
5886{
5887 u16 gcfgc = 0;
5888
5889 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5890
5891 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005892 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005893 else {
5894 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5895 case GC_DISPLAY_CLOCK_333_MHZ:
5896 return 333000;
5897 default:
5898 case GC_DISPLAY_CLOCK_190_200_MHZ:
5899 return 190000;
5900 }
5901 }
5902}
Jesse Barnes79e53942008-11-07 14:24:08 -08005903
Jesse Barnese70236a2009-09-21 10:42:27 -07005904static int i865_get_display_clock_speed(struct drm_device *dev)
5905{
5906 return 266000;
5907}
5908
5909static int i855_get_display_clock_speed(struct drm_device *dev)
5910{
5911 u16 hpllcc = 0;
5912 /* Assume that the hardware is in the high speed state. This
5913 * should be the default.
5914 */
5915 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5916 case GC_CLOCK_133_200:
5917 case GC_CLOCK_100_200:
5918 return 200000;
5919 case GC_CLOCK_166_250:
5920 return 250000;
5921 case GC_CLOCK_100_133:
5922 return 133000;
5923 }
5924
5925 /* Shouldn't happen */
5926 return 0;
5927}
5928
5929static int i830_get_display_clock_speed(struct drm_device *dev)
5930{
5931 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005932}
5933
Zhenyu Wang2c072452009-06-05 15:38:42 +08005934static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005935intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005936{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005937 while (*num > DATA_LINK_M_N_MASK ||
5938 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005939 *num >>= 1;
5940 *den >>= 1;
5941 }
5942}
5943
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005944static void compute_m_n(unsigned int m, unsigned int n,
5945 uint32_t *ret_m, uint32_t *ret_n)
5946{
5947 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5948 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5949 intel_reduce_m_n_ratio(ret_m, ret_n);
5950}
5951
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005952void
5953intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5954 int pixel_clock, int link_clock,
5955 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005956{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005957 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005958
5959 compute_m_n(bits_per_pixel * pixel_clock,
5960 link_clock * nlanes * 8,
5961 &m_n->gmch_m, &m_n->gmch_n);
5962
5963 compute_m_n(pixel_clock, link_clock,
5964 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005965}
5966
Chris Wilsona7615032011-01-12 17:04:08 +00005967static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5968{
Jani Nikulad330a952014-01-21 11:24:25 +02005969 if (i915.panel_use_ssc >= 0)
5970 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005971 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005972 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005973}
5974
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005975static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005976{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005977 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005978 struct drm_i915_private *dev_priv = dev->dev_private;
5979 int refclk;
5980
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005981 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005982 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005983 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005984 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005985 refclk = dev_priv->vbt.lvds_ssc_freq;
5986 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005987 } else if (!IS_GEN2(dev)) {
5988 refclk = 96000;
5989 } else {
5990 refclk = 48000;
5991 }
5992
5993 return refclk;
5994}
5995
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005996static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005997{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005998 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005999}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006000
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006001static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6002{
6003 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006004}
6005
Daniel Vetterf47709a2013-03-28 10:42:02 +01006006static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006007 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08006008 intel_clock_t *reduced_clock)
6009{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006010 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006011 u32 fp, fp2 = 0;
6012
6013 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006014 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006015 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006016 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006017 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006018 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006019 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006020 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006021 }
6022
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006023 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006024
Daniel Vetterf47709a2013-03-28 10:42:02 +01006025 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08006026 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02006027 reduced_clock && i915.powersave) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006028 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006029 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006030 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006031 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006032 }
6033}
6034
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006035static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6036 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006037{
6038 u32 reg_val;
6039
6040 /*
6041 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6042 * and set it to a reasonable value instead.
6043 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006044 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006045 reg_val &= 0xffffff00;
6046 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006047 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006048
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006049 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006050 reg_val &= 0x8cffffff;
6051 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006052 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006053
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006054 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006055 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006056 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006057
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006058 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006059 reg_val &= 0x00ffffff;
6060 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006061 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006062}
6063
Daniel Vetterb5518422013-05-03 11:49:48 +02006064static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6065 struct intel_link_m_n *m_n)
6066{
6067 struct drm_device *dev = crtc->base.dev;
6068 struct drm_i915_private *dev_priv = dev->dev_private;
6069 int pipe = crtc->pipe;
6070
Daniel Vettere3b95f12013-05-03 11:49:49 +02006071 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6072 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6073 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6074 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006075}
6076
6077static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006078 struct intel_link_m_n *m_n,
6079 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006080{
6081 struct drm_device *dev = crtc->base.dev;
6082 struct drm_i915_private *dev_priv = dev->dev_private;
6083 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006084 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006085
6086 if (INTEL_INFO(dev)->gen >= 5) {
6087 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6088 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6089 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6090 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006091 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6092 * for gen < 8) and if DRRS is supported (to make sure the
6093 * registers are not unnecessarily accessed).
6094 */
Durgadoss R44395bf2015-02-13 15:33:02 +05306095 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006096 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006097 I915_WRITE(PIPE_DATA_M2(transcoder),
6098 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6099 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6100 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6101 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6102 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006103 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006104 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6105 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6106 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6107 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006108 }
6109}
6110
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306111void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006112{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306113 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6114
6115 if (m_n == M1_N1) {
6116 dp_m_n = &crtc->config->dp_m_n;
6117 dp_m2_n2 = &crtc->config->dp_m2_n2;
6118 } else if (m_n == M2_N2) {
6119
6120 /*
6121 * M2_N2 registers are not supported. Hence m2_n2 divider value
6122 * needs to be programmed into M1_N1.
6123 */
6124 dp_m_n = &crtc->config->dp_m2_n2;
6125 } else {
6126 DRM_ERROR("Unsupported divider value\n");
6127 return;
6128 }
6129
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006130 if (crtc->config->has_pch_encoder)
6131 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006132 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306133 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006134}
6135
Ville Syrjäläd288f652014-10-28 13:20:22 +02006136static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006137 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006138{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006139 u32 dpll, dpll_md;
6140
6141 /*
6142 * Enable DPIO clock input. We should never disable the reference
6143 * clock for pipe B, since VGA hotplug / manual detection depends
6144 * on it.
6145 */
6146 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
6147 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
6148 /* We should never disable this, set it here for state tracking */
6149 if (crtc->pipe == PIPE_B)
6150 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6151 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006152 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006153
Ville Syrjäläd288f652014-10-28 13:20:22 +02006154 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006155 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006156 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006157}
6158
Ville Syrjäläd288f652014-10-28 13:20:22 +02006159static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006160 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006161{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006162 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006163 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006164 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006165 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006166 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006167 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006168
Daniel Vetter09153002012-12-12 14:06:44 +01006169 mutex_lock(&dev_priv->dpio_lock);
6170
Ville Syrjäläd288f652014-10-28 13:20:22 +02006171 bestn = pipe_config->dpll.n;
6172 bestm1 = pipe_config->dpll.m1;
6173 bestm2 = pipe_config->dpll.m2;
6174 bestp1 = pipe_config->dpll.p1;
6175 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006176
Jesse Barnes89b667f2013-04-18 14:51:36 -07006177 /* See eDP HDMI DPIO driver vbios notes doc */
6178
6179 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006180 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006181 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006182
6183 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006184 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006185
6186 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006187 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006188 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006189 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006190
6191 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006192 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006193
6194 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006195 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6196 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6197 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006198 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006199
6200 /*
6201 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6202 * but we don't support that).
6203 * Note: don't use the DAC post divider as it seems unstable.
6204 */
6205 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006206 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006207
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006208 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006209 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006210
Jesse Barnes89b667f2013-04-18 14:51:36 -07006211 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006212 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006213 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
6214 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006215 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006216 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006217 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006218 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006219 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006220
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02006221 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006222 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006223 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006224 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006225 0x0df40000);
6226 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006227 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006228 0x0df70000);
6229 } else { /* HDMI or VGA */
6230 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006231 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006232 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006233 0x0df70000);
6234 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006235 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006236 0x0df40000);
6237 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006238
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006239 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006240 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006241 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6242 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006243 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006244 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006245
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006246 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006247 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006248}
6249
Ville Syrjäläd288f652014-10-28 13:20:22 +02006250static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006251 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006252{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006253 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006254 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6255 DPLL_VCO_ENABLE;
6256 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006257 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006258
Ville Syrjäläd288f652014-10-28 13:20:22 +02006259 pipe_config->dpll_hw_state.dpll_md =
6260 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006261}
6262
Ville Syrjäläd288f652014-10-28 13:20:22 +02006263static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006264 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006265{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006266 struct drm_device *dev = crtc->base.dev;
6267 struct drm_i915_private *dev_priv = dev->dev_private;
6268 int pipe = crtc->pipe;
6269 int dpll_reg = DPLL(crtc->pipe);
6270 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306271 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006272 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306273 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306274 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006275
Ville Syrjäläd288f652014-10-28 13:20:22 +02006276 bestn = pipe_config->dpll.n;
6277 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6278 bestm1 = pipe_config->dpll.m1;
6279 bestm2 = pipe_config->dpll.m2 >> 22;
6280 bestp1 = pipe_config->dpll.p1;
6281 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306282 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306283 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306284 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006285
6286 /*
6287 * Enable Refclk and SSC
6288 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006289 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006290 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006291
6292 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006293
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006294 /* p1 and p2 divider */
6295 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6296 5 << DPIO_CHV_S1_DIV_SHIFT |
6297 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6298 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6299 1 << DPIO_CHV_K_DIV_SHIFT);
6300
6301 /* Feedback post-divider - m2 */
6302 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6303
6304 /* Feedback refclk divider - n and m1 */
6305 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6306 DPIO_CHV_M1_DIV_BY_2 |
6307 1 << DPIO_CHV_N_DIV_SHIFT);
6308
6309 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306310 if (bestm2_frac)
6311 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006312
6313 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306314 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6315 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6316 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6317 if (bestm2_frac)
6318 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6319 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006320
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306321 /* Program digital lock detect threshold */
6322 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6323 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6324 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6325 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6326 if (!bestm2_frac)
6327 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6328 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6329
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006330 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306331 if (vco == 5400000) {
6332 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6333 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6334 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6335 tribuf_calcntr = 0x9;
6336 } else if (vco <= 6200000) {
6337 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6338 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6339 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6340 tribuf_calcntr = 0x9;
6341 } else if (vco <= 6480000) {
6342 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6343 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6344 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6345 tribuf_calcntr = 0x8;
6346 } else {
6347 /* Not supported. Apply the same limits as in the max case */
6348 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6349 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6350 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6351 tribuf_calcntr = 0;
6352 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006353 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6354
Ville Syrjälä968040b2015-03-11 22:52:08 +02006355 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306356 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6357 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6358 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6359
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006360 /* AFC Recal */
6361 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6362 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6363 DPIO_AFC_RECAL);
6364
6365 mutex_unlock(&dev_priv->dpio_lock);
6366}
6367
Ville Syrjäläd288f652014-10-28 13:20:22 +02006368/**
6369 * vlv_force_pll_on - forcibly enable just the PLL
6370 * @dev_priv: i915 private structure
6371 * @pipe: pipe PLL to enable
6372 * @dpll: PLL configuration
6373 *
6374 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6375 * in cases where we need the PLL enabled even when @pipe is not going to
6376 * be enabled.
6377 */
6378void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6379 const struct dpll *dpll)
6380{
6381 struct intel_crtc *crtc =
6382 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006383 struct intel_crtc_state pipe_config = {
Ville Syrjäläd288f652014-10-28 13:20:22 +02006384 .pixel_multiplier = 1,
6385 .dpll = *dpll,
6386 };
6387
6388 if (IS_CHERRYVIEW(dev)) {
6389 chv_update_pll(crtc, &pipe_config);
6390 chv_prepare_pll(crtc, &pipe_config);
6391 chv_enable_pll(crtc, &pipe_config);
6392 } else {
6393 vlv_update_pll(crtc, &pipe_config);
6394 vlv_prepare_pll(crtc, &pipe_config);
6395 vlv_enable_pll(crtc, &pipe_config);
6396 }
6397}
6398
6399/**
6400 * vlv_force_pll_off - forcibly disable just the PLL
6401 * @dev_priv: i915 private structure
6402 * @pipe: pipe PLL to disable
6403 *
6404 * Disable the PLL for @pipe. To be used in cases where we need
6405 * the PLL enabled even when @pipe is not going to be enabled.
6406 */
6407void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6408{
6409 if (IS_CHERRYVIEW(dev))
6410 chv_disable_pll(to_i915(dev), pipe);
6411 else
6412 vlv_disable_pll(to_i915(dev), pipe);
6413}
6414
Daniel Vetterf47709a2013-03-28 10:42:02 +01006415static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006416 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006417 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006418 int num_connectors)
6419{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006420 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006421 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006422 u32 dpll;
6423 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006424 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006425
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006426 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306427
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006428 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6429 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006430
6431 dpll = DPLL_VGA_MODE_DIS;
6432
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006433 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006434 dpll |= DPLLB_MODE_LVDS;
6435 else
6436 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006437
Daniel Vetteref1b4602013-06-01 17:17:04 +02006438 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006439 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006440 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006441 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006442
6443 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006444 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006445
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006446 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006447 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006448
6449 /* compute bitmask from p1 value */
6450 if (IS_PINEVIEW(dev))
6451 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6452 else {
6453 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6454 if (IS_G4X(dev) && reduced_clock)
6455 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6456 }
6457 switch (clock->p2) {
6458 case 5:
6459 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6460 break;
6461 case 7:
6462 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6463 break;
6464 case 10:
6465 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6466 break;
6467 case 14:
6468 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6469 break;
6470 }
6471 if (INTEL_INFO(dev)->gen >= 4)
6472 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6473
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006474 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006475 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006476 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006477 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6478 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6479 else
6480 dpll |= PLL_REF_INPUT_DREFCLK;
6481
6482 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006483 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006484
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006485 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006486 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006487 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006488 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006489 }
6490}
6491
Daniel Vetterf47709a2013-03-28 10:42:02 +01006492static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006493 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006494 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006495 int num_connectors)
6496{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006497 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006498 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006499 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006500 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006501
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006502 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306503
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006504 dpll = DPLL_VGA_MODE_DIS;
6505
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006506 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006507 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6508 } else {
6509 if (clock->p1 == 2)
6510 dpll |= PLL_P1_DIVIDE_BY_TWO;
6511 else
6512 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6513 if (clock->p2 == 4)
6514 dpll |= PLL_P2_DIVIDE_BY_4;
6515 }
6516
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006517 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006518 dpll |= DPLL_DVO_2X_MODE;
6519
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006520 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006521 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6522 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6523 else
6524 dpll |= PLL_REF_INPUT_DREFCLK;
6525
6526 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006527 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006528}
6529
Daniel Vetter8a654f32013-06-01 17:16:22 +02006530static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006531{
6532 struct drm_device *dev = intel_crtc->base.dev;
6533 struct drm_i915_private *dev_priv = dev->dev_private;
6534 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006535 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006536 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006537 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006538 uint32_t crtc_vtotal, crtc_vblank_end;
6539 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006540
6541 /* We need to be careful not to changed the adjusted mode, for otherwise
6542 * the hw state checker will get angry at the mismatch. */
6543 crtc_vtotal = adjusted_mode->crtc_vtotal;
6544 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006545
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006546 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006547 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006548 crtc_vtotal -= 1;
6549 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006550
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006551 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006552 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6553 else
6554 vsyncshift = adjusted_mode->crtc_hsync_start -
6555 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006556 if (vsyncshift < 0)
6557 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006558 }
6559
6560 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006561 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006562
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006563 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006564 (adjusted_mode->crtc_hdisplay - 1) |
6565 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006566 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006567 (adjusted_mode->crtc_hblank_start - 1) |
6568 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006569 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006570 (adjusted_mode->crtc_hsync_start - 1) |
6571 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6572
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006573 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006574 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006575 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006576 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006577 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006578 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006579 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006580 (adjusted_mode->crtc_vsync_start - 1) |
6581 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6582
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006583 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6584 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6585 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6586 * bits. */
6587 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6588 (pipe == PIPE_B || pipe == PIPE_C))
6589 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6590
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006591 /* pipesrc controls the size that is scaled from, which should
6592 * always be the user's requested size.
6593 */
6594 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006595 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6596 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006597}
6598
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006599static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006600 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006601{
6602 struct drm_device *dev = crtc->base.dev;
6603 struct drm_i915_private *dev_priv = dev->dev_private;
6604 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6605 uint32_t tmp;
6606
6607 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006608 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6609 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006610 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006611 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6612 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006613 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006614 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6615 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006616
6617 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006618 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6619 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006620 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006621 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6622 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006623 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006624 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6625 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006626
6627 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006628 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6629 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6630 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006631 }
6632
6633 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006634 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6635 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6636
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006637 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6638 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006639}
6640
Daniel Vetterf6a83282014-02-11 15:28:57 -08006641void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006642 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006643{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006644 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6645 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6646 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6647 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006648
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006649 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6650 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6651 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6652 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006653
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006654 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006655
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006656 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6657 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006658}
6659
Daniel Vetter84b046f2013-02-19 18:48:54 +01006660static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6661{
6662 struct drm_device *dev = intel_crtc->base.dev;
6663 struct drm_i915_private *dev_priv = dev->dev_private;
6664 uint32_t pipeconf;
6665
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006666 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006667
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006668 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6669 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6670 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006671
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006672 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006673 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006674
Daniel Vetterff9ce462013-04-24 14:57:17 +02006675 /* only g4x and later have fancy bpc/dither controls */
6676 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006677 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006678 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006679 pipeconf |= PIPECONF_DITHER_EN |
6680 PIPECONF_DITHER_TYPE_SP;
6681
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006682 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006683 case 18:
6684 pipeconf |= PIPECONF_6BPC;
6685 break;
6686 case 24:
6687 pipeconf |= PIPECONF_8BPC;
6688 break;
6689 case 30:
6690 pipeconf |= PIPECONF_10BPC;
6691 break;
6692 default:
6693 /* Case prevented by intel_choose_pipe_bpp_dither. */
6694 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006695 }
6696 }
6697
6698 if (HAS_PIPE_CXSR(dev)) {
6699 if (intel_crtc->lowfreq_avail) {
6700 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6701 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6702 } else {
6703 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006704 }
6705 }
6706
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006707 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006708 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006709 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006710 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6711 else
6712 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6713 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006714 pipeconf |= PIPECONF_PROGRESSIVE;
6715
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006716 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006717 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006718
Daniel Vetter84b046f2013-02-19 18:48:54 +01006719 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6720 POSTING_READ(PIPECONF(intel_crtc->pipe));
6721}
6722
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006723static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6724 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006725{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006726 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006727 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006728 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006729 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006730 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006731 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006732 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006733 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006734
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006735 for_each_intel_encoder(dev, encoder) {
6736 if (encoder->new_crtc != crtc)
6737 continue;
6738
Chris Wilson5eddb702010-09-11 13:48:45 +01006739 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006740 case INTEL_OUTPUT_LVDS:
6741 is_lvds = true;
6742 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006743 case INTEL_OUTPUT_DSI:
6744 is_dsi = true;
6745 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006746 default:
6747 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006748 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006749
Eric Anholtc751ce42010-03-25 11:48:48 -07006750 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006751 }
6752
Jani Nikulaf2335332013-09-13 11:03:09 +03006753 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006754 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006755
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006756 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006757 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006758
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006759 /*
6760 * Returns a set of divisors for the desired target clock with
6761 * the given refclk, or FALSE. The returned values represent
6762 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6763 * 2) / p1 / p2.
6764 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006765 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006766 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006767 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006768 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006769 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006770 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6771 return -EINVAL;
6772 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006773
Jani Nikulaf2335332013-09-13 11:03:09 +03006774 if (is_lvds && dev_priv->lvds_downclock_avail) {
6775 /*
6776 * Ensure we match the reduced clock's P to the target
6777 * clock. If the clocks don't match, we can't switch
6778 * the display clock by using the FP0/FP1. In such case
6779 * we will disable the LVDS downclock feature.
6780 */
6781 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006782 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006783 dev_priv->lvds_downclock,
6784 refclk, &clock,
6785 &reduced_clock);
6786 }
6787 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006788 crtc_state->dpll.n = clock.n;
6789 crtc_state->dpll.m1 = clock.m1;
6790 crtc_state->dpll.m2 = clock.m2;
6791 crtc_state->dpll.p1 = clock.p1;
6792 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006793 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006794
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006795 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006796 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306797 has_reduced_clock ? &reduced_clock : NULL,
6798 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006799 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006800 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006801 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006802 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006803 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006804 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006805 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006806 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006807 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006808
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006809 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006810}
6811
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006812static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006813 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006814{
6815 struct drm_device *dev = crtc->base.dev;
6816 struct drm_i915_private *dev_priv = dev->dev_private;
6817 uint32_t tmp;
6818
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006819 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6820 return;
6821
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006822 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006823 if (!(tmp & PFIT_ENABLE))
6824 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006825
Daniel Vetter06922822013-07-11 13:35:40 +02006826 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006827 if (INTEL_INFO(dev)->gen < 4) {
6828 if (crtc->pipe != PIPE_B)
6829 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006830 } else {
6831 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6832 return;
6833 }
6834
Daniel Vetter06922822013-07-11 13:35:40 +02006835 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006836 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6837 if (INTEL_INFO(dev)->gen < 5)
6838 pipe_config->gmch_pfit.lvds_border_bits =
6839 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6840}
6841
Jesse Barnesacbec812013-09-20 11:29:32 -07006842static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006843 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07006844{
6845 struct drm_device *dev = crtc->base.dev;
6846 struct drm_i915_private *dev_priv = dev->dev_private;
6847 int pipe = pipe_config->cpu_transcoder;
6848 intel_clock_t clock;
6849 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006850 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006851
Shobhit Kumarf573de52014-07-30 20:32:37 +05306852 /* In case of MIPI DPLL will not even be used */
6853 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6854 return;
6855
Jesse Barnesacbec812013-09-20 11:29:32 -07006856 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006857 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006858 mutex_unlock(&dev_priv->dpio_lock);
6859
6860 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6861 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6862 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6863 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6864 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6865
Ville Syrjäläf6466282013-10-14 14:50:31 +03006866 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006867
Ville Syrjäläf6466282013-10-14 14:50:31 +03006868 /* clock.dot is the fast clock */
6869 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006870}
6871
Damien Lespiau5724dbd2015-01-20 12:51:52 +00006872static void
6873i9xx_get_initial_plane_config(struct intel_crtc *crtc,
6874 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006875{
6876 struct drm_device *dev = crtc->base.dev;
6877 struct drm_i915_private *dev_priv = dev->dev_private;
6878 u32 val, base, offset;
6879 int pipe = crtc->pipe, plane = crtc->plane;
6880 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00006881 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006882 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00006883 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006884
Damien Lespiau42a7b082015-02-05 19:35:13 +00006885 val = I915_READ(DSPCNTR(plane));
6886 if (!(val & DISPLAY_PLANE_ENABLE))
6887 return;
6888
Damien Lespiaud9806c92015-01-21 14:07:19 +00006889 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00006890 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006891 DRM_DEBUG_KMS("failed to alloc fb\n");
6892 return;
6893 }
6894
Damien Lespiau1b842c82015-01-21 13:50:54 +00006895 fb = &intel_fb->base;
6896
Daniel Vetter18c52472015-02-10 17:16:09 +00006897 if (INTEL_INFO(dev)->gen >= 4) {
6898 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006899 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00006900 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
6901 }
6902 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006903
6904 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00006905 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006906 fb->pixel_format = fourcc;
6907 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006908
6909 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006910 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006911 offset = I915_READ(DSPTILEOFF(plane));
6912 else
6913 offset = I915_READ(DSPLINOFF(plane));
6914 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6915 } else {
6916 base = I915_READ(DSPADDR(plane));
6917 }
6918 plane_config->base = base;
6919
6920 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006921 fb->width = ((val >> 16) & 0xfff) + 1;
6922 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006923
6924 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006925 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006926
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006927 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00006928 fb->pixel_format,
6929 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006930
Daniel Vetterf37b5c22015-02-10 23:12:27 +01006931 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006932
Damien Lespiau2844a922015-01-20 12:51:48 +00006933 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6934 pipe_name(pipe), plane, fb->width, fb->height,
6935 fb->bits_per_pixel, base, fb->pitches[0],
6936 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006937
Damien Lespiau2d140302015-02-05 17:22:18 +00006938 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006939}
6940
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006941static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006942 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006943{
6944 struct drm_device *dev = crtc->base.dev;
6945 struct drm_i915_private *dev_priv = dev->dev_private;
6946 int pipe = pipe_config->cpu_transcoder;
6947 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6948 intel_clock_t clock;
6949 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6950 int refclk = 100000;
6951
6952 mutex_lock(&dev_priv->dpio_lock);
6953 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6954 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6955 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6956 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6957 mutex_unlock(&dev_priv->dpio_lock);
6958
6959 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6960 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6961 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6962 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6963 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6964
6965 chv_clock(refclk, &clock);
6966
6967 /* clock.dot is the fast clock */
6968 pipe_config->port_clock = clock.dot / 5;
6969}
6970
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006971static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006972 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006973{
6974 struct drm_device *dev = crtc->base.dev;
6975 struct drm_i915_private *dev_priv = dev->dev_private;
6976 uint32_t tmp;
6977
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006978 if (!intel_display_power_is_enabled(dev_priv,
6979 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006980 return false;
6981
Daniel Vettere143a212013-07-04 12:01:15 +02006982 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006983 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006984
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006985 tmp = I915_READ(PIPECONF(crtc->pipe));
6986 if (!(tmp & PIPECONF_ENABLE))
6987 return false;
6988
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006989 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6990 switch (tmp & PIPECONF_BPC_MASK) {
6991 case PIPECONF_6BPC:
6992 pipe_config->pipe_bpp = 18;
6993 break;
6994 case PIPECONF_8BPC:
6995 pipe_config->pipe_bpp = 24;
6996 break;
6997 case PIPECONF_10BPC:
6998 pipe_config->pipe_bpp = 30;
6999 break;
7000 default:
7001 break;
7002 }
7003 }
7004
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007005 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
7006 pipe_config->limited_color_range = true;
7007
Ville Syrjälä282740f2013-09-04 18:30:03 +03007008 if (INTEL_INFO(dev)->gen < 4)
7009 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7010
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007011 intel_get_pipe_timings(crtc, pipe_config);
7012
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007013 i9xx_get_pfit_config(crtc, pipe_config);
7014
Daniel Vetter6c49f242013-06-06 12:45:25 +02007015 if (INTEL_INFO(dev)->gen >= 4) {
7016 tmp = I915_READ(DPLL_MD(crtc->pipe));
7017 pipe_config->pixel_multiplier =
7018 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7019 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007020 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02007021 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
7022 tmp = I915_READ(DPLL(crtc->pipe));
7023 pipe_config->pixel_multiplier =
7024 ((tmp & SDVO_MULTIPLIER_MASK)
7025 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7026 } else {
7027 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7028 * port and will be fixed up in the encoder->get_config
7029 * function. */
7030 pipe_config->pixel_multiplier = 1;
7031 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007032 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
7033 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007034 /*
7035 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7036 * on 830. Filter it out here so that we don't
7037 * report errors due to that.
7038 */
7039 if (IS_I830(dev))
7040 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7041
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007042 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7043 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007044 } else {
7045 /* Mask out read-only status bits. */
7046 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7047 DPLL_PORTC_READY_MASK |
7048 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007049 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007050
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007051 if (IS_CHERRYVIEW(dev))
7052 chv_crtc_clock_get(crtc, pipe_config);
7053 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07007054 vlv_crtc_clock_get(crtc, pipe_config);
7055 else
7056 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007057
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007058 return true;
7059}
7060
Paulo Zanonidde86e22012-12-01 12:04:25 -02007061static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007062{
7063 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007064 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007065 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007066 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007067 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007068 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007069 bool has_ck505 = false;
7070 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007071
7072 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01007073 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007074 switch (encoder->type) {
7075 case INTEL_OUTPUT_LVDS:
7076 has_panel = true;
7077 has_lvds = true;
7078 break;
7079 case INTEL_OUTPUT_EDP:
7080 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007081 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007082 has_cpu_edp = true;
7083 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007084 default:
7085 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007086 }
7087 }
7088
Keith Packard99eb6a02011-09-26 14:29:12 -07007089 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007090 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007091 can_ssc = has_ck505;
7092 } else {
7093 has_ck505 = false;
7094 can_ssc = true;
7095 }
7096
Imre Deak2de69052013-05-08 13:14:04 +03007097 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
7098 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007099
7100 /* Ironlake: try to setup display ref clock before DPLL
7101 * enabling. This is only under driver's control after
7102 * PCH B stepping, previous chipset stepping should be
7103 * ignoring this setting.
7104 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007105 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007106
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007107 /* As we must carefully and slowly disable/enable each source in turn,
7108 * compute the final state we want first and check if we need to
7109 * make any changes at all.
7110 */
7111 final = val;
7112 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007113 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007114 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007115 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007116 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7117
7118 final &= ~DREF_SSC_SOURCE_MASK;
7119 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7120 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007121
Keith Packard199e5d72011-09-22 12:01:57 -07007122 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007123 final |= DREF_SSC_SOURCE_ENABLE;
7124
7125 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7126 final |= DREF_SSC1_ENABLE;
7127
7128 if (has_cpu_edp) {
7129 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7130 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7131 else
7132 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7133 } else
7134 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7135 } else {
7136 final |= DREF_SSC_SOURCE_DISABLE;
7137 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7138 }
7139
7140 if (final == val)
7141 return;
7142
7143 /* Always enable nonspread source */
7144 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7145
7146 if (has_ck505)
7147 val |= DREF_NONSPREAD_CK505_ENABLE;
7148 else
7149 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7150
7151 if (has_panel) {
7152 val &= ~DREF_SSC_SOURCE_MASK;
7153 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007154
Keith Packard199e5d72011-09-22 12:01:57 -07007155 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007156 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007157 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007158 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007159 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007160 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007161
7162 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007163 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007164 POSTING_READ(PCH_DREF_CONTROL);
7165 udelay(200);
7166
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007167 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007168
7169 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007170 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007171 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007172 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007173 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007174 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007175 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007176 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007177 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007178
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007179 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007180 POSTING_READ(PCH_DREF_CONTROL);
7181 udelay(200);
7182 } else {
7183 DRM_DEBUG_KMS("Disabling SSC entirely\n");
7184
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007185 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007186
7187 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007188 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007189
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007190 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007191 POSTING_READ(PCH_DREF_CONTROL);
7192 udelay(200);
7193
7194 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007195 val &= ~DREF_SSC_SOURCE_MASK;
7196 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007197
7198 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007199 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007200
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007201 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007202 POSTING_READ(PCH_DREF_CONTROL);
7203 udelay(200);
7204 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007205
7206 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007207}
7208
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007209static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007210{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007211 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007212
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007213 tmp = I915_READ(SOUTH_CHICKEN2);
7214 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7215 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007216
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007217 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
7218 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
7219 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007220
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007221 tmp = I915_READ(SOUTH_CHICKEN2);
7222 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7223 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007224
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007225 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
7226 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
7227 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007228}
7229
7230/* WaMPhyProgramming:hsw */
7231static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7232{
7233 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007234
7235 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7236 tmp &= ~(0xFF << 24);
7237 tmp |= (0x12 << 24);
7238 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7239
Paulo Zanonidde86e22012-12-01 12:04:25 -02007240 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7241 tmp |= (1 << 11);
7242 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7243
7244 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7245 tmp |= (1 << 11);
7246 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7247
Paulo Zanonidde86e22012-12-01 12:04:25 -02007248 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7249 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7250 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7251
7252 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7253 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7254 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7255
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007256 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7257 tmp &= ~(7 << 13);
7258 tmp |= (5 << 13);
7259 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007260
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007261 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7262 tmp &= ~(7 << 13);
7263 tmp |= (5 << 13);
7264 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007265
7266 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7267 tmp &= ~0xFF;
7268 tmp |= 0x1C;
7269 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7270
7271 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7272 tmp &= ~0xFF;
7273 tmp |= 0x1C;
7274 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7275
7276 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7277 tmp &= ~(0xFF << 16);
7278 tmp |= (0x1C << 16);
7279 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7280
7281 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7282 tmp &= ~(0xFF << 16);
7283 tmp |= (0x1C << 16);
7284 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7285
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007286 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7287 tmp |= (1 << 27);
7288 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007289
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007290 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7291 tmp |= (1 << 27);
7292 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007293
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007294 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7295 tmp &= ~(0xF << 28);
7296 tmp |= (4 << 28);
7297 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007298
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007299 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7300 tmp &= ~(0xF << 28);
7301 tmp |= (4 << 28);
7302 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007303}
7304
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007305/* Implements 3 different sequences from BSpec chapter "Display iCLK
7306 * Programming" based on the parameters passed:
7307 * - Sequence to enable CLKOUT_DP
7308 * - Sequence to enable CLKOUT_DP without spread
7309 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7310 */
7311static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7312 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007313{
7314 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007315 uint32_t reg, tmp;
7316
7317 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7318 with_spread = true;
7319 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7320 with_fdi, "LP PCH doesn't have FDI\n"))
7321 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007322
7323 mutex_lock(&dev_priv->dpio_lock);
7324
7325 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7326 tmp &= ~SBI_SSCCTL_DISABLE;
7327 tmp |= SBI_SSCCTL_PATHALT;
7328 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7329
7330 udelay(24);
7331
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007332 if (with_spread) {
7333 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7334 tmp &= ~SBI_SSCCTL_PATHALT;
7335 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007336
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007337 if (with_fdi) {
7338 lpt_reset_fdi_mphy(dev_priv);
7339 lpt_program_fdi_mphy(dev_priv);
7340 }
7341 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007342
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007343 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7344 SBI_GEN0 : SBI_DBUFF0;
7345 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7346 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7347 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007348
7349 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007350}
7351
Paulo Zanoni47701c32013-07-23 11:19:25 -03007352/* Sequence to disable CLKOUT_DP */
7353static void lpt_disable_clkout_dp(struct drm_device *dev)
7354{
7355 struct drm_i915_private *dev_priv = dev->dev_private;
7356 uint32_t reg, tmp;
7357
7358 mutex_lock(&dev_priv->dpio_lock);
7359
7360 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7361 SBI_GEN0 : SBI_DBUFF0;
7362 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7363 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7364 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7365
7366 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7367 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7368 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7369 tmp |= SBI_SSCCTL_PATHALT;
7370 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7371 udelay(32);
7372 }
7373 tmp |= SBI_SSCCTL_DISABLE;
7374 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7375 }
7376
7377 mutex_unlock(&dev_priv->dpio_lock);
7378}
7379
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007380static void lpt_init_pch_refclk(struct drm_device *dev)
7381{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007382 struct intel_encoder *encoder;
7383 bool has_vga = false;
7384
Damien Lespiaub2784e12014-08-05 11:29:37 +01007385 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007386 switch (encoder->type) {
7387 case INTEL_OUTPUT_ANALOG:
7388 has_vga = true;
7389 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007390 default:
7391 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007392 }
7393 }
7394
Paulo Zanoni47701c32013-07-23 11:19:25 -03007395 if (has_vga)
7396 lpt_enable_clkout_dp(dev, true, true);
7397 else
7398 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007399}
7400
Paulo Zanonidde86e22012-12-01 12:04:25 -02007401/*
7402 * Initialize reference clocks when the driver loads
7403 */
7404void intel_init_pch_refclk(struct drm_device *dev)
7405{
7406 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7407 ironlake_init_pch_refclk(dev);
7408 else if (HAS_PCH_LPT(dev))
7409 lpt_init_pch_refclk(dev);
7410}
7411
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007412static int ironlake_get_refclk(struct drm_crtc *crtc)
7413{
7414 struct drm_device *dev = crtc->dev;
7415 struct drm_i915_private *dev_priv = dev->dev_private;
7416 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007417 int num_connectors = 0;
7418 bool is_lvds = false;
7419
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007420 for_each_intel_encoder(dev, encoder) {
7421 if (encoder->new_crtc != to_intel_crtc(crtc))
7422 continue;
7423
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007424 switch (encoder->type) {
7425 case INTEL_OUTPUT_LVDS:
7426 is_lvds = true;
7427 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007428 default:
7429 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007430 }
7431 num_connectors++;
7432 }
7433
7434 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007435 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007436 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007437 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007438 }
7439
7440 return 120000;
7441}
7442
Daniel Vetter6ff93602013-04-19 11:24:36 +02007443static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007444{
7445 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7446 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7447 int pipe = intel_crtc->pipe;
7448 uint32_t val;
7449
Daniel Vetter78114072013-06-13 00:54:57 +02007450 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007451
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007452 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007453 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007454 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007455 break;
7456 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007457 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007458 break;
7459 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007460 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007461 break;
7462 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007463 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007464 break;
7465 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007466 /* Case prevented by intel_choose_pipe_bpp_dither. */
7467 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007468 }
7469
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007470 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007471 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7472
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007473 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007474 val |= PIPECONF_INTERLACED_ILK;
7475 else
7476 val |= PIPECONF_PROGRESSIVE;
7477
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007478 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007479 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007480
Paulo Zanonic8203562012-09-12 10:06:29 -03007481 I915_WRITE(PIPECONF(pipe), val);
7482 POSTING_READ(PIPECONF(pipe));
7483}
7484
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007485/*
7486 * Set up the pipe CSC unit.
7487 *
7488 * Currently only full range RGB to limited range RGB conversion
7489 * is supported, but eventually this should handle various
7490 * RGB<->YCbCr scenarios as well.
7491 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007492static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007493{
7494 struct drm_device *dev = crtc->dev;
7495 struct drm_i915_private *dev_priv = dev->dev_private;
7496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7497 int pipe = intel_crtc->pipe;
7498 uint16_t coeff = 0x7800; /* 1.0 */
7499
7500 /*
7501 * TODO: Check what kind of values actually come out of the pipe
7502 * with these coeff/postoff values and adjust to get the best
7503 * accuracy. Perhaps we even need to take the bpc value into
7504 * consideration.
7505 */
7506
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007507 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007508 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7509
7510 /*
7511 * GY/GU and RY/RU should be the other way around according
7512 * to BSpec, but reality doesn't agree. Just set them up in
7513 * a way that results in the correct picture.
7514 */
7515 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7516 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7517
7518 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7519 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7520
7521 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7522 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7523
7524 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7525 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7526 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7527
7528 if (INTEL_INFO(dev)->gen > 6) {
7529 uint16_t postoff = 0;
7530
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007531 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007532 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007533
7534 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7535 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7536 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7537
7538 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7539 } else {
7540 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7541
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007542 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007543 mode |= CSC_BLACK_SCREEN_OFFSET;
7544
7545 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7546 }
7547}
7548
Daniel Vetter6ff93602013-04-19 11:24:36 +02007549static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007550{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007551 struct drm_device *dev = crtc->dev;
7552 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007554 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007555 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007556 uint32_t val;
7557
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007558 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007559
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007560 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007561 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7562
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007563 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007564 val |= PIPECONF_INTERLACED_ILK;
7565 else
7566 val |= PIPECONF_PROGRESSIVE;
7567
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007568 I915_WRITE(PIPECONF(cpu_transcoder), val);
7569 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007570
7571 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7572 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007573
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05307574 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007575 val = 0;
7576
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007577 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007578 case 18:
7579 val |= PIPEMISC_DITHER_6_BPC;
7580 break;
7581 case 24:
7582 val |= PIPEMISC_DITHER_8_BPC;
7583 break;
7584 case 30:
7585 val |= PIPEMISC_DITHER_10_BPC;
7586 break;
7587 case 36:
7588 val |= PIPEMISC_DITHER_12_BPC;
7589 break;
7590 default:
7591 /* Case prevented by pipe_config_set_bpp. */
7592 BUG();
7593 }
7594
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007595 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007596 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7597
7598 I915_WRITE(PIPEMISC(pipe), val);
7599 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007600}
7601
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007602static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007603 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007604 intel_clock_t *clock,
7605 bool *has_reduced_clock,
7606 intel_clock_t *reduced_clock)
7607{
7608 struct drm_device *dev = crtc->dev;
7609 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007611 int refclk;
7612 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007613 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007614
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007615 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007616
7617 refclk = ironlake_get_refclk(crtc);
7618
7619 /*
7620 * Returns a set of divisors for the desired target clock with the given
7621 * refclk, or FALSE. The returned values represent the clock equation:
7622 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7623 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007624 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007625 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007626 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007627 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007628 if (!ret)
7629 return false;
7630
7631 if (is_lvds && dev_priv->lvds_downclock_avail) {
7632 /*
7633 * Ensure we match the reduced clock's P to the target clock.
7634 * If the clocks don't match, we can't switch the display clock
7635 * by using the FP0/FP1. In such case we will disable the LVDS
7636 * downclock feature.
7637 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007638 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007639 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007640 dev_priv->lvds_downclock,
7641 refclk, clock,
7642 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007643 }
7644
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007645 return true;
7646}
7647
Paulo Zanonid4b19312012-11-29 11:29:32 -02007648int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7649{
7650 /*
7651 * Account for spread spectrum to avoid
7652 * oversubscribing the link. Max center spread
7653 * is 2.5%; use 5% for safety's sake.
7654 */
7655 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007656 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007657}
7658
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007659static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007660{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007661 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007662}
7663
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007664static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007665 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007666 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007667 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007668{
7669 struct drm_crtc *crtc = &intel_crtc->base;
7670 struct drm_device *dev = crtc->dev;
7671 struct drm_i915_private *dev_priv = dev->dev_private;
7672 struct intel_encoder *intel_encoder;
7673 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007674 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007675 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007676
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007677 for_each_intel_encoder(dev, intel_encoder) {
7678 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7679 continue;
7680
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007681 switch (intel_encoder->type) {
7682 case INTEL_OUTPUT_LVDS:
7683 is_lvds = true;
7684 break;
7685 case INTEL_OUTPUT_SDVO:
7686 case INTEL_OUTPUT_HDMI:
7687 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007688 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007689 default:
7690 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007691 }
7692
7693 num_connectors++;
7694 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007695
Chris Wilsonc1858122010-12-03 21:35:48 +00007696 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007697 factor = 21;
7698 if (is_lvds) {
7699 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007700 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007701 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007702 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007703 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007704 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007705
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007706 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007707 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007708
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007709 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7710 *fp2 |= FP_CB_TUNE;
7711
Chris Wilson5eddb702010-09-11 13:48:45 +01007712 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007713
Eric Anholta07d6782011-03-30 13:01:08 -07007714 if (is_lvds)
7715 dpll |= DPLLB_MODE_LVDS;
7716 else
7717 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007718
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007719 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007720 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007721
7722 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007723 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007724 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007725 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007726
Eric Anholta07d6782011-03-30 13:01:08 -07007727 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007728 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007729 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007730 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007731
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007732 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007733 case 5:
7734 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7735 break;
7736 case 7:
7737 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7738 break;
7739 case 10:
7740 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7741 break;
7742 case 14:
7743 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7744 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007745 }
7746
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007747 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007748 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007749 else
7750 dpll |= PLL_REF_INPUT_DREFCLK;
7751
Daniel Vetter959e16d2013-06-05 13:34:21 +02007752 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007753}
7754
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007755static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7756 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007757{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007758 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007759 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007760 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007761 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007762 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007763 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007764
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007765 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007766
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007767 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7768 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7769
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007770 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007771 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007772 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007773 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7774 return -EINVAL;
7775 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007776 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007777 if (!crtc_state->clock_set) {
7778 crtc_state->dpll.n = clock.n;
7779 crtc_state->dpll.m1 = clock.m1;
7780 crtc_state->dpll.m2 = clock.m2;
7781 crtc_state->dpll.p1 = clock.p1;
7782 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007783 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007784
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007785 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007786 if (crtc_state->has_pch_encoder) {
7787 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007788 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007789 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007790
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007791 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007792 &fp, &reduced_clock,
7793 has_reduced_clock ? &fp2 : NULL);
7794
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007795 crtc_state->dpll_hw_state.dpll = dpll;
7796 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007797 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007798 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007799 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007800 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007801
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007802 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007803 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007804 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007805 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007806 return -EINVAL;
7807 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007808 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007809
Jani Nikulad330a952014-01-21 11:24:25 +02007810 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007811 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007812 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007813 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007814
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007815 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007816}
7817
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007818static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7819 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007820{
7821 struct drm_device *dev = crtc->base.dev;
7822 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007823 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007824
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007825 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7826 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7827 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7828 & ~TU_SIZE_MASK;
7829 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7830 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7831 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7832}
7833
7834static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7835 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007836 struct intel_link_m_n *m_n,
7837 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007838{
7839 struct drm_device *dev = crtc->base.dev;
7840 struct drm_i915_private *dev_priv = dev->dev_private;
7841 enum pipe pipe = crtc->pipe;
7842
7843 if (INTEL_INFO(dev)->gen >= 5) {
7844 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7845 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7846 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7847 & ~TU_SIZE_MASK;
7848 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7849 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7850 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007851 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7852 * gen < 8) and if DRRS is supported (to make sure the
7853 * registers are not unnecessarily read).
7854 */
7855 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007856 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007857 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7858 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7859 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7860 & ~TU_SIZE_MASK;
7861 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7862 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7863 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7864 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007865 } else {
7866 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7867 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7868 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7869 & ~TU_SIZE_MASK;
7870 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7871 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7872 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7873 }
7874}
7875
7876void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007877 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007878{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007879 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007880 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7881 else
7882 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007883 &pipe_config->dp_m_n,
7884 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007885}
7886
Daniel Vetter72419202013-04-04 13:28:53 +02007887static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007888 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02007889{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007890 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007891 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007892}
7893
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007894static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007895 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007896{
7897 struct drm_device *dev = crtc->base.dev;
7898 struct drm_i915_private *dev_priv = dev->dev_private;
7899 uint32_t tmp;
7900
7901 tmp = I915_READ(PS_CTL(crtc->pipe));
7902
7903 if (tmp & PS_ENABLE) {
7904 pipe_config->pch_pfit.enabled = true;
7905 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7906 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7907 }
7908}
7909
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007910static void
7911skylake_get_initial_plane_config(struct intel_crtc *crtc,
7912 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007913{
7914 struct drm_device *dev = crtc->base.dev;
7915 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00007916 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007917 int pipe = crtc->pipe;
7918 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007919 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007920 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007921 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007922
Damien Lespiaud9806c92015-01-21 14:07:19 +00007923 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007924 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007925 DRM_DEBUG_KMS("failed to alloc fb\n");
7926 return;
7927 }
7928
Damien Lespiau1b842c82015-01-21 13:50:54 +00007929 fb = &intel_fb->base;
7930
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007931 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00007932 if (!(val & PLANE_CTL_ENABLE))
7933 goto error;
7934
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007935 pixel_format = val & PLANE_CTL_FORMAT_MASK;
7936 fourcc = skl_format_to_fourcc(pixel_format,
7937 val & PLANE_CTL_ORDER_RGBX,
7938 val & PLANE_CTL_ALPHA_MASK);
7939 fb->pixel_format = fourcc;
7940 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
7941
Damien Lespiau40f46282015-02-27 11:15:21 +00007942 tiling = val & PLANE_CTL_TILED_MASK;
7943 switch (tiling) {
7944 case PLANE_CTL_TILED_LINEAR:
7945 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
7946 break;
7947 case PLANE_CTL_TILED_X:
7948 plane_config->tiling = I915_TILING_X;
7949 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7950 break;
7951 case PLANE_CTL_TILED_Y:
7952 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
7953 break;
7954 case PLANE_CTL_TILED_YF:
7955 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
7956 break;
7957 default:
7958 MISSING_CASE(tiling);
7959 goto error;
7960 }
7961
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007962 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
7963 plane_config->base = base;
7964
7965 offset = I915_READ(PLANE_OFFSET(pipe, 0));
7966
7967 val = I915_READ(PLANE_SIZE(pipe, 0));
7968 fb->height = ((val >> 16) & 0xfff) + 1;
7969 fb->width = ((val >> 0) & 0x1fff) + 1;
7970
7971 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00007972 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
7973 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007974 fb->pitches[0] = (val & 0x3ff) * stride_mult;
7975
7976 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007977 fb->pixel_format,
7978 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007979
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007980 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007981
7982 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7983 pipe_name(pipe), fb->width, fb->height,
7984 fb->bits_per_pixel, base, fb->pitches[0],
7985 plane_config->size);
7986
Damien Lespiau2d140302015-02-05 17:22:18 +00007987 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007988 return;
7989
7990error:
7991 kfree(fb);
7992}
7993
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007994static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007995 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007996{
7997 struct drm_device *dev = crtc->base.dev;
7998 struct drm_i915_private *dev_priv = dev->dev_private;
7999 uint32_t tmp;
8000
8001 tmp = I915_READ(PF_CTL(crtc->pipe));
8002
8003 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008004 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008005 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8006 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008007
8008 /* We currently do not free assignements of panel fitters on
8009 * ivb/hsw (since we don't use the higher upscaling modes which
8010 * differentiates them) so just WARN about this case for now. */
8011 if (IS_GEN7(dev)) {
8012 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8013 PF_PIPE_SEL_IVB(crtc->pipe));
8014 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008015 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008016}
8017
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008018static void
8019ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8020 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008021{
8022 struct drm_device *dev = crtc->base.dev;
8023 struct drm_i915_private *dev_priv = dev->dev_private;
8024 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008025 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008026 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008027 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008028 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008029 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008030
Damien Lespiau42a7b082015-02-05 19:35:13 +00008031 val = I915_READ(DSPCNTR(pipe));
8032 if (!(val & DISPLAY_PLANE_ENABLE))
8033 return;
8034
Damien Lespiaud9806c92015-01-21 14:07:19 +00008035 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008036 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008037 DRM_DEBUG_KMS("failed to alloc fb\n");
8038 return;
8039 }
8040
Damien Lespiau1b842c82015-01-21 13:50:54 +00008041 fb = &intel_fb->base;
8042
Daniel Vetter18c52472015-02-10 17:16:09 +00008043 if (INTEL_INFO(dev)->gen >= 4) {
8044 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008045 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008046 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8047 }
8048 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008049
8050 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008051 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008052 fb->pixel_format = fourcc;
8053 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008054
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008055 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008056 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008057 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008058 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008059 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008060 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008061 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008062 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008063 }
8064 plane_config->base = base;
8065
8066 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008067 fb->width = ((val >> 16) & 0xfff) + 1;
8068 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008069
8070 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008071 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008072
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008073 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008074 fb->pixel_format,
8075 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008076
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008077 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008078
Damien Lespiau2844a922015-01-20 12:51:48 +00008079 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8080 pipe_name(pipe), fb->width, fb->height,
8081 fb->bits_per_pixel, base, fb->pitches[0],
8082 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008083
Damien Lespiau2d140302015-02-05 17:22:18 +00008084 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008085}
8086
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008087static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008088 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008089{
8090 struct drm_device *dev = crtc->base.dev;
8091 struct drm_i915_private *dev_priv = dev->dev_private;
8092 uint32_t tmp;
8093
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008094 if (!intel_display_power_is_enabled(dev_priv,
8095 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008096 return false;
8097
Daniel Vettere143a212013-07-04 12:01:15 +02008098 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008099 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008100
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008101 tmp = I915_READ(PIPECONF(crtc->pipe));
8102 if (!(tmp & PIPECONF_ENABLE))
8103 return false;
8104
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008105 switch (tmp & PIPECONF_BPC_MASK) {
8106 case PIPECONF_6BPC:
8107 pipe_config->pipe_bpp = 18;
8108 break;
8109 case PIPECONF_8BPC:
8110 pipe_config->pipe_bpp = 24;
8111 break;
8112 case PIPECONF_10BPC:
8113 pipe_config->pipe_bpp = 30;
8114 break;
8115 case PIPECONF_12BPC:
8116 pipe_config->pipe_bpp = 36;
8117 break;
8118 default:
8119 break;
8120 }
8121
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008122 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8123 pipe_config->limited_color_range = true;
8124
Daniel Vetterab9412b2013-05-03 11:49:46 +02008125 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008126 struct intel_shared_dpll *pll;
8127
Daniel Vetter88adfff2013-03-28 10:42:01 +01008128 pipe_config->has_pch_encoder = true;
8129
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008130 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8131 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8132 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008133
8134 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008135
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008136 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02008137 pipe_config->shared_dpll =
8138 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008139 } else {
8140 tmp = I915_READ(PCH_DPLL_SEL);
8141 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8142 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
8143 else
8144 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
8145 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008146
8147 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8148
8149 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8150 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008151
8152 tmp = pipe_config->dpll_hw_state.dpll;
8153 pipe_config->pixel_multiplier =
8154 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8155 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008156
8157 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008158 } else {
8159 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008160 }
8161
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008162 intel_get_pipe_timings(crtc, pipe_config);
8163
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008164 ironlake_get_pfit_config(crtc, pipe_config);
8165
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008166 return true;
8167}
8168
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008169static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8170{
8171 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008172 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008173
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008174 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008175 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008176 pipe_name(crtc->pipe));
8177
Rob Clarke2c719b2014-12-15 13:56:32 -05008178 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8179 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
8180 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8181 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
8182 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
8183 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008184 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03008185 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05008186 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008187 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008188 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008189 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008190 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008191 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008192 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008193
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008194 /*
8195 * In theory we can still leave IRQs enabled, as long as only the HPD
8196 * interrupts remain enabled. We used to check for that, but since it's
8197 * gen-specific and since we only disable LCPLL after we fully disable
8198 * the interrupts, the check below should be enough.
8199 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008200 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008201}
8202
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008203static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8204{
8205 struct drm_device *dev = dev_priv->dev;
8206
8207 if (IS_HASWELL(dev))
8208 return I915_READ(D_COMP_HSW);
8209 else
8210 return I915_READ(D_COMP_BDW);
8211}
8212
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008213static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8214{
8215 struct drm_device *dev = dev_priv->dev;
8216
8217 if (IS_HASWELL(dev)) {
8218 mutex_lock(&dev_priv->rps.hw_lock);
8219 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8220 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03008221 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008222 mutex_unlock(&dev_priv->rps.hw_lock);
8223 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008224 I915_WRITE(D_COMP_BDW, val);
8225 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008226 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008227}
8228
8229/*
8230 * This function implements pieces of two sequences from BSpec:
8231 * - Sequence for display software to disable LCPLL
8232 * - Sequence for display software to allow package C8+
8233 * The steps implemented here are just the steps that actually touch the LCPLL
8234 * register. Callers should take care of disabling all the display engine
8235 * functions, doing the mode unset, fixing interrupts, etc.
8236 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008237static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8238 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008239{
8240 uint32_t val;
8241
8242 assert_can_disable_lcpll(dev_priv);
8243
8244 val = I915_READ(LCPLL_CTL);
8245
8246 if (switch_to_fclk) {
8247 val |= LCPLL_CD_SOURCE_FCLK;
8248 I915_WRITE(LCPLL_CTL, val);
8249
8250 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
8251 LCPLL_CD_SOURCE_FCLK_DONE, 1))
8252 DRM_ERROR("Switching to FCLK failed\n");
8253
8254 val = I915_READ(LCPLL_CTL);
8255 }
8256
8257 val |= LCPLL_PLL_DISABLE;
8258 I915_WRITE(LCPLL_CTL, val);
8259 POSTING_READ(LCPLL_CTL);
8260
8261 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
8262 DRM_ERROR("LCPLL still locked\n");
8263
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008264 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008265 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008266 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008267 ndelay(100);
8268
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008269 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8270 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008271 DRM_ERROR("D_COMP RCOMP still in progress\n");
8272
8273 if (allow_power_down) {
8274 val = I915_READ(LCPLL_CTL);
8275 val |= LCPLL_POWER_DOWN_ALLOW;
8276 I915_WRITE(LCPLL_CTL, val);
8277 POSTING_READ(LCPLL_CTL);
8278 }
8279}
8280
8281/*
8282 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8283 * source.
8284 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008285static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008286{
8287 uint32_t val;
8288
8289 val = I915_READ(LCPLL_CTL);
8290
8291 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8292 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8293 return;
8294
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008295 /*
8296 * Make sure we're not on PC8 state before disabling PC8, otherwise
8297 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008298 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008299 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008300
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008301 if (val & LCPLL_POWER_DOWN_ALLOW) {
8302 val &= ~LCPLL_POWER_DOWN_ALLOW;
8303 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008304 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008305 }
8306
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008307 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008308 val |= D_COMP_COMP_FORCE;
8309 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008310 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008311
8312 val = I915_READ(LCPLL_CTL);
8313 val &= ~LCPLL_PLL_DISABLE;
8314 I915_WRITE(LCPLL_CTL, val);
8315
8316 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
8317 DRM_ERROR("LCPLL not locked yet\n");
8318
8319 if (val & LCPLL_CD_SOURCE_FCLK) {
8320 val = I915_READ(LCPLL_CTL);
8321 val &= ~LCPLL_CD_SOURCE_FCLK;
8322 I915_WRITE(LCPLL_CTL, val);
8323
8324 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8325 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8326 DRM_ERROR("Switching back to LCPLL failed\n");
8327 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008328
Mika Kuoppala59bad942015-01-16 11:34:40 +02008329 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008330}
8331
Paulo Zanoni765dab672014-03-07 20:08:18 -03008332/*
8333 * Package states C8 and deeper are really deep PC states that can only be
8334 * reached when all the devices on the system allow it, so even if the graphics
8335 * device allows PC8+, it doesn't mean the system will actually get to these
8336 * states. Our driver only allows PC8+ when going into runtime PM.
8337 *
8338 * The requirements for PC8+ are that all the outputs are disabled, the power
8339 * well is disabled and most interrupts are disabled, and these are also
8340 * requirements for runtime PM. When these conditions are met, we manually do
8341 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8342 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8343 * hang the machine.
8344 *
8345 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8346 * the state of some registers, so when we come back from PC8+ we need to
8347 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8348 * need to take care of the registers kept by RC6. Notice that this happens even
8349 * if we don't put the device in PCI D3 state (which is what currently happens
8350 * because of the runtime PM support).
8351 *
8352 * For more, read "Display Sequences for Package C8" on the hardware
8353 * documentation.
8354 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008355void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008356{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008357 struct drm_device *dev = dev_priv->dev;
8358 uint32_t val;
8359
Paulo Zanonic67a4702013-08-19 13:18:09 -03008360 DRM_DEBUG_KMS("Enabling package C8+\n");
8361
Paulo Zanonic67a4702013-08-19 13:18:09 -03008362 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8363 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8364 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8365 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8366 }
8367
8368 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008369 hsw_disable_lcpll(dev_priv, true, true);
8370}
8371
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008372void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008373{
8374 struct drm_device *dev = dev_priv->dev;
8375 uint32_t val;
8376
Paulo Zanonic67a4702013-08-19 13:18:09 -03008377 DRM_DEBUG_KMS("Disabling package C8+\n");
8378
8379 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008380 lpt_init_pch_refclk(dev);
8381
8382 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8383 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8384 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8385 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8386 }
8387
8388 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008389}
8390
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008391static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8392 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008393{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008394 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008395 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008396
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008397 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008398
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008399 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008400}
8401
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008402static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8403 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008404 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008405{
Damien Lespiau3148ade2014-11-21 16:14:56 +00008406 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008407
8408 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8409 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8410
8411 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008412 case SKL_DPLL0:
8413 /*
8414 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8415 * of the shared DPLL framework and thus needs to be read out
8416 * separately
8417 */
8418 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8419 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8420 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008421 case SKL_DPLL1:
8422 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8423 break;
8424 case SKL_DPLL2:
8425 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8426 break;
8427 case SKL_DPLL3:
8428 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8429 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008430 }
8431}
8432
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008433static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8434 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008435 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008436{
8437 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8438
8439 switch (pipe_config->ddi_pll_sel) {
8440 case PORT_CLK_SEL_WRPLL1:
8441 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8442 break;
8443 case PORT_CLK_SEL_WRPLL2:
8444 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8445 break;
8446 }
8447}
8448
Daniel Vetter26804af2014-06-25 22:01:55 +03008449static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008450 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008451{
8452 struct drm_device *dev = crtc->base.dev;
8453 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008454 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008455 enum port port;
8456 uint32_t tmp;
8457
8458 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8459
8460 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8461
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008462 if (IS_SKYLAKE(dev))
8463 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8464 else
8465 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008466
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008467 if (pipe_config->shared_dpll >= 0) {
8468 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8469
8470 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8471 &pipe_config->dpll_hw_state));
8472 }
8473
Daniel Vetter26804af2014-06-25 22:01:55 +03008474 /*
8475 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8476 * DDI E. So just check whether this pipe is wired to DDI E and whether
8477 * the PCH transcoder is on.
8478 */
Damien Lespiauca370452013-12-03 13:56:24 +00008479 if (INTEL_INFO(dev)->gen < 9 &&
8480 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008481 pipe_config->has_pch_encoder = true;
8482
8483 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8484 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8485 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8486
8487 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8488 }
8489}
8490
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008491static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008492 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008493{
8494 struct drm_device *dev = crtc->base.dev;
8495 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008496 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008497 uint32_t tmp;
8498
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008499 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008500 POWER_DOMAIN_PIPE(crtc->pipe)))
8501 return false;
8502
Daniel Vettere143a212013-07-04 12:01:15 +02008503 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008504 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8505
Daniel Vettereccb1402013-05-22 00:50:22 +02008506 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8507 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8508 enum pipe trans_edp_pipe;
8509 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8510 default:
8511 WARN(1, "unknown pipe linked to edp transcoder\n");
8512 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8513 case TRANS_DDI_EDP_INPUT_A_ON:
8514 trans_edp_pipe = PIPE_A;
8515 break;
8516 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8517 trans_edp_pipe = PIPE_B;
8518 break;
8519 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8520 trans_edp_pipe = PIPE_C;
8521 break;
8522 }
8523
8524 if (trans_edp_pipe == crtc->pipe)
8525 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8526 }
8527
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008528 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008529 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008530 return false;
8531
Daniel Vettereccb1402013-05-22 00:50:22 +02008532 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008533 if (!(tmp & PIPECONF_ENABLE))
8534 return false;
8535
Daniel Vetter26804af2014-06-25 22:01:55 +03008536 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008537
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008538 intel_get_pipe_timings(crtc, pipe_config);
8539
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008540 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008541 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8542 if (IS_SKYLAKE(dev))
8543 skylake_get_pfit_config(crtc, pipe_config);
8544 else
8545 ironlake_get_pfit_config(crtc, pipe_config);
8546 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008547
Jesse Barnese59150d2014-01-07 13:30:45 -08008548 if (IS_HASWELL(dev))
8549 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8550 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008551
Clint Taylorebb69c92014-09-30 10:30:22 -07008552 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8553 pipe_config->pixel_multiplier =
8554 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8555 } else {
8556 pipe_config->pixel_multiplier = 1;
8557 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008558
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008559 return true;
8560}
8561
Chris Wilson560b85b2010-08-07 11:01:38 +01008562static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8563{
8564 struct drm_device *dev = crtc->dev;
8565 struct drm_i915_private *dev_priv = dev->dev_private;
8566 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008567 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008568
Ville Syrjälädc41c152014-08-13 11:57:05 +03008569 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008570 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
8571 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03008572 unsigned int stride = roundup_pow_of_two(width) * 4;
8573
8574 switch (stride) {
8575 default:
8576 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8577 width, stride);
8578 stride = 256;
8579 /* fallthrough */
8580 case 256:
8581 case 512:
8582 case 1024:
8583 case 2048:
8584 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008585 }
8586
Ville Syrjälädc41c152014-08-13 11:57:05 +03008587 cntl |= CURSOR_ENABLE |
8588 CURSOR_GAMMA_ENABLE |
8589 CURSOR_FORMAT_ARGB |
8590 CURSOR_STRIDE(stride);
8591
8592 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008593 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008594
Ville Syrjälädc41c152014-08-13 11:57:05 +03008595 if (intel_crtc->cursor_cntl != 0 &&
8596 (intel_crtc->cursor_base != base ||
8597 intel_crtc->cursor_size != size ||
8598 intel_crtc->cursor_cntl != cntl)) {
8599 /* On these chipsets we can only modify the base/size/stride
8600 * whilst the cursor is disabled.
8601 */
8602 I915_WRITE(_CURACNTR, 0);
8603 POSTING_READ(_CURACNTR);
8604 intel_crtc->cursor_cntl = 0;
8605 }
8606
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008607 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008608 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008609 intel_crtc->cursor_base = base;
8610 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008611
8612 if (intel_crtc->cursor_size != size) {
8613 I915_WRITE(CURSIZE, size);
8614 intel_crtc->cursor_size = size;
8615 }
8616
Chris Wilson4b0e3332014-05-30 16:35:26 +03008617 if (intel_crtc->cursor_cntl != cntl) {
8618 I915_WRITE(_CURACNTR, cntl);
8619 POSTING_READ(_CURACNTR);
8620 intel_crtc->cursor_cntl = cntl;
8621 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008622}
8623
8624static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8625{
8626 struct drm_device *dev = crtc->dev;
8627 struct drm_i915_private *dev_priv = dev->dev_private;
8628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8629 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008630 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008631
Chris Wilson4b0e3332014-05-30 16:35:26 +03008632 cntl = 0;
8633 if (base) {
8634 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08008635 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308636 case 64:
8637 cntl |= CURSOR_MODE_64_ARGB_AX;
8638 break;
8639 case 128:
8640 cntl |= CURSOR_MODE_128_ARGB_AX;
8641 break;
8642 case 256:
8643 cntl |= CURSOR_MODE_256_ARGB_AX;
8644 break;
8645 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08008646 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308647 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008648 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008649 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008650
8651 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8652 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008653 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008654
Matt Roper8e7d6882015-01-21 16:35:41 -08008655 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008656 cntl |= CURSOR_ROTATE_180;
8657
Chris Wilson4b0e3332014-05-30 16:35:26 +03008658 if (intel_crtc->cursor_cntl != cntl) {
8659 I915_WRITE(CURCNTR(pipe), cntl);
8660 POSTING_READ(CURCNTR(pipe));
8661 intel_crtc->cursor_cntl = cntl;
8662 }
8663
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008664 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008665 I915_WRITE(CURBASE(pipe), base);
8666 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008667
8668 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008669}
8670
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008671/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008672static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8673 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008674{
8675 struct drm_device *dev = crtc->dev;
8676 struct drm_i915_private *dev_priv = dev->dev_private;
8677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8678 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008679 int x = crtc->cursor_x;
8680 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008681 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008682
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008683 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008684 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008685
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008686 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008687 base = 0;
8688
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008689 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008690 base = 0;
8691
8692 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008693 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008694 base = 0;
8695
8696 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8697 x = -x;
8698 }
8699 pos |= x << CURSOR_X_SHIFT;
8700
8701 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008702 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008703 base = 0;
8704
8705 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8706 y = -y;
8707 }
8708 pos |= y << CURSOR_Y_SHIFT;
8709
Chris Wilson4b0e3332014-05-30 16:35:26 +03008710 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008711 return;
8712
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008713 I915_WRITE(CURPOS(pipe), pos);
8714
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008715 /* ILK+ do this automagically */
8716 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08008717 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008718 base += (intel_crtc->base.cursor->state->crtc_h *
8719 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008720 }
8721
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008722 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008723 i845_update_cursor(crtc, base);
8724 else
8725 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008726}
8727
Ville Syrjälädc41c152014-08-13 11:57:05 +03008728static bool cursor_size_ok(struct drm_device *dev,
8729 uint32_t width, uint32_t height)
8730{
8731 if (width == 0 || height == 0)
8732 return false;
8733
8734 /*
8735 * 845g/865g are special in that they are only limited by
8736 * the width of their cursors, the height is arbitrary up to
8737 * the precision of the register. Everything else requires
8738 * square cursors, limited to a few power-of-two sizes.
8739 */
8740 if (IS_845G(dev) || IS_I865G(dev)) {
8741 if ((width & 63) != 0)
8742 return false;
8743
8744 if (width > (IS_845G(dev) ? 64 : 512))
8745 return false;
8746
8747 if (height > 1023)
8748 return false;
8749 } else {
8750 switch (width | height) {
8751 case 256:
8752 case 128:
8753 if (IS_GEN2(dev))
8754 return false;
8755 case 64:
8756 break;
8757 default:
8758 return false;
8759 }
8760 }
8761
8762 return true;
8763}
8764
Jesse Barnes79e53942008-11-07 14:24:08 -08008765static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008766 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008767{
James Simmons72034252010-08-03 01:33:19 +01008768 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008770
James Simmons72034252010-08-03 01:33:19 +01008771 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008772 intel_crtc->lut_r[i] = red[i] >> 8;
8773 intel_crtc->lut_g[i] = green[i] >> 8;
8774 intel_crtc->lut_b[i] = blue[i] >> 8;
8775 }
8776
8777 intel_crtc_load_lut(crtc);
8778}
8779
Jesse Barnes79e53942008-11-07 14:24:08 -08008780/* VESA 640x480x72Hz mode to set on the pipe */
8781static struct drm_display_mode load_detect_mode = {
8782 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8783 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8784};
8785
Daniel Vettera8bb6812014-02-10 18:00:39 +01008786struct drm_framebuffer *
8787__intel_framebuffer_create(struct drm_device *dev,
8788 struct drm_mode_fb_cmd2 *mode_cmd,
8789 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008790{
8791 struct intel_framebuffer *intel_fb;
8792 int ret;
8793
8794 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8795 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008796 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008797 return ERR_PTR(-ENOMEM);
8798 }
8799
8800 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008801 if (ret)
8802 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008803
8804 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008805err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008806 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008807 kfree(intel_fb);
8808
8809 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008810}
8811
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008812static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008813intel_framebuffer_create(struct drm_device *dev,
8814 struct drm_mode_fb_cmd2 *mode_cmd,
8815 struct drm_i915_gem_object *obj)
8816{
8817 struct drm_framebuffer *fb;
8818 int ret;
8819
8820 ret = i915_mutex_lock_interruptible(dev);
8821 if (ret)
8822 return ERR_PTR(ret);
8823 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8824 mutex_unlock(&dev->struct_mutex);
8825
8826 return fb;
8827}
8828
Chris Wilsond2dff872011-04-19 08:36:26 +01008829static u32
8830intel_framebuffer_pitch_for_width(int width, int bpp)
8831{
8832 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8833 return ALIGN(pitch, 64);
8834}
8835
8836static u32
8837intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8838{
8839 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008840 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008841}
8842
8843static struct drm_framebuffer *
8844intel_framebuffer_create_for_mode(struct drm_device *dev,
8845 struct drm_display_mode *mode,
8846 int depth, int bpp)
8847{
8848 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008849 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008850
8851 obj = i915_gem_alloc_object(dev,
8852 intel_framebuffer_size_for_mode(mode, bpp));
8853 if (obj == NULL)
8854 return ERR_PTR(-ENOMEM);
8855
8856 mode_cmd.width = mode->hdisplay;
8857 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008858 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8859 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008860 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008861
8862 return intel_framebuffer_create(dev, &mode_cmd, obj);
8863}
8864
8865static struct drm_framebuffer *
8866mode_fits_in_fbdev(struct drm_device *dev,
8867 struct drm_display_mode *mode)
8868{
Daniel Vetter4520f532013-10-09 09:18:51 +02008869#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008870 struct drm_i915_private *dev_priv = dev->dev_private;
8871 struct drm_i915_gem_object *obj;
8872 struct drm_framebuffer *fb;
8873
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008874 if (!dev_priv->fbdev)
8875 return NULL;
8876
8877 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008878 return NULL;
8879
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008880 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008881 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008882
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008883 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008884 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8885 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008886 return NULL;
8887
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008888 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008889 return NULL;
8890
8891 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008892#else
8893 return NULL;
8894#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008895}
8896
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008897bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008898 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008899 struct intel_load_detect_pipe *old,
8900 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008901{
8902 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008903 struct intel_encoder *intel_encoder =
8904 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008905 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008906 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008907 struct drm_crtc *crtc = NULL;
8908 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008909 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008910 struct drm_mode_config *config = &dev->mode_config;
8911 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008912
Chris Wilsond2dff872011-04-19 08:36:26 +01008913 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008914 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008915 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008916
Rob Clark51fd3712013-11-19 12:10:12 -05008917retry:
8918 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8919 if (ret)
8920 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008921
Jesse Barnes79e53942008-11-07 14:24:08 -08008922 /*
8923 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008924 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008925 * - if the connector already has an assigned crtc, use it (but make
8926 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008927 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008928 * - try to find the first unused crtc that can drive this connector,
8929 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008930 */
8931
8932 /* See if we already have a CRTC for this connector */
8933 if (encoder->crtc) {
8934 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008935
Rob Clark51fd3712013-11-19 12:10:12 -05008936 ret = drm_modeset_lock(&crtc->mutex, ctx);
8937 if (ret)
8938 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008939 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8940 if (ret)
8941 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008942
Daniel Vetter24218aa2012-08-12 19:27:11 +02008943 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008944 old->load_detect_temp = false;
8945
8946 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008947 if (connector->dpms != DRM_MODE_DPMS_ON)
8948 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008949
Chris Wilson71731882011-04-19 23:10:58 +01008950 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008951 }
8952
8953 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008954 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008955 i++;
8956 if (!(encoder->possible_crtcs & (1 << i)))
8957 continue;
Matt Roper83d65732015-02-25 13:12:16 -08008958 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +03008959 continue;
8960 /* This can occur when applying the pipe A quirk on resume. */
8961 if (to_intel_crtc(possible_crtc)->new_enabled)
8962 continue;
8963
8964 crtc = possible_crtc;
8965 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008966 }
8967
8968 /*
8969 * If we didn't find an unused CRTC, don't use any.
8970 */
8971 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008972 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008973 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008974 }
8975
Rob Clark51fd3712013-11-19 12:10:12 -05008976 ret = drm_modeset_lock(&crtc->mutex, ctx);
8977 if (ret)
8978 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008979 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8980 if (ret)
8981 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008982 intel_encoder->new_crtc = to_intel_crtc(crtc);
8983 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008984
8985 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008986 intel_crtc->new_enabled = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008987 intel_crtc->new_config = intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008988 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008989 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008990 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008991
Chris Wilson64927112011-04-20 07:25:26 +01008992 if (!mode)
8993 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008994
Chris Wilsond2dff872011-04-19 08:36:26 +01008995 /* We need a framebuffer large enough to accommodate all accesses
8996 * that the plane may generate whilst we perform load detection.
8997 * We can not rely on the fbcon either being present (we get called
8998 * during its initialisation to detect all boot displays, or it may
8999 * not even exist) or that it is large enough to satisfy the
9000 * requested mode.
9001 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009002 fb = mode_fits_in_fbdev(dev, mode);
9003 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009004 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009005 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
9006 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009007 } else
9008 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009009 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009010 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009011 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009012 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009013
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009014 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01009015 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01009016 if (old->release_fb)
9017 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009018 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009019 }
Daniel Vetter9128b042015-03-03 17:31:21 +01009020 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +01009021
Jesse Barnes79e53942008-11-07 14:24:08 -08009022 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009023 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009024 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009025
9026 fail:
Matt Roper83d65732015-02-25 13:12:16 -08009027 intel_crtc->new_enabled = crtc->state->enable;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009028 if (intel_crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009029 intel_crtc->new_config = intel_crtc->config;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009030 else
9031 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05009032fail_unlock:
9033 if (ret == -EDEADLK) {
9034 drm_modeset_backoff(ctx);
9035 goto retry;
9036 }
9037
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009038 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009039}
9040
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009041void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03009042 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08009043{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009044 struct intel_encoder *intel_encoder =
9045 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009046 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01009047 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08009049
Chris Wilsond2dff872011-04-19 08:36:26 +01009050 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009051 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009052 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009053
Chris Wilson8261b192011-04-19 23:18:09 +01009054 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02009055 to_intel_connector(connector)->new_encoder = NULL;
9056 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009057 intel_crtc->new_enabled = false;
9058 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02009059 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01009060
Daniel Vetter36206362012-12-10 20:42:17 +01009061 if (old->release_fb) {
9062 drm_framebuffer_unregister_private(old->release_fb);
9063 drm_framebuffer_unreference(old->release_fb);
9064 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009065
Chris Wilson0622a532011-04-21 09:32:11 +01009066 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009067 }
9068
Eric Anholtc751ce42010-03-25 11:48:48 -07009069 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02009070 if (old->dpms_mode != DRM_MODE_DPMS_ON)
9071 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009072}
9073
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009074static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009075 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009076{
9077 struct drm_i915_private *dev_priv = dev->dev_private;
9078 u32 dpll = pipe_config->dpll_hw_state.dpll;
9079
9080 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009081 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009082 else if (HAS_PCH_SPLIT(dev))
9083 return 120000;
9084 else if (!IS_GEN2(dev))
9085 return 96000;
9086 else
9087 return 48000;
9088}
9089
Jesse Barnes79e53942008-11-07 14:24:08 -08009090/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009091static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009092 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009093{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009094 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009095 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009096 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009097 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009098 u32 fp;
9099 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009100 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009101
9102 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009103 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009104 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009105 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009106
9107 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009108 if (IS_PINEVIEW(dev)) {
9109 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9110 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009111 } else {
9112 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9113 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9114 }
9115
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009116 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009117 if (IS_PINEVIEW(dev))
9118 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9119 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009120 else
9121 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009122 DPLL_FPA01_P1_POST_DIV_SHIFT);
9123
9124 switch (dpll & DPLL_MODE_MASK) {
9125 case DPLLB_MODE_DAC_SERIAL:
9126 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9127 5 : 10;
9128 break;
9129 case DPLLB_MODE_LVDS:
9130 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9131 7 : 14;
9132 break;
9133 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009134 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009135 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009136 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009137 }
9138
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009139 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009140 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009141 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009142 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009143 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02009144 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009145 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009146
9147 if (is_lvds) {
9148 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9149 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009150
9151 if (lvds & LVDS_CLKB_POWER_UP)
9152 clock.p2 = 7;
9153 else
9154 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009155 } else {
9156 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9157 clock.p1 = 2;
9158 else {
9159 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9160 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9161 }
9162 if (dpll & PLL_P2_DIVIDE_BY_4)
9163 clock.p2 = 4;
9164 else
9165 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009166 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009167
9168 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009169 }
9170
Ville Syrjälä18442d02013-09-13 16:00:08 +03009171 /*
9172 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009173 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009174 * encoder's get_config() function.
9175 */
9176 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009177}
9178
Ville Syrjälä6878da02013-09-13 15:59:11 +03009179int intel_dotclock_calculate(int link_freq,
9180 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009181{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009182 /*
9183 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009184 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009185 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009186 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009187 *
9188 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009189 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009190 */
9191
Ville Syrjälä6878da02013-09-13 15:59:11 +03009192 if (!m_n->link_n)
9193 return 0;
9194
9195 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9196}
9197
Ville Syrjälä18442d02013-09-13 16:00:08 +03009198static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009199 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009200{
9201 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009202
9203 /* read out port_clock from the DPLL */
9204 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009205
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009206 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03009207 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01009208 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03009209 * agree once we know their relationship in the encoder's
9210 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009211 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009212 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03009213 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
9214 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009215}
9216
9217/** Returns the currently programmed mode of the given pipe. */
9218struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9219 struct drm_crtc *crtc)
9220{
Jesse Barnes548f2452011-02-17 10:40:53 -08009221 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009223 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009224 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009225 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009226 int htot = I915_READ(HTOTAL(cpu_transcoder));
9227 int hsync = I915_READ(HSYNC(cpu_transcoder));
9228 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9229 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009230 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009231
9232 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9233 if (!mode)
9234 return NULL;
9235
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009236 /*
9237 * Construct a pipe_config sufficient for getting the clock info
9238 * back out of crtc_clock_get.
9239 *
9240 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9241 * to use a real value here instead.
9242 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03009243 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009244 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009245 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9246 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9247 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009248 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9249
Ville Syrjälä773ae032013-09-23 17:48:20 +03009250 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009251 mode->hdisplay = (htot & 0xffff) + 1;
9252 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9253 mode->hsync_start = (hsync & 0xffff) + 1;
9254 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9255 mode->vdisplay = (vtot & 0xffff) + 1;
9256 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9257 mode->vsync_start = (vsync & 0xffff) + 1;
9258 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9259
9260 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009261
9262 return mode;
9263}
9264
Jesse Barnes652c3932009-08-17 13:31:43 -07009265static void intel_decrease_pllclock(struct drm_crtc *crtc)
9266{
9267 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009268 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009270
Sonika Jindalbaff2962014-07-22 11:16:35 +05309271 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009272 return;
9273
9274 if (!dev_priv->lvds_downclock_avail)
9275 return;
9276
9277 /*
9278 * Since this is called by a timer, we should never get here in
9279 * the manual case.
9280 */
9281 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009282 int pipe = intel_crtc->pipe;
9283 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009284 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009285
Zhao Yakui44d98a62009-10-09 11:39:40 +08009286 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009287
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009288 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009289
Chris Wilson074b5e12012-05-02 12:07:06 +01009290 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009291 dpll |= DISPLAY_RATE_SELECT_FPA1;
9292 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009293 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009294 dpll = I915_READ(dpll_reg);
9295 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009296 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009297 }
9298
9299}
9300
Chris Wilsonf047e392012-07-21 12:31:41 +01009301void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009302{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009303 struct drm_i915_private *dev_priv = dev->dev_private;
9304
Chris Wilsonf62a0072014-02-21 17:55:39 +00009305 if (dev_priv->mm.busy)
9306 return;
9307
Paulo Zanoni43694d62014-03-07 20:08:08 -03009308 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009309 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00009310 if (INTEL_INFO(dev)->gen >= 6)
9311 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009312 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009313}
9314
9315void intel_mark_idle(struct drm_device *dev)
9316{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009317 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009318 struct drm_crtc *crtc;
9319
Chris Wilsonf62a0072014-02-21 17:55:39 +00009320 if (!dev_priv->mm.busy)
9321 return;
9322
9323 dev_priv->mm.busy = false;
9324
Jani Nikulad330a952014-01-21 11:24:25 +02009325 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009326 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009327
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009328 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009329 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009330 continue;
9331
9332 intel_decrease_pllclock(crtc);
9333 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009334
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009335 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009336 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009337
9338out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009339 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009340}
9341
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009342static void intel_crtc_set_state(struct intel_crtc *crtc,
9343 struct intel_crtc_state *crtc_state)
9344{
9345 kfree(crtc->config);
9346 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02009347 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009348}
9349
Jesse Barnes79e53942008-11-07 14:24:08 -08009350static void intel_crtc_destroy(struct drm_crtc *crtc)
9351{
9352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009353 struct drm_device *dev = crtc->dev;
9354 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009355
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009356 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009357 work = intel_crtc->unpin_work;
9358 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009359 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009360
9361 if (work) {
9362 cancel_work_sync(&work->work);
9363 kfree(work);
9364 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009365
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009366 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009367 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009368
Jesse Barnes79e53942008-11-07 14:24:08 -08009369 kfree(intel_crtc);
9370}
9371
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009372static void intel_unpin_work_fn(struct work_struct *__work)
9373{
9374 struct intel_unpin_work *work =
9375 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009376 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009377 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009378
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009379 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00009380 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +00009381 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009382
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009383 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00009384
9385 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00009386 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009387 mutex_unlock(&dev->struct_mutex);
9388
Daniel Vetterf99d7062014-06-19 16:01:59 +02009389 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +00009390 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009391
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009392 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9393 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9394
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009395 kfree(work);
9396}
9397
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009398static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009399 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009400{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009401 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9402 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009403 unsigned long flags;
9404
9405 /* Ignore early vblank irqs */
9406 if (intel_crtc == NULL)
9407 return;
9408
Daniel Vetterf3260382014-09-15 14:55:23 +02009409 /*
9410 * This is called both by irq handlers and the reset code (to complete
9411 * lost pageflips) so needs the full irqsave spinlocks.
9412 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009413 spin_lock_irqsave(&dev->event_lock, flags);
9414 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009415
9416 /* Ensure we don't miss a work->pending update ... */
9417 smp_rmb();
9418
9419 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009420 spin_unlock_irqrestore(&dev->event_lock, flags);
9421 return;
9422 }
9423
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009424 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009425
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009426 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009427}
9428
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009429void intel_finish_page_flip(struct drm_device *dev, int pipe)
9430{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009431 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009432 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9433
Mario Kleiner49b14a52010-12-09 07:00:07 +01009434 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009435}
9436
9437void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9438{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009439 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009440 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9441
Mario Kleiner49b14a52010-12-09 07:00:07 +01009442 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009443}
9444
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009445/* Is 'a' after or equal to 'b'? */
9446static bool g4x_flip_count_after_eq(u32 a, u32 b)
9447{
9448 return !((a - b) & 0x80000000);
9449}
9450
9451static bool page_flip_finished(struct intel_crtc *crtc)
9452{
9453 struct drm_device *dev = crtc->base.dev;
9454 struct drm_i915_private *dev_priv = dev->dev_private;
9455
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009456 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9457 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9458 return true;
9459
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009460 /*
9461 * The relevant registers doen't exist on pre-ctg.
9462 * As the flip done interrupt doesn't trigger for mmio
9463 * flips on gmch platforms, a flip count check isn't
9464 * really needed there. But since ctg has the registers,
9465 * include it in the check anyway.
9466 */
9467 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9468 return true;
9469
9470 /*
9471 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9472 * used the same base address. In that case the mmio flip might
9473 * have completed, but the CS hasn't even executed the flip yet.
9474 *
9475 * A flip count check isn't enough as the CS might have updated
9476 * the base address just after start of vblank, but before we
9477 * managed to process the interrupt. This means we'd complete the
9478 * CS flip too soon.
9479 *
9480 * Combining both checks should get us a good enough result. It may
9481 * still happen that the CS flip has been executed, but has not
9482 * yet actually completed. But in case the base address is the same
9483 * anyway, we don't really care.
9484 */
9485 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9486 crtc->unpin_work->gtt_offset &&
9487 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9488 crtc->unpin_work->flip_count);
9489}
9490
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009491void intel_prepare_page_flip(struct drm_device *dev, int plane)
9492{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009493 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009494 struct intel_crtc *intel_crtc =
9495 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9496 unsigned long flags;
9497
Daniel Vetterf3260382014-09-15 14:55:23 +02009498
9499 /*
9500 * This is called both by irq handlers and the reset code (to complete
9501 * lost pageflips) so needs the full irqsave spinlocks.
9502 *
9503 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009504 * generate a page-flip completion irq, i.e. every modeset
9505 * is also accompanied by a spurious intel_prepare_page_flip().
9506 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009507 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009508 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009509 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009510 spin_unlock_irqrestore(&dev->event_lock, flags);
9511}
9512
Robin Schroereba905b2014-05-18 02:24:50 +02009513static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009514{
9515 /* Ensure that the work item is consistent when activating it ... */
9516 smp_wmb();
9517 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9518 /* and that it is marked active as soon as the irq could fire. */
9519 smp_wmb();
9520}
9521
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009522static int intel_gen2_queue_flip(struct drm_device *dev,
9523 struct drm_crtc *crtc,
9524 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009525 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009526 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009527 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009528{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009530 u32 flip_mask;
9531 int ret;
9532
Daniel Vetter6d90c952012-04-26 23:28:05 +02009533 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009534 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009535 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009536
9537 /* Can't queue multiple flips, so wait for the previous
9538 * one to finish before executing the next.
9539 */
9540 if (intel_crtc->plane)
9541 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9542 else
9543 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009544 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9545 intel_ring_emit(ring, MI_NOOP);
9546 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9547 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9548 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009549 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009550 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009551
9552 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009553 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009554 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009555}
9556
9557static int intel_gen3_queue_flip(struct drm_device *dev,
9558 struct drm_crtc *crtc,
9559 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009560 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009561 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009562 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009563{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009565 u32 flip_mask;
9566 int ret;
9567
Daniel Vetter6d90c952012-04-26 23:28:05 +02009568 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009569 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009570 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009571
9572 if (intel_crtc->plane)
9573 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9574 else
9575 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009576 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9577 intel_ring_emit(ring, MI_NOOP);
9578 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9579 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9580 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009581 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009582 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009583
Chris Wilsone7d841c2012-12-03 11:36:30 +00009584 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009585 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009586 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009587}
9588
9589static int intel_gen4_queue_flip(struct drm_device *dev,
9590 struct drm_crtc *crtc,
9591 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009592 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009593 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009594 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009595{
9596 struct drm_i915_private *dev_priv = dev->dev_private;
9597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9598 uint32_t pf, pipesrc;
9599 int ret;
9600
Daniel Vetter6d90c952012-04-26 23:28:05 +02009601 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009602 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009603 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009604
9605 /* i965+ uses the linear or tiled offsets from the
9606 * Display Registers (which do not change across a page-flip)
9607 * so we need only reprogram the base address.
9608 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009609 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9610 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9611 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009612 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009613 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009614
9615 /* XXX Enabling the panel-fitter across page-flip is so far
9616 * untested on non-native modes, so ignore it for now.
9617 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9618 */
9619 pf = 0;
9620 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009621 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009622
9623 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009624 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009625 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009626}
9627
9628static int intel_gen6_queue_flip(struct drm_device *dev,
9629 struct drm_crtc *crtc,
9630 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009631 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009632 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009633 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009634{
9635 struct drm_i915_private *dev_priv = dev->dev_private;
9636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9637 uint32_t pf, pipesrc;
9638 int ret;
9639
Daniel Vetter6d90c952012-04-26 23:28:05 +02009640 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009641 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009642 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009643
Daniel Vetter6d90c952012-04-26 23:28:05 +02009644 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9645 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9646 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009647 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009648
Chris Wilson99d9acd2012-04-17 20:37:00 +01009649 /* Contrary to the suggestions in the documentation,
9650 * "Enable Panel Fitter" does not seem to be required when page
9651 * flipping with a non-native mode, and worse causes a normal
9652 * modeset to fail.
9653 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9654 */
9655 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009656 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009657 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009658
9659 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009660 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009661 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009662}
9663
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009664static int intel_gen7_queue_flip(struct drm_device *dev,
9665 struct drm_crtc *crtc,
9666 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009667 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009668 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009669 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009670{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009671 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009672 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009673 int len, ret;
9674
Robin Schroereba905b2014-05-18 02:24:50 +02009675 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009676 case PLANE_A:
9677 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9678 break;
9679 case PLANE_B:
9680 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9681 break;
9682 case PLANE_C:
9683 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9684 break;
9685 default:
9686 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009687 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009688 }
9689
Chris Wilsonffe74d72013-08-26 20:58:12 +01009690 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009691 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009692 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009693 /*
9694 * On Gen 8, SRM is now taking an extra dword to accommodate
9695 * 48bits addresses, and we need a NOOP for the batch size to
9696 * stay even.
9697 */
9698 if (IS_GEN8(dev))
9699 len += 2;
9700 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009701
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009702 /*
9703 * BSpec MI_DISPLAY_FLIP for IVB:
9704 * "The full packet must be contained within the same cache line."
9705 *
9706 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9707 * cacheline, if we ever start emitting more commands before
9708 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9709 * then do the cacheline alignment, and finally emit the
9710 * MI_DISPLAY_FLIP.
9711 */
9712 ret = intel_ring_cacheline_align(ring);
9713 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009714 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009715
Chris Wilsonffe74d72013-08-26 20:58:12 +01009716 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009717 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009718 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009719
Chris Wilsonffe74d72013-08-26 20:58:12 +01009720 /* Unmask the flip-done completion message. Note that the bspec says that
9721 * we should do this for both the BCS and RCS, and that we must not unmask
9722 * more than one flip event at any time (or ensure that one flip message
9723 * can be sent by waiting for flip-done prior to queueing new flips).
9724 * Experimentation says that BCS works despite DERRMR masking all
9725 * flip-done completion events and that unmasking all planes at once
9726 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9727 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9728 */
9729 if (ring->id == RCS) {
9730 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9731 intel_ring_emit(ring, DERRMR);
9732 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9733 DERRMR_PIPEB_PRI_FLIP_DONE |
9734 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009735 if (IS_GEN8(dev))
9736 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9737 MI_SRM_LRM_GLOBAL_GTT);
9738 else
9739 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9740 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009741 intel_ring_emit(ring, DERRMR);
9742 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009743 if (IS_GEN8(dev)) {
9744 intel_ring_emit(ring, 0);
9745 intel_ring_emit(ring, MI_NOOP);
9746 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009747 }
9748
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009749 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009750 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009751 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009752 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009753
9754 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009755 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009756 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009757}
9758
Sourab Gupta84c33a62014-06-02 16:47:17 +05309759static bool use_mmio_flip(struct intel_engine_cs *ring,
9760 struct drm_i915_gem_object *obj)
9761{
9762 /*
9763 * This is not being used for older platforms, because
9764 * non-availability of flip done interrupt forces us to use
9765 * CS flips. Older platforms derive flip done using some clever
9766 * tricks involving the flip_pending status bits and vblank irqs.
9767 * So using MMIO flips there would disrupt this mechanism.
9768 */
9769
Chris Wilson8e09bf82014-07-08 10:40:30 +01009770 if (ring == NULL)
9771 return true;
9772
Sourab Gupta84c33a62014-06-02 16:47:17 +05309773 if (INTEL_INFO(ring->dev)->gen < 5)
9774 return false;
9775
9776 if (i915.use_mmio_flip < 0)
9777 return false;
9778 else if (i915.use_mmio_flip > 0)
9779 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009780 else if (i915.enable_execlists)
9781 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309782 else
John Harrison41c52412014-11-24 18:49:43 +00009783 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309784}
9785
Damien Lespiauff944562014-11-20 14:58:16 +00009786static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9787{
9788 struct drm_device *dev = intel_crtc->base.dev;
9789 struct drm_i915_private *dev_priv = dev->dev_private;
9790 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9791 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9792 struct drm_i915_gem_object *obj = intel_fb->obj;
9793 const enum pipe pipe = intel_crtc->pipe;
9794 u32 ctl, stride;
9795
9796 ctl = I915_READ(PLANE_CTL(pipe, 0));
9797 ctl &= ~PLANE_CTL_TILED_MASK;
9798 if (obj->tiling_mode == I915_TILING_X)
9799 ctl |= PLANE_CTL_TILED_X;
9800
9801 /*
9802 * The stride is either expressed as a multiple of 64 bytes chunks for
9803 * linear buffers or in number of tiles for tiled buffers.
9804 */
9805 stride = fb->pitches[0] >> 6;
9806 if (obj->tiling_mode == I915_TILING_X)
9807 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9808
9809 /*
9810 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9811 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9812 */
9813 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9814 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9815
9816 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9817 POSTING_READ(PLANE_SURF(pipe, 0));
9818}
9819
9820static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309821{
9822 struct drm_device *dev = intel_crtc->base.dev;
9823 struct drm_i915_private *dev_priv = dev->dev_private;
9824 struct intel_framebuffer *intel_fb =
9825 to_intel_framebuffer(intel_crtc->base.primary->fb);
9826 struct drm_i915_gem_object *obj = intel_fb->obj;
9827 u32 dspcntr;
9828 u32 reg;
9829
Sourab Gupta84c33a62014-06-02 16:47:17 +05309830 reg = DSPCNTR(intel_crtc->plane);
9831 dspcntr = I915_READ(reg);
9832
Damien Lespiauc5d97472014-10-25 00:11:11 +01009833 if (obj->tiling_mode != I915_TILING_NONE)
9834 dspcntr |= DISPPLANE_TILED;
9835 else
9836 dspcntr &= ~DISPPLANE_TILED;
9837
Sourab Gupta84c33a62014-06-02 16:47:17 +05309838 I915_WRITE(reg, dspcntr);
9839
9840 I915_WRITE(DSPSURF(intel_crtc->plane),
9841 intel_crtc->unpin_work->gtt_offset);
9842 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009843
Damien Lespiauff944562014-11-20 14:58:16 +00009844}
9845
9846/*
9847 * XXX: This is the temporary way to update the plane registers until we get
9848 * around to using the usual plane update functions for MMIO flips
9849 */
9850static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9851{
9852 struct drm_device *dev = intel_crtc->base.dev;
9853 bool atomic_update;
9854 u32 start_vbl_count;
9855
9856 intel_mark_page_flip_active(intel_crtc);
9857
9858 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9859
9860 if (INTEL_INFO(dev)->gen >= 9)
9861 skl_do_mmio_flip(intel_crtc);
9862 else
9863 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9864 ilk_do_mmio_flip(intel_crtc);
9865
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009866 if (atomic_update)
9867 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309868}
9869
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009870static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309871{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009872 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009873 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009874 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309875
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009876 mmio_flip = &crtc->mmio_flip;
9877 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009878 WARN_ON(__i915_wait_request(mmio_flip->req,
9879 crtc->reset_counter,
9880 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309881
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009882 intel_do_mmio_flip(crtc);
9883 if (mmio_flip->req) {
9884 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009885 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009886 mutex_unlock(&crtc->base.dev->struct_mutex);
9887 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309888}
9889
9890static int intel_queue_mmio_flip(struct drm_device *dev,
9891 struct drm_crtc *crtc,
9892 struct drm_framebuffer *fb,
9893 struct drm_i915_gem_object *obj,
9894 struct intel_engine_cs *ring,
9895 uint32_t flags)
9896{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309898
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009899 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9900 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309901
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009902 schedule_work(&intel_crtc->mmio_flip.work);
9903
Sourab Gupta84c33a62014-06-02 16:47:17 +05309904 return 0;
9905}
9906
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009907static int intel_default_queue_flip(struct drm_device *dev,
9908 struct drm_crtc *crtc,
9909 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009910 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009911 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009912 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009913{
9914 return -ENODEV;
9915}
9916
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009917static bool __intel_pageflip_stall_check(struct drm_device *dev,
9918 struct drm_crtc *crtc)
9919{
9920 struct drm_i915_private *dev_priv = dev->dev_private;
9921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9922 struct intel_unpin_work *work = intel_crtc->unpin_work;
9923 u32 addr;
9924
9925 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9926 return true;
9927
9928 if (!work->enable_stall_check)
9929 return false;
9930
9931 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009932 if (work->flip_queued_req &&
9933 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009934 return false;
9935
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009936 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009937 }
9938
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009939 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009940 return false;
9941
9942 /* Potential stall - if we see that the flip has happened,
9943 * assume a missed interrupt. */
9944 if (INTEL_INFO(dev)->gen >= 4)
9945 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9946 else
9947 addr = I915_READ(DSPADDR(intel_crtc->plane));
9948
9949 /* There is a potential issue here with a false positive after a flip
9950 * to the same address. We could address this by checking for a
9951 * non-incrementing frame counter.
9952 */
9953 return addr == work->gtt_offset;
9954}
9955
9956void intel_check_page_flip(struct drm_device *dev, int pipe)
9957{
9958 struct drm_i915_private *dev_priv = dev->dev_private;
9959 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009961
Dave Gordon6c51d462015-03-06 15:34:26 +00009962 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009963
9964 if (crtc == NULL)
9965 return;
9966
Daniel Vetterf3260382014-09-15 14:55:23 +02009967 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009968 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9969 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009970 intel_crtc->unpin_work->flip_queued_vblank,
9971 drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009972 page_flip_completed(intel_crtc);
9973 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009974 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009975}
9976
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009977static int intel_crtc_page_flip(struct drm_crtc *crtc,
9978 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009979 struct drm_pending_vblank_event *event,
9980 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009981{
9982 struct drm_device *dev = crtc->dev;
9983 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009984 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009985 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009986 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009987 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +02009988 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009989 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009990 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009991 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009992
Matt Roper2ff8fde2014-07-08 07:50:07 -07009993 /*
9994 * drm_mode_page_flip_ioctl() should already catch this, but double
9995 * check to be safe. In the future we may enable pageflipping from
9996 * a disabled primary plane.
9997 */
9998 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9999 return -EBUSY;
10000
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010001 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070010002 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010003 return -EINVAL;
10004
10005 /*
10006 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10007 * Note that pitch changes could also affect these register.
10008 */
10009 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070010010 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10011 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010012 return -EINVAL;
10013
Chris Wilsonf900db42014-02-20 09:26:13 +000010014 if (i915_terminally_wedged(&dev_priv->gpu_error))
10015 goto out_hang;
10016
Daniel Vetterb14c5672013-09-19 12:18:32 +020010017 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010018 if (work == NULL)
10019 return -ENOMEM;
10020
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010021 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010022 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010023 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010024 INIT_WORK(&work->work, intel_unpin_work_fn);
10025
Daniel Vetter87b6b102014-05-15 15:33:46 +020010026 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010027 if (ret)
10028 goto free_work;
10029
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010030 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010031 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010032 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010033 /* Before declaring the flip queue wedged, check if
10034 * the hardware completed the operation behind our backs.
10035 */
10036 if (__intel_pageflip_stall_check(dev, crtc)) {
10037 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10038 page_flip_completed(intel_crtc);
10039 } else {
10040 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010041 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010010042
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010043 drm_crtc_vblank_put(crtc);
10044 kfree(work);
10045 return -EBUSY;
10046 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010047 }
10048 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010049 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010050
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010051 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10052 flush_workqueue(dev_priv->wq);
10053
Jesse Barnes75dfca82010-02-10 15:09:44 -080010054 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010055 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010056 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010057
Matt Roperf4510a22014-04-01 15:22:40 -070010058 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080010059 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080010060
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010061 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010062
Chris Wilson89ed88b2015-02-16 14:31:49 +000010063 ret = i915_mutex_lock_interruptible(dev);
10064 if (ret)
10065 goto cleanup;
10066
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010067 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020010068 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010069
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010070 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020010071 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010072
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010073 if (IS_VALLEYVIEW(dev)) {
10074 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010075 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010010076 /* vlv: DISPLAY_FLIP fails to change tiling */
10077 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000010078 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010010079 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010080 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +000010081 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010082 if (ring == NULL || ring->id != RCS)
10083 ring = &dev_priv->ring[BCS];
10084 } else {
10085 ring = &dev_priv->ring[RCS];
10086 }
10087
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010088 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
10089 crtc->primary->state, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010090 if (ret)
10091 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010092
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000010093 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
10094 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010095
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010096 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010097 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
10098 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010099 if (ret)
10100 goto cleanup_unpin;
10101
John Harrisonf06cc1b2014-11-24 18:49:37 +000010102 i915_gem_request_assign(&work->flip_queued_req,
10103 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010104 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010105 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010106 page_flip_flags);
10107 if (ret)
10108 goto cleanup_unpin;
10109
John Harrisonf06cc1b2014-11-24 18:49:37 +000010110 i915_gem_request_assign(&work->flip_queued_req,
10111 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010112 }
10113
Daniel Vetter1e3feef2015-02-13 21:03:45 +010010114 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010115 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010116
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010117 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020010118 INTEL_FRONTBUFFER_PRIMARY(pipe));
10119
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010120 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010121 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010122 mutex_unlock(&dev->struct_mutex);
10123
Jesse Barnese5510fa2010-07-01 16:48:37 -070010124 trace_i915_flip_request(intel_crtc->plane, obj);
10125
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010126 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010010127
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010128cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010129 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010130cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010131 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010132 mutex_unlock(&dev->struct_mutex);
10133cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070010134 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080010135 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010010136
Chris Wilson89ed88b2015-02-16 14:31:49 +000010137 drm_gem_object_unreference_unlocked(&obj->base);
10138 drm_framebuffer_unreference(work->old_fb);
10139
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010140 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010010141 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010142 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010010143
Daniel Vetter87b6b102014-05-15 15:33:46 +020010144 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010145free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010010146 kfree(work);
10147
Chris Wilsonf900db42014-02-20 09:26:13 +000010148 if (ret == -EIO) {
10149out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -080010150 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010151 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010152 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020010153 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010154 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010155 }
Chris Wilsonf900db42014-02-20 09:26:13 +000010156 }
Chris Wilson96b099f2010-06-07 14:03:04 +010010157 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010158}
10159
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010160static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010161 .mode_set_base_atomic = intel_pipe_set_base_atomic,
10162 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080010163 .atomic_begin = intel_begin_crtc_commit,
10164 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010165};
10166
Daniel Vetter9a935852012-07-05 22:34:27 +020010167/**
10168 * intel_modeset_update_staged_output_state
10169 *
10170 * Updates the staged output configuration state, e.g. after we've read out the
10171 * current hw state.
10172 */
10173static void intel_modeset_update_staged_output_state(struct drm_device *dev)
10174{
Ville Syrjälä76688512014-01-10 11:28:06 +020010175 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010176 struct intel_encoder *encoder;
10177 struct intel_connector *connector;
10178
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010179 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010180 connector->new_encoder =
10181 to_intel_encoder(connector->base.encoder);
10182 }
10183
Damien Lespiaub2784e12014-08-05 11:29:37 +010010184 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010185 encoder->new_crtc =
10186 to_intel_crtc(encoder->base.crtc);
10187 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010188
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010189 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010190 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010191
10192 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010193 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010194 else
10195 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010196 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010197}
10198
10199/**
10200 * intel_modeset_commit_output_state
10201 *
10202 * This function copies the stage display pipe configuration to the real one.
10203 */
10204static void intel_modeset_commit_output_state(struct drm_device *dev)
10205{
Ville Syrjälä76688512014-01-10 11:28:06 +020010206 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010207 struct intel_encoder *encoder;
10208 struct intel_connector *connector;
10209
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010210 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010211 connector->base.encoder = &connector->new_encoder->base;
10212 }
10213
Damien Lespiaub2784e12014-08-05 11:29:37 +010010214 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010215 encoder->base.crtc = &encoder->new_crtc->base;
10216 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010217
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010218 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010219 crtc->base.state->enable = crtc->new_enabled;
Ville Syrjälä76688512014-01-10 11:28:06 +020010220 crtc->base.enabled = crtc->new_enabled;
10221 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010222}
10223
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010224static void
Robin Schroereba905b2014-05-18 02:24:50 +020010225connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010226 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010227{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010228 int bpp = pipe_config->pipe_bpp;
10229
10230 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10231 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010232 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010233
10234 /* Don't use an invalid EDID bpc value */
10235 if (connector->base.display_info.bpc &&
10236 connector->base.display_info.bpc * 3 < bpp) {
10237 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10238 bpp, connector->base.display_info.bpc*3);
10239 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10240 }
10241
10242 /* Clamp bpp to 8 on screens without EDID 1.4 */
10243 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10244 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10245 bpp);
10246 pipe_config->pipe_bpp = 24;
10247 }
10248}
10249
10250static int
10251compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10252 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010253 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010254{
10255 struct drm_device *dev = crtc->base.dev;
10256 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010257 int bpp;
10258
Daniel Vetterd42264b2013-03-28 16:38:08 +010010259 switch (fb->pixel_format) {
10260 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010261 bpp = 8*3; /* since we go through a colormap */
10262 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010263 case DRM_FORMAT_XRGB1555:
10264 case DRM_FORMAT_ARGB1555:
10265 /* checked in intel_framebuffer_init already */
10266 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10267 return -EINVAL;
10268 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010269 bpp = 6*3; /* min is 18bpp */
10270 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010271 case DRM_FORMAT_XBGR8888:
10272 case DRM_FORMAT_ABGR8888:
10273 /* checked in intel_framebuffer_init already */
10274 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10275 return -EINVAL;
10276 case DRM_FORMAT_XRGB8888:
10277 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010278 bpp = 8*3;
10279 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010280 case DRM_FORMAT_XRGB2101010:
10281 case DRM_FORMAT_ARGB2101010:
10282 case DRM_FORMAT_XBGR2101010:
10283 case DRM_FORMAT_ABGR2101010:
10284 /* checked in intel_framebuffer_init already */
10285 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010286 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010287 bpp = 10*3;
10288 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010289 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010290 default:
10291 DRM_DEBUG_KMS("unsupported depth\n");
10292 return -EINVAL;
10293 }
10294
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010295 pipe_config->pipe_bpp = bpp;
10296
10297 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010298 for_each_intel_connector(dev, connector) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010299 if (!connector->new_encoder ||
10300 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010301 continue;
10302
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010303 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010304 }
10305
10306 return bpp;
10307}
10308
Daniel Vetter644db712013-09-19 14:53:58 +020010309static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10310{
10311 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10312 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010313 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010314 mode->crtc_hdisplay, mode->crtc_hsync_start,
10315 mode->crtc_hsync_end, mode->crtc_htotal,
10316 mode->crtc_vdisplay, mode->crtc_vsync_start,
10317 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10318}
10319
Daniel Vetterc0b03412013-05-28 12:05:54 +020010320static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010321 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010322 const char *context)
10323{
10324 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10325 context, pipe_name(crtc->pipe));
10326
10327 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10328 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10329 pipe_config->pipe_bpp, pipe_config->dither);
10330 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10331 pipe_config->has_pch_encoder,
10332 pipe_config->fdi_lanes,
10333 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10334 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10335 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010336 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10337 pipe_config->has_dp_encoder,
10338 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10339 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10340 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010341
10342 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10343 pipe_config->has_dp_encoder,
10344 pipe_config->dp_m2_n2.gmch_m,
10345 pipe_config->dp_m2_n2.gmch_n,
10346 pipe_config->dp_m2_n2.link_m,
10347 pipe_config->dp_m2_n2.link_n,
10348 pipe_config->dp_m2_n2.tu);
10349
Daniel Vetter55072d12014-11-20 16:10:28 +010010350 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10351 pipe_config->has_audio,
10352 pipe_config->has_infoframe);
10353
Daniel Vetterc0b03412013-05-28 12:05:54 +020010354 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010355 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010356 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010357 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10358 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010359 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010360 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10361 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010362 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10363 pipe_config->gmch_pfit.control,
10364 pipe_config->gmch_pfit.pgm_ratios,
10365 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010366 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010367 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010368 pipe_config->pch_pfit.size,
10369 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010370 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010371 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010372}
10373
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010374static bool encoders_cloneable(const struct intel_encoder *a,
10375 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010376{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010377 /* masks could be asymmetric, so check both ways */
10378 return a == b || (a->cloneable & (1 << b->type) &&
10379 b->cloneable & (1 << a->type));
10380}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010381
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010382static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10383 struct intel_encoder *encoder)
10384{
10385 struct drm_device *dev = crtc->base.dev;
10386 struct intel_encoder *source_encoder;
10387
Damien Lespiaub2784e12014-08-05 11:29:37 +010010388 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010389 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010390 continue;
10391
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010392 if (!encoders_cloneable(encoder, source_encoder))
10393 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010394 }
10395
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010396 return true;
10397}
10398
10399static bool check_encoder_cloning(struct intel_crtc *crtc)
10400{
10401 struct drm_device *dev = crtc->base.dev;
10402 struct intel_encoder *encoder;
10403
Damien Lespiaub2784e12014-08-05 11:29:37 +010010404 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010405 if (encoder->new_crtc != crtc)
10406 continue;
10407
10408 if (!check_single_encoder_cloning(crtc, encoder))
10409 return false;
10410 }
10411
10412 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010413}
10414
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010415static bool check_digital_port_conflicts(struct drm_device *dev)
10416{
10417 struct intel_connector *connector;
10418 unsigned int used_ports = 0;
10419
10420 /*
10421 * Walk the connector list instead of the encoder
10422 * list to detect the problem on ddi platforms
10423 * where there's just one encoder per digital port.
10424 */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010425 for_each_intel_connector(dev, connector) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010426 struct intel_encoder *encoder = connector->new_encoder;
10427
10428 if (!encoder)
10429 continue;
10430
10431 WARN_ON(!encoder->new_crtc);
10432
10433 switch (encoder->type) {
10434 unsigned int port_mask;
10435 case INTEL_OUTPUT_UNKNOWN:
10436 if (WARN_ON(!HAS_DDI(dev)))
10437 break;
10438 case INTEL_OUTPUT_DISPLAYPORT:
10439 case INTEL_OUTPUT_HDMI:
10440 case INTEL_OUTPUT_EDP:
10441 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10442
10443 /* the same port mustn't appear more than once */
10444 if (used_ports & port_mask)
10445 return false;
10446
10447 used_ports |= port_mask;
10448 default:
10449 break;
10450 }
10451 }
10452
10453 return true;
10454}
10455
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010456static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010457intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010458 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010459 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010460{
10461 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010462 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010463 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010464 int plane_bpp, ret = -EINVAL;
10465 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010466
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010467 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010468 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10469 return ERR_PTR(-EINVAL);
10470 }
10471
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010472 if (!check_digital_port_conflicts(dev)) {
10473 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10474 return ERR_PTR(-EINVAL);
10475 }
10476
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010477 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10478 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010479 return ERR_PTR(-ENOMEM);
10480
Matt Roper07878242015-02-25 11:43:26 -080010481 pipe_config->base.crtc = crtc;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010482 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10483 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010484
Daniel Vettere143a212013-07-04 12:01:15 +020010485 pipe_config->cpu_transcoder =
10486 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010487 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010488
Imre Deak2960bc92013-07-30 13:36:32 +030010489 /*
10490 * Sanitize sync polarity flags based on requested ones. If neither
10491 * positive or negative polarity is requested, treat this as meaning
10492 * negative polarity.
10493 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010494 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010495 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010496 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010497
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010498 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010499 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010500 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010501
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010502 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10503 * plane pixel format and any sink constraints into account. Returns the
10504 * source plane bpp so that dithering can be selected on mismatches
10505 * after encoders and crtc also have had their say. */
10506 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10507 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010508 if (plane_bpp < 0)
10509 goto fail;
10510
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010511 /*
10512 * Determine the real pipe dimensions. Note that stereo modes can
10513 * increase the actual pipe size due to the frame doubling and
10514 * insertion of additional space for blanks between the frame. This
10515 * is stored in the crtc timings. We use the requested mode to do this
10516 * computation to clearly distinguish it from the adjusted mode, which
10517 * can be changed by the connectors in the below retry loop.
10518 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010519 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010520 &pipe_config->pipe_src_w,
10521 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010522
Daniel Vettere29c22c2013-02-21 00:00:16 +010010523encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010524 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010525 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010526 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010527
Daniel Vetter135c81b2013-07-21 21:37:09 +020010528 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010529 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10530 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010531
Daniel Vetter7758a112012-07-08 19:40:39 +020010532 /* Pass our mode to the connectors and the CRTC to give them a chance to
10533 * adjust it according to limitations or connector properties, and also
10534 * a chance to reject the mode entirely.
10535 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010536 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010537
10538 if (&encoder->new_crtc->base != crtc)
10539 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010540
Daniel Vetterefea6e82013-07-21 21:36:59 +020010541 if (!(encoder->compute_config(encoder, pipe_config))) {
10542 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010543 goto fail;
10544 }
10545 }
10546
Daniel Vetterff9a6752013-06-01 17:16:21 +020010547 /* Set default port clock if not overwritten by the encoder. Needs to be
10548 * done afterwards in case the encoder adjusts the mode. */
10549 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010550 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010551 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010552
Daniel Vettera43f6e02013-06-07 23:10:32 +020010553 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010554 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010555 DRM_DEBUG_KMS("CRTC fixup failed\n");
10556 goto fail;
10557 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010558
10559 if (ret == RETRY) {
10560 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10561 ret = -EINVAL;
10562 goto fail;
10563 }
10564
10565 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10566 retry = false;
10567 goto encoder_retry;
10568 }
10569
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010570 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10571 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10572 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10573
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010574 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010575fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010576 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010577 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010578}
10579
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010580/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10581 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10582static void
10583intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10584 unsigned *prepare_pipes, unsigned *disable_pipes)
10585{
10586 struct intel_crtc *intel_crtc;
10587 struct drm_device *dev = crtc->dev;
10588 struct intel_encoder *encoder;
10589 struct intel_connector *connector;
10590 struct drm_crtc *tmp_crtc;
10591
10592 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10593
10594 /* Check which crtcs have changed outputs connected to them, these need
10595 * to be part of the prepare_pipes mask. We don't (yet) support global
10596 * modeset across multiple crtcs, so modeset_pipes will only have one
10597 * bit set at most. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010598 for_each_intel_connector(dev, connector) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010599 if (connector->base.encoder == &connector->new_encoder->base)
10600 continue;
10601
10602 if (connector->base.encoder) {
10603 tmp_crtc = connector->base.encoder->crtc;
10604
10605 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10606 }
10607
10608 if (connector->new_encoder)
10609 *prepare_pipes |=
10610 1 << connector->new_encoder->new_crtc->pipe;
10611 }
10612
Damien Lespiaub2784e12014-08-05 11:29:37 +010010613 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010614 if (encoder->base.crtc == &encoder->new_crtc->base)
10615 continue;
10616
10617 if (encoder->base.crtc) {
10618 tmp_crtc = encoder->base.crtc;
10619
10620 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10621 }
10622
10623 if (encoder->new_crtc)
10624 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10625 }
10626
Ville Syrjälä76688512014-01-10 11:28:06 +020010627 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010628 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010629 if (intel_crtc->base.state->enable == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010630 continue;
10631
Ville Syrjälä76688512014-01-10 11:28:06 +020010632 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010633 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010634 else
10635 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010636 }
10637
10638
10639 /* set_mode is also used to update properties on life display pipes. */
10640 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010641 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010642 *prepare_pipes |= 1 << intel_crtc->pipe;
10643
Daniel Vetterb6c51642013-04-12 18:48:43 +020010644 /*
10645 * For simplicity do a full modeset on any pipe where the output routing
10646 * changed. We could be more clever, but that would require us to be
10647 * more careful with calling the relevant encoder->mode_set functions.
10648 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010649 if (*prepare_pipes)
10650 *modeset_pipes = *prepare_pipes;
10651
10652 /* ... and mask these out. */
10653 *modeset_pipes &= ~(*disable_pipes);
10654 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010655
10656 /*
10657 * HACK: We don't (yet) fully support global modesets. intel_set_config
10658 * obies this rule, but the modeset restore mode of
10659 * intel_modeset_setup_hw_state does not.
10660 */
10661 *modeset_pipes &= 1 << intel_crtc->pipe;
10662 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010663
10664 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10665 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010666}
10667
Daniel Vetterea9d7582012-07-10 10:42:52 +020010668static bool intel_crtc_in_use(struct drm_crtc *crtc)
10669{
10670 struct drm_encoder *encoder;
10671 struct drm_device *dev = crtc->dev;
10672
10673 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10674 if (encoder->crtc == crtc)
10675 return true;
10676
10677 return false;
10678}
10679
10680static void
10681intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10682{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010683 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010684 struct intel_encoder *intel_encoder;
10685 struct intel_crtc *intel_crtc;
10686 struct drm_connector *connector;
10687
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010688 intel_shared_dpll_commit(dev_priv);
10689
Damien Lespiaub2784e12014-08-05 11:29:37 +010010690 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010691 if (!intel_encoder->base.crtc)
10692 continue;
10693
10694 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10695
10696 if (prepare_pipes & (1 << intel_crtc->pipe))
10697 intel_encoder->connectors_active = false;
10698 }
10699
10700 intel_modeset_commit_output_state(dev);
10701
Ville Syrjälä76688512014-01-10 11:28:06 +020010702 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010703 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010704 WARN_ON(intel_crtc->base.state->enable != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010705 WARN_ON(intel_crtc->new_config &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010706 intel_crtc->new_config != intel_crtc->config);
Matt Roper83d65732015-02-25 13:12:16 -080010707 WARN_ON(intel_crtc->base.state->enable != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010708 }
10709
10710 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10711 if (!connector->encoder || !connector->encoder->crtc)
10712 continue;
10713
10714 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10715
10716 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010717 struct drm_property *dpms_property =
10718 dev->mode_config.dpms_property;
10719
Daniel Vetterea9d7582012-07-10 10:42:52 +020010720 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010721 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010722 dpms_property,
10723 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010724
10725 intel_encoder = to_intel_encoder(connector->encoder);
10726 intel_encoder->connectors_active = true;
10727 }
10728 }
10729
10730}
10731
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010732static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010733{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010734 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010735
10736 if (clock1 == clock2)
10737 return true;
10738
10739 if (!clock1 || !clock2)
10740 return false;
10741
10742 diff = abs(clock1 - clock2);
10743
10744 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10745 return true;
10746
10747 return false;
10748}
10749
Daniel Vetter25c5b262012-07-08 22:08:04 +020010750#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10751 list_for_each_entry((intel_crtc), \
10752 &(dev)->mode_config.crtc_list, \
10753 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010754 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010755
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010756static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010757intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010758 struct intel_crtc_state *current_config,
10759 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010760{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010761#define PIPE_CONF_CHECK_X(name) \
10762 if (current_config->name != pipe_config->name) { \
10763 DRM_ERROR("mismatch in " #name " " \
10764 "(expected 0x%08x, found 0x%08x)\n", \
10765 current_config->name, \
10766 pipe_config->name); \
10767 return false; \
10768 }
10769
Daniel Vetter08a24032013-04-19 11:25:34 +020010770#define PIPE_CONF_CHECK_I(name) \
10771 if (current_config->name != pipe_config->name) { \
10772 DRM_ERROR("mismatch in " #name " " \
10773 "(expected %i, found %i)\n", \
10774 current_config->name, \
10775 pipe_config->name); \
10776 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010777 }
10778
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010779/* This is required for BDW+ where there is only one set of registers for
10780 * switching between high and low RR.
10781 * This macro can be used whenever a comparison has to be made between one
10782 * hw state and multiple sw state variables.
10783 */
10784#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10785 if ((current_config->name != pipe_config->name) && \
10786 (current_config->alt_name != pipe_config->name)) { \
10787 DRM_ERROR("mismatch in " #name " " \
10788 "(expected %i or %i, found %i)\n", \
10789 current_config->name, \
10790 current_config->alt_name, \
10791 pipe_config->name); \
10792 return false; \
10793 }
10794
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010795#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10796 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010797 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010798 "(expected %i, found %i)\n", \
10799 current_config->name & (mask), \
10800 pipe_config->name & (mask)); \
10801 return false; \
10802 }
10803
Ville Syrjälä5e550652013-09-06 23:29:07 +030010804#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10805 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10806 DRM_ERROR("mismatch in " #name " " \
10807 "(expected %i, found %i)\n", \
10808 current_config->name, \
10809 pipe_config->name); \
10810 return false; \
10811 }
10812
Daniel Vetterbb760062013-06-06 14:55:52 +020010813#define PIPE_CONF_QUIRK(quirk) \
10814 ((current_config->quirks | pipe_config->quirks) & (quirk))
10815
Daniel Vettereccb1402013-05-22 00:50:22 +020010816 PIPE_CONF_CHECK_I(cpu_transcoder);
10817
Daniel Vetter08a24032013-04-19 11:25:34 +020010818 PIPE_CONF_CHECK_I(has_pch_encoder);
10819 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010820 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10821 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10822 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10823 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10824 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010825
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010826 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010827
10828 if (INTEL_INFO(dev)->gen < 8) {
10829 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10830 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10831 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10832 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10833 PIPE_CONF_CHECK_I(dp_m_n.tu);
10834
10835 if (current_config->has_drrs) {
10836 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10837 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10838 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10839 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10840 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10841 }
10842 } else {
10843 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10844 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10845 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10846 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10847 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10848 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010849
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010850 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10851 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10852 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10853 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10854 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10855 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010856
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010857 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10858 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10859 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10860 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10861 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10862 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010863
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010864 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020010865 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010866 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10867 IS_VALLEYVIEW(dev))
10868 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010869 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010870
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010871 PIPE_CONF_CHECK_I(has_audio);
10872
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010873 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010874 DRM_MODE_FLAG_INTERLACE);
10875
Daniel Vetterbb760062013-06-06 14:55:52 +020010876 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010877 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010878 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010879 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010880 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010881 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010882 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010883 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010884 DRM_MODE_FLAG_NVSYNC);
10885 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010886
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010887 PIPE_CONF_CHECK_I(pipe_src_w);
10888 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010889
Daniel Vetter99535992014-04-13 12:00:33 +020010890 /*
10891 * FIXME: BIOS likes to set up a cloned config with lvds+external
10892 * screen. Since we don't yet re-compute the pipe config when moving
10893 * just the lvds port away to another pipe the sw tracking won't match.
10894 *
10895 * Proper atomic modesets with recomputed global state will fix this.
10896 * Until then just don't check gmch state for inherited modes.
10897 */
10898 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10899 PIPE_CONF_CHECK_I(gmch_pfit.control);
10900 /* pfit ratios are autocomputed by the hw on gen4+ */
10901 if (INTEL_INFO(dev)->gen < 4)
10902 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10903 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10904 }
10905
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010906 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10907 if (current_config->pch_pfit.enabled) {
10908 PIPE_CONF_CHECK_I(pch_pfit.pos);
10909 PIPE_CONF_CHECK_I(pch_pfit.size);
10910 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010911
Jesse Barnese59150d2014-01-07 13:30:45 -080010912 /* BDW+ don't expose a synchronous way to read the state */
10913 if (IS_HASWELL(dev))
10914 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010915
Ville Syrjälä282740f2013-09-04 18:30:03 +030010916 PIPE_CONF_CHECK_I(double_wide);
10917
Daniel Vetter26804af2014-06-25 22:01:55 +030010918 PIPE_CONF_CHECK_X(ddi_pll_sel);
10919
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010920 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010921 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010922 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010923 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10924 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010925 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010926 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10927 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10928 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010929
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010930 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10931 PIPE_CONF_CHECK_I(pipe_bpp);
10932
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010933 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010934 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010935
Daniel Vetter66e985c2013-06-05 13:34:20 +020010936#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010937#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010938#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010939#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010940#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010941#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010942
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010943 return true;
10944}
10945
Damien Lespiau08db6652014-11-04 17:06:52 +000010946static void check_wm_state(struct drm_device *dev)
10947{
10948 struct drm_i915_private *dev_priv = dev->dev_private;
10949 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10950 struct intel_crtc *intel_crtc;
10951 int plane;
10952
10953 if (INTEL_INFO(dev)->gen < 9)
10954 return;
10955
10956 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10957 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10958
10959 for_each_intel_crtc(dev, intel_crtc) {
10960 struct skl_ddb_entry *hw_entry, *sw_entry;
10961 const enum pipe pipe = intel_crtc->pipe;
10962
10963 if (!intel_crtc->active)
10964 continue;
10965
10966 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000010967 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000010968 hw_entry = &hw_ddb.plane[pipe][plane];
10969 sw_entry = &sw_ddb->plane[pipe][plane];
10970
10971 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10972 continue;
10973
10974 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10975 "(expected (%u,%u), found (%u,%u))\n",
10976 pipe_name(pipe), plane + 1,
10977 sw_entry->start, sw_entry->end,
10978 hw_entry->start, hw_entry->end);
10979 }
10980
10981 /* cursor */
10982 hw_entry = &hw_ddb.cursor[pipe];
10983 sw_entry = &sw_ddb->cursor[pipe];
10984
10985 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10986 continue;
10987
10988 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10989 "(expected (%u,%u), found (%u,%u))\n",
10990 pipe_name(pipe),
10991 sw_entry->start, sw_entry->end,
10992 hw_entry->start, hw_entry->end);
10993 }
10994}
10995
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010996static void
10997check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010998{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010999 struct intel_connector *connector;
11000
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011001 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011002 /* This also checks the encoder/connector hw state with the
11003 * ->get_hw_state callbacks. */
11004 intel_connector_check_state(connector);
11005
Rob Clarke2c719b2014-12-15 13:56:32 -050011006 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011007 "connector's staged encoder doesn't match current encoder\n");
11008 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011009}
11010
11011static void
11012check_encoder_state(struct drm_device *dev)
11013{
11014 struct intel_encoder *encoder;
11015 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011016
Damien Lespiaub2784e12014-08-05 11:29:37 +010011017 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011018 bool enabled = false;
11019 bool active = false;
11020 enum pipe pipe, tracked_pipe;
11021
11022 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11023 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011024 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011025
Rob Clarke2c719b2014-12-15 13:56:32 -050011026 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011027 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011028 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011029 "encoder's active_connectors set, but no crtc\n");
11030
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011031 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011032 if (connector->base.encoder != &encoder->base)
11033 continue;
11034 enabled = true;
11035 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
11036 active = true;
11037 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011038 /*
11039 * for MST connectors if we unplug the connector is gone
11040 * away but the encoder is still connected to a crtc
11041 * until a modeset happens in response to the hotplug.
11042 */
11043 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
11044 continue;
11045
Rob Clarke2c719b2014-12-15 13:56:32 -050011046 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011047 "encoder's enabled state mismatch "
11048 "(expected %i, found %i)\n",
11049 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050011050 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011051 "active encoder with no crtc\n");
11052
Rob Clarke2c719b2014-12-15 13:56:32 -050011053 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011054 "encoder's computed active state doesn't match tracked active state "
11055 "(expected %i, found %i)\n", active, encoder->connectors_active);
11056
11057 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050011058 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011059 "encoder's hw state doesn't match sw tracking "
11060 "(expected %i, found %i)\n",
11061 encoder->connectors_active, active);
11062
11063 if (!encoder->base.crtc)
11064 continue;
11065
11066 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050011067 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011068 "active encoder's pipe doesn't match"
11069 "(expected %i, found %i)\n",
11070 tracked_pipe, pipe);
11071
11072 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011073}
11074
11075static void
11076check_crtc_state(struct drm_device *dev)
11077{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011078 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011079 struct intel_crtc *crtc;
11080 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011081 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011082
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011083 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011084 bool enabled = false;
11085 bool active = false;
11086
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011087 memset(&pipe_config, 0, sizeof(pipe_config));
11088
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011089 DRM_DEBUG_KMS("[CRTC:%d]\n",
11090 crtc->base.base.id);
11091
Matt Roper83d65732015-02-25 13:12:16 -080011092 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011093 "active crtc, but not enabled in sw tracking\n");
11094
Damien Lespiaub2784e12014-08-05 11:29:37 +010011095 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011096 if (encoder->base.crtc != &crtc->base)
11097 continue;
11098 enabled = true;
11099 if (encoder->connectors_active)
11100 active = true;
11101 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020011102
Rob Clarke2c719b2014-12-15 13:56:32 -050011103 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011104 "crtc's computed active state doesn't match tracked active state "
11105 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080011106 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011107 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080011108 "(expected %i, found %i)\n", enabled,
11109 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011110
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011111 active = dev_priv->display.get_pipe_config(crtc,
11112 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020011113
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030011114 /* hw state is inconsistent with the pipe quirk */
11115 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
11116 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020011117 active = crtc->active;
11118
Damien Lespiaub2784e12014-08-05 11:29:37 +010011119 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030011120 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020011121 if (encoder->base.crtc != &crtc->base)
11122 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011123 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020011124 encoder->get_config(encoder, &pipe_config);
11125 }
11126
Rob Clarke2c719b2014-12-15 13:56:32 -050011127 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011128 "crtc active state doesn't match with hw state "
11129 "(expected %i, found %i)\n", crtc->active, active);
11130
Daniel Vetterc0b03412013-05-28 12:05:54 +020011131 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011132 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050011133 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020011134 intel_dump_pipe_config(crtc, &pipe_config,
11135 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011136 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011137 "[sw state]");
11138 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011139 }
11140}
11141
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011142static void
11143check_shared_dpll_state(struct drm_device *dev)
11144{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011145 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011146 struct intel_crtc *crtc;
11147 struct intel_dpll_hw_state dpll_hw_state;
11148 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011149
11150 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11151 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11152 int enabled_crtcs = 0, active_crtcs = 0;
11153 bool active;
11154
11155 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11156
11157 DRM_DEBUG_KMS("%s\n", pll->name);
11158
11159 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
11160
Rob Clarke2c719b2014-12-15 13:56:32 -050011161 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020011162 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011163 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050011164 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020011165 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011166 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020011167 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011168 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020011169 "pll on state mismatch (expected %i, found %i)\n",
11170 pll->on, active);
11171
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011172 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011173 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020011174 enabled_crtcs++;
11175 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11176 active_crtcs++;
11177 }
Rob Clarke2c719b2014-12-15 13:56:32 -050011178 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011179 "pll active crtcs mismatch (expected %i, found %i)\n",
11180 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050011181 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011182 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011183 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011184
Rob Clarke2c719b2014-12-15 13:56:32 -050011185 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020011186 sizeof(dpll_hw_state)),
11187 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020011188 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011189}
11190
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011191void
11192intel_modeset_check_state(struct drm_device *dev)
11193{
Damien Lespiau08db6652014-11-04 17:06:52 +000011194 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011195 check_connector_state(dev);
11196 check_encoder_state(dev);
11197 check_crtc_state(dev);
11198 check_shared_dpll_state(dev);
11199}
11200
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011201void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030011202 int dotclock)
11203{
11204 /*
11205 * FDI already provided one idea for the dotclock.
11206 * Yell if the encoder disagrees.
11207 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011208 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011209 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011210 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011211}
11212
Ville Syrjälä80715b22014-05-15 20:23:23 +030011213static void update_scanline_offset(struct intel_crtc *crtc)
11214{
11215 struct drm_device *dev = crtc->base.dev;
11216
11217 /*
11218 * The scanline counter increments at the leading edge of hsync.
11219 *
11220 * On most platforms it starts counting from vtotal-1 on the
11221 * first active line. That means the scanline counter value is
11222 * always one less than what we would expect. Ie. just after
11223 * start of vblank, which also occurs at start of hsync (on the
11224 * last active line), the scanline counter will read vblank_start-1.
11225 *
11226 * On gen2 the scanline counter starts counting from 1 instead
11227 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11228 * to keep the value positive), instead of adding one.
11229 *
11230 * On HSW+ the behaviour of the scanline counter depends on the output
11231 * type. For DP ports it behaves like most other platforms, but on HDMI
11232 * there's an extra 1 line difference. So we need to add two instead of
11233 * one to the value.
11234 */
11235 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011236 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011237 int vtotal;
11238
11239 vtotal = mode->crtc_vtotal;
11240 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11241 vtotal /= 2;
11242
11243 crtc->scanline_offset = vtotal - 1;
11244 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030011245 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011246 crtc->scanline_offset = 2;
11247 } else
11248 crtc->scanline_offset = 1;
11249}
11250
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011251static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011252intel_modeset_compute_config(struct drm_crtc *crtc,
11253 struct drm_display_mode *mode,
11254 struct drm_framebuffer *fb,
11255 unsigned *modeset_pipes,
11256 unsigned *prepare_pipes,
11257 unsigned *disable_pipes)
11258{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011259 struct intel_crtc_state *pipe_config = NULL;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011260
11261 intel_modeset_affected_pipes(crtc, modeset_pipes,
11262 prepare_pipes, disable_pipes);
11263
11264 if ((*modeset_pipes) == 0)
11265 goto out;
11266
11267 /*
11268 * Note this needs changes when we start tracking multiple modes
11269 * and crtcs. At that point we'll need to compute the whole config
11270 * (i.e. one pipe_config for each crtc) rather than just the one
11271 * for this crtc.
11272 */
11273 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
11274 if (IS_ERR(pipe_config)) {
11275 goto out;
11276 }
11277 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11278 "[modeset]");
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011279
11280out:
11281 return pipe_config;
11282}
11283
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011284static int __intel_set_mode_setup_plls(struct drm_device *dev,
11285 unsigned modeset_pipes,
11286 unsigned disable_pipes)
11287{
11288 struct drm_i915_private *dev_priv = to_i915(dev);
11289 unsigned clear_pipes = modeset_pipes | disable_pipes;
11290 struct intel_crtc *intel_crtc;
11291 int ret = 0;
11292
11293 if (!dev_priv->display.crtc_compute_clock)
11294 return 0;
11295
11296 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11297 if (ret)
11298 goto done;
11299
11300 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
11301 struct intel_crtc_state *state = intel_crtc->new_config;
11302 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11303 state);
11304 if (ret) {
11305 intel_shared_dpll_abort_config(dev_priv);
11306 goto done;
11307 }
11308 }
11309
11310done:
11311 return ret;
11312}
11313
Daniel Vetterf30da182013-04-11 20:22:50 +020011314static int __intel_set_mode(struct drm_crtc *crtc,
11315 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011316 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011317 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011318 unsigned modeset_pipes,
11319 unsigned prepare_pipes,
11320 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020011321{
11322 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011323 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011324 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011325 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011326 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011327
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011328 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011329 if (!saved_mode)
11330 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011331
Tim Gardner3ac18232012-12-07 07:54:26 -070011332 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011333
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011334 if (modeset_pipes)
11335 to_intel_crtc(crtc)->new_config = pipe_config;
11336
Jesse Barnes30a970c2013-11-04 13:48:12 -080011337 /*
11338 * See if the config requires any additional preparation, e.g.
11339 * to adjust global state with pipes off. We need to do this
11340 * here so we can get the modeset_pipe updated config for the new
11341 * mode set on this crtc. For other crtcs we need to use the
11342 * adjusted_mode bits in the crtc directly.
11343 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011344 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011345 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011346
Ville Syrjäläc164f832013-11-05 22:34:12 +020011347 /* may have added more to prepare_pipes than we should */
11348 prepare_pipes &= ~disable_pipes;
11349 }
11350
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011351 ret = __intel_set_mode_setup_plls(dev, modeset_pipes, disable_pipes);
11352 if (ret)
11353 goto done;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011354
Daniel Vetter460da9162013-03-27 00:44:51 +010011355 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11356 intel_crtc_disable(&intel_crtc->base);
11357
Daniel Vetterea9d7582012-07-10 10:42:52 +020011358 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011359 if (intel_crtc->base.state->enable)
Daniel Vetterea9d7582012-07-10 10:42:52 +020011360 dev_priv->display.crtc_disable(&intel_crtc->base);
11361 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011362
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011363 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11364 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011365 *
11366 * Note we'll need to fix this up when we start tracking multiple
11367 * pipes; here we assume a single modeset_pipe and only track the
11368 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011369 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011370 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011371 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011372 /* mode_set/enable/disable functions rely on a correct pipe
11373 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020011374 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011375
11376 /*
11377 * Calculate and store various constants which
11378 * are later needed by vblank and swap-completion
11379 * timestamping. They are derived from true hwmode.
11380 */
11381 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011382 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011383 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011384
Daniel Vetterea9d7582012-07-10 10:42:52 +020011385 /* Only after disabling all output pipelines that will be changed can we
11386 * update the the output configuration. */
11387 intel_modeset_update_state(dev, prepare_pipes);
11388
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011389 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011390
Daniel Vettera6778b32012-07-02 09:56:42 +020011391 /* Set up the DPLL and any encoders state that needs to adjust or depend
11392 * on the DPLL.
11393 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011394 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011395 struct drm_plane *primary = intel_crtc->base.primary;
11396 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011397
Gustavo Padovan455a6802014-12-01 15:40:11 -080011398 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11399 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11400 fb, 0, 0,
11401 hdisplay, vdisplay,
11402 x << 16, y << 16,
11403 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011404 }
11405
11406 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011407 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11408 update_scanline_offset(intel_crtc);
11409
Daniel Vetter25c5b262012-07-08 22:08:04 +020011410 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011411 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011412
Daniel Vettera6778b32012-07-02 09:56:42 +020011413 /* FIXME: add subpixel order */
11414done:
Matt Roper83d65732015-02-25 13:12:16 -080011415 if (ret && crtc->state->enable)
Tim Gardner3ac18232012-12-07 07:54:26 -070011416 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011417
Tim Gardner3ac18232012-12-07 07:54:26 -070011418 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011419 return ret;
11420}
11421
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011422static int intel_set_mode_pipes(struct drm_crtc *crtc,
11423 struct drm_display_mode *mode,
11424 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011425 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011426 unsigned modeset_pipes,
11427 unsigned prepare_pipes,
11428 unsigned disable_pipes)
11429{
11430 int ret;
11431
11432 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11433 prepare_pipes, disable_pipes);
11434
11435 if (ret == 0)
11436 intel_modeset_check_state(crtc->dev);
11437
11438 return ret;
11439}
11440
Damien Lespiaue7457a92013-08-08 22:28:59 +010011441static int intel_set_mode(struct drm_crtc *crtc,
11442 struct drm_display_mode *mode,
11443 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011444{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011445 struct intel_crtc_state *pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011446 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011447
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011448 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11449 &modeset_pipes,
11450 &prepare_pipes,
11451 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011452
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011453 if (IS_ERR(pipe_config))
11454 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011455
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011456 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11457 modeset_pipes, prepare_pipes,
11458 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011459}
11460
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011461void intel_crtc_restore_mode(struct drm_crtc *crtc)
11462{
Matt Roperf4510a22014-04-01 15:22:40 -070011463 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011464}
11465
Daniel Vetter25c5b262012-07-08 22:08:04 +020011466#undef for_each_intel_crtc_masked
11467
Daniel Vetterd9e55602012-07-04 22:16:09 +020011468static void intel_set_config_free(struct intel_set_config *config)
11469{
11470 if (!config)
11471 return;
11472
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011473 kfree(config->save_connector_encoders);
11474 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011475 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011476 kfree(config);
11477}
11478
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011479static int intel_set_config_save_state(struct drm_device *dev,
11480 struct intel_set_config *config)
11481{
Ville Syrjälä76688512014-01-10 11:28:06 +020011482 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011483 struct drm_encoder *encoder;
11484 struct drm_connector *connector;
11485 int count;
11486
Ville Syrjälä76688512014-01-10 11:28:06 +020011487 config->save_crtc_enabled =
11488 kcalloc(dev->mode_config.num_crtc,
11489 sizeof(bool), GFP_KERNEL);
11490 if (!config->save_crtc_enabled)
11491 return -ENOMEM;
11492
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011493 config->save_encoder_crtcs =
11494 kcalloc(dev->mode_config.num_encoder,
11495 sizeof(struct drm_crtc *), GFP_KERNEL);
11496 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011497 return -ENOMEM;
11498
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011499 config->save_connector_encoders =
11500 kcalloc(dev->mode_config.num_connector,
11501 sizeof(struct drm_encoder *), GFP_KERNEL);
11502 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011503 return -ENOMEM;
11504
11505 /* Copy data. Note that driver private data is not affected.
11506 * Should anything bad happen only the expected state is
11507 * restored, not the drivers personal bookkeeping.
11508 */
11509 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011510 for_each_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011511 config->save_crtc_enabled[count++] = crtc->state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011512 }
11513
11514 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011515 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011516 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011517 }
11518
11519 count = 0;
11520 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011521 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011522 }
11523
11524 return 0;
11525}
11526
11527static void intel_set_config_restore_state(struct drm_device *dev,
11528 struct intel_set_config *config)
11529{
Ville Syrjälä76688512014-01-10 11:28:06 +020011530 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011531 struct intel_encoder *encoder;
11532 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011533 int count;
11534
11535 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011536 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011537 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011538
11539 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011540 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011541 else
11542 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011543 }
11544
11545 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011546 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011547 encoder->new_crtc =
11548 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011549 }
11550
11551 count = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011552 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011553 connector->new_encoder =
11554 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011555 }
11556}
11557
Imre Deake3de42b2013-05-03 19:44:07 +020011558static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011559is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011560{
11561 int i;
11562
Chris Wilson2e57f472013-07-17 12:14:40 +010011563 if (set->num_connectors == 0)
11564 return false;
11565
11566 if (WARN_ON(set->connectors == NULL))
11567 return false;
11568
11569 for (i = 0; i < set->num_connectors; i++)
11570 if (set->connectors[i]->encoder &&
11571 set->connectors[i]->encoder->crtc == set->crtc &&
11572 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011573 return true;
11574
11575 return false;
11576}
11577
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011578static void
11579intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11580 struct intel_set_config *config)
11581{
11582
11583 /* We should be able to check here if the fb has the same properties
11584 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011585 if (is_crtc_connector_off(set)) {
11586 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011587 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011588 /*
11589 * If we have no fb, we can only flip as long as the crtc is
11590 * active, otherwise we need a full mode set. The crtc may
11591 * be active if we've only disabled the primary plane, or
11592 * in fastboot situations.
11593 */
Matt Roperf4510a22014-04-01 15:22:40 -070011594 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011595 struct intel_crtc *intel_crtc =
11596 to_intel_crtc(set->crtc);
11597
Matt Roper3b150f02014-05-29 08:06:53 -070011598 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011599 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11600 config->fb_changed = true;
11601 } else {
11602 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11603 config->mode_changed = true;
11604 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011605 } else if (set->fb == NULL) {
11606 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011607 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011608 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011609 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011610 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011611 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011612 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011613 }
11614
Daniel Vetter835c5872012-07-10 18:11:08 +020011615 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011616 config->fb_changed = true;
11617
11618 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11619 DRM_DEBUG_KMS("modes are different, full mode set\n");
11620 drm_mode_debug_printmodeline(&set->crtc->mode);
11621 drm_mode_debug_printmodeline(set->mode);
11622 config->mode_changed = true;
11623 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011624
11625 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11626 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011627}
11628
Daniel Vetter2e431052012-07-04 22:42:15 +020011629static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011630intel_modeset_stage_output_state(struct drm_device *dev,
11631 struct drm_mode_set *set,
11632 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011633{
Daniel Vetter9a935852012-07-05 22:34:27 +020011634 struct intel_connector *connector;
11635 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011636 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011637 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011638
Damien Lespiau9abdda72013-02-13 13:29:23 +000011639 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011640 * of connectors. For paranoia, double-check this. */
11641 WARN_ON(!set->fb && (set->num_connectors != 0));
11642 WARN_ON(set->fb && (set->num_connectors == 0));
11643
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011644 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011645 /* Otherwise traverse passed in connector list and get encoders
11646 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011647 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011648 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011649 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011650 break;
11651 }
11652 }
11653
Daniel Vetter9a935852012-07-05 22:34:27 +020011654 /* If we disable the crtc, disable all its connectors. Also, if
11655 * the connector is on the changing crtc but not on the new
11656 * connector list, disable it. */
11657 if ((!set->fb || ro == set->num_connectors) &&
11658 connector->base.encoder &&
11659 connector->base.encoder->crtc == set->crtc) {
11660 connector->new_encoder = NULL;
11661
11662 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11663 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011664 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011665 }
11666
11667
11668 if (&connector->new_encoder->base != connector->base.encoder) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011669 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] encoder changed, full mode switch\n",
11670 connector->base.base.id,
11671 connector->base.name);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011672 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011673 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011674 }
11675 /* connector->new_encoder is now updated for all connectors. */
11676
11677 /* Update crtc of enabled connectors. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011678 for_each_intel_connector(dev, connector) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011679 struct drm_crtc *new_crtc;
11680
Daniel Vetter9a935852012-07-05 22:34:27 +020011681 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011682 continue;
11683
Daniel Vetter9a935852012-07-05 22:34:27 +020011684 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011685
11686 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011687 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011688 new_crtc = set->crtc;
11689 }
11690
11691 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011692 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11693 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011694 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011695 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011696 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011697
11698 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11699 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011700 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011701 new_crtc->base.id);
11702 }
11703
11704 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011705 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011706 int num_connectors = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011707 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011708 if (connector->new_encoder == encoder) {
11709 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011710 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011711 }
11712 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011713
11714 if (num_connectors == 0)
11715 encoder->new_crtc = NULL;
11716 else if (num_connectors > 1)
11717 return -EINVAL;
11718
Daniel Vetter9a935852012-07-05 22:34:27 +020011719 /* Only now check for crtc changes so we don't miss encoders
11720 * that will be disabled. */
11721 if (&encoder->new_crtc->base != encoder->base.crtc) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011722 DRM_DEBUG_KMS("[ENCODER:%d:%s] crtc changed, full mode switch\n",
11723 encoder->base.base.id,
11724 encoder->base.name);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011725 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011726 }
11727 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011728 /* Now we've also updated encoder->new_crtc for all encoders. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011729 for_each_intel_connector(dev, connector) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011730 if (connector->new_encoder)
11731 if (connector->new_encoder != connector->encoder)
11732 connector->encoder = connector->new_encoder;
11733 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011734 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011735 crtc->new_enabled = false;
11736
Damien Lespiaub2784e12014-08-05 11:29:37 +010011737 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011738 if (encoder->new_crtc == crtc) {
11739 crtc->new_enabled = true;
11740 break;
11741 }
11742 }
11743
Matt Roper83d65732015-02-25 13:12:16 -080011744 if (crtc->new_enabled != crtc->base.state->enable) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011745 DRM_DEBUG_KMS("[CRTC:%d] %sabled, full mode switch\n",
11746 crtc->base.base.id,
Ville Syrjälä76688512014-01-10 11:28:06 +020011747 crtc->new_enabled ? "en" : "dis");
11748 config->mode_changed = true;
11749 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011750
11751 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011752 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011753 else
11754 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011755 }
11756
Daniel Vetter2e431052012-07-04 22:42:15 +020011757 return 0;
11758}
11759
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011760static void disable_crtc_nofb(struct intel_crtc *crtc)
11761{
11762 struct drm_device *dev = crtc->base.dev;
11763 struct intel_encoder *encoder;
11764 struct intel_connector *connector;
11765
11766 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11767 pipe_name(crtc->pipe));
11768
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011769 for_each_intel_connector(dev, connector) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011770 if (connector->new_encoder &&
11771 connector->new_encoder->new_crtc == crtc)
11772 connector->new_encoder = NULL;
11773 }
11774
Damien Lespiaub2784e12014-08-05 11:29:37 +010011775 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011776 if (encoder->new_crtc == crtc)
11777 encoder->new_crtc = NULL;
11778 }
11779
11780 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011781 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011782}
11783
Daniel Vetter2e431052012-07-04 22:42:15 +020011784static int intel_crtc_set_config(struct drm_mode_set *set)
11785{
11786 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011787 struct drm_mode_set save_set;
11788 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011789 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011790 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011791 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011792
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011793 BUG_ON(!set);
11794 BUG_ON(!set->crtc);
11795 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011796
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011797 /* Enforce sane interface api - has been abused by the fb helper. */
11798 BUG_ON(!set->mode && set->fb);
11799 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011800
Daniel Vetter2e431052012-07-04 22:42:15 +020011801 if (set->fb) {
11802 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11803 set->crtc->base.id, set->fb->base.id,
11804 (int)set->num_connectors, set->x, set->y);
11805 } else {
11806 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011807 }
11808
11809 dev = set->crtc->dev;
11810
11811 ret = -ENOMEM;
11812 config = kzalloc(sizeof(*config), GFP_KERNEL);
11813 if (!config)
11814 goto out_config;
11815
11816 ret = intel_set_config_save_state(dev, config);
11817 if (ret)
11818 goto out_config;
11819
11820 save_set.crtc = set->crtc;
11821 save_set.mode = &set->crtc->mode;
11822 save_set.x = set->crtc->x;
11823 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011824 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011825
11826 /* Compute whether we need a full modeset, only an fb base update or no
11827 * change at all. In the future we might also check whether only the
11828 * mode changed, e.g. for LVDS where we only change the panel fitter in
11829 * such cases. */
11830 intel_set_config_compute_mode_changes(set, config);
11831
Daniel Vetter9a935852012-07-05 22:34:27 +020011832 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011833 if (ret)
11834 goto fail;
11835
Jesse Barnes50f52752014-11-07 13:11:00 -080011836 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11837 set->fb,
11838 &modeset_pipes,
11839 &prepare_pipes,
11840 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011841 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011842 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011843 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011844 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011845 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011846 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080011847 config->mode_changed = true;
11848
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011849 /*
11850 * Note we have an issue here with infoframes: current code
11851 * only updates them on the full mode set path per hw
11852 * requirements. So here we should be checking for any
11853 * required changes and forcing a mode set.
11854 */
Jesse Barnes20664592014-11-05 14:26:09 -080011855 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011856
11857 /* set_mode will free it in the mode_changed case */
11858 if (!config->mode_changed)
11859 kfree(pipe_config);
11860
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011861 intel_update_pipe_size(to_intel_crtc(set->crtc));
11862
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011863 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011864 ret = intel_set_mode_pipes(set->crtc, set->mode,
11865 set->x, set->y, set->fb, pipe_config,
11866 modeset_pipes, prepare_pipes,
11867 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011868 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011869 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011870 struct drm_plane *primary = set->crtc->primary;
11871 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011872
Gustavo Padovan455a6802014-12-01 15:40:11 -080011873 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11874 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11875 0, 0, hdisplay, vdisplay,
11876 set->x << 16, set->y << 16,
11877 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011878
11879 /*
11880 * We need to make sure the primary plane is re-enabled if it
11881 * has previously been turned off.
11882 */
11883 if (!intel_crtc->primary_enabled && ret == 0) {
11884 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +030011885 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011886 }
11887
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011888 /*
11889 * In the fastboot case this may be our only check of the
11890 * state after boot. It would be better to only do it on
11891 * the first update, but we don't have a nice way of doing that
11892 * (and really, set_config isn't used much for high freq page
11893 * flipping, so increasing its cost here shouldn't be a big
11894 * deal).
11895 */
Jani Nikulad330a952014-01-21 11:24:25 +020011896 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011897 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011898 }
11899
Chris Wilson2d05eae2013-05-03 17:36:25 +010011900 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011901 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11902 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011903fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011904 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011905
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011906 /*
11907 * HACK: if the pipe was on, but we didn't have a framebuffer,
11908 * force the pipe off to avoid oopsing in the modeset code
11909 * due to fb==NULL. This should only happen during boot since
11910 * we don't yet reconstruct the FB from the hardware state.
11911 */
11912 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11913 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11914
Chris Wilson2d05eae2013-05-03 17:36:25 +010011915 /* Try to restore the config */
11916 if (config->mode_changed &&
11917 intel_set_mode(save_set.crtc, save_set.mode,
11918 save_set.x, save_set.y, save_set.fb))
11919 DRM_ERROR("failed to restore config after modeset failure\n");
11920 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011921
Daniel Vetterd9e55602012-07-04 22:16:09 +020011922out_config:
11923 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011924 return ret;
11925}
11926
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011927static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011928 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011929 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011930 .destroy = intel_crtc_destroy,
11931 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080011932 .atomic_duplicate_state = intel_crtc_duplicate_state,
11933 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011934};
11935
Daniel Vetter53589012013-06-05 13:34:16 +020011936static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11937 struct intel_shared_dpll *pll,
11938 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011939{
Daniel Vetter53589012013-06-05 13:34:16 +020011940 uint32_t val;
11941
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011942 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011943 return false;
11944
Daniel Vetter53589012013-06-05 13:34:16 +020011945 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011946 hw_state->dpll = val;
11947 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11948 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011949
11950 return val & DPLL_VCO_ENABLE;
11951}
11952
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011953static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11954 struct intel_shared_dpll *pll)
11955{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011956 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11957 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011958}
11959
Daniel Vettere7b903d2013-06-05 13:34:14 +020011960static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11961 struct intel_shared_dpll *pll)
11962{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011963 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011964 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011965
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011966 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011967
11968 /* Wait for the clocks to stabilize. */
11969 POSTING_READ(PCH_DPLL(pll->id));
11970 udelay(150);
11971
11972 /* The pixel multiplier can only be updated once the
11973 * DPLL is enabled and the clocks are stable.
11974 *
11975 * So write it again.
11976 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011977 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011978 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011979 udelay(200);
11980}
11981
11982static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11983 struct intel_shared_dpll *pll)
11984{
11985 struct drm_device *dev = dev_priv->dev;
11986 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011987
11988 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011989 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011990 if (intel_crtc_to_shared_dpll(crtc) == pll)
11991 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11992 }
11993
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011994 I915_WRITE(PCH_DPLL(pll->id), 0);
11995 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011996 udelay(200);
11997}
11998
Daniel Vetter46edb022013-06-05 13:34:12 +020011999static char *ibx_pch_dpll_names[] = {
12000 "PCH DPLL A",
12001 "PCH DPLL B",
12002};
12003
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012004static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012005{
Daniel Vettere7b903d2013-06-05 13:34:14 +020012006 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012007 int i;
12008
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012009 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012010
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012011 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020012012 dev_priv->shared_dplls[i].id = i;
12013 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012014 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020012015 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
12016 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020012017 dev_priv->shared_dplls[i].get_hw_state =
12018 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012019 }
12020}
12021
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012022static void intel_shared_dpll_init(struct drm_device *dev)
12023{
Daniel Vettere7b903d2013-06-05 13:34:14 +020012024 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012025
Daniel Vetter9cd86932014-06-25 22:01:57 +030012026 if (HAS_DDI(dev))
12027 intel_ddi_pll_init(dev);
12028 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012029 ibx_pch_dpll_init(dev);
12030 else
12031 dev_priv->num_shared_dpll = 0;
12032
12033 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012034}
12035
Matt Roper6beb8c232014-12-01 15:40:14 -080012036/**
12037 * intel_prepare_plane_fb - Prepare fb for usage on plane
12038 * @plane: drm plane to prepare for
12039 * @fb: framebuffer to prepare for presentation
12040 *
12041 * Prepares a framebuffer for usage on a display plane. Generally this
12042 * involves pinning the underlying object and updating the frontbuffer tracking
12043 * bits. Some older platforms need special physical address handling for
12044 * cursor planes.
12045 *
12046 * Returns 0 on success, negative error code on failure.
12047 */
12048int
12049intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000012050 struct drm_framebuffer *fb,
12051 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012052{
12053 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080012054 struct intel_plane *intel_plane = to_intel_plane(plane);
12055 enum pipe pipe = intel_plane->pipe;
12056 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12057 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
12058 unsigned frontbuffer_bits = 0;
12059 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070012060
Matt Roperea2c67b2014-12-23 10:41:52 -080012061 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070012062 return 0;
12063
Matt Roper6beb8c232014-12-01 15:40:14 -080012064 switch (plane->type) {
12065 case DRM_PLANE_TYPE_PRIMARY:
12066 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
12067 break;
12068 case DRM_PLANE_TYPE_CURSOR:
12069 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
12070 break;
12071 case DRM_PLANE_TYPE_OVERLAY:
12072 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
12073 break;
12074 }
Matt Roper465c1202014-05-29 08:06:54 -070012075
Matt Roper4c345742014-07-09 16:22:10 -070012076 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070012077
Matt Roper6beb8c232014-12-01 15:40:14 -080012078 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12079 INTEL_INFO(dev)->cursor_needs_physical) {
12080 int align = IS_I830(dev) ? 16 * 1024 : 256;
12081 ret = i915_gem_object_attach_phys(obj, align);
12082 if (ret)
12083 DRM_DEBUG_KMS("failed to attach phys object\n");
12084 } else {
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000012085 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080012086 }
12087
12088 if (ret == 0)
12089 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
12090
12091 mutex_unlock(&dev->struct_mutex);
12092
12093 return ret;
12094}
12095
Matt Roper38f3ce32014-12-02 07:45:25 -080012096/**
12097 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12098 * @plane: drm plane to clean up for
12099 * @fb: old framebuffer that was on plane
12100 *
12101 * Cleans up a framebuffer that has just been removed from a plane.
12102 */
12103void
12104intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000012105 struct drm_framebuffer *fb,
12106 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012107{
12108 struct drm_device *dev = plane->dev;
12109 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12110
12111 if (WARN_ON(!obj))
12112 return;
12113
12114 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
12115 !INTEL_INFO(dev)->cursor_needs_physical) {
12116 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000012117 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080012118 mutex_unlock(&dev->struct_mutex);
12119 }
Matt Roper465c1202014-05-29 08:06:54 -070012120}
12121
12122static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012123intel_check_primary_plane(struct drm_plane *plane,
12124 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012125{
Matt Roper32b7eee2014-12-24 07:59:06 -080012126 struct drm_device *dev = plane->dev;
12127 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080012128 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012129 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080012130 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012131 struct drm_rect *dest = &state->dst;
12132 struct drm_rect *src = &state->src;
12133 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012134 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012135
Matt Roperea2c67b2014-12-23 10:41:52 -080012136 crtc = crtc ? crtc : plane->crtc;
12137 intel_crtc = to_intel_crtc(crtc);
12138
Matt Roperc59cb172014-12-01 15:40:16 -080012139 ret = drm_plane_helper_check_update(plane, crtc, fb,
12140 src, dest, clip,
12141 DRM_PLANE_HELPER_NO_SCALING,
12142 DRM_PLANE_HELPER_NO_SCALING,
12143 false, true, &state->visible);
12144 if (ret)
12145 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012146
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012147 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012148 intel_crtc->atomic.wait_for_flips = true;
12149
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012150 /*
12151 * FBC does not work on some platforms for rotated
12152 * planes, so disable it when rotation is not 0 and
12153 * update it when rotation is set back to 0.
12154 *
12155 * FIXME: This is redundant with the fbc update done in
12156 * the primary plane enable function except that that
12157 * one is done too late. We eventually need to unify
12158 * this.
12159 */
12160 if (intel_crtc->primary_enabled &&
12161 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020012162 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080012163 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012164 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012165 }
12166
12167 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012168 /*
12169 * BDW signals flip done immediately if the plane
12170 * is disabled, even if the plane enable is already
12171 * armed to occur at the next vblank :(
12172 */
12173 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
12174 intel_crtc->atomic.wait_vblank = true;
12175 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012176
Matt Roper32b7eee2014-12-24 07:59:06 -080012177 intel_crtc->atomic.fb_bits |=
12178 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
12179
12180 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000012181
12182 /* Update watermarks on tiling changes. */
12183 if (!plane->state->fb || !state->base.fb ||
12184 plane->state->fb->modifier[0] !=
12185 state->base.fb->modifier[0])
12186 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080012187 }
12188
12189 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012190}
12191
Sonika Jindal48404c12014-08-22 14:06:04 +053012192static void
12193intel_commit_primary_plane(struct drm_plane *plane,
12194 struct intel_plane_state *state)
12195{
Matt Roper2b875c22014-12-01 15:40:13 -080012196 struct drm_crtc *crtc = state->base.crtc;
12197 struct drm_framebuffer *fb = state->base.fb;
12198 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053012199 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080012200 struct intel_crtc *intel_crtc;
Sonika Jindalce54d852014-08-21 11:44:39 +053012201 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080012202
Matt Roperea2c67b2014-12-23 10:41:52 -080012203 crtc = crtc ? crtc : plane->crtc;
12204 intel_crtc = to_intel_crtc(crtc);
12205
Matt Ropercf4c7c12014-12-04 10:27:42 -080012206 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053012207 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070012208 crtc->y = src->y1 >> 16;
12209
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012210 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012211 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012212 /* FIXME: kill this fastboot hack */
12213 intel_update_pipe_size(intel_crtc);
12214
12215 intel_crtc->primary_enabled = true;
12216
12217 dev_priv->display.update_primary_plane(crtc, plane->fb,
12218 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012219 } else {
12220 /*
12221 * If clipping results in a non-visible primary plane,
12222 * we'll disable the primary plane. Note that this is
12223 * a bit different than what happens if userspace
12224 * explicitly disables the plane by passing fb=0
12225 * because plane->fb still gets set and pinned.
12226 */
12227 intel_disable_primary_hw_plane(plane, crtc);
12228 }
Matt Roper32b7eee2014-12-24 07:59:06 -080012229 }
12230}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012231
Matt Roper32b7eee2014-12-24 07:59:06 -080012232static void intel_begin_crtc_commit(struct drm_crtc *crtc)
12233{
12234 struct drm_device *dev = crtc->dev;
12235 struct drm_i915_private *dev_priv = dev->dev_private;
12236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080012237 struct intel_plane *intel_plane;
12238 struct drm_plane *p;
12239 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012240
Matt Roperea2c67b2014-12-23 10:41:52 -080012241 /* Track fb's for any planes being disabled */
12242 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
12243 intel_plane = to_intel_plane(p);
12244
12245 if (intel_crtc->atomic.disabled_planes &
12246 (1 << drm_plane_index(p))) {
12247 switch (p->type) {
12248 case DRM_PLANE_TYPE_PRIMARY:
12249 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
12250 break;
12251 case DRM_PLANE_TYPE_CURSOR:
12252 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
12253 break;
12254 case DRM_PLANE_TYPE_OVERLAY:
12255 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
12256 break;
12257 }
12258
12259 mutex_lock(&dev->struct_mutex);
12260 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
12261 mutex_unlock(&dev->struct_mutex);
12262 }
12263 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012264
Matt Roper32b7eee2014-12-24 07:59:06 -080012265 if (intel_crtc->atomic.wait_for_flips)
12266 intel_crtc_wait_for_pending_flips(crtc);
12267
12268 if (intel_crtc->atomic.disable_fbc)
12269 intel_fbc_disable(dev);
12270
12271 if (intel_crtc->atomic.pre_disable_primary)
12272 intel_pre_disable_primary(crtc);
12273
12274 if (intel_crtc->atomic.update_wm)
12275 intel_update_watermarks(crtc);
12276
12277 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080012278
12279 /* Perform vblank evasion around commit operation */
12280 if (intel_crtc->active)
12281 intel_crtc->atomic.evade =
12282 intel_pipe_update_start(intel_crtc,
12283 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080012284}
12285
12286static void intel_finish_crtc_commit(struct drm_crtc *crtc)
12287{
12288 struct drm_device *dev = crtc->dev;
12289 struct drm_i915_private *dev_priv = dev->dev_private;
12290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12291 struct drm_plane *p;
12292
Matt Roperc34c9ee2014-12-23 10:41:50 -080012293 if (intel_crtc->atomic.evade)
12294 intel_pipe_update_end(intel_crtc,
12295 intel_crtc->atomic.start_vbl_count);
12296
Matt Roper32b7eee2014-12-24 07:59:06 -080012297 intel_runtime_pm_put(dev_priv);
12298
12299 if (intel_crtc->atomic.wait_vblank)
12300 intel_wait_for_vblank(dev, intel_crtc->pipe);
12301
12302 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12303
12304 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012305 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020012306 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012307 mutex_unlock(&dev->struct_mutex);
12308 }
Matt Roper465c1202014-05-29 08:06:54 -070012309
Matt Roper32b7eee2014-12-24 07:59:06 -080012310 if (intel_crtc->atomic.post_enable_primary)
12311 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012312
Matt Roper32b7eee2014-12-24 07:59:06 -080012313 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12314 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12315 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12316 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012317
Matt Roper32b7eee2014-12-24 07:59:06 -080012318 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012319}
12320
Matt Ropercf4c7c12014-12-04 10:27:42 -080012321/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012322 * intel_plane_destroy - destroy a plane
12323 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012324 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012325 * Common destruction function for all types of planes (primary, cursor,
12326 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012327 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012328void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012329{
12330 struct intel_plane *intel_plane = to_intel_plane(plane);
12331 drm_plane_cleanup(plane);
12332 kfree(intel_plane);
12333}
12334
Matt Roper65a3fea2015-01-21 16:35:42 -080012335const struct drm_plane_funcs intel_plane_funcs = {
Daniel Vetterff42e092015-03-02 16:35:20 +010012336 .update_plane = drm_plane_helper_update,
12337 .disable_plane = drm_plane_helper_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070012338 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080012339 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080012340 .atomic_get_property = intel_plane_atomic_get_property,
12341 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012342 .atomic_duplicate_state = intel_plane_duplicate_state,
12343 .atomic_destroy_state = intel_plane_destroy_state,
12344
Matt Roper465c1202014-05-29 08:06:54 -070012345};
12346
12347static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12348 int pipe)
12349{
12350 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080012351 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070012352 const uint32_t *intel_primary_formats;
12353 int num_formats;
12354
12355 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12356 if (primary == NULL)
12357 return NULL;
12358
Matt Roper8e7d6882015-01-21 16:35:41 -080012359 state = intel_create_plane_state(&primary->base);
12360 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012361 kfree(primary);
12362 return NULL;
12363 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012364 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012365
Matt Roper465c1202014-05-29 08:06:54 -070012366 primary->can_scale = false;
12367 primary->max_downscale = 1;
12368 primary->pipe = pipe;
12369 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012370 primary->check_plane = intel_check_primary_plane;
12371 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070012372 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12373 primary->plane = !pipe;
12374
12375 if (INTEL_INFO(dev)->gen <= 3) {
12376 intel_primary_formats = intel_primary_formats_gen2;
12377 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12378 } else {
12379 intel_primary_formats = intel_primary_formats_gen4;
12380 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12381 }
12382
12383 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012384 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070012385 intel_primary_formats, num_formats,
12386 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012387
12388 if (INTEL_INFO(dev)->gen >= 4) {
12389 if (!dev->mode_config.rotation_property)
12390 dev->mode_config.rotation_property =
12391 drm_mode_create_rotation_property(dev,
12392 BIT(DRM_ROTATE_0) |
12393 BIT(DRM_ROTATE_180));
12394 if (dev->mode_config.rotation_property)
12395 drm_object_attach_property(&primary->base.base,
12396 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012397 state->base.rotation);
Sonika Jindal48404c12014-08-22 14:06:04 +053012398 }
12399
Matt Roperea2c67b2014-12-23 10:41:52 -080012400 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12401
Matt Roper465c1202014-05-29 08:06:54 -070012402 return &primary->base;
12403}
12404
Matt Roper3d7d6512014-06-10 08:28:13 -070012405static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012406intel_check_cursor_plane(struct drm_plane *plane,
12407 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012408{
Matt Roper2b875c22014-12-01 15:40:13 -080012409 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012410 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012411 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012412 struct drm_rect *dest = &state->dst;
12413 struct drm_rect *src = &state->src;
12414 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012415 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012416 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012417 unsigned stride;
12418 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012419
Matt Roperea2c67b2014-12-23 10:41:52 -080012420 crtc = crtc ? crtc : plane->crtc;
12421 intel_crtc = to_intel_crtc(crtc);
12422
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012423 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012424 src, dest, clip,
12425 DRM_PLANE_HELPER_NO_SCALING,
12426 DRM_PLANE_HELPER_NO_SCALING,
12427 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012428 if (ret)
12429 return ret;
12430
12431
12432 /* if we want to turn off the cursor ignore width and height */
12433 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012434 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012435
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012436 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012437 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12438 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12439 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012440 return -EINVAL;
12441 }
12442
Matt Roperea2c67b2014-12-23 10:41:52 -080012443 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12444 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012445 DRM_DEBUG_KMS("buffer is too small\n");
12446 return -ENOMEM;
12447 }
12448
Ville Syrjälä3a656b52015-03-09 21:08:37 +020012449 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012450 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12451 ret = -EINVAL;
12452 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012453
Matt Roper32b7eee2014-12-24 07:59:06 -080012454finish:
12455 if (intel_crtc->active) {
Ville Syrjälä3749f462015-03-10 13:15:22 +020012456 if (plane->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012457 intel_crtc->atomic.update_wm = true;
12458
12459 intel_crtc->atomic.fb_bits |=
12460 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12461 }
12462
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012463 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012464}
12465
Matt Roperf4a2cf22014-12-01 15:40:12 -080012466static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012467intel_commit_cursor_plane(struct drm_plane *plane,
12468 struct intel_plane_state *state)
12469{
Matt Roper2b875c22014-12-01 15:40:13 -080012470 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012471 struct drm_device *dev = plane->dev;
12472 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080012473 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012474 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012475
Matt Roperea2c67b2014-12-23 10:41:52 -080012476 crtc = crtc ? crtc : plane->crtc;
12477 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012478
Matt Roperea2c67b2014-12-23 10:41:52 -080012479 plane->fb = state->base.fb;
12480 crtc->cursor_x = state->base.crtc_x;
12481 crtc->cursor_y = state->base.crtc_y;
12482
Gustavo Padovana912f122014-12-01 15:40:10 -080012483 if (intel_crtc->cursor_bo == obj)
12484 goto update;
12485
Matt Roperf4a2cf22014-12-01 15:40:12 -080012486 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012487 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012488 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012489 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012490 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012491 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012492
Gustavo Padovana912f122014-12-01 15:40:10 -080012493 intel_crtc->cursor_addr = addr;
12494 intel_crtc->cursor_bo = obj;
12495update:
Gustavo Padovana912f122014-12-01 15:40:10 -080012496
Matt Roper32b7eee2014-12-24 07:59:06 -080012497 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012498 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012499}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012500
Matt Roper3d7d6512014-06-10 08:28:13 -070012501static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12502 int pipe)
12503{
12504 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080012505 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070012506
12507 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12508 if (cursor == NULL)
12509 return NULL;
12510
Matt Roper8e7d6882015-01-21 16:35:41 -080012511 state = intel_create_plane_state(&cursor->base);
12512 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012513 kfree(cursor);
12514 return NULL;
12515 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012516 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012517
Matt Roper3d7d6512014-06-10 08:28:13 -070012518 cursor->can_scale = false;
12519 cursor->max_downscale = 1;
12520 cursor->pipe = pipe;
12521 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012522 cursor->check_plane = intel_check_cursor_plane;
12523 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012524
12525 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012526 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070012527 intel_cursor_formats,
12528 ARRAY_SIZE(intel_cursor_formats),
12529 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012530
12531 if (INTEL_INFO(dev)->gen >= 4) {
12532 if (!dev->mode_config.rotation_property)
12533 dev->mode_config.rotation_property =
12534 drm_mode_create_rotation_property(dev,
12535 BIT(DRM_ROTATE_0) |
12536 BIT(DRM_ROTATE_180));
12537 if (dev->mode_config.rotation_property)
12538 drm_object_attach_property(&cursor->base.base,
12539 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012540 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012541 }
12542
Matt Roperea2c67b2014-12-23 10:41:52 -080012543 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12544
Matt Roper3d7d6512014-06-10 08:28:13 -070012545 return &cursor->base;
12546}
12547
Hannes Ederb358d0a2008-12-18 21:18:47 +010012548static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012549{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012550 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012551 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012552 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070012553 struct drm_plane *primary = NULL;
12554 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012555 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012556
Daniel Vetter955382f2013-09-19 14:05:45 +020012557 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012558 if (intel_crtc == NULL)
12559 return;
12560
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012561 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12562 if (!crtc_state)
12563 goto fail;
12564 intel_crtc_set_state(intel_crtc, crtc_state);
Matt Roper07878242015-02-25 11:43:26 -080012565 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012566
Matt Roper465c1202014-05-29 08:06:54 -070012567 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012568 if (!primary)
12569 goto fail;
12570
12571 cursor = intel_cursor_plane_create(dev, pipe);
12572 if (!cursor)
12573 goto fail;
12574
Matt Roper465c1202014-05-29 08:06:54 -070012575 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012576 cursor, &intel_crtc_funcs);
12577 if (ret)
12578 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012579
12580 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012581 for (i = 0; i < 256; i++) {
12582 intel_crtc->lut_r[i] = i;
12583 intel_crtc->lut_g[i] = i;
12584 intel_crtc->lut_b[i] = i;
12585 }
12586
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012587 /*
12588 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012589 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012590 */
Jesse Barnes80824002009-09-10 15:28:06 -070012591 intel_crtc->pipe = pipe;
12592 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012593 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012594 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012595 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012596 }
12597
Chris Wilson4b0e3332014-05-30 16:35:26 +030012598 intel_crtc->cursor_base = ~0;
12599 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012600 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012601
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012602 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12603 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12604 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12605 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12606
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012607 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12608
Jesse Barnes79e53942008-11-07 14:24:08 -080012609 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012610
12611 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012612 return;
12613
12614fail:
12615 if (primary)
12616 drm_plane_cleanup(primary);
12617 if (cursor)
12618 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012619 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070012620 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012621}
12622
Jesse Barnes752aa882013-10-31 18:55:49 +020012623enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12624{
12625 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012626 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012627
Rob Clark51fd3712013-11-19 12:10:12 -050012628 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012629
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012630 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012631 return INVALID_PIPE;
12632
12633 return to_intel_crtc(encoder->crtc)->pipe;
12634}
12635
Carl Worth08d7b3d2009-04-29 14:43:54 -070012636int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012637 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012638{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012639 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012640 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012641 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012642
Rob Clark7707e652014-07-17 23:30:04 -040012643 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012644
Rob Clark7707e652014-07-17 23:30:04 -040012645 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012646 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012647 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012648 }
12649
Rob Clark7707e652014-07-17 23:30:04 -040012650 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012651 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012652
Daniel Vetterc05422d2009-08-11 16:05:30 +020012653 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012654}
12655
Daniel Vetter66a92782012-07-12 20:08:18 +020012656static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012657{
Daniel Vetter66a92782012-07-12 20:08:18 +020012658 struct drm_device *dev = encoder->base.dev;
12659 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012660 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012661 int entry = 0;
12662
Damien Lespiaub2784e12014-08-05 11:29:37 +010012663 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012664 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012665 index_mask |= (1 << entry);
12666
Jesse Barnes79e53942008-11-07 14:24:08 -080012667 entry++;
12668 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012669
Jesse Barnes79e53942008-11-07 14:24:08 -080012670 return index_mask;
12671}
12672
Chris Wilson4d302442010-12-14 19:21:29 +000012673static bool has_edp_a(struct drm_device *dev)
12674{
12675 struct drm_i915_private *dev_priv = dev->dev_private;
12676
12677 if (!IS_MOBILE(dev))
12678 return false;
12679
12680 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12681 return false;
12682
Damien Lespiaue3589902014-02-07 19:12:50 +000012683 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012684 return false;
12685
12686 return true;
12687}
12688
Jesse Barnes84b4e042014-06-25 08:24:29 -070012689static bool intel_crt_present(struct drm_device *dev)
12690{
12691 struct drm_i915_private *dev_priv = dev->dev_private;
12692
Damien Lespiau884497e2013-12-03 13:56:23 +000012693 if (INTEL_INFO(dev)->gen >= 9)
12694 return false;
12695
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012696 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012697 return false;
12698
12699 if (IS_CHERRYVIEW(dev))
12700 return false;
12701
12702 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12703 return false;
12704
12705 return true;
12706}
12707
Jesse Barnes79e53942008-11-07 14:24:08 -080012708static void intel_setup_outputs(struct drm_device *dev)
12709{
Eric Anholt725e30a2009-01-22 13:01:02 -080012710 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012711 struct intel_encoder *encoder;
Matt Roperc6f95f22015-01-22 16:50:32 -080012712 struct drm_connector *connector;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012713 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012714
Daniel Vetterc9093352013-06-06 22:22:47 +020012715 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012716
Jesse Barnes84b4e042014-06-25 08:24:29 -070012717 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012718 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012719
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012720 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012721 int found;
12722
Jesse Barnesde31fac2015-03-06 15:53:32 -080012723 /*
12724 * Haswell uses DDI functions to detect digital outputs.
12725 * On SKL pre-D0 the strap isn't connected, so we assume
12726 * it's there.
12727 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012728 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080012729 /* WaIgnoreDDIAStrap: skl */
12730 if (found ||
12731 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012732 intel_ddi_init(dev, PORT_A);
12733
12734 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12735 * register */
12736 found = I915_READ(SFUSE_STRAP);
12737
12738 if (found & SFUSE_STRAP_DDIB_DETECTED)
12739 intel_ddi_init(dev, PORT_B);
12740 if (found & SFUSE_STRAP_DDIC_DETECTED)
12741 intel_ddi_init(dev, PORT_C);
12742 if (found & SFUSE_STRAP_DDID_DETECTED)
12743 intel_ddi_init(dev, PORT_D);
12744 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012745 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012746 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012747
12748 if (has_edp_a(dev))
12749 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012750
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012751 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012752 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012753 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012754 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012755 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012756 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012757 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012758 }
12759
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012760 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012761 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012762
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012763 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012764 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012765
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012766 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012767 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012768
Daniel Vetter270b3042012-10-27 15:52:05 +020012769 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012770 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012771 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012772 /*
12773 * The DP_DETECTED bit is the latched state of the DDC
12774 * SDA pin at boot. However since eDP doesn't require DDC
12775 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12776 * eDP ports may have been muxed to an alternate function.
12777 * Thus we can't rely on the DP_DETECTED bit alone to detect
12778 * eDP ports. Consult the VBT as well as DP_DETECTED to
12779 * detect eDP ports.
12780 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012781 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12782 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012783 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12784 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012785 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12786 intel_dp_is_edp(dev, PORT_B))
12787 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012788
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012789 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12790 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012791 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12792 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012793 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12794 intel_dp_is_edp(dev, PORT_C))
12795 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012796
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012797 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012798 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012799 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12800 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012801 /* eDP not supported on port D, so don't check VBT */
12802 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12803 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012804 }
12805
Jani Nikula3cfca972013-08-27 15:12:26 +030012806 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012807 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012808 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012809
Paulo Zanonie2debe92013-02-18 19:00:27 -030012810 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012811 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012812 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012813 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12814 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012815 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012816 }
Ma Ling27185ae2009-08-24 13:50:23 +080012817
Imre Deake7281ea2013-05-08 13:14:08 +030012818 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012819 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012820 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012821
12822 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012823
Paulo Zanonie2debe92013-02-18 19:00:27 -030012824 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012825 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012826 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012827 }
Ma Ling27185ae2009-08-24 13:50:23 +080012828
Paulo Zanonie2debe92013-02-18 19:00:27 -030012829 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012830
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012831 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12832 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012833 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012834 }
Imre Deake7281ea2013-05-08 13:14:08 +030012835 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012836 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012837 }
Ma Ling27185ae2009-08-24 13:50:23 +080012838
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012839 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012840 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012841 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012842 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012843 intel_dvo_init(dev);
12844
Zhenyu Wang103a1962009-11-27 11:44:36 +080012845 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012846 intel_tv_init(dev);
12847
Matt Roperc6f95f22015-01-22 16:50:32 -080012848 /*
12849 * FIXME: We don't have full atomic support yet, but we want to be
12850 * able to enable/test plane updates via the atomic interface in the
12851 * meantime. However as soon as we flip DRIVER_ATOMIC on, the DRM core
12852 * will take some atomic codepaths to lookup properties during
12853 * drmModeGetConnector() that unconditionally dereference
12854 * connector->state.
12855 *
12856 * We create a dummy connector state here for each connector to ensure
12857 * the DRM core doesn't try to dereference a NULL connector->state.
12858 * The actual connector properties will never be updated or contain
12859 * useful information, but since we're doing this specifically for
12860 * testing/debug of the plane operations (and only when a specific
12861 * kernel module option is given), that shouldn't really matter.
12862 *
12863 * Once atomic support for crtc's + connectors lands, this loop should
12864 * be removed since we'll be setting up real connector state, which
12865 * will contain Intel-specific properties.
12866 */
12867 if (drm_core_check_feature(dev, DRIVER_ATOMIC)) {
12868 list_for_each_entry(connector,
12869 &dev->mode_config.connector_list,
12870 head) {
12871 if (!WARN_ON(connector->state)) {
12872 connector->state =
12873 kzalloc(sizeof(*connector->state),
12874 GFP_KERNEL);
12875 }
12876 }
12877 }
12878
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012879 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012880
Damien Lespiaub2784e12014-08-05 11:29:37 +010012881 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012882 encoder->base.possible_crtcs = encoder->crtc_mask;
12883 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012884 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012885 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012886
Paulo Zanonidde86e22012-12-01 12:04:25 -020012887 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012888
12889 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012890}
12891
12892static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12893{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012894 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012895 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012896
Daniel Vetteref2d6332014-02-10 18:00:38 +010012897 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012898 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012899 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012900 drm_gem_object_unreference(&intel_fb->obj->base);
12901 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012902 kfree(intel_fb);
12903}
12904
12905static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012906 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012907 unsigned int *handle)
12908{
12909 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012910 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012911
Chris Wilson05394f32010-11-08 19:18:58 +000012912 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012913}
12914
12915static const struct drm_framebuffer_funcs intel_fb_funcs = {
12916 .destroy = intel_user_framebuffer_destroy,
12917 .create_handle = intel_user_framebuffer_create_handle,
12918};
12919
Damien Lespiaub3218032015-02-27 11:15:18 +000012920static
12921u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
12922 uint32_t pixel_format)
12923{
12924 u32 gen = INTEL_INFO(dev)->gen;
12925
12926 if (gen >= 9) {
12927 /* "The stride in bytes must not exceed the of the size of 8K
12928 * pixels and 32K bytes."
12929 */
12930 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
12931 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
12932 return 32*1024;
12933 } else if (gen >= 4) {
12934 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12935 return 16*1024;
12936 else
12937 return 32*1024;
12938 } else if (gen >= 3) {
12939 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12940 return 8*1024;
12941 else
12942 return 16*1024;
12943 } else {
12944 /* XXX DSPC is limited to 4k tiled */
12945 return 8*1024;
12946 }
12947}
12948
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012949static int intel_framebuffer_init(struct drm_device *dev,
12950 struct intel_framebuffer *intel_fb,
12951 struct drm_mode_fb_cmd2 *mode_cmd,
12952 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012953{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000012954 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080012955 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000012956 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080012957
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012958 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12959
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012960 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
12961 /* Enforce that fb modifier and tiling mode match, but only for
12962 * X-tiled. This is needed for FBC. */
12963 if (!!(obj->tiling_mode == I915_TILING_X) !=
12964 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
12965 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
12966 return -EINVAL;
12967 }
12968 } else {
12969 if (obj->tiling_mode == I915_TILING_X)
12970 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
12971 else if (obj->tiling_mode == I915_TILING_Y) {
12972 DRM_DEBUG("No Y tiling for legacy addfb\n");
12973 return -EINVAL;
12974 }
12975 }
12976
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000012977 /* Passed in modifier sanity checking. */
12978 switch (mode_cmd->modifier[0]) {
12979 case I915_FORMAT_MOD_Y_TILED:
12980 case I915_FORMAT_MOD_Yf_TILED:
12981 if (INTEL_INFO(dev)->gen < 9) {
12982 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
12983 mode_cmd->modifier[0]);
12984 return -EINVAL;
12985 }
12986 case DRM_FORMAT_MOD_NONE:
12987 case I915_FORMAT_MOD_X_TILED:
12988 break;
12989 default:
12990 DRM_ERROR("Unsupported fb modifier 0x%llx!\n",
12991 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012992 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012993 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012994
Damien Lespiaub3218032015-02-27 11:15:18 +000012995 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
12996 mode_cmd->pixel_format);
12997 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
12998 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
12999 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010013000 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013001 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013002
Damien Lespiaub3218032015-02-27 11:15:18 +000013003 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
13004 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013005 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013006 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
13007 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013008 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013009 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013010 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013011 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013012
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013013 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013014 mode_cmd->pitches[0] != obj->stride) {
13015 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
13016 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013017 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013018 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013019
Ville Syrjälä57779d02012-10-31 17:50:14 +020013020 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013021 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020013022 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013023 case DRM_FORMAT_RGB565:
13024 case DRM_FORMAT_XRGB8888:
13025 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013026 break;
13027 case DRM_FORMAT_XRGB1555:
13028 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013029 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013030 DRM_DEBUG("unsupported pixel format: %s\n",
13031 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013032 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013033 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020013034 break;
13035 case DRM_FORMAT_XBGR8888:
13036 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013037 case DRM_FORMAT_XRGB2101010:
13038 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013039 case DRM_FORMAT_XBGR2101010:
13040 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013041 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013042 DRM_DEBUG("unsupported pixel format: %s\n",
13043 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013044 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013045 }
Jesse Barnesb5626742011-06-24 12:19:27 -070013046 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020013047 case DRM_FORMAT_YUYV:
13048 case DRM_FORMAT_UYVY:
13049 case DRM_FORMAT_YVYU:
13050 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013051 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013052 DRM_DEBUG("unsupported pixel format: %s\n",
13053 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013054 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013055 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013056 break;
13057 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013058 DRM_DEBUG("unsupported pixel format: %s\n",
13059 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010013060 return -EINVAL;
13061 }
13062
Ville Syrjälä90f9a332012-10-31 17:50:19 +020013063 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
13064 if (mode_cmd->offsets[0] != 0)
13065 return -EINVAL;
13066
Damien Lespiauec2c9812015-01-20 12:51:45 +000013067 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000013068 mode_cmd->pixel_format,
13069 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020013070 /* FIXME drm helper for size checks (especially planar formats)? */
13071 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
13072 return -EINVAL;
13073
Daniel Vetterc7d73f62012-12-13 23:38:38 +010013074 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
13075 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020013076 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010013077
Jesse Barnes79e53942008-11-07 14:24:08 -080013078 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
13079 if (ret) {
13080 DRM_ERROR("framebuffer init failed %d\n", ret);
13081 return ret;
13082 }
13083
Jesse Barnes79e53942008-11-07 14:24:08 -080013084 return 0;
13085}
13086
Jesse Barnes79e53942008-11-07 14:24:08 -080013087static struct drm_framebuffer *
13088intel_user_framebuffer_create(struct drm_device *dev,
13089 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013090 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013091{
Chris Wilson05394f32010-11-08 19:18:58 +000013092 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013093
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013094 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
13095 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000013096 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010013097 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080013098
Chris Wilsond2dff872011-04-19 08:36:26 +010013099 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080013100}
13101
Daniel Vetter4520f532013-10-09 09:18:51 +020013102#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020013103static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020013104{
13105}
13106#endif
13107
Jesse Barnes79e53942008-11-07 14:24:08 -080013108static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080013109 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020013110 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080013111 .atomic_check = intel_atomic_check,
13112 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080013113};
13114
Jesse Barnese70236a2009-09-21 10:42:27 -070013115/* Set up chip specific display functions */
13116static void intel_init_display(struct drm_device *dev)
13117{
13118 struct drm_i915_private *dev_priv = dev->dev_private;
13119
Daniel Vetteree9300b2013-06-03 22:40:22 +020013120 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
13121 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030013122 else if (IS_CHERRYVIEW(dev))
13123 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020013124 else if (IS_VALLEYVIEW(dev))
13125 dev_priv->display.find_dpll = vlv_find_best_dpll;
13126 else if (IS_PINEVIEW(dev))
13127 dev_priv->display.find_dpll = pnv_find_best_dpll;
13128 else
13129 dev_priv->display.find_dpll = i9xx_find_best_dpll;
13130
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013131 if (INTEL_INFO(dev)->gen >= 9) {
13132 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013133 dev_priv->display.get_initial_plane_config =
13134 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013135 dev_priv->display.crtc_compute_clock =
13136 haswell_crtc_compute_clock;
13137 dev_priv->display.crtc_enable = haswell_crtc_enable;
13138 dev_priv->display.crtc_disable = haswell_crtc_disable;
13139 dev_priv->display.off = ironlake_crtc_off;
13140 dev_priv->display.update_primary_plane =
13141 skylake_update_primary_plane;
13142 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013143 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013144 dev_priv->display.get_initial_plane_config =
13145 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020013146 dev_priv->display.crtc_compute_clock =
13147 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020013148 dev_priv->display.crtc_enable = haswell_crtc_enable;
13149 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030013150 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013151 dev_priv->display.update_primary_plane =
13152 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030013153 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013154 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013155 dev_priv->display.get_initial_plane_config =
13156 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020013157 dev_priv->display.crtc_compute_clock =
13158 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020013159 dev_priv->display.crtc_enable = ironlake_crtc_enable;
13160 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013161 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013162 dev_priv->display.update_primary_plane =
13163 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070013164 } else if (IS_VALLEYVIEW(dev)) {
13165 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013166 dev_priv->display.get_initial_plane_config =
13167 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013168 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070013169 dev_priv->display.crtc_enable = valleyview_crtc_enable;
13170 dev_priv->display.crtc_disable = i9xx_crtc_disable;
13171 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013172 dev_priv->display.update_primary_plane =
13173 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013174 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013175 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013176 dev_priv->display.get_initial_plane_config =
13177 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013178 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020013179 dev_priv->display.crtc_enable = i9xx_crtc_enable;
13180 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013181 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013182 dev_priv->display.update_primary_plane =
13183 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013184 }
Jesse Barnese70236a2009-09-21 10:42:27 -070013185
Jesse Barnese70236a2009-09-21 10:42:27 -070013186 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070013187 if (IS_VALLEYVIEW(dev))
13188 dev_priv->display.get_display_clock_speed =
13189 valleyview_get_display_clock_speed;
13190 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070013191 dev_priv->display.get_display_clock_speed =
13192 i945_get_display_clock_speed;
13193 else if (IS_I915G(dev))
13194 dev_priv->display.get_display_clock_speed =
13195 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013196 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013197 dev_priv->display.get_display_clock_speed =
13198 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013199 else if (IS_PINEVIEW(dev))
13200 dev_priv->display.get_display_clock_speed =
13201 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070013202 else if (IS_I915GM(dev))
13203 dev_priv->display.get_display_clock_speed =
13204 i915gm_get_display_clock_speed;
13205 else if (IS_I865G(dev))
13206 dev_priv->display.get_display_clock_speed =
13207 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020013208 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013209 dev_priv->display.get_display_clock_speed =
13210 i855_get_display_clock_speed;
13211 else /* 852, 830 */
13212 dev_priv->display.get_display_clock_speed =
13213 i830_get_display_clock_speed;
13214
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013215 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013216 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013217 } else if (IS_GEN6(dev)) {
13218 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013219 } else if (IS_IVYBRIDGE(dev)) {
13220 /* FIXME: detect B0+ stepping and use auto training */
13221 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030013222 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013223 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080013224 } else if (IS_VALLEYVIEW(dev)) {
13225 dev_priv->display.modeset_global_resources =
13226 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070013227 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013228
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013229 switch (INTEL_INFO(dev)->gen) {
13230 case 2:
13231 dev_priv->display.queue_flip = intel_gen2_queue_flip;
13232 break;
13233
13234 case 3:
13235 dev_priv->display.queue_flip = intel_gen3_queue_flip;
13236 break;
13237
13238 case 4:
13239 case 5:
13240 dev_priv->display.queue_flip = intel_gen4_queue_flip;
13241 break;
13242
13243 case 6:
13244 dev_priv->display.queue_flip = intel_gen6_queue_flip;
13245 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013246 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070013247 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013248 dev_priv->display.queue_flip = intel_gen7_queue_flip;
13249 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000013250 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000013251 /* Drop through - unsupported since execlist only. */
13252 default:
13253 /* Default just returns -ENODEV to indicate unsupported */
13254 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013255 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020013256
13257 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030013258
13259 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070013260}
13261
Jesse Barnesb690e962010-07-19 13:53:12 -070013262/*
13263 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
13264 * resume, or other times. This quirk makes sure that's the case for
13265 * affected systems.
13266 */
Akshay Joshi0206e352011-08-16 15:34:10 -040013267static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070013268{
13269 struct drm_i915_private *dev_priv = dev->dev_private;
13270
13271 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013272 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013273}
13274
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013275static void quirk_pipeb_force(struct drm_device *dev)
13276{
13277 struct drm_i915_private *dev_priv = dev->dev_private;
13278
13279 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
13280 DRM_INFO("applying pipe b force quirk\n");
13281}
13282
Keith Packard435793d2011-07-12 14:56:22 -070013283/*
13284 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
13285 */
13286static void quirk_ssc_force_disable(struct drm_device *dev)
13287{
13288 struct drm_i915_private *dev_priv = dev->dev_private;
13289 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013290 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070013291}
13292
Carsten Emde4dca20e2012-03-15 15:56:26 +010013293/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010013294 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
13295 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010013296 */
13297static void quirk_invert_brightness(struct drm_device *dev)
13298{
13299 struct drm_i915_private *dev_priv = dev->dev_private;
13300 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013301 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013302}
13303
Scot Doyle9c72cc62014-07-03 23:27:50 +000013304/* Some VBT's incorrectly indicate no backlight is present */
13305static void quirk_backlight_present(struct drm_device *dev)
13306{
13307 struct drm_i915_private *dev_priv = dev->dev_private;
13308 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
13309 DRM_INFO("applying backlight present quirk\n");
13310}
13311
Jesse Barnesb690e962010-07-19 13:53:12 -070013312struct intel_quirk {
13313 int device;
13314 int subsystem_vendor;
13315 int subsystem_device;
13316 void (*hook)(struct drm_device *dev);
13317};
13318
Egbert Eich5f85f172012-10-14 15:46:38 +020013319/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
13320struct intel_dmi_quirk {
13321 void (*hook)(struct drm_device *dev);
13322 const struct dmi_system_id (*dmi_id_list)[];
13323};
13324
13325static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
13326{
13327 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
13328 return 1;
13329}
13330
13331static const struct intel_dmi_quirk intel_dmi_quirks[] = {
13332 {
13333 .dmi_id_list = &(const struct dmi_system_id[]) {
13334 {
13335 .callback = intel_dmi_reverse_brightness,
13336 .ident = "NCR Corporation",
13337 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
13338 DMI_MATCH(DMI_PRODUCT_NAME, ""),
13339 },
13340 },
13341 { } /* terminating entry */
13342 },
13343 .hook = quirk_invert_brightness,
13344 },
13345};
13346
Ben Widawskyc43b5632012-04-16 14:07:40 -070013347static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070013348 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040013349 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070013350
Jesse Barnesb690e962010-07-19 13:53:12 -070013351 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
13352 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
13353
Jesse Barnesb690e962010-07-19 13:53:12 -070013354 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
13355 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
13356
Ville Syrjälä5f080c02014-08-15 01:22:06 +030013357 /* 830 needs to leave pipe A & dpll A up */
13358 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
13359
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013360 /* 830 needs to leave pipe B & dpll B up */
13361 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
13362
Keith Packard435793d2011-07-12 14:56:22 -070013363 /* Lenovo U160 cannot use SSC on LVDS */
13364 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020013365
13366 /* Sony Vaio Y cannot use SSC on LVDS */
13367 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010013368
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010013369 /* Acer Aspire 5734Z must invert backlight brightness */
13370 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13371
13372 /* Acer/eMachines G725 */
13373 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13374
13375 /* Acer/eMachines e725 */
13376 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13377
13378 /* Acer/Packard Bell NCL20 */
13379 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13380
13381 /* Acer Aspire 4736Z */
13382 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020013383
13384 /* Acer Aspire 5336 */
13385 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000013386
13387 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13388 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000013389
Scot Doyledfb3d47b2014-08-21 16:08:02 +000013390 /* Acer C720 Chromebook (Core i3 4005U) */
13391 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13392
jens steinb2a96012014-10-28 20:25:53 +010013393 /* Apple Macbook 2,1 (Core 2 T7400) */
13394 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13395
Scot Doyled4967d82014-07-03 23:27:52 +000013396 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13397 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000013398
13399 /* HP Chromebook 14 (Celeron 2955U) */
13400 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020013401
13402 /* Dell Chromebook 11 */
13403 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070013404};
13405
13406static void intel_init_quirks(struct drm_device *dev)
13407{
13408 struct pci_dev *d = dev->pdev;
13409 int i;
13410
13411 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13412 struct intel_quirk *q = &intel_quirks[i];
13413
13414 if (d->device == q->device &&
13415 (d->subsystem_vendor == q->subsystem_vendor ||
13416 q->subsystem_vendor == PCI_ANY_ID) &&
13417 (d->subsystem_device == q->subsystem_device ||
13418 q->subsystem_device == PCI_ANY_ID))
13419 q->hook(dev);
13420 }
Egbert Eich5f85f172012-10-14 15:46:38 +020013421 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13422 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13423 intel_dmi_quirks[i].hook(dev);
13424 }
Jesse Barnesb690e962010-07-19 13:53:12 -070013425}
13426
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013427/* Disable the VGA plane that we never use */
13428static void i915_disable_vga(struct drm_device *dev)
13429{
13430 struct drm_i915_private *dev_priv = dev->dev_private;
13431 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013432 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013433
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013434 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013435 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013436 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013437 sr1 = inb(VGA_SR_DATA);
13438 outb(sr1 | 1<<5, VGA_SR_DATA);
13439 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13440 udelay(300);
13441
Ville Syrjälä01f5a622014-12-16 18:38:37 +020013442 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013443 POSTING_READ(vga_reg);
13444}
13445
Daniel Vetterf8175862012-04-10 15:50:11 +020013446void intel_modeset_init_hw(struct drm_device *dev)
13447{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013448 intel_prepare_ddi(dev);
13449
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013450 if (IS_VALLEYVIEW(dev))
13451 vlv_update_cdclk(dev);
13452
Daniel Vetterf8175862012-04-10 15:50:11 +020013453 intel_init_clock_gating(dev);
13454
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013455 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013456}
13457
Jesse Barnes79e53942008-11-07 14:24:08 -080013458void intel_modeset_init(struct drm_device *dev)
13459{
Jesse Barnes652c3932009-08-17 13:31:43 -070013460 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013461 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013462 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013463 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013464
13465 drm_mode_config_init(dev);
13466
13467 dev->mode_config.min_width = 0;
13468 dev->mode_config.min_height = 0;
13469
Dave Airlie019d96c2011-09-29 16:20:42 +010013470 dev->mode_config.preferred_depth = 24;
13471 dev->mode_config.prefer_shadow = 1;
13472
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000013473 dev->mode_config.allow_fb_modifiers = true;
13474
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013475 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013476
Jesse Barnesb690e962010-07-19 13:53:12 -070013477 intel_init_quirks(dev);
13478
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013479 intel_init_pm(dev);
13480
Ben Widawskye3c74752013-04-05 13:12:39 -070013481 if (INTEL_INFO(dev)->num_pipes == 0)
13482 return;
13483
Jesse Barnese70236a2009-09-21 10:42:27 -070013484 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013485 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013486
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013487 if (IS_GEN2(dev)) {
13488 dev->mode_config.max_width = 2048;
13489 dev->mode_config.max_height = 2048;
13490 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013491 dev->mode_config.max_width = 4096;
13492 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013493 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013494 dev->mode_config.max_width = 8192;
13495 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013496 }
Damien Lespiau068be562014-03-28 14:17:49 +000013497
Ville Syrjälädc41c152014-08-13 11:57:05 +030013498 if (IS_845G(dev) || IS_I865G(dev)) {
13499 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13500 dev->mode_config.cursor_height = 1023;
13501 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013502 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13503 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13504 } else {
13505 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13506 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13507 }
13508
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013509 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013510
Zhao Yakui28c97732009-10-09 11:39:41 +080013511 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013512 INTEL_INFO(dev)->num_pipes,
13513 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013514
Damien Lespiau055e3932014-08-18 13:49:10 +010013515 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013516 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000013517 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000013518 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013519 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013520 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013521 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013522 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013523 }
13524
Jesse Barnesf42bb702013-12-16 16:34:23 -080013525 intel_init_dpio(dev);
13526
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013527 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013528
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013529 /* Just disable it once at startup */
13530 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013531 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013532
13533 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013534 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013535
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013536 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013537 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013538 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013539
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013540 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013541 if (!crtc->active)
13542 continue;
13543
Jesse Barnes46f297f2014-03-07 08:57:48 -080013544 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013545 * Note that reserving the BIOS fb up front prevents us
13546 * from stuffing other stolen allocations like the ring
13547 * on top. This prevents some ugliness at boot time, and
13548 * can even allow for smooth boot transitions if the BIOS
13549 * fb is large enough for the active pipe configuration.
13550 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013551 if (dev_priv->display.get_initial_plane_config) {
13552 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080013553 &crtc->plane_config);
13554 /*
13555 * If the fb is shared between multiple heads, we'll
13556 * just get the first one.
13557 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013558 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013559 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013560 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013561}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013562
Daniel Vetter7fad7982012-07-04 17:51:47 +020013563static void intel_enable_pipe_a(struct drm_device *dev)
13564{
13565 struct intel_connector *connector;
13566 struct drm_connector *crt = NULL;
13567 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013568 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013569
13570 /* We can't just switch on the pipe A, we need to set things up with a
13571 * proper mode and output configuration. As a gross hack, enable pipe A
13572 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013573 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020013574 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13575 crt = &connector->base;
13576 break;
13577 }
13578 }
13579
13580 if (!crt)
13581 return;
13582
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013583 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13584 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013585}
13586
Daniel Vetterfa555832012-10-10 23:14:00 +020013587static bool
13588intel_check_plane_mapping(struct intel_crtc *crtc)
13589{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013590 struct drm_device *dev = crtc->base.dev;
13591 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013592 u32 reg, val;
13593
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013594 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013595 return true;
13596
13597 reg = DSPCNTR(!crtc->plane);
13598 val = I915_READ(reg);
13599
13600 if ((val & DISPLAY_PLANE_ENABLE) &&
13601 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13602 return false;
13603
13604 return true;
13605}
13606
Daniel Vetter24929352012-07-02 20:28:59 +020013607static void intel_sanitize_crtc(struct intel_crtc *crtc)
13608{
13609 struct drm_device *dev = crtc->base.dev;
13610 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013611 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013612
Daniel Vetter24929352012-07-02 20:28:59 +020013613 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013614 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013615 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13616
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013617 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010013618 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013619 if (crtc->active) {
13620 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010013621 drm_crtc_vblank_on(&crtc->base);
13622 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013623
Daniel Vetter24929352012-07-02 20:28:59 +020013624 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013625 * disable the crtc (and hence change the state) if it is wrong. Note
13626 * that gen4+ has a fixed plane -> pipe mapping. */
13627 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013628 struct intel_connector *connector;
13629 bool plane;
13630
Daniel Vetter24929352012-07-02 20:28:59 +020013631 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13632 crtc->base.base.id);
13633
13634 /* Pipe has the wrong plane attached and the plane is active.
13635 * Temporarily change the plane mapping and disable everything
13636 * ... */
13637 plane = crtc->plane;
13638 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013639 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013640 dev_priv->display.crtc_disable(&crtc->base);
13641 crtc->plane = plane;
13642
13643 /* ... and break all links. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013644 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013645 if (connector->encoder->base.crtc != &crtc->base)
13646 continue;
13647
Egbert Eich7f1950f2014-04-25 10:56:22 +020013648 connector->base.dpms = DRM_MODE_DPMS_OFF;
13649 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013650 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013651 /* multiple connectors may have the same encoder:
13652 * handle them and break crtc link separately */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013653 for_each_intel_connector(dev, connector)
Egbert Eich7f1950f2014-04-25 10:56:22 +020013654 if (connector->encoder->base.crtc == &crtc->base) {
13655 connector->encoder->base.crtc = NULL;
13656 connector->encoder->connectors_active = false;
13657 }
Daniel Vetter24929352012-07-02 20:28:59 +020013658
13659 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080013660 crtc->base.state->enable = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013661 crtc->base.enabled = false;
13662 }
Daniel Vetter24929352012-07-02 20:28:59 +020013663
Daniel Vetter7fad7982012-07-04 17:51:47 +020013664 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13665 crtc->pipe == PIPE_A && !crtc->active) {
13666 /* BIOS forgot to enable pipe A, this mostly happens after
13667 * resume. Force-enable the pipe to fix this, the update_dpms
13668 * call below we restore the pipe to the right state, but leave
13669 * the required bits on. */
13670 intel_enable_pipe_a(dev);
13671 }
13672
Daniel Vetter24929352012-07-02 20:28:59 +020013673 /* Adjust the state of the output pipe according to whether we
13674 * have active connectors/encoders. */
13675 intel_crtc_update_dpms(&crtc->base);
13676
Matt Roper83d65732015-02-25 13:12:16 -080013677 if (crtc->active != crtc->base.state->enable) {
Daniel Vetter24929352012-07-02 20:28:59 +020013678 struct intel_encoder *encoder;
13679
13680 /* This can happen either due to bugs in the get_hw_state
13681 * functions or because the pipe is force-enabled due to the
13682 * pipe A quirk. */
13683 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13684 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080013685 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020013686 crtc->active ? "enabled" : "disabled");
13687
Matt Roper83d65732015-02-25 13:12:16 -080013688 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013689 crtc->base.enabled = crtc->active;
13690
13691 /* Because we only establish the connector -> encoder ->
13692 * crtc links if something is active, this means the
13693 * crtc is now deactivated. Break the links. connector
13694 * -> encoder links are only establish when things are
13695 * actually up, hence no need to break them. */
13696 WARN_ON(crtc->active);
13697
13698 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13699 WARN_ON(encoder->connectors_active);
13700 encoder->base.crtc = NULL;
13701 }
13702 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013703
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013704 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013705 /*
13706 * We start out with underrun reporting disabled to avoid races.
13707 * For correct bookkeeping mark this on active crtcs.
13708 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013709 * Also on gmch platforms we dont have any hardware bits to
13710 * disable the underrun reporting. Which means we need to start
13711 * out with underrun reporting disabled also on inactive pipes,
13712 * since otherwise we'll complain about the garbage we read when
13713 * e.g. coming up after runtime pm.
13714 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013715 * No protection against concurrent access is required - at
13716 * worst a fifo underrun happens which also sets this to false.
13717 */
13718 crtc->cpu_fifo_underrun_disabled = true;
13719 crtc->pch_fifo_underrun_disabled = true;
13720 }
Daniel Vetter24929352012-07-02 20:28:59 +020013721}
13722
13723static void intel_sanitize_encoder(struct intel_encoder *encoder)
13724{
13725 struct intel_connector *connector;
13726 struct drm_device *dev = encoder->base.dev;
13727
13728 /* We need to check both for a crtc link (meaning that the
13729 * encoder is active and trying to read from a pipe) and the
13730 * pipe itself being active. */
13731 bool has_active_crtc = encoder->base.crtc &&
13732 to_intel_crtc(encoder->base.crtc)->active;
13733
13734 if (encoder->connectors_active && !has_active_crtc) {
13735 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13736 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013737 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013738
13739 /* Connector is active, but has no active pipe. This is
13740 * fallout from our resume register restoring. Disable
13741 * the encoder manually again. */
13742 if (encoder->base.crtc) {
13743 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13744 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013745 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013746 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013747 if (encoder->post_disable)
13748 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013749 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013750 encoder->base.crtc = NULL;
13751 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013752
13753 /* Inconsistent output/port/pipe state happens presumably due to
13754 * a bug in one of the get_hw_state functions. Or someplace else
13755 * in our code, like the register restore mess on resume. Clamp
13756 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013757 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013758 if (connector->encoder != encoder)
13759 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013760 connector->base.dpms = DRM_MODE_DPMS_OFF;
13761 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013762 }
13763 }
13764 /* Enabled encoders without active connectors will be fixed in
13765 * the crtc fixup. */
13766}
13767
Imre Deak04098752014-02-18 00:02:16 +020013768void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013769{
13770 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013771 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013772
Imre Deak04098752014-02-18 00:02:16 +020013773 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13774 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13775 i915_disable_vga(dev);
13776 }
13777}
13778
13779void i915_redisable_vga(struct drm_device *dev)
13780{
13781 struct drm_i915_private *dev_priv = dev->dev_private;
13782
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013783 /* This function can be called both from intel_modeset_setup_hw_state or
13784 * at a very early point in our resume sequence, where the power well
13785 * structures are not yet restored. Since this function is at a very
13786 * paranoid "someone might have enabled VGA while we were not looking"
13787 * level, just check if the power well is enabled instead of trying to
13788 * follow the "don't touch the power well if we don't need it" policy
13789 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013790 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013791 return;
13792
Imre Deak04098752014-02-18 00:02:16 +020013793 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013794}
13795
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013796static bool primary_get_hw_state(struct intel_crtc *crtc)
13797{
13798 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13799
13800 if (!crtc->active)
13801 return false;
13802
13803 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13804}
13805
Daniel Vetter30e984d2013-06-05 13:34:17 +020013806static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013807{
13808 struct drm_i915_private *dev_priv = dev->dev_private;
13809 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013810 struct intel_crtc *crtc;
13811 struct intel_encoder *encoder;
13812 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013813 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013814
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013815 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013816 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013817
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013818 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020013819
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013820 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013821 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013822
Matt Roper83d65732015-02-25 13:12:16 -080013823 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013824 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013825 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013826
13827 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13828 crtc->base.base.id,
13829 crtc->active ? "enabled" : "disabled");
13830 }
13831
Daniel Vetter53589012013-06-05 13:34:16 +020013832 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13833 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13834
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013835 pll->on = pll->get_hw_state(dev_priv, pll,
13836 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013837 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013838 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013839 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013840 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013841 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013842 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013843 }
Daniel Vetter53589012013-06-05 13:34:16 +020013844 }
Daniel Vetter53589012013-06-05 13:34:16 +020013845
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013846 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013847 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013848
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013849 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013850 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013851 }
13852
Damien Lespiaub2784e12014-08-05 11:29:37 +010013853 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013854 pipe = 0;
13855
13856 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013857 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13858 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013859 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013860 } else {
13861 encoder->base.crtc = NULL;
13862 }
13863
13864 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013865 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013866 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013867 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013868 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013869 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013870 }
13871
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013872 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013873 if (connector->get_hw_state(connector)) {
13874 connector->base.dpms = DRM_MODE_DPMS_ON;
13875 connector->encoder->connectors_active = true;
13876 connector->base.encoder = &connector->encoder->base;
13877 } else {
13878 connector->base.dpms = DRM_MODE_DPMS_OFF;
13879 connector->base.encoder = NULL;
13880 }
13881 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13882 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013883 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013884 connector->base.encoder ? "enabled" : "disabled");
13885 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013886}
13887
13888/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13889 * and i915 state tracking structures. */
13890void intel_modeset_setup_hw_state(struct drm_device *dev,
13891 bool force_restore)
13892{
13893 struct drm_i915_private *dev_priv = dev->dev_private;
13894 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013895 struct intel_crtc *crtc;
13896 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013897 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013898
13899 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013900
Jesse Barnesbabea612013-06-26 18:57:38 +030013901 /*
13902 * Now that we have the config, copy it to each CRTC struct
13903 * Note that this could go away if we move to using crtc_config
13904 * checking everywhere.
13905 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013906 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013907 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013908 intel_mode_from_pipe_config(&crtc->base.mode,
13909 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013910 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13911 crtc->base.base.id);
13912 drm_mode_debug_printmodeline(&crtc->base.mode);
13913 }
13914 }
13915
Daniel Vetter24929352012-07-02 20:28:59 +020013916 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013917 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013918 intel_sanitize_encoder(encoder);
13919 }
13920
Damien Lespiau055e3932014-08-18 13:49:10 +010013921 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013922 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13923 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013924 intel_dump_pipe_config(crtc, crtc->config,
13925 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013926 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013927
Daniel Vetter35c95372013-07-17 06:55:04 +020013928 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13929 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13930
13931 if (!pll->on || pll->active)
13932 continue;
13933
13934 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13935
13936 pll->disable(dev_priv, pll);
13937 pll->on = false;
13938 }
13939
Pradeep Bhat30789992014-11-04 17:06:45 +000013940 if (IS_GEN9(dev))
13941 skl_wm_get_hw_state(dev);
13942 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013943 ilk_wm_get_hw_state(dev);
13944
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013945 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013946 i915_redisable_vga(dev);
13947
Daniel Vetterf30da182013-04-11 20:22:50 +020013948 /*
13949 * We need to use raw interfaces for restoring state to avoid
13950 * checking (bogus) intermediate states.
13951 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013952 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013953 struct drm_crtc *crtc =
13954 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013955
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013956 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13957 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013958 }
13959 } else {
13960 intel_modeset_update_staged_output_state(dev);
13961 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013962
13963 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013964}
13965
13966void intel_modeset_gem_init(struct drm_device *dev)
13967{
Jesse Barnes92122782014-10-09 12:57:42 -070013968 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013969 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013970 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013971
Imre Deakae484342014-03-31 15:10:44 +030013972 mutex_lock(&dev->struct_mutex);
13973 intel_init_gt_powersave(dev);
13974 mutex_unlock(&dev->struct_mutex);
13975
Jesse Barnes92122782014-10-09 12:57:42 -070013976 /*
13977 * There may be no VBT; and if the BIOS enabled SSC we can
13978 * just keep using it to avoid unnecessary flicker. Whereas if the
13979 * BIOS isn't using it, don't assume it will work even if the VBT
13980 * indicates as much.
13981 */
13982 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13983 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13984 DREF_SSC1_ENABLE);
13985
Chris Wilson1833b132012-05-09 11:56:28 +010013986 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013987
13988 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013989
13990 /*
13991 * Make sure any fbs we allocated at startup are properly
13992 * pinned & fenced. When we do the allocation it's too early
13993 * for this.
13994 */
13995 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013996 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013997 obj = intel_fb_obj(c->primary->fb);
13998 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013999 continue;
14000
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000014001 if (intel_pin_and_fence_fb_obj(c->primary,
14002 c->primary->fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000014003 c->primary->state,
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000014004 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080014005 DRM_ERROR("failed to pin boot fb on pipe %d\n",
14006 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100014007 drm_framebuffer_unreference(c->primary->fb);
14008 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080014009 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080014010 }
14011 }
14012 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020014013
14014 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014015}
14016
Imre Deak4932e2c2014-02-11 17:12:48 +020014017void intel_connector_unregister(struct intel_connector *intel_connector)
14018{
14019 struct drm_connector *connector = &intel_connector->base;
14020
14021 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010014022 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020014023}
14024
Jesse Barnes79e53942008-11-07 14:24:08 -080014025void intel_modeset_cleanup(struct drm_device *dev)
14026{
Jesse Barnes652c3932009-08-17 13:31:43 -070014027 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030014028 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070014029
Imre Deak2eb52522014-11-19 15:30:05 +020014030 intel_disable_gt_powersave(dev);
14031
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020014032 intel_backlight_unregister(dev);
14033
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014034 /*
14035 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020014036 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014037 * experience fancy races otherwise.
14038 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020014039 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070014040
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014041 /*
14042 * Due to the hpd irq storm handling the hotplug work can re-arm the
14043 * poll handlers. Hence disable polling after hpd handling is shut down.
14044 */
Keith Packardf87ea762010-10-03 19:36:26 -070014045 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014046
Jesse Barnes652c3932009-08-17 13:31:43 -070014047 mutex_lock(&dev->struct_mutex);
14048
Jesse Barnes723bfd72010-10-07 16:01:13 -070014049 intel_unregister_dsm_handler();
14050
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020014051 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014052
Kristian Høgsberg69341a52009-11-11 12:19:17 -050014053 mutex_unlock(&dev->struct_mutex);
14054
Chris Wilson1630fe72011-07-08 12:22:42 +010014055 /* flush any delayed tasks or pending work */
14056 flush_scheduled_work();
14057
Jani Nikuladb31af1d2013-11-08 16:48:53 +020014058 /* destroy the backlight and sysfs files before encoders/connectors */
14059 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020014060 struct intel_connector *intel_connector;
14061
14062 intel_connector = to_intel_connector(connector);
14063 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020014064 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030014065
Jesse Barnes79e53942008-11-07 14:24:08 -080014066 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010014067
14068 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030014069
14070 mutex_lock(&dev->struct_mutex);
14071 intel_cleanup_gt_powersave(dev);
14072 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014073}
14074
Dave Airlie28d52042009-09-21 14:33:58 +100014075/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080014076 * Return which encoder is currently attached for connector.
14077 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010014078struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080014079{
Chris Wilsondf0e9242010-09-09 16:20:55 +010014080 return &intel_attached_encoder(connector)->base;
14081}
Jesse Barnes79e53942008-11-07 14:24:08 -080014082
Chris Wilsondf0e9242010-09-09 16:20:55 +010014083void intel_connector_attach_encoder(struct intel_connector *connector,
14084 struct intel_encoder *encoder)
14085{
14086 connector->encoder = encoder;
14087 drm_mode_connector_attach_encoder(&connector->base,
14088 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080014089}
Dave Airlie28d52042009-09-21 14:33:58 +100014090
14091/*
14092 * set vga decode state - true == enable VGA decode
14093 */
14094int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
14095{
14096 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000014097 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100014098 u16 gmch_ctrl;
14099
Chris Wilson75fa0412014-02-07 18:37:02 -020014100 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
14101 DRM_ERROR("failed to read control word\n");
14102 return -EIO;
14103 }
14104
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020014105 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
14106 return 0;
14107
Dave Airlie28d52042009-09-21 14:33:58 +100014108 if (state)
14109 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
14110 else
14111 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020014112
14113 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
14114 DRM_ERROR("failed to write control word\n");
14115 return -EIO;
14116 }
14117
Dave Airlie28d52042009-09-21 14:33:58 +100014118 return 0;
14119}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014120
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014121struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014122
14123 u32 power_well_driver;
14124
Chris Wilson63b66e52013-08-08 15:12:06 +020014125 int num_transcoders;
14126
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014127 struct intel_cursor_error_state {
14128 u32 control;
14129 u32 position;
14130 u32 base;
14131 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010014132 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014133
14134 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020014135 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014136 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030014137 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010014138 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014139
14140 struct intel_plane_error_state {
14141 u32 control;
14142 u32 stride;
14143 u32 size;
14144 u32 pos;
14145 u32 addr;
14146 u32 surface;
14147 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010014148 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020014149
14150 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020014151 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020014152 enum transcoder cpu_transcoder;
14153
14154 u32 conf;
14155
14156 u32 htotal;
14157 u32 hblank;
14158 u32 hsync;
14159 u32 vtotal;
14160 u32 vblank;
14161 u32 vsync;
14162 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014163};
14164
14165struct intel_display_error_state *
14166intel_display_capture_error_state(struct drm_device *dev)
14167{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014168 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014169 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020014170 int transcoders[] = {
14171 TRANSCODER_A,
14172 TRANSCODER_B,
14173 TRANSCODER_C,
14174 TRANSCODER_EDP,
14175 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014176 int i;
14177
Chris Wilson63b66e52013-08-08 15:12:06 +020014178 if (INTEL_INFO(dev)->num_pipes == 0)
14179 return NULL;
14180
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014181 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014182 if (error == NULL)
14183 return NULL;
14184
Imre Deak190be112013-11-25 17:15:31 +020014185 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014186 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
14187
Damien Lespiau055e3932014-08-18 13:49:10 +010014188 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020014189 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014190 __intel_display_power_is_enabled(dev_priv,
14191 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020014192 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014193 continue;
14194
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030014195 error->cursor[i].control = I915_READ(CURCNTR(i));
14196 error->cursor[i].position = I915_READ(CURPOS(i));
14197 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014198
14199 error->plane[i].control = I915_READ(DSPCNTR(i));
14200 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014201 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030014202 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014203 error->plane[i].pos = I915_READ(DSPPOS(i));
14204 }
Paulo Zanonica291362013-03-06 20:03:14 -030014205 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
14206 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014207 if (INTEL_INFO(dev)->gen >= 4) {
14208 error->plane[i].surface = I915_READ(DSPSURF(i));
14209 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
14210 }
14211
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014212 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030014213
Sonika Jindal3abfce72014-07-21 15:23:43 +053014214 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030014215 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020014216 }
14217
14218 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
14219 if (HAS_DDI(dev_priv->dev))
14220 error->num_transcoders++; /* Account for eDP. */
14221
14222 for (i = 0; i < error->num_transcoders; i++) {
14223 enum transcoder cpu_transcoder = transcoders[i];
14224
Imre Deakddf9c532013-11-27 22:02:02 +020014225 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014226 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020014227 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014228 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014229 continue;
14230
Chris Wilson63b66e52013-08-08 15:12:06 +020014231 error->transcoder[i].cpu_transcoder = cpu_transcoder;
14232
14233 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
14234 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
14235 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
14236 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
14237 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
14238 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
14239 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014240 }
14241
14242 return error;
14243}
14244
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014245#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
14246
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014247void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014248intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014249 struct drm_device *dev,
14250 struct intel_display_error_state *error)
14251{
Damien Lespiau055e3932014-08-18 13:49:10 +010014252 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014253 int i;
14254
Chris Wilson63b66e52013-08-08 15:12:06 +020014255 if (!error)
14256 return;
14257
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014258 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020014259 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014260 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014261 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010014262 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014263 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020014264 err_printf(m, " Power: %s\n",
14265 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014266 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030014267 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014268
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014269 err_printf(m, "Plane [%d]:\n", i);
14270 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
14271 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014272 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014273 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
14274 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014275 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030014276 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014277 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014278 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014279 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
14280 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014281 }
14282
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014283 err_printf(m, "Cursor [%d]:\n", i);
14284 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
14285 err_printf(m, " POS: %08x\n", error->cursor[i].position);
14286 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014287 }
Chris Wilson63b66e52013-08-08 15:12:06 +020014288
14289 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010014290 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020014291 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014292 err_printf(m, " Power: %s\n",
14293 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020014294 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
14295 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
14296 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
14297 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
14298 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
14299 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
14300 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
14301 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014302}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014303
14304void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
14305{
14306 struct intel_crtc *crtc;
14307
14308 for_each_intel_crtc(dev, crtc) {
14309 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014310
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014311 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014312
14313 work = crtc->unpin_work;
14314
14315 if (work && work->event &&
14316 work->event->base.file_priv == file) {
14317 kfree(work->event);
14318 work->event = NULL;
14319 }
14320
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014321 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014322 }
14323}